blob: 3a0255bdc1aeffbe241e35a635f464584bbccd39 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000316 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000317 let PrintMethod = "printSORegOperand";
318 let MIOperandInfo = (ops GPR, GPR, i32imm);
319}
320
321// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
322// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
323// represented in the imm field in the same 12-bit form that they are encoded
324// into so_imm instructions: the 8-bit immediate is the least significant bits
325// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000326def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000327 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000328 let PrintMethod = "printSOImmOperand";
329}
330
Evan Chengc70d1842007-03-20 08:11:30 +0000331// Break so_imm's up into two pieces. This handles immediates with up to 16
332// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
333// get the first/second pieces.
334def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000335 PatLeaf<(imm), [{
336 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
337 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000338 let PrintMethod = "printSOImm2PartOperand";
339}
340
341def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000342 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000344}]>;
345
346def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000347 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000349}]>;
350
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000351def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
352 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
353 }]> {
354 let PrintMethod = "printSOImm2PartOperand";
355}
356
357def so_neg_imm2part_1 : SDNodeXForm<imm, [{
358 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
359 return CurDAG->getTargetConstant(V, MVT::i32);
360}]>;
361
362def so_neg_imm2part_2 : SDNodeXForm<imm, [{
363 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
364 return CurDAG->getTargetConstant(V, MVT::i32);
365}]>;
366
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000367/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
368def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
369 return (int32_t)N->getZExtValue() < 32;
370}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000371
372// Define ARM specific addressing modes.
373
Jim Grosbach82891622010-09-29 19:03:54 +0000374// addrmode2base := reg +/- imm12
375//
376def addrmode2base : Operand<i32>,
377 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
378 let PrintMethod = "printAddrMode2Operand";
379 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
380}
381// addrmode2shop := reg +/- reg shop imm
382//
383def addrmode2shop : Operand<i32>,
384 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
385 let PrintMethod = "printAddrMode2Operand";
386 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
387}
388
389// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000390//
391def addrmode2 : Operand<i32>,
392 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
393 let PrintMethod = "printAddrMode2Operand";
394 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
395}
396
397def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000398 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
399 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000400 let PrintMethod = "printAddrMode2OffsetOperand";
401 let MIOperandInfo = (ops GPR, i32imm);
402}
403
404// addrmode3 := reg +/- reg
405// addrmode3 := reg +/- imm8
406//
407def addrmode3 : Operand<i32>,
408 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
409 let PrintMethod = "printAddrMode3Operand";
410 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
411}
412
413def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000414 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
415 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000416 let PrintMethod = "printAddrMode3OffsetOperand";
417 let MIOperandInfo = (ops GPR, i32imm);
418}
419
420// addrmode4 := reg, <mode|W>
421//
422def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000423 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000424 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000425 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000426}
427
428// addrmode5 := reg +/- imm8*4
429//
430def addrmode5 : Operand<i32>,
431 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
432 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000433 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000434}
435
Bob Wilson8b024a52009-07-01 23:16:05 +0000436// addrmode6 := reg with optional writeback
437//
438def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000439 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000440 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000441 let MIOperandInfo = (ops GPR:$addr, i32imm);
442}
443
444def am6offset : Operand<i32> {
445 let PrintMethod = "printAddrMode6OffsetOperand";
446 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000447}
448
Evan Chenga8e29892007-01-19 07:51:42 +0000449// addrmodepc := pc + reg
450//
451def addrmodepc : Operand<i32>,
452 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
453 let PrintMethod = "printAddrModePCOperand";
454 let MIOperandInfo = (ops GPR, i32imm);
455}
456
Bob Wilson4f38b382009-08-21 21:58:55 +0000457def nohash_imm : Operand<i32> {
458 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000459}
460
Evan Chenga8e29892007-01-19 07:51:42 +0000461//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462
Evan Cheng37f25d92008-08-28 23:39:26 +0000463include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000464
465//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000466// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000467//
468
Evan Cheng3924f782008-08-29 07:36:24 +0000469/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000470/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000471multiclass AsI1_bin_irs<bits<4> opcod, string opc,
472 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
473 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000474 // The register-immediate version is re-materializable. This is useful
475 // in particular for taking the address of a local.
476 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000477 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
478 iii, opc, "\t$Rd, $Rn, $imm",
479 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
480 bits<4> Rd;
481 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000482 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000483 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000484 let Inst{15-12} = Rd;
485 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000486 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000487 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000488 }
Jim Grosbach62547262010-10-11 18:51:51 +0000489 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
490 iir, opc, "\t$Rd, $Rn, $Rm",
491 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000492 bits<4> Rd;
493 bits<4> Rn;
494 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000495 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000497 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000498 let Inst{3-0} = Rm;
499 let Inst{15-12} = Rd;
500 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000501 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000502 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
503 iis, opc, "\t$Rd, $Rn, $shift",
504 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000505 bits<4> Rd;
506 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000507 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000508 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000509 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000510 let Inst{15-12} = Rd;
511 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000512 }
Evan Chenga8e29892007-01-19 07:51:42 +0000513}
514
Evan Cheng1e249e32009-06-25 20:59:23 +0000515/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000516/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000517let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000518multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
519 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
520 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000521 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
522 iii, opc, "\t$Rd, $Rn, $imm",
523 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
524 bits<4> Rd;
525 bits<4> Rn;
526 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000528 let Inst{15-12} = Rd;
529 let Inst{19-16} = Rn;
530 let Inst{11-0} = imm;
531 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000532 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000533 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
534 iir, opc, "\t$Rd, $Rn, $Rm",
535 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
536 bits<4> Rd;
537 bits<4> Rn;
538 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000539 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000540 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000541 let isCommutable = Commutable;
542 let Inst{3-0} = Rm;
543 let Inst{15-12} = Rd;
544 let Inst{19-16} = Rn;
545 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000546 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000547 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
548 iis, opc, "\t$Rd, $Rn, $shift",
549 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
550 bits<4> Rd;
551 bits<4> Rn;
552 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000553 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000554 let Inst{11-0} = shift;
555 let Inst{15-12} = Rd;
556 let Inst{19-16} = Rn;
557 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000558 }
Evan Cheng071a2792007-09-11 19:55:27 +0000559}
Evan Chengc85e8322007-07-05 07:13:32 +0000560}
561
562/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000563/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000564/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000565let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000566multiclass AI1_cmp_irs<bits<4> opcod, string opc,
567 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
568 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000569 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
570 opc, "\t$Rn, $imm",
571 [(opnode GPR:$Rn, so_imm:$imm)]> {
572 bits<4> Rd;
573 bits<4> Rn;
574 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000576 let Inst{15-12} = Rd;
577 let Inst{19-16} = Rn;
578 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000579 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000580 let Inst{20} = 1;
581 }
582 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
583 opc, "\t$Rn, $Rm",
584 [(opnode GPR:$Rn, GPR:$Rm)]> {
585 bits<4> Rd;
586 bits<4> Rn;
587 bits<4> Rm;
588 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000590 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000591 let Inst{3-0} = Rm;
592 let Inst{15-12} = Rd;
593 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000594 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000595 }
596 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
597 opc, "\t$Rn, $shift",
598 [(opnode GPR:$Rn, so_reg:$shift)]> {
599 bits<4> Rd;
600 bits<4> Rn;
601 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 let Inst{11-0} = shift;
604 let Inst{15-12} = Rd;
605 let Inst{19-16} = Rn;
606 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000607 }
Evan Cheng071a2792007-09-11 19:55:27 +0000608}
Evan Chenga8e29892007-01-19 07:51:42 +0000609}
610
Evan Cheng576a3962010-09-25 00:49:35 +0000611/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000612/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000613/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000614multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000615 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000616 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000617 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000618 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000619 let Inst{11-10} = 0b00;
620 let Inst{19-16} = 0b1111;
621 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000622 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000623 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000624 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000625 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000626 let Inst{19-16} = 0b1111;
627 }
Evan Chenga8e29892007-01-19 07:51:42 +0000628}
629
Evan Cheng576a3962010-09-25 00:49:35 +0000630multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000631 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000632 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000633 [/* For disassembly only; pattern left blank */]>,
634 Requires<[IsARM, HasV6]> {
635 let Inst{11-10} = 0b00;
636 let Inst{19-16} = 0b1111;
637 }
638 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000639 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000640 [/* For disassembly only; pattern left blank */]>,
641 Requires<[IsARM, HasV6]> {
642 let Inst{19-16} = 0b1111;
643 }
644}
645
Evan Cheng576a3962010-09-25 00:49:35 +0000646/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000647/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000648multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000649 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000650 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000651 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000652 Requires<[IsARM, HasV6]> {
653 let Inst{11-10} = 0b00;
654 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000655 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
656 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000657 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000658 [(set GPR:$dst, (opnode GPR:$LHS,
659 (rotr GPR:$RHS, rot_imm:$rot)))]>,
660 Requires<[IsARM, HasV6]>;
661}
662
Johnny Chen2ec5e492010-02-22 21:50:40 +0000663// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000664multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000665 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000666 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000667 [/* For disassembly only; pattern left blank */]>,
668 Requires<[IsARM, HasV6]> {
669 let Inst{11-10} = 0b00;
670 }
671 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
672 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000673 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000674 [/* For disassembly only; pattern left blank */]>,
675 Requires<[IsARM, HasV6]>;
676}
677
Evan Cheng62674222009-06-25 23:34:10 +0000678/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
679let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000680multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
681 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000682 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
683 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
684 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000685 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000686 bits<4> Rd;
687 bits<4> Rn;
688 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000689 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000690 let Inst{15-12} = Rd;
691 let Inst{19-16} = Rn;
692 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000693 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000694 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
695 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
696 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000697 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000698 bits<4> Rd;
699 bits<4> Rn;
700 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000701 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000702 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000703 let isCommutable = Commutable;
704 let Inst{3-0} = Rm;
705 let Inst{15-12} = Rd;
706 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000707 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000708 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
709 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
710 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000711 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000712 bits<4> Rd;
713 bits<4> Rn;
714 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000715 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000716 let Inst{11-0} = shift;
717 let Inst{15-12} = Rd;
718 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000719 }
Jim Grosbache5165492009-11-09 00:11:35 +0000720}
721// Carry setting variants
722let Defs = [CPSR] in {
723multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
724 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000725 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
726 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
727 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000728 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000729 bits<4> Rd;
730 bits<4> Rn;
731 bits<12> imm;
732 let Inst{15-12} = Rd;
733 let Inst{19-16} = Rn;
734 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000735 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000736 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000737 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000738 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
739 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
740 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000741 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000742 bits<4> Rd;
743 bits<4> Rn;
744 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000745 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000746 let isCommutable = Commutable;
747 let Inst{3-0} = Rm;
748 let Inst{15-12} = Rd;
749 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000750 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000751 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000752 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000753 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
754 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
755 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000756 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000757 bits<4> Rd;
758 bits<4> Rn;
759 bits<12> shift;
760 let Inst{11-0} = shift;
761 let Inst{15-12} = Rd;
762 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000763 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000764 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000765 }
Evan Cheng071a2792007-09-11 19:55:27 +0000766}
Evan Chengc85e8322007-07-05 07:13:32 +0000767}
Jim Grosbache5165492009-11-09 00:11:35 +0000768}
Evan Chengc85e8322007-07-05 07:13:32 +0000769
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000770//===----------------------------------------------------------------------===//
771// Instructions
772//===----------------------------------------------------------------------===//
773
Evan Chenga8e29892007-01-19 07:51:42 +0000774//===----------------------------------------------------------------------===//
775// Miscellaneous Instructions.
776//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000777
Evan Chenga8e29892007-01-19 07:51:42 +0000778/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
779/// the function. The first operand is the ID# for this instruction, the second
780/// is the index into the MachineConstantPool that this is, the third is the
781/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000782let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000783def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000784PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000785 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000786
Jim Grosbach4642ad32010-02-22 23:10:38 +0000787// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
788// from removing one half of the matched pairs. That breaks PEI, which assumes
789// these will always be in pairs, and asserts if it finds otherwise. Better way?
790let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000791def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000792PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000793 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000794
Jim Grosbach64171712010-02-16 21:07:46 +0000795def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000796PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000797 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000798}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000799
Johnny Chenf4d81052010-02-12 22:53:19 +0000800def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000801 [/* For disassembly only; pattern left blank */]>,
802 Requires<[IsARM, HasV6T2]> {
803 let Inst{27-16} = 0b001100100000;
804 let Inst{7-0} = 0b00000000;
805}
806
Johnny Chenf4d81052010-02-12 22:53:19 +0000807def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
808 [/* For disassembly only; pattern left blank */]>,
809 Requires<[IsARM, HasV6T2]> {
810 let Inst{27-16} = 0b001100100000;
811 let Inst{7-0} = 0b00000001;
812}
813
814def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
815 [/* For disassembly only; pattern left blank */]>,
816 Requires<[IsARM, HasV6T2]> {
817 let Inst{27-16} = 0b001100100000;
818 let Inst{7-0} = 0b00000010;
819}
820
821def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
822 [/* For disassembly only; pattern left blank */]>,
823 Requires<[IsARM, HasV6T2]> {
824 let Inst{27-16} = 0b001100100000;
825 let Inst{7-0} = 0b00000011;
826}
827
Johnny Chen2ec5e492010-02-22 21:50:40 +0000828def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
829 "\t$dst, $a, $b",
830 [/* For disassembly only; pattern left blank */]>,
831 Requires<[IsARM, HasV6]> {
832 let Inst{27-20} = 0b01101000;
833 let Inst{7-4} = 0b1011;
834}
835
Johnny Chenf4d81052010-02-12 22:53:19 +0000836def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
837 [/* For disassembly only; pattern left blank */]>,
838 Requires<[IsARM, HasV6T2]> {
839 let Inst{27-16} = 0b001100100000;
840 let Inst{7-0} = 0b00000100;
841}
842
Johnny Chenc6f7b272010-02-11 18:12:29 +0000843// The i32imm operand $val can be used by a debugger to store more information
844// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000845def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000846 [/* For disassembly only; pattern left blank */]>,
847 Requires<[IsARM]> {
848 let Inst{27-20} = 0b00010010;
849 let Inst{7-4} = 0b0111;
850}
851
Johnny Chenb98e1602010-02-12 18:55:33 +0000852// Change Processor State is a system instruction -- for disassembly only.
853// The singleton $opt operand contains the following information:
854// opt{4-0} = mode from Inst{4-0}
855// opt{5} = changemode from Inst{17}
856// opt{8-6} = AIF from Inst{8-6}
857// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000858def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000859 [/* For disassembly only; pattern left blank */]>,
860 Requires<[IsARM]> {
861 let Inst{31-28} = 0b1111;
862 let Inst{27-20} = 0b00010000;
863 let Inst{16} = 0;
864 let Inst{5} = 0;
865}
866
Johnny Chenb92a23f2010-02-21 04:42:01 +0000867// Preload signals the memory system of possible future data/instruction access.
868// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000869//
870// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
871// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000872multiclass APreLoad<bit data, bit read, string opc> {
873
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000874 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000875 !strconcat(opc, "\t[$base, $imm]"), []> {
876 let Inst{31-26} = 0b111101;
877 let Inst{25} = 0; // 0 for immediate form
878 let Inst{24} = data;
879 let Inst{22} = read;
880 let Inst{21-20} = 0b01;
881 }
882
883 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
884 !strconcat(opc, "\t$addr"), []> {
885 let Inst{31-26} = 0b111101;
886 let Inst{25} = 1; // 1 for register form
887 let Inst{24} = data;
888 let Inst{22} = read;
889 let Inst{21-20} = 0b01;
890 let Inst{4} = 0;
891 }
892}
893
894defm PLD : APreLoad<1, 1, "pld">;
895defm PLDW : APreLoad<1, 0, "pldw">;
896defm PLI : APreLoad<0, 1, "pli">;
897
Johnny Chena1e76212010-02-13 02:51:09 +0000898def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
899 [/* For disassembly only; pattern left blank */]>,
900 Requires<[IsARM]> {
901 let Inst{31-28} = 0b1111;
902 let Inst{27-20} = 0b00010000;
903 let Inst{16} = 1;
904 let Inst{9} = 1;
905 let Inst{7-4} = 0b0000;
906}
907
908def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
909 [/* For disassembly only; pattern left blank */]>,
910 Requires<[IsARM]> {
911 let Inst{31-28} = 0b1111;
912 let Inst{27-20} = 0b00010000;
913 let Inst{16} = 1;
914 let Inst{9} = 0;
915 let Inst{7-4} = 0b0000;
916}
917
Johnny Chenf4d81052010-02-12 22:53:19 +0000918def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000919 [/* For disassembly only; pattern left blank */]>,
920 Requires<[IsARM, HasV7]> {
921 let Inst{27-16} = 0b001100100000;
922 let Inst{7-4} = 0b1111;
923}
924
Johnny Chenba6e0332010-02-11 17:14:31 +0000925// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000926let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000927def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000928 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000929 Requires<[IsARM]> {
930 let Inst{27-25} = 0b011;
931 let Inst{24-20} = 0b11111;
932 let Inst{7-5} = 0b111;
933 let Inst{4} = 0b1;
934}
935
Evan Cheng12c3a532008-11-06 17:48:05 +0000936// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000937let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000938def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000939 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000940 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000941
Evan Cheng325474e2008-01-07 23:56:57 +0000942let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000943def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000944 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000945 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000946
Evan Chengd87293c2008-11-06 08:47:38 +0000947def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000948 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000949 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
950
Evan Chengd87293c2008-11-06 08:47:38 +0000951def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000952 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000953 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
954
Evan Chengd87293c2008-11-06 08:47:38 +0000955def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000956 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000957 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
958
Evan Chengd87293c2008-11-06 08:47:38 +0000959def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000960 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000961 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
962}
Chris Lattner13c63102008-01-06 05:55:01 +0000963let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000964def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000965 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000966 [(store GPR:$src, addrmodepc:$addr)]>;
967
Evan Chengd87293c2008-11-06 08:47:38 +0000968def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000969 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000970 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
971
Evan Chengd87293c2008-11-06 08:47:38 +0000972def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000973 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000974 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
975}
Evan Cheng12c3a532008-11-06 17:48:05 +0000976} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000977
Evan Chenge07715c2009-06-23 05:25:29 +0000978
979// LEApcrel - Load a pc-relative address into a register without offending the
980// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000981let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000982let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000983def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000984 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000985 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000986
Jim Grosbacha967d112010-06-21 21:27:27 +0000987} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000988def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000989 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000990 Pseudo, IIC_iALUi,
991 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000992 let Inst{25} = 1;
993}
Evan Chenge07715c2009-06-23 05:25:29 +0000994
Evan Chenga8e29892007-01-19 07:51:42 +0000995//===----------------------------------------------------------------------===//
996// Control Flow Instructions.
997//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000998
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000999let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1000 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001001 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001002 "bx", "\tlr", [(ARMretflag)]>,
1003 Requires<[IsARM, HasV4T]> {
1004 let Inst{3-0} = 0b1110;
1005 let Inst{7-4} = 0b0001;
1006 let Inst{19-8} = 0b111111111111;
1007 let Inst{27-20} = 0b00010010;
1008 }
1009
1010 // ARMV4 only
1011 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1012 "mov", "\tpc, lr", [(ARMretflag)]>,
1013 Requires<[IsARM, NoV4T]> {
1014 let Inst{11-0} = 0b000000001110;
1015 let Inst{15-12} = 0b1111;
1016 let Inst{19-16} = 0b0000;
1017 let Inst{27-20} = 0b00011010;
1018 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001019}
Rafael Espindola27185192006-09-29 21:20:16 +00001020
Bob Wilson04ea6e52009-10-28 00:37:03 +00001021// Indirect branches
1022let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001023 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001024 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001025 [(brind GPR:$dst)]>,
1026 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001027 bits<4> dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001028 let Inst{7-4} = 0b0001;
1029 let Inst{19-8} = 0b111111111111;
1030 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +00001031 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +00001032 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001033 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001034
1035 // ARMV4 only
1036 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1037 [(brind GPR:$dst)]>,
1038 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001039 bits<4> dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001040 let Inst{11-4} = 0b00000000;
1041 let Inst{15-12} = 0b1111;
1042 let Inst{19-16} = 0b0000;
1043 let Inst{27-20} = 0b00011010;
1044 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +00001045 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001046 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001047}
1048
Evan Chenga8e29892007-01-19 07:51:42 +00001049// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001050// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001051let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1052 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001053 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1054 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001055 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001056 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001057 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001058
Bob Wilson54fc1242009-06-22 21:01:46 +00001059// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001060let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001061 Defs = [R0, R1, R2, R3, R12, LR,
1062 D0, D1, D2, D3, D4, D5, D6, D7,
1063 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001064 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001065 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001066 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001067 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001068 Requires<[IsARM, IsNotDarwin]> {
1069 let Inst{31-28} = 0b1110;
1070 }
Evan Cheng277f0742007-06-19 21:05:09 +00001071
Evan Cheng12c3a532008-11-06 17:48:05 +00001072 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001073 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001074 [(ARMcall_pred tglobaladdr:$func)]>,
1075 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001076
Evan Chenga8e29892007-01-19 07:51:42 +00001077 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001078 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001079 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001080 [(ARMcall GPR:$func)]>,
1081 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001082 bits<4> func;
Jim Grosbach26421962008-10-14 20:36:24 +00001083 let Inst{7-4} = 0b0011;
1084 let Inst{19-8} = 0b111111111111;
1085 let Inst{27-20} = 0b00010010;
Jim Grosbach62547262010-10-11 18:51:51 +00001086 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001087 }
1088
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001089 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001090 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1091 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001092 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001093 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001094 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001095 let Inst{7-4} = 0b0001;
1096 let Inst{19-8} = 0b111111111111;
1097 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +00001098 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001099
1100 // ARMv4
1101 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1102 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1103 [(ARMcall_nolink tGPR:$func)]>,
1104 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1105 let Inst{11-4} = 0b00000000;
1106 let Inst{15-12} = 0b1111;
1107 let Inst{19-16} = 0b0000;
1108 let Inst{27-20} = 0b00011010;
1109 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001110}
1111
1112// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001113let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001114 Defs = [R0, R1, R2, R3, R9, R12, LR,
1115 D0, D1, D2, D3, D4, D5, D6, D7,
1116 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001117 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001118 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001119 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001120 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1121 let Inst{31-28} = 0b1110;
1122 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001123
1124 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001125 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001126 [(ARMcall_pred tglobaladdr:$func)]>,
1127 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001128
1129 // ARMv5T and above
1130 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001131 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001132 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1133 let Inst{7-4} = 0b0011;
1134 let Inst{19-8} = 0b111111111111;
1135 let Inst{27-20} = 0b00010010;
1136 }
1137
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001138 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001139 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1140 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001141 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001142 [(ARMcall_nolink tGPR:$func)]>,
1143 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001144 let Inst{7-4} = 0b0001;
1145 let Inst{19-8} = 0b111111111111;
1146 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001147 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001148
1149 // ARMv4
1150 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1151 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1152 [(ARMcall_nolink tGPR:$func)]>,
1153 Requires<[IsARM, NoV4T, IsDarwin]> {
1154 let Inst{11-4} = 0b00000000;
1155 let Inst{15-12} = 0b1111;
1156 let Inst{19-16} = 0b0000;
1157 let Inst{27-20} = 0b00011010;
1158 }
Rafael Espindola35574632006-07-18 17:00:30 +00001159}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001160
Dale Johannesen51e28e62010-06-03 21:09:53 +00001161// Tail calls.
1162
1163let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1164 // Darwin versions.
1165 let Defs = [R0, R1, R2, R3, R9, R12,
1166 D0, D1, D2, D3, D4, D5, D6, D7,
1167 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1168 D27, D28, D29, D30, D31, PC],
1169 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001170 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1171 Pseudo, IIC_Br,
1172 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001173
Evan Cheng6523d2f2010-06-19 00:11:54 +00001174 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1175 Pseudo, IIC_Br,
1176 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001177
Evan Cheng6523d2f2010-06-19 00:11:54 +00001178 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001179 IIC_Br, "b\t$dst @ TAILCALL",
1180 []>, Requires<[IsDarwin]>;
1181
1182 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001183 IIC_Br, "b.w\t$dst @ TAILCALL",
1184 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001185
Evan Cheng6523d2f2010-06-19 00:11:54 +00001186 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1187 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1188 []>, Requires<[IsDarwin]> {
1189 let Inst{7-4} = 0b0001;
1190 let Inst{19-8} = 0b111111111111;
1191 let Inst{27-20} = 0b00010010;
1192 let Inst{31-28} = 0b1110;
1193 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001194 }
1195
1196 // Non-Darwin versions (the difference is R9).
1197 let Defs = [R0, R1, R2, R3, R12,
1198 D0, D1, D2, D3, D4, D5, D6, D7,
1199 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1200 D27, D28, D29, D30, D31, PC],
1201 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001202 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1203 Pseudo, IIC_Br,
1204 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001205
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001206 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001207 Pseudo, IIC_Br,
1208 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001209
Evan Cheng6523d2f2010-06-19 00:11:54 +00001210 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1211 IIC_Br, "b\t$dst @ TAILCALL",
1212 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001213
Evan Cheng6523d2f2010-06-19 00:11:54 +00001214 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1215 IIC_Br, "b.w\t$dst @ TAILCALL",
1216 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001217
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001218 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001219 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1220 []>, Requires<[IsNotDarwin]> {
1221 let Inst{7-4} = 0b0001;
1222 let Inst{19-8} = 0b111111111111;
1223 let Inst{27-20} = 0b00010010;
1224 let Inst{31-28} = 0b1110;
1225 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001226 }
1227}
1228
David Goodwin1a8f36e2009-08-12 18:31:53 +00001229let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001230 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001231 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001232 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001233 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001234 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001235
Owen Anderson20ab2902007-11-12 07:39:39 +00001236 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001237 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001238 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001239 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001240 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001241 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001242 let Inst{20} = 0; // S Bit
1243 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001244 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001245 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001246 def BR_JTm : JTI<(outs),
1247 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001248 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001249 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1250 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001251 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001252 let Inst{20} = 1; // L bit
1253 let Inst{21} = 0; // W bit
1254 let Inst{22} = 0; // B bit
1255 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001256 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001257 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001258 def BR_JTadd : JTI<(outs),
1259 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001260 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001261 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1262 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001263 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001264 let Inst{20} = 0; // S bit
1265 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001266 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001267 }
1268 } // isNotDuplicable = 1, isIndirectBranch = 1
1269 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001270
Evan Chengc85e8322007-07-05 07:13:32 +00001271 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001272 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001273 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001274 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001275 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001276}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001277
Johnny Chena1e76212010-02-13 02:51:09 +00001278// Branch and Exchange Jazelle -- for disassembly only
1279def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1280 [/* For disassembly only; pattern left blank */]> {
1281 let Inst{23-20} = 0b0010;
1282 //let Inst{19-8} = 0xfff;
1283 let Inst{7-4} = 0b0010;
1284}
1285
Johnny Chen0296f3e2010-02-16 21:59:54 +00001286// Secure Monitor Call is a system instruction -- for disassembly only
1287def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1288 [/* For disassembly only; pattern left blank */]> {
1289 let Inst{23-20} = 0b0110;
1290 let Inst{7-4} = 0b0111;
1291}
1292
Johnny Chen64dfb782010-02-16 20:04:27 +00001293// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001294let isCall = 1 in {
1295def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1296 [/* For disassembly only; pattern left blank */]>;
1297}
1298
Johnny Chenfb566792010-02-17 21:39:10 +00001299// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001300def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1301 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001302 [/* For disassembly only; pattern left blank */]> {
1303 let Inst{31-28} = 0b1111;
1304 let Inst{22-20} = 0b110; // W = 1
1305}
1306
1307def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1308 NoItinerary, "srs${addr:submode}\tsp, $mode",
1309 [/* For disassembly only; pattern left blank */]> {
1310 let Inst{31-28} = 0b1111;
1311 let Inst{22-20} = 0b100; // W = 0
1312}
1313
Johnny Chenfb566792010-02-17 21:39:10 +00001314// Return From Exception is a system instruction -- for disassembly only
1315def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1316 NoItinerary, "rfe${addr:submode}\t$base!",
1317 [/* For disassembly only; pattern left blank */]> {
1318 let Inst{31-28} = 0b1111;
1319 let Inst{22-20} = 0b011; // W = 1
1320}
1321
1322def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1323 NoItinerary, "rfe${addr:submode}\t$base",
1324 [/* For disassembly only; pattern left blank */]> {
1325 let Inst{31-28} = 0b1111;
1326 let Inst{22-20} = 0b001; // W = 0
1327}
1328
Evan Chenga8e29892007-01-19 07:51:42 +00001329//===----------------------------------------------------------------------===//
1330// Load / store Instructions.
1331//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001332
Evan Chenga8e29892007-01-19 07:51:42 +00001333// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001334let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001335def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001336 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001337 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001338
Evan Chengfa775d02007-03-19 07:20:03 +00001339// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001340let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1341 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001343 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001344
Evan Chenga8e29892007-01-19 07:51:42 +00001345// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001346def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001348 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001349
Jim Grosbach64171712010-02-16 21:07:46 +00001350def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001351 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001352 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001353
Evan Chenga8e29892007-01-19 07:51:42 +00001354// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001355def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001356 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001357 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001358
David Goodwin5d598aa2009-08-19 18:00:44 +00001359def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001360 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001361 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001362
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001363let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001364// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001365def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001367 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001368
Evan Chenga8e29892007-01-19 07:51:42 +00001369// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001370def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001371 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001372 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001373
Evan Chengd87293c2008-11-06 08:47:38 +00001374def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001376 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001377
Evan Chengd87293c2008-11-06 08:47:38 +00001378def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001380 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001381
Evan Chengd87293c2008-11-06 08:47:38 +00001382def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001383 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001384 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001385
Evan Chengd87293c2008-11-06 08:47:38 +00001386def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001388 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001389
Evan Chengd87293c2008-11-06 08:47:38 +00001390def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001391 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001392 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001393
Evan Chengd87293c2008-11-06 08:47:38 +00001394def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001396 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001397
Evan Chengd87293c2008-11-06 08:47:38 +00001398def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001400 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001401
Evan Chengd87293c2008-11-06 08:47:38 +00001402def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001404 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001405
Evan Chengd87293c2008-11-06 08:47:38 +00001406def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001408 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001409
1410// For disassembly only
1411def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001413 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1414 Requires<[IsARM, HasV5TE]>;
1415
1416// For disassembly only
1417def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001418 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001419 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1420 Requires<[IsARM, HasV5TE]>;
1421
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001422} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001423
Johnny Chenadb561d2010-02-18 03:27:42 +00001424// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001425
1426def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001428 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1429 let Inst{21} = 1; // overwrite
1430}
1431
1432def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001433 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001434 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1435 let Inst{21} = 1; // overwrite
1436}
1437
1438def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001440 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1441 let Inst{21} = 1; // overwrite
1442}
1443
1444def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001445 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001446 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1447 let Inst{21} = 1; // overwrite
1448}
1449
1450def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001451 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001452 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001453 let Inst{21} = 1; // overwrite
1454}
1455
Evan Chenga8e29892007-01-19 07:51:42 +00001456// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001457def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001458 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001459 [(store GPR:$src, addrmode2:$addr)]>;
1460
1461// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001462def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001464 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1465
Evan Cheng0e55fd62010-09-30 01:08:25 +00001466def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1467 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001468 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1469
1470// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001471let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001472def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001473 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001474 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001475
1476// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001477def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001478 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001479 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001480 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001481 [(set GPR:$base_wb,
1482 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1483
Evan Chengd87293c2008-11-06 08:47:38 +00001484def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001485 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001486 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001487 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001488 [(set GPR:$base_wb,
1489 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1490
Evan Chengd87293c2008-11-06 08:47:38 +00001491def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001492 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001494 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001495 [(set GPR:$base_wb,
1496 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1497
Evan Chengd87293c2008-11-06 08:47:38 +00001498def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001499 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001501 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001502 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1503 GPR:$base, am3offset:$offset))]>;
1504
Evan Chengd87293c2008-11-06 08:47:38 +00001505def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001506 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001507 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001508 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001509 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1510 GPR:$base, am2offset:$offset))]>;
1511
Evan Chengd87293c2008-11-06 08:47:38 +00001512def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001513 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001514 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001515 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001516 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1517 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001518
Johnny Chen39a4bb32010-02-18 22:31:18 +00001519// For disassembly only
1520def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1521 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001522 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001523 "strd", "\t$src1, $src2, [$base, $offset]!",
1524 "$base = $base_wb", []>;
1525
1526// For disassembly only
1527def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1528 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001530 "strd", "\t$src1, $src2, [$base], $offset",
1531 "$base = $base_wb", []>;
1532
Johnny Chenad4df4c2010-03-01 19:22:00 +00001533// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001534
1535def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001536 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001537 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001538 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1539 [/* For disassembly only; pattern left blank */]> {
1540 let Inst{21} = 1; // overwrite
1541}
1542
1543def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001544 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001546 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1547 [/* For disassembly only; pattern left blank */]> {
1548 let Inst{21} = 1; // overwrite
1549}
1550
Johnny Chenad4df4c2010-03-01 19:22:00 +00001551def STRHT: AI3sthpo<(outs GPR:$base_wb),
1552 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001554 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1555 [/* For disassembly only; pattern left blank */]> {
1556 let Inst{21} = 1; // overwrite
1557}
1558
Evan Chenga8e29892007-01-19 07:51:42 +00001559//===----------------------------------------------------------------------===//
1560// Load / store multiple Instructions.
1561//
1562
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001563let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001564def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001565 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001566 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001567 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001568
Bob Wilson815baeb2010-03-13 01:08:20 +00001569def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1570 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001571 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001572 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001573 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001574} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001575
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001576let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001577def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001578 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001579 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001580 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1581
1582def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1583 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001584 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001585 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001586 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001587} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001588
1589//===----------------------------------------------------------------------===//
1590// Move Instructions.
1591//
1592
Evan Chengcd799b92009-06-12 20:46:18 +00001593let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001594def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1595 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1596 bits<4> Rd;
1597 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001598
Johnny Chen04301522009-11-07 00:54:36 +00001599 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001600 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001601 let Inst{3-0} = Rm;
1602 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001603}
1604
Dale Johannesen38d5f042010-06-15 22:24:08 +00001605// A version for the smaller set of tail call registers.
1606let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001607def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1608 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1609 bits<4> Rd;
1610 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001611
Dale Johannesen38d5f042010-06-15 22:24:08 +00001612 let Inst{11-4} = 0b00000000;
1613 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001614 let Inst{3-0} = Rm;
1615 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001616}
1617
Jim Grosbachf59818b2010-10-12 18:09:12 +00001618def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001619 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001620 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001621 let Inst{25} = 0;
1622}
Evan Chenga2515702007-03-19 07:09:02 +00001623
Evan Chengb3379fb2009-02-05 08:42:55 +00001624let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001625def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1626 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001627 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001628 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001629 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001630 let Inst{15-12} = Rd;
1631 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001632 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001633}
1634
1635let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001636def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001637 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001638 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001639 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001640 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001641 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001642 let Inst{25} = 1;
1643}
1644
Evan Cheng5adb66a2009-09-28 09:14:39 +00001645let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001646def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1647 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001648 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001649 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001650 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001651 lo16AllZero:$imm))]>, UnaryDP,
1652 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001653 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001654 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001655}
Evan Cheng13ab0202007-07-10 18:08:01 +00001656
Evan Cheng20956592009-10-21 08:15:52 +00001657def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1658 Requires<[IsARM, HasV6T2]>;
1659
David Goodwinca01a8d2009-09-01 18:32:09 +00001660let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001661def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001662 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001663 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001664
1665// These aren't really mov instructions, but we have to define them this way
1666// due to flag operands.
1667
Evan Cheng071a2792007-09-11 19:55:27 +00001668let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001669def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001670 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001671 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001672def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001673 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001674 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001675}
Evan Chenga8e29892007-01-19 07:51:42 +00001676
Evan Chenga8e29892007-01-19 07:51:42 +00001677//===----------------------------------------------------------------------===//
1678// Extend Instructions.
1679//
1680
1681// Sign extenders
1682
Evan Cheng576a3962010-09-25 00:49:35 +00001683defm SXTB : AI_ext_rrot<0b01101010,
1684 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1685defm SXTH : AI_ext_rrot<0b01101011,
1686 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001687
Evan Cheng576a3962010-09-25 00:49:35 +00001688defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001689 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001690defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001691 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001692
Johnny Chen2ec5e492010-02-22 21:50:40 +00001693// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001694defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001695
1696// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001697defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001698
1699// Zero extenders
1700
1701let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001702defm UXTB : AI_ext_rrot<0b01101110,
1703 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1704defm UXTH : AI_ext_rrot<0b01101111,
1705 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1706defm UXTB16 : AI_ext_rrot<0b01101100,
1707 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001708
Jim Grosbach542f6422010-07-28 23:25:44 +00001709// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1710// The transformation should probably be done as a combiner action
1711// instead so we can include a check for masking back in the upper
1712// eight bits of the source into the lower eight bits of the result.
1713//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1714// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001715def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001716 (UXTB16r_rot GPR:$Src, 8)>;
1717
Evan Cheng576a3962010-09-25 00:49:35 +00001718defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001719 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001720defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001721 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001722}
1723
Evan Chenga8e29892007-01-19 07:51:42 +00001724// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001725// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001726defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001727
Evan Chenga8e29892007-01-19 07:51:42 +00001728
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001729def SBFX : I<(outs GPR:$dst),
1730 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001731 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001732 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001733 Requires<[IsARM, HasV6T2]> {
1734 let Inst{27-21} = 0b0111101;
1735 let Inst{6-4} = 0b101;
1736}
1737
1738def UBFX : I<(outs GPR:$dst),
1739 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001741 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001742 Requires<[IsARM, HasV6T2]> {
1743 let Inst{27-21} = 0b0111111;
1744 let Inst{6-4} = 0b101;
1745}
1746
Evan Chenga8e29892007-01-19 07:51:42 +00001747//===----------------------------------------------------------------------===//
1748// Arithmetic Instructions.
1749//
1750
Jim Grosbach26421962008-10-14 20:36:24 +00001751defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001752 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001753 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001754defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001755 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001756 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001757
Evan Chengc85e8322007-07-05 07:13:32 +00001758// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001759defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001760 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001761 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1762defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001763 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001764 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001765
Evan Cheng62674222009-06-25 23:34:10 +00001766defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001767 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001768defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001769 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001770defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001771 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001772defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001773 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001774
Evan Chengedda31c2008-11-05 18:35:52 +00001775def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001776 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1777 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001778 let Inst{25} = 1;
1779}
Evan Cheng13ab0202007-07-10 18:08:01 +00001780
Bob Wilsoncff71782010-08-05 18:23:43 +00001781// The reg/reg form is only defined for the disassembler; for codegen it is
1782// equivalent to SUBrr.
1783def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001784 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1785 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001786 let Inst{25} = 0;
1787 let Inst{11-4} = 0b00000000;
1788}
1789
Evan Chengedda31c2008-11-05 18:35:52 +00001790def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001791 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1792 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001793 let Inst{25} = 0;
1794}
Evan Chengc85e8322007-07-05 07:13:32 +00001795
1796// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001797let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001798def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001799 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001800 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001801 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001802 let Inst{25} = 1;
1803}
Evan Chengedda31c2008-11-05 18:35:52 +00001804def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001805 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001806 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001807 let Inst{20} = 1;
1808 let Inst{25} = 0;
1809}
Evan Cheng071a2792007-09-11 19:55:27 +00001810}
Evan Chengc85e8322007-07-05 07:13:32 +00001811
Evan Cheng62674222009-06-25 23:34:10 +00001812let Uses = [CPSR] in {
1813def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001814 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001815 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1816 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001817 let Inst{25} = 1;
1818}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001819// The reg/reg form is only defined for the disassembler; for codegen it is
1820// equivalent to SUBrr.
1821def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1822 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1823 [/* For disassembly only; pattern left blank */]> {
1824 let Inst{25} = 0;
1825 let Inst{11-4} = 0b00000000;
1826}
Evan Cheng62674222009-06-25 23:34:10 +00001827def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001828 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001829 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1830 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001831 let Inst{25} = 0;
1832}
Evan Cheng62674222009-06-25 23:34:10 +00001833}
1834
1835// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001836let Defs = [CPSR], Uses = [CPSR] in {
1837def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001838 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001839 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1840 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001841 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001842 let Inst{25} = 1;
1843}
Evan Cheng1e249e32009-06-25 20:59:23 +00001844def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001845 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001846 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1847 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001848 let Inst{20} = 1;
1849 let Inst{25} = 0;
1850}
Evan Cheng071a2792007-09-11 19:55:27 +00001851}
Evan Cheng2c614c52007-06-06 10:17:05 +00001852
Evan Chenga8e29892007-01-19 07:51:42 +00001853// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001854// The assume-no-carry-in form uses the negation of the input since add/sub
1855// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1856// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1857// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001858def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1859 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001860def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1861 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1862// The with-carry-in form matches bitwise not instead of the negation.
1863// Effectively, the inverse interpretation of the carry flag already accounts
1864// for part of the negation.
1865def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1866 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001867
1868// Note: These are implemented in C++ code, because they have to generate
1869// ADD/SUBrs instructions, which use a complex pattern that a xform function
1870// cannot produce.
1871// (mul X, 2^n+1) -> (add (X << n), X)
1872// (mul X, 2^n-1) -> (rsb X, (X << n))
1873
Johnny Chen667d1272010-02-22 18:50:54 +00001874// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001875// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001876class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1877 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001878 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001879 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001880 let Inst{27-20} = op27_20;
1881 let Inst{7-4} = op7_4;
1882}
1883
Johnny Chen667d1272010-02-22 18:50:54 +00001884// Saturating add/subtract -- for disassembly only
1885
Nate Begeman692433b2010-07-29 17:56:55 +00001886def QADD : AAI<0b00010000, 0b0101, "qadd",
1887 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001888def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1889def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1890def QASX : AAI<0b01100010, 0b0011, "qasx">;
1891def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1892def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1893def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001894def QSUB : AAI<0b00010010, 0b0101, "qsub",
1895 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001896def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1897def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1898def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1899def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1900def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1901def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1902def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1903def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1904
1905// Signed/Unsigned add/subtract -- for disassembly only
1906
1907def SASX : AAI<0b01100001, 0b0011, "sasx">;
1908def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1909def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1910def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1911def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1912def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1913def UASX : AAI<0b01100101, 0b0011, "uasx">;
1914def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1915def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1916def USAX : AAI<0b01100101, 0b0101, "usax">;
1917def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1918def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1919
1920// Signed/Unsigned halving add/subtract -- for disassembly only
1921
1922def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1923def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1924def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1925def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1926def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1927def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1928def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1929def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1930def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1931def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1932def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1933def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1934
Johnny Chenadc77332010-02-26 22:04:29 +00001935// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001936
Johnny Chenadc77332010-02-26 22:04:29 +00001937def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001938 MulFrm /* for convenience */, NoItinerary, "usad8",
1939 "\t$dst, $a, $b", []>,
1940 Requires<[IsARM, HasV6]> {
1941 let Inst{27-20} = 0b01111000;
1942 let Inst{15-12} = 0b1111;
1943 let Inst{7-4} = 0b0001;
1944}
1945def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1946 MulFrm /* for convenience */, NoItinerary, "usada8",
1947 "\t$dst, $a, $b, $acc", []>,
1948 Requires<[IsARM, HasV6]> {
1949 let Inst{27-20} = 0b01111000;
1950 let Inst{7-4} = 0b0001;
1951}
1952
1953// Signed/Unsigned saturate -- for disassembly only
1954
Bob Wilson22f5dc72010-08-16 18:27:34 +00001955def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001956 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1957 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001958 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001959 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001960}
1961
Bob Wilson9a1c1892010-08-11 00:01:18 +00001962def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001963 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1964 [/* For disassembly only; pattern left blank */]> {
1965 let Inst{27-20} = 0b01101010;
1966 let Inst{7-4} = 0b0011;
1967}
1968
Bob Wilson22f5dc72010-08-16 18:27:34 +00001969def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001970 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1971 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001972 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001973 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001974}
1975
Bob Wilson9a1c1892010-08-11 00:01:18 +00001976def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001977 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1978 [/* For disassembly only; pattern left blank */]> {
1979 let Inst{27-20} = 0b01101110;
1980 let Inst{7-4} = 0b0011;
1981}
Evan Chenga8e29892007-01-19 07:51:42 +00001982
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001983def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1984def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001985
Evan Chenga8e29892007-01-19 07:51:42 +00001986//===----------------------------------------------------------------------===//
1987// Bitwise Instructions.
1988//
1989
Jim Grosbach26421962008-10-14 20:36:24 +00001990defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001991 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001992 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001993defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001994 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001995 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001996defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001997 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001998 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001999defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002000 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002001 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002002defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002003 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002004 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002005
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002006def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002007 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00002008 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002009 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2010 Requires<[IsARM, HasV6T2]> {
2011 let Inst{27-21} = 0b0111110;
2012 let Inst{6-0} = 0b0011111;
2013}
2014
Johnny Chenb2503c02010-02-17 06:31:48 +00002015// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002016def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002017 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002018 "bfi", "\t$dst, $val, $imm", "$src = $dst",
2019 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
2020 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002021 Requires<[IsARM, HasV6T2]> {
2022 let Inst{27-21} = 0b0111110;
2023 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2024}
2025
Evan Cheng5d42c562010-09-29 00:49:25 +00002026def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00002027 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00002028 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002029 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00002030 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002031}
Evan Chengedda31c2008-11-05 18:35:52 +00002032def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002033 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002034 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
2035 let Inst{25} = 0;
2036}
Evan Chengb3379fb2009-02-05 08:42:55 +00002037let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002038def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002039 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002040 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2041 let Inst{25} = 1;
2042}
Evan Chenga8e29892007-01-19 07:51:42 +00002043
2044def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2045 (BICri GPR:$src, so_imm_not:$imm)>;
2046
2047//===----------------------------------------------------------------------===//
2048// Multiply Instructions.
2049//
2050
Evan Cheng8de898a2009-06-26 00:19:44 +00002051let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002052def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002053 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002054 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002055
Evan Chengfbc9d412008-11-06 01:21:28 +00002056def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002057 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002058 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002059
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002060def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002061 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002062 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2063 Requires<[IsARM, HasV6T2]>;
2064
Evan Chenga8e29892007-01-19 07:51:42 +00002065// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002066let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002067let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002068def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002069 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002070 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002071
Evan Chengfbc9d412008-11-06 01:21:28 +00002072def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002073 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002074 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002075}
Evan Chenga8e29892007-01-19 07:51:42 +00002076
2077// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002078def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002079 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002080 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002081
Evan Chengfbc9d412008-11-06 01:21:28 +00002082def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002083 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002084 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002085
Evan Chengfbc9d412008-11-06 01:21:28 +00002086def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002087 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002088 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002089 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002090} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002091
2092// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002093def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002094 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002095 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002096 Requires<[IsARM, HasV6]> {
2097 let Inst{7-4} = 0b0001;
2098 let Inst{15-12} = 0b1111;
2099}
Evan Cheng13ab0202007-07-10 18:08:01 +00002100
Johnny Chen2ec5e492010-02-22 21:50:40 +00002101def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2102 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2103 [/* For disassembly only; pattern left blank */]>,
2104 Requires<[IsARM, HasV6]> {
2105 let Inst{7-4} = 0b0011; // R = 1
2106 let Inst{15-12} = 0b1111;
2107}
2108
Evan Chengfbc9d412008-11-06 01:21:28 +00002109def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002110 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002111 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002112 Requires<[IsARM, HasV6]> {
2113 let Inst{7-4} = 0b0001;
2114}
Evan Chenga8e29892007-01-19 07:51:42 +00002115
Johnny Chen2ec5e492010-02-22 21:50:40 +00002116def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2117 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2118 [/* For disassembly only; pattern left blank */]>,
2119 Requires<[IsARM, HasV6]> {
2120 let Inst{7-4} = 0b0011; // R = 1
2121}
Evan Chenga8e29892007-01-19 07:51:42 +00002122
Evan Chengfbc9d412008-11-06 01:21:28 +00002123def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002124 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002125 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002126 Requires<[IsARM, HasV6]> {
2127 let Inst{7-4} = 0b1101;
2128}
Evan Chenga8e29892007-01-19 07:51:42 +00002129
Johnny Chen2ec5e492010-02-22 21:50:40 +00002130def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2131 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2132 [/* For disassembly only; pattern left blank */]>,
2133 Requires<[IsARM, HasV6]> {
2134 let Inst{7-4} = 0b1111; // R = 1
2135}
2136
Raul Herbster37fb5b12007-08-30 23:25:47 +00002137multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002138 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002139 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002140 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2141 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002142 Requires<[IsARM, HasV5TE]> {
2143 let Inst{5} = 0;
2144 let Inst{6} = 0;
2145 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002146
Evan Chengeb4f52e2008-11-06 03:35:07 +00002147 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002148 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002149 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002150 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002151 Requires<[IsARM, HasV5TE]> {
2152 let Inst{5} = 0;
2153 let Inst{6} = 1;
2154 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002155
Evan Chengeb4f52e2008-11-06 03:35:07 +00002156 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002157 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002158 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002159 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002160 Requires<[IsARM, HasV5TE]> {
2161 let Inst{5} = 1;
2162 let Inst{6} = 0;
2163 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002164
Evan Chengeb4f52e2008-11-06 03:35:07 +00002165 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002166 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002167 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2168 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002169 Requires<[IsARM, HasV5TE]> {
2170 let Inst{5} = 1;
2171 let Inst{6} = 1;
2172 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002173
Evan Chengeb4f52e2008-11-06 03:35:07 +00002174 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002175 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002176 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002177 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002178 Requires<[IsARM, HasV5TE]> {
2179 let Inst{5} = 1;
2180 let Inst{6} = 0;
2181 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002182
Evan Chengeb4f52e2008-11-06 03:35:07 +00002183 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002184 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002185 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002186 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002187 Requires<[IsARM, HasV5TE]> {
2188 let Inst{5} = 1;
2189 let Inst{6} = 1;
2190 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002191}
2192
Raul Herbster37fb5b12007-08-30 23:25:47 +00002193
2194multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002195 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002196 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002197 [(set GPR:$dst, (add GPR:$acc,
2198 (opnode (sext_inreg GPR:$a, i16),
2199 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002200 Requires<[IsARM, HasV5TE]> {
2201 let Inst{5} = 0;
2202 let Inst{6} = 0;
2203 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002204
Evan Chengeb4f52e2008-11-06 03:35:07 +00002205 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002206 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002207 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002208 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002209 Requires<[IsARM, HasV5TE]> {
2210 let Inst{5} = 0;
2211 let Inst{6} = 1;
2212 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002213
Evan Chengeb4f52e2008-11-06 03:35:07 +00002214 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002215 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002216 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002217 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002218 Requires<[IsARM, HasV5TE]> {
2219 let Inst{5} = 1;
2220 let Inst{6} = 0;
2221 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002222
Evan Chengeb4f52e2008-11-06 03:35:07 +00002223 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002224 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2225 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2226 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002227 Requires<[IsARM, HasV5TE]> {
2228 let Inst{5} = 1;
2229 let Inst{6} = 1;
2230 }
Evan Chenga8e29892007-01-19 07:51:42 +00002231
Evan Chengeb4f52e2008-11-06 03:35:07 +00002232 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002233 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002234 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002235 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002236 Requires<[IsARM, HasV5TE]> {
2237 let Inst{5} = 0;
2238 let Inst{6} = 0;
2239 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002240
Evan Chengeb4f52e2008-11-06 03:35:07 +00002241 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002242 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002243 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002244 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002245 Requires<[IsARM, HasV5TE]> {
2246 let Inst{5} = 0;
2247 let Inst{6} = 1;
2248 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002249}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002250
Raul Herbster37fb5b12007-08-30 23:25:47 +00002251defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2252defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002253
Johnny Chen83498e52010-02-12 21:59:23 +00002254// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2255def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2256 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2257 [/* For disassembly only; pattern left blank */]>,
2258 Requires<[IsARM, HasV5TE]> {
2259 let Inst{5} = 0;
2260 let Inst{6} = 0;
2261}
2262
2263def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2264 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2265 [/* For disassembly only; pattern left blank */]>,
2266 Requires<[IsARM, HasV5TE]> {
2267 let Inst{5} = 0;
2268 let Inst{6} = 1;
2269}
2270
2271def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2272 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2273 [/* For disassembly only; pattern left blank */]>,
2274 Requires<[IsARM, HasV5TE]> {
2275 let Inst{5} = 1;
2276 let Inst{6} = 0;
2277}
2278
2279def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2280 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2281 [/* For disassembly only; pattern left blank */]>,
2282 Requires<[IsARM, HasV5TE]> {
2283 let Inst{5} = 1;
2284 let Inst{6} = 1;
2285}
2286
Johnny Chen667d1272010-02-22 18:50:54 +00002287// Helper class for AI_smld -- for disassembly only
2288class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2289 InstrItinClass itin, string opc, string asm>
2290 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2291 let Inst{4} = 1;
2292 let Inst{5} = swap;
2293 let Inst{6} = sub;
2294 let Inst{7} = 0;
2295 let Inst{21-20} = 0b00;
2296 let Inst{22} = long;
2297 let Inst{27-23} = 0b01110;
2298}
2299
2300multiclass AI_smld<bit sub, string opc> {
2301
2302 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2303 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2304
2305 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2306 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2307
2308 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2309 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2310
2311 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2312 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2313
2314}
2315
2316defm SMLA : AI_smld<0, "smla">;
2317defm SMLS : AI_smld<1, "smls">;
2318
Johnny Chen2ec5e492010-02-22 21:50:40 +00002319multiclass AI_sdml<bit sub, string opc> {
2320
2321 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2322 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2323 let Inst{15-12} = 0b1111;
2324 }
2325
2326 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2327 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2328 let Inst{15-12} = 0b1111;
2329 }
2330
2331}
2332
2333defm SMUA : AI_sdml<0, "smua">;
2334defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002335
Evan Chenga8e29892007-01-19 07:51:42 +00002336//===----------------------------------------------------------------------===//
2337// Misc. Arithmetic Instructions.
2338//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002339
David Goodwin5d598aa2009-08-19 18:00:44 +00002340def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002341 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002342 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2343 let Inst{7-4} = 0b0001;
2344 let Inst{11-8} = 0b1111;
2345 let Inst{19-16} = 0b1111;
2346}
Rafael Espindola199dd672006-10-17 13:13:23 +00002347
Jim Grosbach3482c802010-01-18 19:58:49 +00002348def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002349 "rbit", "\t$dst, $src",
2350 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2351 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002352 let Inst{7-4} = 0b0011;
2353 let Inst{11-8} = 0b1111;
2354 let Inst{19-16} = 0b1111;
2355}
2356
David Goodwin5d598aa2009-08-19 18:00:44 +00002357def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002358 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002359 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2360 let Inst{7-4} = 0b0011;
2361 let Inst{11-8} = 0b1111;
2362 let Inst{19-16} = 0b1111;
2363}
Rafael Espindola199dd672006-10-17 13:13:23 +00002364
David Goodwin5d598aa2009-08-19 18:00:44 +00002365def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002366 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002367 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002368 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2369 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2370 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2371 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002372 Requires<[IsARM, HasV6]> {
2373 let Inst{7-4} = 0b1011;
2374 let Inst{11-8} = 0b1111;
2375 let Inst{19-16} = 0b1111;
2376}
Rafael Espindola27185192006-09-29 21:20:16 +00002377
David Goodwin5d598aa2009-08-19 18:00:44 +00002378def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002379 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002380 [(set GPR:$dst,
2381 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002382 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2383 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002384 Requires<[IsARM, HasV6]> {
2385 let Inst{7-4} = 0b1011;
2386 let Inst{11-8} = 0b1111;
2387 let Inst{19-16} = 0b1111;
2388}
Rafael Espindola27185192006-09-29 21:20:16 +00002389
Bob Wilsonf955f292010-08-17 17:23:19 +00002390def lsl_shift_imm : SDNodeXForm<imm, [{
2391 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2392 return CurDAG->getTargetConstant(Sh, MVT::i32);
2393}]>;
2394
2395def lsl_amt : PatLeaf<(i32 imm), [{
2396 return (N->getZExtValue() < 32);
2397}], lsl_shift_imm>;
2398
Evan Cheng8b59db32008-11-07 01:41:35 +00002399def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002400 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2401 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002402 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002403 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002404 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002405 Requires<[IsARM, HasV6]> {
2406 let Inst{6-4} = 0b001;
2407}
Rafael Espindola27185192006-09-29 21:20:16 +00002408
Evan Chenga8e29892007-01-19 07:51:42 +00002409// Alternate cases for PKHBT where identities eliminate some nodes.
2410def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2411 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002412def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2413 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002414
Bob Wilsonf955f292010-08-17 17:23:19 +00002415def asr_shift_imm : SDNodeXForm<imm, [{
2416 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2417 return CurDAG->getTargetConstant(Sh, MVT::i32);
2418}]>;
2419
2420def asr_amt : PatLeaf<(i32 imm), [{
2421 return (N->getZExtValue() <= 32);
2422}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002423
Bob Wilsondc66eda2010-08-16 22:26:55 +00002424// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2425// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002426def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002427 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002428 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002429 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002430 (and (sra GPR:$src2, asr_amt:$sh),
2431 0xFFFF)))]>,
2432 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002433 let Inst{6-4} = 0b101;
2434}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002435
Evan Chenga8e29892007-01-19 07:51:42 +00002436// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2437// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002438def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002439 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002440def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002441 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2442 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002443
Evan Chenga8e29892007-01-19 07:51:42 +00002444//===----------------------------------------------------------------------===//
2445// Comparison Instructions...
2446//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002447
Jim Grosbach26421962008-10-14 20:36:24 +00002448defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002449 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002450 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002451
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002452// FIXME: We have to be careful when using the CMN instruction and comparison
2453// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002454// results:
2455//
2456// rsbs r1, r1, 0
2457// cmp r0, r1
2458// mov r0, #0
2459// it ls
2460// mov r0, #1
2461//
2462// and:
2463//
2464// cmn r0, r1
2465// mov r0, #0
2466// it ls
2467// mov r0, #1
2468//
2469// However, the CMN gives the *opposite* result when r1 is 0. This is because
2470// the carry flag is set in the CMP case but not in the CMN case. In short, the
2471// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2472// value of r0 and the carry bit (because the "carry bit" parameter to
2473// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2474// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2475// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2476// parameter to AddWithCarry is defined as 0).
2477//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002478// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002479//
2480// x = 0
2481// ~x = 0xFFFF FFFF
2482// ~x + 1 = 0x1 0000 0000
2483// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2484//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002485// Therefore, we should disable CMN when comparing against zero, until we can
2486// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2487// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002488//
2489// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2490//
2491// This is related to <rdar://problem/7569620>.
2492//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002493//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2494// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002495
Evan Chenga8e29892007-01-19 07:51:42 +00002496// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002497defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002498 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002499 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002500defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002501 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002502 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002503
David Goodwinc0309b42009-06-29 15:33:01 +00002504defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002505 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002506 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2507defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002508 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002509 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002510
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002511//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2512// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002513
David Goodwinc0309b42009-06-29 15:33:01 +00002514def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002515 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002516
Evan Cheng218977b2010-07-13 19:27:42 +00002517// Pseudo i64 compares for some floating point compares.
2518let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2519 Defs = [CPSR] in {
2520def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002521 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002522 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002523 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2524
2525def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002526 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002527 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2528} // usesCustomInserter
2529
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002530
Evan Chenga8e29892007-01-19 07:51:42 +00002531// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002532// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002533// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002534// FIXME: These should all be pseudo-instructions that get expanded to
2535// the normal MOV instructions. That would fix the dependency on
2536// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002537let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002538def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2539 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2540 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2541 RegConstraint<"$false = $Rd">, UnaryDP {
2542 bits<4> Rd;
2543 bits<4> Rm;
2544
2545 let Inst{11-4} = 0b00000000;
2546 let Inst{25} = 0;
2547 let Inst{3-0} = Rm;
2548 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002549 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002550 let Inst{25} = 0;
2551}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002552
Evan Chengd87293c2008-11-06 08:47:38 +00002553def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002554 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002555 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002556 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002557 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002558 let Inst{25} = 0;
2559}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002560
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002561def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2562 DPFrm, IIC_iMOVi,
2563 "movw", "\t$dst, $src",
2564 []>,
2565 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2566 UnaryDP {
2567 let Inst{20} = 0;
2568 let Inst{25} = 1;
2569}
2570
Evan Chengd87293c2008-11-06 08:47:38 +00002571def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002572 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002573 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002574 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002575 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002576 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002577}
Owen Andersonf523e472010-09-23 23:45:25 +00002578} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002579
Jim Grosbach3728e962009-12-10 00:11:09 +00002580//===----------------------------------------------------------------------===//
2581// Atomic operations intrinsics
2582//
2583
2584// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002585let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002586def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002587 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002588 let Inst{31-4} = 0xf57ff05;
2589 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002590 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002591 let Inst{3-0} = 0b1111;
2592}
Jim Grosbach3728e962009-12-10 00:11:09 +00002593
Johnny Chen7def14f2010-08-11 23:35:12 +00002594def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002595 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002596 let Inst{31-4} = 0xf57ff04;
2597 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002598 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002599 let Inst{3-0} = 0b1111;
2600}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002601
Johnny Chen7def14f2010-08-11 23:35:12 +00002602def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002603 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002604 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002605 Requires<[IsARM, HasV6]> {
2606 // FIXME: add support for options other than a full system DMB
2607 // FIXME: add encoding
2608}
2609
Johnny Chen7def14f2010-08-11 23:35:12 +00002610def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002611 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002612 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002613 Requires<[IsARM, HasV6]> {
2614 // FIXME: add support for options other than a full system DSB
2615 // FIXME: add encoding
2616}
Jim Grosbach3728e962009-12-10 00:11:09 +00002617}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002618
Johnny Chen1adc40c2010-08-12 20:46:17 +00002619// Memory Barrier Operations Variants -- for disassembly only
2620
2621def memb_opt : Operand<i32> {
2622 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002623}
2624
Johnny Chen1adc40c2010-08-12 20:46:17 +00002625class AMBI<bits<4> op7_4, string opc>
2626 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2627 [/* For disassembly only; pattern left blank */]>,
2628 Requires<[IsARM, HasDB]> {
2629 let Inst{31-8} = 0xf57ff0;
2630 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002631}
2632
2633// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002634def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002635
2636// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002637def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002638
2639// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002640def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2641 Requires<[IsARM, HasDB]> {
2642 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002643 let Inst{3-0} = 0b1111;
2644}
2645
Jim Grosbach66869102009-12-11 18:52:41 +00002646let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002647 let Uses = [CPSR] in {
2648 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002649 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002650 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2651 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002652 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002653 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2654 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002655 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002656 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2657 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002658 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002659 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2660 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002661 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002662 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2663 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002664 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002665 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2666 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002667 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002668 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2669 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002670 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002671 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2672 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002673 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002674 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2675 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002676 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002677 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2678 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002679 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002680 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2681 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002682 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002683 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2684 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002685 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002686 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2687 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002688 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002689 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2690 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002691 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002692 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2693 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002694 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002695 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2696 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002697 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002698 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2699 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002700 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002701 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2702
2703 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002704 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002705 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2706 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002707 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002708 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2709 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002710 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002711 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2712
Jim Grosbache801dc42009-12-12 01:40:06 +00002713 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002714 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002715 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2716 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002717 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002718 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2719 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002720 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002721 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2722}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002723}
2724
2725let mayLoad = 1 in {
2726def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2727 "ldrexb", "\t$dest, [$ptr]",
2728 []>;
2729def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2730 "ldrexh", "\t$dest, [$ptr]",
2731 []>;
2732def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2733 "ldrex", "\t$dest, [$ptr]",
2734 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002735def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002736 NoItinerary,
2737 "ldrexd", "\t$dest, $dest2, [$ptr]",
2738 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002739}
2740
Jim Grosbach587b0722009-12-16 19:44:06 +00002741let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002742def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002743 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002744 "strexb", "\t$success, $src, [$ptr]",
2745 []>;
2746def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2747 NoItinerary,
2748 "strexh", "\t$success, $src, [$ptr]",
2749 []>;
2750def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002751 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002752 "strex", "\t$success, $src, [$ptr]",
2753 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002754def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002755 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2756 NoItinerary,
2757 "strexd", "\t$success, $src, $src2, [$ptr]",
2758 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002759}
2760
Johnny Chenb9436272010-02-17 22:37:58 +00002761// Clear-Exclusive is for disassembly only.
2762def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2763 [/* For disassembly only; pattern left blank */]>,
2764 Requires<[IsARM, HasV7]> {
2765 let Inst{31-20} = 0xf57;
2766 let Inst{7-4} = 0b0001;
2767}
2768
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002769// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2770let mayLoad = 1 in {
2771def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2772 "swp", "\t$dst, $src, [$ptr]",
2773 [/* For disassembly only; pattern left blank */]> {
2774 let Inst{27-23} = 0b00010;
2775 let Inst{22} = 0; // B = 0
2776 let Inst{21-20} = 0b00;
2777 let Inst{7-4} = 0b1001;
2778}
2779
2780def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2781 "swpb", "\t$dst, $src, [$ptr]",
2782 [/* For disassembly only; pattern left blank */]> {
2783 let Inst{27-23} = 0b00010;
2784 let Inst{22} = 1; // B = 1
2785 let Inst{21-20} = 0b00;
2786 let Inst{7-4} = 0b1001;
2787}
2788}
2789
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002790//===----------------------------------------------------------------------===//
2791// TLS Instructions
2792//
2793
2794// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002795let isCall = 1,
2796 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002797 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002798 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002799 [(set R0, ARMthread_pointer)]>;
2800}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002801
Evan Chenga8e29892007-01-19 07:51:42 +00002802//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002803// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002804// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002805// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002806// Since by its nature we may be coming from some other function to get
2807// here, and we're using the stack frame for the containing function to
2808// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002809// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002810// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002811// except for our own input by listing the relevant registers in Defs. By
2812// doing so, we also cause the prologue/epilogue code to actively preserve
2813// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002814// A constant value is passed in $val, and we use the location as a scratch.
2815let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002816 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2817 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002818 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002819 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002820 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002821 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002822 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002823 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2824 Requires<[IsARM, HasVFP2]>;
2825}
2826
2827let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002828 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2829 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002830 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2831 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002832 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002833 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2834 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002835}
2836
Jim Grosbach5eb19512010-05-22 01:06:18 +00002837// FIXME: Non-Darwin version(s)
2838let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2839 Defs = [ R7, LR, SP ] in {
2840def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2841 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002842 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002843 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2844 Requires<[IsARM, IsDarwin]>;
2845}
2846
Jim Grosbach0e0da732009-05-12 23:59:14 +00002847//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002848// Non-Instruction Patterns
2849//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002850
Evan Chenga8e29892007-01-19 07:51:42 +00002851// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002852
Evan Chenga8e29892007-01-19 07:51:42 +00002853// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002854// FIXME: Expand this in ARMExpandPseudoInsts.
2855// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002856let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002857def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002858 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002859 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002860 [(set GPR:$dst, so_imm2part:$src)]>,
2861 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002862
Evan Chenga8e29892007-01-19 07:51:42 +00002863def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002864 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2865 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002866def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002867 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2868 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002869def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2870 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2871 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002872def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2873 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2874 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002875
Evan Cheng5adb66a2009-09-28 09:14:39 +00002876// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002877// This is a single pseudo instruction, the benefit is that it can be remat'd
2878// as a single unit instead of having to handle reg inputs.
2879// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002880let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002881def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2882 [(set GPR:$dst, (i32 imm:$src))]>,
2883 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002884
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002885// ConstantPool, GlobalAddress, and JumpTable
2886def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2887 Requires<[IsARM, DontUseMovt]>;
2888def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2889def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2890 Requires<[IsARM, UseMovt]>;
2891def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2892 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2893
Evan Chenga8e29892007-01-19 07:51:42 +00002894// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002895
Dale Johannesen51e28e62010-06-03 21:09:53 +00002896// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002897def : ARMPat<(ARMtcret tcGPR:$dst),
2898 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002899
2900def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2901 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2902
2903def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2904 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2905
Dale Johannesen38d5f042010-06-15 22:24:08 +00002906def : ARMPat<(ARMtcret tcGPR:$dst),
2907 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002908
2909def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2910 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2911
2912def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2913 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002914
Evan Chenga8e29892007-01-19 07:51:42 +00002915// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002916def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002917 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002918def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002919 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002920
Evan Chenga8e29892007-01-19 07:51:42 +00002921// zextload i1 -> zextload i8
2922def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002923
Evan Chenga8e29892007-01-19 07:51:42 +00002924// extload -> zextload
2925def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2926def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2927def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002928
Evan Cheng83b5cf02008-11-05 23:22:34 +00002929def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2930def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2931
Evan Cheng34b12d22007-01-19 20:27:35 +00002932// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002933def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2934 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002935 (SMULBB GPR:$a, GPR:$b)>;
2936def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2937 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002938def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2939 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002940 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002941def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002942 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002943def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2944 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002945 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002946def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002947 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002948def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2949 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002950 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002951def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002952 (SMULWB GPR:$a, GPR:$b)>;
2953
2954def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002955 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2956 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002957 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2958def : ARMV5TEPat<(add GPR:$acc,
2959 (mul sext_16_node:$a, sext_16_node:$b)),
2960 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2961def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002962 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2963 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002964 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2965def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002966 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002967 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2968def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002969 (mul (sra GPR:$a, (i32 16)),
2970 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002971 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2972def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002973 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002974 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2975def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002976 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2977 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002978 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2979def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002980 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002981 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2982
Evan Chenga8e29892007-01-19 07:51:42 +00002983//===----------------------------------------------------------------------===//
2984// Thumb Support
2985//
2986
2987include "ARMInstrThumb.td"
2988
2989//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002990// Thumb2 Support
2991//
2992
2993include "ARMInstrThumb2.td"
2994
2995//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002996// Floating Point Support
2997//
2998
2999include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003000
3001//===----------------------------------------------------------------------===//
3002// Advanced SIMD (NEON) Support
3003//
3004
3005include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003006
3007//===----------------------------------------------------------------------===//
3008// Coprocessor Instructions. For disassembly only.
3009//
3010
3011def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3012 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3013 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3014 [/* For disassembly only; pattern left blank */]> {
3015 let Inst{4} = 0;
3016}
3017
3018def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3019 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3020 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3021 [/* For disassembly only; pattern left blank */]> {
3022 let Inst{31-28} = 0b1111;
3023 let Inst{4} = 0;
3024}
3025
Johnny Chen64dfb782010-02-16 20:04:27 +00003026class ACI<dag oops, dag iops, string opc, string asm>
3027 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3028 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3029 let Inst{27-25} = 0b110;
3030}
3031
3032multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3033
3034 def _OFFSET : ACI<(outs),
3035 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3036 opc, "\tp$cop, cr$CRd, $addr"> {
3037 let Inst{31-28} = op31_28;
3038 let Inst{24} = 1; // P = 1
3039 let Inst{21} = 0; // W = 0
3040 let Inst{22} = 0; // D = 0
3041 let Inst{20} = load;
3042 }
3043
3044 def _PRE : ACI<(outs),
3045 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3046 opc, "\tp$cop, cr$CRd, $addr!"> {
3047 let Inst{31-28} = op31_28;
3048 let Inst{24} = 1; // P = 1
3049 let Inst{21} = 1; // W = 1
3050 let Inst{22} = 0; // D = 0
3051 let Inst{20} = load;
3052 }
3053
3054 def _POST : ACI<(outs),
3055 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3056 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3057 let Inst{31-28} = op31_28;
3058 let Inst{24} = 0; // P = 0
3059 let Inst{21} = 1; // W = 1
3060 let Inst{22} = 0; // D = 0
3061 let Inst{20} = load;
3062 }
3063
3064 def _OPTION : ACI<(outs),
3065 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3066 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3067 let Inst{31-28} = op31_28;
3068 let Inst{24} = 0; // P = 0
3069 let Inst{23} = 1; // U = 1
3070 let Inst{21} = 0; // W = 0
3071 let Inst{22} = 0; // D = 0
3072 let Inst{20} = load;
3073 }
3074
3075 def L_OFFSET : ACI<(outs),
3076 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003077 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003078 let Inst{31-28} = op31_28;
3079 let Inst{24} = 1; // P = 1
3080 let Inst{21} = 0; // W = 0
3081 let Inst{22} = 1; // D = 1
3082 let Inst{20} = load;
3083 }
3084
3085 def L_PRE : ACI<(outs),
3086 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003087 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003088 let Inst{31-28} = op31_28;
3089 let Inst{24} = 1; // P = 1
3090 let Inst{21} = 1; // W = 1
3091 let Inst{22} = 1; // D = 1
3092 let Inst{20} = load;
3093 }
3094
3095 def L_POST : ACI<(outs),
3096 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003097 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003098 let Inst{31-28} = op31_28;
3099 let Inst{24} = 0; // P = 0
3100 let Inst{21} = 1; // W = 1
3101 let Inst{22} = 1; // D = 1
3102 let Inst{20} = load;
3103 }
3104
3105 def L_OPTION : ACI<(outs),
3106 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003107 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003108 let Inst{31-28} = op31_28;
3109 let Inst{24} = 0; // P = 0
3110 let Inst{23} = 1; // U = 1
3111 let Inst{21} = 0; // W = 0
3112 let Inst{22} = 1; // D = 1
3113 let Inst{20} = load;
3114 }
3115}
3116
3117defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3118defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3119defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3120defm STC2 : LdStCop<0b1111, 0, "stc2">;
3121
Johnny Chen906d57f2010-02-12 01:44:23 +00003122def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3123 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3124 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3125 [/* For disassembly only; pattern left blank */]> {
3126 let Inst{20} = 0;
3127 let Inst{4} = 1;
3128}
3129
3130def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3131 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3132 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3133 [/* For disassembly only; pattern left blank */]> {
3134 let Inst{31-28} = 0b1111;
3135 let Inst{20} = 0;
3136 let Inst{4} = 1;
3137}
3138
3139def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3140 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3141 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3142 [/* For disassembly only; pattern left blank */]> {
3143 let Inst{20} = 1;
3144 let Inst{4} = 1;
3145}
3146
3147def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3148 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3149 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3150 [/* For disassembly only; pattern left blank */]> {
3151 let Inst{31-28} = 0b1111;
3152 let Inst{20} = 1;
3153 let Inst{4} = 1;
3154}
3155
3156def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3157 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3158 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3159 [/* For disassembly only; pattern left blank */]> {
3160 let Inst{23-20} = 0b0100;
3161}
3162
3163def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3164 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3165 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3166 [/* For disassembly only; pattern left blank */]> {
3167 let Inst{31-28} = 0b1111;
3168 let Inst{23-20} = 0b0100;
3169}
3170
3171def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3172 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3173 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3174 [/* For disassembly only; pattern left blank */]> {
3175 let Inst{23-20} = 0b0101;
3176}
3177
3178def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3179 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3180 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3181 [/* For disassembly only; pattern left blank */]> {
3182 let Inst{31-28} = 0b1111;
3183 let Inst{23-20} = 0b0101;
3184}
3185
Johnny Chenb98e1602010-02-12 18:55:33 +00003186//===----------------------------------------------------------------------===//
3187// Move between special register and ARM core register -- for disassembly only
3188//
3189
3190def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3191 [/* For disassembly only; pattern left blank */]> {
3192 let Inst{23-20} = 0b0000;
3193 let Inst{7-4} = 0b0000;
3194}
3195
3196def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3197 [/* For disassembly only; pattern left blank */]> {
3198 let Inst{23-20} = 0b0100;
3199 let Inst{7-4} = 0b0000;
3200}
3201
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003202def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3203 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003204 [/* For disassembly only; pattern left blank */]> {
3205 let Inst{23-20} = 0b0010;
3206 let Inst{7-4} = 0b0000;
3207}
3208
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003209def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3210 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003211 [/* For disassembly only; pattern left blank */]> {
3212 let Inst{23-20} = 0b0010;
3213 let Inst{7-4} = 0b0000;
3214}
3215
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003216def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3217 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003218 [/* For disassembly only; pattern left blank */]> {
3219 let Inst{23-20} = 0b0110;
3220 let Inst{7-4} = 0b0000;
3221}
3222
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003223def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3224 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003225 [/* For disassembly only; pattern left blank */]> {
3226 let Inst{23-20} = 0b0110;
3227 let Inst{7-4} = 0b0000;
3228}