blob: ff7062da30e66e321327304411b82b5e83d8bfda [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
18#include "llvm/CodeGen/MachineDominators.h"
19#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga5f32cb2010-03-04 21:18:08 +000021#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000022#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng31156982010-04-21 00:21:07 +000023#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000024#include "llvm/ADT/ScopedHashTable.h"
Evan Cheng189c1ec2010-10-29 23:36:03 +000025#include "llvm/ADT/SmallSet.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/Support/Debug.h"
Cameron Zwarich53eeba52011-01-03 04:07:46 +000028#include "llvm/Support/RecyclingAllocator.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000029
30using namespace llvm;
31
Evan Cheng16b48b82010-03-03 21:20:05 +000032STATISTIC(NumCoalesces, "Number of copies coalesced");
33STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng189c1ec2010-10-29 23:36:03 +000034STATISTIC(NumPhysCSEs,
35 "Number of physreg referencing common subexpr eliminated");
Evan Chenga63cde22010-12-15 22:16:21 +000036STATISTIC(NumCommutes, "Number of copies coalesced after commuting");
Bob Wilson38441732010-06-03 18:28:31 +000037
Evan Chengc6fe3332010-03-02 02:38:24 +000038namespace {
39 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000040 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000041 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000042 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000043 MachineDominatorTree *DT;
44 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000045 public:
46 static char ID; // Pass identification
Owen Anderson081c34b2010-10-19 17:21:58 +000047 MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) {
48 initializeMachineCSEPass(*PassRegistry::getPassRegistry());
49 }
Evan Chengc6fe3332010-03-02 02:38:24 +000050
51 virtual bool runOnMachineFunction(MachineFunction &MF);
52
53 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
54 AU.setPreservesCFG();
55 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000056 AU.addRequired<AliasAnalysis>();
Evan Cheng65424162010-08-17 20:57:42 +000057 AU.addPreservedID(MachineLoopInfoID);
Evan Chengc6fe3332010-03-02 02:38:24 +000058 AU.addRequired<MachineDominatorTree>();
59 AU.addPreserved<MachineDominatorTree>();
60 }
61
Evan Chengc2b768f2010-09-17 21:59:42 +000062 virtual void releaseMemory() {
63 ScopeMap.clear();
64 Exps.clear();
65 }
66
Evan Chengc6fe3332010-03-02 02:38:24 +000067 private:
Evan Cheng835810b2010-05-21 21:22:19 +000068 const unsigned LookAheadLimit;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000069 typedef RecyclingAllocator<BumpPtrAllocator,
70 ScopedHashTableVal<MachineInstr*, unsigned> > AllocatorTy;
71 typedef ScopedHashTable<MachineInstr*, unsigned,
72 MachineInstrExpressionTrait, AllocatorTy> ScopedHTType;
73 typedef ScopedHTType::ScopeTy ScopeType;
Evan Cheng31156982010-04-21 00:21:07 +000074 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000075 ScopedHTType VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000076 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000077 unsigned CurrVN;
Evan Cheng16b48b82010-03-03 21:20:05 +000078
Evan Chenga5f32cb2010-03-04 21:18:08 +000079 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000080 bool isPhysDefTriviallyDead(unsigned Reg,
81 MachineBasicBlock::const_iterator I,
Evan Cheng835810b2010-05-21 21:22:19 +000082 MachineBasicBlock::const_iterator E) const ;
Evan Cheng189c1ec2010-10-29 23:36:03 +000083 bool hasLivePhysRegDefUses(const MachineInstr *MI,
84 const MachineBasicBlock *MBB,
Eli Friedman49cec1d2011-05-04 19:54:24 +000085 SmallSet<unsigned,8> &PhysRefs,
86 SmallVector<unsigned,8> &PhysDefs) const;
Evan Cheng189c1ec2010-10-29 23:36:03 +000087 bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
88 SmallSet<unsigned,8> &PhysRefs) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000089 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000090 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
91 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000092 void EnterScope(MachineBasicBlock *MBB);
93 void ExitScope(MachineBasicBlock *MBB);
94 bool ProcessBlock(MachineBasicBlock *MBB);
95 void ExitScopeIfDone(MachineDomTreeNode *Node,
96 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
97 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
98 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +000099 };
100} // end anonymous namespace
101
102char MachineCSE::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000103INITIALIZE_PASS_BEGIN(MachineCSE, "machine-cse",
104 "Machine Common Subexpression Elimination", false, false)
105INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
106INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
107INITIALIZE_PASS_END(MachineCSE, "machine-cse",
Owen Andersonce665bd2010-10-07 22:25:06 +0000108 "Machine Common Subexpression Elimination", false, false)
Evan Chengc6fe3332010-03-02 02:38:24 +0000109
110FunctionPass *llvm::createMachineCSEPass() { return new MachineCSE(); }
111
Evan Cheng6ba95542010-03-03 02:48:20 +0000112bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
113 MachineBasicBlock *MBB) {
114 bool Changed = false;
115 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
116 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +0000117 if (!MO.isReg() || !MO.isUse())
118 continue;
119 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000120 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000121 continue;
Evan Chengf437f732010-09-17 21:56:26 +0000122 if (!MRI->hasOneNonDBGUse(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000123 // Only coalesce single use copies. This ensure the copy will be
124 // deleted.
125 continue;
126 MachineInstr *DefMI = MRI->getVRegDef(Reg);
127 if (DefMI->getParent() != MBB)
128 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000129 if (!DefMI->isCopy())
130 continue;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000131 unsigned SrcReg = DefMI->getOperand(1).getReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000132 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
133 continue;
134 if (DefMI->getOperand(0).getSubReg() || DefMI->getOperand(1).getSubReg())
135 continue;
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000136 if (!MRI->constrainRegClass(SrcReg, MRI->getRegClass(Reg)))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000137 continue;
138 DEBUG(dbgs() << "Coalescing: " << *DefMI);
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000139 DEBUG(dbgs() << "*** to: " << *MI);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000140 MO.setReg(SrcReg);
141 MRI->clearKillFlags(SrcReg);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000142 DefMI->eraseFromParent();
143 ++NumCoalesces;
144 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000145 }
146
147 return Changed;
148}
149
Evan Cheng835810b2010-05-21 21:22:19 +0000150bool
151MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
152 MachineBasicBlock::const_iterator I,
153 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000154 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000155 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000156 // Skip over dbg_value's.
157 while (I != E && I->isDebugValue())
158 ++I;
159
Evan Chengb3958e82010-03-04 01:33:55 +0000160 if (I == E)
161 // Reached end of block, register is obviously dead.
162 return true;
163
Evan Chengb3958e82010-03-04 01:33:55 +0000164 bool SeenDef = false;
165 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
166 const MachineOperand &MO = I->getOperand(i);
167 if (!MO.isReg() || !MO.getReg())
168 continue;
169 if (!TRI->regsOverlap(MO.getReg(), Reg))
170 continue;
171 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000172 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000173 return false;
174 SeenDef = true;
175 }
176 if (SeenDef)
177 // See a def of Reg (or an alias) before encountering any use, it's
178 // trivially dead.
179 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000180
181 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000182 ++I;
183 }
184 return false;
185}
186
Evan Cheng189c1ec2010-10-29 23:36:03 +0000187/// hasLivePhysRegDefUses - Return true if the specified instruction read/write
Evan Cheng835810b2010-05-21 21:22:19 +0000188/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000189/// returns the physical register def by reference if it's the only one and the
190/// instruction does not uses a physical register.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000191bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI,
192 const MachineBasicBlock *MBB,
Eli Friedman49cec1d2011-05-04 19:54:24 +0000193 SmallSet<unsigned,8> &PhysRefs,
194 SmallVector<unsigned,8> &PhysDefs) const{
Evan Cheng189c1ec2010-10-29 23:36:03 +0000195 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
Evan Cheng6ba95542010-03-03 02:48:20 +0000196 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000197 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng6ba95542010-03-03 02:48:20 +0000198 if (!MO.isReg())
199 continue;
200 unsigned Reg = MO.getReg();
201 if (!Reg)
202 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000203 if (TargetRegisterInfo::isVirtualRegister(Reg))
204 continue;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000205 // If the def is dead, it's ok. But the def may not marked "dead". That's
Evan Cheng835810b2010-05-21 21:22:19 +0000206 // common since this pass is run before livevariables. We can scan
207 // forward a few instructions and check if it is obviously dead.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000208 if (MO.isDef() &&
209 (MO.isDead() || isPhysDefTriviallyDead(Reg, I, MBB->end())))
210 continue;
Eli Friedman49cec1d2011-05-04 19:54:24 +0000211 PhysDefs.push_back(Reg);
Evan Cheng189c1ec2010-10-29 23:36:03 +0000212 PhysRefs.insert(Reg);
213 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias)
214 PhysRefs.insert(*Alias);
Evan Chengb3958e82010-03-04 01:33:55 +0000215 }
216
Evan Cheng189c1ec2010-10-29 23:36:03 +0000217 return !PhysRefs.empty();
Evan Chengc6fe3332010-03-02 02:38:24 +0000218}
219
Evan Cheng189c1ec2010-10-29 23:36:03 +0000220bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
221 SmallSet<unsigned,8> &PhysRefs) const {
Eli Friedman49cec1d2011-05-04 19:54:24 +0000222 // Look backward from MI to find CSMI.
Evan Cheng835810b2010-05-21 21:22:19 +0000223 unsigned LookAheadLeft = LookAheadLimit;
Eli Friedman49cec1d2011-05-04 19:54:24 +0000224 MachineBasicBlock::const_reverse_iterator I(MI);
225 MachineBasicBlock::const_reverse_iterator E(MI->getParent()->rend());
Evan Cheng835810b2010-05-21 21:22:19 +0000226 while (LookAheadLeft) {
Eli Friedman49cec1d2011-05-04 19:54:24 +0000227 while (LookAheadLeft && I != E) {
228 // Skip over dbg_value's.
229 while (I != E && I->isDebugValue())
230 ++I;
231
232 if (&*I == CSMI)
233 return true;
234
235 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
236 const MachineOperand &MO = I->getOperand(i);
237 if (!MO.isReg() || !MO.isDef())
238 continue;
239 unsigned MOReg = MO.getReg();
240 if (TargetRegisterInfo::isVirtualRegister(MOReg))
241 continue;
242 if (PhysRefs.count(MOReg))
243 return false;
244 }
245
246 --LookAheadLeft;
Evan Cheng835810b2010-05-21 21:22:19 +0000247 ++I;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000248 }
Eli Friedman49cec1d2011-05-04 19:54:24 +0000249 // Go back another BB; for now, only go back at most one BB.
250 MachineBasicBlock *CSBB = CSMI->getParent();
251 MachineBasicBlock *BB = MI->getParent();
252 if (!CSBB->isSuccessor(BB) || BB->pred_size() != 1)
253 return false;
254 I = CSBB->rbegin();
255 E = CSBB->rend();
Evan Cheng835810b2010-05-21 21:22:19 +0000256 }
257
258 return false;
259}
260
Evan Chenga5f32cb2010-03-04 21:18:08 +0000261bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000262 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000263 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000264 return false;
265
Evan Cheng2938a002010-03-10 02:12:03 +0000266 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000267 if (MI->isCopyLike())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000268 return false;
269
270 // Ignore stuff that we obviously can't move.
271 const TargetInstrDesc &TID = MI->getDesc();
272 if (TID.mayStore() || TID.isCall() || TID.isTerminator() ||
Evan Chengc36b7062011-01-07 23:50:32 +0000273 MI->hasUnmodeledSideEffects())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000274 return false;
275
276 if (TID.mayLoad()) {
277 // Okay, this instruction does a load. As a refinement, we allow the target
278 // to decide whether the loaded value is actually a constant. If so, we can
279 // actually use it as a load.
280 if (!MI->isInvariantLoad(AA))
281 // FIXME: we should be able to hoist loads with no other side effects if
282 // there are no other instructions which can change memory in this loop.
283 // This is a trivial form of alias analysis.
284 return false;
285 }
286 return true;
287}
288
Evan Cheng31f94c72010-03-09 03:21:12 +0000289/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
290/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000291bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
292 MachineInstr *CSMI, MachineInstr *MI) {
293 // FIXME: Heuristics that works around the lack the live range splitting.
294
Chris Lattner622a11b2011-01-10 07:51:31 +0000295 // Heuristics #1: Don't CSE "cheap" computation if the def is not local or in
296 // an immediate predecessor. We don't want to increase register pressure and
297 // end up causing other computation to be spilled.
Evan Cheng2938a002010-03-10 02:12:03 +0000298 if (MI->getDesc().isAsCheapAsAMove()) {
299 MachineBasicBlock *CSBB = CSMI->getParent();
300 MachineBasicBlock *BB = MI->getParent();
Chris Lattner622a11b2011-01-10 07:51:31 +0000301 if (CSBB != BB && !CSBB->isSuccessor(BB))
Evan Cheng2938a002010-03-10 02:12:03 +0000302 return false;
303 }
304
305 // Heuristics #2: If the expression doesn't not use a vr and the only use
306 // of the redundant computation are copies, do not cse.
307 bool HasVRegUse = false;
308 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
309 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000310 if (MO.isReg() && MO.isUse() &&
Evan Cheng2938a002010-03-10 02:12:03 +0000311 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
312 HasVRegUse = true;
313 break;
314 }
315 }
316 if (!HasVRegUse) {
317 bool HasNonCopyUse = false;
318 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
319 E = MRI->use_nodbg_end(); I != E; ++I) {
320 MachineInstr *Use = &*I;
321 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000322 if (!Use->isCopyLike()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000323 HasNonCopyUse = true;
324 break;
325 }
326 }
327 if (!HasNonCopyUse)
328 return false;
329 }
330
331 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
332 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000333 bool HasPHI = false;
334 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000335 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000336 E = MRI->use_nodbg_end(); I != E; ++I) {
337 MachineInstr *Use = &*I;
338 HasPHI |= Use->isPHI();
339 CSBBs.insert(Use->getParent());
340 }
341
342 if (!HasPHI)
343 return true;
344 return CSBBs.count(MI->getParent());
345}
346
Evan Cheng31156982010-04-21 00:21:07 +0000347void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
348 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
349 ScopeType *Scope = new ScopeType(VNT);
350 ScopeMap[MBB] = Scope;
351}
352
353void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
354 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
355 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
356 assert(SI != ScopeMap.end());
357 ScopeMap.erase(SI);
358 delete SI->second;
359}
360
361bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000362 bool Changed = false;
363
Evan Cheng31f94c72010-03-09 03:21:12 +0000364 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Evan Cheng16b48b82010-03-03 21:20:05 +0000365 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000366 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000367 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000368
369 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000370 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000371
372 bool FoundCSE = VNT.count(MI);
373 if (!FoundCSE) {
374 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000375 if (PerformTrivialCoalescing(MI, MBB)) {
Evan Chengcfea9852011-04-11 18:47:20 +0000376 Changed = true;
377
Evan Chengdb8771a2010-04-02 02:21:24 +0000378 // After coalescing MI itself may become a copy.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000379 if (MI->isCopyLike())
Evan Chengdb8771a2010-04-02 02:21:24 +0000380 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000381 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000382 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000383 }
Evan Chenga63cde22010-12-15 22:16:21 +0000384
385 // Commute commutable instructions.
386 bool Commuted = false;
387 if (!FoundCSE && MI->getDesc().isCommutable()) {
388 MachineInstr *NewMI = TII->commuteInstruction(MI);
389 if (NewMI) {
390 Commuted = true;
391 FoundCSE = VNT.count(NewMI);
Evan Chengcfea9852011-04-11 18:47:20 +0000392 if (NewMI != MI) {
Evan Chenga63cde22010-12-15 22:16:21 +0000393 // New instruction. It doesn't need to be kept.
394 NewMI->eraseFromParent();
Evan Chengcfea9852011-04-11 18:47:20 +0000395 Changed = true;
396 } else if (!FoundCSE)
Evan Chenga63cde22010-12-15 22:16:21 +0000397 // MI was changed but it didn't help, commute it back!
398 (void)TII->commuteInstruction(MI);
399 }
400 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000401
Evan Cheng189c1ec2010-10-29 23:36:03 +0000402 // If the instruction defines physical registers and the values *may* be
Evan Cheng67bda722010-03-03 23:59:08 +0000403 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000404 // It's also not safe if the instruction uses physical registers.
405 SmallSet<unsigned,8> PhysRefs;
Eli Friedman49cec1d2011-05-04 19:54:24 +0000406 SmallVector<unsigned,8> DirectPhysRefs;
407 if (FoundCSE && hasLivePhysRegDefUses(MI, MBB, PhysRefs, DirectPhysRefs)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000408 FoundCSE = false;
409
Evan Cheng835810b2010-05-21 21:22:19 +0000410 // ... Unless the CS is local and it also defines the physical register
Evan Cheng189c1ec2010-10-29 23:36:03 +0000411 // which is not clobbered in between and the physical register uses
412 // were not clobbered.
413 unsigned CSVN = VNT.lookup(MI);
414 MachineInstr *CSMI = Exps[CSVN];
415 if (PhysRegDefsReach(CSMI, MI, PhysRefs))
416 FoundCSE = true;
Evan Cheng835810b2010-05-21 21:22:19 +0000417 }
418
Evan Cheng16b48b82010-03-03 21:20:05 +0000419 if (!FoundCSE) {
420 VNT.insert(MI, CurrVN++);
421 Exps.push_back(MI);
422 continue;
423 }
424
425 // Found a common subexpression, eliminate it.
426 unsigned CSVN = VNT.lookup(MI);
427 MachineInstr *CSMI = Exps[CSVN];
428 DEBUG(dbgs() << "Examining: " << *MI);
429 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000430
431 // Check if it's profitable to perform this CSE.
432 bool DoCSE = true;
Evan Cheng16b48b82010-03-03 21:20:05 +0000433 unsigned NumDefs = MI->getDesc().getNumDefs();
434 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
435 MachineOperand &MO = MI->getOperand(i);
436 if (!MO.isReg() || !MO.isDef())
437 continue;
438 unsigned OldReg = MO.getReg();
439 unsigned NewReg = CSMI->getOperand(i).getReg();
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000440 if (OldReg == NewReg)
441 continue;
442 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000443 TargetRegisterInfo::isVirtualRegister(NewReg) &&
444 "Do not CSE physical register defs!");
Evan Cheng2938a002010-03-10 02:12:03 +0000445 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000446 DoCSE = false;
447 break;
448 }
449 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000450 --NumDefs;
451 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000452
453 // Actually perform the elimination.
454 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000455 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000456 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000457 MRI->clearKillFlags(CSEPairs[i].second);
458 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000459 MI->eraseFromParent();
Eli Friedman49cec1d2011-05-04 19:54:24 +0000460 if (!DirectPhysRefs.empty() && CSMI->getParent() != MBB) {
461 assert(CSMI->getParent()->isSuccessor(MBB));
462 SmallVector<unsigned,8>::iterator PI = DirectPhysRefs.begin(),
463 PE = DirectPhysRefs.end();
464 for (; PI != PE; ++PI)
465 MBB->addLiveIn(*PI);
466 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000467 ++NumCSEs;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000468 if (!PhysRefs.empty())
Evan Cheng2b4e7272010-06-04 23:28:13 +0000469 ++NumPhysCSEs;
Evan Chenga63cde22010-12-15 22:16:21 +0000470 if (Commuted)
471 ++NumCommutes;
Evan Chengcfea9852011-04-11 18:47:20 +0000472 Changed = true;
Evan Cheng31f94c72010-03-09 03:21:12 +0000473 } else {
474 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
475 VNT.insert(MI, CurrVN++);
476 Exps.push_back(MI);
477 }
478 CSEPairs.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000479 }
480
Evan Cheng31156982010-04-21 00:21:07 +0000481 return Changed;
482}
483
484/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
485/// dominator tree node if its a leaf or all of its children are done. Walk
486/// up the dominator tree to destroy ancestors which are now done.
487void
488MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
489 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
490 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
491 if (OpenChildren[Node])
492 return;
493
494 // Pop scope.
495 ExitScope(Node->getBlock());
496
497 // Now traverse upwards to pop ancestors whose offsprings are all done.
498 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
499 unsigned Left = --OpenChildren[Parent];
500 if (Left != 0)
501 break;
502 ExitScope(Parent->getBlock());
503 Node = Parent;
504 }
505}
506
507bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
508 SmallVector<MachineDomTreeNode*, 32> Scopes;
509 SmallVector<MachineDomTreeNode*, 8> WorkList;
510 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
511 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
512
Evan Chengc2b768f2010-09-17 21:59:42 +0000513 CurrVN = 0;
514
Evan Cheng31156982010-04-21 00:21:07 +0000515 // Perform a DFS walk to determine the order of visit.
516 WorkList.push_back(Node);
517 do {
518 Node = WorkList.pop_back_val();
519 Scopes.push_back(Node);
520 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
521 unsigned NumChildren = Children.size();
522 OpenChildren[Node] = NumChildren;
523 for (unsigned i = 0; i != NumChildren; ++i) {
524 MachineDomTreeNode *Child = Children[i];
525 ParentMap[Child] = Node;
526 WorkList.push_back(Child);
527 }
528 } while (!WorkList.empty());
529
530 // Now perform CSE.
531 bool Changed = false;
532 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
533 MachineDomTreeNode *Node = Scopes[i];
534 MachineBasicBlock *MBB = Node->getBlock();
535 EnterScope(MBB);
536 Changed |= ProcessBlock(MBB);
537 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
538 ExitScopeIfDone(Node, OpenChildren, ParentMap);
539 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000540
541 return Changed;
542}
543
Evan Chengc6fe3332010-03-02 02:38:24 +0000544bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000545 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000546 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000547 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000548 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000549 DT = &getAnalysis<MachineDominatorTree>();
Evan Cheng31156982010-04-21 00:21:07 +0000550 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000551}