blob: 3233f27d6dc9c3828e0015fed5d13a4c79ce5084 [file] [log] [blame]
Bob Wilson70cd88f2009-08-05 23:12:45 +00001//===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "neon-prealloc"
11#include "ARM.h"
12#include "ARMInstrInfo.h"
13#include "llvm/CodeGen/MachineInstr.h"
14#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16using namespace llvm;
17
18namespace {
19 class VISIBILITY_HIDDEN NEONPreAllocPass : public MachineFunctionPass {
20 const TargetInstrInfo *TII;
21
22 public:
23 static char ID;
24 NEONPreAllocPass() : MachineFunctionPass(&ID) {}
25
26 virtual bool runOnMachineFunction(MachineFunction &MF);
27
28 virtual const char *getPassName() const {
29 return "NEON register pre-allocation pass";
30 }
31
32 private:
33 bool PreAllocNEONRegisters(MachineBasicBlock &MBB);
34 };
35
36 char NEONPreAllocPass::ID = 0;
37}
38
Bob Wilsonff8952e2009-10-07 17:24:55 +000039static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd, unsigned &NumRegs,
40 unsigned &Offset, unsigned &Stride) {
41 // Default to unit stride with no offset.
42 Stride = 1;
43 Offset = 0;
44
Bob Wilson70cd88f2009-08-05 23:12:45 +000045 switch (Opcode) {
46 default:
47 break;
48
49 case ARM::VLD2d8:
50 case ARM::VLD2d16:
51 case ARM::VLD2d32:
Bob Wilsona4288082009-10-07 22:57:01 +000052 case ARM::VLD2d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000053 case ARM::VLD2LNd8:
54 case ARM::VLD2LNd16:
55 case ARM::VLD2LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000056 FirstOpnd = 0;
57 NumRegs = 2;
58 return true;
59
Bob Wilson3bf12ab2009-10-06 22:01:59 +000060 case ARM::VLD2q8:
61 case ARM::VLD2q16:
62 case ARM::VLD2q32:
63 FirstOpnd = 0;
64 NumRegs = 4;
65 return true;
66
Bob Wilson70cd88f2009-08-05 23:12:45 +000067 case ARM::VLD3d8:
68 case ARM::VLD3d16:
69 case ARM::VLD3d32:
Bob Wilsonc67160c2009-10-07 23:39:57 +000070 case ARM::VLD3d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000071 case ARM::VLD3LNd8:
72 case ARM::VLD3LNd16:
73 case ARM::VLD3LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000074 FirstOpnd = 0;
75 NumRegs = 3;
76 return true;
77
Bob Wilsonff8952e2009-10-07 17:24:55 +000078 case ARM::VLD3q8a:
79 case ARM::VLD3q16a:
80 case ARM::VLD3q32a:
81 FirstOpnd = 0;
82 NumRegs = 3;
83 Offset = 0;
84 Stride = 2;
85 return true;
86
87 case ARM::VLD3q8b:
88 case ARM::VLD3q16b:
89 case ARM::VLD3q32b:
90 FirstOpnd = 0;
91 NumRegs = 3;
92 Offset = 1;
93 Stride = 2;
94 return true;
95
Bob Wilson70cd88f2009-08-05 23:12:45 +000096 case ARM::VLD4d8:
97 case ARM::VLD4d16:
98 case ARM::VLD4d32:
Bob Wilson0ea38bb2009-10-07 23:54:04 +000099 case ARM::VLD4d64:
Bob Wilson243fcc52009-09-01 04:26:28 +0000100 case ARM::VLD4LNd8:
101 case ARM::VLD4LNd16:
102 case ARM::VLD4LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +0000103 FirstOpnd = 0;
104 NumRegs = 4;
105 return true;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000106
Bob Wilson7708c222009-10-07 18:09:32 +0000107 case ARM::VLD4q8a:
108 case ARM::VLD4q16a:
109 case ARM::VLD4q32a:
110 FirstOpnd = 0;
111 NumRegs = 4;
112 Offset = 0;
113 Stride = 2;
114 return true;
115
116 case ARM::VLD4q8b:
117 case ARM::VLD4q16b:
118 case ARM::VLD4q32b:
119 FirstOpnd = 0;
120 NumRegs = 4;
121 Offset = 1;
122 Stride = 2;
123 return true;
124
Bob Wilsonb36ec862009-08-06 18:47:44 +0000125 case ARM::VST2d8:
126 case ARM::VST2d16:
127 case ARM::VST2d32:
Bob Wilson24e04c52009-10-08 00:21:01 +0000128 case ARM::VST2d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000129 case ARM::VST2LNd8:
130 case ARM::VST2LNd16:
131 case ARM::VST2LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000132 FirstOpnd = 3;
133 NumRegs = 2;
134 return true;
135
Bob Wilsond2855752009-10-07 18:47:39 +0000136 case ARM::VST2q8:
137 case ARM::VST2q16:
138 case ARM::VST2q32:
139 FirstOpnd = 3;
140 NumRegs = 4;
141 return true;
142
Bob Wilsonb36ec862009-08-06 18:47:44 +0000143 case ARM::VST3d8:
144 case ARM::VST3d16:
145 case ARM::VST3d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000146 case ARM::VST3LNd8:
147 case ARM::VST3LNd16:
148 case ARM::VST3LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000149 FirstOpnd = 3;
150 NumRegs = 3;
151 return true;
152
Bob Wilson66a70632009-10-07 20:30:08 +0000153 case ARM::VST3q8a:
154 case ARM::VST3q16a:
155 case ARM::VST3q32a:
156 FirstOpnd = 4;
157 NumRegs = 3;
158 Offset = 0;
159 Stride = 2;
160 return true;
161
162 case ARM::VST3q8b:
163 case ARM::VST3q16b:
164 case ARM::VST3q32b:
165 FirstOpnd = 4;
166 NumRegs = 3;
167 Offset = 1;
168 Stride = 2;
169 return true;
170
Bob Wilsonb36ec862009-08-06 18:47:44 +0000171 case ARM::VST4d8:
172 case ARM::VST4d16:
173 case ARM::VST4d32:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000174 case ARM::VST4LNd8:
175 case ARM::VST4LNd16:
176 case ARM::VST4LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000177 FirstOpnd = 3;
178 NumRegs = 4;
179 return true;
Bob Wilson114a2662009-08-12 20:51:55 +0000180
Bob Wilson63c90632009-10-07 20:49:18 +0000181 case ARM::VST4q8a:
182 case ARM::VST4q16a:
183 case ARM::VST4q32a:
184 FirstOpnd = 4;
185 NumRegs = 4;
186 Offset = 0;
187 Stride = 2;
188 return true;
189
190 case ARM::VST4q8b:
191 case ARM::VST4q16b:
192 case ARM::VST4q32b:
193 FirstOpnd = 4;
194 NumRegs = 4;
195 Offset = 1;
196 Stride = 2;
197 return true;
198
Bob Wilson114a2662009-08-12 20:51:55 +0000199 case ARM::VTBL2:
200 FirstOpnd = 1;
201 NumRegs = 2;
202 return true;
203
204 case ARM::VTBL3:
205 FirstOpnd = 1;
206 NumRegs = 3;
207 return true;
208
209 case ARM::VTBL4:
210 FirstOpnd = 1;
211 NumRegs = 4;
212 return true;
213
214 case ARM::VTBX2:
215 FirstOpnd = 2;
216 NumRegs = 2;
217 return true;
218
219 case ARM::VTBX3:
220 FirstOpnd = 2;
221 NumRegs = 3;
222 return true;
223
224 case ARM::VTBX4:
225 FirstOpnd = 2;
226 NumRegs = 4;
227 return true;
Bob Wilson70cd88f2009-08-05 23:12:45 +0000228 }
229
230 return false;
231}
232
233bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) {
234 bool Modified = false;
235
236 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
237 for (; MBBI != E; ++MBBI) {
238 MachineInstr *MI = &*MBBI;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000239 unsigned FirstOpnd, NumRegs, Offset, Stride;
240 if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs, Offset, Stride))
Bob Wilson70cd88f2009-08-05 23:12:45 +0000241 continue;
242
243 MachineBasicBlock::iterator NextI = next(MBBI);
244 for (unsigned R = 0; R < NumRegs; ++R) {
245 MachineOperand &MO = MI->getOperand(FirstOpnd + R);
246 assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand");
247 unsigned VirtReg = MO.getReg();
248 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
249 "expected a virtual register");
250
251 // For now, just assign a fixed set of adjacent registers.
252 // This leaves plenty of room for future improvements.
253 static const unsigned NEONDRegs[] = {
Bob Wilsonff8952e2009-10-07 17:24:55 +0000254 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
255 ARM::D4, ARM::D5, ARM::D6, ARM::D7
Bob Wilson70cd88f2009-08-05 23:12:45 +0000256 };
Bob Wilsonff8952e2009-10-07 17:24:55 +0000257 MO.setReg(NEONDRegs[Offset + R * Stride]);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000258
259 if (MO.isUse()) {
260 // Insert a copy from VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000261 TII->copyRegToReg(MBB, MBBI, MO.getReg(), VirtReg,
262 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000263 if (MO.isKill()) {
264 MachineInstr *CopyMI = prior(MBBI);
265 CopyMI->findRegisterUseOperand(VirtReg)->setIsKill();
266 }
267 MO.setIsKill();
268 } else if (MO.isDef() && !MO.isDead()) {
269 // Add a copy to VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000270 TII->copyRegToReg(MBB, NextI, VirtReg, MO.getReg(),
271 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000272 }
273 }
274 }
275
276 return Modified;
277}
278
279bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) {
280 TII = MF.getTarget().getInstrInfo();
281
282 bool Modified = false;
283 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
284 ++MFI) {
285 MachineBasicBlock &MBB = *MFI;
286 Modified |= PreAllocNEONRegisters(MBB);
287 }
288
289 return Modified;
290}
291
292/// createNEONPreAllocPass - returns an instance of the NEON register
293/// pre-allocation pass.
294FunctionPass *llvm::createNEONPreAllocPass() {
295 return new NEONPreAllocPass();
296}