blob: 0a9a32f239b4cef274e2032343e0aeab2df73b1a [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000032#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037using namespace llvm;
38
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000039//===--------------------------------------------------------------------===//
40/// ARMDAGToDAGISel - ARM specific code to select ARM machine
41/// instructions for SelectionDAG operations.
42///
43namespace {
44class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000045 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000046
Evan Chenga8e29892007-01-19 07:51:42 +000047 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
48 /// make the right decision when generating code for different targets.
49 const ARMSubtarget *Subtarget;
50
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051public:
Bob Wilson522ce972009-09-28 14:30:20 +000052 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
53 CodeGenOpt::Level OptLevel)
54 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000055 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056 }
57
Evan Chenga8e29892007-01-19 07:51:42 +000058 virtual const char *getPassName() const {
59 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000060 }
61
Bob Wilsonaf4a8912009-10-08 18:51:31 +000062 /// getI32Imm - Return a target constant of type i32 with the specified
63 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000064 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000065 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000066 }
67
Dan Gohman475871a2008-07-27 21:46:04 +000068 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000069 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000070 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
71 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000072 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
73 SDValue &Offset, SDValue &Opc);
74 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
75 SDValue &Offset, SDValue &Opc);
76 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
77 SDValue &Offset, SDValue &Opc);
78 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
79 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000080 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
81 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000082 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
83 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000084 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
85 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000086
Dan Gohman475871a2008-07-27 21:46:04 +000087 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000088 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000089
Dan Gohman475871a2008-07-27 21:46:04 +000090 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
91 SDValue &Offset);
92 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
93 SDValue &Base, SDValue &OffImm,
94 SDValue &Offset);
95 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
96 SDValue &OffImm, SDValue &Offset);
97 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
98 SDValue &OffImm, SDValue &Offset);
99 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
100 SDValue &OffImm, SDValue &Offset);
101 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
102 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Evan Cheng9cb9e672009-06-27 02:26:13 +0000104 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
105 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
107 SDValue &OffImm);
108 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
109 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000110 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
111 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000112 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
113 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000114 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
115 SDValue &OffReg, SDValue &ShImm);
116
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000117 // Include the pieces autogenerated from the target description.
118#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000119
120private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000121 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
122 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000123 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000124 SDNode *SelectT2IndexedLoad(SDValue Op);
125
Evan Cheng86198642009-08-07 00:34:42 +0000126 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
127 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000128
Bob Wilson3e36f132009-10-14 17:28:52 +0000129 /// SelectVLD - Select NEON load intrinsics. NumVecs should
130 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
131 /// loads of D registers and even subregs and odd subregs of Q registers.
132 /// For NumVecs == 2, QOpcodes1 is not used.
133 SDNode *SelectVLD(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
134 unsigned *QOpcodes0, unsigned *QOpcodes1);
135
Bob Wilson24f995d2009-10-14 18:32:29 +0000136 /// SelectVST - Select NEON store intrinsics. NumVecs should
137 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
138 /// stores of D registers and even subregs and odd subregs of Q registers.
139 /// For NumVecs == 2, QOpcodes1 is not used.
140 SDNode *SelectVST(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
141 unsigned *QOpcodes0, unsigned *QOpcodes1);
142
Bob Wilson96493442009-10-14 16:46:45 +0000143 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilsona7c397c2009-10-14 16:19:03 +0000144 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson96493442009-10-14 16:46:45 +0000145 /// load/store of D registers and even subregs and odd subregs of Q registers.
146 SDNode *SelectVLDSTLane(SDValue Op, bool IsLoad, unsigned NumVecs,
147 unsigned *DOpcodes, unsigned *QOpcodes0,
148 unsigned *QOpcodes1);
Bob Wilsona7c397c2009-10-14 16:19:03 +0000149
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000150 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000151 SDNode *SelectV6T2BitfieldExtractOp(SDValue Op, unsigned Opc);
152
Evan Chengaf4550f2009-07-02 01:23:32 +0000153 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
154 /// inline asm expressions.
155 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
156 char ConstraintCode,
157 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000158
159 /// PairDRegs - Insert a pair of double registers into an implicit def to
160 /// form a quad register.
161 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000162};
Evan Chenga8e29892007-01-19 07:51:42 +0000163}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000164
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000165/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
166/// operand. If so Imm will receive the 32-bit value.
167static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
168 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
169 Imm = cast<ConstantSDNode>(N)->getZExtValue();
170 return true;
171 }
172 return false;
173}
174
175// isInt32Immediate - This method tests to see if a constant operand.
176// If so Imm will receive the 32 bit value.
177static bool isInt32Immediate(SDValue N, unsigned &Imm) {
178 return isInt32Immediate(N.getNode(), Imm);
179}
180
181// isOpcWithIntImmediate - This method tests to see if the node is a specific
182// opcode and that it has a immediate integer right operand.
183// If so Imm will receive the 32 bit value.
184static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
185 return N->getOpcode() == Opc &&
186 isInt32Immediate(N->getOperand(1).getNode(), Imm);
187}
188
189
Dan Gohmanf350b272008-08-23 02:25:05 +0000190void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000191 DEBUG(BB->dump());
192
David Greene8ad4c002008-10-27 21:56:29 +0000193 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000194 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000195}
196
Evan Cheng055b0312009-06-29 07:51:04 +0000197bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
198 SDValue N,
199 SDValue &BaseReg,
200 SDValue &ShReg,
201 SDValue &Opc) {
202 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
203
204 // Don't match base register only case. That is matched to a separate
205 // lower complexity pattern with explicit register operand.
206 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000207
Evan Cheng055b0312009-06-29 07:51:04 +0000208 BaseReg = N.getOperand(0);
209 unsigned ShImmVal = 0;
210 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000212 ShImmVal = RHS->getZExtValue() & 31;
213 } else {
214 ShReg = N.getOperand(1);
215 }
216 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000218 return true;
219}
220
Dan Gohman475871a2008-07-27 21:46:04 +0000221bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
222 SDValue &Base, SDValue &Offset,
223 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000224 if (N.getOpcode() == ISD::MUL) {
225 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
226 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000227 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000228 if (RHSC & 1) {
229 RHSC = RHSC & ~1;
230 ARM_AM::AddrOpc AddSub = ARM_AM::add;
231 if (RHSC < 0) {
232 AddSub = ARM_AM::sub;
233 RHSC = - RHSC;
234 }
235 if (isPowerOf2_32(RHSC)) {
236 unsigned ShAmt = Log2_32(RHSC);
237 Base = Offset = N.getOperand(0);
238 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
239 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000241 return true;
242 }
243 }
244 }
245 }
246
Evan Chenga8e29892007-01-19 07:51:42 +0000247 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
248 Base = N;
249 if (N.getOpcode() == ISD::FrameIndex) {
250 int FI = cast<FrameIndexSDNode>(N)->getIndex();
251 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
252 } else if (N.getOpcode() == ARMISD::Wrapper) {
253 Base = N.getOperand(0);
254 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000256 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
257 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000259 return true;
260 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000261
Evan Chenga8e29892007-01-19 07:51:42 +0000262 // Match simple R +/- imm12 operands.
263 if (N.getOpcode() == ISD::ADD)
264 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000265 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000266 if ((RHSC >= 0 && RHSC < 0x1000) ||
267 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000268 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000269 if (Base.getOpcode() == ISD::FrameIndex) {
270 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
271 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
272 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000274
275 ARM_AM::AddrOpc AddSub = ARM_AM::add;
276 if (RHSC < 0) {
277 AddSub = ARM_AM::sub;
278 RHSC = - RHSC;
279 }
280 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000281 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000283 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000284 }
Evan Chenga8e29892007-01-19 07:51:42 +0000285 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000286
Evan Chenga8e29892007-01-19 07:51:42 +0000287 // Otherwise this is R +/- [possibly shifted] R
288 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
289 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
290 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000291
Evan Chenga8e29892007-01-19 07:51:42 +0000292 Base = N.getOperand(0);
293 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000294
Evan Chenga8e29892007-01-19 07:51:42 +0000295 if (ShOpcVal != ARM_AM::no_shift) {
296 // Check to see if the RHS of the shift is a constant, if not, we can't fold
297 // it.
298 if (ConstantSDNode *Sh =
299 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000300 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000301 Offset = N.getOperand(1).getOperand(0);
302 } else {
303 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000304 }
305 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 // Try matching (R shl C) + (R).
308 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
309 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
310 if (ShOpcVal != ARM_AM::no_shift) {
311 // Check to see if the RHS of the shift is a constant, if not, we can't
312 // fold it.
313 if (ConstantSDNode *Sh =
314 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000315 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000316 Offset = N.getOperand(0).getOperand(0);
317 Base = N.getOperand(1);
318 } else {
319 ShOpcVal = ARM_AM::no_shift;
320 }
321 }
322 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000323
Evan Chenga8e29892007-01-19 07:51:42 +0000324 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000326 return true;
327}
328
Dan Gohman475871a2008-07-27 21:46:04 +0000329bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
330 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000331 unsigned Opcode = Op.getOpcode();
332 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
333 ? cast<LoadSDNode>(Op)->getAddressingMode()
334 : cast<StoreSDNode>(Op)->getAddressingMode();
335 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
336 ? ARM_AM::add : ARM_AM::sub;
337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000338 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000339 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000341 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
342 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000344 return true;
345 }
346 }
347
348 Offset = N;
349 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
350 unsigned ShAmt = 0;
351 if (ShOpcVal != ARM_AM::no_shift) {
352 // Check to see if the RHS of the shift is a constant, if not, we can't fold
353 // it.
354 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000355 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000356 Offset = N.getOperand(0);
357 } else {
358 ShOpcVal = ARM_AM::no_shift;
359 }
360 }
361
362 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000364 return true;
365}
366
Evan Chenga8e29892007-01-19 07:51:42 +0000367
Dan Gohman475871a2008-07-27 21:46:04 +0000368bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
369 SDValue &Base, SDValue &Offset,
370 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000371 if (N.getOpcode() == ISD::SUB) {
372 // X - C is canonicalize to X + -C, no need to handle it here.
373 Base = N.getOperand(0);
374 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000376 return true;
377 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000378
Evan Chenga8e29892007-01-19 07:51:42 +0000379 if (N.getOpcode() != ISD::ADD) {
380 Base = N;
381 if (N.getOpcode() == ISD::FrameIndex) {
382 int FI = cast<FrameIndexSDNode>(N)->getIndex();
383 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
384 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 Offset = CurDAG->getRegister(0, MVT::i32);
386 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000387 return true;
388 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000389
Evan Chenga8e29892007-01-19 07:51:42 +0000390 // If the RHS is +/- imm8, fold into addr mode.
391 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000392 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000393 if ((RHSC >= 0 && RHSC < 256) ||
394 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000395 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000396 if (Base.getOpcode() == ISD::FrameIndex) {
397 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
398 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
399 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000401
402 ARM_AM::AddrOpc AddSub = ARM_AM::add;
403 if (RHSC < 0) {
404 AddSub = ARM_AM::sub;
405 RHSC = - RHSC;
406 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000408 return true;
409 }
410 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000411
Evan Chenga8e29892007-01-19 07:51:42 +0000412 Base = N.getOperand(0);
413 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000415 return true;
416}
417
Dan Gohman475871a2008-07-27 21:46:04 +0000418bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
419 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000420 unsigned Opcode = Op.getOpcode();
421 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
422 ? cast<LoadSDNode>(Op)->getAddressingMode()
423 : cast<StoreSDNode>(Op)->getAddressingMode();
424 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
425 ? ARM_AM::add : ARM_AM::sub;
426 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000427 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000428 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 Offset = CurDAG->getRegister(0, MVT::i32);
430 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000431 return true;
432 }
433 }
434
435 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000437 return true;
438}
439
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000440bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
441 SDValue &Addr, SDValue &Mode) {
442 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000444 return true;
445}
Evan Chenga8e29892007-01-19 07:51:42 +0000446
Dan Gohman475871a2008-07-27 21:46:04 +0000447bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
448 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000449 if (N.getOpcode() != ISD::ADD) {
450 Base = N;
451 if (N.getOpcode() == ISD::FrameIndex) {
452 int FI = cast<FrameIndexSDNode>(N)->getIndex();
453 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
454 } else if (N.getOpcode() == ARMISD::Wrapper) {
455 Base = N.getOperand(0);
456 }
457 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000459 return true;
460 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000461
Evan Chenga8e29892007-01-19 07:51:42 +0000462 // If the RHS is +/- imm8, fold into addr mode.
463 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000464 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000465 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
466 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000467 if ((RHSC >= 0 && RHSC < 256) ||
468 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000469 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000470 if (Base.getOpcode() == ISD::FrameIndex) {
471 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
472 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
473 }
474
475 ARM_AM::AddrOpc AddSub = ARM_AM::add;
476 if (RHSC < 0) {
477 AddSub = ARM_AM::sub;
478 RHSC = - RHSC;
479 }
480 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000482 return true;
483 }
484 }
485 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000486
Evan Chenga8e29892007-01-19 07:51:42 +0000487 Base = N;
488 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000490 return true;
491}
492
Bob Wilson8b024a52009-07-01 23:16:05 +0000493bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
494 SDValue &Addr, SDValue &Update,
495 SDValue &Opc) {
496 Addr = N;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000497 // Default to no writeback.
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 Update = CurDAG->getRegister(0, MVT::i32);
499 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000500 return true;
501}
502
Dan Gohman475871a2008-07-27 21:46:04 +0000503bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000504 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000505 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
506 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000507 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000508 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000510 return true;
511 }
512 return false;
513}
514
Dan Gohman475871a2008-07-27 21:46:04 +0000515bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
516 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000517 // FIXME dl should come from the parent load or store, not the address
518 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000519 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000520 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
521 if (!NC || NC->getZExtValue() != 0)
522 return false;
523
524 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000525 return true;
526 }
527
Evan Chenga8e29892007-01-19 07:51:42 +0000528 Base = N.getOperand(0);
529 Offset = N.getOperand(1);
530 return true;
531}
532
Evan Cheng79d43262007-01-24 02:21:22 +0000533bool
Dan Gohman475871a2008-07-27 21:46:04 +0000534ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
535 unsigned Scale, SDValue &Base,
536 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000537 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000538 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000539 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
540 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000541 if (N.getOpcode() == ARMISD::Wrapper &&
542 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
543 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000544 }
545
Evan Chenga8e29892007-01-19 07:51:42 +0000546 if (N.getOpcode() != ISD::ADD) {
547 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 Offset = CurDAG->getRegister(0, MVT::i32);
549 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000550 return true;
551 }
552
Evan Chengad0e4652007-02-06 00:22:06 +0000553 // Thumb does not have [sp, r] address mode.
554 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
555 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
556 if ((LHSR && LHSR->getReg() == ARM::SP) ||
557 (RHSR && RHSR->getReg() == ARM::SP)) {
558 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 Offset = CurDAG->getRegister(0, MVT::i32);
560 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000561 return true;
562 }
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564 // If the RHS is + imm5 * scale, fold into addr mode.
565 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000566 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000567 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
568 RHSC /= Scale;
569 if (RHSC >= 0 && RHSC < 32) {
570 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000571 Offset = CurDAG->getRegister(0, MVT::i32);
572 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000573 return true;
574 }
575 }
576 }
577
Evan Chengc38f2bc2007-01-23 22:59:13 +0000578 Base = N.getOperand(0);
579 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000581 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000582}
583
Dan Gohman475871a2008-07-27 21:46:04 +0000584bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
585 SDValue &Base, SDValue &OffImm,
586 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000587 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000588}
589
Dan Gohman475871a2008-07-27 21:46:04 +0000590bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
591 SDValue &Base, SDValue &OffImm,
592 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000593 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000594}
595
Dan Gohman475871a2008-07-27 21:46:04 +0000596bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
597 SDValue &Base, SDValue &OffImm,
598 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000599 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000600}
601
Dan Gohman475871a2008-07-27 21:46:04 +0000602bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
603 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000604 if (N.getOpcode() == ISD::FrameIndex) {
605 int FI = cast<FrameIndexSDNode>(N)->getIndex();
606 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000608 return true;
609 }
Evan Cheng79d43262007-01-24 02:21:22 +0000610
Evan Chengad0e4652007-02-06 00:22:06 +0000611 if (N.getOpcode() != ISD::ADD)
612 return false;
613
614 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000615 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
616 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000617 // If the RHS is + imm8 * scale, fold into addr mode.
618 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000619 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000620 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
621 RHSC >>= 2;
622 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000623 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000624 if (Base.getOpcode() == ISD::FrameIndex) {
625 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
626 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
627 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000629 return true;
630 }
631 }
632 }
633 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000634
Evan Chenga8e29892007-01-19 07:51:42 +0000635 return false;
636}
637
Evan Cheng9cb9e672009-06-27 02:26:13 +0000638bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
639 SDValue &BaseReg,
640 SDValue &Opc) {
641 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
642
643 // Don't match base register only case. That is matched to a separate
644 // lower complexity pattern with explicit register operand.
645 if (ShOpcVal == ARM_AM::no_shift) return false;
646
647 BaseReg = N.getOperand(0);
648 unsigned ShImmVal = 0;
649 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
650 ShImmVal = RHS->getZExtValue() & 31;
651 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
652 return true;
653 }
654
655 return false;
656}
657
Evan Cheng055b0312009-06-29 07:51:04 +0000658bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
659 SDValue &Base, SDValue &OffImm) {
660 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000661
Evan Cheng3a214252009-08-11 08:52:18 +0000662 // Base only.
663 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000664 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000665 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000666 int FI = cast<FrameIndexSDNode>(N)->getIndex();
667 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000669 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000670 } else if (N.getOpcode() == ARMISD::Wrapper) {
671 Base = N.getOperand(0);
672 if (Base.getOpcode() == ISD::TargetConstantPool)
673 return false; // We want to select t2LDRpci instead.
674 } else
675 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000677 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000678 }
Evan Cheng055b0312009-06-29 07:51:04 +0000679
680 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000681 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
682 // Let t2LDRi8 handle (R - imm8).
683 return false;
684
Evan Cheng055b0312009-06-29 07:51:04 +0000685 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000686 if (N.getOpcode() == ISD::SUB)
687 RHSC = -RHSC;
688
689 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000690 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000691 if (Base.getOpcode() == ISD::FrameIndex) {
692 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
693 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
694 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000696 return true;
697 }
698 }
699
Evan Cheng3a214252009-08-11 08:52:18 +0000700 // Base only.
701 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000703 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000704}
705
706bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
707 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000708 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000709 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000710 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
711 int RHSC = (int)RHS->getSExtValue();
712 if (N.getOpcode() == ISD::SUB)
713 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000714
Evan Cheng3a214252009-08-11 08:52:18 +0000715 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
716 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000717 if (Base.getOpcode() == ISD::FrameIndex) {
718 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
719 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
720 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000722 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000723 }
Evan Cheng055b0312009-06-29 07:51:04 +0000724 }
725 }
726
727 return false;
728}
729
Evan Chenge88d5ce2009-07-02 07:28:31 +0000730bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
731 SDValue &OffImm){
732 unsigned Opcode = Op.getOpcode();
733 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
734 ? cast<LoadSDNode>(Op)->getAddressingMode()
735 : cast<StoreSDNode>(Op)->getAddressingMode();
736 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
737 int RHSC = (int)RHS->getZExtValue();
738 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000739 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
741 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000742 return true;
743 }
744 }
745
746 return false;
747}
748
David Goodwin6647cea2009-06-30 22:50:01 +0000749bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
750 SDValue &Base, SDValue &OffImm) {
751 if (N.getOpcode() == ISD::ADD) {
752 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
753 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000754 if (((RHSC & 0x3) == 0) &&
755 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000756 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000758 return true;
759 }
760 }
761 } else if (N.getOpcode() == ISD::SUB) {
762 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
763 int RHSC = (int)RHS->getZExtValue();
764 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
765 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000767 return true;
768 }
769 }
770 }
771
772 return false;
773}
774
Evan Cheng055b0312009-06-29 07:51:04 +0000775bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
776 SDValue &Base,
777 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000778 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
779 if (N.getOpcode() != ISD::ADD)
780 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000781
Evan Cheng3a214252009-08-11 08:52:18 +0000782 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
783 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
784 int RHSC = (int)RHS->getZExtValue();
785 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
786 return false;
787 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000788 return false;
789 }
790
Evan Cheng055b0312009-06-29 07:51:04 +0000791 // Look for (R + R) or (R + (R << [1,2,3])).
792 unsigned ShAmt = 0;
793 Base = N.getOperand(0);
794 OffReg = N.getOperand(1);
795
796 // Swap if it is ((R << c) + R).
797 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
798 if (ShOpcVal != ARM_AM::lsl) {
799 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
800 if (ShOpcVal == ARM_AM::lsl)
801 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000802 }
803
Evan Cheng055b0312009-06-29 07:51:04 +0000804 if (ShOpcVal == ARM_AM::lsl) {
805 // Check to see if the RHS of the shift is a constant, if not, we can't fold
806 // it.
807 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
808 ShAmt = Sh->getZExtValue();
809 if (ShAmt >= 4) {
810 ShAmt = 0;
811 ShOpcVal = ARM_AM::no_shift;
812 } else
813 OffReg = OffReg.getOperand(0);
814 } else {
815 ShOpcVal = ARM_AM::no_shift;
816 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000817 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000820
821 return true;
822}
823
824//===--------------------------------------------------------------------===//
825
Evan Chengee568cf2007-07-05 07:15:27 +0000826/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000827static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000829}
830
Evan Chengaf4550f2009-07-02 01:23:32 +0000831SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
832 LoadSDNode *LD = cast<LoadSDNode>(Op);
833 ISD::MemIndexedMode AM = LD->getAddressingMode();
834 if (AM == ISD::UNINDEXED)
835 return NULL;
836
Owen Andersone50ed302009-08-10 22:56:29 +0000837 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000838 SDValue Offset, AMOpc;
839 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
840 unsigned Opcode = 0;
841 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000843 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
844 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
845 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000847 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
848 Match = true;
849 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
850 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
851 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000853 if (LD->getExtensionType() == ISD::SEXTLOAD) {
854 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
855 Match = true;
856 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
857 }
858 } else {
859 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
860 Match = true;
861 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
862 }
863 }
864 }
865
866 if (Match) {
867 SDValue Chain = LD->getChain();
868 SDValue Base = LD->getBasePtr();
869 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000871 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
872 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000873 }
874
875 return NULL;
876}
877
Evan Chenge88d5ce2009-07-02 07:28:31 +0000878SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
879 LoadSDNode *LD = cast<LoadSDNode>(Op);
880 ISD::MemIndexedMode AM = LD->getAddressingMode();
881 if (AM == ISD::UNINDEXED)
882 return NULL;
883
Owen Andersone50ed302009-08-10 22:56:29 +0000884 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000885 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000886 SDValue Offset;
887 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
888 unsigned Opcode = 0;
889 bool Match = false;
890 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 switch (LoadedVT.getSimpleVT().SimpleTy) {
892 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000893 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
894 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000896 if (isSExtLd)
897 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
898 else
899 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000900 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 case MVT::i8:
902 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000903 if (isSExtLd)
904 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
905 else
906 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000907 break;
908 default:
909 return NULL;
910 }
911 Match = true;
912 }
913
914 if (Match) {
915 SDValue Chain = LD->getChain();
916 SDValue Base = LD->getBasePtr();
917 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000919 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
920 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000921 }
922
923 return NULL;
924}
925
Evan Cheng86198642009-08-07 00:34:42 +0000926SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
927 SDNode *N = Op.getNode();
928 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000929 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000930 SDValue Chain = Op.getOperand(0);
931 SDValue Size = Op.getOperand(1);
932 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000934 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
935 if (AlignVal < 0)
936 // We need to align the stack. Use Thumb1 tAND which is the only thumb
937 // instruction that can read and write SP. This matches to a pseudo
938 // instruction that has a chain to ensure the result is written back to
939 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000940 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000941
942 bool isC = isa<ConstantSDNode>(Size);
943 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
944 // Handle the most common case for both Thumb1 and Thumb2:
945 // tSUBspi - immediate is between 0 ... 508 inclusive.
946 if (C <= 508 && ((C & 3) == 0))
947 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
949 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000950 Chain);
951
952 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000953 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000954 // should have negated the size operand already. FIXME: We can't insert
955 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000956 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000958 Chain);
959 } else if (Subtarget->isThumb2()) {
960 if (isC && Predicate_t2_so_imm(Size.getNode())) {
961 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
963 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000964 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
965 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
967 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000968 } else {
969 // t2SUBrSPs
970 SDValue Ops[] = { SP, Size,
971 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000973 }
974 }
975
976 // FIXME: Add ADD / SUB sp instructions for ARM.
977 return 0;
978}
Evan Chenga8e29892007-01-19 07:51:42 +0000979
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000980/// PairDRegs - Insert a pair of double registers into an implicit def to
981/// form a quad register.
982SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
983 DebugLoc dl = V0.getNode()->getDebugLoc();
984 SDValue Undef =
985 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0);
986 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32);
987 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32);
988 SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
989 VT, Undef, V0, SubReg0);
990 return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
991 VT, SDValue(Pair, 0), V1, SubReg1);
992}
993
Bob Wilsona7c397c2009-10-14 16:19:03 +0000994/// GetNEONSubregVT - Given a type for a 128-bit NEON vector, return the type
995/// for a 64-bit subregister of the vector.
996static EVT GetNEONSubregVT(EVT VT) {
997 switch (VT.getSimpleVT().SimpleTy) {
998 default: llvm_unreachable("unhandled NEON type");
999 case MVT::v16i8: return MVT::v8i8;
1000 case MVT::v8i16: return MVT::v4i16;
1001 case MVT::v4f32: return MVT::v2f32;
1002 case MVT::v4i32: return MVT::v2i32;
1003 case MVT::v2i64: return MVT::v1i64;
1004 }
1005}
1006
Bob Wilson3e36f132009-10-14 17:28:52 +00001007SDNode *ARMDAGToDAGISel::SelectVLD(SDValue Op, unsigned NumVecs,
1008 unsigned *DOpcodes, unsigned *QOpcodes0,
1009 unsigned *QOpcodes1) {
1010 assert(NumVecs >=2 && NumVecs <= 4 && "VLD NumVecs out-of-range");
1011 SDNode *N = Op.getNode();
1012 DebugLoc dl = N->getDebugLoc();
1013
1014 SDValue MemAddr, MemUpdate, MemOpc;
1015 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1016 return NULL;
1017
1018 SDValue Chain = N->getOperand(0);
1019 EVT VT = N->getValueType(0);
1020 bool is64BitVector = VT.is64BitVector();
1021
1022 unsigned OpcodeIndex;
1023 switch (VT.getSimpleVT().SimpleTy) {
1024 default: llvm_unreachable("unhandled vld type");
1025 // Double-register operations:
1026 case MVT::v8i8: OpcodeIndex = 0; break;
1027 case MVT::v4i16: OpcodeIndex = 1; break;
1028 case MVT::v2f32:
1029 case MVT::v2i32: OpcodeIndex = 2; break;
1030 case MVT::v1i64: OpcodeIndex = 3; break;
1031 // Quad-register operations:
1032 case MVT::v16i8: OpcodeIndex = 0; break;
1033 case MVT::v8i16: OpcodeIndex = 1; break;
1034 case MVT::v4f32:
1035 case MVT::v4i32: OpcodeIndex = 2; break;
1036 }
1037
1038 if (is64BitVector) {
1039 unsigned Opc = DOpcodes[OpcodeIndex];
1040 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1041 std::vector<EVT> ResTys(NumVecs, VT);
1042 ResTys.push_back(MVT::Other);
1043 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1044 }
1045
1046 EVT RegVT = GetNEONSubregVT(VT);
1047 if (NumVecs == 2) {
1048 // Quad registers are directly supported for VLD2,
1049 // loading 2 pairs of D regs.
1050 unsigned Opc = QOpcodes0[OpcodeIndex];
1051 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Chain };
1052 std::vector<EVT> ResTys(4, VT);
1053 ResTys.push_back(MVT::Other);
1054 SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 4);
1055 Chain = SDValue(VLd, 4);
1056
1057 // Combine the even and odd subregs to produce the result.
1058 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1059 SDNode *Q = PairDRegs(VT, SDValue(VLd, 2*Vec), SDValue(VLd, 2*Vec+1));
1060 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1061 }
1062 } else {
1063 // Otherwise, quad registers are loaded with two separate instructions,
1064 // where one loads the even registers and the other loads the odd registers.
1065
1066 // Enable writeback to the address register.
1067 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1068
1069 std::vector<EVT> ResTys(NumVecs, RegVT);
1070 ResTys.push_back(MemAddr.getValueType());
1071 ResTys.push_back(MVT::Other);
1072
Bob Wilson24f995d2009-10-14 18:32:29 +00001073 // Load the even subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001074 unsigned Opc = QOpcodes0[OpcodeIndex];
1075 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Chain };
1076 SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 4);
1077 Chain = SDValue(VLdA, NumVecs+1);
1078
Bob Wilson24f995d2009-10-14 18:32:29 +00001079 // Load the odd subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001080 Opc = QOpcodes1[OpcodeIndex];
1081 const SDValue OpsB[] = { SDValue(VLdA, NumVecs), MemUpdate, MemOpc, Chain };
1082 SDNode *VLdB = CurDAG->getMachineNode(Opc, dl, ResTys, OpsB, 4);
1083 Chain = SDValue(VLdB, NumVecs+1);
1084
1085 // Combine the even and odd subregs to produce the result.
1086 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1087 SDNode *Q = PairDRegs(VT, SDValue(VLdA, Vec), SDValue(VLdB, Vec));
1088 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1089 }
1090 }
1091 ReplaceUses(SDValue(N, NumVecs), Chain);
1092 return NULL;
1093}
1094
Bob Wilson24f995d2009-10-14 18:32:29 +00001095SDNode *ARMDAGToDAGISel::SelectVST(SDValue Op, unsigned NumVecs,
1096 unsigned *DOpcodes, unsigned *QOpcodes0,
1097 unsigned *QOpcodes1) {
1098 assert(NumVecs >=2 && NumVecs <= 4 && "VST NumVecs out-of-range");
1099 SDNode *N = Op.getNode();
1100 DebugLoc dl = N->getDebugLoc();
1101
1102 SDValue MemAddr, MemUpdate, MemOpc;
1103 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1104 return NULL;
1105
1106 SDValue Chain = N->getOperand(0);
1107 EVT VT = N->getOperand(3).getValueType();
1108 bool is64BitVector = VT.is64BitVector();
1109
1110 unsigned OpcodeIndex;
1111 switch (VT.getSimpleVT().SimpleTy) {
1112 default: llvm_unreachable("unhandled vst type");
1113 // Double-register operations:
1114 case MVT::v8i8: OpcodeIndex = 0; break;
1115 case MVT::v4i16: OpcodeIndex = 1; break;
1116 case MVT::v2f32:
1117 case MVT::v2i32: OpcodeIndex = 2; break;
1118 case MVT::v1i64: OpcodeIndex = 3; break;
1119 // Quad-register operations:
1120 case MVT::v16i8: OpcodeIndex = 0; break;
1121 case MVT::v8i16: OpcodeIndex = 1; break;
1122 case MVT::v4f32:
1123 case MVT::v4i32: OpcodeIndex = 2; break;
1124 }
1125
1126 SmallVector<SDValue, 8> Ops;
1127 Ops.push_back(MemAddr);
1128 Ops.push_back(MemUpdate);
1129 Ops.push_back(MemOpc);
1130
1131 if (is64BitVector) {
1132 unsigned Opc = DOpcodes[OpcodeIndex];
1133 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1134 Ops.push_back(N->getOperand(Vec+3));
1135 Ops.push_back(Chain);
1136 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+4);
1137 }
1138
1139 EVT RegVT = GetNEONSubregVT(VT);
1140 if (NumVecs == 2) {
1141 // Quad registers are directly supported for VST2,
1142 // storing 2 pairs of D regs.
1143 unsigned Opc = QOpcodes0[OpcodeIndex];
1144 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1145 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1146 N->getOperand(Vec+3)));
1147 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1148 N->getOperand(Vec+3)));
1149 }
1150 Ops.push_back(Chain);
1151 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), 8);
1152 }
1153
1154 // Otherwise, quad registers are stored with two separate instructions,
1155 // where one stores the even registers and the other stores the odd registers.
1156
1157 // Enable writeback to the address register.
1158 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1159
1160 // Store the even subregs.
1161 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1162 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1163 N->getOperand(Vec+3)));
1164 Ops.push_back(Chain);
1165 unsigned Opc = QOpcodes0[OpcodeIndex];
1166 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
1167 MVT::Other, Ops.data(), NumVecs+4);
1168 Chain = SDValue(VStA, 1);
1169
1170 // Store the odd subregs.
1171 Ops[0] = SDValue(VStA, 0); // MemAddr
1172 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1173 Ops[Vec+3] = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1174 N->getOperand(Vec+3));
1175 Ops[NumVecs+3] = Chain;
1176 Opc = QOpcodes1[OpcodeIndex];
1177 SDNode *VStB = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
1178 MVT::Other, Ops.data(), NumVecs+4);
1179 Chain = SDValue(VStB, 1);
1180 ReplaceUses(SDValue(N, 0), Chain);
1181 return NULL;
1182}
1183
Bob Wilson96493442009-10-14 16:46:45 +00001184SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDValue Op, bool IsLoad,
1185 unsigned NumVecs, unsigned *DOpcodes,
1186 unsigned *QOpcodes0,
1187 unsigned *QOpcodes1) {
1188 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001189 SDNode *N = Op.getNode();
1190 DebugLoc dl = N->getDebugLoc();
1191
1192 SDValue MemAddr, MemUpdate, MemOpc;
1193 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc))
1194 return NULL;
1195
1196 SDValue Chain = N->getOperand(0);
1197 unsigned Lane =
1198 cast<ConstantSDNode>(N->getOperand(NumVecs+3))->getZExtValue();
Bob Wilson96493442009-10-14 16:46:45 +00001199 EVT VT = IsLoad ? N->getValueType(0) : N->getOperand(3).getValueType();
Bob Wilsona7c397c2009-10-14 16:19:03 +00001200 bool is64BitVector = VT.is64BitVector();
1201
Bob Wilson96493442009-10-14 16:46:45 +00001202 // Quad registers are handled by load/store of subregs. Find the subreg info.
Bob Wilsona7c397c2009-10-14 16:19:03 +00001203 unsigned NumElts = 0;
1204 int SubregIdx = 0;
1205 EVT RegVT = VT;
1206 if (!is64BitVector) {
1207 RegVT = GetNEONSubregVT(VT);
1208 NumElts = RegVT.getVectorNumElements();
1209 SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1210 }
1211
1212 unsigned OpcodeIndex;
1213 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson96493442009-10-14 16:46:45 +00001214 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001215 // Double-register operations:
1216 case MVT::v8i8: OpcodeIndex = 0; break;
1217 case MVT::v4i16: OpcodeIndex = 1; break;
1218 case MVT::v2f32:
1219 case MVT::v2i32: OpcodeIndex = 2; break;
1220 // Quad-register operations:
1221 case MVT::v8i16: OpcodeIndex = 0; break;
1222 case MVT::v4f32:
1223 case MVT::v4i32: OpcodeIndex = 1; break;
1224 }
1225
1226 SmallVector<SDValue, 9> Ops;
1227 Ops.push_back(MemAddr);
1228 Ops.push_back(MemUpdate);
1229 Ops.push_back(MemOpc);
1230
1231 unsigned Opc = 0;
1232 if (is64BitVector) {
1233 Opc = DOpcodes[OpcodeIndex];
1234 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1235 Ops.push_back(N->getOperand(Vec+3));
1236 } else {
1237 // Check if this is loading the even or odd subreg of a Q register.
1238 if (Lane < NumElts) {
1239 Opc = QOpcodes0[OpcodeIndex];
1240 } else {
1241 Lane -= NumElts;
1242 Opc = QOpcodes1[OpcodeIndex];
1243 }
1244 // Extract the subregs of the input vector.
1245 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1246 Ops.push_back(CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1247 N->getOperand(Vec+3)));
1248 }
1249 Ops.push_back(getI32Imm(Lane));
1250 Ops.push_back(Chain);
1251
Bob Wilson96493442009-10-14 16:46:45 +00001252 if (!IsLoad)
1253 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+5);
1254
Bob Wilsona7c397c2009-10-14 16:19:03 +00001255 std::vector<EVT> ResTys(NumVecs, RegVT);
1256 ResTys.push_back(MVT::Other);
1257 SDNode *VLdLn =
1258 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), NumVecs+5);
1259 // For a 64-bit vector load to D registers, nothing more needs to be done.
1260 if (is64BitVector)
1261 return VLdLn;
1262
1263 // For 128-bit vectors, take the 64-bit results of the load and insert them
1264 // as subregs into the result.
1265 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1266 SDValue QuadVec = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT,
1267 N->getOperand(Vec+3),
1268 SDValue(VLdLn, Vec));
1269 ReplaceUses(SDValue(N, Vec), QuadVec);
1270 }
1271
1272 Chain = SDValue(VLdLn, NumVecs);
1273 ReplaceUses(SDValue(N, NumVecs), Chain);
1274 return NULL;
1275}
1276
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001277SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDValue Op,
1278 unsigned Opc) {
1279 if (!Subtarget->hasV6T2Ops())
1280 return NULL;
Bob Wilson96493442009-10-14 16:46:45 +00001281
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001282 unsigned Shl_imm = 0;
1283 if (isOpcWithIntImmediate(Op.getOperand(0).getNode(), ISD::SHL, Shl_imm)){
1284 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
1285 unsigned Srl_imm = 0;
1286 if (isInt32Immediate(Op.getOperand(1), Srl_imm)) {
1287 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1288 unsigned Width = 32 - Srl_imm;
1289 int LSB = Srl_imm - Shl_imm;
1290 if ((LSB + Width) > 32)
1291 return NULL;
1292 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1293 SDValue Ops[] = { Op.getOperand(0).getOperand(0),
1294 CurDAG->getTargetConstant(LSB, MVT::i32),
1295 CurDAG->getTargetConstant(Width, MVT::i32),
1296 getAL(CurDAG), Reg0 };
1297 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32, Ops, 5);
1298 }
1299 }
1300 return NULL;
1301}
1302
Dan Gohman475871a2008-07-27 21:46:04 +00001303SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001304 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +00001305 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001306
Dan Gohmane8be6c62008-07-17 19:10:17 +00001307 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00001308 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001309
1310 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00001311 default: break;
1312 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001313 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001314 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001315 if (Subtarget->hasThumb2())
1316 // Thumb2-aware targets have the MOVT instruction, so all immediates can
1317 // be done with MOV + MOVT, at worst.
1318 UseCP = 0;
1319 else {
1320 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00001321 UseCP = (Val > 255 && // MOV
1322 ~Val > 255 && // MOV + MVN
1323 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001324 } else
1325 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
1326 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
1327 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
1328 }
1329
Evan Chenga8e29892007-01-19 07:51:42 +00001330 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00001332 CurDAG->getTargetConstantPool(ConstantInt::get(
1333 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00001334 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00001335
1336 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00001337 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
1339 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00001340 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +00001341 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
1342 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00001343 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001344 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00001345 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 CurDAG->getRegister(0, MVT::i32),
1347 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00001348 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00001350 CurDAG->getEntryNode()
1351 };
Dan Gohman602b0c82009-09-25 18:54:59 +00001352 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
1353 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +00001354 }
Dan Gohman475871a2008-07-27 21:46:04 +00001355 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00001356 return NULL;
1357 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001358
Evan Chenga8e29892007-01-19 07:51:42 +00001359 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001360 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001361 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001362 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001363 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001364 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001365 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001366 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001367 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1368 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001369 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001370 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1371 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00001372 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
1373 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1374 CurDAG->getRegister(0, MVT::i32) };
1375 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001376 }
Evan Chenga8e29892007-01-19 07:51:42 +00001377 }
Evan Cheng86198642009-08-07 00:34:42 +00001378 case ARMISD::DYN_ALLOC:
1379 return SelectDYN_ALLOC(Op);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001380 case ISD::SRL:
1381 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1382 Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX))
1383 return I;
1384 break;
1385 case ISD::SRA:
1386 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1387 Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX))
1388 return I;
1389 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001390 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001391 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001392 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001393 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001394 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001395 if (!RHSV) break;
1396 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001397 unsigned ShImm = Log2_32(RHSV-1);
1398 if (ShImm >= 32)
1399 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001400 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001401 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1403 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001404 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001405 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001407 } else {
1408 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001410 }
Evan Chenga8e29892007-01-19 07:51:42 +00001411 }
1412 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001413 unsigned ShImm = Log2_32(RHSV+1);
1414 if (ShImm >= 32)
1415 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001416 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001417 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1419 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001420 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001421 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001423 } else {
1424 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001426 }
Evan Chenga8e29892007-01-19 07:51:42 +00001427 }
1428 }
1429 break;
1430 case ARMISD::FMRRD:
Dan Gohman602b0c82009-09-25 18:54:59 +00001431 return CurDAG->getMachineNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
1432 Op.getOperand(0), getAL(CurDAG),
1433 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001434 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001435 if (Subtarget->isThumb1Only())
1436 break;
1437 if (Subtarget->isThumb()) {
1438 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1440 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001441 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001442 } else {
1443 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1445 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001446 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001447 }
Evan Chengee568cf2007-07-05 07:15:27 +00001448 }
Dan Gohman525178c2007-10-08 18:33:35 +00001449 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001450 if (Subtarget->isThumb1Only())
1451 break;
1452 if (Subtarget->isThumb()) {
1453 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001454 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001455 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001456 } else {
1457 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001458 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1459 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001460 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001461 }
Evan Chengee568cf2007-07-05 07:15:27 +00001462 }
Evan Chenga8e29892007-01-19 07:51:42 +00001463 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001464 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001465 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001466 ResNode = SelectT2IndexedLoad(Op);
1467 else
1468 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001469 if (ResNode)
1470 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001471 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001472 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001473 }
Evan Chengee568cf2007-07-05 07:15:27 +00001474 case ARMISD::BRCOND: {
1475 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1476 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1477 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001478
Evan Chengee568cf2007-07-05 07:15:27 +00001479 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1480 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1481 // Pattern complexity = 6 cost = 1 size = 0
1482
David Goodwin5e47a9a2009-06-30 18:04:13 +00001483 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1484 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1485 // Pattern complexity = 6 cost = 1 size = 0
1486
Jim Grosbach764ab522009-08-11 15:33:49 +00001487 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001488 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Chain = Op.getOperand(0);
1490 SDValue N1 = Op.getOperand(1);
1491 SDValue N2 = Op.getOperand(2);
1492 SDValue N3 = Op.getOperand(3);
1493 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001494 assert(N1.getOpcode() == ISD::BasicBlock);
1495 assert(N2.getOpcode() == ISD::Constant);
1496 assert(N3.getOpcode() == ISD::Register);
1497
Dan Gohman475871a2008-07-27 21:46:04 +00001498 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001499 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001500 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001501 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001502 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1503 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001504 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001505 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001506 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001507 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001508 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001509 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001510 return NULL;
1511 }
1512 case ARMISD::CMOV: {
Owen Andersone50ed302009-08-10 22:56:29 +00001513 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001514 SDValue N0 = Op.getOperand(0);
1515 SDValue N1 = Op.getOperand(1);
1516 SDValue N2 = Op.getOperand(2);
1517 SDValue N3 = Op.getOperand(3);
1518 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001519 assert(N2.getOpcode() == ISD::Constant);
1520 assert(N3.getOpcode() == ISD::Register);
1521
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
Evan Chenge253c952009-07-07 20:39:03 +00001523 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1524 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1525 // Pattern complexity = 18 cost = 1 size = 0
1526 SDValue CPTmp0;
1527 SDValue CPTmp1;
1528 SDValue CPTmp2;
1529 if (Subtarget->isThumb()) {
1530 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
Evan Cheng13f8b362009-08-01 01:43:45 +00001531 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1532 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1533 unsigned Opc = 0;
1534 switch (SOShOp) {
1535 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1536 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1537 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1538 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1539 default:
1540 llvm_unreachable("Unknown so_reg opcode!");
1541 break;
1542 }
1543 SDValue SOShImm =
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001545 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1546 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 MVT::i32);
Evan Cheng13f8b362009-08-01 01:43:45 +00001548 SDValue Ops[] = { N0, CPTmp0, SOShImm, Tmp2, N3, InFlag };
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
Evan Chenge253c952009-07-07 20:39:03 +00001550 }
1551 } else {
1552 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1553 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1554 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001556 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1557 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chenge253c952009-07-07 20:39:03 +00001559 }
1560 }
Evan Chengee568cf2007-07-05 07:15:27 +00001561
Evan Chenge253c952009-07-07 20:39:03 +00001562 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001563 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001564 // (imm:i32):$cc)
1565 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001566 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001567 // Pattern complexity = 10 cost = 1 size = 0
1568 if (N3.getOpcode() == ISD::Constant) {
1569 if (Subtarget->isThumb()) {
1570 if (Predicate_t2_so_imm(N3.getNode())) {
1571 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1572 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001574 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1575 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001577 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1578 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 ARM::t2MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001580 }
1581 } else {
1582 if (Predicate_so_imm(N3.getNode())) {
1583 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1584 cast<ConstantSDNode>(N1)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001586 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1587 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001589 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1590 return CurDAG->SelectNodeTo(Op.getNode(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chenge253c952009-07-07 20:39:03 +00001592 }
1593 }
1594 }
Evan Chengee568cf2007-07-05 07:15:27 +00001595 }
1596
1597 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1598 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1599 // Pattern complexity = 6 cost = 1 size = 0
1600 //
1601 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1602 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1603 // Pattern complexity = 6 cost = 11 size = 0
1604 //
1605 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001606 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001607 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001609 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001610 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001612 default: assert(false && "Illegal conditional move type!");
1613 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001615 Opc = Subtarget->isThumb()
Evan Cheng007ea272009-08-12 05:17:19 +00001616 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
Evan Chenge253c952009-07-07 20:39:03 +00001617 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001618 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001620 Opc = ARM::FCPYScc;
1621 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001623 Opc = ARM::FCPYDcc;
Jim Grosbach764ab522009-08-11 15:33:49 +00001624 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001625 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001626 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001627 }
1628 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001629 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001630 SDValue N0 = Op.getOperand(0);
1631 SDValue N1 = Op.getOperand(1);
1632 SDValue N2 = Op.getOperand(2);
1633 SDValue N3 = Op.getOperand(3);
1634 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001635 assert(N2.getOpcode() == ISD::Constant);
1636 assert(N3.getOpcode() == ISD::Register);
1637
Dan Gohman475871a2008-07-27 21:46:04 +00001638 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001639 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001641 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001642 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001644 default: assert(false && "Illegal conditional move type!");
1645 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 case MVT::f32:
Evan Chengee568cf2007-07-05 07:15:27 +00001647 Opc = ARM::FNEGScc;
1648 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 case MVT::f64:
Evan Chengee568cf2007-07-05 07:15:27 +00001650 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001651 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001652 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001653 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001654 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001655
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001656 case ARMISD::VZIP: {
1657 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001658 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001659 switch (VT.getSimpleVT().SimpleTy) {
1660 default: return NULL;
1661 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1662 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1663 case MVT::v2f32:
1664 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1665 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1666 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1667 case MVT::v4f32:
1668 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1669 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001670 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1671 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001672 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001673 case ARMISD::VUZP: {
1674 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001675 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001676 switch (VT.getSimpleVT().SimpleTy) {
1677 default: return NULL;
1678 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1679 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1680 case MVT::v2f32:
1681 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1682 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1683 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1684 case MVT::v4f32:
1685 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1686 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001687 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1688 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001689 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001690 case ARMISD::VTRN: {
1691 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001692 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001693 switch (VT.getSimpleVT().SimpleTy) {
1694 default: return NULL;
1695 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1696 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1697 case MVT::v2f32:
1698 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1699 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1700 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1701 case MVT::v4f32:
1702 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1703 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001704 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1705 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001706 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001707
1708 case ISD::INTRINSIC_VOID:
1709 case ISD::INTRINSIC_W_CHAIN: {
1710 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
1711 EVT VT = N->getValueType(0);
1712 unsigned Opc = 0;
1713
1714 switch (IntNo) {
1715 default:
1716 break;
1717
1718 case Intrinsic::arm_neon_vld2: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001719 unsigned DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16,
1720 ARM::VLD2d32, ARM::VLD2d64 };
1721 unsigned QOpcodes[] = { ARM::VLD2q8, ARM::VLD2q16, ARM::VLD2q32 };
1722 return SelectVLD(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001723 }
1724
1725 case Intrinsic::arm_neon_vld3: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001726 unsigned DOpcodes[] = { ARM::VLD3d8, ARM::VLD3d16,
1727 ARM::VLD3d32, ARM::VLD3d64 };
1728 unsigned QOpcodes0[] = { ARM::VLD3q8a, ARM::VLD3q16a, ARM::VLD3q32a };
1729 unsigned QOpcodes1[] = { ARM::VLD3q8b, ARM::VLD3q16b, ARM::VLD3q32b };
1730 return SelectVLD(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001731 }
1732
1733 case Intrinsic::arm_neon_vld4: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001734 unsigned DOpcodes[] = { ARM::VLD4d8, ARM::VLD4d16,
1735 ARM::VLD4d32, ARM::VLD4d64 };
1736 unsigned QOpcodes0[] = { ARM::VLD4q8a, ARM::VLD4q16a, ARM::VLD4q32a };
1737 unsigned QOpcodes1[] = { ARM::VLD4q8b, ARM::VLD4q16b, ARM::VLD4q32b };
1738 return SelectVLD(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001739 }
1740
Bob Wilson243fcc52009-09-01 04:26:28 +00001741 case Intrinsic::arm_neon_vld2lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001742 unsigned DOpcodes[] = { ARM::VLD2LNd8, ARM::VLD2LNd16, ARM::VLD2LNd32 };
1743 unsigned QOpcodes0[] = { ARM::VLD2LNq16a, ARM::VLD2LNq32a };
1744 unsigned QOpcodes1[] = { ARM::VLD2LNq16b, ARM::VLD2LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001745 return SelectVLDSTLane(Op, true, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001746 }
1747
1748 case Intrinsic::arm_neon_vld3lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001749 unsigned DOpcodes[] = { ARM::VLD3LNd8, ARM::VLD3LNd16, ARM::VLD3LNd32 };
1750 unsigned QOpcodes0[] = { ARM::VLD3LNq16a, ARM::VLD3LNq32a };
1751 unsigned QOpcodes1[] = { ARM::VLD3LNq16b, ARM::VLD3LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001752 return SelectVLDSTLane(Op, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001753 }
1754
1755 case Intrinsic::arm_neon_vld4lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001756 unsigned DOpcodes[] = { ARM::VLD4LNd8, ARM::VLD4LNd16, ARM::VLD4LNd32 };
1757 unsigned QOpcodes0[] = { ARM::VLD4LNq16a, ARM::VLD4LNq32a };
1758 unsigned QOpcodes1[] = { ARM::VLD4LNq16b, ARM::VLD4LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001759 return SelectVLDSTLane(Op, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001760 }
1761
Bob Wilson31fb12f2009-08-26 17:39:53 +00001762 case Intrinsic::arm_neon_vst2: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001763 unsigned DOpcodes[] = { ARM::VST2d8, ARM::VST2d16,
1764 ARM::VST2d32, ARM::VST2d64 };
1765 unsigned QOpcodes[] = { ARM::VST2q8, ARM::VST2q16, ARM::VST2q32 };
1766 return SelectVST(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001767 }
1768
1769 case Intrinsic::arm_neon_vst3: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001770 unsigned DOpcodes[] = { ARM::VST3d8, ARM::VST3d16,
1771 ARM::VST3d32, ARM::VST3d64 };
1772 unsigned QOpcodes0[] = { ARM::VST3q8a, ARM::VST3q16a, ARM::VST3q32a };
1773 unsigned QOpcodes1[] = { ARM::VST3q8b, ARM::VST3q16b, ARM::VST3q32b };
1774 return SelectVST(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001775 }
1776
1777 case Intrinsic::arm_neon_vst4: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001778 unsigned DOpcodes[] = { ARM::VST4d8, ARM::VST4d16,
1779 ARM::VST4d32, ARM::VST4d64 };
1780 unsigned QOpcodes0[] = { ARM::VST4q8a, ARM::VST4q16a, ARM::VST4q32a };
1781 unsigned QOpcodes1[] = { ARM::VST4q8b, ARM::VST4q16b, ARM::VST4q32b };
1782 return SelectVST(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001783 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001784
1785 case Intrinsic::arm_neon_vst2lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001786 unsigned DOpcodes[] = { ARM::VST2LNd8, ARM::VST2LNd16, ARM::VST2LNd32 };
1787 unsigned QOpcodes0[] = { ARM::VST2LNq16a, ARM::VST2LNq32a };
1788 unsigned QOpcodes1[] = { ARM::VST2LNq16b, ARM::VST2LNq32b };
1789 return SelectVLDSTLane(Op, false, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001790 }
1791
1792 case Intrinsic::arm_neon_vst3lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001793 unsigned DOpcodes[] = { ARM::VST3LNd8, ARM::VST3LNd16, ARM::VST3LNd32 };
1794 unsigned QOpcodes0[] = { ARM::VST3LNq16a, ARM::VST3LNq32a };
1795 unsigned QOpcodes1[] = { ARM::VST3LNq16b, ARM::VST3LNq32b };
1796 return SelectVLDSTLane(Op, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001797 }
1798
1799 case Intrinsic::arm_neon_vst4lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001800 unsigned DOpcodes[] = { ARM::VST4LNd8, ARM::VST4LNd16, ARM::VST4LNd32 };
1801 unsigned QOpcodes0[] = { ARM::VST4LNq16a, ARM::VST4LNq32a };
1802 unsigned QOpcodes1[] = { ARM::VST4LNq16b, ARM::VST4LNq32b };
1803 return SelectVLDSTLane(Op, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001804 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001805 }
1806 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001807 }
1808
Evan Chenga8e29892007-01-19 07:51:42 +00001809 return SelectCode(Op);
1810}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001811
Bob Wilson224c2442009-05-19 05:53:42 +00001812bool ARMDAGToDAGISel::
1813SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1814 std::vector<SDValue> &OutOps) {
1815 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00001816 // Require the address to be in a register. That is safe for all ARM
1817 // variants and it is hard to do anything much smarter without knowing
1818 // how the operand is used.
1819 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00001820 return false;
1821}
1822
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001823/// createARMISelDag - This pass converts a legalized DAG into a
1824/// ARM-specific DAG, ready for instruction scheduling.
1825///
Bob Wilson522ce972009-09-28 14:30:20 +00001826FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
1827 CodeGenOpt::Level OptLevel) {
1828 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001829}