Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 1 | //===-- RegAllocBase.h - basic regalloc interface and driver --*- C++ -*---===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the RegAllocBase class, which is the skeleton of a basic |
| 11 | // register allocation algorithm and interface for extending it. It provides the |
| 12 | // building blocks on which to construct other experimental allocators and test |
| 13 | // the validity of two principles: |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 14 | // |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 15 | // - If virtual and physical register liveness is modeled using intervals, then |
| 16 | // on-the-fly interference checking is cheap. Furthermore, interferences can be |
| 17 | // lazily cached and reused. |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 18 | // |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 19 | // - Register allocation complexity, and generated code performance is |
| 20 | // determined by the effectiveness of live range splitting rather than optimal |
| 21 | // coloring. |
| 22 | // |
| 23 | // Following the first principle, interfering checking revolves around the |
| 24 | // LiveIntervalUnion data structure. |
| 25 | // |
| 26 | // To fulfill the second principle, the basic allocator provides a driver for |
| 27 | // incremental splitting. It essentially punts on the problem of register |
| 28 | // coloring, instead driving the assignment of virtual to physical registers by |
| 29 | // the cost of splitting. The basic allocator allows for heuristic reassignment |
| 30 | // of registers, if a more sophisticated allocator chooses to do that. |
| 31 | // |
| 32 | // This framework provides a way to engineer the compile time vs. code |
| 33 | // quality trade-off without relying a particular theoretical solver. |
| 34 | // |
| 35 | //===----------------------------------------------------------------------===// |
| 36 | |
| 37 | #ifndef LLVM_CODEGEN_REGALLOCBASE |
| 38 | #define LLVM_CODEGEN_REGALLOCBASE |
| 39 | |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/OwningPtr.h" |
Jakob Stoklund Olesen | 953af2c | 2010-12-07 23:18:47 +0000 | [diff] [blame] | 41 | #include "LiveIntervalUnion.h" |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 42 | |
| 43 | namespace llvm { |
| 44 | |
Andrew Trick | e16eecc | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 45 | template<typename T> class SmallVectorImpl; |
| 46 | class TargetRegisterInfo; |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 47 | class VirtRegMap; |
Andrew Trick | e16eecc | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 48 | class LiveIntervals; |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 49 | class Spiller; |
Andrew Trick | e16eecc | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 50 | |
| 51 | // Heuristic that determines the priority of assigning virtual to physical |
| 52 | // registers. The main impact of the heuristic is expected to be compile time. |
| 53 | // The default is to simply compare spill weights. |
| 54 | struct LessSpillWeightPriority |
| 55 | : public std::binary_function<LiveInterval,LiveInterval, bool> { |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 56 | bool operator()(const LiveInterval *Left, const LiveInterval *Right) const { |
| 57 | return Left->weight < Right->weight; |
Andrew Trick | e16eecc | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 58 | } |
| 59 | }; |
| 60 | |
| 61 | // Forward declare a priority queue of live virtual registers. If an |
| 62 | // implementation needs to prioritize by anything other than spill weight, then |
| 63 | // this will become an abstract base class with virtual calls to push/get. |
| 64 | class LiveVirtRegQueue; |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 65 | |
| 66 | /// RegAllocBase provides the register allocation driver and interface that can |
| 67 | /// be extended to add interesting heuristics. |
| 68 | /// |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 69 | /// Register allocators must override the selectOrSplit() method to implement |
| 70 | /// live range splitting. LessSpillWeightPriority is provided as a standard |
| 71 | /// comparator, but we may add an interface to override it if necessary. |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 72 | class RegAllocBase { |
Jakob Stoklund Olesen | 953af2c | 2010-12-07 23:18:47 +0000 | [diff] [blame] | 73 | LiveIntervalUnion::Allocator UnionAllocator; |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 74 | protected: |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 75 | // Array of LiveIntervalUnions indexed by physical register. |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 76 | class LiveUnionArray { |
| 77 | unsigned NumRegs; |
Jakob Stoklund Olesen | 953af2c | 2010-12-07 23:18:47 +0000 | [diff] [blame] | 78 | LiveIntervalUnion *Array; |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 79 | public: |
Jakob Stoklund Olesen | 953af2c | 2010-12-07 23:18:47 +0000 | [diff] [blame] | 80 | LiveUnionArray(): NumRegs(0), Array(0) {} |
| 81 | ~LiveUnionArray() { clear(); } |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 82 | |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 83 | unsigned numRegs() const { return NumRegs; } |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 84 | |
Jakob Stoklund Olesen | 953af2c | 2010-12-07 23:18:47 +0000 | [diff] [blame] | 85 | void init(LiveIntervalUnion::Allocator &, unsigned NRegs); |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 86 | |
| 87 | void clear(); |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 88 | |
| 89 | LiveIntervalUnion& operator[](unsigned PhysReg) { |
| 90 | assert(PhysReg < NumRegs && "physReg out of bounds"); |
| 91 | return Array[PhysReg]; |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 92 | } |
| 93 | }; |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 94 | |
| 95 | const TargetRegisterInfo *TRI; |
| 96 | VirtRegMap *VRM; |
| 97 | LiveIntervals *LIS; |
| 98 | LiveUnionArray PhysReg2LiveUnion; |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 99 | |
Andrew Trick | e141a49 | 2010-11-08 18:02:08 +0000 | [diff] [blame] | 100 | // Current queries, one per physreg. They must be reinitialized each time we |
| 101 | // query on a new live virtual register. |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 102 | OwningArrayPtr<LiveIntervalUnion::Query> Queries; |
Andrew Trick | e141a49 | 2010-11-08 18:02:08 +0000 | [diff] [blame] | 103 | |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 104 | RegAllocBase(): TRI(0), VRM(0), LIS(0) {} |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 105 | |
Andrew Trick | f433106 | 2010-10-22 23:33:19 +0000 | [diff] [blame] | 106 | virtual ~RegAllocBase() {} |
| 107 | |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 108 | // A RegAlloc pass should call this before allocatePhysRegs. |
| 109 | void init(const TargetRegisterInfo &tri, VirtRegMap &vrm, LiveIntervals &lis); |
| 110 | |
Andrew Trick | 8a83d54 | 2010-11-11 17:46:29 +0000 | [diff] [blame] | 111 | // Get an initialized query to check interferences between lvr and preg. Note |
| 112 | // that Query::init must be called at least once for each physical register |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 113 | // before querying a new live virtual register. This ties Queries and |
| 114 | // PhysReg2LiveUnion together. |
| 115 | LiveIntervalUnion::Query &query(LiveInterval &VirtReg, unsigned PhysReg) { |
| 116 | Queries[PhysReg].init(&VirtReg, &PhysReg2LiveUnion[PhysReg]); |
| 117 | return Queries[PhysReg]; |
Andrew Trick | 8a83d54 | 2010-11-11 17:46:29 +0000 | [diff] [blame] | 118 | } |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 119 | |
Andrew Trick | e16eecc | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 120 | // The top-level driver. The output is a VirtRegMap that us updated with |
| 121 | // physical register assignments. |
| 122 | // |
| 123 | // If an implementation wants to override the LiveInterval comparator, we |
| 124 | // should modify this interface to allow passing in an instance derived from |
| 125 | // LiveVirtRegQueue. |
| 126 | void allocatePhysRegs(); |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 127 | |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 128 | // Get a temporary reference to a Spiller instance. |
| 129 | virtual Spiller &spiller() = 0; |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 130 | |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 131 | // A RegAlloc pass should override this to provide the allocation heuristics. |
Andrew Trick | e16eecc | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 132 | // Each call must guarantee forward progess by returning an available PhysReg |
| 133 | // or new set of split live virtual registers. It is up to the splitter to |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 134 | // converge quickly toward fully spilled live ranges. |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 135 | virtual unsigned selectOrSplit(LiveInterval &VirtReg, |
Andrew Trick | e16eecc | 2010-10-26 18:34:01 +0000 | [diff] [blame] | 136 | SmallVectorImpl<LiveInterval*> &splitLVRs) = 0; |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 137 | |
| 138 | // A RegAlloc pass should call this when PassManager releases its memory. |
| 139 | virtual void releaseMemory(); |
| 140 | |
| 141 | // Helper for checking interference between a live virtual register and a |
Andrew Trick | e141a49 | 2010-11-08 18:02:08 +0000 | [diff] [blame] | 142 | // physical register, including all its register aliases. If an interference |
| 143 | // exists, return the interfering register, which may be preg or an alias. |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 144 | unsigned checkPhysRegInterference(LiveInterval& VirtReg, unsigned PhysReg); |
Andrew Trick | e141a49 | 2010-11-08 18:02:08 +0000 | [diff] [blame] | 145 | |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 146 | // Helper for spilling all live virtual registers currently unified under preg |
| 147 | // that interfere with the most recently queried lvr. Return true if spilling |
| 148 | // was successful, and append any new spilled/split intervals to splitLVRs. |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 149 | bool spillInterferences(LiveInterval &VirtReg, unsigned PhysReg, |
| 150 | SmallVectorImpl<LiveInterval*> &SplitVRegs); |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 151 | |
Andrew Trick | 071d1c0 | 2010-11-09 21:04:34 +0000 | [diff] [blame] | 152 | #ifndef NDEBUG |
| 153 | // Verify each LiveIntervalUnion. |
| 154 | void verify(); |
| 155 | #endif |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 156 | |
Andrew Trick | 18c57a8 | 2010-11-30 23:18:47 +0000 | [diff] [blame] | 157 | private: |
| 158 | void seedLiveVirtRegs(LiveVirtRegQueue &VirtRegQ); |
| 159 | |
| 160 | void spillReg(LiveInterval &VirtReg, unsigned PhysReg, |
| 161 | SmallVectorImpl<LiveInterval*> &SplitVRegs); |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 162 | }; |
| 163 | |
Andrew Trick | 14e8d71 | 2010-10-22 23:09:15 +0000 | [diff] [blame] | 164 | } // end namespace llvm |
| 165 | |
| 166 | #endif // !defined(LLVM_CODEGEN_REGALLOCBASE) |