blob: 324b9ddf8354dd4bce8c1c2f2259d3211b4c1929 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000028#include "llvm/Target/TargetLoweringObjectFile.h"
29#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Owen Andersone50ed302009-08-10 22:56:29 +000043 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000044 struct valtype_map_s {
Owen Andersone50ed302009-08-10 22:56:29 +000045 const EVT valtype;
Scott Michel7a1c9e92008-11-22 23:50:42 +000046 const int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000047 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000048
Scott Michel266bc8f2007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000050 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000058 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Owen Andersone50ed302009-08-10 22:56:29 +000062 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +000074 std::string msg;
75 raw_string_ostream Msg(msg);
76 Msg << "getValueTypeMapEntry returns NULL for "
Owen Andersone50ed302009-08-10 22:56:29 +000077 << VT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +000078 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +000079 }
80#endif
81
82 return retval;
83 }
Scott Michel94bd57e2009-01-15 04:41:47 +000084
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 //! Expand a library call into an actual call DAG node
86 /*!
87 \note
88 This code is taken from SelectionDAGLegalize, since it is not exposed as
89 part of the LLVM SelectionDAG API.
90 */
91
92 SDValue
93 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
94 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
95 // The input chain to this libcall is the entry node of the function.
96 // Legalizing the call will automatically add the previous call to the
97 // dependence.
98 SDValue InChain = DAG.getEntryNode();
99
100 TargetLowering::ArgListTy Args;
101 TargetLowering::ArgListEntry Entry;
102 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000105 Entry.Node = Op.getOperand(i);
106 Entry.Ty = ArgTy;
107 Entry.isSExt = isSigned;
108 Entry.isZExt = !isSigned;
109 Args.push_back(Entry);
110 }
111 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
112 TLI.getPointerTy());
113
114 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000115 const Type *RetTy =
116 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000117 std::pair<SDValue, SDValue> CallInfo =
118 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000119 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000120 /*isReturnValueUsed=*/true,
121 Callee, Args, DAG,
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000122 Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000123
124 return CallInfo.first;
125 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000126}
127
128SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000129 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
130 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000131 // Fold away setcc operations if possible.
132 setPow2DivIsCheap();
133
134 // Use _setjmp/_longjmp instead of setjmp/longjmp.
135 setUseUnderscoreSetJmp(true);
136 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000137
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000138 // Set RTLIB libcall names as used by SPU:
139 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
140
Scott Michel266bc8f2007-12-04 22:23:35 +0000141 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
143 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
144 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
145 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
146 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
147 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
148 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000149
Scott Michel266bc8f2007-12-04 22:23:35 +0000150 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
152 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
153 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
156 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
160 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
161 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000162
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000164
Scott Michel266bc8f2007-12-04 22:23:35 +0000165 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
167 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000168
169 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000171 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000173
Scott Michelf0569be2008-12-27 04:51:36 +0000174 setOperationAction(ISD::LOAD, VT, Custom);
175 setOperationAction(ISD::STORE, VT, Custom);
176 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
177 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
178 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
179
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
181 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000182 setTruncStoreAction(VT, StoreVT, Expand);
183 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000184 }
185
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000187 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000189
190 setOperationAction(ISD::LOAD, VT, Custom);
191 setOperationAction(ISD::STORE, VT, Custom);
192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
194 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000195 setTruncStoreAction(VT, StoreVT, Expand);
196 }
197 }
198
Scott Michel266bc8f2007-12-04 22:23:35 +0000199 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
201 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000202
203 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
205 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
207 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
208 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000209
210 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000212
Eli Friedman5427d712009-07-17 06:36:24 +0000213 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::SREM, MVT::i8, Expand);
215 setOperationAction(ISD::UREM, MVT::i8, Expand);
216 setOperationAction(ISD::SDIV, MVT::i8, Expand);
217 setOperationAction(ISD::UDIV, MVT::i8, Expand);
218 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
219 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
220 setOperationAction(ISD::SREM, MVT::i16, Expand);
221 setOperationAction(ISD::UREM, MVT::i16, Expand);
222 setOperationAction(ISD::SDIV, MVT::i16, Expand);
223 setOperationAction(ISD::UDIV, MVT::i16, Expand);
224 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
225 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
226 setOperationAction(ISD::SREM, MVT::i32, Expand);
227 setOperationAction(ISD::UREM, MVT::i32, Expand);
228 setOperationAction(ISD::SDIV, MVT::i32, Expand);
229 setOperationAction(ISD::UDIV, MVT::i32, Expand);
230 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
231 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
232 setOperationAction(ISD::SREM, MVT::i64, Expand);
233 setOperationAction(ISD::UREM, MVT::i64, Expand);
234 setOperationAction(ISD::SDIV, MVT::i64, Expand);
235 setOperationAction(ISD::UDIV, MVT::i64, Expand);
236 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
237 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
238 setOperationAction(ISD::SREM, MVT::i128, Expand);
239 setOperationAction(ISD::UREM, MVT::i128, Expand);
240 setOperationAction(ISD::SDIV, MVT::i128, Expand);
241 setOperationAction(ISD::UDIV, MVT::i128, Expand);
242 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
243 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000244
Scott Michel266bc8f2007-12-04 22:23:35 +0000245 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::FSIN , MVT::f64, Expand);
247 setOperationAction(ISD::FCOS , MVT::f64, Expand);
248 setOperationAction(ISD::FREM , MVT::f64, Expand);
249 setOperationAction(ISD::FSIN , MVT::f32, Expand);
250 setOperationAction(ISD::FCOS , MVT::f32, Expand);
251 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000252
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000253 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
254 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
256 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
259 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000260
261 // SPU can do rotate right and left, so legalize it... but customize for i8
262 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000263
264 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
265 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
267 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
268 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000269
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::ROTL, MVT::i32, Legal);
271 setOperationAction(ISD::ROTL, MVT::i16, Legal);
272 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000273
Scott Michel266bc8f2007-12-04 22:23:35 +0000274 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL, MVT::i8, Custom);
276 setOperationAction(ISD::SRL, MVT::i8, Custom);
277 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000278
Scott Michel02d711b2008-12-30 23:28:25 +0000279 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SHL, MVT::i64, Legal);
281 setOperationAction(ISD::SRL, MVT::i64, Legal);
282 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000283
Scott Michel5af8f0e2008-07-16 17:17:29 +0000284 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::MUL, MVT::i8, Custom);
286 setOperationAction(ISD::MUL, MVT::i32, Legal);
287 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000288
Eli Friedman6314ac22009-06-16 06:40:59 +0000289 // Expand double-width multiplication
290 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
292 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
293 setOperationAction(ISD::MULHU, MVT::i8, Expand);
294 setOperationAction(ISD::MULHS, MVT::i8, Expand);
295 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
296 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
297 setOperationAction(ISD::MULHU, MVT::i16, Expand);
298 setOperationAction(ISD::MULHS, MVT::i16, Expand);
299 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
300 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
301 setOperationAction(ISD::MULHU, MVT::i32, Expand);
302 setOperationAction(ISD::MULHS, MVT::i32, Expand);
303 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
304 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
305 setOperationAction(ISD::MULHU, MVT::i64, Expand);
306 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000307
Scott Michel8bf61e82008-06-02 22:18:03 +0000308 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::ADD, MVT::i8, Custom);
310 setOperationAction(ISD::ADD, MVT::i64, Legal);
311 setOperationAction(ISD::SUB, MVT::i8, Custom);
312 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000313
Scott Michel266bc8f2007-12-04 22:23:35 +0000314 // SPU does not have BSWAP. It does have i32 support CTLZ.
315 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
317 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000318
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
321 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
322 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
323 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
327 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
328 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
329 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000330
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
332 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
333 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
334 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
335 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000336
Scott Michel8bf61e82008-06-02 22:18:03 +0000337 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000338 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SELECT, MVT::i8, Legal);
340 setOperationAction(ISD::SELECT, MVT::i16, Legal);
341 setOperationAction(ISD::SELECT, MVT::i32, Legal);
342 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000343
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SETCC, MVT::i8, Legal);
345 setOperationAction(ISD::SETCC, MVT::i16, Legal);
346 setOperationAction(ISD::SETCC, MVT::i32, Legal);
347 setOperationAction(ISD::SETCC, MVT::i64, Legal);
348 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000349
Scott Michelf0569be2008-12-27 04:51:36 +0000350 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000352
Scott Michel77f452d2009-08-25 22:37:34 +0000353 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000354 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
357 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
358 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000360 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
361 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
364 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
365 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
366 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
367 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
369 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000371
Scott Michel9de57a92009-01-26 22:33:37 +0000372 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
378 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
379 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
380 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
383 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
384 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
385 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000386
387 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000389
Scott Michel266bc8f2007-12-04 22:23:35 +0000390 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
392 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000393
394 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000395 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000397 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000399
Scott Michel1df30c42008-12-29 03:23:36 +0000400 setOperationAction(ISD::GlobalAddress, VT, Custom);
401 setOperationAction(ISD::ConstantPool, VT, Custom);
402 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000403 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000404
Scott Michel266bc8f2007-12-04 22:23:35 +0000405 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000407
Scott Michel266bc8f2007-12-04 22:23:35 +0000408 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
412 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
414 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
419 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000420
Scott Michel266bc8f2007-12-04 22:23:35 +0000421 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000423
424 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000426
427 // First set operation action for all vector types to expand. Then we
428 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
430 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
431 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
432 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
433 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
434 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000435
Scott Michel21213e72009-01-06 23:10:38 +0000436 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
440 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
441 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000442
Duncan Sands83ec4b62008-06-06 12:08:01 +0000443 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000444 setOperationAction(ISD::ADD, VT, Legal);
445 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000446 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000447 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000448
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000449 setOperationAction(ISD::AND, VT, Legal);
450 setOperationAction(ISD::OR, VT, Legal);
451 setOperationAction(ISD::XOR, VT, Legal);
452 setOperationAction(ISD::LOAD, VT, Legal);
453 setOperationAction(ISD::SELECT, VT, Legal);
454 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000455
Scott Michel266bc8f2007-12-04 22:23:35 +0000456 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000457 setOperationAction(ISD::SDIV, VT, Expand);
458 setOperationAction(ISD::SREM, VT, Expand);
459 setOperationAction(ISD::UDIV, VT, Expand);
460 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000461
462 // Custom lower build_vector, constant pool spills, insert and
463 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000464 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
465 setOperationAction(ISD::ConstantPool, VT, Custom);
466 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
467 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
468 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
469 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000470 }
471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::AND, MVT::v16i8, Custom);
473 setOperationAction(ISD::OR, MVT::v16i8, Custom);
474 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
475 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000476
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000478
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000480 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000481
Scott Michel266bc8f2007-12-04 22:23:35 +0000482 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000483
Scott Michel266bc8f2007-12-04 22:23:35 +0000484 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000485 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000486 setTargetDAGCombine(ISD::ZERO_EXTEND);
487 setTargetDAGCombine(ISD::SIGN_EXTEND);
488 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000489
Scott Michel266bc8f2007-12-04 22:23:35 +0000490 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000491
Scott Michele07d3de2008-12-09 03:37:19 +0000492 // Set pre-RA register scheduler default to BURR, which produces slightly
493 // better code than the default (could also be TDRR, but TargetLowering.h
494 // needs a mod to support that model):
495 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000496}
497
498const char *
499SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
500{
501 if (node_names.empty()) {
502 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
503 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
504 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
505 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000506 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000507 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
509 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
510 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000511 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000512 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000513 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000514 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000515 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
516 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000517 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
518 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000519 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
520 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
521 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000522 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000523 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000524 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
525 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
526 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000527 }
528
529 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
530
531 return ((i != node_names.end()) ? i->second : 0);
532}
533
Bill Wendlingb4202b82009-07-01 18:50:55 +0000534/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000535unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
536 return 3;
537}
538
Scott Michelf0569be2008-12-27 04:51:36 +0000539//===----------------------------------------------------------------------===//
540// Return the Cell SPU's SETCC result type
541//===----------------------------------------------------------------------===//
542
Owen Anderson825b72b2009-08-11 20:47:22 +0000543MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000544 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
546 VT.getSimpleVT().SimpleTy :
547 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000548}
549
Scott Michel266bc8f2007-12-04 22:23:35 +0000550//===----------------------------------------------------------------------===//
551// Calling convention code:
552//===----------------------------------------------------------------------===//
553
554#include "SPUGenCallingConv.inc"
555
556//===----------------------------------------------------------------------===//
557// LowerOperation implementation
558//===----------------------------------------------------------------------===//
559
560/// Custom lower loads for CellSPU
561/*!
562 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
563 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000564
565 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000567
568\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000569%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000570%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000571%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000572%4 f32 = vec2perfslot %3
573%5 f64 = fp_extend %4
574\endverbatim
575*/
Dan Gohman475871a2008-07-27 21:46:04 +0000576static SDValue
577LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000578 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000579 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000580 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
581 EVT InVT = LN->getMemoryVT();
582 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000583 ISD::LoadExtType ExtType = LN->getExtensionType();
584 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000585 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000586 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000587
Scott Michel266bc8f2007-12-04 22:23:35 +0000588 switch (LN->getAddressingMode()) {
589 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000590 SDValue result;
591 SDValue basePtr = LN->getBasePtr();
592 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000593
Scott Michelf0569be2008-12-27 04:51:36 +0000594 if (alignment == 16) {
595 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000596
Scott Michelf0569be2008-12-27 04:51:36 +0000597 // Special cases for a known aligned load to simplify the base pointer
598 // and the rotation amount:
599 if (basePtr.getOpcode() == ISD::ADD
600 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
601 // Known offset into basePtr
602 int64_t offset = CN->getSExtValue();
603 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000604
Scott Michelf0569be2008-12-27 04:51:36 +0000605 if (rotamt < 0)
606 rotamt += 16;
607
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000609
610 // Simplify the base pointer for this case:
611 basePtr = basePtr.getOperand(0);
612 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000613 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000614 basePtr,
615 DAG.getConstant((offset & ~0xf), PtrVT));
616 }
617 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
618 || (basePtr.getOpcode() == SPUISD::IndirectAddr
619 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
620 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
621 // Plain aligned a-form address: rotate into preferred slot
622 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000627 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000628 // Offset the rotate amount by the basePtr and the preferred slot
629 // byte offset
630 int64_t rotamt = -vtm->prefslot_byte;
631 if (rotamt < 0)
632 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000633 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000634 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000635 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000636 }
Scott Michelf0569be2008-12-27 04:51:36 +0000637 } else {
638 // Unaligned load: must be more pessimistic about addressing modes:
639 if (basePtr.getOpcode() == ISD::ADD) {
640 MachineFunction &MF = DAG.getMachineFunction();
641 MachineRegisterInfo &RegInfo = MF.getRegInfo();
642 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
643 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000644
Scott Michelf0569be2008-12-27 04:51:36 +0000645 SDValue Op0 = basePtr.getOperand(0);
646 SDValue Op1 = basePtr.getOperand(1);
647
648 if (isa<ConstantSDNode>(Op1)) {
649 // Convert the (add <ptr>, <const>) to an indirect address contained
650 // in a register. Note that this is done because we need to avoid
651 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000652 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000653 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
654 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000655 } else {
656 // Convert the (add <arg1>, <arg2>) to an indirect address, which
657 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000658 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000659 }
660 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000661 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(0, PtrVT));
664 }
665
666 // Offset the rotate amount by the basePtr and the preferred slot
667 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000668 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000669 basePtr,
670 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000671 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000672
Scott Michelf0569be2008-12-27 04:51:36 +0000673 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000675 LN->getSrcValue(), LN->getSrcValueOffset(),
676 LN->isVolatile(), 16);
677
678 // Update the chain
679 the_chain = result.getValue(1);
680
681 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000683 result.getValue(0), rotate);
684
Scott Michel30ee7df2008-12-04 03:02:42 +0000685 // Convert the loaded v16i8 vector to the appropriate vector type
686 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000687 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
688 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000689 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
690 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000691
Scott Michel30ee7df2008-12-04 03:02:42 +0000692 // Handle extending loads by extending the scalar result:
693 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000694 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000695 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000696 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000697 } else if (ExtType == ISD::EXTLOAD) {
698 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000699
Scott Michel30ee7df2008-12-04 03:02:42 +0000700 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000701 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000702
Dale Johannesen33c960f2009-02-04 20:06:27 +0000703 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000704 }
705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000707 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000708 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000709 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000710 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000711
Dale Johannesen33c960f2009-02-04 20:06:27 +0000712 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000713 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000714 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000715 }
716 case ISD::PRE_INC:
717 case ISD::PRE_DEC:
718 case ISD::POST_INC:
719 case ISD::POST_DEC:
720 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000721 {
722 std::string msg;
723 raw_string_ostream Msg(msg);
724 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000725 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000726 Msg << (unsigned) LN->getAddressingMode();
727 llvm_report_error(Msg.str());
728 /*NOTREACHED*/
729 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000730 }
731
Dan Gohman475871a2008-07-27 21:46:04 +0000732 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000733}
734
735/// Custom lower stores for CellSPU
736/*!
737 All CellSPU stores are aligned to 16-byte boundaries, so for elements
738 within a 16-byte block, we have to generate a shuffle to insert the
739 requested element into its place, then store the resulting block.
740 */
Dan Gohman475871a2008-07-27 21:46:04 +0000741static SDValue
742LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000743 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000744 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000745 EVT VT = Value.getValueType();
746 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
747 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000748 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000749 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000750
751 switch (SN->getAddressingMode()) {
752 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000753 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000754 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
755 VT, (128 / VT.getSizeInBits())),
756 stVecVT = EVT::getVectorVT(*DAG.getContext(),
757 StVT, (128 / StVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000758
Scott Michelf0569be2008-12-27 04:51:36 +0000759 SDValue alignLoadVec;
760 SDValue basePtr = SN->getBasePtr();
761 SDValue the_chain = SN->getChain();
762 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000763
Scott Michelf0569be2008-12-27 04:51:36 +0000764 if (alignment == 16) {
765 ConstantSDNode *CN;
766
767 // Special cases for a known aligned load to simplify the base pointer
768 // and insertion byte:
769 if (basePtr.getOpcode() == ISD::ADD
770 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
771 // Known offset into basePtr
772 int64_t offset = CN->getSExtValue();
773
774 // Simplify the base pointer for this case:
775 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000776 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000777 basePtr,
778 DAG.getConstant((offset & 0xf), PtrVT));
779
780 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000781 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000782 basePtr,
783 DAG.getConstant((offset & ~0xf), PtrVT));
784 }
785 } else {
786 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000787 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000788 basePtr,
789 DAG.getConstant(0, PtrVT));
790 }
791 } else {
792 // Unaligned load: must be more pessimistic about addressing modes:
793 if (basePtr.getOpcode() == ISD::ADD) {
794 MachineFunction &MF = DAG.getMachineFunction();
795 MachineRegisterInfo &RegInfo = MF.getRegInfo();
796 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
797 SDValue Flag;
798
799 SDValue Op0 = basePtr.getOperand(0);
800 SDValue Op1 = basePtr.getOperand(1);
801
802 if (isa<ConstantSDNode>(Op1)) {
803 // Convert the (add <ptr>, <const>) to an indirect address contained
804 // in a register. Note that this is done because we need to avoid
805 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000806 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000807 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
808 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000809 } else {
810 // Convert the (add <arg1>, <arg2>) to an indirect address, which
811 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000812 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000813 }
814 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000815 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000816 basePtr,
817 DAG.getConstant(0, PtrVT));
818 }
819
820 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000821 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000822 basePtr,
823 DAG.getConstant(0, PtrVT));
824 }
825
826 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000828 SN->getSrcValue(), SN->getSrcValueOffset(),
829 SN->isVolatile(), 16);
830
831 // Update the chain
832 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000833
Scott Michel9de5d0d2008-01-11 02:53:15 +0000834 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000835 SDValue theValue = SN->getValue();
836 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000837
838 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000839 && (theValue.getOpcode() == ISD::AssertZext
840 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000841 // Drill down and get the value for zero- and sign-extended
842 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000843 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000844 }
845
Scott Michel9de5d0d2008-01-11 02:53:15 +0000846 // If the base pointer is already a D-form address, then just create
847 // a new D-form address with a slot offset and the orignal base pointer.
848 // Otherwise generate a D-form address with the slot offset relative
849 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000850#if !defined(NDEBUG)
851 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000852 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000853 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000854 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000855 }
856#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000857
Scott Michel430a5552008-11-19 15:24:16 +0000858 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000859 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000860 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000861 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000862
Dale Johannesen33c960f2009-02-04 20:06:27 +0000863 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000864 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000865 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000867
Dale Johannesen33c960f2009-02-04 20:06:27 +0000868 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000869 LN->getSrcValue(), LN->getSrcValueOffset(),
870 LN->isVolatile(), LN->getAlignment());
871
Scott Michel23f2ff72008-12-04 17:16:59 +0000872#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000873 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
874 const SDValue &currentRoot = DAG.getRoot();
875
876 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000877 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000878 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000879 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000880 DAG.setRoot(currentRoot);
881 }
882#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000883
Scott Michel266bc8f2007-12-04 22:23:35 +0000884 return result;
885 /*UNREACHED*/
886 }
887 case ISD::PRE_INC:
888 case ISD::PRE_DEC:
889 case ISD::POST_INC:
890 case ISD::POST_DEC:
891 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000892 {
893 std::string msg;
894 raw_string_ostream Msg(msg);
895 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000896 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000897 Msg << (unsigned) SN->getAddressingMode();
898 llvm_report_error(Msg.str());
899 /*NOTREACHED*/
900 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000901 }
902
Dan Gohman475871a2008-07-27 21:46:04 +0000903 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000904}
905
Scott Michel94bd57e2009-01-15 04:41:47 +0000906//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000907static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000908LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000910 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
911 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000912 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
913 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000914 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000915 // FIXME there is no actual debug info here
916 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000917
918 if (TM.getRelocationModel() == Reloc::Static) {
919 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000920 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000921 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000922 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000923 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
924 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
925 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000926 }
927 }
928
Torok Edwinc23197a2009-07-14 16:55:14 +0000929 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000930 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000931 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000932}
933
Scott Michel94bd57e2009-01-15 04:41:47 +0000934//! Alternate entry point for generating the address of a constant pool entry
935SDValue
936SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
937 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
938}
939
Dan Gohman475871a2008-07-27 21:46:04 +0000940static SDValue
941LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000942 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000943 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000944 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
945 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000946 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000947 // FIXME there is no actual debug info here
948 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000949
950 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000951 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000952 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000953 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000954 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
955 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
956 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000957 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000958 }
959
Torok Edwinc23197a2009-07-14 16:55:14 +0000960 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000961 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000962 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000963}
964
Dan Gohman475871a2008-07-27 21:46:04 +0000965static SDValue
966LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000967 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000968 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
969 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000970 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000971 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000972 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000973 // FIXME there is no actual debug info here
974 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000975
Scott Michel266bc8f2007-12-04 22:23:35 +0000976 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000977 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000978 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000979 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000980 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
981 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
982 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000983 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000984 } else {
Torok Edwindac237e2009-07-08 20:53:28 +0000985 llvm_report_error("LowerGlobalAddress: Relocation model other than static"
986 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000987 /*NOTREACHED*/
988 }
989
Dan Gohman475871a2008-07-27 21:46:04 +0000990 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000991}
992
Nate Begemanccef5802008-02-14 18:43:04 +0000993//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000994static SDValue
995LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000996 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000997 // FIXME there is no actual debug info here
998 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000999
Owen Anderson825b72b2009-08-11 20:47:22 +00001000 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001001 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1002
1003 assert((FP != 0) &&
1004 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001005
Scott Michel170783a2007-12-19 20:15:47 +00001006 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001007 SDValue T = DAG.getConstant(dbits, MVT::i64);
1008 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001009 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001010 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 }
1012
Dan Gohman475871a2008-07-27 21:46:04 +00001013 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001014}
1015
Dan Gohman98ca4f22009-08-05 01:29:28 +00001016SDValue
1017SPUTargetLowering::LowerFormalArguments(SDValue Chain,
1018 unsigned CallConv, bool isVarArg,
1019 const SmallVectorImpl<ISD::InputArg>
1020 &Ins,
1021 DebugLoc dl, SelectionDAG &DAG,
1022 SmallVectorImpl<SDValue> &InVals) {
1023
Scott Michel266bc8f2007-12-04 22:23:35 +00001024 MachineFunction &MF = DAG.getMachineFunction();
1025 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001026 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00001027
1028 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1029 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001030
Scott Michel266bc8f2007-12-04 22:23:35 +00001031 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1032 unsigned ArgRegIdx = 0;
1033 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001034
Owen Andersone50ed302009-08-10 22:56:29 +00001035 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001036
Scott Michel266bc8f2007-12-04 22:23:35 +00001037 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001038 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001039 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001040 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001041 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001042
Scott Micheld976c212008-10-30 01:51:48 +00001043 if (ArgRegIdx < NumArgRegs) {
1044 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001045
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 switch (ObjectVT.getSimpleVT().SimpleTy) {
Scott Micheld976c212008-10-30 01:51:48 +00001047 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00001048 std::string msg;
1049 raw_string_ostream Msg(msg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001050 Msg << "LowerFormalArguments Unhandled argument type: "
Owen Andersone50ed302009-08-10 22:56:29 +00001051 << ObjectVT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +00001052 llvm_report_error(Msg.str());
Scott Micheld976c212008-10-30 01:51:48 +00001053 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001055 ArgRegClass = &SPU::R8CRegClass;
1056 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R16CRegClass;
1059 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001061 ArgRegClass = &SPU::R32CRegClass;
1062 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001064 ArgRegClass = &SPU::R64CRegClass;
1065 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001067 ArgRegClass = &SPU::GPRCRegClass;
1068 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001069 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001070 ArgRegClass = &SPU::R32FPRegClass;
1071 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001073 ArgRegClass = &SPU::R64FPRegClass;
1074 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 case MVT::v2f64:
1076 case MVT::v4f32:
1077 case MVT::v2i64:
1078 case MVT::v4i32:
1079 case MVT::v8i16:
1080 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001081 ArgRegClass = &SPU::VECREGRegClass;
1082 break;
Scott Micheld976c212008-10-30 01:51:48 +00001083 }
1084
1085 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1086 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001087 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001088 ++ArgRegIdx;
1089 } else {
1090 // We need to load the argument to a virtual register if we determined
1091 // above that we ran out of physical registers of the appropriate type
1092 // or we're forced to do vararg
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001093 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 ArgOffset += StackSlotSize;
1097 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001098
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001100 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001102 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001103
Scott Micheld976c212008-10-30 01:51:48 +00001104 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001105 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001106 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1107 // We will spill (79-3)+1 registers to the stack
1108 SmallVector<SDValue, 79-3+1> MemOps;
1109
1110 // Create the frame slot
1111
Scott Michel266bc8f2007-12-04 22:23:35 +00001112 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Scott Micheld976c212008-10-30 01:51:48 +00001113 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset);
1114 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0);
1117 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001119
1120 // Increment address by stack slot size for the next stored argument
1121 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001122 }
1123 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001126 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001127
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001129}
1130
1131/// isLSAAddress - Return the immediate to use if the specified
1132/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001133static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001134 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001135 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001136
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001137 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001138 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1139 (Addr << 14 >> 14) != Addr)
1140 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001141
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001143}
1144
Dan Gohman98ca4f22009-08-05 01:29:28 +00001145SDValue
1146SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
1147 unsigned CallConv, bool isVarArg,
1148 bool isTailCall,
1149 const SmallVectorImpl<ISD::OutputArg> &Outs,
1150 const SmallVectorImpl<ISD::InputArg> &Ins,
1151 DebugLoc dl, SelectionDAG &DAG,
1152 SmallVectorImpl<SDValue> &InVals) {
1153
1154 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1155 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001156 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1157 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1158 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1159
1160 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001161 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001162
Scott Michel266bc8f2007-12-04 22:23:35 +00001163 // Accumulate how many bytes are to be pushed on the stack, including the
1164 // linkage area, and parameter passing area. According to the SPU ABI,
1165 // we minimally need space for [LR] and [SP]
1166 unsigned NumStackBytes = SPUFrameInfo::minStackSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001167
Scott Michel266bc8f2007-12-04 22:23:35 +00001168 // Set up a copy of the stack pointer for use loading and storing any
1169 // arguments that may not fit in the registers available for argument
1170 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001172
Scott Michel266bc8f2007-12-04 22:23:35 +00001173 // Figure out which arguments are going to go in registers, and which in
1174 // memory.
1175 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1176 unsigned ArgRegIdx = 0;
1177
1178 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001179 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001180 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001181 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001182
1183 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001184 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001185
Scott Michel266bc8f2007-12-04 22:23:35 +00001186 // PtrOff will be used to store the current argument to the stack if a
1187 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001188 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001189 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001190
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001192 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001193 case MVT::i8:
1194 case MVT::i16:
1195 case MVT::i32:
1196 case MVT::i64:
1197 case MVT::i128:
Scott Michel266bc8f2007-12-04 22:23:35 +00001198 if (ArgRegIdx != NumArgRegs) {
1199 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1200 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001201 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001202 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001203 }
1204 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001205 case MVT::f32:
1206 case MVT::f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001207 if (ArgRegIdx != NumArgRegs) {
1208 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1209 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001210 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001211 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001212 }
1213 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 case MVT::v2i64:
1215 case MVT::v2f64:
1216 case MVT::v4f32:
1217 case MVT::v4i32:
1218 case MVT::v8i16:
1219 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001220 if (ArgRegIdx != NumArgRegs) {
1221 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1222 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001223 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001224 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001225 }
1226 break;
1227 }
1228 }
1229
1230 // Update number of stack bytes actually used, insert a call sequence start
1231 NumStackBytes = (ArgOffset - SPUFrameInfo::minStackSize());
Chris Lattnere563bbc2008-10-11 22:08:30 +00001232 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1233 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001234
1235 if (!MemOpChains.empty()) {
1236 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001238 &MemOpChains[0], MemOpChains.size());
1239 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001240
Scott Michel266bc8f2007-12-04 22:23:35 +00001241 // Build a sequence of copy-to-reg nodes chained together with token chain
1242 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001243 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001244 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001245 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001246 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 InFlag = Chain.getValue(1);
1248 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001249
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001251 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001252
Bill Wendling056292f2008-09-16 21:48:12 +00001253 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1254 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1255 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001256 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001257 GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001259 SDValue Zero = DAG.getConstant(0, PtrVT);
1260 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001261
Scott Michel9de5d0d2008-01-11 02:53:15 +00001262 if (!ST->usingLargeMem()) {
1263 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1264 // style calls, otherwise, external symbols are BRASL calls. This assumes
1265 // that declared/defined symbols are in the same compilation unit and can
1266 // be reached through PC-relative jumps.
1267 //
1268 // NOTE:
1269 // This may be an unsafe assumption for JIT and really large compilation
1270 // units.
1271 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001272 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001273 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001274 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001275 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001276 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001277 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1278 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001279 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001280 }
Scott Michel1df30c42008-12-29 03:23:36 +00001281 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001282 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001283 SDValue Zero = DAG.getConstant(0, PtrVT);
1284 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1285 Callee.getValueType());
1286
1287 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001288 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001289 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001290 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001291 }
1292 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001293 // If this is an absolute destination address that appears to be a legal
1294 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001295 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001296 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001297
1298 Ops.push_back(Chain);
1299 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001300
Scott Michel266bc8f2007-12-04 22:23:35 +00001301 // Add argument registers to the end of the list so that they are known live
1302 // into the call.
1303 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001304 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001305 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001306
Gabor Greifba36cb52008-08-28 21:40:38 +00001307 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001308 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001309 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001311 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001312 InFlag = Chain.getValue(1);
1313
Chris Lattnere563bbc2008-10-11 22:08:30 +00001314 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1315 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001316 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001317 InFlag = Chain.getValue(1);
1318
Dan Gohman98ca4f22009-08-05 01:29:28 +00001319 // If the function returns void, just return the chain.
1320 if (Ins.empty())
1321 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001322
Scott Michel266bc8f2007-12-04 22:23:35 +00001323 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001325 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 case MVT::Other: break;
1327 case MVT::i32:
1328 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001329 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001331 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001333 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001335 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001339 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001340 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 case MVT::i64:
1342 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001343 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001345 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 case MVT::i128:
1347 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001348 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 InVals.push_back(Chain.getValue(0));
Scott Micheldd950092009-01-06 03:36:14 +00001350 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 case MVT::f32:
1352 case MVT::f64:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001354 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001355 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001356 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 case MVT::v2f64:
1358 case MVT::v2i64:
1359 case MVT::v4f32:
1360 case MVT::v4i32:
1361 case MVT::v8i16:
1362 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001364 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001366 break;
1367 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001370}
1371
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372SDValue
1373SPUTargetLowering::LowerReturn(SDValue Chain,
1374 unsigned CallConv, bool isVarArg,
1375 const SmallVectorImpl<ISD::OutputArg> &Outs,
1376 DebugLoc dl, SelectionDAG &DAG) {
1377
Scott Michel266bc8f2007-12-04 22:23:35 +00001378 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1380 RVLocs, *DAG.getContext());
1381 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001382
Scott Michel266bc8f2007-12-04 22:23:35 +00001383 // If this is the first return lowered for this function, add the regs to the
1384 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001385 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001386 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001387 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001388 }
1389
Dan Gohman475871a2008-07-27 21:46:04 +00001390 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001391
Scott Michel266bc8f2007-12-04 22:23:35 +00001392 // Copy the result values into the output registers.
1393 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1394 CCValAssign &VA = RVLocs[i];
1395 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001396 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001397 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001398 Flag = Chain.getValue(1);
1399 }
1400
Gabor Greifba36cb52008-08-28 21:40:38 +00001401 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001403 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001405}
1406
1407
1408//===----------------------------------------------------------------------===//
1409// Vector related lowering:
1410//===----------------------------------------------------------------------===//
1411
1412static ConstantSDNode *
1413getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001414 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001415
Scott Michel266bc8f2007-12-04 22:23:35 +00001416 // Check to see if this buildvec has a single non-undef value in its elements.
1417 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1418 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001419 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001420 OpVal = N->getOperand(i);
1421 else if (OpVal != N->getOperand(i))
1422 return 0;
1423 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001424
Gabor Greifba36cb52008-08-28 21:40:38 +00001425 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001426 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001427 return CN;
1428 }
1429 }
1430
Scott Michel7ea02ff2009-03-17 01:15:45 +00001431 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001432}
1433
1434/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1435/// and the value fits into an unsigned 18-bit constant, and if so, return the
1436/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001437SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001438 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001439 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001440 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001442 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001443 uint32_t upper = uint32_t(UValue >> 32);
1444 uint32_t lower = uint32_t(UValue);
1445 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001446 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001447 Value = Value >> 32;
1448 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001449 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001450 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001451 }
1452
Dan Gohman475871a2008-07-27 21:46:04 +00001453 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001454}
1455
1456/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1457/// and the value fits into a signed 16-bit constant, and if so, return the
1458/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001459SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001460 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001461 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001462 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001463 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001464 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001465 uint32_t upper = uint32_t(UValue >> 32);
1466 uint32_t lower = uint32_t(UValue);
1467 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001468 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001469 Value = Value >> 32;
1470 }
Scott Michelad2715e2008-03-05 23:02:02 +00001471 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001472 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001473 }
1474 }
1475
Dan Gohman475871a2008-07-27 21:46:04 +00001476 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001477}
1478
1479/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1480/// and the value fits into a signed 10-bit constant, and if so, return the
1481/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001482SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001483 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001484 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001485 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001487 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001488 uint32_t upper = uint32_t(UValue >> 32);
1489 uint32_t lower = uint32_t(UValue);
1490 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001491 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001492 Value = Value >> 32;
1493 }
Scott Michelad2715e2008-03-05 23:02:02 +00001494 if (isS10Constant(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001495 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001496 }
1497
Dan Gohman475871a2008-07-27 21:46:04 +00001498 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001499}
1500
1501/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1502/// and the value fits into a signed 8-bit constant, and if so, return the
1503/// constant.
1504///
1505/// @note: The incoming vector is v16i8 because that's the only way we can load
1506/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1507/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001508SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001509 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001510 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001511 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001513 && Value <= 0xffff /* truncated from uint64_t */
1514 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001515 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001516 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001517 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001518 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001519 }
1520
Dan Gohman475871a2008-07-27 21:46:04 +00001521 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001522}
1523
1524/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1525/// and the value fits into a signed 16-bit constant, and if so, return the
1526/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001527SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001529 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001530 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001531 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001532 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001534 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001535 }
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001538}
1539
1540/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001541SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001542 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001544 }
1545
Dan Gohman475871a2008-07-27 21:46:04 +00001546 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001547}
1548
1549/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001550SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001551 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001553 }
1554
Dan Gohman475871a2008-07-27 21:46:04 +00001555 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001556}
1557
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001558//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001559static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001560LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001561 EVT VT = Op.getValueType();
1562 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001563 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001564 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1565 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1566 unsigned minSplatBits = EltVT.getSizeInBits();
1567
1568 if (minSplatBits < 16)
1569 minSplatBits = 16;
1570
1571 APInt APSplatBits, APSplatUndef;
1572 unsigned SplatBitSize;
1573 bool HasAnyUndefs;
1574
1575 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1576 HasAnyUndefs, minSplatBits)
1577 || minSplatBits < SplatBitSize)
1578 return SDValue(); // Wasn't a constant vector or splat exceeded min
1579
1580 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001581
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 switch (VT.getSimpleVT().SimpleTy) {
Torok Edwindac237e2009-07-08 20:53:28 +00001583 default: {
1584 std::string msg;
1585 raw_string_ostream Msg(msg);
1586 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
Owen Andersone50ed302009-08-10 22:56:29 +00001587 << VT.getEVTString();
Torok Edwindac237e2009-07-08 20:53:28 +00001588 llvm_report_error(Msg.str());
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001589 /*NOTREACHED*/
Torok Edwindac237e2009-07-08 20:53:28 +00001590 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001592 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001593 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001594 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001595 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 SDValue T = DAG.getConstant(Value32, MVT::i32);
1597 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1598 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001599 break;
1600 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001601 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001602 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001603 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001604 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001605 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 SDValue T = DAG.getConstant(f64val, MVT::i64);
1607 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1608 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001609 break;
1610 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001612 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001613 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1614 SmallVector<SDValue, 8> Ops;
1615
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001617 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001619 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001621 unsigned short Value16 = SplatBits;
1622 SDValue T = DAG.getConstant(Value16, EltVT);
1623 SmallVector<SDValue, 8> Ops;
1624
1625 Ops.assign(8, T);
1626 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001627 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001629 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001630 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001631 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001633 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001634 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001635 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001637 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001638 }
1639 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001640
Dan Gohman475871a2008-07-27 21:46:04 +00001641 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001642}
1643
Scott Michel7ea02ff2009-03-17 01:15:45 +00001644/*!
1645 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001646SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001647SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001648 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001649 uint32_t upper = uint32_t(SplatVal >> 32);
1650 uint32_t lower = uint32_t(SplatVal);
1651
1652 if (upper == lower) {
1653 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001655 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001657 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001658 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001659 bool upper_special, lower_special;
1660
1661 // NOTE: This code creates common-case shuffle masks that can be easily
1662 // detected as common expressions. It is not attempting to create highly
1663 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1664
1665 // Detect if the upper or lower half is a special shuffle mask pattern:
1666 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1667 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1668
Scott Michel7ea02ff2009-03-17 01:15:45 +00001669 // Both upper and lower are special, lower to a constant pool load:
1670 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1672 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001673 SplatValCN, SplatValCN);
1674 }
1675
1676 SDValue LO32;
1677 SDValue HI32;
1678 SmallVector<SDValue, 16> ShufBytes;
1679 SDValue Result;
1680
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001681 // Create lower vector if not a special pattern
1682 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001684 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001686 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001687 }
1688
1689 // Create upper vector if not a special pattern
1690 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001692 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001694 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001695 }
1696
1697 // If either upper or lower are special, then the two input operands are
1698 // the same (basically, one of them is a "don't care")
1699 if (lower_special)
1700 LO32 = HI32;
1701 if (upper_special)
1702 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001703
1704 for (int i = 0; i < 4; ++i) {
1705 uint64_t val = 0;
1706 for (int j = 0; j < 4; ++j) {
1707 SDValue V;
1708 bool process_upper, process_lower;
1709 val <<= 8;
1710 process_upper = (upper_special && (i & 1) == 0);
1711 process_lower = (lower_special && (i & 1) == 1);
1712
1713 if (process_upper || process_lower) {
1714 if ((process_upper && upper == 0)
1715 || (process_lower && lower == 0))
1716 val |= 0x80;
1717 else if ((process_upper && upper == 0xffffffff)
1718 || (process_lower && lower == 0xffffffff))
1719 val |= 0xc0;
1720 else if ((process_upper && upper == 0x80000000)
1721 || (process_lower && lower == 0x80000000))
1722 val |= (j == 0 ? 0xe0 : 0x80);
1723 } else
1724 val |= i * 4 + j + ((i & 1) * 16);
1725 }
1726
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001728 }
1729
Dale Johannesened2eee62009-02-06 01:31:28 +00001730 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001732 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001733 }
1734}
1735
Scott Michel266bc8f2007-12-04 22:23:35 +00001736/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1737/// which the Cell can operate. The code inspects V3 to ascertain whether the
1738/// permutation vector, V3, is monotonically increasing with one "exception"
1739/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001740/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001741/// In either case, the net result is going to eventually invoke SHUFB to
1742/// permute/shuffle the bytes from V1 and V2.
1743/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001744/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001745/// control word for byte/halfword/word insertion. This takes care of a single
1746/// element move from V2 into V1.
1747/// \note
1748/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001749static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001750 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue V1 = Op.getOperand(0);
1752 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001753 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001754
Scott Michel266bc8f2007-12-04 22:23:35 +00001755 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001756
Scott Michel266bc8f2007-12-04 22:23:35 +00001757 // If we have a single element being moved from V1 to V2, this can be handled
1758 // using the C*[DX] compute mask instructions, but the vector elements have
1759 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001760 EVT VecVT = V1.getValueType();
1761 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001762 unsigned EltsFromV2 = 0;
1763 unsigned V2Elt = 0;
1764 unsigned V2EltIdx0 = 0;
1765 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001766 unsigned MaxElts = VecVT.getVectorNumElements();
1767 unsigned PrevElt = 0;
1768 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001769 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001770 bool rotate = true;
1771
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001773 V2EltIdx0 = 16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001775 V2EltIdx0 = 8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001777 V2EltIdx0 = 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001779 V2EltIdx0 = 2;
1780 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001781 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001782
Nate Begeman9008ca62009-04-27 18:41:29 +00001783 for (unsigned i = 0; i != MaxElts; ++i) {
1784 if (SVN->getMaskElt(i) < 0)
1785 continue;
1786
1787 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001788
Nate Begeman9008ca62009-04-27 18:41:29 +00001789 if (monotonic) {
1790 if (SrcElt >= V2EltIdx0) {
1791 if (1 >= (++EltsFromV2)) {
1792 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001793 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001794 } else if (CurrElt != SrcElt) {
1795 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001796 }
1797
Nate Begeman9008ca62009-04-27 18:41:29 +00001798 ++CurrElt;
1799 }
1800
1801 if (rotate) {
1802 if (PrevElt > 0 && SrcElt < MaxElts) {
1803 if ((PrevElt == SrcElt - 1)
1804 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001805 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001806 if (SrcElt == 0)
1807 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001808 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001809 rotate = false;
1810 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001811 } else if (PrevElt == 0) {
1812 // First time through, need to keep track of previous element
1813 PrevElt = SrcElt;
1814 } else {
1815 // This isn't a rotation, takes elements from vector 2
1816 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001817 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001818 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001819 }
1820
1821 if (EltsFromV2 == 1 && monotonic) {
1822 // Compute mask and shuffle
1823 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001824 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1825 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Owen Andersone50ed302009-08-10 22:56:29 +00001826 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001827 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001829 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001830 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue ShufMaskOp =
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
1833 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001834 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001835 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001836 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001837 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001838 } else if (rotate) {
1839 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001840
Dale Johannesena05dca42009-02-04 23:02:30 +00001841 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001843 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001844 // Convert the SHUFFLE_VECTOR mask's input element units to the
1845 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001846 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001847
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001849 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1850 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001851
Nate Begeman9008ca62009-04-27 18:41:29 +00001852 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001854 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001855
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001857 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001858 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001859 }
1860}
1861
Dan Gohman475871a2008-07-27 21:46:04 +00001862static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1863 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001864 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001865
Gabor Greifba36cb52008-08-28 21:40:38 +00001866 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001867 // For a constant, build the appropriate constant vector, which will
1868 // eventually simplify to a vector register load.
1869
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001872 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001873 size_t n_copies;
1874
1875 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001877 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001878 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1880 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1881 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1882 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1883 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1884 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001885 }
1886
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001887 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001888 for (size_t j = 0; j < n_copies; ++j)
1889 ConstVecValues.push_back(CValue);
1890
Evan Chenga87008d2009-02-25 22:49:59 +00001891 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1892 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001893 } else {
1894 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001895 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001896 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 case MVT::i8:
1898 case MVT::i16:
1899 case MVT::i32:
1900 case MVT::i64:
1901 case MVT::f32:
1902 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001903 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001904 }
1905 }
1906
Dan Gohman475871a2008-07-27 21:46:04 +00001907 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001908}
1909
Dan Gohman475871a2008-07-27 21:46:04 +00001910static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001911 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001912 SDValue N = Op.getOperand(0);
1913 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001914 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001915 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001916
Scott Michel7a1c9e92008-11-22 23:50:42 +00001917 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1918 // Constant argument:
1919 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001920
Scott Michel7a1c9e92008-11-22 23:50:42 +00001921 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001923 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001925 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001927 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001929 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001930
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001932 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001933 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001934 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001935
Scott Michel7a1c9e92008-11-22 23:50:42 +00001936 // Need to generate shuffle mask and extract:
1937 int prefslot_begin = -1, prefslot_end = -1;
1938 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1939
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001941 default:
1942 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001944 prefslot_begin = prefslot_end = 3;
1945 break;
1946 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001948 prefslot_begin = 2; prefslot_end = 3;
1949 break;
1950 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 case MVT::i32:
1952 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001953 prefslot_begin = 0; prefslot_end = 3;
1954 break;
1955 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 case MVT::i64:
1957 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001958 prefslot_begin = 0; prefslot_end = 7;
1959 break;
1960 }
1961 }
1962
1963 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1964 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1965
Scott Michel9b2420d2009-08-24 21:53:27 +00001966 unsigned int ShufBytes[16] = {
1967 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1968 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001969 for (int i = 0; i < 16; ++i) {
1970 // zero fill uppper part of preferred slot, don't care about the
1971 // other slots:
1972 unsigned int mask_val;
1973 if (i <= prefslot_end) {
1974 mask_val =
1975 ((i < prefslot_begin)
1976 ? 0x80
1977 : elt_byte + (i - prefslot_begin));
1978
1979 ShufBytes[i] = mask_val;
1980 } else
1981 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1982 }
1983
1984 SDValue ShufMask[4];
1985 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001986 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001987 unsigned int bits = ((ShufBytes[bidx] << 24) |
1988 (ShufBytes[bidx+1] << 16) |
1989 (ShufBytes[bidx+2] << 8) |
1990 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001992 }
1993
Scott Michel7ea02ff2009-03-17 01:15:45 +00001994 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001996 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001997
Dale Johannesened2eee62009-02-06 01:31:28 +00001998 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1999 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002000 N, N, ShufMaskVec));
2001 } else {
2002 // Variable index: Rotate the requested element into slot 0, then replicate
2003 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002004 EVT VecVT = N.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002005 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Torok Edwindac237e2009-07-08 20:53:28 +00002006 llvm_report_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
2007 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002008 }
2009
2010 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 if (Elt.getValueType() != MVT::i32)
2012 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013
2014 // Scale the index to a bit/byte shift quantity
2015 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002016 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2017 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002018 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002019
Scott Michel104de432008-11-24 17:11:17 +00002020 if (scaleShift > 0) {
2021 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2023 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002024 }
2025
Dale Johannesened2eee62009-02-06 01:31:28 +00002026 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002027
2028 // Replicate the bytes starting at byte 0 across the entire vector (for
2029 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 SDValue replicate;
2031
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002033 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002034 llvm_report_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
2035 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002036 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 case MVT::i8: {
2038 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2039 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002040 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 break;
2042 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 case MVT::i16: {
2044 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2045 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002046 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002047 break;
2048 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 case MVT::i32:
2050 case MVT::f32: {
2051 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2052 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002053 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002054 break;
2055 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 case MVT::i64:
2057 case MVT::f64: {
2058 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2059 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2060 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002061 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002062 break;
2063 }
2064 }
2065
Dale Johannesened2eee62009-02-06 01:31:28 +00002066 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2067 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002068 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002069 }
2070
Scott Michel7a1c9e92008-11-22 23:50:42 +00002071 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002072}
2073
Dan Gohman475871a2008-07-27 21:46:04 +00002074static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2075 SDValue VecOp = Op.getOperand(0);
2076 SDValue ValOp = Op.getOperand(1);
2077 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002078 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002079 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002080
2081 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2082 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2083
Owen Andersone50ed302009-08-10 22:56:29 +00002084 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002085 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002086 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002087 DAG.getRegister(SPU::R1, PtrVT),
2088 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002089 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002090
Dan Gohman475871a2008-07-27 21:46:04 +00002091 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002092 DAG.getNode(SPUISD::SHUFB, dl, VT,
2093 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002094 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002096
2097 return result;
2098}
2099
Scott Michelf0569be2008-12-27 04:51:36 +00002100static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2101 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002102{
Dan Gohman475871a2008-07-27 21:46:04 +00002103 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002104 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002105 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002106
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002108 switch (Opc) {
2109 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002110 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002111 /*NOTREACHED*/
2112 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002113 case ISD::ADD: {
2114 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2115 // the result:
2116 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2118 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2119 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2120 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002121
2122 }
2123
Scott Michel266bc8f2007-12-04 22:23:35 +00002124 case ISD::SUB: {
2125 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2126 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002127 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2129 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2130 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2131 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002132 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002133 case ISD::ROTR:
2134 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002135 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002136 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002137
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002139 if (!N1VT.bitsEq(ShiftVT)) {
2140 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2141 ? ISD::ZERO_EXTEND
2142 : ISD::TRUNCATE;
2143 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2144 }
2145
2146 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002147 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2149 DAG.getNode(ISD::SHL, dl, MVT::i16,
2150 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002151
2152 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002153 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2154 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002155 }
2156 case ISD::SRL:
2157 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002159 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002160
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002162 if (!N1VT.bitsEq(ShiftVT)) {
2163 unsigned N1Opc = ISD::ZERO_EXTEND;
2164
2165 if (N1.getValueType().bitsGT(ShiftVT))
2166 N1Opc = ISD::TRUNCATE;
2167
2168 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2169 }
2170
Owen Anderson825b72b2009-08-11 20:47:22 +00002171 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2172 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002173 }
2174 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002175 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002176 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002177
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002179 if (!N1VT.bitsEq(ShiftVT)) {
2180 unsigned N1Opc = ISD::SIGN_EXTEND;
2181
2182 if (N1VT.bitsGT(ShiftVT))
2183 N1Opc = ISD::TRUNCATE;
2184 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2185 }
2186
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2188 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002189 }
2190 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002192
Owen Anderson825b72b2009-08-11 20:47:22 +00002193 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2194 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2195 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2196 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002197 break;
2198 }
2199 }
2200
Dan Gohman475871a2008-07-27 21:46:04 +00002201 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002202}
2203
2204//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002205static SDValue
2206LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2207 SDValue ConstVec;
2208 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002209 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002210 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002211
2212 ConstVec = Op.getOperand(0);
2213 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2215 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002216 ConstVec = ConstVec.getOperand(0);
2217 } else {
2218 ConstVec = Op.getOperand(1);
2219 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002220 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002221 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002222 }
2223 }
2224 }
2225
Gabor Greifba36cb52008-08-28 21:40:38 +00002226 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002227 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2228 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002229
Scott Michel7ea02ff2009-03-17 01:15:45 +00002230 APInt APSplatBits, APSplatUndef;
2231 unsigned SplatBitSize;
2232 bool HasAnyUndefs;
2233 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2234
2235 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2236 HasAnyUndefs, minSplatBits)
2237 && minSplatBits <= SplatBitSize) {
2238 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002240
Scott Michel7ea02ff2009-03-17 01:15:45 +00002241 SmallVector<SDValue, 16> tcVec;
2242 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002243 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002244 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002245 }
2246 }
Scott Michel9de57a92009-01-26 22:33:37 +00002247
Nate Begeman24dc3462008-07-29 19:07:27 +00002248 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2249 // lowered. Return the operation, rather than a null SDValue.
2250 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002251}
2252
Scott Michel266bc8f2007-12-04 22:23:35 +00002253//! Custom lowering for CTPOP (count population)
2254/*!
2255 Custom lowering code that counts the number ones in the input
2256 operand. SPU has such an instruction, but it counts the number of
2257 ones per byte, which then have to be accumulated.
2258*/
Dan Gohman475871a2008-07-27 21:46:04 +00002259static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002260 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002261 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2262 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002263 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002264
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002266 default:
2267 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002268 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002271
Dale Johannesena05dca42009-02-04 23:02:30 +00002272 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2273 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002274
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002276 }
2277
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002279 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002280 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002281
Chris Lattner84bc5422007-12-31 04:13:23 +00002282 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002283
Dan Gohman475871a2008-07-27 21:46:04 +00002284 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2286 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2287 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002288
Dale Johannesena05dca42009-02-04 23:02:30 +00002289 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2290 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002291
2292 // CNTB_result becomes the chain to which all of the virtual registers
2293 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002294 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002296
Dan Gohman475871a2008-07-27 21:46:04 +00002297 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002298 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002299
Owen Anderson825b72b2009-08-11 20:47:22 +00002300 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002301
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 return DAG.getNode(ISD::AND, dl, MVT::i16,
2303 DAG.getNode(ISD::ADD, dl, MVT::i16,
2304 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002305 Tmp1, Shift1),
2306 Tmp1),
2307 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002308 }
2309
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002311 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002312 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002313
Chris Lattner84bc5422007-12-31 04:13:23 +00002314 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2315 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002316
Dan Gohman475871a2008-07-27 21:46:04 +00002317 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002318 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2319 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2320 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2321 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002322
Dale Johannesena05dca42009-02-04 23:02:30 +00002323 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2324 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002325
2326 // CNTB_result becomes the chain to which all of the virtual registers
2327 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002328 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002330
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002332 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002333
Dan Gohman475871a2008-07-27 21:46:04 +00002334 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 DAG.getNode(ISD::SRL, dl, MVT::i32,
2336 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002337 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002338
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2341 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002344 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002345
Dan Gohman475871a2008-07-27 21:46:04 +00002346 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 DAG.getNode(ISD::SRL, dl, MVT::i32,
2348 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002349 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002350 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002351 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2352 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002353
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002355 }
2356
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002358 break;
2359 }
2360
Dan Gohman475871a2008-07-27 21:46:04 +00002361 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002362}
2363
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002364//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002365/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002366 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2367 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002368 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002369static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2370 SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002371 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002372 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002373 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002374
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2376 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002377 // Convert f32 / f64 to i32 / i64 via libcall.
2378 RTLIB::Libcall LC =
2379 (Op.getOpcode() == ISD::FP_TO_SINT)
2380 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2381 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2382 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2383 SDValue Dummy;
2384 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2385 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002386
Eli Friedman36df4992009-05-27 00:47:34 +00002387 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002388}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002389
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002390//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2391/*!
2392 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2393 All conversions from i64 are expanded to a libcall.
2394 */
2395static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2396 SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002397 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002398 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002399 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002400
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2402 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002403 // Convert i32, i64 to f64 via libcall:
2404 RTLIB::Libcall LC =
2405 (Op.getOpcode() == ISD::SINT_TO_FP)
2406 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2407 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2408 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2409 SDValue Dummy;
2410 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2411 }
2412
Eli Friedman36df4992009-05-27 00:47:34 +00002413 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002414}
2415
2416//! Lower ISD::SETCC
2417/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002418 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002419 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002420static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2421 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002422 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002423 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002424 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2425
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002426 SDValue lhs = Op.getOperand(0);
2427 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002428 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002430
Owen Andersone50ed302009-08-10 22:56:29 +00002431 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002432 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002434
2435 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2436 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002437 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002438 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002440 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002442 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 DAG.getNode(ISD::AND, dl, MVT::i32,
2444 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002445 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002447
2448 // SETO and SETUO only use the lhs operand:
2449 if (CC->get() == ISD::SETO) {
2450 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2451 // SETUO
2452 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002453 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2454 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002455 lhs, DAG.getConstantFP(0.0, lhsVT),
2456 ISD::SETUO),
2457 DAG.getConstant(ccResultAllOnes, ccResultVT));
2458 } else if (CC->get() == ISD::SETUO) {
2459 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002460 return DAG.getNode(ISD::AND, dl, ccResultVT,
2461 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002462 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002465 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002466 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002468 ISD::SETGT));
2469 }
2470
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002471 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002472 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002474 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476
2477 // If a value is negative, subtract from the sign magnitude constant:
2478 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2479
2480 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002481 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002483 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002484 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002485 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486 lhsSelectMask, lhsSignMag2TC, i64lhs);
2487
Dale Johannesenf5d97892009-02-04 01:48:28 +00002488 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002490 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002492 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493 rhsSelectMask, rhsSignMag2TC, i64rhs);
2494
2495 unsigned compareOp;
2496
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002497 switch (CC->get()) {
2498 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002499 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500 compareOp = ISD::SETEQ; break;
2501 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002502 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503 compareOp = ISD::SETGT; break;
2504 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002505 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002506 compareOp = ISD::SETGE; break;
2507 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002508 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002509 compareOp = ISD::SETLT; break;
2510 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002511 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002512 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002513 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002514 case ISD::SETONE:
2515 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002516 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002517 llvm_report_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002518 }
2519
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002521 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002522 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002523
2524 if ((CC->get() & 0x8) == 0) {
2525 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002526 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002528 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002529 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002531 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002532 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533
Dale Johannesenf5d97892009-02-04 01:48:28 +00002534 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002535 }
2536
2537 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002538}
2539
Scott Michel7a1c9e92008-11-22 23:50:42 +00002540//! Lower ISD::SELECT_CC
2541/*!
2542 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2543 SELB instruction.
2544
2545 \note Need to revisit this in the future: if the code path through the true
2546 and false value computations is longer than the latency of a branch (6
2547 cycles), then it would be more advantageous to branch and insert a new basic
2548 block and branch on the condition. However, this code does not make that
2549 assumption, given the simplisitc uses so far.
2550 */
2551
Scott Michelf0569be2008-12-27 04:51:36 +00002552static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2553 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002554 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002555 SDValue lhs = Op.getOperand(0);
2556 SDValue rhs = Op.getOperand(1);
2557 SDValue trueval = Op.getOperand(2);
2558 SDValue falseval = Op.getOperand(3);
2559 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002560 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002561
Scott Michelf0569be2008-12-27 04:51:36 +00002562 // NOTE: SELB's arguments: $rA, $rB, $mask
2563 //
2564 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2565 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2566 // condition was true and 0s where the condition was false. Hence, the
2567 // arguments to SELB get reversed.
2568
Scott Michel7a1c9e92008-11-22 23:50:42 +00002569 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2570 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2571 // with another "cannot select select_cc" assert:
2572
Dale Johannesende064702009-02-06 21:50:26 +00002573 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002574 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002575 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002576 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002577}
2578
Scott Michelb30e8f62008-12-02 19:53:53 +00002579//! Custom lower ISD::TRUNCATE
2580static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2581{
Scott Michel6e1d1472009-03-16 18:47:25 +00002582 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002583 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002584 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002585 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2586 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002587 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002588
Scott Michel6e1d1472009-03-16 18:47:25 +00002589 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002590 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002591 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002592
Owen Anderson825b72b2009-08-11 20:47:22 +00002593 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002594 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002595 unsigned maskHigh = 0x08090a0b;
2596 unsigned maskLow = 0x0c0d0e0f;
2597 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002598 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2599 DAG.getConstant(maskHigh, MVT::i32),
2600 DAG.getConstant(maskLow, MVT::i32),
2601 DAG.getConstant(maskHigh, MVT::i32),
2602 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002603
Scott Michel6e1d1472009-03-16 18:47:25 +00002604 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2605 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002606
Scott Michel6e1d1472009-03-16 18:47:25 +00002607 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002608 }
2609
Scott Michelf0569be2008-12-27 04:51:36 +00002610 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002611}
2612
Scott Michel77f452d2009-08-25 22:37:34 +00002613/*!
2614 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2615 * algorithm is to duplicate the sign bit using rotmai to generate at
2616 * least one byte full of sign bits. Then propagate the "sign-byte" into
2617 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2618 *
2619 * @param Op The sext operand
2620 * @param DAG The current DAG
2621 * @return The SDValue with the entire instruction sequence
2622 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002623static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2624{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002625 DebugLoc dl = Op.getDebugLoc();
2626
Scott Michel77f452d2009-08-25 22:37:34 +00002627 // Type to extend to
2628 MVT OpVT = Op.getValueType().getSimpleVT();
2629 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2630 OpVT, (128 / OpVT.getSizeInBits()));
2631
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002632 // Type to extend from
2633 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002634 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002635
Scott Michel77f452d2009-08-25 22:37:34 +00002636 // The type to extend to needs to be a i128 and
2637 // the type to extend from needs to be i64 or i32.
2638 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002639 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2640
2641 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002642 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2643 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2644 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002645 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2646 DAG.getConstant(mask1, MVT::i32),
2647 DAG.getConstant(mask1, MVT::i32),
2648 DAG.getConstant(mask2, MVT::i32),
2649 DAG.getConstant(mask3, MVT::i32));
2650
Scott Michel77f452d2009-08-25 22:37:34 +00002651 // Word wise arithmetic right shift to generate at least one byte
2652 // that contains sign bits.
2653 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002654 SDValue sraVal = DAG.getNode(ISD::SRA,
2655 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002656 mvt,
2657 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002658 DAG.getConstant(31, MVT::i32));
2659
Scott Michel77f452d2009-08-25 22:37:34 +00002660 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2661 // and the input value into the lower 64 bits.
2662 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2663 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002664
2665 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2666}
2667
Scott Michel7a1c9e92008-11-22 23:50:42 +00002668//! Custom (target-specific) lowering entry point
2669/*!
2670 This is where LLVM's DAG selection process calls to do target-specific
2671 lowering of nodes.
2672 */
Dan Gohman475871a2008-07-27 21:46:04 +00002673SDValue
2674SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel266bc8f2007-12-04 22:23:35 +00002675{
Scott Michela59d4692008-02-23 18:41:37 +00002676 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002677 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002678
2679 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002680 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002681#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002682 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2683 errs() << "Op.getOpcode() = " << Opc << "\n";
2684 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002685 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002686#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002687 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002688 }
2689 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002690 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002691 case ISD::SEXTLOAD:
2692 case ISD::ZEXTLOAD:
2693 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2694 case ISD::STORE:
2695 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2696 case ISD::ConstantPool:
2697 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2698 case ISD::GlobalAddress:
2699 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2700 case ISD::JumpTable:
2701 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002702 case ISD::ConstantFP:
2703 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002704
Scott Michel02d711b2008-12-30 23:28:25 +00002705 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002706 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002707 case ISD::SUB:
2708 case ISD::ROTR:
2709 case ISD::ROTL:
2710 case ISD::SRL:
2711 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002712 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002713 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002714 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002715 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002716 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002717
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002718 case ISD::FP_TO_SINT:
2719 case ISD::FP_TO_UINT:
2720 return LowerFP_TO_INT(Op, DAG, *this);
2721
2722 case ISD::SINT_TO_FP:
2723 case ISD::UINT_TO_FP:
2724 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002725
Scott Michel266bc8f2007-12-04 22:23:35 +00002726 // Vector-related lowering.
2727 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002728 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002729 case ISD::SCALAR_TO_VECTOR:
2730 return LowerSCALAR_TO_VECTOR(Op, DAG);
2731 case ISD::VECTOR_SHUFFLE:
2732 return LowerVECTOR_SHUFFLE(Op, DAG);
2733 case ISD::EXTRACT_VECTOR_ELT:
2734 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2735 case ISD::INSERT_VECTOR_ELT:
2736 return LowerINSERT_VECTOR_ELT(Op, DAG);
2737
2738 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2739 case ISD::AND:
2740 case ISD::OR:
2741 case ISD::XOR:
2742 return LowerByteImmed(Op, DAG);
2743
2744 // Vector and i8 multiply:
2745 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002746 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002747 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002748
Scott Michel266bc8f2007-12-04 22:23:35 +00002749 case ISD::CTPOP:
2750 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002751
2752 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002753 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002754
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002755 case ISD::SETCC:
2756 return LowerSETCC(Op, DAG, *this);
2757
Scott Michelb30e8f62008-12-02 19:53:53 +00002758 case ISD::TRUNCATE:
2759 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002760
2761 case ISD::SIGN_EXTEND:
2762 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002763 }
2764
Dan Gohman475871a2008-07-27 21:46:04 +00002765 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002766}
2767
Duncan Sands1607f052008-12-01 11:39:25 +00002768void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2769 SmallVectorImpl<SDValue>&Results,
2770 SelectionDAG &DAG)
Scott Michel73ce1c52008-11-10 23:43:06 +00002771{
2772#if 0
2773 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002774 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002775
2776 switch (Opc) {
2777 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002778 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2779 errs() << "Op.getOpcode() = " << Opc << "\n";
2780 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002781 N->dump();
2782 abort();
2783 /*NOTREACHED*/
2784 }
2785 }
2786#endif
2787
2788 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002789}
2790
Scott Michel266bc8f2007-12-04 22:23:35 +00002791//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002792// Target Optimization Hooks
2793//===----------------------------------------------------------------------===//
2794
Dan Gohman475871a2008-07-27 21:46:04 +00002795SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002796SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2797{
2798#if 0
2799 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002800#endif
2801 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002802 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002803 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002804 EVT NodeVT = N->getValueType(0); // The node's value type
2805 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002806 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002807 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002808
2809 switch (N->getOpcode()) {
2810 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002811 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002812 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002813
Scott Michelf0569be2008-12-27 04:51:36 +00002814 if (Op0.getOpcode() == SPUISD::IndirectAddr
2815 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2816 // Normalize the operands to reduce repeated code
2817 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002818
Scott Michelf0569be2008-12-27 04:51:36 +00002819 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2820 IndirectArg = Op1;
2821 AddArg = Op0;
2822 }
2823
2824 if (isa<ConstantSDNode>(AddArg)) {
2825 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2826 SDValue IndOp1 = IndirectArg.getOperand(1);
2827
2828 if (CN0->isNullValue()) {
2829 // (add (SPUindirect <arg>, <arg>), 0) ->
2830 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002831
Scott Michel23f2ff72008-12-04 17:16:59 +00002832#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002833 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002834 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002835 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2836 << "With: (SPUindirect <arg>, <arg>)\n";
2837 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002838#endif
2839
Scott Michelf0569be2008-12-27 04:51:36 +00002840 return IndirectArg;
2841 } else if (isa<ConstantSDNode>(IndOp1)) {
2842 // (add (SPUindirect <arg>, <const>), <const>) ->
2843 // (SPUindirect <arg>, <const + const>)
2844 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2845 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2846 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002847
Scott Michelf0569be2008-12-27 04:51:36 +00002848#if !defined(NDEBUG)
2849 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002850 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002851 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2852 << "), " << CN0->getSExtValue() << ")\n"
2853 << "With: (SPUindirect <arg>, "
2854 << combinedConst << ")\n";
2855 }
2856#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002857
Dale Johannesende064702009-02-06 21:50:26 +00002858 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002859 IndirectArg, combinedValue);
2860 }
Scott Michel053c1da2008-01-29 02:16:57 +00002861 }
2862 }
Scott Michela59d4692008-02-23 18:41:37 +00002863 break;
2864 }
2865 case ISD::SIGN_EXTEND:
2866 case ISD::ZERO_EXTEND:
2867 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002868 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002869 // (any_extend (SPUextract_elt0 <arg>)) ->
2870 // (SPUextract_elt0 <arg>)
2871 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002872#if !defined(NDEBUG)
2873 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002874 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002875 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002876 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002877 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002878 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002879 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002880#endif
Scott Michela59d4692008-02-23 18:41:37 +00002881
2882 return Op0;
2883 }
2884 break;
2885 }
2886 case SPUISD::IndirectAddr: {
2887 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002888 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2889 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002890 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2891 // (SPUaform <addr>, 0)
2892
Chris Lattner4437ae22009-08-23 07:05:07 +00002893 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002894 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002895 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002896 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002897 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002898
2899 return Op0;
2900 }
Scott Michelf0569be2008-12-27 04:51:36 +00002901 } else if (Op0.getOpcode() == ISD::ADD) {
2902 SDValue Op1 = N->getOperand(1);
2903 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2904 // (SPUindirect (add <arg>, <arg>), 0) ->
2905 // (SPUindirect <arg>, <arg>)
2906 if (CN1->isNullValue()) {
2907
2908#if !defined(NDEBUG)
2909 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002910 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002911 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2912 << "With: (SPUindirect <arg>, <arg>)\n";
2913 }
2914#endif
2915
Dale Johannesende064702009-02-06 21:50:26 +00002916 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002917 Op0.getOperand(0), Op0.getOperand(1));
2918 }
2919 }
Scott Michela59d4692008-02-23 18:41:37 +00002920 }
2921 break;
2922 }
2923 case SPUISD::SHLQUAD_L_BITS:
2924 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002925 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002926 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002927
Scott Michelf0569be2008-12-27 04:51:36 +00002928 // Kill degenerate vector shifts:
2929 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2930 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002931 Result = Op0;
2932 }
2933 }
2934 break;
2935 }
Scott Michelf0569be2008-12-27 04:51:36 +00002936 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002937 switch (Op0.getOpcode()) {
2938 default:
2939 break;
2940 case ISD::ANY_EXTEND:
2941 case ISD::ZERO_EXTEND:
2942 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002943 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002944 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002945 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002946 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002947 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002948 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002949 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002950 Result = Op000;
2951 }
2952 }
2953 break;
2954 }
Scott Michel104de432008-11-24 17:11:17 +00002955 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002956 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002957 // <arg>
2958 Result = Op0.getOperand(0);
2959 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002960 }
Scott Michela59d4692008-02-23 18:41:37 +00002961 }
2962 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002963 }
2964 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002965
Scott Michel58c58182008-01-17 20:38:41 +00002966 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002967#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002968 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002969 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002970 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002971 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002972 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002973 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002974 }
2975#endif
2976
2977 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002978}
2979
2980//===----------------------------------------------------------------------===//
2981// Inline Assembly Support
2982//===----------------------------------------------------------------------===//
2983
2984/// getConstraintType - Given a constraint letter, return the type of
2985/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002986SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002987SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2988 if (ConstraintLetter.size() == 1) {
2989 switch (ConstraintLetter[0]) {
2990 default: break;
2991 case 'b':
2992 case 'r':
2993 case 'f':
2994 case 'v':
2995 case 'y':
2996 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002997 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002998 }
2999 return TargetLowering::getConstraintType(ConstraintLetter);
3000}
3001
Scott Michel5af8f0e2008-07-16 17:17:29 +00003002std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003003SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003004 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003005{
3006 if (Constraint.size() == 1) {
3007 // GCC RS6000 Constraint Letters
3008 switch (Constraint[0]) {
3009 case 'b': // R1-R31
3010 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003012 return std::make_pair(0U, SPU::R64CRegisterClass);
3013 return std::make_pair(0U, SPU::R32CRegisterClass);
3014 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003015 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003016 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003017 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003018 return std::make_pair(0U, SPU::R64FPRegisterClass);
3019 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003020 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003021 return std::make_pair(0U, SPU::GPRCRegisterClass);
3022 }
3023 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003024
Scott Michel266bc8f2007-12-04 22:23:35 +00003025 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3026}
3027
Scott Michela59d4692008-02-23 18:41:37 +00003028//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003029void
Dan Gohman475871a2008-07-27 21:46:04 +00003030SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003031 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003032 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003033 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003034 const SelectionDAG &DAG,
3035 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003036#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003037 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003038
3039 switch (Op.getOpcode()) {
3040 default:
3041 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3042 break;
Scott Michela59d4692008-02-23 18:41:37 +00003043 case CALL:
3044 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003045 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003046 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003047 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003048 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003049 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003050 case SPUISD::SHLQUAD_L_BITS:
3051 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003052 case SPUISD::VEC_ROTL:
3053 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003054 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003055 case SPUISD::SELECT_MASK:
3056 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003057 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003058#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003059}
Scott Michel02d711b2008-12-30 23:28:25 +00003060
Scott Michelf0569be2008-12-27 04:51:36 +00003061unsigned
3062SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3063 unsigned Depth) const {
3064 switch (Op.getOpcode()) {
3065 default:
3066 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003067
Scott Michelf0569be2008-12-27 04:51:36 +00003068 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003069 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003070
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3072 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003073 }
3074 return VT.getSizeInBits();
3075 }
3076 }
3077}
Scott Michel1df30c42008-12-29 03:23:36 +00003078
Scott Michel203b2d62008-04-30 00:30:08 +00003079// LowerAsmOperandForConstraint
3080void
Dan Gohman475871a2008-07-27 21:46:04 +00003081SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003082 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00003083 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00003084 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003085 SelectionDAG &DAG) const {
3086 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00003087 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3088 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003089}
3090
Scott Michel266bc8f2007-12-04 22:23:35 +00003091/// isLegalAddressImmediate - Return true if the integer value can be used
3092/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003093bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3094 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003095 // SPU's addresses are 256K:
3096 return (V > -(1 << 18) && V < (1 << 18) - 1);
3097}
3098
3099bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003100 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003101}
Dan Gohman6520e202008-10-18 02:06:02 +00003102
3103bool
3104SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3105 // The SPU target isn't yet aware of offsets.
3106 return false;
3107}