blob: ac87e76ed6024c9922bcf6d2a878d1c064e404cd [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Craig Topperc9099502012-04-20 06:31:50 +0000377 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
379 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
380 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000383 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
385 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
386 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
389 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
393 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
394 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000395 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Hal Finkel8cc34742012-08-04 14:10:46 +0000397 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000398 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000399 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
400 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000401
Eli Friedman4db5aca2011-08-29 18:23:02 +0000402 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
403 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
404
Duncan Sands03228082008-11-23 15:47:28 +0000405 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000406 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000407
Evan Cheng769951f2012-07-02 22:39:56 +0000408 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000409 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000410 setExceptionPointerRegister(PPC::X3);
411 setExceptionSelectorRegister(PPC::X4);
412 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::R3);
415 setExceptionSelectorRegister(PPC::R4);
416 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000417
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000418 // We have target-specific dag combine patterns for the following nodes:
419 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000420 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000421 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000422 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000424 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000425 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000426 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000427 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
428 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000429 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
430 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000431 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
432 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
433 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
434 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
435 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000436 }
437
Hal Finkelc6129162011-10-17 18:53:03 +0000438 setMinFunctionAlignment(2);
439 if (PPCSubTarget.isDarwin())
440 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000441
Evan Cheng769951f2012-07-02 22:39:56 +0000442 if (isPPC64 && Subtarget->isJITCodeModel())
443 // Temporary workaround for the inability of PPC64 JIT to handle jump
444 // tables.
445 setSupportJumpTables(false);
446
Eli Friedman26689ac2011-08-03 21:06:02 +0000447 setInsertFencesForAtomic(true);
448
Hal Finkel768c65f2011-11-22 16:21:04 +0000449 setSchedulingPreference(Sched::Hybrid);
450
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000451 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000452
453 // The Freescale cores does better with aggressive inlining of memcpy and
454 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
455 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
456 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
457 maxStoresPerMemset = 32;
458 maxStoresPerMemsetOptSize = 16;
459 maxStoresPerMemcpy = 32;
460 maxStoresPerMemcpyOptSize = 8;
461 maxStoresPerMemmove = 32;
462 maxStoresPerMemmoveOptSize = 8;
463
464 setPrefFunctionAlignment(4);
465 benefitFromCodePlacementOpt = true;
466 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000467}
468
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000469/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
470/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000471unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000472 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000473 // Darwin passes everything on 4 byte boundary.
474 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
475 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000476
477 // 16byte and wider vectors are passed on 16byte boundary.
478 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
479 if (VTy->getBitWidth() >= 128)
480 return 16;
481
482 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
483 if (PPCSubTarget.isPPC64())
484 return 8;
485
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000486 return 4;
487}
488
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000489const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
490 switch (Opcode) {
491 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000492 case PPCISD::FSEL: return "PPCISD::FSEL";
493 case PPCISD::FCFID: return "PPCISD::FCFID";
494 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
495 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
496 case PPCISD::STFIWX: return "PPCISD::STFIWX";
497 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
498 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
499 case PPCISD::VPERM: return "PPCISD::VPERM";
500 case PPCISD::Hi: return "PPCISD::Hi";
501 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000502 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000503 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
504 case PPCISD::LOAD: return "PPCISD::LOAD";
505 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000506 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
507 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
508 case PPCISD::SRL: return "PPCISD::SRL";
509 case PPCISD::SRA: return "PPCISD::SRA";
510 case PPCISD::SHL: return "PPCISD::SHL";
511 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
512 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000513 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000514 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000515 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000516 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000517 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000518 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
519 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000520 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
521 case PPCISD::MFCR: return "PPCISD::MFCR";
522 case PPCISD::VCMP: return "PPCISD::VCMP";
523 case PPCISD::VCMPo: return "PPCISD::VCMPo";
524 case PPCISD::LBRX: return "PPCISD::LBRX";
525 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000526 case PPCISD::LARX: return "PPCISD::LARX";
527 case PPCISD::STCX: return "PPCISD::STCX";
528 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
529 case PPCISD::MFFS: return "PPCISD::MFFS";
530 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
531 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
532 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
533 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000534 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000535 case PPCISD::CR6SET: return "PPCISD::CR6SET";
536 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000537 }
538}
539
Duncan Sands28b77e92011-09-06 19:07:46 +0000540EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000542}
543
Chris Lattner1a635d62006-04-14 06:01:58 +0000544//===----------------------------------------------------------------------===//
545// Node matching predicates, for use by the tblgen matching code.
546//===----------------------------------------------------------------------===//
547
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000548/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000549static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000550 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000551 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000552 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000553 // Maybe this has already been legalized into the constant pool?
554 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000555 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000556 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000557 }
558 return false;
559}
560
Chris Lattnerddb739e2006-04-06 17:23:16 +0000561/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
562/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000563static bool isConstantOrUndef(int Op, int Val) {
564 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000565}
566
567/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
568/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000569bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000570 if (!isUnary) {
571 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000572 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000573 return false;
574 } else {
575 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
577 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000578 return false;
579 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000581}
582
583/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
584/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000585bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000586 if (!isUnary) {
587 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
589 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 return false;
591 } else {
592 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
594 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
595 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
596 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 return false;
598 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000599 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000600}
601
Chris Lattnercaad1632006-04-06 22:02:42 +0000602/// isVMerge - Common function, used to match vmrg* shuffles.
603///
Nate Begeman9008ca62009-04-27 18:41:29 +0000604static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000605 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000607 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000608 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
609 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000610
Chris Lattner116cc482006-04-06 21:11:54 +0000611 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
612 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000614 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000616 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000617 return false;
618 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000620}
621
622/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
623/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000624bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000626 if (!isUnary)
627 return isVMerge(N, UnitSize, 8, 24);
628 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000629}
630
631/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
632/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000633bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000635 if (!isUnary)
636 return isVMerge(N, UnitSize, 0, 16);
637 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000638}
639
640
Chris Lattnerd0608e12006-04-06 18:26:28 +0000641/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
642/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000643int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000645 "PPC only supports shuffles by bytes!");
646
647 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000648
Chris Lattnerd0608e12006-04-06 18:26:28 +0000649 // Find the first non-undef value in the shuffle mask.
650 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000652 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000653
Chris Lattnerd0608e12006-04-06 18:26:28 +0000654 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000655
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000657 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000659 if (ShiftAmt < i) return -1;
660 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000661
Chris Lattnerf24380e2006-04-06 22:28:36 +0000662 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000663 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000664 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000666 return -1;
667 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000669 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000671 return -1;
672 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000673 return ShiftAmt;
674}
Chris Lattneref819f82006-03-20 06:33:01 +0000675
676/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
677/// specifies a splat of a single element that is suitable for input to
678/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000679bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000681 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Chris Lattner88a99ef2006-03-20 06:37:44 +0000683 // This is a splat operation if each element of the permute is the same, and
684 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686
Nate Begeman9008ca62009-04-27 18:41:29 +0000687 // FIXME: Handle UNDEF elements too!
688 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000689 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000690
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 // Check that the indices are consecutive, in the case of a multi-byte element
692 // splatted with a v16i8 mask.
693 for (unsigned i = 1; i != EltSize; ++i)
694 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000695 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Chris Lattner7ff7e672006-04-04 17:25:31 +0000697 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000698 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000699 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000701 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000702 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000703 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000704}
705
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000706/// isAllNegativeZeroVector - Returns true if all elements of build_vector
707/// are -0.0.
708bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000709 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
710
711 APInt APVal, APUndef;
712 unsigned BitSize;
713 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000714
Dale Johannesen1e608812009-11-13 01:45:18 +0000715 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000717 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000718
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000719 return false;
720}
721
Chris Lattneref819f82006-03-20 06:33:01 +0000722/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
723/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000724unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000725 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
726 assert(isSplatShuffleMask(SVOp, EltSize));
727 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000728}
729
Chris Lattnere87192a2006-04-12 17:37:20 +0000730/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000731/// by using a vspltis[bhw] instruction of the specified element size, return
732/// the constant being splatted. The ByteSize field indicates the number of
733/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000734SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
735 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000736
737 // If ByteSize of the splat is bigger than the element size of the
738 // build_vector, then we have a case where we are checking for a splat where
739 // multiple elements of the buildvector are folded together into a single
740 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
741 unsigned EltSize = 16/N->getNumOperands();
742 if (EltSize < ByteSize) {
743 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000744 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000745 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000746
Chris Lattner79d9a882006-04-08 07:14:26 +0000747 // See if all of the elements in the buildvector agree across.
748 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
749 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
750 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000751 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000752
Scott Michelfdc40a02009-02-17 22:15:04 +0000753
Gabor Greifba36cb52008-08-28 21:40:38 +0000754 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000755 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
756 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000757 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000758 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Chris Lattner79d9a882006-04-08 07:14:26 +0000760 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
761 // either constant or undef values that are identical for each chunk. See
762 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 // Check to see if all of the leading entries are either 0 or -1. If
765 // neither, then this won't fit into the immediate field.
766 bool LeadingZero = true;
767 bool LeadingOnes = true;
768 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000769 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000770
Chris Lattner79d9a882006-04-08 07:14:26 +0000771 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
772 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
773 }
774 // Finally, check the least significant entry.
775 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000776 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000778 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000779 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000781 }
782 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000783 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000785 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000786 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000788 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000789
Dan Gohman475871a2008-07-27 21:46:04 +0000790 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000791 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000792
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000793 // Check to see if this buildvec has a single non-undef value in its elements.
794 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
795 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000796 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000797 OpVal = N->getOperand(i);
798 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000799 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000800 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000801
Gabor Greifba36cb52008-08-28 21:40:38 +0000802 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Eli Friedman1a8229b2009-05-24 02:03:36 +0000804 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000805 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000806 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000807 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000808 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000810 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000811 }
812
813 // If the splat value is larger than the element value, then we can never do
814 // this splat. The only case that we could fit the replicated bits into our
815 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000816 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000818 // If the element value is larger than the splat value, cut it in half and
819 // check to see if the two halves are equal. Continue doing this until we
820 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
821 while (ValSizeInBytes > ByteSize) {
822 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000824 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000825 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
826 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000827 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000828 }
829
830 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000831 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000832
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000833 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000834 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000835
Chris Lattner140a58f2006-04-08 06:46:53 +0000836 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000837 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000839 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000840}
841
Chris Lattner1a635d62006-04-14 06:01:58 +0000842//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000843// Addressing Mode Selection
844//===----------------------------------------------------------------------===//
845
846/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
847/// or 64-bit immediate, and if the value can be accurately represented as a
848/// sign extension from a 16-bit value. If so, this returns true and the
849/// immediate.
850static bool isIntS16Immediate(SDNode *N, short &Imm) {
851 if (N->getOpcode() != ISD::Constant)
852 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000854 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000856 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000858 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000859}
Dan Gohman475871a2008-07-27 21:46:04 +0000860static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000861 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000862}
863
864
865/// SelectAddressRegReg - Given the specified addressed, check to see if it
866/// can be represented as an indexed [r+r] operation. Returns false if it
867/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000868bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
869 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000870 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000871 short imm = 0;
872 if (N.getOpcode() == ISD::ADD) {
873 if (isIntS16Immediate(N.getOperand(1), imm))
874 return false; // r+i
875 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
876 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878 Base = N.getOperand(0);
879 Index = N.getOperand(1);
880 return true;
881 } else if (N.getOpcode() == ISD::OR) {
882 if (isIntS16Immediate(N.getOperand(1), imm))
883 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000884
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 // If this is an or of disjoint bitfields, we can codegen this as an add
886 // (for better address arithmetic) if the LHS and RHS of the OR are provably
887 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000888 APInt LHSKnownZero, LHSKnownOne;
889 APInt RHSKnownZero, RHSKnownOne;
890 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000891 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000892
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000893 if (LHSKnownZero.getBoolValue()) {
894 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000895 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896 // If all of the bits are known zero on the LHS or RHS, the add won't
897 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000898 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000899 Base = N.getOperand(0);
900 Index = N.getOperand(1);
901 return true;
902 }
903 }
904 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000905
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 return false;
907}
908
909/// Returns true if the address N can be represented by a base register plus
910/// a signed 16-bit displacement [r+imm], and if it is not better
911/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000912bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000913 SDValue &Base,
914 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000915 // FIXME dl should come from parent load or store, not from address
916 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 // If this can be more profitably realized as r+r, fail.
918 if (SelectAddressRegReg(N, Disp, Base, DAG))
919 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000920
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921 if (N.getOpcode() == ISD::ADD) {
922 short imm = 0;
923 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
926 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
927 } else {
928 Base = N.getOperand(0);
929 }
930 return true; // [r+i]
931 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
932 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000933 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 && "Cannot handle constant offsets yet!");
935 Disp = N.getOperand(1).getOperand(0); // The global address.
936 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000937 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 Disp.getOpcode() == ISD::TargetConstantPool ||
939 Disp.getOpcode() == ISD::TargetJumpTable);
940 Base = N.getOperand(0);
941 return true; // [&g+r]
942 }
943 } else if (N.getOpcode() == ISD::OR) {
944 short imm = 0;
945 if (isIntS16Immediate(N.getOperand(1), imm)) {
946 // If this is an or of disjoint bitfields, we can codegen this as an add
947 // (for better address arithmetic) if the LHS and RHS of the OR are
948 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000949 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000950 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000951
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000952 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000953 // If all of the bits are known zero on the LHS or RHS, the add won't
954 // carry.
955 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000957 return true;
958 }
959 }
960 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
961 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 // If this address fits entirely in a 16-bit sext immediate field, codegen
964 // this as "d, 0"
965 short Imm;
966 if (isIntS16Immediate(CN, Imm)) {
967 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000968 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
969 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 return true;
971 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000972
973 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000975 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
976 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000977
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
982 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000983 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 return true;
985 }
986 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000987
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 Disp = DAG.getTargetConstant(0, getPointerTy());
989 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
990 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
991 else
992 Base = N;
993 return true; // [r+0]
994}
995
996/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
997/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000998bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
999 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001000 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // Check to see if we can easily represent this as an [r+r] address. This
1002 // will fail if it thinks that the address is more profitably represented as
1003 // reg+imm, e.g. where imm = 0.
1004 if (SelectAddressRegReg(N, Base, Index, DAG))
1005 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001006
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 // If the operand is an addition, always emit this as [r+r], since this is
1008 // better (for code size, and execution, as the memop does the add for free)
1009 // than emitting an explicit add.
1010 if (N.getOpcode() == ISD::ADD) {
1011 Base = N.getOperand(0);
1012 Index = N.getOperand(1);
1013 return true;
1014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001017 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1018 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 Index = N;
1020 return true;
1021}
1022
1023/// SelectAddressRegImmShift - Returns true if the address N can be
1024/// represented by a base register plus a signed 14-bit displacement
1025/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001026bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1027 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001028 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001029 // FIXME dl should come from the parent load or store, not the address
1030 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 // If this can be more profitably realized as r+r, fail.
1032 if (SelectAddressRegReg(N, Disp, Base, DAG))
1033 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 if (N.getOpcode() == ISD::ADD) {
1036 short imm = 0;
1037 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001038 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1040 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1041 } else {
1042 Base = N.getOperand(0);
1043 }
1044 return true; // [r+i]
1045 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1046 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001047 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001048 && "Cannot handle constant offsets yet!");
1049 Disp = N.getOperand(1).getOperand(0); // The global address.
1050 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1051 Disp.getOpcode() == ISD::TargetConstantPool ||
1052 Disp.getOpcode() == ISD::TargetJumpTable);
1053 Base = N.getOperand(0);
1054 return true; // [&g+r]
1055 }
1056 } else if (N.getOpcode() == ISD::OR) {
1057 short imm = 0;
1058 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1059 // If this is an or of disjoint bitfields, we can codegen this as an add
1060 // (for better address arithmetic) if the LHS and RHS of the OR are
1061 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001062 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001063 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001064 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 // If all of the bits are known zero on the LHS or RHS, the add won't
1066 // carry.
1067 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 return true;
1070 }
1071 }
1072 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001073 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001074 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001075 // If this address fits entirely in a 14-bit sext immediate field, codegen
1076 // this as "d, 0"
1077 short Imm;
1078 if (isIntS16Immediate(CN, Imm)) {
1079 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001080 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1081 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001082 return true;
1083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001084
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001085 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001087 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1088 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001089
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001090 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1092 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1093 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001094 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001095 return true;
1096 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 }
1098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001099
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001100 Disp = DAG.getTargetConstant(0, getPointerTy());
1101 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1102 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1103 else
1104 Base = N;
1105 return true; // [r+0]
1106}
1107
1108
1109/// getPreIndexedAddressParts - returns true by value, base pointer and
1110/// offset pointer and addressing mode by reference if the node's address
1111/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001112bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1113 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001114 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001115 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001116 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Dan Gohman475871a2008-07-27 21:46:04 +00001118 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001119 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001120 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1121 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001122 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001124 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001125 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001126 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001127 } else
1128 return false;
1129
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001130 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001131 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001132 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001133
Hal Finkelac81cc32012-06-19 02:34:32 +00001134 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001135 AM = ISD::PRE_INC;
1136 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001138
Chris Lattner0851b4f2006-11-15 19:55:13 +00001139 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001141 // reg + imm
1142 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1143 return false;
1144 } else {
1145 // reg + imm * 4.
1146 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1147 return false;
1148 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001149
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001150 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001151 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1152 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001154 LD->getExtensionType() == ISD::SEXTLOAD &&
1155 isa<ConstantSDNode>(Offset))
1156 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001157 }
1158
Chris Lattner4eab7142006-11-10 02:08:47 +00001159 AM = ISD::PRE_INC;
1160 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001161}
1162
1163//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001164// LowerOperation implementation
1165//===----------------------------------------------------------------------===//
1166
Chris Lattner1e61e692010-11-15 02:46:57 +00001167/// GetLabelAccessInfo - Return true if we should reference labels using a
1168/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1169static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001170 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1171 HiOpFlags = PPCII::MO_HA16;
1172 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173
Chris Lattner1e61e692010-11-15 02:46:57 +00001174 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1175 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001176 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001177 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001178 if (isPIC) {
1179 HiOpFlags |= PPCII::MO_PIC_FLAG;
1180 LoOpFlags |= PPCII::MO_PIC_FLAG;
1181 }
1182
1183 // If this is a reference to a global value that requires a non-lazy-ptr, make
1184 // sure that instruction lowering adds it.
1185 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1186 HiOpFlags |= PPCII::MO_NLP_FLAG;
1187 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001188
Chris Lattner6d2ff122010-11-15 03:13:19 +00001189 if (GV->hasHiddenVisibility()) {
1190 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1191 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1192 }
1193 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194
Chris Lattner1e61e692010-11-15 02:46:57 +00001195 return isPIC;
1196}
1197
1198static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1199 SelectionDAG &DAG) {
1200 EVT PtrVT = HiPart.getValueType();
1201 SDValue Zero = DAG.getConstant(0, PtrVT);
1202 DebugLoc DL = HiPart.getDebugLoc();
1203
1204 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1205 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001206
Chris Lattner1e61e692010-11-15 02:46:57 +00001207 // With PIC, the first instruction is actually "GR+hi(&G)".
1208 if (isPIC)
1209 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1210 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001211
Chris Lattner1e61e692010-11-15 02:46:57 +00001212 // Generate non-pic code that has direct accesses to the constant pool.
1213 // The address of the global is just (hi(&g)+lo(&g)).
1214 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1215}
1216
Scott Michelfdc40a02009-02-17 22:15:04 +00001217SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001218 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001219 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001220 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001221 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001222
Roman Divacky9fb8b492012-08-24 16:26:02 +00001223 // 64-bit SVR4 ABI code is always position-independent.
1224 // The actual address of the GlobalValue is stored in the TOC.
1225 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1226 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1227 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1228 DAG.getRegister(PPC::X2, MVT::i64));
1229 }
1230
Chris Lattner1e61e692010-11-15 02:46:57 +00001231 unsigned MOHiFlag, MOLoFlag;
1232 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1233 SDValue CPIHi =
1234 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1235 SDValue CPILo =
1236 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1237 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001238}
1239
Dan Gohmand858e902010-04-17 15:26:15 +00001240SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001241 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001242 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001243
Roman Divacky9fb8b492012-08-24 16:26:02 +00001244 // 64-bit SVR4 ABI code is always position-independent.
1245 // The actual address of the GlobalValue is stored in the TOC.
1246 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1247 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1248 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1249 DAG.getRegister(PPC::X2, MVT::i64));
1250 }
1251
Chris Lattner1e61e692010-11-15 02:46:57 +00001252 unsigned MOHiFlag, MOLoFlag;
1253 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1254 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1255 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1256 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001257}
1258
Dan Gohmand858e902010-04-17 15:26:15 +00001259SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1260 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001261 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001262
Dan Gohman46510a72010-04-15 01:51:59 +00001263 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001264
Chris Lattner1e61e692010-11-15 02:46:57 +00001265 unsigned MOHiFlag, MOLoFlag;
1266 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1267 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1268 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1269 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1270}
1271
Roman Divackyfd42ed62012-06-04 17:36:38 +00001272SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1273 SelectionDAG &DAG) const {
1274
1275 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1276 DebugLoc dl = GA->getDebugLoc();
1277 const GlobalValue *GV = GA->getGlobal();
1278 EVT PtrVT = getPointerTy();
1279 bool is64bit = PPCSubTarget.isPPC64();
1280
1281 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1282
1283 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1284 PPCII::MO_TPREL16_HA);
1285 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1286 PPCII::MO_TPREL16_LO);
1287
1288 if (model != TLSModel::LocalExec)
1289 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001290 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1291 is64bit ? MVT::i64 : MVT::i32);
1292 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001293 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1294}
1295
Chris Lattner1e61e692010-11-15 02:46:57 +00001296SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1297 SelectionDAG &DAG) const {
1298 EVT PtrVT = Op.getValueType();
1299 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1300 DebugLoc DL = GSDN->getDebugLoc();
1301 const GlobalValue *GV = GSDN->getGlobal();
1302
Chris Lattner1e61e692010-11-15 02:46:57 +00001303 // 64-bit SVR4 ABI code is always position-independent.
1304 // The actual address of the GlobalValue is stored in the TOC.
1305 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1306 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1307 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1308 DAG.getRegister(PPC::X2, MVT::i64));
1309 }
1310
Chris Lattner6d2ff122010-11-15 03:13:19 +00001311 unsigned MOHiFlag, MOLoFlag;
1312 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001313
Chris Lattner6d2ff122010-11-15 03:13:19 +00001314 SDValue GAHi =
1315 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1316 SDValue GALo =
1317 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001318
Chris Lattner6d2ff122010-11-15 03:13:19 +00001319 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001320
Chris Lattner6d2ff122010-11-15 03:13:19 +00001321 // If the global reference is actually to a non-lazy-pointer, we have to do an
1322 // extra load to get the address of the global.
1323 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1324 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001325 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001326 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001327}
1328
Dan Gohmand858e902010-04-17 15:26:15 +00001329SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001330 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001331 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Chris Lattner1a635d62006-04-14 06:01:58 +00001333 // If we're comparing for equality to zero, expose the fact that this is
1334 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1335 // fold the new nodes.
1336 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1337 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001338 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 if (VT.bitsLT(MVT::i32)) {
1341 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001342 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001343 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001344 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001345 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1346 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 DAG.getConstant(Log2b, MVT::i32));
1348 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001349 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001350 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001351 // optimized. FIXME: revisit this when we can custom lower all setcc
1352 // optimizations.
1353 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001354 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001356
Chris Lattner1a635d62006-04-14 06:01:58 +00001357 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001358 // by xor'ing the rhs with the lhs, which is faster than setting a
1359 // condition register, reading it back out, and masking the correct bit. The
1360 // normal approach here uses sub to do this instead of xor. Using xor exposes
1361 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001362 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001363 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001364 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001365 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001366 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001367 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001368 }
Dan Gohman475871a2008-07-27 21:46:04 +00001369 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001370}
1371
Dan Gohman475871a2008-07-27 21:46:04 +00001372SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001373 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001374 SDNode *Node = Op.getNode();
1375 EVT VT = Node->getValueType(0);
1376 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1377 SDValue InChain = Node->getOperand(0);
1378 SDValue VAListPtr = Node->getOperand(1);
1379 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1380 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001381
Roman Divackybdb226e2011-06-28 15:30:42 +00001382 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1383
1384 // gpr_index
1385 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1386 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1387 false, false, 0);
1388 InChain = GprIndex.getValue(1);
1389
1390 if (VT == MVT::i64) {
1391 // Check if GprIndex is even
1392 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1393 DAG.getConstant(1, MVT::i32));
1394 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1395 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1396 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1397 DAG.getConstant(1, MVT::i32));
1398 // Align GprIndex to be even if it isn't
1399 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1400 GprIndex);
1401 }
1402
1403 // fpr index is 1 byte after gpr
1404 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1405 DAG.getConstant(1, MVT::i32));
1406
1407 // fpr
1408 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1409 FprPtr, MachinePointerInfo(SV), MVT::i8,
1410 false, false, 0);
1411 InChain = FprIndex.getValue(1);
1412
1413 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1414 DAG.getConstant(8, MVT::i32));
1415
1416 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1417 DAG.getConstant(4, MVT::i32));
1418
1419 // areas
1420 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001421 MachinePointerInfo(), false, false,
1422 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001423 InChain = OverflowArea.getValue(1);
1424
1425 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001426 MachinePointerInfo(), false, false,
1427 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001428 InChain = RegSaveArea.getValue(1);
1429
1430 // select overflow_area if index > 8
1431 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1432 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1433
Roman Divackybdb226e2011-06-28 15:30:42 +00001434 // adjustment constant gpr_index * 4/8
1435 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1436 VT.isInteger() ? GprIndex : FprIndex,
1437 DAG.getConstant(VT.isInteger() ? 4 : 8,
1438 MVT::i32));
1439
1440 // OurReg = RegSaveArea + RegConstant
1441 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1442 RegConstant);
1443
1444 // Floating types are 32 bytes into RegSaveArea
1445 if (VT.isFloatingPoint())
1446 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1447 DAG.getConstant(32, MVT::i32));
1448
1449 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1450 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1451 VT.isInteger() ? GprIndex : FprIndex,
1452 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1453 MVT::i32));
1454
1455 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1456 VT.isInteger() ? VAListPtr : FprPtr,
1457 MachinePointerInfo(SV),
1458 MVT::i8, false, false, 0);
1459
1460 // determine if we should load from reg_save_area or overflow_area
1461 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1462
1463 // increase overflow_area by 4/8 if gpr/fpr > 8
1464 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1465 DAG.getConstant(VT.isInteger() ? 4 : 8,
1466 MVT::i32));
1467
1468 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1469 OverflowAreaPlusN);
1470
1471 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1472 OverflowAreaPtr,
1473 MachinePointerInfo(),
1474 MVT::i32, false, false, 0);
1475
Pete Cooperd752e0f2011-11-08 18:42:53 +00001476 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1477 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001478}
1479
Duncan Sands4a544a72011-09-06 13:37:06 +00001480SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1481 SelectionDAG &DAG) const {
1482 return Op.getOperand(0);
1483}
1484
1485SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1486 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001487 SDValue Chain = Op.getOperand(0);
1488 SDValue Trmp = Op.getOperand(1); // trampoline
1489 SDValue FPtr = Op.getOperand(2); // nested function
1490 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001491 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001492
Owen Andersone50ed302009-08-10 22:56:29 +00001493 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001495 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001496 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1497 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001498
Scott Michelfdc40a02009-02-17 22:15:04 +00001499 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001500 TargetLowering::ArgListEntry Entry;
1501
1502 Entry.Ty = IntPtrTy;
1503 Entry.Node = Trmp; Args.push_back(Entry);
1504
1505 // TrampSize == (isPPC64 ? 48 : 40);
1506 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001508 Args.push_back(Entry);
1509
1510 Entry.Node = FPtr; Args.push_back(Entry);
1511 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001512
Bill Wendling77959322008-09-17 00:30:57 +00001513 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001514 TargetLowering::CallLoweringInfo CLI(Chain,
1515 Type::getVoidTy(*DAG.getContext()),
1516 false, false, false, false, 0,
1517 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001518 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001519 /*doesNotRet=*/false,
1520 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001521 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001522 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001523 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001524
Duncan Sands4a544a72011-09-06 13:37:06 +00001525 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001526}
1527
Dan Gohman475871a2008-07-27 21:46:04 +00001528SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001529 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001530 MachineFunction &MF = DAG.getMachineFunction();
1531 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1532
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001533 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001534
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001535 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001536 // vastart just stores the address of the VarArgsFrameIndex slot into the
1537 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001539 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001540 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001541 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1542 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001543 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001544 }
1545
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001546 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001547 // We suppose the given va_list is already allocated.
1548 //
1549 // typedef struct {
1550 // char gpr; /* index into the array of 8 GPRs
1551 // * stored in the register save area
1552 // * gpr=0 corresponds to r3,
1553 // * gpr=1 to r4, etc.
1554 // */
1555 // char fpr; /* index into the array of 8 FPRs
1556 // * stored in the register save area
1557 // * fpr=0 corresponds to f1,
1558 // * fpr=1 to f2, etc.
1559 // */
1560 // char *overflow_arg_area;
1561 // /* location on stack that holds
1562 // * the next overflow argument
1563 // */
1564 // char *reg_save_area;
1565 // /* where r3:r10 and f1:f8 (if saved)
1566 // * are stored
1567 // */
1568 // } va_list[1];
1569
1570
Dan Gohman1e93df62010-04-17 14:41:14 +00001571 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1572 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Nicolas Geoffray01119992007-04-03 13:59:52 +00001574
Owen Andersone50ed302009-08-10 22:56:29 +00001575 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
Dan Gohman1e93df62010-04-17 14:41:14 +00001577 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1578 PtrVT);
1579 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1580 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001581
Duncan Sands83ec4b62008-06-06 12:08:01 +00001582 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001583 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001584
Duncan Sands83ec4b62008-06-06 12:08:01 +00001585 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001586 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001587
1588 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001589 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001590
Dan Gohman69de1932008-02-06 22:27:42 +00001591 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001592
Nicolas Geoffray01119992007-04-03 13:59:52 +00001593 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001594 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001595 Op.getOperand(1),
1596 MachinePointerInfo(SV),
1597 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001598 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001599 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001600 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Nicolas Geoffray01119992007-04-03 13:59:52 +00001602 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001603 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001604 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1605 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001606 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001607 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001608 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001609
Nicolas Geoffray01119992007-04-03 13:59:52 +00001610 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001611 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001612 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1613 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001614 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001615 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001616 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001617
1618 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001619 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1620 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001621 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001622
Chris Lattner1a635d62006-04-14 06:01:58 +00001623}
1624
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001625#include "PPCGenCallingConv.inc"
1626
Duncan Sands1e96bab2010-11-04 10:49:57 +00001627static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628 CCValAssign::LocInfo &LocInfo,
1629 ISD::ArgFlagsTy &ArgFlags,
1630 CCState &State) {
1631 return true;
1632}
1633
Duncan Sands1e96bab2010-11-04 10:49:57 +00001634static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001635 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001636 CCValAssign::LocInfo &LocInfo,
1637 ISD::ArgFlagsTy &ArgFlags,
1638 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001639 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001640 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1641 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1642 };
1643 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001644
Tilmann Schellerffd02002009-07-03 06:45:56 +00001645 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1646
1647 // Skip one register if the first unallocated register has an even register
1648 // number and there are still argument registers available which have not been
1649 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1650 // need to skip a register if RegNum is odd.
1651 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1652 State.AllocateReg(ArgRegs[RegNum]);
1653 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654
Tilmann Schellerffd02002009-07-03 06:45:56 +00001655 // Always return false here, as this function only makes sure that the first
1656 // unallocated register has an odd register number and does not actually
1657 // allocate a register for the current argument.
1658 return false;
1659}
1660
Duncan Sands1e96bab2010-11-04 10:49:57 +00001661static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001662 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001663 CCValAssign::LocInfo &LocInfo,
1664 ISD::ArgFlagsTy &ArgFlags,
1665 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001666 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001667 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1668 PPC::F8
1669 };
1670
1671 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001672
Tilmann Schellerffd02002009-07-03 06:45:56 +00001673 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1674
1675 // If there is only one Floating-point register left we need to put both f64
1676 // values of a split ppc_fp128 value on the stack.
1677 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1678 State.AllocateReg(ArgRegs[RegNum]);
1679 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001680
Tilmann Schellerffd02002009-07-03 06:45:56 +00001681 // Always return false here, as this function only makes sure that the two f64
1682 // values a ppc_fp128 value is split into are both passed in registers or both
1683 // passed on the stack and does not actually allocate a register for the
1684 // current argument.
1685 return false;
1686}
1687
Chris Lattner9f0bc652007-02-25 05:34:32 +00001688/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001689/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001690static const uint16_t *GetFPR() {
1691 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001692 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001693 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001694 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001695
Chris Lattner9f0bc652007-02-25 05:34:32 +00001696 return FPR;
1697}
1698
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001699/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1700/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001701static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001702 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001703 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001704 if (Flags.isByVal())
1705 ArgSize = Flags.getByValSize();
1706 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1707
1708 return ArgSize;
1709}
1710
Dan Gohman475871a2008-07-27 21:46:04 +00001711SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001713 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 const SmallVectorImpl<ISD::InputArg>
1715 &Ins,
1716 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001717 SmallVectorImpl<SDValue> &InVals)
1718 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001719 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1721 dl, DAG, InVals);
1722 } else {
1723 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1724 dl, DAG, InVals);
1725 }
1726}
1727
1728SDValue
1729PPCTargetLowering::LowerFormalArguments_SVR4(
1730 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001731 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 const SmallVectorImpl<ISD::InputArg>
1733 &Ins,
1734 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001735 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001737 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001738 // +-----------------------------------+
1739 // +--> | Back chain |
1740 // | +-----------------------------------+
1741 // | | Floating-point register save area |
1742 // | +-----------------------------------+
1743 // | | General register save area |
1744 // | +-----------------------------------+
1745 // | | CR save word |
1746 // | +-----------------------------------+
1747 // | | VRSAVE save word |
1748 // | +-----------------------------------+
1749 // | | Alignment padding |
1750 // | +-----------------------------------+
1751 // | | Vector register save area |
1752 // | +-----------------------------------+
1753 // | | Local variable space |
1754 // | +-----------------------------------+
1755 // | | Parameter list area |
1756 // | +-----------------------------------+
1757 // | | LR save word |
1758 // | +-----------------------------------+
1759 // SP--> +--- | Back chain |
1760 // +-----------------------------------+
1761 //
1762 // Specifications:
1763 // System V Application Binary Interface PowerPC Processor Supplement
1764 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765
Tilmann Schellerffd02002009-07-03 06:45:56 +00001766 MachineFunction &MF = DAG.getMachineFunction();
1767 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001768 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001769
Owen Andersone50ed302009-08-10 22:56:29 +00001770 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001771 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001772 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1773 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774 unsigned PtrByteSize = 4;
1775
1776 // Assign locations to all of the incoming arguments.
1777 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001778 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001779 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780
1781 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001782 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001785
Tilmann Schellerffd02002009-07-03 06:45:56 +00001786 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1787 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001788
Tilmann Schellerffd02002009-07-03 06:45:56 +00001789 // Arguments stored in registers.
1790 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001791 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001792 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001793
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001795 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001797 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001798 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001801 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001804 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 case MVT::v16i8:
1807 case MVT::v8i16:
1808 case MVT::v4i32:
1809 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001810 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001811 break;
1812 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001813
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001815 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819 } else {
1820 // Argument stored in memory.
1821 assert(VA.isMemLoc());
1822
1823 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1824 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001825 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826
1827 // Create load nodes to retrieve arguments from the stack.
1828 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001829 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1830 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001831 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832 }
1833 }
1834
1835 // Assign locations to all of the incoming aggregate by value arguments.
1836 // Aggregates passed by value are stored in the local variable space of the
1837 // caller's stack frame, right above the parameter list area.
1838 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001839 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001840 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001841
1842 // Reserve stack space for the allocations in CCInfo.
1843 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1844
Dan Gohman98ca4f22009-08-05 01:29:28 +00001845 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001846
1847 // Area that is at least reserved in the caller of this function.
1848 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001849
Tilmann Schellerffd02002009-07-03 06:45:56 +00001850 // Set the size that is at least reserved in caller of this function. Tail
1851 // call optimized function's reserved stack space needs to be aligned so that
1852 // taking the difference between two stack areas will result in an aligned
1853 // stack.
1854 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1855
1856 MinReservedArea =
1857 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001858 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001859
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001860 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 getStackAlignment();
1862 unsigned AlignMask = TargetAlign-1;
1863 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001864
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865 FI->setMinReservedArea(MinReservedArea);
1866
1867 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001868
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869 // If the function takes variable number of arguments, make a frame index for
1870 // the start of the first vararg value... for expansion of llvm.va_start.
1871 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001872 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001873 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1874 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1875 };
1876 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1877
Craig Topperc5eaae42012-03-11 07:57:25 +00001878 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001879 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1880 PPC::F8
1881 };
1882 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1883
Dan Gohman1e93df62010-04-17 14:41:14 +00001884 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1885 NumGPArgRegs));
1886 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1887 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001888
1889 // Make room for NumGPArgRegs and NumFPArgRegs.
1890 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001892
Dan Gohman1e93df62010-04-17 14:41:14 +00001893 FuncInfo->setVarArgsStackOffset(
1894 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001895 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896
Dan Gohman1e93df62010-04-17 14:41:14 +00001897 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1898 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001900 // The fixed integer arguments of a variadic function are stored to the
1901 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1902 // the result of va_next.
1903 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1904 // Get an existing live-in vreg, or add a new one.
1905 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1906 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001907 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001908
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001910 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1911 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912 MemOps.push_back(Store);
1913 // Increment the address by four for the next argument to store
1914 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1915 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1916 }
1917
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001918 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1919 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920 // The double arguments are stored to the VarArgsFrameIndex
1921 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001922 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1923 // Get an existing live-in vreg, or add a new one.
1924 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1925 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001926 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001927
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001929 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1930 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931 MemOps.push_back(Store);
1932 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001934 PtrVT);
1935 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1936 }
1937 }
1938
1939 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001940 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942
Dan Gohman98ca4f22009-08-05 01:29:28 +00001943 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001944}
1945
1946SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947PPCTargetLowering::LowerFormalArguments_Darwin(
1948 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001949 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 const SmallVectorImpl<ISD::InputArg>
1951 &Ins,
1952 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001953 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001954 // TODO: add description of PPC stack frame format, or at least some docs.
1955 //
1956 MachineFunction &MF = DAG.getMachineFunction();
1957 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001958 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001959
Owen Andersone50ed302009-08-10 22:56:29 +00001960 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001962 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001963 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1964 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001965 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001966
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001967 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001968 // Area that is at least reserved in caller of this function.
1969 unsigned MinReservedArea = ArgOffset;
1970
Craig Topperb78ca422012-03-11 07:16:55 +00001971 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001972 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1973 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1974 };
Craig Topperb78ca422012-03-11 07:16:55 +00001975 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001976 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1977 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1978 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001979
Craig Topperb78ca422012-03-11 07:16:55 +00001980 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Craig Topperb78ca422012-03-11 07:16:55 +00001982 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001983 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1984 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1985 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001986
Owen Anderson718cb662007-09-07 04:06:50 +00001987 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001988 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001989 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001990
1991 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001992
Craig Topperb78ca422012-03-11 07:16:55 +00001993 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001994
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001995 // In 32-bit non-varargs functions, the stack space for vectors is after the
1996 // stack space for non-vectors. We do not use this space unless we have
1997 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001998 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001999 // that out...for the pathological case, compute VecArgOffset as the
2000 // start of the vector parameter area. Computing VecArgOffset is the
2001 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002002 unsigned VecArgOffset = ArgOffset;
2003 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002005 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002006 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002008
Duncan Sands276dcbd2008-03-21 09:14:45 +00002009 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002010 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002011 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002012 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002013 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2014 VecArgOffset += ArgSize;
2015 continue;
2016 }
2017
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002019 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 case MVT::i32:
2021 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002022 VecArgOffset += isPPC64 ? 8 : 4;
2023 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 case MVT::i64: // PPC64
2025 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002026 VecArgOffset += 8;
2027 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 case MVT::v4f32:
2029 case MVT::v4i32:
2030 case MVT::v8i16:
2031 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002032 // Nothing to do, we're only looking at Nonvector args here.
2033 break;
2034 }
2035 }
2036 }
2037 // We've found where the vector parameter area in memory is. Skip the
2038 // first 12 parameters; these don't use that memory.
2039 VecArgOffset = ((VecArgOffset+15)/16)*16;
2040 VecArgOffset += 12*16;
2041
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002042 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002043 // entry to a function on PPC, the arguments start after the linkage area,
2044 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002045
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002048 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002049 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002050 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002051 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002052 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002053 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002055
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002056 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002057
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002058 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2060 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002061 if (isVarArg || isPPC64) {
2062 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002063 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002064 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002065 PtrByteSize);
2066 } else nAltivecParamsAtEnd++;
2067 } else
2068 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002069 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002070 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002071 PtrByteSize);
2072
Dale Johannesen8419dd62008-03-07 20:27:40 +00002073 // FIXME the codegen can be much improved in some cases.
2074 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002075 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002076 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002077 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002078 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002079 // Objects of size 1 and 2 are right justified, everything else is
2080 // left justified. This means the memory address is adjusted forwards.
2081 if (ObjSize==1 || ObjSize==2) {
2082 CurArgOffset = CurArgOffset + (4 - ObjSize);
2083 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002084 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002085 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002086 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002088 if (ObjSize==1 || ObjSize==2) {
2089 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002090 unsigned VReg;
2091 if (isPPC64)
2092 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2093 else
2094 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002096 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002097 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002098 ObjSize==1 ? MVT::i8 : MVT::i16,
2099 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002100 MemOps.push_back(Store);
2101 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002102 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002103
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002104 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002105
Dale Johannesen7f96f392008-03-08 01:41:42 +00002106 continue;
2107 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002108 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2109 // Store whatever pieces of the object are in registers
2110 // to memory. ArgVal will be address of the beginning of
2111 // the object.
2112 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002113 unsigned VReg;
2114 if (isPPC64)
2115 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2116 else
2117 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002118 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002119 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002121 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2122 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002123 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002124 MemOps.push_back(Store);
2125 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002126 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002127 } else {
2128 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2129 break;
2130 }
2131 }
2132 continue;
2133 }
2134
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002136 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002138 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002139 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002140 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002142 ++GPR_idx;
2143 } else {
2144 needsLoad = true;
2145 ArgSize = PtrByteSize;
2146 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002147 // All int arguments reserve stack space in the Darwin ABI.
2148 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002149 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002150 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002151 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002153 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002154 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002156
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002158 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002160 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002162 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002163 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002165 DAG.getValueType(ObjectVT));
2166
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002168 }
2169
Chris Lattnerc91a4752006-06-26 22:48:35 +00002170 ++GPR_idx;
2171 } else {
2172 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002173 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002174 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002175 // All int arguments reserve stack space in the Darwin ABI.
2176 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002177 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 case MVT::f32:
2180 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002181 // Every 4 bytes of argument space consumes one of the GPRs available for
2182 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002183 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002184 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002185 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002186 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002187 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002188 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002189 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002190
Owen Anderson825b72b2009-08-11 20:47:22 +00002191 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002192 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002193 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002194 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002195
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002197 ++FPR_idx;
2198 } else {
2199 needsLoad = true;
2200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002202 // All FP arguments reserve stack space in the Darwin ABI.
2203 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002204 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002205 case MVT::v4f32:
2206 case MVT::v4i32:
2207 case MVT::v8i16:
2208 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002209 // Note that vector arguments in registers don't reserve stack space,
2210 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002211 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002212 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002213 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002214 if (isVarArg) {
2215 while ((ArgOffset % 16) != 0) {
2216 ArgOffset += PtrByteSize;
2217 if (GPR_idx != Num_GPR_Regs)
2218 GPR_idx++;
2219 }
2220 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002221 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002222 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002223 ++VR_idx;
2224 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002225 if (!isVarArg && !isPPC64) {
2226 // Vectors go after all the nonvectors.
2227 CurArgOffset = VecArgOffset;
2228 VecArgOffset += 16;
2229 } else {
2230 // Vectors are aligned.
2231 ArgOffset = ((ArgOffset+15)/16)*16;
2232 CurArgOffset = ArgOffset;
2233 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002234 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002235 needsLoad = true;
2236 }
2237 break;
2238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002239
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002240 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002241 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002242 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002243 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002244 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002245 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002246 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002247 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002248 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002252 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002253
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 // Set the size that is at least reserved in caller of this function. Tail
2255 // call optimized function's reserved stack space needs to be aligned so that
2256 // taking the difference between two stack areas will result in an aligned
2257 // stack.
2258 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2259 // Add the Altivec parameters at the end, if needed.
2260 if (nAltivecParamsAtEnd) {
2261 MinReservedArea = ((MinReservedArea+15)/16)*16;
2262 MinReservedArea += 16*nAltivecParamsAtEnd;
2263 }
2264 MinReservedArea =
2265 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002266 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2267 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002268 getStackAlignment();
2269 unsigned AlignMask = TargetAlign-1;
2270 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2271 FI->setMinReservedArea(MinReservedArea);
2272
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002273 // If the function takes variable number of arguments, make a frame index for
2274 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002275 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002276 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002277
Dan Gohman1e93df62010-04-17 14:41:14 +00002278 FuncInfo->setVarArgsFrameIndex(
2279 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002280 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002281 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002282
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002283 // If this function is vararg, store any remaining integer argument regs
2284 // to their spots on the stack so that they may be loaded by deferencing the
2285 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002286 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002287 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002288
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002289 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002290 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002291 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002292 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002293
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002295 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2296 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002297 MemOps.push_back(Store);
2298 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002299 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002300 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002301 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002302 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002303
Dale Johannesen8419dd62008-03-07 20:27:40 +00002304 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002307
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002309}
2310
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002312/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002313static unsigned
2314CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2315 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002316 bool isVarArg,
2317 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002318 const SmallVectorImpl<ISD::OutputArg>
2319 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002320 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002321 unsigned &nAltivecParamsAtEnd) {
2322 // Count how many bytes are to be pushed on the stack, including the linkage
2323 // area, and parameter passing area. We start with 24/48 bytes, which is
2324 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002325 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002326 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002327 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2328
2329 // Add up all the space actually used.
2330 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2331 // they all go in registers, but we must reserve stack space for them for
2332 // possible use by the caller. In varargs or 64-bit calls, parameters are
2333 // assigned stack space in order, with padding so Altivec parameters are
2334 // 16-byte aligned.
2335 nAltivecParamsAtEnd = 0;
2336 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002337 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002338 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002339 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2341 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002342 if (!isVarArg && !isPPC64) {
2343 // Non-varargs Altivec parameters go after all the non-Altivec
2344 // parameters; handle those later so we know how much padding we need.
2345 nAltivecParamsAtEnd++;
2346 continue;
2347 }
2348 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2349 NumBytes = ((NumBytes+15)/16)*16;
2350 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002351 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352 }
2353
2354 // Allow for Altivec parameters at the end, if needed.
2355 if (nAltivecParamsAtEnd) {
2356 NumBytes = ((NumBytes+15)/16)*16;
2357 NumBytes += 16*nAltivecParamsAtEnd;
2358 }
2359
2360 // The prolog code of the callee may store up to 8 GPR argument registers to
2361 // the stack, allowing va_start to index over them in memory if its varargs.
2362 // Because we cannot tell if this is needed on the caller side, we have to
2363 // conservatively assume that it is needed. As such, make sure we have at
2364 // least enough stack space for the caller to store the 8 GPRs.
2365 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002366 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367
2368 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002369 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2370 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2371 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372 unsigned AlignMask = TargetAlign-1;
2373 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2374 }
2375
2376 return NumBytes;
2377}
2378
2379/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002380/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002381static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 unsigned ParamSize) {
2383
Dale Johannesenb60d5192009-11-24 01:09:07 +00002384 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385
2386 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2387 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2388 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2389 // Remember only if the new adjustement is bigger.
2390 if (SPDiff < FI->getTailCallSPDelta())
2391 FI->setTailCallSPDelta(SPDiff);
2392
2393 return SPDiff;
2394}
2395
Dan Gohman98ca4f22009-08-05 01:29:28 +00002396/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2397/// for tail call optimization. Targets which want to do tail call
2398/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002399bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002400PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002401 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002402 bool isVarArg,
2403 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002404 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002405 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002406 return false;
2407
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002408 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002409 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002410 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002411
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002413 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002414 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2415 // Functions containing by val parameters are not supported.
2416 for (unsigned i = 0; i != Ins.size(); i++) {
2417 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2418 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002419 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002420
2421 // Non PIC/GOT tail calls are supported.
2422 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2423 return true;
2424
2425 // At the moment we can only do local tail calls (in same module, hidden
2426 // or protected) if we are generating PIC.
2427 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2428 return G->getGlobal()->hasHiddenVisibility()
2429 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002430 }
2431
2432 return false;
2433}
2434
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002435/// isCallCompatibleAddress - Return the immediate to use if the specified
2436/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002437static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002438 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2439 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002440
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002441 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002442 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002443 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002444 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002445
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002446 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002447 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002448}
2449
Dan Gohman844731a2008-05-13 00:00:25 +00002450namespace {
2451
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002452struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002453 SDValue Arg;
2454 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002455 int FrameIdx;
2456
2457 TailCallArgumentInfo() : FrameIdx(0) {}
2458};
2459
Dan Gohman844731a2008-05-13 00:00:25 +00002460}
2461
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002462/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2463static void
2464StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002465 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002466 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002467 SmallVector<SDValue, 8> &MemOpChains,
2468 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002469 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002470 SDValue Arg = TailCallArgs[i].Arg;
2471 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002472 int FI = TailCallArgs[i].FrameIdx;
2473 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002474 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002475 MachinePointerInfo::getFixedStack(FI),
2476 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002477 }
2478}
2479
2480/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2481/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002482static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002483 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SDValue Chain,
2485 SDValue OldRetAddr,
2486 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002487 int SPDiff,
2488 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002489 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002490 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 if (SPDiff) {
2492 // Calculate the new stack slot for the return address.
2493 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002494 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002495 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002496 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002497 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002499 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002500 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002501 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002502 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002503
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002504 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2505 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002506 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002507 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002508 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002509 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002510 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002511 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2512 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002513 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002514 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002515 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002516 }
2517 return Chain;
2518}
2519
2520/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2521/// the position of the argument.
2522static void
2523CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002524 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002525 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2526 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002527 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002528 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002530 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002531 TailCallArgumentInfo Info;
2532 Info.Arg = Arg;
2533 Info.FrameIdxOp = FIN;
2534 Info.FrameIdx = FI;
2535 TailCallArguments.push_back(Info);
2536}
2537
2538/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2539/// stack slot. Returns the chain as result and the loaded frame pointers in
2540/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002541SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002542 int SPDiff,
2543 SDValue Chain,
2544 SDValue &LROpOut,
2545 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002546 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002547 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 if (SPDiff) {
2549 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002551 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002552 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002553 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002554 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002555
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002556 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2557 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002558 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002559 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002560 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002561 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002562 Chain = SDValue(FPOpOut.getNode(), 1);
2563 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002564 }
2565 return Chain;
2566}
2567
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002568/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002569/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002570/// specified by the specific parameter attribute. The copy will be passed as
2571/// a byval function parameter.
2572/// Sometimes what we are copying is the end of a larger object, the part that
2573/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002574static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002575CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002576 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002577 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002579 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002580 false, false, MachinePointerInfo(0),
2581 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002582}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002583
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2585/// tail calls.
2586static void
Dan Gohman475871a2008-07-27 21:46:04 +00002587LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2588 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002589 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002590 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002591 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002592 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002593 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002594 if (!isTailCall) {
2595 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002596 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002597 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002598 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002599 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002600 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002601 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002602 DAG.getConstant(ArgOffset, PtrVT));
2603 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002604 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2605 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002606 // Calculate and remember argument location.
2607 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2608 TailCallArguments);
2609}
2610
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002611static
2612void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2613 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2614 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2615 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2616 MachineFunction &MF = DAG.getMachineFunction();
2617
2618 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2619 // might overwrite each other in case of tail call optimization.
2620 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002621 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002622 InFlag = SDValue();
2623 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2624 MemOpChains2, dl);
2625 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002627 &MemOpChains2[0], MemOpChains2.size());
2628
2629 // Store the return address to the appropriate stack slot.
2630 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2631 isPPC64, isDarwinABI, dl);
2632
2633 // Emit callseq_end just before tailcall node.
2634 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2635 DAG.getIntPtrConstant(0, true), InFlag);
2636 InFlag = Chain.getValue(1);
2637}
2638
2639static
2640unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2641 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2642 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002643 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002644 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002645
Chris Lattnerb9082582010-11-14 23:42:06 +00002646 bool isPPC64 = PPCSubTarget.isPPC64();
2647 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2648
Owen Andersone50ed302009-08-10 22:56:29 +00002649 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002650 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002651 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002652
2653 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2654
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002655 bool needIndirectCall = true;
2656 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002657 // If this is an absolute destination address, use the munged value.
2658 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002659 needIndirectCall = false;
2660 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002661
Chris Lattnerb9082582010-11-14 23:42:06 +00002662 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2663 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2664 // Use indirect calls for ALL functions calls in JIT mode, since the
2665 // far-call stubs may be outside relocation limits for a BL instruction.
2666 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2667 unsigned OpFlags = 0;
2668 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002669 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002670 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002671 (G->getGlobal()->isDeclaration() ||
2672 G->getGlobal()->isWeakForLinker())) {
2673 // PC-relative references to external symbols should go through $stub,
2674 // unless we're building with the leopard linker or later, which
2675 // automatically synthesizes these stubs.
2676 OpFlags = PPCII::MO_DARWIN_STUB;
2677 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002678
Chris Lattnerb9082582010-11-14 23:42:06 +00002679 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2680 // every direct call is) turn it into a TargetGlobalAddress /
2681 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002682 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002683 Callee.getValueType(),
2684 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002685 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002686 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002687 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002688
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002689 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002690 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002691
Chris Lattnerb9082582010-11-14 23:42:06 +00002692 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002693 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002694 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002695 // PC-relative references to external symbols should go through $stub,
2696 // unless we're building with the leopard linker or later, which
2697 // automatically synthesizes these stubs.
2698 OpFlags = PPCII::MO_DARWIN_STUB;
2699 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002700
Chris Lattnerb9082582010-11-14 23:42:06 +00002701 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2702 OpFlags);
2703 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002704 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002705
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002706 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002707 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2708 // to do the call, we can't use PPCISD::CALL.
2709 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002710
2711 if (isSVR4ABI && isPPC64) {
2712 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2713 // entry point, but to the function descriptor (the function entry point
2714 // address is part of the function descriptor though).
2715 // The function descriptor is a three doubleword structure with the
2716 // following fields: function entry point, TOC base address and
2717 // environment pointer.
2718 // Thus for a call through a function pointer, the following actions need
2719 // to be performed:
2720 // 1. Save the TOC of the caller in the TOC save area of its stack
2721 // frame (this is done in LowerCall_Darwin()).
2722 // 2. Load the address of the function entry point from the function
2723 // descriptor.
2724 // 3. Load the TOC of the callee from the function descriptor into r2.
2725 // 4. Load the environment pointer from the function descriptor into
2726 // r11.
2727 // 5. Branch to the function entry point address.
2728 // 6. On return of the callee, the TOC of the caller needs to be
2729 // restored (this is done in FinishCall()).
2730 //
2731 // All those operations are flagged together to ensure that no other
2732 // operations can be scheduled in between. E.g. without flagging the
2733 // operations together, a TOC access in the caller could be scheduled
2734 // between the load of the callee TOC and the branch to the callee, which
2735 // results in the TOC access going through the TOC of the callee instead
2736 // of going through the TOC of the caller, which leads to incorrect code.
2737
2738 // Load the address of the function entry point from the function
2739 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002740 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002741 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2742 InFlag.getNode() ? 3 : 2);
2743 Chain = LoadFuncPtr.getValue(1);
2744 InFlag = LoadFuncPtr.getValue(2);
2745
2746 // Load environment pointer into r11.
2747 // Offset of the environment pointer within the function descriptor.
2748 SDValue PtrOff = DAG.getIntPtrConstant(16);
2749
2750 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2751 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2752 InFlag);
2753 Chain = LoadEnvPtr.getValue(1);
2754 InFlag = LoadEnvPtr.getValue(2);
2755
2756 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2757 InFlag);
2758 Chain = EnvVal.getValue(0);
2759 InFlag = EnvVal.getValue(1);
2760
2761 // Load TOC of the callee into r2. We are using a target-specific load
2762 // with r2 hard coded, because the result of a target-independent load
2763 // would never go directly into r2, since r2 is a reserved register (which
2764 // prevents the register allocator from allocating it), resulting in an
2765 // additional register being allocated and an unnecessary move instruction
2766 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002767 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002768 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2769 Callee, InFlag);
2770 Chain = LoadTOCPtr.getValue(0);
2771 InFlag = LoadTOCPtr.getValue(1);
2772
2773 MTCTROps[0] = Chain;
2774 MTCTROps[1] = LoadFuncPtr;
2775 MTCTROps[2] = InFlag;
2776 }
2777
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002778 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2779 2 + (InFlag.getNode() != 0));
2780 InFlag = Chain.getValue(1);
2781
2782 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002783 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002784 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002785 Ops.push_back(Chain);
2786 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2787 Callee.setNode(0);
2788 // Add CTR register as callee so a bctr can be emitted later.
2789 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002790 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002791 }
2792
2793 // If this is a direct call, pass the chain and the callee.
2794 if (Callee.getNode()) {
2795 Ops.push_back(Chain);
2796 Ops.push_back(Callee);
2797 }
2798 // If this is a tail call add stack pointer delta.
2799 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002800 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002801
2802 // Add argument registers to the end of the list so that they are known live
2803 // into the call.
2804 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2805 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2806 RegsToPass[i].second.getValueType()));
2807
2808 return CallOpc;
2809}
2810
Dan Gohman98ca4f22009-08-05 01:29:28 +00002811SDValue
2812PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002813 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002814 const SmallVectorImpl<ISD::InputArg> &Ins,
2815 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002816 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002818 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002819 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002820 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002821 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002822
2823 // Copy all of the result registers out of their specified physreg.
2824 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2825 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002826 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002827 assert(VA.isRegLoc() && "Can only return in registers!");
2828 Chain = DAG.getCopyFromReg(Chain, dl,
2829 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002830 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002831 InFlag = Chain.getValue(2);
2832 }
2833
Dan Gohman98ca4f22009-08-05 01:29:28 +00002834 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002835}
2836
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002838PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2839 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840 SelectionDAG &DAG,
2841 SmallVector<std::pair<unsigned, SDValue>, 8>
2842 &RegsToPass,
2843 SDValue InFlag, SDValue Chain,
2844 SDValue &Callee,
2845 int SPDiff, unsigned NumBytes,
2846 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002847 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002848 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002849 SmallVector<SDValue, 8> Ops;
2850 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2851 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002852 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002853
Hal Finkel82b38212012-08-28 02:10:27 +00002854 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
2855 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
2856 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
2857
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002858 // When performing tail call optimization the callee pops its arguments off
2859 // the stack. Account for this here so these bytes can be pushed back on in
2860 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2861 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002862 (CallConv == CallingConv::Fast &&
2863 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002864
Roman Divackye46137f2012-03-06 16:41:49 +00002865 // Add a register mask operand representing the call-preserved registers.
2866 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2867 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2868 assert(Mask && "Missing call preserved mask for calling convention");
2869 Ops.push_back(DAG.getRegisterMask(Mask));
2870
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002871 if (InFlag.getNode())
2872 Ops.push_back(InFlag);
2873
2874 // Emit tail call.
2875 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002876 // If this is the first return lowered for this function, add the regs
2877 // to the liveout set for the function.
2878 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2879 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002880 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002881 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2883 for (unsigned i = 0; i != RVLocs.size(); ++i)
2884 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2885 }
2886
2887 assert(((Callee.getOpcode() == ISD::Register &&
2888 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2889 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2890 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2891 isa<ConstantSDNode>(Callee)) &&
2892 "Expecting an global address, external symbol, absolute value or register");
2893
Owen Anderson825b72b2009-08-11 20:47:22 +00002894 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002895 }
2896
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002897 // Add a NOP immediately after the branch instruction when using the 64-bit
2898 // SVR4 ABI. At link time, if caller and callee are in a different module and
2899 // thus have a different TOC, the call will be replaced with a call to a stub
2900 // function which saves the current TOC, loads the TOC of the callee and
2901 // branches to the callee. The NOP will be replaced with a load instruction
2902 // which restores the TOC of the caller from the TOC save slot of the current
2903 // stack frame. If caller and callee belong to the same module (and have the
2904 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002905
2906 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002907 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002908 if (CallOpc == PPCISD::BCTRL_SVR4) {
2909 // This is a call through a function pointer.
2910 // Restore the caller TOC from the save area into R2.
2911 // See PrepareCall() for more information about calls through function
2912 // pointers in the 64-bit SVR4 ABI.
2913 // We are using a target-specific load with r2 hard coded, because the
2914 // result of a target-independent load would never go directly into r2,
2915 // since r2 is a reserved register (which prevents the register allocator
2916 // from allocating it), resulting in an additional register being
2917 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002918 needsTOCRestore = true;
2919 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002920 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002921 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002922 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002923 }
2924
Hal Finkel5b00cea2012-03-31 14:45:15 +00002925 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2926 InFlag = Chain.getValue(1);
2927
2928 if (needsTOCRestore) {
2929 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2930 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2931 InFlag = Chain.getValue(1);
2932 }
2933
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002934 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2935 DAG.getIntPtrConstant(BytesCalleePops, true),
2936 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002938 InFlag = Chain.getValue(1);
2939
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2941 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002942}
2943
Dan Gohman98ca4f22009-08-05 01:29:28 +00002944SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002945PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002946 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002947 SelectionDAG &DAG = CLI.DAG;
2948 DebugLoc &dl = CLI.DL;
2949 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2950 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2951 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2952 SDValue Chain = CLI.Chain;
2953 SDValue Callee = CLI.Callee;
2954 bool &isTailCall = CLI.IsTailCall;
2955 CallingConv::ID CallConv = CLI.CallConv;
2956 bool isVarArg = CLI.IsVarArg;
2957
Evan Cheng0c439eb2010-01-27 00:07:07 +00002958 if (isTailCall)
2959 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2960 Ins, DAG);
2961
Chris Lattnerb9082582010-11-14 23:42:06 +00002962 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002964 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002965 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002966
2967 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2968 isTailCall, Outs, OutVals, Ins,
2969 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002970}
2971
2972SDValue
2973PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002974 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002975 bool isTailCall,
2976 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002977 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002978 const SmallVectorImpl<ISD::InputArg> &Ins,
2979 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002980 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002981 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002982 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002983
Dan Gohman98ca4f22009-08-05 01:29:28 +00002984 assert((CallConv == CallingConv::C ||
2985 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986
Tilmann Schellerffd02002009-07-03 06:45:56 +00002987 unsigned PtrByteSize = 4;
2988
2989 MachineFunction &MF = DAG.getMachineFunction();
2990
2991 // Mark this function as potentially containing a function that contains a
2992 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2993 // and restoring the callers stack pointer in this functions epilog. This is
2994 // done because by tail calling the called function might overwrite the value
2995 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002996 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2997 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002998 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002999
Tilmann Schellerffd02002009-07-03 06:45:56 +00003000 // Count how many bytes are to be pushed on the stack, including the linkage
3001 // area, parameter list area and the part of the local variable space which
3002 // contains copies of aggregates which are passed by value.
3003
3004 // Assign locations to all of the outgoing arguments.
3005 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003006 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003007 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003008
3009 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003010 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003011
3012 if (isVarArg) {
3013 // Handle fixed and variable vector arguments differently.
3014 // Fixed vector arguments go into registers as long as registers are
3015 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003016 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017
Tilmann Schellerffd02002009-07-03 06:45:56 +00003018 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003019 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003020 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003021 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022
Dan Gohman98ca4f22009-08-05 01:29:28 +00003023 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003024 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3025 CCInfo);
3026 } else {
3027 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3028 ArgFlags, CCInfo);
3029 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003030
Tilmann Schellerffd02002009-07-03 06:45:56 +00003031 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003032#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003033 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003034 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003035#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003036 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003037 }
3038 }
3039 } else {
3040 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003041 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003042 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003043
Tilmann Schellerffd02002009-07-03 06:45:56 +00003044 // Assign locations to all of the outgoing aggregate by value arguments.
3045 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003046 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003047 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003048
3049 // Reserve stack space for the allocations in CCInfo.
3050 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3051
Dan Gohman98ca4f22009-08-05 01:29:28 +00003052 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003053
3054 // Size of the linkage area, parameter list area and the part of the local
3055 // space variable where copies of aggregates which are passed by value are
3056 // stored.
3057 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058
Tilmann Schellerffd02002009-07-03 06:45:56 +00003059 // Calculate by how many bytes the stack has to be adjusted in case of tail
3060 // call optimization.
3061 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3062
3063 // Adjust the stack pointer for the new arguments...
3064 // These operations are automatically eliminated by the prolog/epilog pass
3065 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3066 SDValue CallSeqStart = Chain;
3067
3068 // Load the return address and frame pointer so it can be moved somewhere else
3069 // later.
3070 SDValue LROp, FPOp;
3071 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3072 dl);
3073
3074 // Set up a copy of the stack pointer for use loading and storing any
3075 // arguments that may not fit in the registers available for argument
3076 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003077 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003078
Tilmann Schellerffd02002009-07-03 06:45:56 +00003079 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3080 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3081 SmallVector<SDValue, 8> MemOpChains;
3082
Roman Divacky0aaa9192011-08-30 17:04:16 +00003083 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003084 // Walk the register/memloc assignments, inserting copies/loads.
3085 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3086 i != e;
3087 ++i) {
3088 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003089 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003090 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003091
Tilmann Schellerffd02002009-07-03 06:45:56 +00003092 if (Flags.isByVal()) {
3093 // Argument is an aggregate which is passed by value, thus we need to
3094 // create a copy of it in the local variable space of the current stack
3095 // frame (which is the stack frame of the caller) and pass the address of
3096 // this copy to the callee.
3097 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3098 CCValAssign &ByValVA = ByValArgLocs[j++];
3099 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003100
Tilmann Schellerffd02002009-07-03 06:45:56 +00003101 // Memory reserved in the local variable space of the callers stack frame.
3102 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003103
Tilmann Schellerffd02002009-07-03 06:45:56 +00003104 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3105 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003106
Tilmann Schellerffd02002009-07-03 06:45:56 +00003107 // Create a copy of the argument in the local area of the current
3108 // stack frame.
3109 SDValue MemcpyCall =
3110 CreateCopyOfByValArgument(Arg, PtrOff,
3111 CallSeqStart.getNode()->getOperand(0),
3112 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003113
Tilmann Schellerffd02002009-07-03 06:45:56 +00003114 // This must go outside the CALLSEQ_START..END.
3115 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3116 CallSeqStart.getNode()->getOperand(1));
3117 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3118 NewCallSeqStart.getNode());
3119 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003120
Tilmann Schellerffd02002009-07-03 06:45:56 +00003121 // Pass the address of the aggregate copy on the stack either in a
3122 // physical register or in the parameter list area of the current stack
3123 // frame to the callee.
3124 Arg = PtrOff;
3125 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003126
Tilmann Schellerffd02002009-07-03 06:45:56 +00003127 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003128 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003129 // Put argument in a physical register.
3130 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3131 } else {
3132 // Put argument in the parameter list area of the current stack frame.
3133 assert(VA.isMemLoc());
3134 unsigned LocMemOffset = VA.getLocMemOffset();
3135
3136 if (!isTailCall) {
3137 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3138 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3139
3140 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003141 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003142 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003143 } else {
3144 // Calculate and remember argument location.
3145 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3146 TailCallArguments);
3147 }
3148 }
3149 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003150
Tilmann Schellerffd02002009-07-03 06:45:56 +00003151 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003153 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003154
Tilmann Schellerffd02002009-07-03 06:45:56 +00003155 // Build a sequence of copy-to-reg nodes chained together with token chain
3156 // and flag operands which copy the outgoing args into the appropriate regs.
3157 SDValue InFlag;
3158 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3159 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3160 RegsToPass[i].second, InFlag);
3161 InFlag = Chain.getValue(1);
3162 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003163
Hal Finkel82b38212012-08-28 02:10:27 +00003164 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3165 // registers.
3166 if (isVarArg) {
3167 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
3168 dl, DAG.getVTList(MVT::Other, MVT::Glue), Chain);
3169 InFlag = Chain.getValue(1);
3170 }
3171
Chris Lattnerb9082582010-11-14 23:42:06 +00003172 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003173 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3174 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003175
Dan Gohman98ca4f22009-08-05 01:29:28 +00003176 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3177 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3178 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003179}
3180
Dan Gohman98ca4f22009-08-05 01:29:28 +00003181SDValue
3182PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003183 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003184 bool isTailCall,
3185 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003186 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003187 const SmallVectorImpl<ISD::InputArg> &Ins,
3188 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003189 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003190
3191 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003192
Owen Andersone50ed302009-08-10 22:56:29 +00003193 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003195 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003196
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003197 MachineFunction &MF = DAG.getMachineFunction();
3198
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003199 // Mark this function as potentially containing a function that contains a
3200 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3201 // and restoring the callers stack pointer in this functions epilog. This is
3202 // done because by tail calling the called function might overwrite the value
3203 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003204 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3205 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003206 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3207
3208 unsigned nAltivecParamsAtEnd = 0;
3209
Chris Lattnerabde4602006-05-16 22:56:08 +00003210 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003211 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003212 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003213 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003214 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003215 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003216 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003217
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003218 // Calculate by how many bytes the stack has to be adjusted in case of tail
3219 // call optimization.
3220 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003221
Dan Gohman98ca4f22009-08-05 01:29:28 +00003222 // To protect arguments on the stack from being clobbered in a tail call,
3223 // force all the loads to happen before doing any other lowering.
3224 if (isTailCall)
3225 Chain = DAG.getStackArgumentTokenFactor(Chain);
3226
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003227 // Adjust the stack pointer for the new arguments...
3228 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003229 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003230 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003231
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003232 // Load the return address and frame pointer so it can be move somewhere else
3233 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003234 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003235 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3236 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003237
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003238 // Set up a copy of the stack pointer for use loading and storing any
3239 // arguments that may not fit in the registers available for argument
3240 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003241 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003242 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003244 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003246
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003247 // Figure out which arguments are going to go in registers, and which in
3248 // memory. Also, if this is a vararg function, floating point operations
3249 // must be stored to our stack, and loaded into integer regs as well, if
3250 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003251 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003252 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003253
Craig Topperb78ca422012-03-11 07:16:55 +00003254 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003255 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3256 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3257 };
Craig Topperb78ca422012-03-11 07:16:55 +00003258 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003259 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3260 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3261 };
Craig Topperb78ca422012-03-11 07:16:55 +00003262 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003263
Craig Topperb78ca422012-03-11 07:16:55 +00003264 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003265 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3266 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3267 };
Owen Anderson718cb662007-09-07 04:06:50 +00003268 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003269 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003270 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003271
Craig Topperb78ca422012-03-11 07:16:55 +00003272 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003273
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003274 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003275 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3276
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003278 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003279 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003280 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003281
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003282 // PtrOff will be used to store the current argument to the stack if a
3283 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003284 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003285
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003286 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003287
Dale Johannesen39355f92009-02-04 02:34:38 +00003288 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003289
3290 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003292 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3293 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003295 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003296
Dale Johannesen8419dd62008-03-07 20:27:40 +00003297 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003298 if (Flags.isByVal()) {
3299 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003300 if (Size==1 || Size==2) {
3301 // Very small objects are passed right-justified.
3302 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003304 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003305 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003306 MachinePointerInfo(), VT,
3307 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003308 MemOpChains.push_back(Load.getValue(1));
3309 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003310
3311 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003312 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003313 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003314 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003315 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003316 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003317 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003318 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003319 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003320 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003321 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3322 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003323 Chain = CallSeqStart = NewCallSeqStart;
3324 ArgOffset += PtrByteSize;
3325 }
3326 continue;
3327 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003328 // Copy entire object into memory. There are cases where gcc-generated
3329 // code assumes it is there, even if it could be put entirely into
3330 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003331 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003332 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003333 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003334 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003335 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003336 CallSeqStart.getNode()->getOperand(1));
3337 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003338 Chain = CallSeqStart = NewCallSeqStart;
3339 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003340 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003341 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003342 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003343 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003344 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3345 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003346 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003347 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003348 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003349 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003350 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003351 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003352 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003353 }
3354 }
3355 continue;
3356 }
3357
Owen Anderson825b72b2009-08-11 20:47:22 +00003358 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003359 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 case MVT::i32:
3361 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003362 if (GPR_idx != NumGPRs) {
3363 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003364 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003365 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3366 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003367 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003368 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003369 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003370 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 case MVT::f32:
3372 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003373 if (FPR_idx != NumFPRs) {
3374 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3375
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003376 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003377 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3378 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003379 MemOpChains.push_back(Store);
3380
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003381 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003382 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003383 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003384 MachinePointerInfo(), false, false,
3385 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003386 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003387 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003388 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003390 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003391 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003392 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3393 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003394 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003395 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003396 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003397 }
3398 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003399 // If we have any FPRs remaining, we may also have GPRs remaining.
3400 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3401 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003402 if (GPR_idx != NumGPRs)
3403 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003405 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3406 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003407 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003408 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003409 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3410 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003411 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003412 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003413 if (isPPC64)
3414 ArgOffset += 8;
3415 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003416 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003417 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 case MVT::v4f32:
3419 case MVT::v4i32:
3420 case MVT::v8i16:
3421 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003422 if (isVarArg) {
3423 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003424 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003425 // V registers; in fact gcc does this only for arguments that are
3426 // prototyped, not for those that match the ... We do it for all
3427 // arguments, seems to work.
3428 while (ArgOffset % 16 !=0) {
3429 ArgOffset += PtrByteSize;
3430 if (GPR_idx != NumGPRs)
3431 GPR_idx++;
3432 }
3433 // We could elide this store in the case where the object fits
3434 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003435 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003436 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003437 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3438 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003439 MemOpChains.push_back(Store);
3440 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003441 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003442 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003443 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003444 MemOpChains.push_back(Load.getValue(1));
3445 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3446 }
3447 ArgOffset += 16;
3448 for (unsigned i=0; i<16; i+=PtrByteSize) {
3449 if (GPR_idx == NumGPRs)
3450 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003451 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003452 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003453 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003454 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003455 MemOpChains.push_back(Load.getValue(1));
3456 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3457 }
3458 break;
3459 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003460
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003461 // Non-varargs Altivec params generally go in registers, but have
3462 // stack space allocated at the end.
3463 if (VR_idx != NumVRs) {
3464 // Doesn't have GPR space allocated.
3465 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3466 } else if (nAltivecParamsAtEnd==0) {
3467 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003468 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3469 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003470 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003471 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003472 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003473 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003474 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003475 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003476 // If all Altivec parameters fit in registers, as they usually do,
3477 // they get stack space following the non-Altivec parameters. We
3478 // don't track this here because nobody below needs it.
3479 // If there are more Altivec parameters than fit in registers emit
3480 // the stores here.
3481 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3482 unsigned j = 0;
3483 // Offset is aligned; skip 1st 12 params which go in V registers.
3484 ArgOffset = ((ArgOffset+15)/16)*16;
3485 ArgOffset += 12*16;
3486 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003487 SDValue Arg = OutVals[i];
3488 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3490 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003491 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003492 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003493 // We are emitting Altivec params in order.
3494 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3495 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003496 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003497 ArgOffset += 16;
3498 }
3499 }
3500 }
3501 }
3502
Chris Lattner9a2a4972006-05-17 06:01:33 +00003503 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003505 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003506
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003507 // Check if this is an indirect call (MTCTR/BCTRL).
3508 // See PrepareCall() for more information about calls through function
3509 // pointers in the 64-bit SVR4 ABI.
3510 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3511 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3512 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3513 !isBLACompatibleAddress(Callee, DAG)) {
3514 // Load r2 into a virtual register and store it to the TOC save area.
3515 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3516 // TOC save area offset.
3517 SDValue PtrOff = DAG.getIntPtrConstant(40);
3518 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003519 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003520 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003521 }
3522
Dale Johannesenf7b73042010-03-09 20:15:42 +00003523 // On Darwin, R12 must contain the address of an indirect callee. This does
3524 // not mean the MTCTR instruction must use R12; it's easier to model this as
3525 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003526 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003527 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3528 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3529 !isBLACompatibleAddress(Callee, DAG))
3530 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3531 PPC::R12), Callee));
3532
Chris Lattner9a2a4972006-05-17 06:01:33 +00003533 // Build a sequence of copy-to-reg nodes chained together with token chain
3534 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003535 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003536 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003537 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003538 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003539 InFlag = Chain.getValue(1);
3540 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003541
Chris Lattnerb9082582010-11-14 23:42:06 +00003542 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003543 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3544 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003545
Dan Gohman98ca4f22009-08-05 01:29:28 +00003546 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3547 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3548 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003549}
3550
Hal Finkeld712f932011-10-14 19:51:36 +00003551bool
3552PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3553 MachineFunction &MF, bool isVarArg,
3554 const SmallVectorImpl<ISD::OutputArg> &Outs,
3555 LLVMContext &Context) const {
3556 SmallVector<CCValAssign, 16> RVLocs;
3557 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3558 RVLocs, Context);
3559 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3560}
3561
Dan Gohman98ca4f22009-08-05 01:29:28 +00003562SDValue
3563PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003564 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003565 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003566 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003567 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003568
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003569 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003570 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003571 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003572 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003573
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003574 // If this is the first return lowered for this function, add the regs to the
3575 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003576 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003577 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003578 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003579 }
3580
Dan Gohman475871a2008-07-27 21:46:04 +00003581 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003582
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003583 // Copy the result values into the output registers.
3584 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3585 CCValAssign &VA = RVLocs[i];
3586 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003587 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003588 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003589 Flag = Chain.getValue(1);
3590 }
3591
Gabor Greifba36cb52008-08-28 21:40:38 +00003592 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003594 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003596}
3597
Dan Gohman475871a2008-07-27 21:46:04 +00003598SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003599 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003600 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003601 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003602
Jim Laskeyefc7e522006-12-04 22:04:42 +00003603 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003604 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003605
3606 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003607 bool isPPC64 = Subtarget.isPPC64();
3608 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003609 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003610
3611 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003612 SDValue Chain = Op.getOperand(0);
3613 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003614
Jim Laskeyefc7e522006-12-04 22:04:42 +00003615 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003616 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3617 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003618 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003619
Jim Laskeyefc7e522006-12-04 22:04:42 +00003620 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003621 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003622
Jim Laskeyefc7e522006-12-04 22:04:42 +00003623 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003624 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003625 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003626}
3627
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003628
3629
Dan Gohman475871a2008-07-27 21:46:04 +00003630SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003631PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003632 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003633 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003634 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003635 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003636
3637 // Get current frame pointer save index. The users of this index will be
3638 // primarily DYNALLOC instructions.
3639 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3640 int RASI = FI->getReturnAddrSaveIndex();
3641
3642 // If the frame pointer save index hasn't been defined yet.
3643 if (!RASI) {
3644 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003645 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003646 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003647 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003648 // Save the result.
3649 FI->setReturnAddrSaveIndex(RASI);
3650 }
3651 return DAG.getFrameIndex(RASI, PtrVT);
3652}
3653
Dan Gohman475871a2008-07-27 21:46:04 +00003654SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003655PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3656 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003657 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003658 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003659 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003660
3661 // Get current frame pointer save index. The users of this index will be
3662 // primarily DYNALLOC instructions.
3663 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3664 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003665
Jim Laskey2f616bf2006-11-16 22:43:37 +00003666 // If the frame pointer save index hasn't been defined yet.
3667 if (!FPSI) {
3668 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003669 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003670 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003671
Jim Laskey2f616bf2006-11-16 22:43:37 +00003672 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003673 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003674 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003675 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003676 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003677 return DAG.getFrameIndex(FPSI, PtrVT);
3678}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003679
Dan Gohman475871a2008-07-27 21:46:04 +00003680SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003681 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003682 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003683 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003684 SDValue Chain = Op.getOperand(0);
3685 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003686 DebugLoc dl = Op.getDebugLoc();
3687
Jim Laskey2f616bf2006-11-16 22:43:37 +00003688 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003689 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003690 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003691 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003692 DAG.getConstant(0, PtrVT), Size);
3693 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003694 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003695 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003696 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003698 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003699}
3700
Chris Lattner1a635d62006-04-14 06:01:58 +00003701/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3702/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003703SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003704 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003705 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3706 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003707 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003708
Chris Lattner1a635d62006-04-14 06:01:58 +00003709 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003710
Chris Lattner1a635d62006-04-14 06:01:58 +00003711 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003712 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003713
Owen Andersone50ed302009-08-10 22:56:29 +00003714 EVT ResVT = Op.getValueType();
3715 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003716 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3717 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003718 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003719
Chris Lattner1a635d62006-04-14 06:01:58 +00003720 // If the RHS of the comparison is a 0.0, we don't need to do the
3721 // subtraction at all.
3722 if (isFloatingPointZero(RHS))
3723 switch (CC) {
3724 default: break; // SETUO etc aren't handled by fsel.
3725 case ISD::SETULT:
3726 case ISD::SETLT:
3727 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003728 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003729 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3731 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003732 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003733 case ISD::SETUGT:
3734 case ISD::SETGT:
3735 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003736 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003737 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3739 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003740 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003742 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003743
Dan Gohman475871a2008-07-27 21:46:04 +00003744 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003745 switch (CC) {
3746 default: break; // SETUO etc aren't handled by fsel.
3747 case ISD::SETULT:
3748 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003749 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3751 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003752 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003753 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003754 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003755 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3757 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003758 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003759 case ISD::SETUGT:
3760 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003761 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3763 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003764 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003765 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003766 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003767 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3769 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003770 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003771 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003772 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003773}
3774
Chris Lattner1f873002007-11-28 18:44:47 +00003775// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003776SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003777 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003778 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003779 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 if (Src.getValueType() == MVT::f32)
3781 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003782
Dan Gohman475871a2008-07-27 21:46:04 +00003783 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003785 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003787 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003788 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003790 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 case MVT::i64:
3792 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003793 break;
3794 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003795
Chris Lattner1a635d62006-04-14 06:01:58 +00003796 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003798
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003799 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003800 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3801 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003802
3803 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3804 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003806 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003807 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003808 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003809 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003810}
3811
Dan Gohmand858e902010-04-17 15:26:15 +00003812SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3813 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003814 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003815 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003817 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003818
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003820 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3822 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003823 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003825 return FP;
3826 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003827
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003829 "Unhandled SINT_TO_FP type in custom expander!");
3830 // Since we only generate this in 64-bit mode, we can take advantage of
3831 // 64-bit registers. In particular, sign extend the input value into the
3832 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3833 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003834 MachineFunction &MF = DAG.getMachineFunction();
3835 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003836 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003837 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003838 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003839
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003841 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003842
Chris Lattner1a635d62006-04-14 06:01:58 +00003843 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003844 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003845 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003846 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003847 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3848 SDValue Store =
3849 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3850 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003851 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003852 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003853 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003854
Chris Lattner1a635d62006-04-14 06:01:58 +00003855 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3857 if (Op.getValueType() == MVT::f32)
3858 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003859 return FP;
3860}
3861
Dan Gohmand858e902010-04-17 15:26:15 +00003862SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3863 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003864 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003865 /*
3866 The rounding mode is in bits 30:31 of FPSR, and has the following
3867 settings:
3868 00 Round to nearest
3869 01 Round to 0
3870 10 Round to +inf
3871 11 Round to -inf
3872
3873 FLT_ROUNDS, on the other hand, expects the following:
3874 -1 Undefined
3875 0 Round to 0
3876 1 Round to nearest
3877 2 Round to +inf
3878 3 Round to -inf
3879
3880 To perform the conversion, we do:
3881 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3882 */
3883
3884 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003885 EVT VT = Op.getValueType();
3886 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3887 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003888 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003889
3890 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003891 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003892 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003893 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003894
3895 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003896 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003897 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003898 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003899 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003900
3901 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003902 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003903 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003904 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003905 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003906
3907 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003908 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 DAG.getNode(ISD::AND, dl, MVT::i32,
3910 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003911 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 DAG.getNode(ISD::SRL, dl, MVT::i32,
3913 DAG.getNode(ISD::AND, dl, MVT::i32,
3914 DAG.getNode(ISD::XOR, dl, MVT::i32,
3915 CWD, DAG.getConstant(3, MVT::i32)),
3916 DAG.getConstant(3, MVT::i32)),
3917 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003918
Dan Gohman475871a2008-07-27 21:46:04 +00003919 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003921
Duncan Sands83ec4b62008-06-06 12:08:01 +00003922 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003923 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003924}
3925
Dan Gohmand858e902010-04-17 15:26:15 +00003926SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003927 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003928 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003929 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003930 assert(Op.getNumOperands() == 3 &&
3931 VT == Op.getOperand(1).getValueType() &&
3932 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003933
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003934 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003935 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003936 SDValue Lo = Op.getOperand(0);
3937 SDValue Hi = Op.getOperand(1);
3938 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003939 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003940
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003941 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003942 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003943 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3944 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3945 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3946 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003947 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003948 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3949 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3950 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003951 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003952 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003953}
3954
Dan Gohmand858e902010-04-17 15:26:15 +00003955SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003956 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003957 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003958 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003959 assert(Op.getNumOperands() == 3 &&
3960 VT == Op.getOperand(1).getValueType() &&
3961 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003962
Dan Gohman9ed06db2008-03-07 20:36:53 +00003963 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003964 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003965 SDValue Lo = Op.getOperand(0);
3966 SDValue Hi = Op.getOperand(1);
3967 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003968 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003969
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003970 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003971 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003972 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3973 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3974 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3975 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003976 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003977 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3978 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3979 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003980 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003981 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003982}
3983
Dan Gohmand858e902010-04-17 15:26:15 +00003984SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003985 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003986 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003987 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003988 assert(Op.getNumOperands() == 3 &&
3989 VT == Op.getOperand(1).getValueType() &&
3990 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003991
Dan Gohman9ed06db2008-03-07 20:36:53 +00003992 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003993 SDValue Lo = Op.getOperand(0);
3994 SDValue Hi = Op.getOperand(1);
3995 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003996 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003997
Dale Johannesenf5d97892009-02-04 01:48:28 +00003998 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003999 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004000 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4001 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4002 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4003 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004004 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004005 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4006 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4007 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004008 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004009 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004010 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004011}
4012
4013//===----------------------------------------------------------------------===//
4014// Vector related lowering.
4015//
4016
Chris Lattner4a998b92006-04-17 06:00:21 +00004017/// BuildSplatI - Build a canonical splati of Val with an element size of
4018/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004019static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004020 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004021 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004022
Owen Andersone50ed302009-08-10 22:56:29 +00004023 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004025 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004026
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004028
Chris Lattner70fa4932006-12-01 01:45:39 +00004029 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4030 if (Val == -1)
4031 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004032
Owen Andersone50ed302009-08-10 22:56:29 +00004033 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004034
Chris Lattner4a998b92006-04-17 06:00:21 +00004035 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004037 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004038 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004039 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4040 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004041 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004042}
4043
Chris Lattnere7c768e2006-04-18 03:24:30 +00004044/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004045/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004046static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004047 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 EVT DestVT = MVT::Other) {
4049 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004050 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004051 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004052}
4053
Chris Lattnere7c768e2006-04-18 03:24:30 +00004054/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4055/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004056static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004057 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 DebugLoc dl, EVT DestVT = MVT::Other) {
4059 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004060 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004062}
4063
4064
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004065/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4066/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004067static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004068 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004069 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004070 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4071 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004072
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004074 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004077 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004078}
4079
Chris Lattnerf1b47082006-04-14 05:19:18 +00004080// If this is a case we can't handle, return null and let the default
4081// expansion code take care of it. If we CAN select this case, and if it
4082// selects to a single instruction, return Op. Otherwise, if we can codegen
4083// this case more efficiently than a constant pool load, lower it to the
4084// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004085SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4086 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004087 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004088 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4089 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004090
Bob Wilson24e338e2009-03-02 23:24:16 +00004091 // Check if this is a splat of a constant value.
4092 APInt APSplatBits, APSplatUndef;
4093 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004094 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004095 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004096 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004097 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004098
Bob Wilsonf2950b02009-03-03 19:26:27 +00004099 unsigned SplatBits = APSplatBits.getZExtValue();
4100 unsigned SplatUndef = APSplatUndef.getZExtValue();
4101 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004102
Bob Wilsonf2950b02009-03-03 19:26:27 +00004103 // First, handle single instruction cases.
4104
4105 // All zeros?
4106 if (SplatBits == 0) {
4107 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4109 SDValue Z = DAG.getConstant(0, MVT::i32);
4110 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004111 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004112 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004113 return Op;
4114 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004115
Bob Wilsonf2950b02009-03-03 19:26:27 +00004116 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4117 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4118 (32-SplatBitSize));
4119 if (SextVal >= -16 && SextVal <= 15)
4120 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004121
4122
Bob Wilsonf2950b02009-03-03 19:26:27 +00004123 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004124
Bob Wilsonf2950b02009-03-03 19:26:27 +00004125 // If this value is in the range [-32,30] and is even, use:
4126 // tmp = VSPLTI[bhw], result = add tmp, tmp
4127 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004129 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004130 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004131 }
4132
4133 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4134 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4135 // for fneg/fabs.
4136 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4137 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004139
4140 // Make the VSLW intrinsic, computing 0x8000_0000.
4141 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4142 OnesV, DAG, dl);
4143
4144 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004146 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004147 }
4148
4149 // Check to see if this is a wide variety of vsplti*, binop self cases.
4150 static const signed char SplatCsts[] = {
4151 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4152 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4153 };
4154
4155 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4156 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4157 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4158 int i = SplatCsts[idx];
4159
4160 // Figure out what shift amount will be used by altivec if shifted by i in
4161 // this splat size.
4162 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4163
4164 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004165 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004167 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4168 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4169 Intrinsic::ppc_altivec_vslw
4170 };
4171 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004172 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004173 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004174
Bob Wilsonf2950b02009-03-03 19:26:27 +00004175 // vsplti + srl self.
4176 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004178 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4179 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4180 Intrinsic::ppc_altivec_vsrw
4181 };
4182 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004183 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004184 }
4185
Bob Wilsonf2950b02009-03-03 19:26:27 +00004186 // vsplti + sra self.
4187 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004189 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4190 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4191 Intrinsic::ppc_altivec_vsraw
4192 };
4193 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004194 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004196
Bob Wilsonf2950b02009-03-03 19:26:27 +00004197 // vsplti + rol self.
4198 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4199 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004201 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4202 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4203 Intrinsic::ppc_altivec_vrlw
4204 };
4205 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004206 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004208
Bob Wilsonf2950b02009-03-03 19:26:27 +00004209 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004210 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004212 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004213 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004214 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004215 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004217 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004218 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004219 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004220 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004222 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4223 }
4224 }
4225
4226 // Three instruction sequences.
4227
4228 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4229 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4231 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004232 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004233 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004234 }
4235 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4236 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4238 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004239 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004240 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004242
Dan Gohman475871a2008-07-27 21:46:04 +00004243 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004244}
4245
Chris Lattner59138102006-04-17 05:28:54 +00004246/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4247/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004248static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004249 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004250 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004251 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004252 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004253 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Chris Lattner59138102006-04-17 05:28:54 +00004255 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004256 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004257 OP_VMRGHW,
4258 OP_VMRGLW,
4259 OP_VSPLTISW0,
4260 OP_VSPLTISW1,
4261 OP_VSPLTISW2,
4262 OP_VSPLTISW3,
4263 OP_VSLDOI4,
4264 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004265 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004266 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004267
Chris Lattner59138102006-04-17 05:28:54 +00004268 if (OpNum == OP_COPY) {
4269 if (LHSID == (1*9+2)*9+3) return LHS;
4270 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4271 return RHS;
4272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004273
Dan Gohman475871a2008-07-27 21:46:04 +00004274 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004275 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4276 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004277
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004279 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004280 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004281 case OP_VMRGHW:
4282 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4283 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4284 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4285 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4286 break;
4287 case OP_VMRGLW:
4288 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4289 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4290 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4291 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4292 break;
4293 case OP_VSPLTISW0:
4294 for (unsigned i = 0; i != 16; ++i)
4295 ShufIdxs[i] = (i&3)+0;
4296 break;
4297 case OP_VSPLTISW1:
4298 for (unsigned i = 0; i != 16; ++i)
4299 ShufIdxs[i] = (i&3)+4;
4300 break;
4301 case OP_VSPLTISW2:
4302 for (unsigned i = 0; i != 16; ++i)
4303 ShufIdxs[i] = (i&3)+8;
4304 break;
4305 case OP_VSPLTISW3:
4306 for (unsigned i = 0; i != 16; ++i)
4307 ShufIdxs[i] = (i&3)+12;
4308 break;
4309 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004310 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004311 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004312 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004313 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004314 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004315 }
Owen Andersone50ed302009-08-10 22:56:29 +00004316 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004317 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4318 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004320 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004321}
4322
Chris Lattnerf1b47082006-04-14 05:19:18 +00004323/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4324/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4325/// return the code it can be lowered into. Worst case, it can always be
4326/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004327SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004328 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004329 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004330 SDValue V1 = Op.getOperand(0);
4331 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004333 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Chris Lattnerf1b47082006-04-14 05:19:18 +00004335 // Cases that are handled by instructions that take permute immediates
4336 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4337 // selected by the instruction selector.
4338 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4340 PPC::isSplatShuffleMask(SVOp, 2) ||
4341 PPC::isSplatShuffleMask(SVOp, 4) ||
4342 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4343 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4344 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4345 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4346 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4347 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4348 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4349 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4350 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004351 return Op;
4352 }
4353 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004354
Chris Lattnerf1b47082006-04-14 05:19:18 +00004355 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4356 // and produce a fixed permutation. If any of these match, do not lower to
4357 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4359 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4360 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4361 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4362 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4363 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4364 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4365 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4366 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004367 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004368
Chris Lattner59138102006-04-17 05:28:54 +00004369 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4370 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004371 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004372
Chris Lattner59138102006-04-17 05:28:54 +00004373 unsigned PFIndexes[4];
4374 bool isFourElementShuffle = true;
4375 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4376 unsigned EltNo = 8; // Start out undef.
4377 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004379 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004380
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004382 if ((ByteSource & 3) != j) {
4383 isFourElementShuffle = false;
4384 break;
4385 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004386
Chris Lattner59138102006-04-17 05:28:54 +00004387 if (EltNo == 8) {
4388 EltNo = ByteSource/4;
4389 } else if (EltNo != ByteSource/4) {
4390 isFourElementShuffle = false;
4391 break;
4392 }
4393 }
4394 PFIndexes[i] = EltNo;
4395 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004396
4397 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004398 // perfect shuffle vector to determine if it is cost effective to do this as
4399 // discrete instructions, or whether we should use a vperm.
4400 if (isFourElementShuffle) {
4401 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004402 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004403 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004404
Chris Lattner59138102006-04-17 05:28:54 +00004405 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4406 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004407
Chris Lattner59138102006-04-17 05:28:54 +00004408 // Determining when to avoid vperm is tricky. Many things affect the cost
4409 // of vperm, particularly how many times the perm mask needs to be computed.
4410 // For example, if the perm mask can be hoisted out of a loop or is already
4411 // used (perhaps because there are multiple permutes with the same shuffle
4412 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4413 // the loop requires an extra register.
4414 //
4415 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004416 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004417 // available, if this block is within a loop, we should avoid using vperm
4418 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004419 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004420 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004421 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004422
Chris Lattnerf1b47082006-04-14 05:19:18 +00004423 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4424 // vector that will get spilled to the constant pool.
4425 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004426
Chris Lattnerf1b47082006-04-14 05:19:18 +00004427 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4428 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004429 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004430 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004431
Dan Gohman475871a2008-07-27 21:46:04 +00004432 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4434 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Chris Lattnerf1b47082006-04-14 05:19:18 +00004436 for (unsigned j = 0; j != BytesPerElement; ++j)
4437 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004440
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004442 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004443 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004444}
4445
Chris Lattner90564f22006-04-18 17:59:36 +00004446/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4447/// altivec comparison. If it is, return true and fill in Opc/isDot with
4448/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004449static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004450 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004451 unsigned IntrinsicID =
4452 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004453 CompareOpc = -1;
4454 isDot = false;
4455 switch (IntrinsicID) {
4456 default: return false;
4457 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004458 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4459 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4460 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4461 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4462 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4463 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4464 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4465 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4466 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4467 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4468 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4469 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4470 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Chris Lattner1a635d62006-04-14 06:01:58 +00004472 // Normal Comparisons.
4473 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4474 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4475 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4476 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4477 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4478 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4479 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4480 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4481 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4482 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4483 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4484 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4485 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4486 }
Chris Lattner90564f22006-04-18 17:59:36 +00004487 return true;
4488}
4489
4490/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4491/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004492SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004493 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004494 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4495 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004496 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004497 int CompareOpc;
4498 bool isDot;
4499 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004500 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004501
Chris Lattner90564f22006-04-18 17:59:36 +00004502 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004503 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004504 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004505 Op.getOperand(1), Op.getOperand(2),
4506 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004507 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004509
Chris Lattner1a635d62006-04-14 06:01:58 +00004510 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004511 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004512 Op.getOperand(2), // LHS
4513 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004515 };
Owen Andersone50ed302009-08-10 22:56:29 +00004516 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004517 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004518 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004519 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004520
Chris Lattner1a635d62006-04-14 06:01:58 +00004521 // Now that we have the comparison, emit a copy from the CR to a GPR.
4522 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4524 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004525 CompNode.getValue(1));
4526
Chris Lattner1a635d62006-04-14 06:01:58 +00004527 // Unpack the result based on how the target uses it.
4528 unsigned BitNo; // Bit # of CR6.
4529 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004530 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004531 default: // Can't happen, don't crash on invalid number though.
4532 case 0: // Return the value of the EQ bit of CR6.
4533 BitNo = 0; InvertBit = false;
4534 break;
4535 case 1: // Return the inverted value of the EQ bit of CR6.
4536 BitNo = 0; InvertBit = true;
4537 break;
4538 case 2: // Return the value of the LT bit of CR6.
4539 BitNo = 2; InvertBit = false;
4540 break;
4541 case 3: // Return the inverted value of the LT bit of CR6.
4542 BitNo = 2; InvertBit = true;
4543 break;
4544 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004545
Chris Lattner1a635d62006-04-14 06:01:58 +00004546 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004547 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4548 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004549 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004550 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4551 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Chris Lattner1a635d62006-04-14 06:01:58 +00004553 // If we are supposed to, toggle the bit.
4554 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4556 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004557 return Flags;
4558}
4559
Scott Michelfdc40a02009-02-17 22:15:04 +00004560SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004561 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004562 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004563 // Create a stack slot that is 16-byte aligned.
4564 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004565 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004566 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004567 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004568
Chris Lattner1a635d62006-04-14 06:01:58 +00004569 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004570 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004571 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004572 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004573 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004574 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004575 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004576}
4577
Dan Gohmand858e902010-04-17 15:26:15 +00004578SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004579 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004580 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004581 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004582
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4584 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004585
Dan Gohman475871a2008-07-27 21:46:04 +00004586 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004587 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004588
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004589 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004590 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4591 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4592 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004593
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004594 // Low parts multiplied together, generating 32-bit results (we ignore the
4595 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004596 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004598
Dan Gohman475871a2008-07-27 21:46:04 +00004599 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004601 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004602 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004603 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004604 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4605 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004606 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004607
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004609
Chris Lattnercea2aa72006-04-18 04:28:57 +00004610 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004611 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004612 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004613 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004614
Chris Lattner19a81522006-04-18 03:57:35 +00004615 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004616 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004618 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004619
Chris Lattner19a81522006-04-18 03:57:35 +00004620 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004621 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004623 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004624
Chris Lattner19a81522006-04-18 03:57:35 +00004625 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004627 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 Ops[i*2 ] = 2*i+1;
4629 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004630 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004632 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004633 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004634 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004635}
4636
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004637/// LowerOperation - Provide custom lowering hooks for some operations.
4638///
Dan Gohmand858e902010-04-17 15:26:15 +00004639SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004640 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004641 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004642 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004643 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004644 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004645 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004646 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004647 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004648 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4649 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004650 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004651 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004652
4653 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004654 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004655
Jim Laskeyefc7e522006-12-04 22:04:42 +00004656 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004657 case ISD::DYNAMIC_STACKALLOC:
4658 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004659
Chris Lattner1a635d62006-04-14 06:01:58 +00004660 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004661 case ISD::FP_TO_UINT:
4662 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004663 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004664 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004665 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004666
Chris Lattner1a635d62006-04-14 06:01:58 +00004667 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004668 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4669 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4670 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004671
Chris Lattner1a635d62006-04-14 06:01:58 +00004672 // Vector-related lowering.
4673 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4674 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4675 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4676 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004677 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004678
Chris Lattner3fc027d2007-12-08 06:59:59 +00004679 // Frame & Return address.
4680 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004681 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004682 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004683}
4684
Duncan Sands1607f052008-12-01 11:39:25 +00004685void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4686 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004687 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004688 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004689 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004690 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004691 default:
Craig Topperbc219812012-02-07 02:50:20 +00004692 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004693 case ISD::VAARG: {
4694 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4695 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4696 return;
4697
4698 EVT VT = N->getValueType(0);
4699
4700 if (VT == MVT::i64) {
4701 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4702
4703 Results.push_back(NewNode);
4704 Results.push_back(NewNode.getValue(1));
4705 }
4706 return;
4707 }
Duncan Sands1607f052008-12-01 11:39:25 +00004708 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 assert(N->getValueType(0) == MVT::ppcf128);
4710 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004711 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004713 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004714 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004716 DAG.getIntPtrConstant(1));
4717
4718 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4719 // of the long double, and puts FPSCR back the way it was. We do not
4720 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004721 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004722 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4723
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004725 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004726 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004727 MFFSreg = Result.getValue(0);
4728 InFlag = Result.getValue(1);
4729
4730 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004731 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004733 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004734 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004735 InFlag = Result.getValue(0);
4736
4737 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004738 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004739 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004740 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004741 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004742 InFlag = Result.getValue(0);
4743
4744 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004746 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004747 Ops[0] = Lo;
4748 Ops[1] = Hi;
4749 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004750 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004751 FPreg = Result.getValue(0);
4752 InFlag = Result.getValue(1);
4753
4754 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 NodeTys.push_back(MVT::f64);
4756 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004757 Ops[1] = MFFSreg;
4758 Ops[2] = FPreg;
4759 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004760 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004761 FPreg = Result.getValue(0);
4762
4763 // We know the low half is about to be thrown away, so just use something
4764 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004766 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004767 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004768 }
Duncan Sands1607f052008-12-01 11:39:25 +00004769 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004770 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004771 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004772 }
4773}
4774
4775
Chris Lattner1a635d62006-04-14 06:01:58 +00004776//===----------------------------------------------------------------------===//
4777// Other Lowering Code
4778//===----------------------------------------------------------------------===//
4779
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004780MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004781PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004782 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004783 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004784 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4785
4786 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4787 MachineFunction *F = BB->getParent();
4788 MachineFunction::iterator It = BB;
4789 ++It;
4790
4791 unsigned dest = MI->getOperand(0).getReg();
4792 unsigned ptrA = MI->getOperand(1).getReg();
4793 unsigned ptrB = MI->getOperand(2).getReg();
4794 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004795 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004796
4797 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4798 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4799 F->insert(It, loopMBB);
4800 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004801 exitMBB->splice(exitMBB->begin(), BB,
4802 llvm::next(MachineBasicBlock::iterator(MI)),
4803 BB->end());
4804 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004805
4806 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004807 unsigned TmpReg = (!BinOpcode) ? incr :
4808 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004809 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4810 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004811
4812 // thisMBB:
4813 // ...
4814 // fallthrough --> loopMBB
4815 BB->addSuccessor(loopMBB);
4816
4817 // loopMBB:
4818 // l[wd]arx dest, ptr
4819 // add r0, dest, incr
4820 // st[wd]cx. r0, ptr
4821 // bne- loopMBB
4822 // fallthrough --> exitMBB
4823 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004824 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004825 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004826 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004827 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4828 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004829 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004830 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004831 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004832 BB->addSuccessor(loopMBB);
4833 BB->addSuccessor(exitMBB);
4834
4835 // exitMBB:
4836 // ...
4837 BB = exitMBB;
4838 return BB;
4839}
4840
4841MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004842PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004843 MachineBasicBlock *BB,
4844 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004845 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004846 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004847 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4848 // In 64 bit mode we have to use 64 bits for addresses, even though the
4849 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4850 // registers without caring whether they're 32 or 64, but here we're
4851 // doing actual arithmetic on the addresses.
4852 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004853 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004854
4855 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4856 MachineFunction *F = BB->getParent();
4857 MachineFunction::iterator It = BB;
4858 ++It;
4859
4860 unsigned dest = MI->getOperand(0).getReg();
4861 unsigned ptrA = MI->getOperand(1).getReg();
4862 unsigned ptrB = MI->getOperand(2).getReg();
4863 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004864 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004865
4866 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4867 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4868 F->insert(It, loopMBB);
4869 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004870 exitMBB->splice(exitMBB->begin(), BB,
4871 llvm::next(MachineBasicBlock::iterator(MI)),
4872 BB->end());
4873 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004874
4875 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004876 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004877 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4878 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004879 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4880 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4881 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4882 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4883 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4884 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4885 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4886 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4887 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4888 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004889 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004890 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004891 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004892
4893 // thisMBB:
4894 // ...
4895 // fallthrough --> loopMBB
4896 BB->addSuccessor(loopMBB);
4897
4898 // The 4-byte load must be aligned, while a char or short may be
4899 // anywhere in the word. Hence all this nasty bookkeeping code.
4900 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4901 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004902 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004903 // rlwinm ptr, ptr1, 0, 0, 29
4904 // slw incr2, incr, shift
4905 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4906 // slw mask, mask2, shift
4907 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004908 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004909 // add tmp, tmpDest, incr2
4910 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004911 // and tmp3, tmp, mask
4912 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004913 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004914 // bne- loopMBB
4915 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004916 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004917 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004918 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004919 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004920 .addReg(ptrA).addReg(ptrB);
4921 } else {
4922 Ptr1Reg = ptrB;
4923 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004924 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004925 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004926 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004927 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4928 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004929 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004930 .addReg(Ptr1Reg).addImm(0).addImm(61);
4931 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004932 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004933 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004934 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004935 .addReg(incr).addReg(ShiftReg);
4936 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004937 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004938 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004939 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4940 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004941 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004942 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004943 .addReg(Mask2Reg).addReg(ShiftReg);
4944
4945 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004946 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004947 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004948 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004949 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004950 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004951 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004952 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004953 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004954 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004955 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004956 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004957 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004958 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004959 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004960 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004961 BB->addSuccessor(loopMBB);
4962 BB->addSuccessor(exitMBB);
4963
4964 // exitMBB:
4965 // ...
4966 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004967 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4968 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004969 return BB;
4970}
4971
4972MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004973PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004974 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004975 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004976
4977 // To "insert" these instructions we actually have to insert their
4978 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004979 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004980 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004981 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004982
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004983 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004984
Hal Finkel009f7af2012-06-22 23:10:08 +00004985 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4986 MI->getOpcode() == PPC::SELECT_CC_I8)) {
4987 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
4988 PPC::ISEL8 : PPC::ISEL;
4989 unsigned SelectPred = MI->getOperand(4).getImm();
4990 DebugLoc dl = MI->getDebugLoc();
4991
4992 // The SelectPred is ((BI << 5) | BO) for a BCC
4993 unsigned BO = SelectPred & 0xF;
4994 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
4995
4996 unsigned TrueOpNo, FalseOpNo;
4997 if (BO == 12) {
4998 TrueOpNo = 2;
4999 FalseOpNo = 3;
5000 } else {
5001 TrueOpNo = 3;
5002 FalseOpNo = 2;
5003 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5004 }
5005
5006 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5007 .addReg(MI->getOperand(TrueOpNo).getReg())
5008 .addReg(MI->getOperand(FalseOpNo).getReg())
5009 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5010 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5011 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5012 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5013 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5014 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5015
Evan Cheng53301922008-07-12 02:23:19 +00005016
5017 // The incoming instruction knows the destination vreg to set, the
5018 // condition code register to branch on, the true/false values to
5019 // select between, and a branch opcode to use.
5020
5021 // thisMBB:
5022 // ...
5023 // TrueVal = ...
5024 // cmpTY ccX, r1, r2
5025 // bCC copy1MBB
5026 // fallthrough --> copy0MBB
5027 MachineBasicBlock *thisMBB = BB;
5028 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5029 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5030 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005031 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005032 F->insert(It, copy0MBB);
5033 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005034
5035 // Transfer the remainder of BB and its successor edges to sinkMBB.
5036 sinkMBB->splice(sinkMBB->begin(), BB,
5037 llvm::next(MachineBasicBlock::iterator(MI)),
5038 BB->end());
5039 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5040
Evan Cheng53301922008-07-12 02:23:19 +00005041 // Next, add the true and fallthrough blocks as its successors.
5042 BB->addSuccessor(copy0MBB);
5043 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005044
Dan Gohman14152b42010-07-06 20:24:04 +00005045 BuildMI(BB, dl, TII->get(PPC::BCC))
5046 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5047
Evan Cheng53301922008-07-12 02:23:19 +00005048 // copy0MBB:
5049 // %FalseValue = ...
5050 // # fallthrough to sinkMBB
5051 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005052
Evan Cheng53301922008-07-12 02:23:19 +00005053 // Update machine-CFG edges
5054 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005055
Evan Cheng53301922008-07-12 02:23:19 +00005056 // sinkMBB:
5057 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5058 // ...
5059 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005060 BuildMI(*BB, BB->begin(), dl,
5061 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005062 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5063 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5064 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005065 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5066 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5067 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5068 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005069 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5070 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5071 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5072 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005073
5074 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5075 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5076 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5077 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005078 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5079 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5080 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5081 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005082
5083 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5084 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5085 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5086 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005087 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5088 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5089 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5090 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005091
5092 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5093 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5094 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5095 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005096 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5097 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5098 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5099 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005100
5101 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005102 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005103 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005104 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005105 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005106 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005107 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005108 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005109
5110 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5111 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5112 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5113 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005114 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5115 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5116 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5117 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005118
Dale Johannesen0e55f062008-08-29 18:29:46 +00005119 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5120 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5121 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5122 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5123 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5124 BB = EmitAtomicBinary(MI, BB, false, 0);
5125 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5126 BB = EmitAtomicBinary(MI, BB, true, 0);
5127
Evan Cheng53301922008-07-12 02:23:19 +00005128 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5129 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5130 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5131
5132 unsigned dest = MI->getOperand(0).getReg();
5133 unsigned ptrA = MI->getOperand(1).getReg();
5134 unsigned ptrB = MI->getOperand(2).getReg();
5135 unsigned oldval = MI->getOperand(3).getReg();
5136 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005137 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005138
Dale Johannesen65e39732008-08-25 18:53:26 +00005139 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5140 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5141 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005142 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005143 F->insert(It, loop1MBB);
5144 F->insert(It, loop2MBB);
5145 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005146 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005147 exitMBB->splice(exitMBB->begin(), BB,
5148 llvm::next(MachineBasicBlock::iterator(MI)),
5149 BB->end());
5150 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005151
5152 // thisMBB:
5153 // ...
5154 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005155 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005156
Dale Johannesen65e39732008-08-25 18:53:26 +00005157 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005158 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005159 // cmp[wd] dest, oldval
5160 // bne- midMBB
5161 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005162 // st[wd]cx. newval, ptr
5163 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005164 // b exitBB
5165 // midMBB:
5166 // st[wd]cx. dest, ptr
5167 // exitBB:
5168 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005169 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005170 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005171 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005172 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005173 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005174 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5175 BB->addSuccessor(loop2MBB);
5176 BB->addSuccessor(midMBB);
5177
5178 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005179 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005180 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005182 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005183 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005184 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005185 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005186
Dale Johannesen65e39732008-08-25 18:53:26 +00005187 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005188 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005189 .addReg(dest).addReg(ptrA).addReg(ptrB);
5190 BB->addSuccessor(exitMBB);
5191
Evan Cheng53301922008-07-12 02:23:19 +00005192 // exitMBB:
5193 // ...
5194 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005195 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5196 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5197 // We must use 64-bit registers for addresses when targeting 64-bit,
5198 // since we're actually doing arithmetic on them. Other registers
5199 // can be 32-bit.
5200 bool is64bit = PPCSubTarget.isPPC64();
5201 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5202
5203 unsigned dest = MI->getOperand(0).getReg();
5204 unsigned ptrA = MI->getOperand(1).getReg();
5205 unsigned ptrB = MI->getOperand(2).getReg();
5206 unsigned oldval = MI->getOperand(3).getReg();
5207 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005208 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005209
5210 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5211 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5212 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5213 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5214 F->insert(It, loop1MBB);
5215 F->insert(It, loop2MBB);
5216 F->insert(It, midMBB);
5217 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005218 exitMBB->splice(exitMBB->begin(), BB,
5219 llvm::next(MachineBasicBlock::iterator(MI)),
5220 BB->end());
5221 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005222
5223 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005224 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005225 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5226 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005227 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5228 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5229 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5230 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5231 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5232 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5233 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5234 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5235 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5236 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5237 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5238 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5239 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5240 unsigned Ptr1Reg;
5241 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005242 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005243 // thisMBB:
5244 // ...
5245 // fallthrough --> loopMBB
5246 BB->addSuccessor(loop1MBB);
5247
5248 // The 4-byte load must be aligned, while a char or short may be
5249 // anywhere in the word. Hence all this nasty bookkeeping code.
5250 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5251 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005252 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005253 // rlwinm ptr, ptr1, 0, 0, 29
5254 // slw newval2, newval, shift
5255 // slw oldval2, oldval,shift
5256 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5257 // slw mask, mask2, shift
5258 // and newval3, newval2, mask
5259 // and oldval3, oldval2, mask
5260 // loop1MBB:
5261 // lwarx tmpDest, ptr
5262 // and tmp, tmpDest, mask
5263 // cmpw tmp, oldval3
5264 // bne- midMBB
5265 // loop2MBB:
5266 // andc tmp2, tmpDest, mask
5267 // or tmp4, tmp2, newval3
5268 // stwcx. tmp4, ptr
5269 // bne- loop1MBB
5270 // b exitBB
5271 // midMBB:
5272 // stwcx. tmpDest, ptr
5273 // exitBB:
5274 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005275 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005276 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005277 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005278 .addReg(ptrA).addReg(ptrB);
5279 } else {
5280 Ptr1Reg = ptrB;
5281 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005282 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005283 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005284 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005285 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5286 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005287 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005288 .addReg(Ptr1Reg).addImm(0).addImm(61);
5289 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005290 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005291 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005292 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005293 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005294 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005295 .addReg(oldval).addReg(ShiftReg);
5296 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005297 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005298 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005299 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5300 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5301 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005302 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005303 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005304 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005305 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005306 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005307 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005308 .addReg(OldVal2Reg).addReg(MaskReg);
5309
5310 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005311 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005312 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005313 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5314 .addReg(TmpDestReg).addReg(MaskReg);
5315 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005316 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005317 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005318 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5319 BB->addSuccessor(loop2MBB);
5320 BB->addSuccessor(midMBB);
5321
5322 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005323 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5324 .addReg(TmpDestReg).addReg(MaskReg);
5325 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5326 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5327 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005328 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005329 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005330 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005331 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005332 BB->addSuccessor(loop1MBB);
5333 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005335 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005336 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005337 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005338 BB->addSuccessor(exitMBB);
5339
5340 // exitMBB:
5341 // ...
5342 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005343 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5344 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005345 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005346 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005347 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005348
Dan Gohman14152b42010-07-06 20:24:04 +00005349 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005350 return BB;
5351}
5352
Chris Lattner1a635d62006-04-14 06:01:58 +00005353//===----------------------------------------------------------------------===//
5354// Target Optimization Hooks
5355//===----------------------------------------------------------------------===//
5356
Duncan Sands25cf2272008-11-24 14:53:14 +00005357SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5358 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005359 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005360 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005361 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005362 switch (N->getOpcode()) {
5363 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005364 case PPCISD::SHL:
5365 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005366 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005367 return N->getOperand(0);
5368 }
5369 break;
5370 case PPCISD::SRL:
5371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005372 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005373 return N->getOperand(0);
5374 }
5375 break;
5376 case PPCISD::SRA:
5377 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005378 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005379 C->isAllOnesValue()) // -1 >>s V -> -1.
5380 return N->getOperand(0);
5381 }
5382 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005383
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005384 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005385 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005386 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5387 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5388 // We allow the src/dst to be either f32/f64, but the intermediate
5389 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 if (N->getOperand(0).getValueType() == MVT::i64 &&
5391 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005392 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 if (Val.getValueType() == MVT::f32) {
5394 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005395 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005396 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005397
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005399 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005401 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 if (N->getValueType(0) == MVT::f32) {
5403 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005404 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005405 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005406 }
5407 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005409 // If the intermediate type is i32, we can avoid the load/store here
5410 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005411 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005412 }
5413 }
5414 break;
Chris Lattner51269842006-03-01 05:50:56 +00005415 case ISD::STORE:
5416 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5417 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005418 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005419 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 N->getOperand(1).getValueType() == MVT::i32 &&
5421 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005422 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 if (Val.getValueType() == MVT::f32) {
5424 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005425 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005426 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005428 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005429
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005431 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005432 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005433 return Val;
5434 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005435
Chris Lattnerd9989382006-07-10 20:56:58 +00005436 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005437 if (cast<StoreSDNode>(N)->isUnindexed() &&
5438 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005439 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 (N->getOperand(1).getValueType() == MVT::i32 ||
5441 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005442 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005443 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 if (BSwapOp.getValueType() == MVT::i16)
5445 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005446
Dan Gohmanc76909a2009-09-25 20:36:54 +00005447 SDValue Ops[] = {
5448 N->getOperand(0), BSwapOp, N->getOperand(2),
5449 DAG.getValueType(N->getOperand(1).getValueType())
5450 };
5451 return
5452 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5453 Ops, array_lengthof(Ops),
5454 cast<StoreSDNode>(N)->getMemoryVT(),
5455 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005456 }
5457 break;
5458 case ISD::BSWAP:
5459 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005460 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005461 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005463 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005464 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005465 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005466 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005467 LD->getChain(), // Chain
5468 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005469 DAG.getValueType(N->getValueType(0)) // VT
5470 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005471 SDValue BSLoad =
5472 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5473 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5474 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005475
Scott Michelfdc40a02009-02-17 22:15:04 +00005476 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005477 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005478 if (N->getValueType(0) == MVT::i16)
5479 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Chris Lattnerd9989382006-07-10 20:56:58 +00005481 // First, combine the bswap away. This makes the value produced by the
5482 // load dead.
5483 DCI.CombineTo(N, ResVal);
5484
5485 // Next, combine the load away, we give it a bogus result value but a real
5486 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005487 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005488
Chris Lattnerd9989382006-07-10 20:56:58 +00005489 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005490 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattner51269842006-03-01 05:50:56 +00005493 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005494 case PPCISD::VCMP: {
5495 // If a VCMPo node already exists with exactly the same operands as this
5496 // node, use its result instead of this node (VCMPo computes both a CR6 and
5497 // a normal output).
5498 //
5499 if (!N->getOperand(0).hasOneUse() &&
5500 !N->getOperand(1).hasOneUse() &&
5501 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005502
Chris Lattner4468c222006-03-31 06:02:07 +00005503 // Scan all of the users of the LHS, looking for VCMPo's that match.
5504 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Gabor Greifba36cb52008-08-28 21:40:38 +00005506 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005507 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5508 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005509 if (UI->getOpcode() == PPCISD::VCMPo &&
5510 UI->getOperand(1) == N->getOperand(1) &&
5511 UI->getOperand(2) == N->getOperand(2) &&
5512 UI->getOperand(0) == N->getOperand(0)) {
5513 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005514 break;
5515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Chris Lattner00901202006-04-18 18:28:22 +00005517 // If there is no VCMPo node, or if the flag value has a single use, don't
5518 // transform this.
5519 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5520 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005521
5522 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005523 // chain, this transformation is more complex. Note that multiple things
5524 // could use the value result, which we should ignore.
5525 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005526 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005527 FlagUser == 0; ++UI) {
5528 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005529 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005530 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005531 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005532 FlagUser = User;
5533 break;
5534 }
5535 }
5536 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Chris Lattner00901202006-04-18 18:28:22 +00005538 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5539 // give up for right now.
5540 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005541 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005542 }
5543 break;
5544 }
Chris Lattner90564f22006-04-18 17:59:36 +00005545 case ISD::BR_CC: {
5546 // If this is a branch on an altivec predicate comparison, lower this so
5547 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5548 // lowering is done pre-legalize, because the legalizer lowers the predicate
5549 // compare down to code that is difficult to reassemble.
5550 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005551 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005552 int CompareOpc;
5553 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005554
Chris Lattner90564f22006-04-18 17:59:36 +00005555 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5556 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5557 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5558 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005559
Chris Lattner90564f22006-04-18 17:59:36 +00005560 // If this is a comparison against something other than 0/1, then we know
5561 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005562 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005563 if (Val != 0 && Val != 1) {
5564 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5565 return N->getOperand(0);
5566 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005568 N->getOperand(0), N->getOperand(4));
5569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005570
Chris Lattner90564f22006-04-18 17:59:36 +00005571 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005572
Chris Lattner90564f22006-04-18 17:59:36 +00005573 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005574 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005576 LHS.getOperand(2), // LHS of compare
5577 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005579 };
Chris Lattner90564f22006-04-18 17:59:36 +00005580 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005581 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005582 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005583
Chris Lattner90564f22006-04-18 17:59:36 +00005584 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005585 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005586 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005587 default: // Can't happen, don't crash on invalid number though.
5588 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005589 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005590 break;
5591 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005592 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005593 break;
5594 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005595 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005596 break;
5597 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005598 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005599 break;
5600 }
5601
Owen Anderson825b72b2009-08-11 20:47:22 +00005602 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5603 DAG.getConstant(CompOpc, MVT::i32),
5604 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005605 N->getOperand(4), CompNode.getValue(1));
5606 }
5607 break;
5608 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005609 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005610
Dan Gohman475871a2008-07-27 21:46:04 +00005611 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005612}
5613
Chris Lattner1a635d62006-04-14 06:01:58 +00005614//===----------------------------------------------------------------------===//
5615// Inline Assembly Support
5616//===----------------------------------------------------------------------===//
5617
Dan Gohman475871a2008-07-27 21:46:04 +00005618void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005619 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005620 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005621 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005622 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005623 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005624 switch (Op.getOpcode()) {
5625 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005626 case PPCISD::LBRX: {
5627 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005628 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005629 KnownZero = 0xFFFF0000;
5630 break;
5631 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005632 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005633 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005634 default: break;
5635 case Intrinsic::ppc_altivec_vcmpbfp_p:
5636 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5637 case Intrinsic::ppc_altivec_vcmpequb_p:
5638 case Intrinsic::ppc_altivec_vcmpequh_p:
5639 case Intrinsic::ppc_altivec_vcmpequw_p:
5640 case Intrinsic::ppc_altivec_vcmpgefp_p:
5641 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5642 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5643 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5644 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5645 case Intrinsic::ppc_altivec_vcmpgtub_p:
5646 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5647 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5648 KnownZero = ~1U; // All bits but the low one are known to be zero.
5649 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005650 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005651 }
5652 }
5653}
5654
5655
Chris Lattner4234f572007-03-25 02:14:49 +00005656/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005657/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005658PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005659PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5660 if (Constraint.size() == 1) {
5661 switch (Constraint[0]) {
5662 default: break;
5663 case 'b':
5664 case 'r':
5665 case 'f':
5666 case 'v':
5667 case 'y':
5668 return C_RegisterClass;
5669 }
5670 }
5671 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005672}
5673
John Thompson44ab89e2010-10-29 17:29:13 +00005674/// Examine constraint type and operand type and determine a weight value.
5675/// This object must already have been set up with the operand type
5676/// and the current alternative constraint selected.
5677TargetLowering::ConstraintWeight
5678PPCTargetLowering::getSingleConstraintMatchWeight(
5679 AsmOperandInfo &info, const char *constraint) const {
5680 ConstraintWeight weight = CW_Invalid;
5681 Value *CallOperandVal = info.CallOperandVal;
5682 // If we don't have a value, we can't do a match,
5683 // but allow it at the lowest weight.
5684 if (CallOperandVal == NULL)
5685 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005686 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005687 // Look at the constraint type.
5688 switch (*constraint) {
5689 default:
5690 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5691 break;
5692 case 'b':
5693 if (type->isIntegerTy())
5694 weight = CW_Register;
5695 break;
5696 case 'f':
5697 if (type->isFloatTy())
5698 weight = CW_Register;
5699 break;
5700 case 'd':
5701 if (type->isDoubleTy())
5702 weight = CW_Register;
5703 break;
5704 case 'v':
5705 if (type->isVectorTy())
5706 weight = CW_Register;
5707 break;
5708 case 'y':
5709 weight = CW_Register;
5710 break;
5711 }
5712 return weight;
5713}
5714
Scott Michelfdc40a02009-02-17 22:15:04 +00005715std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005716PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005717 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005718 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005719 // GCC RS6000 Constraint Letters
5720 switch (Constraint[0]) {
5721 case 'b': // R1-R31
5722 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005724 return std::make_pair(0U, &PPC::G8RCRegClass);
5725 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005726 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005728 return std::make_pair(0U, &PPC::F4RCRegClass);
5729 if (VT == MVT::f64)
5730 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005731 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005732 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005733 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005734 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005735 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005736 }
5737 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005738
Chris Lattner331d1bc2006-11-02 01:44:04 +00005739 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005740}
Chris Lattner763317d2006-02-07 00:47:13 +00005741
Chris Lattner331d1bc2006-11-02 01:44:04 +00005742
Chris Lattner48884cd2007-08-25 00:47:38 +00005743/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005744/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005745void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005746 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005747 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005748 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005749 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005750
Eric Christopher100c8332011-06-02 23:16:42 +00005751 // Only support length 1 constraints.
5752 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005753
Eric Christopher100c8332011-06-02 23:16:42 +00005754 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005755 switch (Letter) {
5756 default: break;
5757 case 'I':
5758 case 'J':
5759 case 'K':
5760 case 'L':
5761 case 'M':
5762 case 'N':
5763 case 'O':
5764 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005765 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005766 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005767 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005768 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005769 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005770 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005771 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005772 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005773 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005774 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5775 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005776 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005777 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005778 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005779 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005780 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005781 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005782 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005783 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005784 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005785 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005786 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005787 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005788 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005789 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005790 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005791 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005792 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005793 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005794 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005795 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005796 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005797 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005798 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005799 }
5800 break;
5801 }
5802 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005803
Gabor Greifba36cb52008-08-28 21:40:38 +00005804 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005805 Ops.push_back(Result);
5806 return;
5807 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005808
Chris Lattner763317d2006-02-07 00:47:13 +00005809 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005810 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005811}
Evan Chengc4c62572006-03-13 23:20:37 +00005812
Chris Lattnerc9addb72007-03-30 23:15:24 +00005813// isLegalAddressingMode - Return true if the addressing mode represented
5814// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005815bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005816 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005817 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005818
Chris Lattnerc9addb72007-03-30 23:15:24 +00005819 // PPC allows a sign-extended 16-bit immediate field.
5820 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5821 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005822
Chris Lattnerc9addb72007-03-30 23:15:24 +00005823 // No global is ever allowed as a base.
5824 if (AM.BaseGV)
5825 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005826
5827 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005828 switch (AM.Scale) {
5829 case 0: // "r+i" or just "i", depending on HasBaseReg.
5830 break;
5831 case 1:
5832 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5833 return false;
5834 // Otherwise we have r+r or r+i.
5835 break;
5836 case 2:
5837 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5838 return false;
5839 // Allow 2*r as r+r.
5840 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005841 default:
5842 // No other scales are supported.
5843 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005844 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005845
Chris Lattnerc9addb72007-03-30 23:15:24 +00005846 return true;
5847}
5848
Evan Chengc4c62572006-03-13 23:20:37 +00005849/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005850/// as the offset of the target addressing mode for load / store of the
5851/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005852bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005853 // PPC allows a sign-extended 16-bit immediate field.
5854 return (V > -(1 << 16) && V < (1 << 16)-1);
5855}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005856
Craig Topperc89c7442012-03-27 07:21:54 +00005857bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005858 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005859}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005860
Dan Gohmand858e902010-04-17 15:26:15 +00005861SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5862 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005863 MachineFunction &MF = DAG.getMachineFunction();
5864 MachineFrameInfo *MFI = MF.getFrameInfo();
5865 MFI->setReturnAddressIsTaken(true);
5866
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005867 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005868 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005869
Dale Johannesen08673d22010-05-03 22:59:34 +00005870 // Make sure the function does not optimize away the store of the RA to
5871 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005872 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005873 FuncInfo->setLRStoreRequired();
5874 bool isPPC64 = PPCSubTarget.isPPC64();
5875 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5876
5877 if (Depth > 0) {
5878 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5879 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005880
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005881 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005882 isPPC64? MVT::i64 : MVT::i32);
5883 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5884 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5885 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005886 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005887 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005888
Chris Lattner3fc027d2007-12-08 06:59:59 +00005889 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005890 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005891 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005892 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005893}
5894
Dan Gohmand858e902010-04-17 15:26:15 +00005895SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5896 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005897 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005898 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005899
Owen Andersone50ed302009-08-10 22:56:29 +00005900 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005902
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005903 MachineFunction &MF = DAG.getMachineFunction();
5904 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005905 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005906 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5907 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005908 MFI->getStackSize() &&
5909 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5910 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5911 (is31 ? PPC::R31 : PPC::R1);
5912 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5913 PtrVT);
5914 while (Depth--)
5915 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005916 FrameAddr, MachinePointerInfo(), false, false,
5917 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005918 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005919}
Dan Gohman54aeea32008-10-21 03:41:46 +00005920
5921bool
5922PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5923 // The PowerPC target isn't yet aware of offsets.
5924 return false;
5925}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005926
Evan Cheng42642d02010-04-01 20:10:42 +00005927/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005928/// and store operations as a result of memset, memcpy, and memmove
5929/// lowering. If DstAlign is zero that means it's safe to destination
5930/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5931/// means there isn't a need to check it against alignment requirement,
5932/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005933/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005934/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005935/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5936/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005937/// It returns EVT::Other if the type should be determined using generic
5938/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005939EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5940 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005941 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005942 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005943 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005944 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005946 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005948 }
5949}
Hal Finkel3f31d492012-04-01 19:23:08 +00005950
Hal Finkel070b8db2012-06-22 00:49:52 +00005951/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
5952/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
5953/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
5954/// is expanded to mul + add.
5955bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
5956 if (!VT.isSimple())
5957 return false;
5958
5959 switch (VT.getSimpleVT().SimpleTy) {
5960 case MVT::f32:
5961 case MVT::f64:
5962 case MVT::v4f32:
5963 return true;
5964 default:
5965 break;
5966 }
5967
5968 return false;
5969}
5970
Hal Finkel3f31d492012-04-01 19:23:08 +00005971Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005972 if (DisableILPPref)
5973 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005974
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005975 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005976}
5977