blob: 44696bc2aacc37e126cd382c8c5d54683bf7d930 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbach862019c2011-10-18 23:02:30 +000077def VecListOneDAsmOperand : AsmOperandClass {
78 let Name = "VecListOneD";
79 let ParserMethod = "parseVectorList";
80}
81def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
82 let ParserMatchClass = VecListOneDAsmOperand;
83}
Jim Grosbach280dfad2011-10-21 18:54:25 +000084// Register list of two sequential D registers.
85def VecListTwoDAsmOperand : AsmOperandClass {
86 let Name = "VecListTwoD";
87 let ParserMethod = "parseVectorList";
88}
89def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
90 let ParserMatchClass = VecListTwoDAsmOperand;
91}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000092// Register list of three sequential D registers.
93def VecListThreeDAsmOperand : AsmOperandClass {
94 let Name = "VecListThreeD";
95 let ParserMethod = "parseVectorList";
96}
97def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
98 let ParserMatchClass = VecListThreeDAsmOperand;
99}
Jim Grosbachb6310312011-10-21 20:35:01 +0000100// Register list of four sequential D registers.
101def VecListFourDAsmOperand : AsmOperandClass {
102 let Name = "VecListFourD";
103 let ParserMethod = "parseVectorList";
104}
105def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
106 let ParserMatchClass = VecListFourDAsmOperand;
107}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000108// Register list of two D registers spaced by 2 (two sequential Q registers).
109def VecListTwoQAsmOperand : AsmOperandClass {
110 let Name = "VecListTwoQ";
111 let ParserMethod = "parseVectorList";
112}
113def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
114 let ParserMatchClass = VecListTwoQAsmOperand;
115}
Jim Grosbach862019c2011-10-18 23:02:30 +0000116
Bob Wilson5bafff32009-06-22 23:27:02 +0000117//===----------------------------------------------------------------------===//
118// NEON-specific DAG Nodes.
119//===----------------------------------------------------------------------===//
120
121def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000122def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000123
124def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000125def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
128def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
130def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000131def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
132def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000133def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
134def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
135
136// Types for vector shift by immediates. The "SHX" version is for long and
137// narrow operations where the source and destination vectors have different
138// types. The "SHINS" version is for shift and insert operations.
139def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisVT<2, i32>]>;
141def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
142 SDTCisVT<2, i32>]>;
143def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
144 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
145
146def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
147def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
148def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
149def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
150def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
151def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
152def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
153
154def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
155def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
156def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
157
158def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
159def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
160def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
161def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
162def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
163def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
164
165def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
166def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
167def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
168
169def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
170def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
171
172def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
173 SDTCisVT<2, i32>]>;
174def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
175def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
176
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000177def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
178def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
179def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000180def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000181
Owen Andersond9668172010-11-03 22:44:51 +0000182def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
183 SDTCisVT<2, i32>]>;
184def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000185def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000186
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000187def NEONvbsl : SDNode<"ARMISD::VBSL",
188 SDTypeProfile<1, 3, [SDTCisVec<0>,
189 SDTCisSameAs<0, 1>,
190 SDTCisSameAs<0, 2>,
191 SDTCisSameAs<0, 3>]>>;
192
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000193def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
194
Bob Wilson0ce37102009-08-14 05:08:32 +0000195// VDUPLANE can produce a quad-register result from a double-register source,
196// so the result is not constrained to match the source.
197def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
198 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
199 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000200
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000201def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
202 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
203def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
204
Bob Wilsond8e17572009-08-12 22:31:50 +0000205def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
206def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
207def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
208def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
209
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000210def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000211 SDTCisSameAs<0, 2>,
212 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000213def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
214def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
215def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000216
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000217def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
218 SDTCisSameAs<1, 2>]>;
219def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
220def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
221
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000222def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
223 SDTCisSameAs<0, 2>]>;
224def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
225def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
226
Bob Wilsoncba270d2010-07-13 21:16:48 +0000227def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
228 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000229 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000230 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
231 return (EltBits == 32 && EltVal == 0);
232}]>;
233
234def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
235 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000236 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000237 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
238 return (EltBits == 8 && EltVal == 0xff);
239}]>;
240
Bob Wilson5bafff32009-06-22 23:27:02 +0000241//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000242// NEON load / store instructions
243//===----------------------------------------------------------------------===//
244
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000245// Use VLDM to load a Q register as a D register pair.
246// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247def VLDMQIA
248 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
249 IIC_fpLoad_m, "",
250 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000251
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000252// Use VSTM to store a Q register as a D register pair.
253// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000254def VSTMQIA
255 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
256 IIC_fpStore_m, "",
257 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000258
Bob Wilsonffde0802010-09-02 16:00:54 +0000259// Classes for VLD* pseudo-instructions with multi-register operands.
260// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000261class VLDQPseudo<InstrItinClass itin>
262 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
263class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000264 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000265 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000266 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000267class VLDQWBfixedPseudo<InstrItinClass itin>
268 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
269 (ins addrmode6:$addr), itin,
270 "$addr.addr = $wb">;
271class VLDQWBregisterPseudo<InstrItinClass itin>
272 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
273 (ins addrmode6:$addr, rGPR:$offset), itin,
274 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000275class VLDQQPseudo<InstrItinClass itin>
276 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
277class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000278 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000280 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000281class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000282 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
283 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000284class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000285 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000286 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000287 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000288
Bob Wilson2a0e9742010-11-27 06:35:16 +0000289let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
290
Bob Wilson205a5ca2009-07-08 18:11:30 +0000291// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000292class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000293 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000294 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000295 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000296 let Rm = 0b1111;
297 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000298 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000299}
Bob Wilson621f1952010-03-23 05:25:43 +0000300class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000301 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000302 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000303 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000304 let Rm = 0b1111;
305 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000306 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000307}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
310def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
311def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
312def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000313
Owen Andersond9aa7d32010-11-02 00:05:05 +0000314def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
315def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
316def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
317def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000318
Evan Chengd2ca8132010-10-09 01:03:04 +0000319def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
320def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
321def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
322def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000323
Bob Wilson99493b22010-03-20 17:59:03 +0000324// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000325multiclass VLD1DWB<bits<4> op7_4, string Dt> {
326 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
327 (ins addrmode6:$Rn), IIC_VLD1u,
328 "vld1", Dt, "$Vd, $Rn!",
329 "$Rn.addr = $wb", []> {
330 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
331 let Inst{4} = Rn{4};
332 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000333 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000334 }
335 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
336 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
337 "vld1", Dt, "$Vd, $Rn, $Rm",
338 "$Rn.addr = $wb", []> {
339 let Inst{4} = Rn{4};
340 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000341 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000342 }
Owen Andersone85bd772010-11-02 00:24:52 +0000343}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000344multiclass VLD1QWB<bits<4> op7_4, string Dt> {
345 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
346 (ins addrmode6:$Rn), IIC_VLD1x2u,
347 "vld1", Dt, "$Vd, $Rn!",
348 "$Rn.addr = $wb", []> {
349 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
350 let Inst{5-4} = Rn{5-4};
351 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000352 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000353 }
354 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
355 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
356 "vld1", Dt, "$Vd, $Rn, $Rm",
357 "$Rn.addr = $wb", []> {
358 let Inst{5-4} = Rn{5-4};
359 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000360 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000361 }
Owen Andersone85bd772010-11-02 00:24:52 +0000362}
Bob Wilson99493b22010-03-20 17:59:03 +0000363
Jim Grosbach10b90a92011-10-24 21:45:13 +0000364defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
365defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
366defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
367defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
368defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
369defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
370defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
371defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000372
Jim Grosbach10b90a92011-10-24 21:45:13 +0000373def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
374def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
375def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
376def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
377def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
378def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
379def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
380def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000381
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000382// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000383class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000384 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000385 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000386 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000387 let Rm = 0b1111;
388 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000389 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000390}
Jim Grosbach59216752011-10-24 23:26:05 +0000391multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
392 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
393 (ins addrmode6:$Rn), IIC_VLD1x2u,
394 "vld1", Dt, "$Vd, $Rn!",
395 "$Rn.addr = $wb", []> {
396 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000397 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000398 let DecoderMethod = "DecodeVLDInstruction";
399 let AsmMatchConverter = "cvtVLDwbFixed";
400 }
401 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
402 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
403 "vld1", Dt, "$Vd, $Rn, $Rm",
404 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000405 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000406 let DecoderMethod = "DecodeVLDInstruction";
407 let AsmMatchConverter = "cvtVLDwbRegister";
408 }
Owen Andersone85bd772010-11-02 00:24:52 +0000409}
Bob Wilson052ba452010-03-22 18:22:06 +0000410
Owen Andersone85bd772010-11-02 00:24:52 +0000411def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
412def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
413def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
414def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000415
Jim Grosbach59216752011-10-24 23:26:05 +0000416defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
417defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
418defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
419defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000420
Jim Grosbach59216752011-10-24 23:26:05 +0000421def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000422
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000423// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000424class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000425 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000426 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000427 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000428 let Rm = 0b1111;
429 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000431}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000432multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
433 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
434 (ins addrmode6:$Rn), IIC_VLD1x2u,
435 "vld1", Dt, "$Vd, $Rn!",
436 "$Rn.addr = $wb", []> {
437 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
438 let Inst{5-4} = Rn{5-4};
439 let DecoderMethod = "DecodeVLDInstruction";
440 let AsmMatchConverter = "cvtVLDwbFixed";
441 }
442 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
443 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
444 "vld1", Dt, "$Vd, $Rn, $Rm",
445 "$Rn.addr = $wb", []> {
446 let Inst{5-4} = Rn{5-4};
447 let DecoderMethod = "DecodeVLDInstruction";
448 let AsmMatchConverter = "cvtVLDwbRegister";
449 }
Owen Andersone85bd772010-11-02 00:24:52 +0000450}
Johnny Chend7283d92010-02-23 20:51:23 +0000451
Owen Andersone85bd772010-11-02 00:24:52 +0000452def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
453def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
454def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
455def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000456
Jim Grosbach399cdca2011-10-25 00:14:01 +0000457defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
458defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
459defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
460defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000461
Jim Grosbach399cdca2011-10-25 00:14:01 +0000462def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000463
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000464// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000465class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
466 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000467 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000468 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000469 let Rm = 0b1111;
470 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000471 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000472}
Jim Grosbach224180e2011-10-21 23:58:57 +0000473class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000474 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000475 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000476 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000477 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000478 let Rm = 0b1111;
479 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000481}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000482
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000483def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
484def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
485def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000486
Jim Grosbach224180e2011-10-21 23:58:57 +0000487def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
488def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
489def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000490
Bob Wilson9d84fb32010-09-14 20:59:49 +0000491def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
492def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
493def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000494
Evan Chengd2ca8132010-10-09 01:03:04 +0000495def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
496def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
497def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000498
Bob Wilson92cb9322010-03-20 20:10:51 +0000499// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000500class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
501 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000502 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000503 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000504 "$Rn.addr = $wb", []> {
505 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000507}
Jim Grosbach224180e2011-10-21 23:58:57 +0000508class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000509 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000510 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000511 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000512 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000513 "$Rn.addr = $wb", []> {
514 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000515 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000516}
Bob Wilson92cb9322010-03-20 20:10:51 +0000517
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000518def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
519def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
520def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000521
Jim Grosbach224180e2011-10-21 23:58:57 +0000522def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
523def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
524def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000525
Evan Chengd2ca8132010-10-09 01:03:04 +0000526def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
527def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
528def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000529
Evan Chengd2ca8132010-10-09 01:03:04 +0000530def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
531def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
532def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000533
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000534// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000535def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
536def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
537def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
538def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
539def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
540def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000541
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000542// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000543class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000544 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000545 (ins addrmode6:$Rn), IIC_VLD3,
546 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
547 let Rm = 0b1111;
548 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000549 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000550}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000551
Owen Andersoncf667be2010-11-02 01:24:55 +0000552def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
553def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
554def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000555
Bob Wilson9d84fb32010-09-14 20:59:49 +0000556def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
557def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
558def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000559
Bob Wilson92cb9322010-03-20 20:10:51 +0000560// ...with address register writeback:
561class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
562 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000563 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
565 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
566 "$Rn.addr = $wb", []> {
567 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000568 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000569}
Bob Wilson92cb9322010-03-20 20:10:51 +0000570
Owen Andersoncf667be2010-11-02 01:24:55 +0000571def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
572def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
573def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000574
Evan Cheng84f69e82010-10-09 01:45:34 +0000575def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
576def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
577def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000578
Bob Wilson7de68142011-02-07 17:43:15 +0000579// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000580def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
581def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
582def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
583def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
584def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
585def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000586
Evan Cheng84f69e82010-10-09 01:45:34 +0000587def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
588def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
589def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000590
Bob Wilson92cb9322010-03-20 20:10:51 +0000591// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000592def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
593def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
594def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
595
Evan Cheng84f69e82010-10-09 01:45:34 +0000596def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
597def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
598def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000599
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000600// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000601class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
602 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000603 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000604 (ins addrmode6:$Rn), IIC_VLD4,
605 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
606 let Rm = 0b1111;
607 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000608 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000609}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000610
Owen Andersoncf667be2010-11-02 01:24:55 +0000611def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
612def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
613def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000614
Bob Wilson9d84fb32010-09-14 20:59:49 +0000615def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
616def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
617def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000618
Bob Wilson92cb9322010-03-20 20:10:51 +0000619// ...with address register writeback:
620class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
621 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000622 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000623 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000624 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
625 "$Rn.addr = $wb", []> {
626 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000627 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000628}
Bob Wilson92cb9322010-03-20 20:10:51 +0000629
Owen Andersoncf667be2010-11-02 01:24:55 +0000630def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
631def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
632def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000633
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000634def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
635def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
636def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000637
Bob Wilson7de68142011-02-07 17:43:15 +0000638// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000639def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
640def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
641def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
642def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
643def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
644def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000645
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000646def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
647def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
648def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000649
Bob Wilson92cb9322010-03-20 20:10:51 +0000650// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000651def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
652def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
653def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
654
655def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
656def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
657def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000658
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000659} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
660
Bob Wilson8466fa12010-09-13 23:01:35 +0000661// Classes for VLD*LN pseudo-instructions with multi-register operands.
662// These are expanded to real instructions after register allocation.
663class VLDQLNPseudo<InstrItinClass itin>
664 : PseudoNLdSt<(outs QPR:$dst),
665 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
666 itin, "$src = $dst">;
667class VLDQLNWBPseudo<InstrItinClass itin>
668 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
669 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
670 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
671class VLDQQLNPseudo<InstrItinClass itin>
672 : PseudoNLdSt<(outs QQPR:$dst),
673 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
674 itin, "$src = $dst">;
675class VLDQQLNWBPseudo<InstrItinClass itin>
676 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
677 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
678 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
679class VLDQQQQLNPseudo<InstrItinClass itin>
680 : PseudoNLdSt<(outs QQQQPR:$dst),
681 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
682 itin, "$src = $dst">;
683class VLDQQQQLNWBPseudo<InstrItinClass itin>
684 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
685 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
686 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
687
Bob Wilsonb07c1712009-10-07 21:53:04 +0000688// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000689class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
690 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000691 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000692 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
693 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000694 "$src = $Vd",
695 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000696 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000698 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000699 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700}
Mon P Wang183c6272011-05-09 17:47:27 +0000701class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
702 PatFrag LoadOp>
703 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
704 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
705 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
706 "$src = $Vd",
707 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
708 (i32 (LoadOp addrmode6oneL32:$Rn)),
709 imm:$lane))]> {
710 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000711 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000712}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000713class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
714 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
715 (i32 (LoadOp addrmode6:$addr)),
716 imm:$lane))];
717}
718
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000719def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
720 let Inst{7-5} = lane{2-0};
721}
722def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
723 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Mon P Wang183c6272011-05-09 17:47:27 +0000726def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 let Inst{5} = Rn{4};
729 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000731
732def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
733def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
734def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
735
Bob Wilson746fa172010-12-10 22:13:32 +0000736def : Pat<(vector_insert (v2f32 DPR:$src),
737 (f32 (load addrmode6:$addr)), imm:$lane),
738 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
739def : Pat<(vector_insert (v4f32 QPR:$src),
740 (f32 (load addrmode6:$addr)), imm:$lane),
741 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
742
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000743let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
744
745// ...with address register writeback:
746class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000747 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000749 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000750 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000751 "$src = $Vd, $Rn.addr = $wb", []> {
752 let DecoderMethod = "DecodeVLD1LN";
753}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000754
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000755def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
756 let Inst{7-5} = lane{2-0};
757}
758def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
759 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
762def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
763 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{5} = Rn{4};
765 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000767
768def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
769def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
770def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000771
Bob Wilson243fcc52009-09-01 04:26:28 +0000772// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000773class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000774 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
776 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000777 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000778 let Rm = 0b1111;
779 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000780 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000781}
Bob Wilson243fcc52009-09-01 04:26:28 +0000782
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000783def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
784 let Inst{7-5} = lane{2-0};
785}
786def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
787 let Inst{7-6} = lane{1-0};
788}
789def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
790 let Inst{7} = lane{0};
791}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000792
Evan Chengd2ca8132010-10-09 01:03:04 +0000793def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
794def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
795def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000796
Bob Wilson41315282010-03-20 20:39:53 +0000797// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000798def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
799 let Inst{7-6} = lane{1-0};
800}
801def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
802 let Inst{7} = lane{0};
803}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000804
Evan Chengd2ca8132010-10-09 01:03:04 +0000805def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
806def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000807
Bob Wilsona1023642010-03-20 20:47:18 +0000808// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000809class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000810 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000811 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000812 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000813 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
814 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
815 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000816 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000817}
Bob Wilsona1023642010-03-20 20:47:18 +0000818
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000819def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
820 let Inst{7-5} = lane{2-0};
821}
822def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
823 let Inst{7-6} = lane{1-0};
824}
825def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
826 let Inst{7} = lane{0};
827}
Bob Wilsona1023642010-03-20 20:47:18 +0000828
Evan Chengd2ca8132010-10-09 01:03:04 +0000829def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
830def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
831def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000832
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
834 let Inst{7-6} = lane{1-0};
835}
836def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
837 let Inst{7} = lane{0};
838}
Bob Wilsona1023642010-03-20 20:47:18 +0000839
Evan Chengd2ca8132010-10-09 01:03:04 +0000840def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
841def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000842
Bob Wilson243fcc52009-09-01 04:26:28 +0000843// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000844class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000845 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000846 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000847 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000848 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000849 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000850 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000851 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852}
Bob Wilson243fcc52009-09-01 04:26:28 +0000853
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000854def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
855 let Inst{7-5} = lane{2-0};
856}
857def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
858 let Inst{7-6} = lane{1-0};
859}
860def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
861 let Inst{7} = lane{0};
862}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000863
Evan Cheng84f69e82010-10-09 01:45:34 +0000864def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
865def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
866def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000867
Bob Wilson41315282010-03-20 20:39:53 +0000868// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000869def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
870 let Inst{7-6} = lane{1-0};
871}
872def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
873 let Inst{7} = lane{0};
874}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000875
Evan Cheng84f69e82010-10-09 01:45:34 +0000876def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
877def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000878
Bob Wilsona1023642010-03-20 20:47:18 +0000879// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000880class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000881 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000882 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000883 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000884 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000885 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000886 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
887 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000888 []> {
889 let DecoderMethod = "DecodeVLD3LN";
890}
Bob Wilsona1023642010-03-20 20:47:18 +0000891
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000892def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
893 let Inst{7-5} = lane{2-0};
894}
895def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
896 let Inst{7-6} = lane{1-0};
897}
898def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
899 let Inst{7} = lane{0};
900}
Bob Wilsona1023642010-03-20 20:47:18 +0000901
Evan Cheng84f69e82010-10-09 01:45:34 +0000902def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
903def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
904def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000905
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000906def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
907 let Inst{7-6} = lane{1-0};
908}
909def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
910 let Inst{7} = lane{0};
911}
Bob Wilsona1023642010-03-20 20:47:18 +0000912
Evan Cheng84f69e82010-10-09 01:45:34 +0000913def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
914def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000915
Bob Wilson243fcc52009-09-01 04:26:28 +0000916// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000917class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000918 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000919 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000920 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000921 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000922 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000923 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000924 let Rm = 0b1111;
925 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000926 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000927}
Bob Wilson243fcc52009-09-01 04:26:28 +0000928
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000929def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
930 let Inst{7-5} = lane{2-0};
931}
932def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
933 let Inst{7-6} = lane{1-0};
934}
935def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
936 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000937 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000938}
Bob Wilson62e053e2009-10-08 22:53:57 +0000939
Evan Cheng10dc63f2010-10-09 04:07:58 +0000940def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
941def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
942def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000943
Bob Wilson41315282010-03-20 20:39:53 +0000944// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000945def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
946 let Inst{7-6} = lane{1-0};
947}
948def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
949 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000950 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000951}
Bob Wilson62e053e2009-10-08 22:53:57 +0000952
Evan Cheng10dc63f2010-10-09 04:07:58 +0000953def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
954def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000955
Bob Wilsona1023642010-03-20 20:47:18 +0000956// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000957class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000958 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000959 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000960 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000961 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000962 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000963"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
964"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000966 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000967 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000968}
Bob Wilsona1023642010-03-20 20:47:18 +0000969
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000970def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
971 let Inst{7-5} = lane{2-0};
972}
973def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
974 let Inst{7-6} = lane{1-0};
975}
976def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
977 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000978 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000979}
Bob Wilsona1023642010-03-20 20:47:18 +0000980
Evan Cheng10dc63f2010-10-09 04:07:58 +0000981def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
982def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
983def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000984
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000985def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
986 let Inst{7-6} = lane{1-0};
987}
988def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
989 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000990 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000991}
Bob Wilsona1023642010-03-20 20:47:18 +0000992
Evan Cheng10dc63f2010-10-09 04:07:58 +0000993def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
994def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000995
Bob Wilson2a0e9742010-11-27 06:35:16 +0000996} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
997
Bob Wilsonb07c1712009-10-07 21:53:04 +0000998// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000999class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001000 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +00001001 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001002 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001003 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001004 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001005 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001006}
1007class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1008 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001009 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001010}
1011
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001012def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1013def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1014def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001015
1016def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1017def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1018def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1019
Bob Wilson746fa172010-12-10 22:13:32 +00001020def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1021 (VLD1DUPd32 addrmode6:$addr)>;
1022def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1023 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1024
Bob Wilson2a0e9742010-11-27 06:35:16 +00001025let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1026
Bob Wilson20d55152010-12-10 22:13:24 +00001027class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001028 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001029 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001030 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1031 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001032 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001033 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001034}
1035
Bob Wilson20d55152010-12-10 22:13:24 +00001036def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1037def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1038def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001039
1040// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001041class VLD1DUPWB<bits<4> op7_4, string Dt>
1042 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001043 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001044 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1045 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001046 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001047}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001048class VLD1QDUPWB<bits<4> op7_4, string Dt>
1049 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001050 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001051 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1052 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001053 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001054}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001055
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001056def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1057def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1058def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001059
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001060def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1061def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1062def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001063
1064def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1065def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1066def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1067
Bob Wilsonb07c1712009-10-07 21:53:04 +00001068// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001069class VLD2DUP<bits<4> op7_4, string Dt>
1070 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001071 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001072 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1073 let Rm = 0b1111;
1074 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001075 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001076}
1077
1078def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1079def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1080def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1081
1082def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1083def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1084def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1085
1086// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001087def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1088def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1089def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001090
1091// ...with address register writeback:
1092class VLD2DUPWB<bits<4> op7_4, string Dt>
1093 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001094 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001095 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1096 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001097 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001098}
1099
1100def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1101def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1102def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1103
Bob Wilson173fb142010-11-30 00:00:38 +00001104def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1105def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1106def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001107
1108def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1109def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1110def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1111
Bob Wilsonb07c1712009-10-07 21:53:04 +00001112// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001113class VLD3DUP<bits<4> op7_4, string Dt>
1114 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001115 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001116 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1117 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001118 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001119 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001120}
1121
1122def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1123def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1124def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1125
1126def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1127def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1128def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1129
1130// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001131def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1132def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1133def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001134
1135// ...with address register writeback:
1136class VLD3DUPWB<bits<4> op7_4, string Dt>
1137 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001138 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001139 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1140 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001141 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001142 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001143}
1144
1145def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1146def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1147def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1148
Bob Wilson173fb142010-11-30 00:00:38 +00001149def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1150def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1151def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001152
1153def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1154def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1155def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1156
Bob Wilsonb07c1712009-10-07 21:53:04 +00001157// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001158class VLD4DUP<bits<4> op7_4, string Dt>
1159 : NLdSt<1, 0b10, 0b1111, op7_4,
1160 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001161 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001162 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1163 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001164 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001165 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001166}
1167
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001168def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1169def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1170def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001171
1172def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1173def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1174def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1175
1176// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001177def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1178def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1179def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001180
1181// ...with address register writeback:
1182class VLD4DUPWB<bits<4> op7_4, string Dt>
1183 : NLdSt<1, 0b10, 0b1111, op7_4,
1184 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001185 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001186 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001187 "$Rn.addr = $wb", []> {
1188 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001189 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001190}
1191
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001192def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1193def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1194def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1195
1196def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1197def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1198def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001199
1200def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1201def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1202def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1203
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001204} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001205
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001206let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001207
Bob Wilson709d5922010-08-25 23:27:42 +00001208// Classes for VST* pseudo-instructions with multi-register operands.
1209// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001210class VSTQPseudo<InstrItinClass itin>
1211 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1212class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001213 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001214 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001215 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001216class VSTQWBfixedPseudo<InstrItinClass itin>
1217 : PseudoNLdSt<(outs GPR:$wb),
1218 (ins addrmode6:$addr, QPR:$src), itin,
1219 "$addr.addr = $wb">;
1220class VSTQWBregisterPseudo<InstrItinClass itin>
1221 : PseudoNLdSt<(outs GPR:$wb),
1222 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1223 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001224class VSTQQPseudo<InstrItinClass itin>
1225 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1226class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001227 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001228 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001229 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001230class VSTQQQQPseudo<InstrItinClass itin>
1231 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001232class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001233 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001234 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001235 "$addr.addr = $wb">;
1236
Bob Wilson11d98992010-03-23 06:20:33 +00001237// VST1 : Vector Store (multiple single elements)
1238class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001239 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1240 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001241 let Rm = 0b1111;
1242 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001243 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001244}
Bob Wilson11d98992010-03-23 06:20:33 +00001245class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001246 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1247 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001248 let Rm = 0b1111;
1249 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001250 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001251}
Bob Wilson11d98992010-03-23 06:20:33 +00001252
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001253def VST1d8 : VST1D<{0,0,0,?}, "8">;
1254def VST1d16 : VST1D<{0,1,0,?}, "16">;
1255def VST1d32 : VST1D<{1,0,0,?}, "32">;
1256def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001257
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001258def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1259def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1260def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1261def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001262
Evan Cheng60ff8792010-10-11 22:03:18 +00001263def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1264def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1265def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1266def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001267
Bob Wilson25eb5012010-03-20 20:54:36 +00001268// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001269multiclass VST1DWB<bits<4> op7_4, string Dt> {
1270 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1271 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1272 "vst1", Dt, "$Vd, $Rn!",
1273 "$Rn.addr = $wb", []> {
1274 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1275 let Inst{4} = Rn{4};
1276 let DecoderMethod = "DecodeVSTInstruction";
1277 let AsmMatchConverter = "cvtVSTwbFixed";
1278 }
1279 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1280 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1281 IIC_VLD1u,
1282 "vst1", Dt, "$Vd, $Rn, $Rm",
1283 "$Rn.addr = $wb", []> {
1284 let Inst{4} = Rn{4};
1285 let DecoderMethod = "DecodeVSTInstruction";
1286 let AsmMatchConverter = "cvtVSTwbRegister";
1287 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001288}
Jim Grosbach4334e032011-10-31 21:50:31 +00001289multiclass VST1QWB<bits<4> op7_4, string Dt> {
1290 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1291 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1292 "vst1", Dt, "$Vd, $Rn!",
1293 "$Rn.addr = $wb", []> {
1294 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1295 let Inst{5-4} = Rn{5-4};
1296 let DecoderMethod = "DecodeVSTInstruction";
1297 let AsmMatchConverter = "cvtVSTwbFixed";
1298 }
1299 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1300 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1301 IIC_VLD1x2u,
1302 "vst1", Dt, "$Vd, $Rn, $Rm",
1303 "$Rn.addr = $wb", []> {
1304 let Inst{5-4} = Rn{5-4};
1305 let DecoderMethod = "DecodeVSTInstruction";
1306 let AsmMatchConverter = "cvtVSTwbRegister";
1307 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001308}
Bob Wilson25eb5012010-03-20 20:54:36 +00001309
Jim Grosbach4334e032011-10-31 21:50:31 +00001310defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1311defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1312defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1313defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001314
Jim Grosbach4334e032011-10-31 21:50:31 +00001315defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1316defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1317defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1318defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001319
Jim Grosbach4334e032011-10-31 21:50:31 +00001320def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1321def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1322def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1323def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1324def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1325def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1326def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1327def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001328
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001329// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001330class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001331 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001332 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1333 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001334 let Rm = 0b1111;
1335 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001336 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001337}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001338multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1339 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1340 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1341 "vst1", Dt, "$Vd, $Rn!",
1342 "$Rn.addr = $wb", []> {
1343 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1344 let Inst{5-4} = Rn{5-4};
1345 let DecoderMethod = "DecodeVSTInstruction";
1346 let AsmMatchConverter = "cvtVSTwbFixed";
1347 }
1348 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1349 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1350 IIC_VLD1x3u,
1351 "vst1", Dt, "$Vd, $Rn, $Rm",
1352 "$Rn.addr = $wb", []> {
1353 let Inst{5-4} = Rn{5-4};
1354 let DecoderMethod = "DecodeVSTInstruction";
1355 let AsmMatchConverter = "cvtVSTwbRegister";
1356 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001357}
Bob Wilson052ba452010-03-22 18:22:06 +00001358
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001359def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1360def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1361def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1362def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001363
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001364defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1365defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1366defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1367defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001368
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001369def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1370def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1371def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001372
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001373// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001374class VST1D4<bits<4> op7_4, string Dt>
1375 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001376 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1377 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001378 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001379 let Rm = 0b1111;
1380 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001381 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001382}
Bob Wilson25eb5012010-03-20 20:54:36 +00001383class VST1D4WB<bits<4> op7_4, string Dt>
1384 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001385 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001386 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001387 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1388 "$Rn.addr = $wb", []> {
1389 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001390 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001391}
Bob Wilson25eb5012010-03-20 20:54:36 +00001392
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001393def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1394def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1395def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1396def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001397
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001398def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1399def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1400def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1401def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001402
Evan Cheng60ff8792010-10-11 22:03:18 +00001403def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1404def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001405
Bob Wilsonb36ec862009-08-06 18:47:44 +00001406// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001407class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1408 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001409 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1410 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1411 let Rm = 0b1111;
1412 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001413 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001414}
Bob Wilson95808322010-03-18 20:18:39 +00001415class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001416 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001417 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1418 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001419 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001420 let Rm = 0b1111;
1421 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001422 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001423}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001424
Owen Andersond2f37942010-11-02 21:16:58 +00001425def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1426def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1427def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001428
Owen Andersond2f37942010-11-02 21:16:58 +00001429def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1430def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1431def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001432
Evan Cheng60ff8792010-10-11 22:03:18 +00001433def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1434def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1435def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001436
Evan Cheng60ff8792010-10-11 22:03:18 +00001437def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1438def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1439def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001440
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001441// ...with address register writeback:
1442class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1443 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001444 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1445 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1446 "$Rn.addr = $wb", []> {
1447 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001448 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001449}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001450class VST2QWB<bits<4> op7_4, string Dt>
1451 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001452 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001453 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001454 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1455 "$Rn.addr = $wb", []> {
1456 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001457 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001458}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001459
Owen Andersond2f37942010-11-02 21:16:58 +00001460def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1461def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1462def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001463
Owen Andersond2f37942010-11-02 21:16:58 +00001464def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1465def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1466def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001467
Evan Cheng60ff8792010-10-11 22:03:18 +00001468def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1469def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1470def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001471
Evan Cheng60ff8792010-10-11 22:03:18 +00001472def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1473def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1474def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001475
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001476// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001477def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1478def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1479def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1480def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1481def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1482def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001483
Bob Wilsonb36ec862009-08-06 18:47:44 +00001484// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001485class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1486 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001487 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1488 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1489 let Rm = 0b1111;
1490 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001491 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001492}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001493
Owen Andersona1a45fd2010-11-02 21:47:03 +00001494def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1495def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1496def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001497
Evan Cheng60ff8792010-10-11 22:03:18 +00001498def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1499def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1500def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001501
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001502// ...with address register writeback:
1503class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1504 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001505 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001506 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001507 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1508 "$Rn.addr = $wb", []> {
1509 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001510 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001511}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001512
Owen Andersona1a45fd2010-11-02 21:47:03 +00001513def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1514def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1515def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001516
Evan Cheng60ff8792010-10-11 22:03:18 +00001517def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1518def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1519def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001520
Bob Wilson7de68142011-02-07 17:43:15 +00001521// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001522def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1523def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1524def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1525def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1526def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1527def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001528
Evan Cheng60ff8792010-10-11 22:03:18 +00001529def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1530def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1531def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001532
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001533// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001534def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1535def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1536def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1537
Evan Cheng60ff8792010-10-11 22:03:18 +00001538def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1539def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1540def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001541
Bob Wilsonb36ec862009-08-06 18:47:44 +00001542// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001543class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1544 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001545 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1546 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001547 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001548 let Rm = 0b1111;
1549 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001550 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001551}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001552
Owen Andersona1a45fd2010-11-02 21:47:03 +00001553def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1554def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1555def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001556
Evan Cheng60ff8792010-10-11 22:03:18 +00001557def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1558def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1559def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001560
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001561// ...with address register writeback:
1562class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1563 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001564 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001565 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001566 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1567 "$Rn.addr = $wb", []> {
1568 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001569 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001570}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001571
Owen Andersona1a45fd2010-11-02 21:47:03 +00001572def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1573def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1574def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001575
Evan Cheng60ff8792010-10-11 22:03:18 +00001576def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1577def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1578def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001579
Bob Wilson7de68142011-02-07 17:43:15 +00001580// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001581def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1582def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1583def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1584def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1585def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1586def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001587
Evan Cheng60ff8792010-10-11 22:03:18 +00001588def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1589def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1590def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001591
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001592// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001593def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1594def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1595def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1596
Evan Cheng60ff8792010-10-11 22:03:18 +00001597def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1598def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1599def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001600
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001601} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1602
Bob Wilson8466fa12010-09-13 23:01:35 +00001603// Classes for VST*LN pseudo-instructions with multi-register operands.
1604// These are expanded to real instructions after register allocation.
1605class VSTQLNPseudo<InstrItinClass itin>
1606 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1607 itin, "">;
1608class VSTQLNWBPseudo<InstrItinClass itin>
1609 : PseudoNLdSt<(outs GPR:$wb),
1610 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1611 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1612class VSTQQLNPseudo<InstrItinClass itin>
1613 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1614 itin, "">;
1615class VSTQQLNWBPseudo<InstrItinClass itin>
1616 : PseudoNLdSt<(outs GPR:$wb),
1617 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1618 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1619class VSTQQQQLNPseudo<InstrItinClass itin>
1620 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1621 itin, "">;
1622class VSTQQQQLNWBPseudo<InstrItinClass itin>
1623 : PseudoNLdSt<(outs GPR:$wb),
1624 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1625 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1626
Bob Wilsonb07c1712009-10-07 21:53:04 +00001627// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001628class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1629 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001630 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001631 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001632 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1633 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001634 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001635 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001636}
Mon P Wang183c6272011-05-09 17:47:27 +00001637class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1638 PatFrag StoreOp, SDNode ExtractOp>
1639 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1640 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1641 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001642 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001643 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001644 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001645}
Bob Wilsond168cef2010-11-03 16:24:53 +00001646class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1647 : VSTQLNPseudo<IIC_VST1ln> {
1648 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1649 addrmode6:$addr)];
1650}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001651
Bob Wilsond168cef2010-11-03 16:24:53 +00001652def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1653 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001654 let Inst{7-5} = lane{2-0};
1655}
Bob Wilsond168cef2010-11-03 16:24:53 +00001656def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1657 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001658 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001659 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001660}
Mon P Wang183c6272011-05-09 17:47:27 +00001661
1662def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001663 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001664 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001665}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001666
Bob Wilsond168cef2010-11-03 16:24:53 +00001667def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1668def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1669def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001670
Bob Wilson746fa172010-12-10 22:13:32 +00001671def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1672 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1673def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1674 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1675
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001676// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001677class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1678 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001679 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001680 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001681 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001682 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001683 "$Rn.addr = $wb",
1684 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001685 addrmode6:$Rn, am6offset:$Rm))]> {
1686 let DecoderMethod = "DecodeVST1LN";
1687}
Bob Wilsonda525062011-02-25 06:42:42 +00001688class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1689 : VSTQLNWBPseudo<IIC_VST1lnu> {
1690 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1691 addrmode6:$addr, am6offset:$offset))];
1692}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001693
Bob Wilsonda525062011-02-25 06:42:42 +00001694def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1695 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001696 let Inst{7-5} = lane{2-0};
1697}
Bob Wilsonda525062011-02-25 06:42:42 +00001698def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1699 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001700 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001701 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001702}
Bob Wilsonda525062011-02-25 06:42:42 +00001703def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1704 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001705 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001706 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001707}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001708
Bob Wilsonda525062011-02-25 06:42:42 +00001709def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1710def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1711def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1712
1713let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001714
Bob Wilson8a3198b2009-09-01 18:51:56 +00001715// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001716class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001717 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001718 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1719 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001720 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001721 let Rm = 0b1111;
1722 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001723 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001724}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001725
Owen Andersonb20594f2010-11-02 22:18:18 +00001726def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1727 let Inst{7-5} = lane{2-0};
1728}
1729def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1730 let Inst{7-6} = lane{1-0};
1731}
1732def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1733 let Inst{7} = lane{0};
1734}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001735
Evan Cheng60ff8792010-10-11 22:03:18 +00001736def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1737def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1738def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001739
Bob Wilson41315282010-03-20 20:39:53 +00001740// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001741def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1742 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001743 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001744}
1745def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1746 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001747 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001748}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001749
Evan Cheng60ff8792010-10-11 22:03:18 +00001750def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1751def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001752
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001753// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001754class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001755 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001756 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001757 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001758 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001759 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001760 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001761 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001762}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001763
Owen Andersonb20594f2010-11-02 22:18:18 +00001764def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1765 let Inst{7-5} = lane{2-0};
1766}
1767def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1768 let Inst{7-6} = lane{1-0};
1769}
1770def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1771 let Inst{7} = lane{0};
1772}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001773
Evan Cheng60ff8792010-10-11 22:03:18 +00001774def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1775def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1776def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001777
Owen Andersonb20594f2010-11-02 22:18:18 +00001778def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1779 let Inst{7-6} = lane{1-0};
1780}
1781def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1782 let Inst{7} = lane{0};
1783}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001784
Evan Cheng60ff8792010-10-11 22:03:18 +00001785def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1786def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001787
Bob Wilson8a3198b2009-09-01 18:51:56 +00001788// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001789class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001790 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001791 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001792 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001793 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1794 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001795 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001796}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001797
Owen Andersonb20594f2010-11-02 22:18:18 +00001798def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1799 let Inst{7-5} = lane{2-0};
1800}
1801def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1802 let Inst{7-6} = lane{1-0};
1803}
1804def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1805 let Inst{7} = lane{0};
1806}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001807
Evan Cheng60ff8792010-10-11 22:03:18 +00001808def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1809def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1810def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001811
Bob Wilson41315282010-03-20 20:39:53 +00001812// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001813def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1814 let Inst{7-6} = lane{1-0};
1815}
1816def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1817 let Inst{7} = lane{0};
1818}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001819
Evan Cheng60ff8792010-10-11 22:03:18 +00001820def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1821def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001822
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001823// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001824class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001825 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001826 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001827 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001828 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001829 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001830 "$Rn.addr = $wb", []> {
1831 let DecoderMethod = "DecodeVST3LN";
1832}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001833
Owen Andersonb20594f2010-11-02 22:18:18 +00001834def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1835 let Inst{7-5} = lane{2-0};
1836}
1837def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1838 let Inst{7-6} = lane{1-0};
1839}
1840def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1841 let Inst{7} = lane{0};
1842}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001843
Evan Cheng60ff8792010-10-11 22:03:18 +00001844def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1845def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1846def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001847
Owen Andersonb20594f2010-11-02 22:18:18 +00001848def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1849 let Inst{7-6} = lane{1-0};
1850}
1851def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1852 let Inst{7} = lane{0};
1853}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001854
Evan Cheng60ff8792010-10-11 22:03:18 +00001855def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1856def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001857
Bob Wilson8a3198b2009-09-01 18:51:56 +00001858// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001859class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001860 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001861 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001862 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001863 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001864 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001865 let Rm = 0b1111;
1866 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001867 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001868}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001869
Owen Andersonb20594f2010-11-02 22:18:18 +00001870def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1871 let Inst{7-5} = lane{2-0};
1872}
1873def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1874 let Inst{7-6} = lane{1-0};
1875}
1876def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1877 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001878 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001879}
Bob Wilson56311392009-10-09 00:01:36 +00001880
Evan Cheng60ff8792010-10-11 22:03:18 +00001881def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1882def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1883def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001884
Bob Wilson41315282010-03-20 20:39:53 +00001885// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001886def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1887 let Inst{7-6} = lane{1-0};
1888}
1889def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1890 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001891 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001892}
Bob Wilson56311392009-10-09 00:01:36 +00001893
Evan Cheng60ff8792010-10-11 22:03:18 +00001894def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1895def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001896
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001897// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001898class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001899 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001900 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001901 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001902 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001903 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1904 "$Rn.addr = $wb", []> {
1905 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001906 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001907}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001908
Owen Andersonb20594f2010-11-02 22:18:18 +00001909def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1910 let Inst{7-5} = lane{2-0};
1911}
1912def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1913 let Inst{7-6} = lane{1-0};
1914}
1915def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1916 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001917 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001918}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001919
Evan Cheng60ff8792010-10-11 22:03:18 +00001920def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1921def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1922def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001923
Owen Andersonb20594f2010-11-02 22:18:18 +00001924def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1925 let Inst{7-6} = lane{1-0};
1926}
1927def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1928 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001929 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001930}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001931
Evan Cheng60ff8792010-10-11 22:03:18 +00001932def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1933def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001934
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001935} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001936
Bob Wilson205a5ca2009-07-08 18:11:30 +00001937
Bob Wilson5bafff32009-06-22 23:27:02 +00001938//===----------------------------------------------------------------------===//
1939// NEON pattern fragments
1940//===----------------------------------------------------------------------===//
1941
1942// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001943def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001944 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1945 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001946}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001947def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001948 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1949 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001950}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001951def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001952 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1953 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001954}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001955def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001956 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1957 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001958}]>;
1959
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001960// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001961def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001962 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1963 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001964}]>;
1965
Bob Wilson5bafff32009-06-22 23:27:02 +00001966// Translate lane numbers from Q registers to D subregs.
1967def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001969}]>;
1970def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001972}]>;
1973def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001975}]>;
1976
1977//===----------------------------------------------------------------------===//
1978// Instruction Classes
1979//===----------------------------------------------------------------------===//
1980
Bob Wilson4711d5c2010-12-13 23:02:37 +00001981// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001982class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001983 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1984 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001985 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1986 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1987 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001988class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001989 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1990 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001991 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1992 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1993 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001994
Bob Wilson69bfbd62010-02-17 22:42:54 +00001995// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001996class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001997 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001998 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001999 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002000 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2001 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2002 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002003class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002004 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002005 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002006 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002007 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2008 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2009 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002010
Bob Wilson973a0742010-08-30 20:02:30 +00002011// Narrow 2-register operations.
2012class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2013 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2014 InstrItinClass itin, string OpcodeStr, string Dt,
2015 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002016 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2017 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2018 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002019
Bob Wilson5bafff32009-06-22 23:27:02 +00002020// Narrow 2-register intrinsics.
2021class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2022 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002023 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002024 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002025 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2026 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2027 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002028
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002029// Long 2-register operations (currently only used for VMOVL).
2030class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2031 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2032 InstrItinClass itin, string OpcodeStr, string Dt,
2033 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002034 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2035 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2036 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002037
Bob Wilson04063562010-12-15 22:14:12 +00002038// Long 2-register intrinsics.
2039class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2040 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2041 InstrItinClass itin, string OpcodeStr, string Dt,
2042 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2043 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2044 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2045 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2046
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002047// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002048class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002049 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002050 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002051 OpcodeStr, Dt, "$Vd, $Vm",
2052 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002053class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002054 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002055 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2056 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2057 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002058
Bob Wilson4711d5c2010-12-13 23:02:37 +00002059// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002060class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002061 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002062 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002064 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2065 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2066 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002067 let isCommutable = Commutable;
2068}
2069// Same as N3VD but no data type.
2070class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2071 InstrItinClass itin, string OpcodeStr,
2072 ValueType ResTy, ValueType OpTy,
2073 SDNode OpNode, bit Commutable>
2074 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002075 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2076 OpcodeStr, "$Vd, $Vn, $Vm", "",
2077 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002078 let isCommutable = Commutable;
2079}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002080
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002081class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002082 InstrItinClass itin, string OpcodeStr, string Dt,
2083 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002084 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002085 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2086 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002087 [(set (Ty DPR:$Vd),
2088 (Ty (ShOp (Ty DPR:$Vn),
2089 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002090 let isCommutable = 0;
2091}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002092class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002094 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002095 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2096 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002097 [(set (Ty DPR:$Vd),
2098 (Ty (ShOp (Ty DPR:$Vn),
2099 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100 let isCommutable = 0;
2101}
2102
Bob Wilson5bafff32009-06-22 23:27:02 +00002103class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002104 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002105 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002106 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002107 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2108 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2109 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002110 let isCommutable = Commutable;
2111}
2112class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2113 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002114 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002115 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002116 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2117 OpcodeStr, "$Vd, $Vn, $Vm", "",
2118 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002119 let isCommutable = Commutable;
2120}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002121class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002122 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002123 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002124 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002125 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2126 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002127 [(set (ResTy QPR:$Vd),
2128 (ResTy (ShOp (ResTy QPR:$Vn),
2129 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002130 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002131 let isCommutable = 0;
2132}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002133class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002134 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002135 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002136 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2137 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002138 [(set (ResTy QPR:$Vd),
2139 (ResTy (ShOp (ResTy QPR:$Vn),
2140 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002141 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002142 let isCommutable = 0;
2143}
Bob Wilson5bafff32009-06-22 23:27:02 +00002144
2145// Basic 3-register intrinsics, both double- and quad-register.
2146class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002147 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002148 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002149 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002150 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2151 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2152 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002153 let isCommutable = Commutable;
2154}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002155class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002156 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002157 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002158 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2159 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002160 [(set (Ty DPR:$Vd),
2161 (Ty (IntOp (Ty DPR:$Vn),
2162 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002163 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002164 let isCommutable = 0;
2165}
David Goodwin658ea602009-09-25 18:38:29 +00002166class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002167 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002168 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002169 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2170 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002171 [(set (Ty DPR:$Vd),
2172 (Ty (IntOp (Ty DPR:$Vn),
2173 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002174 let isCommutable = 0;
2175}
Owen Anderson3557d002010-10-26 20:56:57 +00002176class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2177 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002178 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002179 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2180 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2181 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2182 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002183 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002184}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002185
Bob Wilson5bafff32009-06-22 23:27:02 +00002186class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002187 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002188 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002189 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002190 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2191 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2192 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002193 let isCommutable = Commutable;
2194}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002195class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002196 string OpcodeStr, string Dt,
2197 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002198 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002199 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2200 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002201 [(set (ResTy QPR:$Vd),
2202 (ResTy (IntOp (ResTy QPR:$Vn),
2203 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002204 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002205 let isCommutable = 0;
2206}
David Goodwin658ea602009-09-25 18:38:29 +00002207class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002208 string OpcodeStr, string Dt,
2209 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002210 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002211 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2212 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002213 [(set (ResTy QPR:$Vd),
2214 (ResTy (IntOp (ResTy QPR:$Vn),
2215 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002216 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002217 let isCommutable = 0;
2218}
Owen Anderson3557d002010-10-26 20:56:57 +00002219class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2220 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002221 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002222 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2223 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2224 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2225 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002226 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002227}
Bob Wilson5bafff32009-06-22 23:27:02 +00002228
Bob Wilson4711d5c2010-12-13 23:02:37 +00002229// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002230class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002231 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002232 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002233 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002234 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2235 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2236 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2237 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2238
David Goodwin658ea602009-09-25 18:38:29 +00002239class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002240 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002241 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002242 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002243 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002244 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002245 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002246 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002247 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002248 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002249 (Ty (MulOp DPR:$Vn,
2250 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002251 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002252class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002253 string OpcodeStr, string Dt,
2254 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002255 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002256 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002257 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002258 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002259 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002260 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002261 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002262 (Ty (MulOp DPR:$Vn,
2263 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002264 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002265
Bob Wilson5bafff32009-06-22 23:27:02 +00002266class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002268 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002269 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002270 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2271 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2272 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2273 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002274class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002275 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002276 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002277 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002278 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002279 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002280 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002281 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002282 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002283 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002284 (ResTy (MulOp QPR:$Vn,
2285 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002286 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002287class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002288 string OpcodeStr, string Dt,
2289 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002290 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002291 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002292 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002293 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002294 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002295 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002296 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002297 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002298 (ResTy (MulOp QPR:$Vn,
2299 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002300 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002302// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2303class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2304 InstrItinClass itin, string OpcodeStr, string Dt,
2305 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2306 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002307 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2308 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2309 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2310 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002311class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2312 InstrItinClass itin, string OpcodeStr, string Dt,
2313 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2314 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002315 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2316 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2317 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2318 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002319
Bob Wilson5bafff32009-06-22 23:27:02 +00002320// Neon 3-argument intrinsics, both double- and quad-register.
2321// The destination register is also used as the first source operand register.
2322class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002324 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002325 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002326 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2327 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2328 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2329 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002331 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002332 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002333 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002334 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2335 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2336 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2337 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002338
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002339// Long Multiply-Add/Sub operations.
2340class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2341 InstrItinClass itin, string OpcodeStr, string Dt,
2342 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2343 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002344 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2345 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2346 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2347 (TyQ (MulOp (TyD DPR:$Vn),
2348 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002349class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2350 InstrItinClass itin, string OpcodeStr, string Dt,
2351 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002352 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002353 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002354 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002355 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002356 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002357 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002358 (TyQ (MulOp (TyD DPR:$Vn),
2359 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002360 imm:$lane))))))]>;
2361class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2362 InstrItinClass itin, string OpcodeStr, string Dt,
2363 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002364 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002365 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002366 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002367 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002368 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002369 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002370 (TyQ (MulOp (TyD DPR:$Vn),
2371 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002372 imm:$lane))))))]>;
2373
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002374// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2375class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2376 InstrItinClass itin, string OpcodeStr, string Dt,
2377 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2378 SDNode OpNode>
2379 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002380 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2381 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2382 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2383 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2384 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002385
Bob Wilson5bafff32009-06-22 23:27:02 +00002386// Neon Long 3-argument intrinsic. The destination register is
2387// a quad-register and is also used as the first source operand register.
2388class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002389 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002390 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002391 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002392 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2393 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2394 [(set QPR:$Vd,
2395 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002396class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002397 string OpcodeStr, string Dt,
2398 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002399 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002400 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002401 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002402 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002403 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002404 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002405 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002406 (OpTy DPR:$Vn),
2407 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002408 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002409class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2410 InstrItinClass itin, string OpcodeStr, string Dt,
2411 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002412 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002413 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002414 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002415 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002416 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002417 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002418 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002419 (OpTy DPR:$Vn),
2420 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002421 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002422
Bob Wilson5bafff32009-06-22 23:27:02 +00002423// Narrowing 3-register intrinsics.
2424class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002425 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002426 Intrinsic IntOp, bit Commutable>
2427 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002428 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2429 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2430 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002431 let isCommutable = Commutable;
2432}
2433
Bob Wilson04d6c282010-08-29 05:57:34 +00002434// Long 3-register operations.
2435class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2436 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002437 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2438 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002439 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2440 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2441 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002442 let isCommutable = Commutable;
2443}
2444class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2445 InstrItinClass itin, string OpcodeStr, string Dt,
2446 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002447 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002448 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2449 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002450 [(set QPR:$Vd,
2451 (TyQ (OpNode (TyD DPR:$Vn),
2452 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002453class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2454 InstrItinClass itin, string OpcodeStr, string Dt,
2455 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002456 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002457 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2458 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002459 [(set QPR:$Vd,
2460 (TyQ (OpNode (TyD DPR:$Vn),
2461 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002462
2463// Long 3-register operations with explicitly extended operands.
2464class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2465 InstrItinClass itin, string OpcodeStr, string Dt,
2466 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2467 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002468 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002469 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2470 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2471 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2472 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002473 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002474}
2475
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002476// Long 3-register intrinsics with explicit extend (VABDL).
2477class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2478 InstrItinClass itin, string OpcodeStr, string Dt,
2479 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2480 bit Commutable>
2481 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002482 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2483 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2484 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2485 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002486 let isCommutable = Commutable;
2487}
2488
Bob Wilson5bafff32009-06-22 23:27:02 +00002489// Long 3-register intrinsics.
2490class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002491 InstrItinClass itin, string OpcodeStr, string Dt,
2492 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002493 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002494 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2495 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2496 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002497 let isCommutable = Commutable;
2498}
David Goodwin658ea602009-09-25 18:38:29 +00002499class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002500 string OpcodeStr, string Dt,
2501 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002502 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002503 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2504 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002505 [(set (ResTy QPR:$Vd),
2506 (ResTy (IntOp (OpTy DPR:$Vn),
2507 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002508 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002509class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2510 InstrItinClass itin, string OpcodeStr, string Dt,
2511 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002512 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002513 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2514 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002515 [(set (ResTy QPR:$Vd),
2516 (ResTy (IntOp (OpTy DPR:$Vn),
2517 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002518 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002519
Bob Wilson04d6c282010-08-29 05:57:34 +00002520// Wide 3-register operations.
2521class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2522 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2523 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002525 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2526 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2527 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2528 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 let isCommutable = Commutable;
2530}
2531
2532// Pairwise long 2-register intrinsics, both double- and quad-register.
2533class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002534 bits<2> op17_16, bits<5> op11_7, bit op4,
2535 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2538 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2539 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002540class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002541 bits<2> op17_16, bits<5> op11_7, bit op4,
2542 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002543 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002544 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2545 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2546 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002547
2548// Pairwise long 2-register accumulate intrinsics,
2549// both double- and quad-register.
2550// The destination register is also used as the first source operand register.
2551class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002552 bits<2> op17_16, bits<5> op11_7, bit op4,
2553 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002554 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2555 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002556 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2557 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2558 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002559class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002560 bits<2> op17_16, bits<5> op11_7, bit op4,
2561 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002562 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2563 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002564 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2565 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2566 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002567
2568// Shift by immediate,
2569// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002570class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002571 Format f, InstrItinClass itin, Operand ImmTy,
2572 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002573 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002574 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002575 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2576 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002577class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002578 Format f, InstrItinClass itin, Operand ImmTy,
2579 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002580 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002581 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2583 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002584
Johnny Chen6c8648b2010-03-17 23:26:50 +00002585// Long shift by immediate.
2586class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2587 string OpcodeStr, string Dt,
2588 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2589 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002590 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2591 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2592 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002593 (i32 imm:$SIMM))))]>;
2594
Bob Wilson5bafff32009-06-22 23:27:02 +00002595// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002596class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002597 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002598 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002599 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002600 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002601 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2602 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002603 (i32 imm:$SIMM))))]>;
2604
2605// Shift right by immediate and accumulate,
2606// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002607class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002608 Operand ImmTy, string OpcodeStr, string Dt,
2609 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002610 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002611 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002612 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2613 [(set DPR:$Vd, (Ty (add DPR:$src1,
2614 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002615class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002616 Operand ImmTy, string OpcodeStr, string Dt,
2617 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002618 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002619 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002620 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2621 [(set QPR:$Vd, (Ty (add QPR:$src1,
2622 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002623
2624// Shift by immediate and insert,
2625// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002626class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002627 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2628 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002629 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002630 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002631 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2632 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002633class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002634 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2635 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002636 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002637 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002638 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2639 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640
2641// Convert, with fractional bits immediate,
2642// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002643class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002644 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002645 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002646 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002647 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2648 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2649 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002650class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002651 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002652 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002653 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002654 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2655 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2656 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657
2658//===----------------------------------------------------------------------===//
2659// Multiclasses
2660//===----------------------------------------------------------------------===//
2661
Bob Wilson916ac5b2009-10-03 04:44:16 +00002662// Abbreviations used in multiclass suffixes:
2663// Q = quarter int (8 bit) elements
2664// H = half int (16 bit) elements
2665// S = single int (32 bit) elements
2666// D = double int (64 bit) elements
2667
Bob Wilson094dd802010-12-18 00:42:58 +00002668// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002669
Bob Wilson094dd802010-12-18 00:42:58 +00002670// Neon 2-register comparisons.
2671// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002672multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2673 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002674 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002675 // 64-bit vector types.
2676 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002677 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002678 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002679 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002680 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002681 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002682 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002683 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002684 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002685 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002686 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002687 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002688 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002689 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002690 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002691 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002692 let Inst{10} = 1; // overwrite F = 1
2693 }
2694
2695 // 128-bit vector types.
2696 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002697 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002698 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002699 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002700 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002701 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002702 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002703 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002704 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002705 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002706 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002707 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002708 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002709 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002710 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002711 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002712 let Inst{10} = 1; // overwrite F = 1
2713 }
2714}
2715
Bob Wilson094dd802010-12-18 00:42:58 +00002716
2717// Neon 2-register vector intrinsics,
2718// element sizes of 8, 16 and 32 bits:
2719multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2720 bits<5> op11_7, bit op4,
2721 InstrItinClass itinD, InstrItinClass itinQ,
2722 string OpcodeStr, string Dt, Intrinsic IntOp> {
2723 // 64-bit vector types.
2724 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2725 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2726 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2727 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2728 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2729 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2730
2731 // 128-bit vector types.
2732 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2733 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2734 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2735 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2736 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2737 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2738}
2739
2740
2741// Neon Narrowing 2-register vector operations,
2742// source operand element sizes of 16, 32 and 64 bits:
2743multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2744 bits<5> op11_7, bit op6, bit op4,
2745 InstrItinClass itin, string OpcodeStr, string Dt,
2746 SDNode OpNode> {
2747 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2748 itin, OpcodeStr, !strconcat(Dt, "16"),
2749 v8i8, v8i16, OpNode>;
2750 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2751 itin, OpcodeStr, !strconcat(Dt, "32"),
2752 v4i16, v4i32, OpNode>;
2753 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2754 itin, OpcodeStr, !strconcat(Dt, "64"),
2755 v2i32, v2i64, OpNode>;
2756}
2757
2758// Neon Narrowing 2-register vector intrinsics,
2759// source operand element sizes of 16, 32 and 64 bits:
2760multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2761 bits<5> op11_7, bit op6, bit op4,
2762 InstrItinClass itin, string OpcodeStr, string Dt,
2763 Intrinsic IntOp> {
2764 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2765 itin, OpcodeStr, !strconcat(Dt, "16"),
2766 v8i8, v8i16, IntOp>;
2767 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2768 itin, OpcodeStr, !strconcat(Dt, "32"),
2769 v4i16, v4i32, IntOp>;
2770 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2771 itin, OpcodeStr, !strconcat(Dt, "64"),
2772 v2i32, v2i64, IntOp>;
2773}
2774
2775
2776// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2777// source operand element sizes of 16, 32 and 64 bits:
2778multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2779 string OpcodeStr, string Dt, SDNode OpNode> {
2780 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2781 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2782 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2783 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2784 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2785 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2786}
2787
2788
Bob Wilson5bafff32009-06-22 23:27:02 +00002789// Neon 3-register vector operations.
2790
2791// First with only element sizes of 8, 16 and 32 bits:
2792multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002793 InstrItinClass itinD16, InstrItinClass itinD32,
2794 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 string OpcodeStr, string Dt,
2796 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002797 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002798 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002799 OpcodeStr, !strconcat(Dt, "8"),
2800 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002801 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002802 OpcodeStr, !strconcat(Dt, "16"),
2803 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002804 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002805 OpcodeStr, !strconcat(Dt, "32"),
2806 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002807
2808 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002809 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002810 OpcodeStr, !strconcat(Dt, "8"),
2811 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002812 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002813 OpcodeStr, !strconcat(Dt, "16"),
2814 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002815 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002816 OpcodeStr, !strconcat(Dt, "32"),
2817 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002818}
2819
Evan Chengf81bf152009-11-23 21:57:23 +00002820multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2821 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2822 v4i16, ShOp>;
2823 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002824 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002825 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002826 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002827 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002828 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002829}
2830
Bob Wilson5bafff32009-06-22 23:27:02 +00002831// ....then also with element size 64 bits:
2832multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002833 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002834 string OpcodeStr, string Dt,
2835 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002836 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002837 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002838 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002839 OpcodeStr, !strconcat(Dt, "64"),
2840 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002841 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002842 OpcodeStr, !strconcat(Dt, "64"),
2843 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002844}
2845
2846
Bob Wilson5bafff32009-06-22 23:27:02 +00002847// Neon 3-register vector intrinsics.
2848
2849// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002850multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002851 InstrItinClass itinD16, InstrItinClass itinD32,
2852 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002853 string OpcodeStr, string Dt,
2854 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002855 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002856 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002857 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002858 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002859 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 v2i32, v2i32, IntOp, Commutable>;
2862
2863 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002864 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002865 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002866 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002867 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002869 v4i32, v4i32, IntOp, Commutable>;
2870}
Owen Anderson3557d002010-10-26 20:56:57 +00002871multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2872 InstrItinClass itinD16, InstrItinClass itinD32,
2873 InstrItinClass itinQ16, InstrItinClass itinQ32,
2874 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002875 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002876 // 64-bit vector types.
2877 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2878 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002879 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002880 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2881 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002882 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002883
2884 // 128-bit vector types.
2885 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2886 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002887 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002888 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2889 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002890 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002891}
Bob Wilson5bafff32009-06-22 23:27:02 +00002892
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002893multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002894 InstrItinClass itinD16, InstrItinClass itinD32,
2895 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002897 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002898 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002899 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002900 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002901 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002902 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002903 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002905}
2906
Bob Wilson5bafff32009-06-22 23:27:02 +00002907// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002908multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002909 InstrItinClass itinD16, InstrItinClass itinD32,
2910 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002911 string OpcodeStr, string Dt,
2912 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002913 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002914 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002915 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002916 OpcodeStr, !strconcat(Dt, "8"),
2917 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002918 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002919 OpcodeStr, !strconcat(Dt, "8"),
2920 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002921}
Owen Anderson3557d002010-10-26 20:56:57 +00002922multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2923 InstrItinClass itinD16, InstrItinClass itinD32,
2924 InstrItinClass itinQ16, InstrItinClass itinQ32,
2925 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002926 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002927 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002928 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002929 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2930 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002931 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002932 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2933 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002934 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002935}
2936
Bob Wilson5bafff32009-06-22 23:27:02 +00002937
2938// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002939multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002940 InstrItinClass itinD16, InstrItinClass itinD32,
2941 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002942 string OpcodeStr, string Dt,
2943 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002944 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002945 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002946 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002947 OpcodeStr, !strconcat(Dt, "64"),
2948 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002949 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002950 OpcodeStr, !strconcat(Dt, "64"),
2951 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002952}
Owen Anderson3557d002010-10-26 20:56:57 +00002953multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2954 InstrItinClass itinD16, InstrItinClass itinD32,
2955 InstrItinClass itinQ16, InstrItinClass itinQ32,
2956 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002957 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002958 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002959 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002960 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2961 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002962 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002963 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2964 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002965 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002966}
Bob Wilson5bafff32009-06-22 23:27:02 +00002967
Bob Wilson5bafff32009-06-22 23:27:02 +00002968// Neon Narrowing 3-register vector intrinsics,
2969// source operand element sizes of 16, 32 and 64 bits:
2970multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002971 string OpcodeStr, string Dt,
2972 Intrinsic IntOp, bit Commutable = 0> {
2973 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2974 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002975 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002976 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2977 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002978 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002979 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2980 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002981 v2i32, v2i64, IntOp, Commutable>;
2982}
2983
2984
Bob Wilson04d6c282010-08-29 05:57:34 +00002985// Neon Long 3-register vector operations.
2986
2987multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2988 InstrItinClass itin16, InstrItinClass itin32,
2989 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002990 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002991 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2992 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002993 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002994 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002995 OpcodeStr, !strconcat(Dt, "16"),
2996 v4i32, v4i16, OpNode, Commutable>;
2997 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2998 OpcodeStr, !strconcat(Dt, "32"),
2999 v2i64, v2i32, OpNode, Commutable>;
3000}
3001
3002multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3003 InstrItinClass itin, string OpcodeStr, string Dt,
3004 SDNode OpNode> {
3005 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3006 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3007 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3008 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3009}
3010
3011multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3012 InstrItinClass itin16, InstrItinClass itin32,
3013 string OpcodeStr, string Dt,
3014 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3015 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3016 OpcodeStr, !strconcat(Dt, "8"),
3017 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003018 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003019 OpcodeStr, !strconcat(Dt, "16"),
3020 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3021 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3022 OpcodeStr, !strconcat(Dt, "32"),
3023 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003024}
3025
Bob Wilson5bafff32009-06-22 23:27:02 +00003026// Neon Long 3-register vector intrinsics.
3027
3028// First with only element sizes of 16 and 32 bits:
3029multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003030 InstrItinClass itin16, InstrItinClass itin32,
3031 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003032 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003033 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003034 OpcodeStr, !strconcat(Dt, "16"),
3035 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003036 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 OpcodeStr, !strconcat(Dt, "32"),
3038 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003039}
3040
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003041multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003042 InstrItinClass itin, string OpcodeStr, string Dt,
3043 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003044 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003045 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003046 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003048}
3049
Bob Wilson5bafff32009-06-22 23:27:02 +00003050// ....then also with element size of 8 bits:
3051multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003052 InstrItinClass itin16, InstrItinClass itin32,
3053 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003054 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003055 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003056 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003057 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003058 OpcodeStr, !strconcat(Dt, "8"),
3059 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003060}
3061
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003062// ....with explicit extend (VABDL).
3063multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3064 InstrItinClass itin, string OpcodeStr, string Dt,
3065 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3066 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3067 OpcodeStr, !strconcat(Dt, "8"),
3068 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003069 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003070 OpcodeStr, !strconcat(Dt, "16"),
3071 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3072 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3073 OpcodeStr, !strconcat(Dt, "32"),
3074 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3075}
3076
Bob Wilson5bafff32009-06-22 23:27:02 +00003077
3078// Neon Wide 3-register vector intrinsics,
3079// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003080multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3081 string OpcodeStr, string Dt,
3082 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3083 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3084 OpcodeStr, !strconcat(Dt, "8"),
3085 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3086 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3087 OpcodeStr, !strconcat(Dt, "16"),
3088 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3089 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3090 OpcodeStr, !strconcat(Dt, "32"),
3091 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003092}
3093
3094
3095// Neon Multiply-Op vector operations,
3096// element sizes of 8, 16 and 32 bits:
3097multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003098 InstrItinClass itinD16, InstrItinClass itinD32,
3099 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003100 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003101 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003102 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003104 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003105 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003106 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003108
3109 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003110 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003111 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003112 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003113 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003114 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003115 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003116}
3117
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003118multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003119 InstrItinClass itinD16, InstrItinClass itinD32,
3120 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003122 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003123 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003124 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003126 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003127 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3128 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003129 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003130 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3131 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003132}
Bob Wilson5bafff32009-06-22 23:27:02 +00003133
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003134// Neon Intrinsic-Op vector operations,
3135// element sizes of 8, 16 and 32 bits:
3136multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3137 InstrItinClass itinD, InstrItinClass itinQ,
3138 string OpcodeStr, string Dt, Intrinsic IntOp,
3139 SDNode OpNode> {
3140 // 64-bit vector types.
3141 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3142 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3143 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3144 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3145 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3146 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3147
3148 // 128-bit vector types.
3149 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3150 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3151 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3152 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3153 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3154 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3155}
3156
Bob Wilson5bafff32009-06-22 23:27:02 +00003157// Neon 3-argument intrinsics,
3158// element sizes of 8, 16 and 32 bits:
3159multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003160 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003161 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003163 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003164 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003165 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003166 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003167 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003168 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003169
3170 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003171 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003172 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003173 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003174 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003175 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003176 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003177}
3178
3179
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003180// Neon Long Multiply-Op vector operations,
3181// element sizes of 8, 16 and 32 bits:
3182multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3183 InstrItinClass itin16, InstrItinClass itin32,
3184 string OpcodeStr, string Dt, SDNode MulOp,
3185 SDNode OpNode> {
3186 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3187 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3188 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3189 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3190 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3191 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3192}
3193
3194multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3195 string Dt, SDNode MulOp, SDNode OpNode> {
3196 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3197 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3198 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3199 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3200}
3201
3202
Bob Wilson5bafff32009-06-22 23:27:02 +00003203// Neon Long 3-argument intrinsics.
3204
3205// First with only element sizes of 16 and 32 bits:
3206multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003207 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003209 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003211 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213}
3214
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003215multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003217 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003218 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003219 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003220 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003221}
3222
Bob Wilson5bafff32009-06-22 23:27:02 +00003223// ....then also with element size of 8 bits:
3224multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003225 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003226 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003227 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3228 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003230}
3231
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003232// ....with explicit extend (VABAL).
3233multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3234 InstrItinClass itin, string OpcodeStr, string Dt,
3235 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3236 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3237 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3238 IntOp, ExtOp, OpNode>;
3239 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3240 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3241 IntOp, ExtOp, OpNode>;
3242 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3243 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3244 IntOp, ExtOp, OpNode>;
3245}
3246
Bob Wilson5bafff32009-06-22 23:27:02 +00003247
Bob Wilson5bafff32009-06-22 23:27:02 +00003248// Neon Pairwise long 2-register intrinsics,
3249// element sizes of 8, 16 and 32 bits:
3250multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3251 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003252 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003253 // 64-bit vector types.
3254 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003255 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003256 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003257 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003258 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003259 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003260
3261 // 128-bit vector types.
3262 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003264 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003265 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003266 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268}
3269
3270
3271// Neon Pairwise long 2-register accumulate intrinsics,
3272// element sizes of 8, 16 and 32 bits:
3273multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3274 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003275 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003276 // 64-bit vector types.
3277 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003279 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003280 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003281 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003282 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003283
3284 // 128-bit vector types.
3285 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003286 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003287 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003288 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003289 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003290 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003291}
3292
3293
3294// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003295// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003296// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003297multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3298 InstrItinClass itin, string OpcodeStr, string Dt,
3299 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003300 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003301 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003302 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003303 let Inst{21-19} = 0b001; // imm6 = 001xxx
3304 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003305 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003306 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003307 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3308 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003309 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003310 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003311 let Inst{21} = 0b1; // imm6 = 1xxxxx
3312 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003313 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003314 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003315 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003316
3317 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003318 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003319 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003320 let Inst{21-19} = 0b001; // imm6 = 001xxx
3321 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003322 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003323 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003324 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3325 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003326 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003327 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003328 let Inst{21} = 0b1; // imm6 = 1xxxxx
3329 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003330 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3331 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3332 // imm6 = xxxxxx
3333}
3334multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3335 InstrItinClass itin, string OpcodeStr, string Dt,
3336 SDNode OpNode> {
3337 // 64-bit vector types.
3338 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3339 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3340 let Inst{21-19} = 0b001; // imm6 = 001xxx
3341 }
3342 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3343 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3344 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3345 }
3346 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3347 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3348 let Inst{21} = 0b1; // imm6 = 1xxxxx
3349 }
3350 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3351 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3352 // imm6 = xxxxxx
3353
3354 // 128-bit vector types.
3355 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3356 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3357 let Inst{21-19} = 0b001; // imm6 = 001xxx
3358 }
3359 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3360 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3361 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3362 }
3363 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3364 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3365 let Inst{21} = 0b1; // imm6 = 1xxxxx
3366 }
3367 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003368 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003369 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003370}
3371
Bob Wilson5bafff32009-06-22 23:27:02 +00003372// Neon Shift-Accumulate vector operations,
3373// element sizes of 8, 16, 32 and 64 bits:
3374multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003375 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003376 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003377 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003379 let Inst{21-19} = 0b001; // imm6 = 001xxx
3380 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003381 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003382 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003383 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3384 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003385 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003386 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003387 let Inst{21} = 0b1; // imm6 = 1xxxxx
3388 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003389 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003391 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003392
3393 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003394 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003395 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003396 let Inst{21-19} = 0b001; // imm6 = 001xxx
3397 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003398 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003399 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003400 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3401 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003402 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003403 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003404 let Inst{21} = 0b1; // imm6 = 1xxxxx
3405 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003406 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003408 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003409}
3410
Bob Wilson5bafff32009-06-22 23:27:02 +00003411// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003412// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003413// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003414multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3415 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003416 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003417 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3418 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003419 let Inst{21-19} = 0b001; // imm6 = 001xxx
3420 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003421 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3422 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003423 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3424 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003425 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3426 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003427 let Inst{21} = 0b1; // imm6 = 1xxxxx
3428 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003429 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3430 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003431 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003432
3433 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003434 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3435 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003436 let Inst{21-19} = 0b001; // imm6 = 001xxx
3437 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003438 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3439 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003440 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3441 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003442 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3443 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003444 let Inst{21} = 0b1; // imm6 = 1xxxxx
3445 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003446 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3447 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3448 // imm6 = xxxxxx
3449}
3450multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3451 string OpcodeStr> {
3452 // 64-bit vector types.
3453 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3454 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3455 let Inst{21-19} = 0b001; // imm6 = 001xxx
3456 }
3457 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3458 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3459 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3460 }
3461 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3462 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3463 let Inst{21} = 0b1; // imm6 = 1xxxxx
3464 }
3465 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3466 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3467 // imm6 = xxxxxx
3468
3469 // 128-bit vector types.
3470 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3471 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3472 let Inst{21-19} = 0b001; // imm6 = 001xxx
3473 }
3474 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3475 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3476 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3477 }
3478 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3479 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3480 let Inst{21} = 0b1; // imm6 = 1xxxxx
3481 }
3482 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3483 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003484 // imm6 = xxxxxx
3485}
3486
3487// Neon Shift Long operations,
3488// element sizes of 8, 16, 32 bits:
3489multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003490 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003491 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003492 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003493 let Inst{21-19} = 0b001; // imm6 = 001xxx
3494 }
3495 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003496 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003497 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3498 }
3499 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003500 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003501 let Inst{21} = 0b1; // imm6 = 1xxxxx
3502 }
3503}
3504
3505// Neon Shift Narrow operations,
3506// element sizes of 16, 32, 64 bits:
3507multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003508 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003509 SDNode OpNode> {
3510 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003511 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003512 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003513 let Inst{21-19} = 0b001; // imm6 = 001xxx
3514 }
3515 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003516 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003517 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003518 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3519 }
3520 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003521 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003522 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003523 let Inst{21} = 0b1; // imm6 = 1xxxxx
3524 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003525}
3526
3527//===----------------------------------------------------------------------===//
3528// Instruction Definitions.
3529//===----------------------------------------------------------------------===//
3530
3531// Vector Add Operations.
3532
3533// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003534defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003535 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003536def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003537 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003538def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003539 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003540// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003541defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3542 "vaddl", "s", add, sext, 1>;
3543defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3544 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003545// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003546defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3547defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003548// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003549defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3550 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3551 "vhadd", "s", int_arm_neon_vhadds, 1>;
3552defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3553 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3554 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003555// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003556defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3557 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3558 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3559defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3560 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3561 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003562// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003563defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3564 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3565 "vqadd", "s", int_arm_neon_vqadds, 1>;
3566defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3567 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3568 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003569// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003570defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3571 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003572// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003573defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3574 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003575
3576// Vector Multiply Operations.
3577
3578// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003579defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003580 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003581def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3582 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3583def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3584 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003585def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003586 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003587def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003588 v4f32, v4f32, fmul, 1>;
3589defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3590def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3591def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3592 v2f32, fmul>;
3593
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003594def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3595 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3596 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3597 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003598 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003599 (SubReg_i16_lane imm:$lane)))>;
3600def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3601 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3602 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3603 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003604 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003605 (SubReg_i32_lane imm:$lane)))>;
3606def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3607 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3608 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3609 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003610 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003611 (SubReg_i32_lane imm:$lane)))>;
3612
Bob Wilson5bafff32009-06-22 23:27:02 +00003613// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003614defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003615 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003616 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003617defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3618 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003619 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003620def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003621 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3622 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003623 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3624 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003625 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003626 (SubReg_i16_lane imm:$lane)))>;
3627def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003628 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3629 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003630 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3631 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003632 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003633 (SubReg_i32_lane imm:$lane)))>;
3634
Bob Wilson5bafff32009-06-22 23:27:02 +00003635// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003636defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3637 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003638 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003639defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3640 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003641 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003642def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003643 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3644 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003645 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3646 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003647 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003648 (SubReg_i16_lane imm:$lane)))>;
3649def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003650 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3651 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003652 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3653 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003654 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003655 (SubReg_i32_lane imm:$lane)))>;
3656
Bob Wilson5bafff32009-06-22 23:27:02 +00003657// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003658defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3659 "vmull", "s", NEONvmulls, 1>;
3660defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3661 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003662def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003663 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003664defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3665defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003666
Bob Wilson5bafff32009-06-22 23:27:02 +00003667// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003668defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3669 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3670defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3671 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003672
3673// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3674
3675// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003676defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003677 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3678def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003679 v2f32, fmul_su, fadd_mlx>,
3680 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003681def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003682 v4f32, fmul_su, fadd_mlx>,
3683 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003684defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003685 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3686def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003687 v2f32, fmul_su, fadd_mlx>,
3688 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003689def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003690 v4f32, v2f32, fmul_su, fadd_mlx>,
3691 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003692
3693def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003694 (mul (v8i16 QPR:$src2),
3695 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3696 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003697 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003698 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003699 (SubReg_i16_lane imm:$lane)))>;
3700
3701def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003702 (mul (v4i32 QPR:$src2),
3703 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3704 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003705 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003706 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003707 (SubReg_i32_lane imm:$lane)))>;
3708
Evan Cheng48575f62010-12-05 22:04:16 +00003709def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3710 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003711 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003712 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3713 (v4f32 QPR:$src2),
3714 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003715 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003716 (SubReg_i32_lane imm:$lane)))>,
3717 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003718
Bob Wilson5bafff32009-06-22 23:27:02 +00003719// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003720defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3721 "vmlal", "s", NEONvmulls, add>;
3722defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3723 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003724
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003725defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3726defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003727
Bob Wilson5bafff32009-06-22 23:27:02 +00003728// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003729defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003730 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003731defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003732
Bob Wilson5bafff32009-06-22 23:27:02 +00003733// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003734defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003735 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3736def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003737 v2f32, fmul_su, fsub_mlx>,
3738 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003739def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003740 v4f32, fmul_su, fsub_mlx>,
3741 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003742defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003743 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3744def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003745 v2f32, fmul_su, fsub_mlx>,
3746 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003747def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003748 v4f32, v2f32, fmul_su, fsub_mlx>,
3749 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003750
3751def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003752 (mul (v8i16 QPR:$src2),
3753 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3754 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003755 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003756 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003757 (SubReg_i16_lane imm:$lane)))>;
3758
3759def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003760 (mul (v4i32 QPR:$src2),
3761 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3762 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003763 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003764 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003765 (SubReg_i32_lane imm:$lane)))>;
3766
Evan Cheng48575f62010-12-05 22:04:16 +00003767def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3768 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003769 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3770 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003771 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003772 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003773 (SubReg_i32_lane imm:$lane)))>,
3774 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003775
Bob Wilson5bafff32009-06-22 23:27:02 +00003776// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003777defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3778 "vmlsl", "s", NEONvmulls, sub>;
3779defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3780 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003781
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003782defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3783defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003784
Bob Wilson5bafff32009-06-22 23:27:02 +00003785// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003786defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003787 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003788defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003789
3790// Vector Subtract Operations.
3791
3792// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003793defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003794 "vsub", "i", sub, 0>;
3795def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003796 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003797def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003798 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003799// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003800defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3801 "vsubl", "s", sub, sext, 0>;
3802defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3803 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003804// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003805defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3806defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003807// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003808defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003809 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003810 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003811defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003812 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003813 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003814// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003815defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003816 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003817 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003818defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003819 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003820 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003821// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003822defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3823 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003824// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003825defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3826 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003827
3828// Vector Comparisons.
3829
3830// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003831defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3832 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003833def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003834 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003835def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003836 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003837
Johnny Chen363ac582010-02-23 01:42:58 +00003838defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003839 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003840
Bob Wilson5bafff32009-06-22 23:27:02 +00003841// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003842defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3843 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003844defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003845 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003846def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3847 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003848def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003849 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003850
Johnny Chen363ac582010-02-23 01:42:58 +00003851defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003852 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003853defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003854 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003855
Bob Wilson5bafff32009-06-22 23:27:02 +00003856// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003857defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3858 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3859defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3860 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003861def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003862 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003863def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003864 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003865
Johnny Chen363ac582010-02-23 01:42:58 +00003866defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003867 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003868defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003869 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003870
Bob Wilson5bafff32009-06-22 23:27:02 +00003871// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003872def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3873 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3874def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3875 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003876// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003877def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3878 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3879def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3880 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003881// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003882defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003883 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003884
3885// Vector Bitwise Operations.
3886
Bob Wilsoncba270d2010-07-13 21:16:48 +00003887def vnotd : PatFrag<(ops node:$in),
3888 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3889def vnotq : PatFrag<(ops node:$in),
3890 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003891
3892
Bob Wilson5bafff32009-06-22 23:27:02 +00003893// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003894def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3895 v2i32, v2i32, and, 1>;
3896def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3897 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003898
3899// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003900def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3901 v2i32, v2i32, xor, 1>;
3902def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3903 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003904
3905// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003906def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3907 v2i32, v2i32, or, 1>;
3908def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3909 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003910
Owen Andersond9668172010-11-03 22:44:51 +00003911def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003912 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003913 IIC_VMOVImm,
3914 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3915 [(set DPR:$Vd,
3916 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3917 let Inst{9} = SIMM{9};
3918}
3919
Owen Anderson080c0922010-11-05 19:27:46 +00003920def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003921 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003922 IIC_VMOVImm,
3923 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3924 [(set DPR:$Vd,
3925 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003926 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003927}
3928
3929def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003930 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003931 IIC_VMOVImm,
3932 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3933 [(set QPR:$Vd,
3934 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3935 let Inst{9} = SIMM{9};
3936}
3937
Owen Anderson080c0922010-11-05 19:27:46 +00003938def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003939 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003940 IIC_VMOVImm,
3941 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3942 [(set QPR:$Vd,
3943 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003944 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003945}
3946
3947
Bob Wilson5bafff32009-06-22 23:27:02 +00003948// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003949def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3950 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3951 "vbic", "$Vd, $Vn, $Vm", "",
3952 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3953 (vnotd DPR:$Vm))))]>;
3954def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3955 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3956 "vbic", "$Vd, $Vn, $Vm", "",
3957 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3958 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003959
Owen Anderson080c0922010-11-05 19:27:46 +00003960def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003961 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003962 IIC_VMOVImm,
3963 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3964 [(set DPR:$Vd,
3965 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3966 let Inst{9} = SIMM{9};
3967}
3968
3969def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003970 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003971 IIC_VMOVImm,
3972 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3973 [(set DPR:$Vd,
3974 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3975 let Inst{10-9} = SIMM{10-9};
3976}
3977
3978def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003979 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003980 IIC_VMOVImm,
3981 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3982 [(set QPR:$Vd,
3983 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3984 let Inst{9} = SIMM{9};
3985}
3986
3987def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003988 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003989 IIC_VMOVImm,
3990 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3991 [(set QPR:$Vd,
3992 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3993 let Inst{10-9} = SIMM{10-9};
3994}
3995
Bob Wilson5bafff32009-06-22 23:27:02 +00003996// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003997def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3998 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3999 "vorn", "$Vd, $Vn, $Vm", "",
4000 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4001 (vnotd DPR:$Vm))))]>;
4002def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4003 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4004 "vorn", "$Vd, $Vn, $Vm", "",
4005 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4006 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004007
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004008// VMVN : Vector Bitwise NOT (Immediate)
4009
4010let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004011
Owen Andersonca6945e2010-12-01 00:28:25 +00004012def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004013 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004014 "vmvn", "i16", "$Vd, $SIMM", "",
4015 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004016 let Inst{9} = SIMM{9};
4017}
4018
Owen Andersonca6945e2010-12-01 00:28:25 +00004019def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004020 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004021 "vmvn", "i16", "$Vd, $SIMM", "",
4022 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004023 let Inst{9} = SIMM{9};
4024}
4025
Owen Andersonca6945e2010-12-01 00:28:25 +00004026def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004027 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004028 "vmvn", "i32", "$Vd, $SIMM", "",
4029 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004030 let Inst{11-8} = SIMM{11-8};
4031}
4032
Owen Andersonca6945e2010-12-01 00:28:25 +00004033def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004034 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004035 "vmvn", "i32", "$Vd, $SIMM", "",
4036 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004037 let Inst{11-8} = SIMM{11-8};
4038}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004039}
4040
Bob Wilson5bafff32009-06-22 23:27:02 +00004041// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004042def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004043 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4044 "vmvn", "$Vd, $Vm", "",
4045 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004046def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004047 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4048 "vmvn", "$Vd, $Vm", "",
4049 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004050def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4051def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004052
4053// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004054def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4055 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004056 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004057 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004058 [(set DPR:$Vd,
4059 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004060
4061def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4062 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4063 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4064
Owen Anderson4110b432010-10-25 20:13:13 +00004065def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4066 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004067 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004068 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004069 [(set QPR:$Vd,
4070 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004071
4072def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4073 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4074 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004075
4076// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004077// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004078// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004079def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004080 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004081 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004082 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004083 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004084def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004085 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004086 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004087 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004088 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004089
Bob Wilson5bafff32009-06-22 23:27:02 +00004090// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004091// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004092// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004093def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004094 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004095 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004096 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004097 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004098def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004099 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004100 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004101 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004102 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004103
4104// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004105// for equivalent operations with different register constraints; it just
4106// inserts copies.
4107
4108// Vector Absolute Differences.
4109
4110// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004111defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004112 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004113 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004114defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004115 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004116 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004117def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004118 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004119def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004120 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004121
4122// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004123defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4124 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4125defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4126 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004127
4128// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004129defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4130 "vaba", "s", int_arm_neon_vabds, add>;
4131defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4132 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004133
4134// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004135defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4136 "vabal", "s", int_arm_neon_vabds, zext, add>;
4137defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4138 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004139
4140// Vector Maximum and Minimum.
4141
4142// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004143defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004144 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004145 "vmax", "s", int_arm_neon_vmaxs, 1>;
4146defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004147 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004148 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004149def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4150 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004151 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004152def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4153 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004154 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4155
4156// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004157defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4158 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4159 "vmin", "s", int_arm_neon_vmins, 1>;
4160defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4161 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4162 "vmin", "u", int_arm_neon_vminu, 1>;
4163def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4164 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004165 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004166def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4167 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004168 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004169
4170// Vector Pairwise Operations.
4171
4172// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004173def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4174 "vpadd", "i8",
4175 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4176def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4177 "vpadd", "i16",
4178 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4179def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4180 "vpadd", "i32",
4181 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004182def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004183 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004184 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185
4186// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004187defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004188 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004189defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004190 int_arm_neon_vpaddlu>;
4191
4192// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004193defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004194 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004195defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004196 int_arm_neon_vpadalu>;
4197
4198// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004199def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004200 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004201def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004202 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004203def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004204 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004205def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004206 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004207def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004208 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004209def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004210 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004211def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004212 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004213
4214// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004215def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004216 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004217def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004218 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004219def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004220 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004221def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004222 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004223def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004224 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004225def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004226 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004227def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004228 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004229
4230// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4231
4232// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004233def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004234 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004235 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004236def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004237 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004238 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004239def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004240 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004241 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004242def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004243 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004244 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004245
4246// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004247def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004248 IIC_VRECSD, "vrecps", "f32",
4249 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004250def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004251 IIC_VRECSQ, "vrecps", "f32",
4252 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004253
4254// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004255def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004256 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004257 v2i32, v2i32, int_arm_neon_vrsqrte>;
4258def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004259 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004260 v4i32, v4i32, int_arm_neon_vrsqrte>;
4261def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004262 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004263 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004264def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004265 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004266 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004267
4268// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004269def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004270 IIC_VRECSD, "vrsqrts", "f32",
4271 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004272def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004273 IIC_VRECSQ, "vrsqrts", "f32",
4274 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004275
4276// Vector Shifts.
4277
4278// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004279defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004280 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004281 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004282defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004283 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004284 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004285
Bob Wilson5bafff32009-06-22 23:27:02 +00004286// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004287defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4288
Bob Wilson5bafff32009-06-22 23:27:02 +00004289// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004290defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4291defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004292
4293// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004294defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4295defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004296
4297// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004298class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004299 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004300 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004301 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4302 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004303 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004304 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004305}
Evan Chengf81bf152009-11-23 21:57:23 +00004306def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004307 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004308def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004309 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004310def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004311 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004312
4313// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004314defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004315 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004316
4317// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004318defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004319 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004320 "vrshl", "s", int_arm_neon_vrshifts>;
4321defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004322 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004323 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004324// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004325defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4326defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004327
4328// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004329defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004330 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004331
4332// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004333defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004334 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004335 "vqshl", "s", int_arm_neon_vqshifts>;
4336defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004337 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004338 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004339// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004340defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4341defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4342
Bob Wilson5bafff32009-06-22 23:27:02 +00004343// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004344defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004345
4346// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004347defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004348 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004349defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004350 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004351
4352// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004353defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004354 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004355
4356// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004357defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004358 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004359 "vqrshl", "s", int_arm_neon_vqrshifts>;
4360defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004361 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004362 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004363
4364// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004365defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004366 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004367defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004368 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004369
4370// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004371defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004372 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004373
4374// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004375defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4376defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004377// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004378defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4379defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004380
4381// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004382defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4383
Bob Wilson5bafff32009-06-22 23:27:02 +00004384// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004385defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004386
4387// Vector Absolute and Saturating Absolute.
4388
4389// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004390defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004391 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004392 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004393def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004394 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004395 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004396def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004397 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004398 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004399
4400// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004401defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004402 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004403 int_arm_neon_vqabs>;
4404
4405// Vector Negate.
4406
Bob Wilsoncba270d2010-07-13 21:16:48 +00004407def vnegd : PatFrag<(ops node:$in),
4408 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4409def vnegq : PatFrag<(ops node:$in),
4410 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004411
Evan Chengf81bf152009-11-23 21:57:23 +00004412class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004413 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4414 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4415 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004416class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004417 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4418 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4419 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004420
Chris Lattner0a00ed92010-03-28 08:39:10 +00004421// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004422def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4423def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4424def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4425def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4426def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4427def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004428
4429// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004430def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004431 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4432 "vneg", "f32", "$Vd, $Vm", "",
4433 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004434def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004435 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4436 "vneg", "f32", "$Vd, $Vm", "",
4437 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004438
Bob Wilsoncba270d2010-07-13 21:16:48 +00004439def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4440def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4441def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4442def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4443def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4444def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004445
4446// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004447defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004448 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004449 int_arm_neon_vqneg>;
4450
4451// Vector Bit Counting Operations.
4452
4453// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004454defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004455 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004456 int_arm_neon_vcls>;
4457// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004458defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004459 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004460 int_arm_neon_vclz>;
4461// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004462def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004463 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004464 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004465def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004466 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004467 v16i8, v16i8, int_arm_neon_vcnt>;
4468
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004469// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004470def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004471 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4472 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004473def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004474 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4475 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004476
Bob Wilson5bafff32009-06-22 23:27:02 +00004477// Vector Move Operations.
4478
4479// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004480def : InstAlias<"vmov${p} $Vd, $Vm",
4481 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4482def : InstAlias<"vmov${p} $Vd, $Vm",
4483 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Jim Grosbach5b2fb202011-11-15 22:54:42 +00004484defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4485 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4486defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4487 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004488
Bob Wilson5bafff32009-06-22 23:27:02 +00004489// VMOV : Vector Move (Immediate)
4490
Evan Cheng47006be2010-05-17 21:54:50 +00004491let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004492def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004493 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004494 "vmov", "i8", "$Vd, $SIMM", "",
4495 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4496def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004497 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004498 "vmov", "i8", "$Vd, $SIMM", "",
4499 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
Owen Andersonca6945e2010-12-01 00:28:25 +00004501def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004502 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004503 "vmov", "i16", "$Vd, $SIMM", "",
4504 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004505 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004506}
4507
Owen Andersonca6945e2010-12-01 00:28:25 +00004508def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004509 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004510 "vmov", "i16", "$Vd, $SIMM", "",
4511 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004512 let Inst{9} = SIMM{9};
4513}
Bob Wilson5bafff32009-06-22 23:27:02 +00004514
Owen Andersonca6945e2010-12-01 00:28:25 +00004515def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004516 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004517 "vmov", "i32", "$Vd, $SIMM", "",
4518 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004519 let Inst{11-8} = SIMM{11-8};
4520}
4521
Owen Andersonca6945e2010-12-01 00:28:25 +00004522def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004523 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004524 "vmov", "i32", "$Vd, $SIMM", "",
4525 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004526 let Inst{11-8} = SIMM{11-8};
4527}
Bob Wilson5bafff32009-06-22 23:27:02 +00004528
Owen Andersonca6945e2010-12-01 00:28:25 +00004529def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004530 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004531 "vmov", "i64", "$Vd, $SIMM", "",
4532 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4533def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004534 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004535 "vmov", "i64", "$Vd, $SIMM", "",
4536 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004537
4538def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4539 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4540 "vmov", "f32", "$Vd, $SIMM", "",
4541 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4542def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4543 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4544 "vmov", "f32", "$Vd, $SIMM", "",
4545 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004546} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004547
4548// VMOV : Vector Get Lane (move scalar to ARM core register)
4549
Johnny Chen131c4a52009-11-23 17:48:17 +00004550def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004551 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4552 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004553 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4554 imm:$lane))]> {
4555 let Inst{21} = lane{2};
4556 let Inst{6-5} = lane{1-0};
4557}
Johnny Chen131c4a52009-11-23 17:48:17 +00004558def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004559 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4560 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004561 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4562 imm:$lane))]> {
4563 let Inst{21} = lane{1};
4564 let Inst{6} = lane{0};
4565}
Johnny Chen131c4a52009-11-23 17:48:17 +00004566def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004567 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4568 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004569 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4570 imm:$lane))]> {
4571 let Inst{21} = lane{2};
4572 let Inst{6-5} = lane{1-0};
4573}
Johnny Chen131c4a52009-11-23 17:48:17 +00004574def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004575 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4576 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004577 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4578 imm:$lane))]> {
4579 let Inst{21} = lane{1};
4580 let Inst{6} = lane{0};
4581}
Johnny Chen131c4a52009-11-23 17:48:17 +00004582def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004583 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4584 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004585 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4586 imm:$lane))]> {
4587 let Inst{21} = lane{0};
4588}
Bob Wilson5bafff32009-06-22 23:27:02 +00004589// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4590def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4591 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004592 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004593 (SubReg_i8_lane imm:$lane))>;
4594def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4595 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004596 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004597 (SubReg_i16_lane imm:$lane))>;
4598def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4599 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004600 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004601 (SubReg_i8_lane imm:$lane))>;
4602def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4603 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004604 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004605 (SubReg_i16_lane imm:$lane))>;
4606def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4607 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004608 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004609 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004610def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004611 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004612 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004613def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004614 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004615 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004616//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004617// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004618def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004619 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004620
4621
4622// VMOV : Vector Set Lane (move ARM core register to scalar)
4623
Owen Andersond2fbdb72010-10-27 21:28:09 +00004624let Constraints = "$src1 = $V" in {
4625def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004626 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4627 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004628 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4629 GPR:$R, imm:$lane))]> {
4630 let Inst{21} = lane{2};
4631 let Inst{6-5} = lane{1-0};
4632}
4633def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004634 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4635 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004636 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4637 GPR:$R, imm:$lane))]> {
4638 let Inst{21} = lane{1};
4639 let Inst{6} = lane{0};
4640}
4641def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004642 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4643 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004644 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4645 GPR:$R, imm:$lane))]> {
4646 let Inst{21} = lane{0};
4647}
Bob Wilson5bafff32009-06-22 23:27:02 +00004648}
4649def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004650 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004651 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004652 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004653 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004654 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004655def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004656 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004657 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004658 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004659 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004660 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004661def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004662 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004663 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004664 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004665 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004666 (DSubReg_i32_reg imm:$lane)))>;
4667
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004668def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004669 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4670 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004671def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004672 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4673 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004674
4675//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004676// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004677def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004678 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004679
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004680def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004681 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004682def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004683 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004684def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004685 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004686
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004687def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4688 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4689def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4690 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4691def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4692 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4693
4694def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4695 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4696 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004697 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004698def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4699 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4700 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004701 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004702def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4703 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4704 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004705 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004706
Bob Wilson5bafff32009-06-22 23:27:02 +00004707// VDUP : Vector Duplicate (from ARM core register to all elements)
4708
Evan Chengf81bf152009-11-23 21:57:23 +00004709class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004710 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4711 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4712 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004713class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004714 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4715 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4716 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004717
Evan Chengf81bf152009-11-23 21:57:23 +00004718def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4719def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4720def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4721def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4722def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4723def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004724
Jim Grosbach958108a2011-03-11 20:44:08 +00004725def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4726def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004727
4728// VDUP : Vector Duplicate Lane (from scalar to all elements)
4729
Johnny Chene4614f72010-03-25 17:01:27 +00004730class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004731 ValueType Ty, Operand IdxTy>
4732 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4733 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004734 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004735
Johnny Chene4614f72010-03-25 17:01:27 +00004736class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004737 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4738 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4739 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004740 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004741 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004742
Bob Wilson507df402009-10-21 02:15:46 +00004743// Inst{19-16} is partially specified depending on the element size.
4744
Jim Grosbach460a9052011-10-07 23:56:00 +00004745def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4746 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004747 let Inst{19-17} = lane{2-0};
4748}
Jim Grosbach460a9052011-10-07 23:56:00 +00004749def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4750 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004751 let Inst{19-18} = lane{1-0};
4752}
Jim Grosbach460a9052011-10-07 23:56:00 +00004753def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4754 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004755 let Inst{19} = lane{0};
4756}
Jim Grosbach460a9052011-10-07 23:56:00 +00004757def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4758 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004759 let Inst{19-17} = lane{2-0};
4760}
Jim Grosbach460a9052011-10-07 23:56:00 +00004761def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4762 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004763 let Inst{19-18} = lane{1-0};
4764}
Jim Grosbach460a9052011-10-07 23:56:00 +00004765def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4766 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004767 let Inst{19} = lane{0};
4768}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004769
4770def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4771 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4772
4773def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4774 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004775
Bob Wilson0ce37102009-08-14 05:08:32 +00004776def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4777 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4778 (DSubReg_i8_reg imm:$lane))),
4779 (SubReg_i8_lane imm:$lane)))>;
4780def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4781 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4782 (DSubReg_i16_reg imm:$lane))),
4783 (SubReg_i16_lane imm:$lane)))>;
4784def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4785 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4786 (DSubReg_i32_reg imm:$lane))),
4787 (SubReg_i32_lane imm:$lane)))>;
4788def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004789 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004790 (DSubReg_i32_reg imm:$lane))),
4791 (SubReg_i32_lane imm:$lane)))>;
4792
Jim Grosbach65dc3032010-10-06 21:16:16 +00004793def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004794 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004795def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004796 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004797
Bob Wilson5bafff32009-06-22 23:27:02 +00004798// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004799defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004800 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004801// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004802defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4803 "vqmovn", "s", int_arm_neon_vqmovns>;
4804defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4805 "vqmovn", "u", int_arm_neon_vqmovnu>;
4806defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4807 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004808// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004809defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4810defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004811
4812// Vector Conversions.
4813
Johnny Chen9e088762010-03-17 17:52:21 +00004814// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004815def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4816 v2i32, v2f32, fp_to_sint>;
4817def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4818 v2i32, v2f32, fp_to_uint>;
4819def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4820 v2f32, v2i32, sint_to_fp>;
4821def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4822 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004823
Johnny Chen6c8648b2010-03-17 23:26:50 +00004824def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4825 v4i32, v4f32, fp_to_sint>;
4826def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4827 v4i32, v4f32, fp_to_uint>;
4828def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4829 v4f32, v4i32, sint_to_fp>;
4830def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4831 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004832
4833// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004834let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004835def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004836 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004837def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004838 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004839def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004840 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004841def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004842 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004843}
Bob Wilson5bafff32009-06-22 23:27:02 +00004844
Owen Andersonb589be92011-11-15 19:55:00 +00004845let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004846def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004847 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004848def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004849 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004850def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004851 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004852def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004853 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004854}
Bob Wilson5bafff32009-06-22 23:27:02 +00004855
Bob Wilson04063562010-12-15 22:14:12 +00004856// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4857def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4858 IIC_VUNAQ, "vcvt", "f16.f32",
4859 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4860 Requires<[HasNEON, HasFP16]>;
4861def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4862 IIC_VUNAQ, "vcvt", "f32.f16",
4863 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4864 Requires<[HasNEON, HasFP16]>;
4865
Bob Wilsond8e17572009-08-12 22:31:50 +00004866// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004867
4868// VREV64 : Vector Reverse elements within 64-bit doublewords
4869
Evan Chengf81bf152009-11-23 21:57:23 +00004870class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004871 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4872 (ins DPR:$Vm), IIC_VMOVD,
4873 OpcodeStr, Dt, "$Vd, $Vm", "",
4874 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004875class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004876 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4877 (ins QPR:$Vm), IIC_VMOVQ,
4878 OpcodeStr, Dt, "$Vd, $Vm", "",
4879 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004880
Evan Chengf81bf152009-11-23 21:57:23 +00004881def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4882def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4883def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004884def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004885
Evan Chengf81bf152009-11-23 21:57:23 +00004886def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4887def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4888def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004889def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004890
4891// VREV32 : Vector Reverse elements within 32-bit words
4892
Evan Chengf81bf152009-11-23 21:57:23 +00004893class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004894 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4895 (ins DPR:$Vm), IIC_VMOVD,
4896 OpcodeStr, Dt, "$Vd, $Vm", "",
4897 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004898class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004899 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4900 (ins QPR:$Vm), IIC_VMOVQ,
4901 OpcodeStr, Dt, "$Vd, $Vm", "",
4902 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004903
Evan Chengf81bf152009-11-23 21:57:23 +00004904def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4905def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004906
Evan Chengf81bf152009-11-23 21:57:23 +00004907def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4908def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004909
4910// VREV16 : Vector Reverse elements within 16-bit halfwords
4911
Evan Chengf81bf152009-11-23 21:57:23 +00004912class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004913 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4914 (ins DPR:$Vm), IIC_VMOVD,
4915 OpcodeStr, Dt, "$Vd, $Vm", "",
4916 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004917class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004918 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4919 (ins QPR:$Vm), IIC_VMOVQ,
4920 OpcodeStr, Dt, "$Vd, $Vm", "",
4921 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004922
Evan Chengf81bf152009-11-23 21:57:23 +00004923def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4924def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004925
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004926// Other Vector Shuffles.
4927
Bob Wilson5e8b8332011-01-07 04:59:04 +00004928// Aligned extractions: really just dropping registers
4929
4930class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4931 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4932 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4933
4934def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4935
4936def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4937
4938def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4939
4940def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4941
4942def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4943
4944
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004945// VEXT : Vector Extract
4946
Evan Chengf81bf152009-11-23 21:57:23 +00004947class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004948 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4949 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4950 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4951 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4952 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004953 bits<4> index;
4954 let Inst{11-8} = index{3-0};
4955}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004956
Evan Chengf81bf152009-11-23 21:57:23 +00004957class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004958 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4959 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4960 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4961 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4962 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004963 bits<4> index;
4964 let Inst{11-8} = index{3-0};
4965}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004966
Owen Anderson7a258252010-11-03 18:16:27 +00004967def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4968 let Inst{11-8} = index{3-0};
4969}
4970def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4971 let Inst{11-9} = index{2-0};
4972 let Inst{8} = 0b0;
4973}
4974def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4975 let Inst{11-10} = index{1-0};
4976 let Inst{9-8} = 0b00;
4977}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004978def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4979 (v2f32 DPR:$Vm),
4980 (i32 imm:$index))),
4981 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004982
Owen Anderson7a258252010-11-03 18:16:27 +00004983def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4984 let Inst{11-8} = index{3-0};
4985}
4986def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4987 let Inst{11-9} = index{2-0};
4988 let Inst{8} = 0b0;
4989}
4990def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4991 let Inst{11-10} = index{1-0};
4992 let Inst{9-8} = 0b00;
4993}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004994def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4995 (v4f32 QPR:$Vm),
4996 (i32 imm:$index))),
4997 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004998
Bob Wilson64efd902009-08-08 05:53:00 +00004999// VTRN : Vector Transpose
5000
Evan Chengf81bf152009-11-23 21:57:23 +00005001def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5002def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5003def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005004
Evan Chengf81bf152009-11-23 21:57:23 +00005005def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5006def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5007def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005008
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005009// VUZP : Vector Unzip (Deinterleave)
5010
Evan Chengf81bf152009-11-23 21:57:23 +00005011def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5012def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5013def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005014
Evan Chengf81bf152009-11-23 21:57:23 +00005015def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5016def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5017def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005018
5019// VZIP : Vector Zip (Interleave)
5020
Evan Chengf81bf152009-11-23 21:57:23 +00005021def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5022def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5023def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005024
Evan Chengf81bf152009-11-23 21:57:23 +00005025def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5026def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5027def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005028
Bob Wilson114a2662009-08-12 20:51:55 +00005029// Vector Table Lookup and Table Extension.
5030
5031// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005032let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005033def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005034 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005035 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5036 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5037 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005038let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005039def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005040 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5041 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5042 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005043def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005044 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5045 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5046 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005047def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005048 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5049 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005050 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005051 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005052} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005053
Bob Wilsonbd916c52010-09-13 23:55:10 +00005054def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005055 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005056def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005057 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005058def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005059 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005060
Bob Wilson114a2662009-08-12 20:51:55 +00005061// VTBX : Vector Table Extension
5062def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005063 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005064 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5065 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005066 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005067 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005068let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005069def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005070 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5071 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5072 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005073def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005074 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5075 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005076 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005077 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5078 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005079def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005080 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5081 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5082 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5083 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005084} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005085
Bob Wilsonbd916c52010-09-13 23:55:10 +00005086def VTBX2Pseudo
5087 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005088 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005089def VTBX3Pseudo
5090 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005091 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005092def VTBX4Pseudo
5093 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005094 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005095} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005096
Bob Wilson5bafff32009-06-22 23:27:02 +00005097//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005098// NEON instructions for single-precision FP math
5099//===----------------------------------------------------------------------===//
5100
Bob Wilson0e6d5402010-12-13 23:02:31 +00005101class N2VSPat<SDNode OpNode, NeonI Inst>
5102 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005103 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005104 (v2f32 (COPY_TO_REGCLASS (Inst
5105 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005106 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5107 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005108
5109class N3VSPat<SDNode OpNode, NeonI Inst>
5110 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005111 (EXTRACT_SUBREG
5112 (v2f32 (COPY_TO_REGCLASS (Inst
5113 (INSERT_SUBREG
5114 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5115 SPR:$a, ssub_0),
5116 (INSERT_SUBREG
5117 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5118 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005119
5120class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5121 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005122 (EXTRACT_SUBREG
5123 (v2f32 (COPY_TO_REGCLASS (Inst
5124 (INSERT_SUBREG
5125 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5126 SPR:$acc, ssub_0),
5127 (INSERT_SUBREG
5128 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5129 SPR:$a, ssub_0),
5130 (INSERT_SUBREG
5131 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5132 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005133
Bob Wilson4711d5c2010-12-13 23:02:37 +00005134def : N3VSPat<fadd, VADDfd>;
5135def : N3VSPat<fsub, VSUBfd>;
5136def : N3VSPat<fmul, VMULfd>;
5137def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005138 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005139def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005140 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005141def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005142def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005143def : N3VSPat<NEONfmax, VMAXfd>;
5144def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005145def : N2VSPat<arm_ftosi, VCVTf2sd>;
5146def : N2VSPat<arm_ftoui, VCVTf2ud>;
5147def : N2VSPat<arm_sitof, VCVTs2fd>;
5148def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005149
Evan Cheng1d2426c2009-08-07 19:30:41 +00005150//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005151// Non-Instruction Patterns
5152//===----------------------------------------------------------------------===//
5153
5154// bit_convert
5155def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5156def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5157def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5158def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5159def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5160def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5161def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5162def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5163def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5164def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5165def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5166def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5167def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5168def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5169def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5170def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5171def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5172def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5173def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5174def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5175def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5176def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5177def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5178def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5179def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5180def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5181def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5182def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5183def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5184def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5185
5186def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5187def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5188def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5189def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5190def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5191def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5192def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5193def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5194def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5195def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5196def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5197def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5198def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5199def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5200def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5201def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5202def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5203def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5204def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5205def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5206def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5207def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5208def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5209def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5210def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5211def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5212def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5213def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5214def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5215def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005216
5217
5218//===----------------------------------------------------------------------===//
5219// Assembler aliases
5220//
5221
Jim Grosbach04db7f72011-11-14 23:21:09 +00005222// VAND/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005223defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5224 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5225defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5226 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5227defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5228 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5229defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5230 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5231defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5232 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5233defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5234 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005235
5236// VLD1 requires a size suffix, but also accepts type specific variants.
5237// Load one D register.
5238defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5239 (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5240defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5241 (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5242defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5243 (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5244defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5245 (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005246// with writeback, fixed stride
5247defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5248 (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5249defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5250 (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5251defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5252 (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5253defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5254 (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005255// with writeback, register stride
5256defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5257 (VLD1d8wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5258 rGPR:$Rm, pred:$p)>;
5259defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5260 (VLD1d16wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5261 rGPR:$Rm, pred:$p)>;
5262defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5263 (VLD1d32wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5264 rGPR:$Rm, pred:$p)>;
5265defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5266 (VLD1d64wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5267 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005268
5269// Load two D registers.
5270defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5271 (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5272defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5273 (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5274defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5275 (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5276defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5277 (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005278// with writeback, fixed stride
5279defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5280 (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5281defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5282 (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5283defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5284 (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5285defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5286 (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005287// with writeback, register stride
5288defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5289 (VLD1q8wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5290 rGPR:$Rm, pred:$p)>;
5291defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5292 (VLD1q16wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5293 rGPR:$Rm, pred:$p)>;
5294defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5295 (VLD1q32wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5296 rGPR:$Rm, pred:$p)>;
5297defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5298 (VLD1q64wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5299 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005300
5301// Load three D registers.
5302defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5303 (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5304defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5305 (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5306defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5307 (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5308defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5309 (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005310// with writeback, fixed stride
5311defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5312 (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg,
5313 addrmode6:$Rn, pred:$p)>;
5314defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5315 (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg,
5316 addrmode6:$Rn, pred:$p)>;
5317defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5318 (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg,
5319 addrmode6:$Rn, pred:$p)>;
5320defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5321 (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg,
5322 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005323// with writeback, register stride
5324defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5325 (VLD1d8Twb_register VecListThreeD:$Vd, zero_reg,
5326 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5327defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5328 (VLD1d16Twb_register VecListThreeD:$Vd, zero_reg,
5329 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5330defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5331 (VLD1d32Twb_register VecListThreeD:$Vd, zero_reg,
5332 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5333defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5334 (VLD1d64Twb_register VecListThreeD:$Vd, zero_reg,
5335 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005336
Jim Grosbache052b9a2011-11-14 23:32:59 +00005337
5338// Load four D registers.
5339defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5340 (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5341defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5342 (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5343defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5344 (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5345defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5346 (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005347// with writeback, fixed stride
5348defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5349 (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg,
5350 addrmode6:$Rn, pred:$p)>;
5351defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5352 (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg,
5353 addrmode6:$Rn, pred:$p)>;
5354defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5355 (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg,
5356 addrmode6:$Rn, pred:$p)>;
5357defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5358 (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg,
5359 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005360// with writeback, register stride
5361defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5362 (VLD1d8Qwb_register VecListFourD:$Vd, zero_reg,
5363 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5364defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5365 (VLD1d16Qwb_register VecListFourD:$Vd, zero_reg,
5366 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5367defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5368 (VLD1d32Qwb_register VecListFourD:$Vd, zero_reg,
5369 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5370defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5371 (VLD1d64Qwb_register VecListFourD:$Vd, zero_reg,
5372 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005373
5374// VST1 requires a size suffix, but also accepts type specific variants.
Jim Grosbachbfc94292011-11-15 01:46:57 +00005375// Store one D register.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005376defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5377 (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5378defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5379 (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5380defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5381 (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5382defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5383 (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005384// with writeback, fixed stride
5385defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5386 (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5387defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5388 (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5389defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5390 (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5391defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5392 (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005393// with writeback, register stride
5394defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5395 (VST1d8wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5396 VecListOneD:$Vd, pred:$p)>;
5397defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5398 (VST1d16wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5399 VecListOneD:$Vd, pred:$p)>;
5400defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5401 (VST1d32wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5402 VecListOneD:$Vd, pred:$p)>;
5403defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5404 (VST1d64wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5405 VecListOneD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005406
Jim Grosbachbfc94292011-11-15 01:46:57 +00005407// Store two D registers.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005408defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5409 (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5410defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5411 (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5412defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5413 (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5414defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5415 (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005416// with writeback, fixed stride
5417defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5418 (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5419defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5420 (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5421defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5422 (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5423defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5424 (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005425// with writeback, register stride
5426defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5427 (VST1q8wb_register zero_reg, addrmode6:$Rn,
5428 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5429defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5430 (VST1q16wb_register zero_reg, addrmode6:$Rn,
5431 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5432defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5433 (VST1q32wb_register zero_reg, addrmode6:$Rn,
5434 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5435defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5436 (VST1q64wb_register zero_reg, addrmode6:$Rn,
5437 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005438
5439// FIXME: The three and four register VST1 instructions haven't been moved
5440// to the VecList* encoding yet, so we can't do assembly parsing support
5441// for them. Uncomment these when that happens.
5442// Load three D registers.
5443//defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5444// (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5445//defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5446// (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5447//defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5448// (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5449//defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5450// (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5451
5452// Load four D registers.
5453//defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5454// (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5455//defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5456// (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5457//defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5458// (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5459//defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5460// (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
Jim Grosbach19885de2011-11-15 20:49:46 +00005461
5462
5463// VTRN instructions data type suffix aliases for more-specific types.
5464defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Dd, $Dm",
5465 (VTRNd8 DPR:$Dd, DPR:$Dm, pred:$p)>;
5466defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5467 (VTRNd16 DPR:$Dd, DPR:$Dm, pred:$p)>;
5468defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5469 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
5470
5471defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Qd, $Qm",
5472 (VTRNq8 QPR:$Qd, QPR:$Qm, pred:$p)>;
5473defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5474 (VTRNq16 QPR:$Qd, QPR:$Qm, pred:$p)>;
5475defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5476 (VTRNq32 QPR:$Qd, QPR:$Qm, pred:$p)>;