blob: 78a75f9681681199895e4ac279f7550145c11eb7 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000128 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f32, Expand);
130 setOperationAction(ISD::FCOS , MVT::f32, Expand);
131 setOperationAction(ISD::FREM , MVT::f32, Expand);
132 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000138 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
140 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000142
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
144 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Nate Begemand88fc032006-01-14 03:14:10 +0000146 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
148 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
149 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
150 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
151 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
152 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000153
Nate Begeman35ef9132006-01-11 21:21:00 +0000154 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
156 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT, MVT::i32, Expand);
160 setOperationAction(ISD::SELECT, MVT::i64, Expand);
161 setOperationAction(ISD::SELECT, MVT::f32, Expand);
162 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000164 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
166 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000167
Nate Begeman750ac1b2006-02-01 07:19:44 +0000168 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Nate Begeman81e80972006-03-17 01:40:33 +0000171 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000173
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000175
Chris Lattnerf7605322005-08-31 21:09:52 +0000176 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000178
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000179 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
181 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
184 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
185 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
186 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000187
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000188 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000190
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
193 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
194 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
196
197 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000198 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
200 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000201 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
203 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
204 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
205 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000206 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
208 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Nate Begeman1db3c922008-08-11 17:36:31 +0000210 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000212
213 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000215
Nate Begemanacc398c2006-01-25 18:21:52 +0000216 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000219 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000220 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
221 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000223 setOperationAction(ISD::VAARG, MVT::i64, Custom);
224 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000226
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000227 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
229 setOperationAction(ISD::VAEND , MVT::Other, Expand);
230 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
231 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
232 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
233 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000234
Chris Lattner6d92cad2006-03-26 10:06:40 +0000235 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000237
Dale Johannesen53e4e442008-11-07 22:54:33 +0000238 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
246 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
247 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
250 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000251
Chris Lattnera7a58542006-06-16 17:34:12 +0000252 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000253 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
255 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
256 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000258 // This is just the low 32 bits of a (signed) fp->i64 conversion.
259 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
Chris Lattner7fbcef72006-03-24 07:53:47 +0000262 // FIXME: disable this lowered code. This generates 64-bit register values,
263 // and we don't model the fact that the top part is clobbered by calls. We
264 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000266 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000267 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000269 }
270
Chris Lattnera7a58542006-06-16 17:34:12 +0000271 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000272 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000274 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000276 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
278 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
279 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000280 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000281 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
283 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
284 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000285 }
Evan Chengd30bf012006-03-01 01:11:20 +0000286
Nate Begeman425a9692005-11-29 08:17:20 +0000287 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000288 // First set operation action for all vector types to expand. Then we
289 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
291 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
292 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000293
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000294 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000295 setOperationAction(ISD::ADD , VT, Legal);
296 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000297
Chris Lattner7ff7e672006-04-04 17:25:31 +0000298 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000299 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000301
302 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000303 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000305 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000307 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000309 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000311 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000313 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000315
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000316 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::MUL , VT, Expand);
318 setOperationAction(ISD::SDIV, VT, Expand);
319 setOperationAction(ISD::SREM, VT, Expand);
320 setOperationAction(ISD::UDIV, VT, Expand);
321 setOperationAction(ISD::UREM, VT, Expand);
322 setOperationAction(ISD::FDIV, VT, Expand);
323 setOperationAction(ISD::FNEG, VT, Expand);
324 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
325 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
326 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
327 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
328 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
329 setOperationAction(ISD::UDIVREM, VT, Expand);
330 setOperationAction(ISD::SDIVREM, VT, Expand);
331 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
332 setOperationAction(ISD::FPOW, VT, Expand);
333 setOperationAction(ISD::CTPOP, VT, Expand);
334 setOperationAction(ISD::CTLZ, VT, Expand);
335 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000336 }
337
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
339 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000341
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::AND , MVT::v4i32, Legal);
343 setOperationAction(ISD::OR , MVT::v4i32, Legal);
344 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
345 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
346 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
347 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000348
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
350 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
351 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
352 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000353
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
355 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
356 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
357 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
360 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
363 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
364 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
365 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000366 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Duncan Sands03228082008-11-23 15:47:28 +0000368 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000369
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000371 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000372 setExceptionPointerRegister(PPC::X3);
373 setExceptionSelectorRegister(PPC::X4);
374 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000375 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000376 setExceptionPointerRegister(PPC::R3);
377 setExceptionSelectorRegister(PPC::R4);
378 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000380 // We have target-specific dag combine patterns for the following nodes:
381 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000382 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000383 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000384 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000386 // Darwin long double math library functions have $LDBL128 appended.
387 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000388 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000389 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
390 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000391 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
392 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000393 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
394 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
395 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
396 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
397 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000398 }
399
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000400 setMinFunctionAlignment(2);
401 if (PPCSubTarget.isDarwin())
402 setPrefFunctionAlignment(4);
403
Eli Friedman26689ac2011-08-03 21:06:02 +0000404 setInsertFencesForAtomic(true);
405
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000406 computeRegisterProperties();
407}
408
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
410/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000411unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000412 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000413 // Darwin passes everything on 4 byte boundary.
414 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
415 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000416 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000417 return 4;
418}
419
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000420const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
421 switch (Opcode) {
422 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000423 case PPCISD::FSEL: return "PPCISD::FSEL";
424 case PPCISD::FCFID: return "PPCISD::FCFID";
425 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
426 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
427 case PPCISD::STFIWX: return "PPCISD::STFIWX";
428 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
429 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
430 case PPCISD::VPERM: return "PPCISD::VPERM";
431 case PPCISD::Hi: return "PPCISD::Hi";
432 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000433 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000434 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
435 case PPCISD::LOAD: return "PPCISD::LOAD";
436 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000437 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
438 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
439 case PPCISD::SRL: return "PPCISD::SRL";
440 case PPCISD::SRA: return "PPCISD::SRA";
441 case PPCISD::SHL: return "PPCISD::SHL";
442 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
443 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000444 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
445 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000446 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000447 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000448 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
449 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000450 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
451 case PPCISD::MFCR: return "PPCISD::MFCR";
452 case PPCISD::VCMP: return "PPCISD::VCMP";
453 case PPCISD::VCMPo: return "PPCISD::VCMPo";
454 case PPCISD::LBRX: return "PPCISD::LBRX";
455 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000456 case PPCISD::LARX: return "PPCISD::LARX";
457 case PPCISD::STCX: return "PPCISD::STCX";
458 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
459 case PPCISD::MFFS: return "PPCISD::MFFS";
460 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
461 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
462 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
463 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000464 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000465 }
466}
467
Owen Anderson825b72b2009-08-11 20:47:22 +0000468MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
469 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000470}
471
Chris Lattner1a635d62006-04-14 06:01:58 +0000472//===----------------------------------------------------------------------===//
473// Node matching predicates, for use by the tblgen matching code.
474//===----------------------------------------------------------------------===//
475
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000476/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000477static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000479 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000480 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 // Maybe this has already been legalized into the constant pool?
482 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000483 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000484 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000485 }
486 return false;
487}
488
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
490/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000491static bool isConstantOrUndef(int Op, int Val) {
492 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000493}
494
495/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
496/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000497bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000498 if (!isUnary) {
499 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000501 return false;
502 } else {
503 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000504 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
505 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000506 return false;
507 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000508 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000509}
510
511/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
512/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000513bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 if (!isUnary) {
515 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000516 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
517 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000518 return false;
519 } else {
520 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000521 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
522 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
523 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
524 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000525 return false;
526 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000527 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000528}
529
Chris Lattnercaad1632006-04-06 22:02:42 +0000530/// isVMerge - Common function, used to match vmrg* shuffles.
531///
Nate Begeman9008ca62009-04-27 18:41:29 +0000532static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000533 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000535 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000536 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
537 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Chris Lattner116cc482006-04-06 21:11:54 +0000539 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
540 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000541 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000542 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000544 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000545 return false;
546 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000548}
549
550/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
551/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000552bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000553 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000554 if (!isUnary)
555 return isVMerge(N, UnitSize, 8, 24);
556 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000557}
558
559/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
560/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000561bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000562 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000563 if (!isUnary)
564 return isVMerge(N, UnitSize, 0, 16);
565 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000566}
567
568
Chris Lattnerd0608e12006-04-06 18:26:28 +0000569/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
570/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000573 "PPC only supports shuffles by bytes!");
574
575 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000576
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 // Find the first non-undef value in the shuffle mask.
578 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000581
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000583
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000585 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587 if (ShiftAmt < i) return -1;
588 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000589
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 return -1;
595 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000599 return -1;
600 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000601 return ShiftAmt;
602}
Chris Lattneref819f82006-03-20 06:33:01 +0000603
604/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
605/// specifies a splat of a single element that is suitable for input to
606/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000607bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000609 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000610
Chris Lattner88a99ef2006-03-20 06:37:44 +0000611 // This is a splat operation if each element of the permute is the same, and
612 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // FIXME: Handle UNDEF elements too!
616 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000617 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000618
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 // Check that the indices are consecutive, in the case of a multi-byte element
620 // splatted with a v16i8 mask.
621 for (unsigned i = 1; i != EltSize; ++i)
622 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000629 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000630 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000631 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000632}
633
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000634/// isAllNegativeZeroVector - Returns true if all elements of build_vector
635/// are -0.0.
636bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
638
639 APInt APVal, APUndef;
640 unsigned BitSize;
641 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000642
Dale Johannesen1e608812009-11-13 01:45:18 +0000643 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000645 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000646
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000647 return false;
648}
649
Chris Lattneref819f82006-03-20 06:33:01 +0000650/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
651/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000652unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
654 assert(isSplatShuffleMask(SVOp, EltSize));
655 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000656}
657
Chris Lattnere87192a2006-04-12 17:37:20 +0000658/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000659/// by using a vspltis[bhw] instruction of the specified element size, return
660/// the constant being splatted. The ByteSize field indicates the number of
661/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000662SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
663 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000664
665 // If ByteSize of the splat is bigger than the element size of the
666 // build_vector, then we have a case where we are checking for a splat where
667 // multiple elements of the buildvector are folded together into a single
668 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
669 unsigned EltSize = 16/N->getNumOperands();
670 if (EltSize < ByteSize) {
671 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000672 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000674
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 // See if all of the elements in the buildvector agree across.
676 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
677 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
678 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000679 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000680
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Gabor Greifba36cb52008-08-28 21:40:38 +0000682 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
684 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000685 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000686 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
689 // either constant or undef values that are identical for each chunk. See
690 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000691
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 // Check to see if all of the leading entries are either 0 or -1. If
693 // neither, then this won't fit into the immediate field.
694 bool LeadingZero = true;
695 bool LeadingOnes = true;
696 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000698
Chris Lattner79d9a882006-04-08 07:14:26 +0000699 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
700 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
701 }
702 // Finally, check the least significant entry.
703 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000704 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000706 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000707 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000709 }
710 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000711 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000713 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Dan Gohman475871a2008-07-27 21:46:04 +0000718 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 // Check to see if this buildvec has a single non-undef value in its elements.
722 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
723 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000724 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 OpVal = N->getOperand(i);
726 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000727 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000728 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Gabor Greifba36cb52008-08-28 21:40:38 +0000730 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Eli Friedman1a8229b2009-05-24 02:03:36 +0000732 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000733 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000735 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000738 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 }
740
741 // If the splat value is larger than the element value, then we can never do
742 // this splat. The only case that we could fit the replicated bits into our
743 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000744 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000745
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000746 // If the element value is larger than the splat value, cut it in half and
747 // check to see if the two halves are equal. Continue doing this until we
748 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
749 while (ValSizeInBytes > ByteSize) {
750 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000753 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
754 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000755 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000756 }
757
758 // Properly sign extend the value.
759 int ShAmt = (4-ByteSize)*8;
760 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000761
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000762 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000763 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764
Chris Lattner140a58f2006-04-08 06:46:53 +0000765 // Finally, if this value fits in a 5 bit sext field, return it
766 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000768 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000769}
770
Chris Lattner1a635d62006-04-14 06:01:58 +0000771//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000772// Addressing Mode Selection
773//===----------------------------------------------------------------------===//
774
775/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
776/// or 64-bit immediate, and if the value can be accurately represented as a
777/// sign extension from a 16-bit value. If so, this returns true and the
778/// immediate.
779static bool isIntS16Immediate(SDNode *N, short &Imm) {
780 if (N->getOpcode() != ISD::Constant)
781 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000785 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000787 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788}
Dan Gohman475871a2008-07-27 21:46:04 +0000789static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000790 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791}
792
793
794/// SelectAddressRegReg - Given the specified addressed, check to see if it
795/// can be represented as an indexed [r+r] operation. Returns false if it
796/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000797bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
798 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000799 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 short imm = 0;
801 if (N.getOpcode() == ISD::ADD) {
802 if (isIntS16Immediate(N.getOperand(1), imm))
803 return false; // r+i
804 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
805 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807 Base = N.getOperand(0);
808 Index = N.getOperand(1);
809 return true;
810 } else if (N.getOpcode() == ISD::OR) {
811 if (isIntS16Immediate(N.getOperand(1), imm))
812 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814 // If this is an or of disjoint bitfields, we can codegen this as an add
815 // (for better address arithmetic) if the LHS and RHS of the OR are provably
816 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000817 APInt LHSKnownZero, LHSKnownOne;
818 APInt RHSKnownZero, RHSKnownOne;
819 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000820 APInt::getAllOnesValue(N.getOperand(0)
821 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000822 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 if (LHSKnownZero.getBoolValue()) {
825 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000826 APInt::getAllOnesValue(N.getOperand(1)
827 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000828 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 // If all of the bits are known zero on the LHS or RHS, the add won't
830 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000831 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 Base = N.getOperand(0);
833 Index = N.getOperand(1);
834 return true;
835 }
836 }
837 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000839 return false;
840}
841
842/// Returns true if the address N can be represented by a base register plus
843/// a signed 16-bit displacement [r+imm], and if it is not better
844/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000845bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000846 SDValue &Base,
847 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000848 // FIXME dl should come from parent load or store, not from address
849 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 // If this can be more profitably realized as r+r, fail.
851 if (SelectAddressRegReg(N, Disp, Base, DAG))
852 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (N.getOpcode() == ISD::ADD) {
855 short imm = 0;
856 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
859 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
860 } else {
861 Base = N.getOperand(0);
862 }
863 return true; // [r+i]
864 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
865 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000866 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 && "Cannot handle constant offsets yet!");
868 Disp = N.getOperand(1).getOperand(0); // The global address.
869 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
870 Disp.getOpcode() == ISD::TargetConstantPool ||
871 Disp.getOpcode() == ISD::TargetJumpTable);
872 Base = N.getOperand(0);
873 return true; // [&g+r]
874 }
875 } else if (N.getOpcode() == ISD::OR) {
876 short imm = 0;
877 if (isIntS16Immediate(N.getOperand(1), imm)) {
878 // If this is an or of disjoint bitfields, we can codegen this as an add
879 // (for better address arithmetic) if the LHS and RHS of the OR are
880 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 APInt LHSKnownZero, LHSKnownOne;
882 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000883 APInt::getAllOnesValue(N.getOperand(0)
884 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000885 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000886
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000887 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 // If all of the bits are known zero on the LHS or RHS, the add won't
889 // carry.
890 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 return true;
893 }
894 }
895 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
896 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 // If this address fits entirely in a 16-bit sext immediate field, codegen
899 // this as "d, 0"
900 short Imm;
901 if (isIntS16Immediate(CN, Imm)) {
902 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000903 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
904 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 return true;
906 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000907
908 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000910 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
911 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000912
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000913 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000915
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
917 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000918 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 return true;
920 }
921 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000922
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 Disp = DAG.getTargetConstant(0, getPointerTy());
924 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
925 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
926 else
927 Base = N;
928 return true; // [r+0]
929}
930
931/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
932/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000933bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
934 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000935 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936 // Check to see if we can easily represent this as an [r+r] address. This
937 // will fail if it thinks that the address is more profitably represented as
938 // reg+imm, e.g. where imm = 0.
939 if (SelectAddressRegReg(N, Base, Index, DAG))
940 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 // If the operand is an addition, always emit this as [r+r], since this is
943 // better (for code size, and execution, as the memop does the add for free)
944 // than emitting an explicit add.
945 if (N.getOpcode() == ISD::ADD) {
946 Base = N.getOperand(0);
947 Index = N.getOperand(1);
948 return true;
949 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000950
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000951 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000952 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
953 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 Index = N;
955 return true;
956}
957
958/// SelectAddressRegImmShift - Returns true if the address N can be
959/// represented by a base register plus a signed 14-bit displacement
960/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000961bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
962 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000963 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000964 // FIXME dl should come from the parent load or store, not the address
965 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 // If this can be more profitably realized as r+r, fail.
967 if (SelectAddressRegReg(N, Disp, Base, DAG))
968 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000969
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 if (N.getOpcode() == ISD::ADD) {
971 short imm = 0;
972 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000974 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
975 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
976 } else {
977 Base = N.getOperand(0);
978 }
979 return true; // [r+i]
980 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
981 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000982 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 && "Cannot handle constant offsets yet!");
984 Disp = N.getOperand(1).getOperand(0); // The global address.
985 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
986 Disp.getOpcode() == ISD::TargetConstantPool ||
987 Disp.getOpcode() == ISD::TargetJumpTable);
988 Base = N.getOperand(0);
989 return true; // [&g+r]
990 }
991 } else if (N.getOpcode() == ISD::OR) {
992 short imm = 0;
993 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
994 // If this is an or of disjoint bitfields, we can codegen this as an add
995 // (for better address arithmetic) if the LHS and RHS of the OR are
996 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000997 APInt LHSKnownZero, LHSKnownOne;
998 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000999 APInt::getAllOnesValue(N.getOperand(0)
1000 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001001 LHSKnownZero, LHSKnownOne);
1002 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 // If all of the bits are known zero on the LHS or RHS, the add won't
1004 // carry.
1005 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001006 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 return true;
1008 }
1009 }
1010 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001011 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001012 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001013 // If this address fits entirely in a 14-bit sext immediate field, codegen
1014 // this as "d, 0"
1015 short Imm;
1016 if (isIntS16Immediate(CN, Imm)) {
1017 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001018 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1019 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001020 return true;
1021 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001022
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001023 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001025 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1026 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001027
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001028 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1030 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1031 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001032 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001033 return true;
1034 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 }
1036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001037
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001038 Disp = DAG.getTargetConstant(0, getPointerTy());
1039 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1040 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1041 else
1042 Base = N;
1043 return true; // [r+0]
1044}
1045
1046
1047/// getPreIndexedAddressParts - returns true by value, base pointer and
1048/// offset pointer and addressing mode by reference if the node's address
1049/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001050bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1051 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001052 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001053 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001054 // Disabled by default for now.
1055 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Dan Gohman475871a2008-07-27 21:46:04 +00001057 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001058 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1060 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001061 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001063 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001064 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001065 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001066 } else
1067 return false;
1068
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001069 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001070 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001071 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001072
Chris Lattner0851b4f2006-11-15 19:55:13 +00001073 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Chris Lattner0851b4f2006-11-15 19:55:13 +00001075 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001077 // reg + imm
1078 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1079 return false;
1080 } else {
1081 // reg + imm * 4.
1082 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1083 return false;
1084 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001085
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001086 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001087 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1088 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001090 LD->getExtensionType() == ISD::SEXTLOAD &&
1091 isa<ConstantSDNode>(Offset))
1092 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001093 }
1094
Chris Lattner4eab7142006-11-10 02:08:47 +00001095 AM = ISD::PRE_INC;
1096 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097}
1098
1099//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001100// LowerOperation implementation
1101//===----------------------------------------------------------------------===//
1102
Chris Lattner1e61e692010-11-15 02:46:57 +00001103/// GetLabelAccessInfo - Return true if we should reference labels using a
1104/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1105static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001106 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1107 HiOpFlags = PPCII::MO_HA16;
1108 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001109
Chris Lattner1e61e692010-11-15 02:46:57 +00001110 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1111 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001112 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001113 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001114 if (isPIC) {
1115 HiOpFlags |= PPCII::MO_PIC_FLAG;
1116 LoOpFlags |= PPCII::MO_PIC_FLAG;
1117 }
1118
1119 // If this is a reference to a global value that requires a non-lazy-ptr, make
1120 // sure that instruction lowering adds it.
1121 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1122 HiOpFlags |= PPCII::MO_NLP_FLAG;
1123 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001124
Chris Lattner6d2ff122010-11-15 03:13:19 +00001125 if (GV->hasHiddenVisibility()) {
1126 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1127 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1128 }
1129 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001130
Chris Lattner1e61e692010-11-15 02:46:57 +00001131 return isPIC;
1132}
1133
1134static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1135 SelectionDAG &DAG) {
1136 EVT PtrVT = HiPart.getValueType();
1137 SDValue Zero = DAG.getConstant(0, PtrVT);
1138 DebugLoc DL = HiPart.getDebugLoc();
1139
1140 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1141 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001142
Chris Lattner1e61e692010-11-15 02:46:57 +00001143 // With PIC, the first instruction is actually "GR+hi(&G)".
1144 if (isPIC)
1145 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1146 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001147
Chris Lattner1e61e692010-11-15 02:46:57 +00001148 // Generate non-pic code that has direct accesses to the constant pool.
1149 // The address of the global is just (hi(&g)+lo(&g)).
1150 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1151}
1152
Scott Michelfdc40a02009-02-17 22:15:04 +00001153SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001154 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001155 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001156 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001157 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001158
Chris Lattner1e61e692010-11-15 02:46:57 +00001159 unsigned MOHiFlag, MOLoFlag;
1160 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1161 SDValue CPIHi =
1162 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1163 SDValue CPILo =
1164 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1165 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001166}
1167
Dan Gohmand858e902010-04-17 15:26:15 +00001168SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001169 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001170 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001171
Chris Lattner1e61e692010-11-15 02:46:57 +00001172 unsigned MOHiFlag, MOLoFlag;
1173 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1174 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1175 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1176 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001177}
1178
Dan Gohmand858e902010-04-17 15:26:15 +00001179SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1180 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001181 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001182
Dan Gohman46510a72010-04-15 01:51:59 +00001183 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001184
Chris Lattner1e61e692010-11-15 02:46:57 +00001185 unsigned MOHiFlag, MOLoFlag;
1186 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1187 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1188 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1189 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1190}
1191
1192SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1193 SelectionDAG &DAG) const {
1194 EVT PtrVT = Op.getValueType();
1195 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1196 DebugLoc DL = GSDN->getDebugLoc();
1197 const GlobalValue *GV = GSDN->getGlobal();
1198
Chris Lattner1e61e692010-11-15 02:46:57 +00001199 // 64-bit SVR4 ABI code is always position-independent.
1200 // The actual address of the GlobalValue is stored in the TOC.
1201 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1202 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1203 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1204 DAG.getRegister(PPC::X2, MVT::i64));
1205 }
1206
Chris Lattner6d2ff122010-11-15 03:13:19 +00001207 unsigned MOHiFlag, MOLoFlag;
1208 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001209
Chris Lattner6d2ff122010-11-15 03:13:19 +00001210 SDValue GAHi =
1211 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1212 SDValue GALo =
1213 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001214
Chris Lattner6d2ff122010-11-15 03:13:19 +00001215 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001216
Chris Lattner6d2ff122010-11-15 03:13:19 +00001217 // If the global reference is actually to a non-lazy-pointer, we have to do an
1218 // extra load to get the address of the global.
1219 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1220 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1221 false, false, 0);
1222 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001223}
1224
Dan Gohmand858e902010-04-17 15:26:15 +00001225SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001226 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001227 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001228
Chris Lattner1a635d62006-04-14 06:01:58 +00001229 // If we're comparing for equality to zero, expose the fact that this is
1230 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1231 // fold the new nodes.
1232 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1233 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 if (VT.bitsLT(MVT::i32)) {
1237 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001238 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001239 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001240 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001241 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1242 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001243 DAG.getConstant(Log2b, MVT::i32));
1244 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001246 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 // optimized. FIXME: revisit this when we can custom lower all setcc
1248 // optimizations.
1249 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001250 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner1a635d62006-04-14 06:01:58 +00001253 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001254 // by xor'ing the rhs with the lhs, which is faster than setting a
1255 // condition register, reading it back out, and masking the correct bit. The
1256 // normal approach here uses sub to do this instead of xor. Using xor exposes
1257 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001259 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001260 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001261 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001262 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001263 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001264 }
Dan Gohman475871a2008-07-27 21:46:04 +00001265 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001266}
1267
Dan Gohman475871a2008-07-27 21:46:04 +00001268SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001269 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001270 SDNode *Node = Op.getNode();
1271 EVT VT = Node->getValueType(0);
1272 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1273 SDValue InChain = Node->getOperand(0);
1274 SDValue VAListPtr = Node->getOperand(1);
1275 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1276 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001277
Roman Divackybdb226e2011-06-28 15:30:42 +00001278 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1279
1280 // gpr_index
1281 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1282 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1283 false, false, 0);
1284 InChain = GprIndex.getValue(1);
1285
1286 if (VT == MVT::i64) {
1287 // Check if GprIndex is even
1288 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1289 DAG.getConstant(1, MVT::i32));
1290 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1291 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1292 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1293 DAG.getConstant(1, MVT::i32));
1294 // Align GprIndex to be even if it isn't
1295 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1296 GprIndex);
1297 }
1298
1299 // fpr index is 1 byte after gpr
1300 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1301 DAG.getConstant(1, MVT::i32));
1302
1303 // fpr
1304 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1305 FprPtr, MachinePointerInfo(SV), MVT::i8,
1306 false, false, 0);
1307 InChain = FprIndex.getValue(1);
1308
1309 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1310 DAG.getConstant(8, MVT::i32));
1311
1312 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1313 DAG.getConstant(4, MVT::i32));
1314
1315 // areas
1316 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
1317 MachinePointerInfo(), false, false, 0);
1318 InChain = OverflowArea.getValue(1);
1319
1320 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
1321 MachinePointerInfo(), false, false, 0);
1322 InChain = RegSaveArea.getValue(1);
1323
1324 // select overflow_area if index > 8
1325 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1326 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1327
Roman Divackybdb226e2011-06-28 15:30:42 +00001328 // adjustment constant gpr_index * 4/8
1329 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1330 VT.isInteger() ? GprIndex : FprIndex,
1331 DAG.getConstant(VT.isInteger() ? 4 : 8,
1332 MVT::i32));
1333
1334 // OurReg = RegSaveArea + RegConstant
1335 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1336 RegConstant);
1337
1338 // Floating types are 32 bytes into RegSaveArea
1339 if (VT.isFloatingPoint())
1340 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1341 DAG.getConstant(32, MVT::i32));
1342
1343 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1344 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1345 VT.isInteger() ? GprIndex : FprIndex,
1346 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1347 MVT::i32));
1348
1349 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1350 VT.isInteger() ? VAListPtr : FprPtr,
1351 MachinePointerInfo(SV),
1352 MVT::i8, false, false, 0);
1353
1354 // determine if we should load from reg_save_area or overflow_area
1355 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1356
1357 // increase overflow_area by 4/8 if gpr/fpr > 8
1358 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1359 DAG.getConstant(VT.isInteger() ? 4 : 8,
1360 MVT::i32));
1361
1362 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1363 OverflowAreaPlusN);
1364
1365 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1366 OverflowAreaPtr,
1367 MachinePointerInfo(),
1368 MVT::i32, false, false, 0);
1369
1370 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001371}
1372
Dan Gohmand858e902010-04-17 15:26:15 +00001373SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1374 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001375 SDValue Chain = Op.getOperand(0);
1376 SDValue Trmp = Op.getOperand(1); // trampoline
1377 SDValue FPtr = Op.getOperand(2); // nested function
1378 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001379 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001380
Owen Andersone50ed302009-08-10 22:56:29 +00001381 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001383 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001384 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1385 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001386
Scott Michelfdc40a02009-02-17 22:15:04 +00001387 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001388 TargetLowering::ArgListEntry Entry;
1389
1390 Entry.Ty = IntPtrTy;
1391 Entry.Node = Trmp; Args.push_back(Entry);
1392
1393 // TrampSize == (isPPC64 ? 48 : 40);
1394 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001395 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001396 Args.push_back(Entry);
1397
1398 Entry.Node = FPtr; Args.push_back(Entry);
1399 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001400
Bill Wendling77959322008-09-17 00:30:57 +00001401 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1402 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001403 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001404 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001406 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001407 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001408
1409 SDValue Ops[] =
1410 { CallResult.first, CallResult.second };
1411
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001412 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001413}
1414
Dan Gohman475871a2008-07-27 21:46:04 +00001415SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001416 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001417 MachineFunction &MF = DAG.getMachineFunction();
1418 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1419
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001420 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001421
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001422 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001423 // vastart just stores the address of the VarArgsFrameIndex slot into the
1424 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001425 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001426 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001427 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001428 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1429 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001430 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001431 }
1432
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001433 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001434 // We suppose the given va_list is already allocated.
1435 //
1436 // typedef struct {
1437 // char gpr; /* index into the array of 8 GPRs
1438 // * stored in the register save area
1439 // * gpr=0 corresponds to r3,
1440 // * gpr=1 to r4, etc.
1441 // */
1442 // char fpr; /* index into the array of 8 FPRs
1443 // * stored in the register save area
1444 // * fpr=0 corresponds to f1,
1445 // * fpr=1 to f2, etc.
1446 // */
1447 // char *overflow_arg_area;
1448 // /* location on stack that holds
1449 // * the next overflow argument
1450 // */
1451 // char *reg_save_area;
1452 // /* where r3:r10 and f1:f8 (if saved)
1453 // * are stored
1454 // */
1455 // } va_list[1];
1456
1457
Dan Gohman1e93df62010-04-17 14:41:14 +00001458 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1459 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001460
Nicolas Geoffray01119992007-04-03 13:59:52 +00001461
Owen Andersone50ed302009-08-10 22:56:29 +00001462 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001463
Dan Gohman1e93df62010-04-17 14:41:14 +00001464 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1465 PtrVT);
1466 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1467 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001468
Duncan Sands83ec4b62008-06-06 12:08:01 +00001469 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001470 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001471
Duncan Sands83ec4b62008-06-06 12:08:01 +00001472 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001473 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001474
1475 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Dan Gohman69de1932008-02-06 22:27:42 +00001478 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Nicolas Geoffray01119992007-04-03 13:59:52 +00001480 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001481 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001482 Op.getOperand(1),
1483 MachinePointerInfo(SV),
1484 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001485 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001486 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001487 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Nicolas Geoffray01119992007-04-03 13:59:52 +00001489 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001491 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1492 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001493 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001494 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001495 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Nicolas Geoffray01119992007-04-03 13:59:52 +00001497 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001498 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001499 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1500 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001501 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001502 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001503 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001504
1505 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001506 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1507 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001508 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001509
Chris Lattner1a635d62006-04-14 06:01:58 +00001510}
1511
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001512#include "PPCGenCallingConv.inc"
1513
Duncan Sands1e96bab2010-11-04 10:49:57 +00001514static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001515 CCValAssign::LocInfo &LocInfo,
1516 ISD::ArgFlagsTy &ArgFlags,
1517 CCState &State) {
1518 return true;
1519}
1520
Duncan Sands1e96bab2010-11-04 10:49:57 +00001521static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001522 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001523 CCValAssign::LocInfo &LocInfo,
1524 ISD::ArgFlagsTy &ArgFlags,
1525 CCState &State) {
1526 static const unsigned ArgRegs[] = {
1527 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1528 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1529 };
1530 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001531
Tilmann Schellerffd02002009-07-03 06:45:56 +00001532 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1533
1534 // Skip one register if the first unallocated register has an even register
1535 // number and there are still argument registers available which have not been
1536 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1537 // need to skip a register if RegNum is odd.
1538 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1539 State.AllocateReg(ArgRegs[RegNum]);
1540 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001541
Tilmann Schellerffd02002009-07-03 06:45:56 +00001542 // Always return false here, as this function only makes sure that the first
1543 // unallocated register has an odd register number and does not actually
1544 // allocate a register for the current argument.
1545 return false;
1546}
1547
Duncan Sands1e96bab2010-11-04 10:49:57 +00001548static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001549 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001550 CCValAssign::LocInfo &LocInfo,
1551 ISD::ArgFlagsTy &ArgFlags,
1552 CCState &State) {
1553 static const unsigned ArgRegs[] = {
1554 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1555 PPC::F8
1556 };
1557
1558 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001559
Tilmann Schellerffd02002009-07-03 06:45:56 +00001560 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1561
1562 // If there is only one Floating-point register left we need to put both f64
1563 // values of a split ppc_fp128 value on the stack.
1564 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1565 State.AllocateReg(ArgRegs[RegNum]);
1566 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001567
Tilmann Schellerffd02002009-07-03 06:45:56 +00001568 // Always return false here, as this function only makes sure that the two f64
1569 // values a ppc_fp128 value is split into are both passed in registers or both
1570 // passed on the stack and does not actually allocate a register for the
1571 // current argument.
1572 return false;
1573}
1574
Chris Lattner9f0bc652007-02-25 05:34:32 +00001575/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001576/// on Darwin.
1577static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001578 static const unsigned FPR[] = {
1579 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001580 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001581 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001582
Chris Lattner9f0bc652007-02-25 05:34:32 +00001583 return FPR;
1584}
1585
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001586/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1587/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001588static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001589 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001590 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001591 if (Flags.isByVal())
1592 ArgSize = Flags.getByValSize();
1593 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1594
1595 return ArgSize;
1596}
1597
Dan Gohman475871a2008-07-27 21:46:04 +00001598SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001600 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001601 const SmallVectorImpl<ISD::InputArg>
1602 &Ins,
1603 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001604 SmallVectorImpl<SDValue> &InVals)
1605 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001606 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1608 dl, DAG, InVals);
1609 } else {
1610 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1611 dl, DAG, InVals);
1612 }
1613}
1614
1615SDValue
1616PPCTargetLowering::LowerFormalArguments_SVR4(
1617 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001618 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 const SmallVectorImpl<ISD::InputArg>
1620 &Ins,
1621 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001622 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001624 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001625 // +-----------------------------------+
1626 // +--> | Back chain |
1627 // | +-----------------------------------+
1628 // | | Floating-point register save area |
1629 // | +-----------------------------------+
1630 // | | General register save area |
1631 // | +-----------------------------------+
1632 // | | CR save word |
1633 // | +-----------------------------------+
1634 // | | VRSAVE save word |
1635 // | +-----------------------------------+
1636 // | | Alignment padding |
1637 // | +-----------------------------------+
1638 // | | Vector register save area |
1639 // | +-----------------------------------+
1640 // | | Local variable space |
1641 // | +-----------------------------------+
1642 // | | Parameter list area |
1643 // | +-----------------------------------+
1644 // | | LR save word |
1645 // | +-----------------------------------+
1646 // SP--> +--- | Back chain |
1647 // +-----------------------------------+
1648 //
1649 // Specifications:
1650 // System V Application Binary Interface PowerPC Processor Supplement
1651 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001652
Tilmann Schellerffd02002009-07-03 06:45:56 +00001653 MachineFunction &MF = DAG.getMachineFunction();
1654 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001655 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001656
Owen Andersone50ed302009-08-10 22:56:29 +00001657 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001658 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001659 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001660 unsigned PtrByteSize = 4;
1661
1662 // Assign locations to all of the incoming arguments.
1663 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001664 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1665 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001666
1667 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001668 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001669
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001671
Tilmann Schellerffd02002009-07-03 06:45:56 +00001672 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1673 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001674
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675 // Arguments stored in registers.
1676 if (VA.isRegLoc()) {
1677 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001678 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001679
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001681 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001684 RC = PPC::GPRCRegisterClass;
1685 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001687 RC = PPC::F4RCRegisterClass;
1688 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001690 RC = PPC::F8RCRegisterClass;
1691 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 case MVT::v16i8:
1693 case MVT::v8i16:
1694 case MVT::v4i32:
1695 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696 RC = PPC::VRRCRegisterClass;
1697 break;
1698 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001699
Tilmann Schellerffd02002009-07-03 06:45:56 +00001700 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001701 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001705 } else {
1706 // Argument stored in memory.
1707 assert(VA.isMemLoc());
1708
1709 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1710 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001711 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001712
1713 // Create load nodes to retrieve arguments from the stack.
1714 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001715 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1716 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001717 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718 }
1719 }
1720
1721 // Assign locations to all of the incoming aggregate by value arguments.
1722 // Aggregates passed by value are stored in the local variable space of the
1723 // caller's stack frame, right above the parameter list area.
1724 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001725 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1726 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001727
1728 // Reserve stack space for the allocations in CCInfo.
1729 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1730
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001732
1733 // Area that is at least reserved in the caller of this function.
1734 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001735
Tilmann Schellerffd02002009-07-03 06:45:56 +00001736 // Set the size that is at least reserved in caller of this function. Tail
1737 // call optimized function's reserved stack space needs to be aligned so that
1738 // taking the difference between two stack areas will result in an aligned
1739 // stack.
1740 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1741
1742 MinReservedArea =
1743 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001744 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001745
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001746 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001747 getStackAlignment();
1748 unsigned AlignMask = TargetAlign-1;
1749 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001750
Tilmann Schellerffd02002009-07-03 06:45:56 +00001751 FI->setMinReservedArea(MinReservedArea);
1752
1753 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001754
Tilmann Schellerffd02002009-07-03 06:45:56 +00001755 // If the function takes variable number of arguments, make a frame index for
1756 // the start of the first vararg value... for expansion of llvm.va_start.
1757 if (isVarArg) {
1758 static const unsigned GPArgRegs[] = {
1759 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1760 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1761 };
1762 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1763
1764 static const unsigned FPArgRegs[] = {
1765 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1766 PPC::F8
1767 };
1768 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1769
Dan Gohman1e93df62010-04-17 14:41:14 +00001770 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1771 NumGPArgRegs));
1772 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1773 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774
1775 // Make room for NumGPArgRegs and NumFPArgRegs.
1776 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001778
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 FuncInfo->setVarArgsStackOffset(
1780 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001781 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1784 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001786 // The fixed integer arguments of a variadic function are stored to the
1787 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1788 // the result of va_next.
1789 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1790 // Get an existing live-in vreg, or add a new one.
1791 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1792 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001793 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001796 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1797 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001798 MemOps.push_back(Store);
1799 // Increment the address by four for the next argument to store
1800 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1801 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1802 }
1803
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001804 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1805 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001806 // The double arguments are stored to the VarArgsFrameIndex
1807 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001808 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1809 // Get an existing live-in vreg, or add a new one.
1810 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1811 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001812 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001815 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1816 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817 MemOps.push_back(Store);
1818 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 PtrVT);
1821 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1822 }
1823 }
1824
1825 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830}
1831
1832SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001833PPCTargetLowering::LowerFormalArguments_Darwin(
1834 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001835 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 const SmallVectorImpl<ISD::InputArg>
1837 &Ins,
1838 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001839 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001840 // TODO: add description of PPC stack frame format, or at least some docs.
1841 //
1842 MachineFunction &MF = DAG.getMachineFunction();
1843 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001844 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Owen Andersone50ed302009-08-10 22:56:29 +00001846 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001848 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001849 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001850 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001851
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001852 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001853 // Area that is at least reserved in caller of this function.
1854 unsigned MinReservedArea = ArgOffset;
1855
Chris Lattnerc91a4752006-06-26 22:48:35 +00001856 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001857 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1858 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1859 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001860 static const unsigned GPR_64[] = { // 64-bit registers.
1861 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1862 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1863 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001864
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001865 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001866
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001867 static const unsigned VR[] = {
1868 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1869 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1870 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001871
Owen Anderson718cb662007-09-07 04:06:50 +00001872 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001873 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001874 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001875
1876 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Chris Lattnerc91a4752006-06-26 22:48:35 +00001878 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001880 // In 32-bit non-varargs functions, the stack space for vectors is after the
1881 // stack space for non-vectors. We do not use this space unless we have
1882 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001883 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001884 // that out...for the pathological case, compute VecArgOffset as the
1885 // start of the vector parameter area. Computing VecArgOffset is the
1886 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001887 unsigned VecArgOffset = ArgOffset;
1888 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001890 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001891 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001892 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001894
Duncan Sands276dcbd2008-03-21 09:14:45 +00001895 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001896 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001897 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001898 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001899 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1900 VecArgOffset += ArgSize;
1901 continue;
1902 }
1903
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001905 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 case MVT::i32:
1907 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001908 VecArgOffset += isPPC64 ? 8 : 4;
1909 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 case MVT::i64: // PPC64
1911 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001912 VecArgOffset += 8;
1913 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 case MVT::v4f32:
1915 case MVT::v4i32:
1916 case MVT::v8i16:
1917 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001918 // Nothing to do, we're only looking at Nonvector args here.
1919 break;
1920 }
1921 }
1922 }
1923 // We've found where the vector parameter area in memory is. Skip the
1924 // first 12 parameters; these don't use that memory.
1925 VecArgOffset = ((VecArgOffset+15)/16)*16;
1926 VecArgOffset += 12*16;
1927
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001928 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001929 // entry to a function on PPC, the arguments start after the linkage area,
1930 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001931
Dan Gohman475871a2008-07-27 21:46:04 +00001932 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001933 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001935 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001936 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001937 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001938 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001939 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001940 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001941
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001942 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001943
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001944 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1946 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 if (isVarArg || isPPC64) {
1948 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001950 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001951 PtrByteSize);
1952 } else nAltivecParamsAtEnd++;
1953 } else
1954 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001955 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001956 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001957 PtrByteSize);
1958
Dale Johannesen8419dd62008-03-07 20:27:40 +00001959 // FIXME the codegen can be much improved in some cases.
1960 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001961 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001962 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001963 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001964 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001965 // Objects of size 1 and 2 are right justified, everything else is
1966 // left justified. This means the memory address is adjusted forwards.
1967 if (ObjSize==1 || ObjSize==2) {
1968 CurArgOffset = CurArgOffset + (4 - ObjSize);
1969 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001970 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001971 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001972 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001974 if (ObjSize==1 || ObjSize==2) {
1975 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001976 unsigned VReg;
1977 if (isPPC64)
1978 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1979 else
1980 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001982 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001983 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001984 ObjSize==1 ? MVT::i8 : MVT::i16,
1985 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001986 MemOps.push_back(Store);
1987 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001988 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001989
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001990 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001991
Dale Johannesen7f96f392008-03-08 01:41:42 +00001992 continue;
1993 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001994 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1995 // Store whatever pieces of the object are in registers
1996 // to memory. ArgVal will be address of the beginning of
1997 // the object.
1998 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001999 unsigned VReg;
2000 if (isPPC64)
2001 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2002 else
2003 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002004 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002005 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002007 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2008 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002009 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002010 MemOps.push_back(Store);
2011 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002012 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002013 } else {
2014 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2015 break;
2016 }
2017 }
2018 continue;
2019 }
2020
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002022 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002024 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002025 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002026 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002028 ++GPR_idx;
2029 } else {
2030 needsLoad = true;
2031 ArgSize = PtrByteSize;
2032 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002033 // All int arguments reserve stack space in the Darwin ABI.
2034 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002035 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002036 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002037 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002039 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002040 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002042
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002044 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002046 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002048 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002049 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002051 DAG.getValueType(ObjectVT));
2052
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002054 }
2055
Chris Lattnerc91a4752006-06-26 22:48:35 +00002056 ++GPR_idx;
2057 } else {
2058 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002059 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002060 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002061 // All int arguments reserve stack space in the Darwin ABI.
2062 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002063 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002064
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 case MVT::f32:
2066 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002067 // Every 4 bytes of argument space consumes one of the GPRs available for
2068 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002069 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002070 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002071 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002072 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002073 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002074 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002075 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002076
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002078 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002079 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002080 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002081
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002083 ++FPR_idx;
2084 } else {
2085 needsLoad = true;
2086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002087
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002088 // All FP arguments reserve stack space in the Darwin ABI.
2089 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002090 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 case MVT::v4f32:
2092 case MVT::v4i32:
2093 case MVT::v8i16:
2094 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002095 // Note that vector arguments in registers don't reserve stack space,
2096 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002097 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002098 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002099 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002100 if (isVarArg) {
2101 while ((ArgOffset % 16) != 0) {
2102 ArgOffset += PtrByteSize;
2103 if (GPR_idx != Num_GPR_Regs)
2104 GPR_idx++;
2105 }
2106 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002107 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002108 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002109 ++VR_idx;
2110 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002111 if (!isVarArg && !isPPC64) {
2112 // Vectors go after all the nonvectors.
2113 CurArgOffset = VecArgOffset;
2114 VecArgOffset += 16;
2115 } else {
2116 // Vectors are aligned.
2117 ArgOffset = ((ArgOffset+15)/16)*16;
2118 CurArgOffset = ArgOffset;
2119 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002120 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002121 needsLoad = true;
2122 }
2123 break;
2124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002125
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002126 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002127 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002128 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002129 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002130 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002131 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002133 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002134 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002135 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002136
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002138 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002139
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002140 // Set the size that is at least reserved in caller of this function. Tail
2141 // call optimized function's reserved stack space needs to be aligned so that
2142 // taking the difference between two stack areas will result in an aligned
2143 // stack.
2144 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2145 // Add the Altivec parameters at the end, if needed.
2146 if (nAltivecParamsAtEnd) {
2147 MinReservedArea = ((MinReservedArea+15)/16)*16;
2148 MinReservedArea += 16*nAltivecParamsAtEnd;
2149 }
2150 MinReservedArea =
2151 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002152 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2153 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002154 getStackAlignment();
2155 unsigned AlignMask = TargetAlign-1;
2156 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2157 FI->setMinReservedArea(MinReservedArea);
2158
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002159 // If the function takes variable number of arguments, make a frame index for
2160 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002161 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002162 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002163
Dan Gohman1e93df62010-04-17 14:41:14 +00002164 FuncInfo->setVarArgsFrameIndex(
2165 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002166 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002167 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002168
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002169 // If this function is vararg, store any remaining integer argument regs
2170 // to their spots on the stack so that they may be loaded by deferencing the
2171 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002172 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002173 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002174
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002175 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002176 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002177 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002178 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002179
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002181 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2182 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002183 MemOps.push_back(Store);
2184 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002186 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002187 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002189
Dale Johannesen8419dd62008-03-07 20:27:40 +00002190 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002192 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002193
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002195}
2196
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002197/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002198/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002199static unsigned
2200CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2201 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202 bool isVarArg,
2203 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 const SmallVectorImpl<ISD::OutputArg>
2205 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002206 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002207 unsigned &nAltivecParamsAtEnd) {
2208 // Count how many bytes are to be pushed on the stack, including the linkage
2209 // area, and parameter passing area. We start with 24/48 bytes, which is
2210 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002211 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002212 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002213 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2214
2215 // Add up all the space actually used.
2216 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2217 // they all go in registers, but we must reserve stack space for them for
2218 // possible use by the caller. In varargs or 64-bit calls, parameters are
2219 // assigned stack space in order, with padding so Altivec parameters are
2220 // 16-byte aligned.
2221 nAltivecParamsAtEnd = 0;
2222 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002224 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002225 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2227 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002228 if (!isVarArg && !isPPC64) {
2229 // Non-varargs Altivec parameters go after all the non-Altivec
2230 // parameters; handle those later so we know how much padding we need.
2231 nAltivecParamsAtEnd++;
2232 continue;
2233 }
2234 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2235 NumBytes = ((NumBytes+15)/16)*16;
2236 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 }
2239
2240 // Allow for Altivec parameters at the end, if needed.
2241 if (nAltivecParamsAtEnd) {
2242 NumBytes = ((NumBytes+15)/16)*16;
2243 NumBytes += 16*nAltivecParamsAtEnd;
2244 }
2245
2246 // The prolog code of the callee may store up to 8 GPR argument registers to
2247 // the stack, allowing va_start to index over them in memory if its varargs.
2248 // Because we cannot tell if this is needed on the caller side, we have to
2249 // conservatively assume that it is needed. As such, make sure we have at
2250 // least enough stack space for the caller to store the 8 GPRs.
2251 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002252 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002253
2254 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002255 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002256 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002257 getStackAlignment();
2258 unsigned AlignMask = TargetAlign-1;
2259 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2260 }
2261
2262 return NumBytes;
2263}
2264
2265/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002266/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002267static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002268 unsigned ParamSize) {
2269
Dale Johannesenb60d5192009-11-24 01:09:07 +00002270 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002271
2272 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2273 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2274 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2275 // Remember only if the new adjustement is bigger.
2276 if (SPDiff < FI->getTailCallSPDelta())
2277 FI->setTailCallSPDelta(SPDiff);
2278
2279 return SPDiff;
2280}
2281
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2283/// for tail call optimization. Targets which want to do tail call
2284/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002286PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002287 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288 bool isVarArg,
2289 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002290 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002291 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002292 return false;
2293
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002295 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002296 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002299 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2301 // Functions containing by val parameters are not supported.
2302 for (unsigned i = 0; i != Ins.size(); i++) {
2303 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2304 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306
2307 // Non PIC/GOT tail calls are supported.
2308 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2309 return true;
2310
2311 // At the moment we can only do local tail calls (in same module, hidden
2312 // or protected) if we are generating PIC.
2313 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2314 return G->getGlobal()->hasHiddenVisibility()
2315 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002316 }
2317
2318 return false;
2319}
2320
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002321/// isCallCompatibleAddress - Return the immediate to use if the specified
2322/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002323static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002324 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2325 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002327 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002328 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2329 (Addr << 6 >> 6) != Addr)
2330 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002331
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002332 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002333 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002334}
2335
Dan Gohman844731a2008-05-13 00:00:25 +00002336namespace {
2337
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002338struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SDValue Arg;
2340 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002341 int FrameIdx;
2342
2343 TailCallArgumentInfo() : FrameIdx(0) {}
2344};
2345
Dan Gohman844731a2008-05-13 00:00:25 +00002346}
2347
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002348/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2349static void
2350StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002351 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002353 SmallVector<SDValue, 8> &MemOpChains,
2354 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002355 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002356 SDValue Arg = TailCallArgs[i].Arg;
2357 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358 int FI = TailCallArgs[i].FrameIdx;
2359 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002360 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002361 MachinePointerInfo::getFixedStack(FI),
2362 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363 }
2364}
2365
2366/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2367/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002368static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002370 SDValue Chain,
2371 SDValue OldRetAddr,
2372 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373 int SPDiff,
2374 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002375 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002376 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377 if (SPDiff) {
2378 // Calculate the new stack slot for the return address.
2379 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002380 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002381 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002383 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002385 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002386 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002387 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002388 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002389
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002390 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2391 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002392 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002393 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002394 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002395 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002396 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002397 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2398 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002399 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002400 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002401 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 }
2403 return Chain;
2404}
2405
2406/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2407/// the position of the argument.
2408static void
2409CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002410 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002411 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2412 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002413 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002414 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002417 TailCallArgumentInfo Info;
2418 Info.Arg = Arg;
2419 Info.FrameIdxOp = FIN;
2420 Info.FrameIdx = FI;
2421 TailCallArguments.push_back(Info);
2422}
2423
2424/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2425/// stack slot. Returns the chain as result and the loaded frame pointers in
2426/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002427SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002428 int SPDiff,
2429 SDValue Chain,
2430 SDValue &LROpOut,
2431 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002432 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002433 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002434 if (SPDiff) {
2435 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002436 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002437 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002438 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002439 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002440 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002441
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002442 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2443 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002444 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002445 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002446 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002447 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002448 Chain = SDValue(FPOpOut.getNode(), 1);
2449 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002450 }
2451 return Chain;
2452}
2453
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002454/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002455/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002456/// specified by the specific parameter attribute. The copy will be passed as
2457/// a byval function parameter.
2458/// Sometimes what we are copying is the end of a larger object, the part that
2459/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002460static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002461CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002462 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002463 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002465 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002466 false, false, MachinePointerInfo(0),
2467 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002468}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002469
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002470/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2471/// tail calls.
2472static void
Dan Gohman475871a2008-07-27 21:46:04 +00002473LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2474 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002475 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002476 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002477 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002478 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002479 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002480 if (!isTailCall) {
2481 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002482 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002483 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002485 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002487 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002488 DAG.getConstant(ArgOffset, PtrVT));
2489 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002490 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2491 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002492 // Calculate and remember argument location.
2493 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2494 TailCallArguments);
2495}
2496
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002497static
2498void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2499 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2500 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2501 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2502 MachineFunction &MF = DAG.getMachineFunction();
2503
2504 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2505 // might overwrite each other in case of tail call optimization.
2506 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002507 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002508 InFlag = SDValue();
2509 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2510 MemOpChains2, dl);
2511 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002513 &MemOpChains2[0], MemOpChains2.size());
2514
2515 // Store the return address to the appropriate stack slot.
2516 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2517 isPPC64, isDarwinABI, dl);
2518
2519 // Emit callseq_end just before tailcall node.
2520 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2521 DAG.getIntPtrConstant(0, true), InFlag);
2522 InFlag = Chain.getValue(1);
2523}
2524
2525static
2526unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2527 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2528 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002529 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002530 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002531
Chris Lattnerb9082582010-11-14 23:42:06 +00002532 bool isPPC64 = PPCSubTarget.isPPC64();
2533 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2534
Owen Andersone50ed302009-08-10 22:56:29 +00002535 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002537 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002538
2539 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2540
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002541 bool needIndirectCall = true;
2542 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002543 // If this is an absolute destination address, use the munged value.
2544 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002545 needIndirectCall = false;
2546 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002547
Chris Lattnerb9082582010-11-14 23:42:06 +00002548 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2549 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2550 // Use indirect calls for ALL functions calls in JIT mode, since the
2551 // far-call stubs may be outside relocation limits for a BL instruction.
2552 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2553 unsigned OpFlags = 0;
2554 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002555 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002556 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002557 (G->getGlobal()->isDeclaration() ||
2558 G->getGlobal()->isWeakForLinker())) {
2559 // PC-relative references to external symbols should go through $stub,
2560 // unless we're building with the leopard linker or later, which
2561 // automatically synthesizes these stubs.
2562 OpFlags = PPCII::MO_DARWIN_STUB;
2563 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002564
Chris Lattnerb9082582010-11-14 23:42:06 +00002565 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2566 // every direct call is) turn it into a TargetGlobalAddress /
2567 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002568 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002569 Callee.getValueType(),
2570 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002571 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002572 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002573 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002574
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002575 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002576 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002577
Chris Lattnerb9082582010-11-14 23:42:06 +00002578 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002579 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002580 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002581 // PC-relative references to external symbols should go through $stub,
2582 // unless we're building with the leopard linker or later, which
2583 // automatically synthesizes these stubs.
2584 OpFlags = PPCII::MO_DARWIN_STUB;
2585 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002586
Chris Lattnerb9082582010-11-14 23:42:06 +00002587 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2588 OpFlags);
2589 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002590 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002591
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002592 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002593 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2594 // to do the call, we can't use PPCISD::CALL.
2595 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002596
2597 if (isSVR4ABI && isPPC64) {
2598 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2599 // entry point, but to the function descriptor (the function entry point
2600 // address is part of the function descriptor though).
2601 // The function descriptor is a three doubleword structure with the
2602 // following fields: function entry point, TOC base address and
2603 // environment pointer.
2604 // Thus for a call through a function pointer, the following actions need
2605 // to be performed:
2606 // 1. Save the TOC of the caller in the TOC save area of its stack
2607 // frame (this is done in LowerCall_Darwin()).
2608 // 2. Load the address of the function entry point from the function
2609 // descriptor.
2610 // 3. Load the TOC of the callee from the function descriptor into r2.
2611 // 4. Load the environment pointer from the function descriptor into
2612 // r11.
2613 // 5. Branch to the function entry point address.
2614 // 6. On return of the callee, the TOC of the caller needs to be
2615 // restored (this is done in FinishCall()).
2616 //
2617 // All those operations are flagged together to ensure that no other
2618 // operations can be scheduled in between. E.g. without flagging the
2619 // operations together, a TOC access in the caller could be scheduled
2620 // between the load of the callee TOC and the branch to the callee, which
2621 // results in the TOC access going through the TOC of the callee instead
2622 // of going through the TOC of the caller, which leads to incorrect code.
2623
2624 // Load the address of the function entry point from the function
2625 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002626 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002627 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2628 InFlag.getNode() ? 3 : 2);
2629 Chain = LoadFuncPtr.getValue(1);
2630 InFlag = LoadFuncPtr.getValue(2);
2631
2632 // Load environment pointer into r11.
2633 // Offset of the environment pointer within the function descriptor.
2634 SDValue PtrOff = DAG.getIntPtrConstant(16);
2635
2636 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2637 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2638 InFlag);
2639 Chain = LoadEnvPtr.getValue(1);
2640 InFlag = LoadEnvPtr.getValue(2);
2641
2642 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2643 InFlag);
2644 Chain = EnvVal.getValue(0);
2645 InFlag = EnvVal.getValue(1);
2646
2647 // Load TOC of the callee into r2. We are using a target-specific load
2648 // with r2 hard coded, because the result of a target-independent load
2649 // would never go directly into r2, since r2 is a reserved register (which
2650 // prevents the register allocator from allocating it), resulting in an
2651 // additional register being allocated and an unnecessary move instruction
2652 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002653 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002654 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2655 Callee, InFlag);
2656 Chain = LoadTOCPtr.getValue(0);
2657 InFlag = LoadTOCPtr.getValue(1);
2658
2659 MTCTROps[0] = Chain;
2660 MTCTROps[1] = LoadFuncPtr;
2661 MTCTROps[2] = InFlag;
2662 }
2663
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002664 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2665 2 + (InFlag.getNode() != 0));
2666 InFlag = Chain.getValue(1);
2667
2668 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002670 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002671 Ops.push_back(Chain);
2672 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2673 Callee.setNode(0);
2674 // Add CTR register as callee so a bctr can be emitted later.
2675 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002676 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002677 }
2678
2679 // If this is a direct call, pass the chain and the callee.
2680 if (Callee.getNode()) {
2681 Ops.push_back(Chain);
2682 Ops.push_back(Callee);
2683 }
2684 // If this is a tail call add stack pointer delta.
2685 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002687
2688 // Add argument registers to the end of the list so that they are known live
2689 // into the call.
2690 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2691 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2692 RegsToPass[i].second.getValueType()));
2693
2694 return CallOpc;
2695}
2696
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697SDValue
2698PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002699 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700 const SmallVectorImpl<ISD::InputArg> &Ins,
2701 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002702 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002704 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002705 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2706 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002708
2709 // Copy all of the result registers out of their specified physreg.
2710 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2711 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002712 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002713 assert(VA.isRegLoc() && "Can only return in registers!");
2714 Chain = DAG.getCopyFromReg(Chain, dl,
2715 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002716 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002717 InFlag = Chain.getValue(2);
2718 }
2719
Dan Gohman98ca4f22009-08-05 01:29:28 +00002720 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002721}
2722
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002724PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2725 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726 SelectionDAG &DAG,
2727 SmallVector<std::pair<unsigned, SDValue>, 8>
2728 &RegsToPass,
2729 SDValue InFlag, SDValue Chain,
2730 SDValue &Callee,
2731 int SPDiff, unsigned NumBytes,
2732 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002733 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002734 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002735 SmallVector<SDValue, 8> Ops;
2736 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2737 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002738 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002739
2740 // When performing tail call optimization the callee pops its arguments off
2741 // the stack. Account for this here so these bytes can be pushed back on in
2742 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2743 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002744 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002745
2746 if (InFlag.getNode())
2747 Ops.push_back(InFlag);
2748
2749 // Emit tail call.
2750 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002751 // If this is the first return lowered for this function, add the regs
2752 // to the liveout set for the function.
2753 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2754 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002755 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2756 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2758 for (unsigned i = 0; i != RVLocs.size(); ++i)
2759 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2760 }
2761
2762 assert(((Callee.getOpcode() == ISD::Register &&
2763 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2764 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2765 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2766 isa<ConstantSDNode>(Callee)) &&
2767 "Expecting an global address, external symbol, absolute value or register");
2768
Owen Anderson825b72b2009-08-11 20:47:22 +00002769 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002770 }
2771
2772 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2773 InFlag = Chain.getValue(1);
2774
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002775 // Add a NOP immediately after the branch instruction when using the 64-bit
2776 // SVR4 ABI. At link time, if caller and callee are in a different module and
2777 // thus have a different TOC, the call will be replaced with a call to a stub
2778 // function which saves the current TOC, loads the TOC of the callee and
2779 // branches to the callee. The NOP will be replaced with a load instruction
2780 // which restores the TOC of the caller from the TOC save slot of the current
2781 // stack frame. If caller and callee belong to the same module (and have the
2782 // same TOC), the NOP will remain unchanged.
2783 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002784 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002785 if (CallOpc == PPCISD::BCTRL_SVR4) {
2786 // This is a call through a function pointer.
2787 // Restore the caller TOC from the save area into R2.
2788 // See PrepareCall() for more information about calls through function
2789 // pointers in the 64-bit SVR4 ABI.
2790 // We are using a target-specific load with r2 hard coded, because the
2791 // result of a target-independent load would never go directly into r2,
2792 // since r2 is a reserved register (which prevents the register allocator
2793 // from allocating it), resulting in an additional register being
2794 // allocated and an unnecessary move instruction being generated.
2795 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2796 InFlag = Chain.getValue(1);
2797 } else {
2798 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002799 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002800 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002801 }
2802
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002803 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2804 DAG.getIntPtrConstant(BytesCalleePops, true),
2805 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002806 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002807 InFlag = Chain.getValue(1);
2808
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2810 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002811}
2812
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002814PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002815 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002816 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002818 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002819 const SmallVectorImpl<ISD::InputArg> &Ins,
2820 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002821 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002822 if (isTailCall)
2823 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2824 Ins, DAG);
2825
Chris Lattnerb9082582010-11-14 23:42:06 +00002826 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002827 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002828 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002829 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002830
2831 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2832 isTailCall, Outs, OutVals, Ins,
2833 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002834}
2835
2836SDValue
2837PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002838 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002839 bool isTailCall,
2840 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002841 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002842 const SmallVectorImpl<ISD::InputArg> &Ins,
2843 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002844 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002846 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002847
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848 assert((CallConv == CallingConv::C ||
2849 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002850
Tilmann Schellerffd02002009-07-03 06:45:56 +00002851 unsigned PtrByteSize = 4;
2852
2853 MachineFunction &MF = DAG.getMachineFunction();
2854
2855 // Mark this function as potentially containing a function that contains a
2856 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2857 // and restoring the callers stack pointer in this functions epilog. This is
2858 // done because by tail calling the called function might overwrite the value
2859 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002860 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002861 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002862
Tilmann Schellerffd02002009-07-03 06:45:56 +00002863 // Count how many bytes are to be pushed on the stack, including the linkage
2864 // area, parameter list area and the part of the local variable space which
2865 // contains copies of aggregates which are passed by value.
2866
2867 // Assign locations to all of the outgoing arguments.
2868 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002869 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2870 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002871
2872 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002873 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002874
2875 if (isVarArg) {
2876 // Handle fixed and variable vector arguments differently.
2877 // Fixed vector arguments go into registers as long as registers are
2878 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002879 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002880
Tilmann Schellerffd02002009-07-03 06:45:56 +00002881 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002882 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002884 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002885
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002887 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2888 CCInfo);
2889 } else {
2890 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2891 ArgFlags, CCInfo);
2892 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002893
Tilmann Schellerffd02002009-07-03 06:45:56 +00002894 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002895#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002896 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002897 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002898#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002899 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002900 }
2901 }
2902 } else {
2903 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002904 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002905 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002906
Tilmann Schellerffd02002009-07-03 06:45:56 +00002907 // Assign locations to all of the outgoing aggregate by value arguments.
2908 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002909 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2910 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002911
2912 // Reserve stack space for the allocations in CCInfo.
2913 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2914
Dan Gohman98ca4f22009-08-05 01:29:28 +00002915 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002916
2917 // Size of the linkage area, parameter list area and the part of the local
2918 // space variable where copies of aggregates which are passed by value are
2919 // stored.
2920 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002921
Tilmann Schellerffd02002009-07-03 06:45:56 +00002922 // Calculate by how many bytes the stack has to be adjusted in case of tail
2923 // call optimization.
2924 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2925
2926 // Adjust the stack pointer for the new arguments...
2927 // These operations are automatically eliminated by the prolog/epilog pass
2928 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2929 SDValue CallSeqStart = Chain;
2930
2931 // Load the return address and frame pointer so it can be moved somewhere else
2932 // later.
2933 SDValue LROp, FPOp;
2934 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2935 dl);
2936
2937 // Set up a copy of the stack pointer for use loading and storing any
2938 // arguments that may not fit in the registers available for argument
2939 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002940 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002941
Tilmann Schellerffd02002009-07-03 06:45:56 +00002942 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2943 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2944 SmallVector<SDValue, 8> MemOpChains;
2945
2946 // Walk the register/memloc assignments, inserting copies/loads.
2947 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2948 i != e;
2949 ++i) {
2950 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002951 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002952 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002953
Tilmann Schellerffd02002009-07-03 06:45:56 +00002954 if (Flags.isByVal()) {
2955 // Argument is an aggregate which is passed by value, thus we need to
2956 // create a copy of it in the local variable space of the current stack
2957 // frame (which is the stack frame of the caller) and pass the address of
2958 // this copy to the callee.
2959 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2960 CCValAssign &ByValVA = ByValArgLocs[j++];
2961 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002962
Tilmann Schellerffd02002009-07-03 06:45:56 +00002963 // Memory reserved in the local variable space of the callers stack frame.
2964 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002965
Tilmann Schellerffd02002009-07-03 06:45:56 +00002966 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2967 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002968
Tilmann Schellerffd02002009-07-03 06:45:56 +00002969 // Create a copy of the argument in the local area of the current
2970 // stack frame.
2971 SDValue MemcpyCall =
2972 CreateCopyOfByValArgument(Arg, PtrOff,
2973 CallSeqStart.getNode()->getOperand(0),
2974 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002975
Tilmann Schellerffd02002009-07-03 06:45:56 +00002976 // This must go outside the CALLSEQ_START..END.
2977 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2978 CallSeqStart.getNode()->getOperand(1));
2979 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2980 NewCallSeqStart.getNode());
2981 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002982
Tilmann Schellerffd02002009-07-03 06:45:56 +00002983 // Pass the address of the aggregate copy on the stack either in a
2984 // physical register or in the parameter list area of the current stack
2985 // frame to the callee.
2986 Arg = PtrOff;
2987 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002988
Tilmann Schellerffd02002009-07-03 06:45:56 +00002989 if (VA.isRegLoc()) {
2990 // Put argument in a physical register.
2991 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2992 } else {
2993 // Put argument in the parameter list area of the current stack frame.
2994 assert(VA.isMemLoc());
2995 unsigned LocMemOffset = VA.getLocMemOffset();
2996
2997 if (!isTailCall) {
2998 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2999 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3000
3001 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003002 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003003 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003004 } else {
3005 // Calculate and remember argument location.
3006 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3007 TailCallArguments);
3008 }
3009 }
3010 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003011
Tilmann Schellerffd02002009-07-03 06:45:56 +00003012 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003013 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003014 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003015
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003016 // Set CR6 to true if this is a vararg call.
3017 if (isVarArg) {
3018 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
3019 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3020 }
3021
Tilmann Schellerffd02002009-07-03 06:45:56 +00003022 // Build a sequence of copy-to-reg nodes chained together with token chain
3023 // and flag operands which copy the outgoing args into the appropriate regs.
3024 SDValue InFlag;
3025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3027 RegsToPass[i].second, InFlag);
3028 InFlag = Chain.getValue(1);
3029 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003030
Chris Lattnerb9082582010-11-14 23:42:06 +00003031 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003032 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3033 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003034
Dan Gohman98ca4f22009-08-05 01:29:28 +00003035 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3036 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3037 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003038}
3039
Dan Gohman98ca4f22009-08-05 01:29:28 +00003040SDValue
3041PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003042 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003043 bool isTailCall,
3044 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003045 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003046 const SmallVectorImpl<ISD::InputArg> &Ins,
3047 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003048 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003049
3050 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003051
Owen Andersone50ed302009-08-10 22:56:29 +00003052 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003053 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003054 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003055
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003056 MachineFunction &MF = DAG.getMachineFunction();
3057
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003058 // Mark this function as potentially containing a function that contains a
3059 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3060 // and restoring the callers stack pointer in this functions epilog. This is
3061 // done because by tail calling the called function might overwrite the value
3062 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003063 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003064 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3065
3066 unsigned nAltivecParamsAtEnd = 0;
3067
Chris Lattnerabde4602006-05-16 22:56:08 +00003068 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003069 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003070 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003071 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003072 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003073 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003074 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003075
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003076 // Calculate by how many bytes the stack has to be adjusted in case of tail
3077 // call optimization.
3078 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003079
Dan Gohman98ca4f22009-08-05 01:29:28 +00003080 // To protect arguments on the stack from being clobbered in a tail call,
3081 // force all the loads to happen before doing any other lowering.
3082 if (isTailCall)
3083 Chain = DAG.getStackArgumentTokenFactor(Chain);
3084
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003085 // Adjust the stack pointer for the new arguments...
3086 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003087 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003089
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003090 // Load the return address and frame pointer so it can be move somewhere else
3091 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003093 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3094 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003095
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003096 // Set up a copy of the stack pointer for use loading and storing any
3097 // arguments that may not fit in the registers available for argument
3098 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003099 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003100 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003101 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003102 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003103 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003104
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003105 // Figure out which arguments are going to go in registers, and which in
3106 // memory. Also, if this is a vararg function, floating point operations
3107 // must be stored to our stack, and loaded into integer regs as well, if
3108 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003109 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003110 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003111
Chris Lattnerc91a4752006-06-26 22:48:35 +00003112 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003113 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3114 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3115 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003116 static const unsigned GPR_64[] = { // 64-bit registers.
3117 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3118 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3119 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003120 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003121
Chris Lattner9a2a4972006-05-17 06:01:33 +00003122 static const unsigned VR[] = {
3123 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3124 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3125 };
Owen Anderson718cb662007-09-07 04:06:50 +00003126 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003127 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003128 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003129
Chris Lattnerc91a4752006-06-26 22:48:35 +00003130 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3131
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003132 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003133 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3134
Dan Gohman475871a2008-07-27 21:46:04 +00003135 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003136 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003137 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003138 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003139
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003140 // PtrOff will be used to store the current argument to the stack if a
3141 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003142 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003143
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003144 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003145
Dale Johannesen39355f92009-02-04 02:34:38 +00003146 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003147
3148 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003150 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3151 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003153 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003154
Dale Johannesen8419dd62008-03-07 20:27:40 +00003155 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003156 if (Flags.isByVal()) {
3157 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003158 if (Size==1 || Size==2) {
3159 // Very small objects are passed right-justified.
3160 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003162 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003163 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003164 MachinePointerInfo(), VT,
3165 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003166 MemOpChains.push_back(Load.getValue(1));
3167 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003168
3169 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003170 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003171 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003172 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003173 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003174 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003175 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003176 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003177 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003178 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003179 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3180 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003181 Chain = CallSeqStart = NewCallSeqStart;
3182 ArgOffset += PtrByteSize;
3183 }
3184 continue;
3185 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003186 // Copy entire object into memory. There are cases where gcc-generated
3187 // code assumes it is there, even if it could be put entirely into
3188 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003190 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003191 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003192 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003193 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003194 CallSeqStart.getNode()->getOperand(1));
3195 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003196 Chain = CallSeqStart = NewCallSeqStart;
3197 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003198 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003199 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003200 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003201 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003202 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3203 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003204 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003205 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003206 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003207 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003208 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003209 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003210 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003211 }
3212 }
3213 continue;
3214 }
3215
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003217 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 case MVT::i32:
3219 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003220 if (GPR_idx != NumGPRs) {
3221 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003222 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003223 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3224 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003225 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003226 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003227 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003228 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 case MVT::f32:
3230 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003231 if (FPR_idx != NumFPRs) {
3232 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3233
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003234 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003235 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3236 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003237 MemOpChains.push_back(Store);
3238
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003239 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003240 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003241 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3242 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003243 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003244 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003245 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003247 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003248 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003249 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3250 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003251 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003252 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003253 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003254 }
3255 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003256 // If we have any FPRs remaining, we may also have GPRs remaining.
3257 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3258 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003259 if (GPR_idx != NumGPRs)
3260 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003262 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3263 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003264 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003265 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003266 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3267 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003268 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003269 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003270 if (isPPC64)
3271 ArgOffset += 8;
3272 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003274 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 case MVT::v4f32:
3276 case MVT::v4i32:
3277 case MVT::v8i16:
3278 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003279 if (isVarArg) {
3280 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003281 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003282 // V registers; in fact gcc does this only for arguments that are
3283 // prototyped, not for those that match the ... We do it for all
3284 // arguments, seems to work.
3285 while (ArgOffset % 16 !=0) {
3286 ArgOffset += PtrByteSize;
3287 if (GPR_idx != NumGPRs)
3288 GPR_idx++;
3289 }
3290 // We could elide this store in the case where the object fits
3291 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003292 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003293 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003294 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3295 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003296 MemOpChains.push_back(Store);
3297 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003298 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003299 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003300 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003301 MemOpChains.push_back(Load.getValue(1));
3302 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3303 }
3304 ArgOffset += 16;
3305 for (unsigned i=0; i<16; i+=PtrByteSize) {
3306 if (GPR_idx == NumGPRs)
3307 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003308 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003309 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003310 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003311 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003312 MemOpChains.push_back(Load.getValue(1));
3313 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3314 }
3315 break;
3316 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003317
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003318 // Non-varargs Altivec params generally go in registers, but have
3319 // stack space allocated at the end.
3320 if (VR_idx != NumVRs) {
3321 // Doesn't have GPR space allocated.
3322 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3323 } else if (nAltivecParamsAtEnd==0) {
3324 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003325 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3326 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003327 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003328 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003329 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003330 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003331 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003332 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003333 // If all Altivec parameters fit in registers, as they usually do,
3334 // they get stack space following the non-Altivec parameters. We
3335 // don't track this here because nobody below needs it.
3336 // If there are more Altivec parameters than fit in registers emit
3337 // the stores here.
3338 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3339 unsigned j = 0;
3340 // Offset is aligned; skip 1st 12 params which go in V registers.
3341 ArgOffset = ((ArgOffset+15)/16)*16;
3342 ArgOffset += 12*16;
3343 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003344 SDValue Arg = OutVals[i];
3345 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3347 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003348 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003350 // We are emitting Altivec params in order.
3351 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3352 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003353 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003354 ArgOffset += 16;
3355 }
3356 }
3357 }
3358 }
3359
Chris Lattner9a2a4972006-05-17 06:01:33 +00003360 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003362 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003363
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003364 // Check if this is an indirect call (MTCTR/BCTRL).
3365 // See PrepareCall() for more information about calls through function
3366 // pointers in the 64-bit SVR4 ABI.
3367 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3368 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3369 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3370 !isBLACompatibleAddress(Callee, DAG)) {
3371 // Load r2 into a virtual register and store it to the TOC save area.
3372 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3373 // TOC save area offset.
3374 SDValue PtrOff = DAG.getIntPtrConstant(40);
3375 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003376 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003377 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003378 }
3379
Dale Johannesenf7b73042010-03-09 20:15:42 +00003380 // On Darwin, R12 must contain the address of an indirect callee. This does
3381 // not mean the MTCTR instruction must use R12; it's easier to model this as
3382 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003383 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003384 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3385 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3386 !isBLACompatibleAddress(Callee, DAG))
3387 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3388 PPC::R12), Callee));
3389
Chris Lattner9a2a4972006-05-17 06:01:33 +00003390 // Build a sequence of copy-to-reg nodes chained together with token chain
3391 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003392 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003393 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003394 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003395 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003396 InFlag = Chain.getValue(1);
3397 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003398
Chris Lattnerb9082582010-11-14 23:42:06 +00003399 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003400 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3401 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003402
Dan Gohman98ca4f22009-08-05 01:29:28 +00003403 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3404 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3405 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003406}
3407
Dan Gohman98ca4f22009-08-05 01:29:28 +00003408SDValue
3409PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003410 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003411 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003412 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003413 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003414
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003415 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003416 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3417 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003418 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003419
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003420 // If this is the first return lowered for this function, add the regs to the
3421 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003422 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003423 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003424 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003425 }
3426
Dan Gohman475871a2008-07-27 21:46:04 +00003427 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003428
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003429 // Copy the result values into the output registers.
3430 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3431 CCValAssign &VA = RVLocs[i];
3432 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003433 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003434 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003435 Flag = Chain.getValue(1);
3436 }
3437
Gabor Greifba36cb52008-08-28 21:40:38 +00003438 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003440 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003442}
3443
Dan Gohman475871a2008-07-27 21:46:04 +00003444SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003445 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003446 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003447 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003448
Jim Laskeyefc7e522006-12-04 22:04:42 +00003449 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003450 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003451
3452 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003453 bool isPPC64 = Subtarget.isPPC64();
3454 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003455 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003456
3457 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003458 SDValue Chain = Op.getOperand(0);
3459 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003460
Jim Laskeyefc7e522006-12-04 22:04:42 +00003461 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003462 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3463 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003464 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003465
Jim Laskeyefc7e522006-12-04 22:04:42 +00003466 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003467 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003468
Jim Laskeyefc7e522006-12-04 22:04:42 +00003469 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003470 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003471 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003472}
3473
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003474
3475
Dan Gohman475871a2008-07-27 21:46:04 +00003476SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003477PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003478 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003479 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003480 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003481 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003482
3483 // Get current frame pointer save index. The users of this index will be
3484 // primarily DYNALLOC instructions.
3485 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3486 int RASI = FI->getReturnAddrSaveIndex();
3487
3488 // If the frame pointer save index hasn't been defined yet.
3489 if (!RASI) {
3490 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003491 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003492 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003493 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003494 // Save the result.
3495 FI->setReturnAddrSaveIndex(RASI);
3496 }
3497 return DAG.getFrameIndex(RASI, PtrVT);
3498}
3499
Dan Gohman475871a2008-07-27 21:46:04 +00003500SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003501PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3502 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003503 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003504 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003505 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003506
3507 // Get current frame pointer save index. The users of this index will be
3508 // primarily DYNALLOC instructions.
3509 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3510 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003511
Jim Laskey2f616bf2006-11-16 22:43:37 +00003512 // If the frame pointer save index hasn't been defined yet.
3513 if (!FPSI) {
3514 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003515 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003516 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003517
Jim Laskey2f616bf2006-11-16 22:43:37 +00003518 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003519 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003520 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003521 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003522 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003523 return DAG.getFrameIndex(FPSI, PtrVT);
3524}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003525
Dan Gohman475871a2008-07-27 21:46:04 +00003526SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003527 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003528 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003529 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003530 SDValue Chain = Op.getOperand(0);
3531 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003532 DebugLoc dl = Op.getDebugLoc();
3533
Jim Laskey2f616bf2006-11-16 22:43:37 +00003534 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003535 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003536 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003537 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003538 DAG.getConstant(0, PtrVT), Size);
3539 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003540 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003541 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003542 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003544 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003545}
3546
Chris Lattner1a635d62006-04-14 06:01:58 +00003547/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3548/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003549SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003550 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003551 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3552 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003553 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003554
Chris Lattner1a635d62006-04-14 06:01:58 +00003555 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003556
Chris Lattner1a635d62006-04-14 06:01:58 +00003557 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003558 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003559
Owen Andersone50ed302009-08-10 22:56:29 +00003560 EVT ResVT = Op.getValueType();
3561 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003562 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3563 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003564 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003565
Chris Lattner1a635d62006-04-14 06:01:58 +00003566 // If the RHS of the comparison is a 0.0, we don't need to do the
3567 // subtraction at all.
3568 if (isFloatingPointZero(RHS))
3569 switch (CC) {
3570 default: break; // SETUO etc aren't handled by fsel.
3571 case ISD::SETULT:
3572 case ISD::SETLT:
3573 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003574 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003575 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3577 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003578 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003579 case ISD::SETUGT:
3580 case ISD::SETGT:
3581 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003582 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003583 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3585 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003586 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003588 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003589
Dan Gohman475871a2008-07-27 21:46:04 +00003590 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003591 switch (CC) {
3592 default: break; // SETUO etc aren't handled by fsel.
3593 case ISD::SETULT:
3594 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003595 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3597 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003598 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003599 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003600 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003601 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3603 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003604 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003605 case ISD::SETUGT:
3606 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003607 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3609 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003610 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003611 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003612 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003613 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3615 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003616 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003617 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003618 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003619}
3620
Chris Lattner1f873002007-11-28 18:44:47 +00003621// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003622SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003623 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003624 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003625 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 if (Src.getValueType() == MVT::f32)
3627 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003628
Dan Gohman475871a2008-07-27 21:46:04 +00003629 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003631 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003633 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003634 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003636 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 case MVT::i64:
3638 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003639 break;
3640 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003641
Chris Lattner1a635d62006-04-14 06:01:58 +00003642 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003644
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003645 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003646 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3647 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003648
3649 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3650 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003652 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003653 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003654 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003655 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003656}
3657
Dan Gohmand858e902010-04-17 15:26:15 +00003658SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3659 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003660 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003661 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003663 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003664
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003666 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3668 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003669 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003671 return FP;
3672 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003673
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003675 "Unhandled SINT_TO_FP type in custom expander!");
3676 // Since we only generate this in 64-bit mode, we can take advantage of
3677 // 64-bit registers. In particular, sign extend the input value into the
3678 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3679 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003680 MachineFunction &MF = DAG.getMachineFunction();
3681 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003682 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003683 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003684 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003685
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003687 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003688
Chris Lattner1a635d62006-04-14 06:01:58 +00003689 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003690 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003691 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003692 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003693 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3694 SDValue Store =
3695 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3696 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003697 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003698 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3699 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003700
Chris Lattner1a635d62006-04-14 06:01:58 +00003701 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3703 if (Op.getValueType() == MVT::f32)
3704 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003705 return FP;
3706}
3707
Dan Gohmand858e902010-04-17 15:26:15 +00003708SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3709 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003710 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003711 /*
3712 The rounding mode is in bits 30:31 of FPSR, and has the following
3713 settings:
3714 00 Round to nearest
3715 01 Round to 0
3716 10 Round to +inf
3717 11 Round to -inf
3718
3719 FLT_ROUNDS, on the other hand, expects the following:
3720 -1 Undefined
3721 0 Round to 0
3722 1 Round to nearest
3723 2 Round to +inf
3724 3 Round to -inf
3725
3726 To perform the conversion, we do:
3727 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3728 */
3729
3730 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003731 EVT VT = Op.getValueType();
3732 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3733 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003734 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003735
3736 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003738 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003739 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003740
3741 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003742 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003743 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003744 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003745 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003746
3747 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003748 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003749 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003750 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003751 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003752
3753 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003754 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 DAG.getNode(ISD::AND, dl, MVT::i32,
3756 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003757 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 DAG.getNode(ISD::SRL, dl, MVT::i32,
3759 DAG.getNode(ISD::AND, dl, MVT::i32,
3760 DAG.getNode(ISD::XOR, dl, MVT::i32,
3761 CWD, DAG.getConstant(3, MVT::i32)),
3762 DAG.getConstant(3, MVT::i32)),
3763 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003764
Dan Gohman475871a2008-07-27 21:46:04 +00003765 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003767
Duncan Sands83ec4b62008-06-06 12:08:01 +00003768 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003769 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003770}
3771
Dan Gohmand858e902010-04-17 15:26:15 +00003772SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003773 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003774 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003775 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003776 assert(Op.getNumOperands() == 3 &&
3777 VT == Op.getOperand(1).getValueType() &&
3778 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003779
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003780 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003781 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003782 SDValue Lo = Op.getOperand(0);
3783 SDValue Hi = Op.getOperand(1);
3784 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003785 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003786
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003787 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003788 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003789 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3790 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3791 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3792 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003793 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003794 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3795 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3796 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003797 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003798 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003799}
3800
Dan Gohmand858e902010-04-17 15:26:15 +00003801SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003802 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003803 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003804 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003805 assert(Op.getNumOperands() == 3 &&
3806 VT == Op.getOperand(1).getValueType() &&
3807 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003808
Dan Gohman9ed06db2008-03-07 20:36:53 +00003809 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003810 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003811 SDValue Lo = Op.getOperand(0);
3812 SDValue Hi = Op.getOperand(1);
3813 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003814 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003815
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003816 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003817 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003818 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3819 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3820 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3821 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003822 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003823 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3824 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3825 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003826 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003827 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003828}
3829
Dan Gohmand858e902010-04-17 15:26:15 +00003830SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003831 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003832 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003833 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003834 assert(Op.getNumOperands() == 3 &&
3835 VT == Op.getOperand(1).getValueType() &&
3836 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003837
Dan Gohman9ed06db2008-03-07 20:36:53 +00003838 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003839 SDValue Lo = Op.getOperand(0);
3840 SDValue Hi = Op.getOperand(1);
3841 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003842 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003843
Dale Johannesenf5d97892009-02-04 01:48:28 +00003844 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003845 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003846 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3847 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3848 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3849 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003850 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003851 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3852 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3853 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003854 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003855 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003856 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003857}
3858
3859//===----------------------------------------------------------------------===//
3860// Vector related lowering.
3861//
3862
Chris Lattner4a998b92006-04-17 06:00:21 +00003863/// BuildSplatI - Build a canonical splati of Val with an element size of
3864/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003865static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003866 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003867 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003868
Owen Andersone50ed302009-08-10 22:56:29 +00003869 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003871 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003872
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003874
Chris Lattner70fa4932006-12-01 01:45:39 +00003875 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3876 if (Val == -1)
3877 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003878
Owen Andersone50ed302009-08-10 22:56:29 +00003879 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003880
Chris Lattner4a998b92006-04-17 06:00:21 +00003881 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003883 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003884 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003885 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3886 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003887 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003888}
3889
Chris Lattnere7c768e2006-04-18 03:24:30 +00003890/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003891/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003892static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003893 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 EVT DestVT = MVT::Other) {
3895 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003896 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003898}
3899
Chris Lattnere7c768e2006-04-18 03:24:30 +00003900/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3901/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003902static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003903 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 DebugLoc dl, EVT DestVT = MVT::Other) {
3905 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003906 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003908}
3909
3910
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003911/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3912/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003913static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003914 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003915 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003916 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3917 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003918
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003920 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003921 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003923 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003924}
3925
Chris Lattnerf1b47082006-04-14 05:19:18 +00003926// If this is a case we can't handle, return null and let the default
3927// expansion code take care of it. If we CAN select this case, and if it
3928// selects to a single instruction, return Op. Otherwise, if we can codegen
3929// this case more efficiently than a constant pool load, lower it to the
3930// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003931SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3932 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003933 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003934 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3935 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003936
Bob Wilson24e338e2009-03-02 23:24:16 +00003937 // Check if this is a splat of a constant value.
3938 APInt APSplatBits, APSplatUndef;
3939 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003940 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003941 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003942 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003943 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003944
Bob Wilsonf2950b02009-03-03 19:26:27 +00003945 unsigned SplatBits = APSplatBits.getZExtValue();
3946 unsigned SplatUndef = APSplatUndef.getZExtValue();
3947 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003948
Bob Wilsonf2950b02009-03-03 19:26:27 +00003949 // First, handle single instruction cases.
3950
3951 // All zeros?
3952 if (SplatBits == 0) {
3953 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3955 SDValue Z = DAG.getConstant(0, MVT::i32);
3956 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003957 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003958 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003959 return Op;
3960 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003961
Bob Wilsonf2950b02009-03-03 19:26:27 +00003962 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3963 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3964 (32-SplatBitSize));
3965 if (SextVal >= -16 && SextVal <= 15)
3966 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003967
3968
Bob Wilsonf2950b02009-03-03 19:26:27 +00003969 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003970
Bob Wilsonf2950b02009-03-03 19:26:27 +00003971 // If this value is in the range [-32,30] and is even, use:
3972 // tmp = VSPLTI[bhw], result = add tmp, tmp
3973 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003975 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003976 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003977 }
3978
3979 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3980 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3981 // for fneg/fabs.
3982 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3983 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003985
3986 // Make the VSLW intrinsic, computing 0x8000_0000.
3987 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3988 OnesV, DAG, dl);
3989
3990 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003992 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003993 }
3994
3995 // Check to see if this is a wide variety of vsplti*, binop self cases.
3996 static const signed char SplatCsts[] = {
3997 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3998 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3999 };
4000
4001 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4002 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4003 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4004 int i = SplatCsts[idx];
4005
4006 // Figure out what shift amount will be used by altivec if shifted by i in
4007 // this splat size.
4008 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4009
4010 // vsplti + shl self.
4011 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004013 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4014 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4015 Intrinsic::ppc_altivec_vslw
4016 };
4017 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004018 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004020
Bob Wilsonf2950b02009-03-03 19:26:27 +00004021 // vsplti + srl self.
4022 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004024 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4025 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4026 Intrinsic::ppc_altivec_vsrw
4027 };
4028 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004029 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004030 }
4031
Bob Wilsonf2950b02009-03-03 19:26:27 +00004032 // vsplti + sra self.
4033 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004035 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4036 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4037 Intrinsic::ppc_altivec_vsraw
4038 };
4039 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004040 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004042
Bob Wilsonf2950b02009-03-03 19:26:27 +00004043 // vsplti + rol self.
4044 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4045 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004047 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4048 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4049 Intrinsic::ppc_altivec_vrlw
4050 };
4051 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004052 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004053 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004054
Bob Wilsonf2950b02009-03-03 19:26:27 +00004055 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004056 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004058 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004059 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004060 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004061 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004063 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004064 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004065 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004066 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004068 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4069 }
4070 }
4071
4072 // Three instruction sequences.
4073
4074 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4075 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4077 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004078 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004079 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004080 }
4081 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4082 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4084 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004085 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004086 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004088
Dan Gohman475871a2008-07-27 21:46:04 +00004089 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004090}
4091
Chris Lattner59138102006-04-17 05:28:54 +00004092/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4093/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004094static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004095 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004096 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004097 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004098 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004099 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004100
Chris Lattner59138102006-04-17 05:28:54 +00004101 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004102 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004103 OP_VMRGHW,
4104 OP_VMRGLW,
4105 OP_VSPLTISW0,
4106 OP_VSPLTISW1,
4107 OP_VSPLTISW2,
4108 OP_VSPLTISW3,
4109 OP_VSLDOI4,
4110 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004111 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004112 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004113
Chris Lattner59138102006-04-17 05:28:54 +00004114 if (OpNum == OP_COPY) {
4115 if (LHSID == (1*9+2)*9+3) return LHS;
4116 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4117 return RHS;
4118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Dan Gohman475871a2008-07-27 21:46:04 +00004120 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004121 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4122 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004125 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004126 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004127 case OP_VMRGHW:
4128 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4129 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4130 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4131 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4132 break;
4133 case OP_VMRGLW:
4134 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4135 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4136 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4137 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4138 break;
4139 case OP_VSPLTISW0:
4140 for (unsigned i = 0; i != 16; ++i)
4141 ShufIdxs[i] = (i&3)+0;
4142 break;
4143 case OP_VSPLTISW1:
4144 for (unsigned i = 0; i != 16; ++i)
4145 ShufIdxs[i] = (i&3)+4;
4146 break;
4147 case OP_VSPLTISW2:
4148 for (unsigned i = 0; i != 16; ++i)
4149 ShufIdxs[i] = (i&3)+8;
4150 break;
4151 case OP_VSPLTISW3:
4152 for (unsigned i = 0; i != 16; ++i)
4153 ShufIdxs[i] = (i&3)+12;
4154 break;
4155 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004156 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004157 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004158 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004159 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004160 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004161 }
Owen Andersone50ed302009-08-10 22:56:29 +00004162 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004163 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4164 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004166 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004167}
4168
Chris Lattnerf1b47082006-04-14 05:19:18 +00004169/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4170/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4171/// return the code it can be lowered into. Worst case, it can always be
4172/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004173SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004174 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004175 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004176 SDValue V1 = Op.getOperand(0);
4177 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004179 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004180
Chris Lattnerf1b47082006-04-14 05:19:18 +00004181 // Cases that are handled by instructions that take permute immediates
4182 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4183 // selected by the instruction selector.
4184 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004185 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4186 PPC::isSplatShuffleMask(SVOp, 2) ||
4187 PPC::isSplatShuffleMask(SVOp, 4) ||
4188 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4189 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4190 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4191 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4192 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4193 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4194 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4195 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4196 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004197 return Op;
4198 }
4199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004200
Chris Lattnerf1b47082006-04-14 05:19:18 +00004201 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4202 // and produce a fixed permutation. If any of these match, do not lower to
4203 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4205 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4206 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4207 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4208 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4209 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4210 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4211 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4212 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004213 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004214
Chris Lattner59138102006-04-17 05:28:54 +00004215 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4216 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 SmallVector<int, 16> PermMask;
4218 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004219
Chris Lattner59138102006-04-17 05:28:54 +00004220 unsigned PFIndexes[4];
4221 bool isFourElementShuffle = true;
4222 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4223 unsigned EltNo = 8; // Start out undef.
4224 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004226 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004227
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004229 if ((ByteSource & 3) != j) {
4230 isFourElementShuffle = false;
4231 break;
4232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004233
Chris Lattner59138102006-04-17 05:28:54 +00004234 if (EltNo == 8) {
4235 EltNo = ByteSource/4;
4236 } else if (EltNo != ByteSource/4) {
4237 isFourElementShuffle = false;
4238 break;
4239 }
4240 }
4241 PFIndexes[i] = EltNo;
4242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004243
4244 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004245 // perfect shuffle vector to determine if it is cost effective to do this as
4246 // discrete instructions, or whether we should use a vperm.
4247 if (isFourElementShuffle) {
4248 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004249 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004250 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004251
Chris Lattner59138102006-04-17 05:28:54 +00004252 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4253 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Chris Lattner59138102006-04-17 05:28:54 +00004255 // Determining when to avoid vperm is tricky. Many things affect the cost
4256 // of vperm, particularly how many times the perm mask needs to be computed.
4257 // For example, if the perm mask can be hoisted out of a loop or is already
4258 // used (perhaps because there are multiple permutes with the same shuffle
4259 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4260 // the loop requires an extra register.
4261 //
4262 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004263 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004264 // available, if this block is within a loop, we should avoid using vperm
4265 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004266 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004267 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004269
Chris Lattnerf1b47082006-04-14 05:19:18 +00004270 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4271 // vector that will get spilled to the constant pool.
4272 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004273
Chris Lattnerf1b47082006-04-14 05:19:18 +00004274 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4275 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004276 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004277 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004278
Dan Gohman475871a2008-07-27 21:46:04 +00004279 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4281 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004282
Chris Lattnerf1b47082006-04-14 05:19:18 +00004283 for (unsigned j = 0; j != BytesPerElement; ++j)
4284 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004287
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004289 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004290 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004291}
4292
Chris Lattner90564f22006-04-18 17:59:36 +00004293/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4294/// altivec comparison. If it is, return true and fill in Opc/isDot with
4295/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004296static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004297 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004298 unsigned IntrinsicID =
4299 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004300 CompareOpc = -1;
4301 isDot = false;
4302 switch (IntrinsicID) {
4303 default: return false;
4304 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004305 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4306 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4307 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4308 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4309 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4310 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4311 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4312 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4313 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4314 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4315 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4316 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4317 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004318
Chris Lattner1a635d62006-04-14 06:01:58 +00004319 // Normal Comparisons.
4320 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4321 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4322 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4323 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4324 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4325 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4326 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4327 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4328 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4329 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4330 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4331 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4332 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4333 }
Chris Lattner90564f22006-04-18 17:59:36 +00004334 return true;
4335}
4336
4337/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4338/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004339SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004340 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004341 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4342 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004343 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004344 int CompareOpc;
4345 bool isDot;
4346 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004347 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Chris Lattner90564f22006-04-18 17:59:36 +00004349 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004350 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004351 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004352 Op.getOperand(1), Op.getOperand(2),
4353 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004354 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004356
Chris Lattner1a635d62006-04-14 06:01:58 +00004357 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004358 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004359 Op.getOperand(2), // LHS
4360 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004361 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004362 };
Owen Andersone50ed302009-08-10 22:56:29 +00004363 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004364 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004365 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004366 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004367
Chris Lattner1a635d62006-04-14 06:01:58 +00004368 // Now that we have the comparison, emit a copy from the CR to a GPR.
4369 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4371 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004372 CompNode.getValue(1));
4373
Chris Lattner1a635d62006-04-14 06:01:58 +00004374 // Unpack the result based on how the target uses it.
4375 unsigned BitNo; // Bit # of CR6.
4376 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004377 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004378 default: // Can't happen, don't crash on invalid number though.
4379 case 0: // Return the value of the EQ bit of CR6.
4380 BitNo = 0; InvertBit = false;
4381 break;
4382 case 1: // Return the inverted value of the EQ bit of CR6.
4383 BitNo = 0; InvertBit = true;
4384 break;
4385 case 2: // Return the value of the LT bit of CR6.
4386 BitNo = 2; InvertBit = false;
4387 break;
4388 case 3: // Return the inverted value of the LT bit of CR6.
4389 BitNo = 2; InvertBit = true;
4390 break;
4391 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004392
Chris Lattner1a635d62006-04-14 06:01:58 +00004393 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004394 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4395 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004396 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4398 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004399
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 // If we are supposed to, toggle the bit.
4401 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4403 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004404 return Flags;
4405}
4406
Scott Michelfdc40a02009-02-17 22:15:04 +00004407SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004408 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004409 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004410 // Create a stack slot that is 16-byte aligned.
4411 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004412 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004413 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004414 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004415
Chris Lattner1a635d62006-04-14 06:01:58 +00004416 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004417 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004418 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004419 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004420 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004421 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004422 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004423}
4424
Dan Gohmand858e902010-04-17 15:26:15 +00004425SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004426 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004427 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004428 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004429
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4431 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004432
Dan Gohman475871a2008-07-27 21:46:04 +00004433 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004434 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004436 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004437 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4438 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4439 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004440
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004441 // Low parts multiplied together, generating 32-bit results (we ignore the
4442 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004443 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004445
Dan Gohman475871a2008-07-27 21:46:04 +00004446 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004448 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004449 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004450 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4452 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004453 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004454
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004456
Chris Lattnercea2aa72006-04-18 04:28:57 +00004457 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004458 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004460 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004461
Chris Lattner19a81522006-04-18 03:57:35 +00004462 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004465 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004466
Chris Lattner19a81522006-04-18 03:57:35 +00004467 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004468 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004470 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Chris Lattner19a81522006-04-18 03:57:35 +00004472 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004474 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 Ops[i*2 ] = 2*i+1;
4476 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004477 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004479 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004480 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004481 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004482}
4483
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004484/// LowerOperation - Provide custom lowering hooks for some operations.
4485///
Dan Gohmand858e902010-04-17 15:26:15 +00004486SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004487 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004488 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004489 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004490 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004491 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004492 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004493 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004494 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004495 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004496 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004497 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004498
4499 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004500 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004501
Jim Laskeyefc7e522006-12-04 22:04:42 +00004502 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004503 case ISD::DYNAMIC_STACKALLOC:
4504 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004505
Chris Lattner1a635d62006-04-14 06:01:58 +00004506 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004507 case ISD::FP_TO_UINT:
4508 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004509 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004510 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004511 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004512
Chris Lattner1a635d62006-04-14 06:01:58 +00004513 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004514 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4515 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4516 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004517
Chris Lattner1a635d62006-04-14 06:01:58 +00004518 // Vector-related lowering.
4519 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4520 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4521 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4522 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004523 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004524
Chris Lattner3fc027d2007-12-08 06:59:59 +00004525 // Frame & Return address.
4526 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004527 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004528 }
Dan Gohman475871a2008-07-27 21:46:04 +00004529 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004530}
4531
Duncan Sands1607f052008-12-01 11:39:25 +00004532void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4533 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004534 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004535 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004536 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004537 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004538 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004539 assert(false && "Do not know how to custom type legalize this operation!");
4540 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004541 case ISD::VAARG: {
4542 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4543 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4544 return;
4545
4546 EVT VT = N->getValueType(0);
4547
4548 if (VT == MVT::i64) {
4549 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4550
4551 Results.push_back(NewNode);
4552 Results.push_back(NewNode.getValue(1));
4553 }
4554 return;
4555 }
Duncan Sands1607f052008-12-01 11:39:25 +00004556 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 assert(N->getValueType(0) == MVT::ppcf128);
4558 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004559 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004560 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004561 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004562 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004564 DAG.getIntPtrConstant(1));
4565
4566 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4567 // of the long double, and puts FPSCR back the way it was. We do not
4568 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004569 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004570 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4571
Owen Anderson825b72b2009-08-11 20:47:22 +00004572 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004573 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004574 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004575 MFFSreg = Result.getValue(0);
4576 InFlag = Result.getValue(1);
4577
4578 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004579 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004580 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004581 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004582 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004583 InFlag = Result.getValue(0);
4584
4585 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004586 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004588 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004589 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004590 InFlag = Result.getValue(0);
4591
4592 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004594 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004595 Ops[0] = Lo;
4596 Ops[1] = Hi;
4597 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004598 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004599 FPreg = Result.getValue(0);
4600 InFlag = Result.getValue(1);
4601
4602 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004603 NodeTys.push_back(MVT::f64);
4604 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004605 Ops[1] = MFFSreg;
4606 Ops[2] = FPreg;
4607 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004608 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004609 FPreg = Result.getValue(0);
4610
4611 // We know the low half is about to be thrown away, so just use something
4612 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004613 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004614 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004615 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004616 }
Duncan Sands1607f052008-12-01 11:39:25 +00004617 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004618 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004619 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004620 }
4621}
4622
4623
Chris Lattner1a635d62006-04-14 06:01:58 +00004624//===----------------------------------------------------------------------===//
4625// Other Lowering Code
4626//===----------------------------------------------------------------------===//
4627
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004628MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004629PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004630 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004631 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004632 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4633
4634 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4635 MachineFunction *F = BB->getParent();
4636 MachineFunction::iterator It = BB;
4637 ++It;
4638
4639 unsigned dest = MI->getOperand(0).getReg();
4640 unsigned ptrA = MI->getOperand(1).getReg();
4641 unsigned ptrB = MI->getOperand(2).getReg();
4642 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004643 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004644
4645 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4646 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4647 F->insert(It, loopMBB);
4648 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004649 exitMBB->splice(exitMBB->begin(), BB,
4650 llvm::next(MachineBasicBlock::iterator(MI)),
4651 BB->end());
4652 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004653
4654 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004655 unsigned TmpReg = (!BinOpcode) ? incr :
4656 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004657 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4658 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004659
4660 // thisMBB:
4661 // ...
4662 // fallthrough --> loopMBB
4663 BB->addSuccessor(loopMBB);
4664
4665 // loopMBB:
4666 // l[wd]arx dest, ptr
4667 // add r0, dest, incr
4668 // st[wd]cx. r0, ptr
4669 // bne- loopMBB
4670 // fallthrough --> exitMBB
4671 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004672 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004673 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004674 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004675 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4676 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004677 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004678 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004679 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004680 BB->addSuccessor(loopMBB);
4681 BB->addSuccessor(exitMBB);
4682
4683 // exitMBB:
4684 // ...
4685 BB = exitMBB;
4686 return BB;
4687}
4688
4689MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004690PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004691 MachineBasicBlock *BB,
4692 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004693 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004694 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004695 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4696 // In 64 bit mode we have to use 64 bits for addresses, even though the
4697 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4698 // registers without caring whether they're 32 or 64, but here we're
4699 // doing actual arithmetic on the addresses.
4700 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004701 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004702
4703 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4704 MachineFunction *F = BB->getParent();
4705 MachineFunction::iterator It = BB;
4706 ++It;
4707
4708 unsigned dest = MI->getOperand(0).getReg();
4709 unsigned ptrA = MI->getOperand(1).getReg();
4710 unsigned ptrB = MI->getOperand(2).getReg();
4711 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004712 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004713
4714 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4715 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4716 F->insert(It, loopMBB);
4717 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004718 exitMBB->splice(exitMBB->begin(), BB,
4719 llvm::next(MachineBasicBlock::iterator(MI)),
4720 BB->end());
4721 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004722
4723 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004724 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004725 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4726 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004727 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4728 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4729 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4730 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4731 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4732 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4733 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4734 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4735 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4736 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004737 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004738 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004739 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004740
4741 // thisMBB:
4742 // ...
4743 // fallthrough --> loopMBB
4744 BB->addSuccessor(loopMBB);
4745
4746 // The 4-byte load must be aligned, while a char or short may be
4747 // anywhere in the word. Hence all this nasty bookkeeping code.
4748 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4749 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004750 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004751 // rlwinm ptr, ptr1, 0, 0, 29
4752 // slw incr2, incr, shift
4753 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4754 // slw mask, mask2, shift
4755 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004756 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004757 // add tmp, tmpDest, incr2
4758 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004759 // and tmp3, tmp, mask
4760 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004761 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004762 // bne- loopMBB
4763 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004764 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004765 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004766 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004767 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004768 .addReg(ptrA).addReg(ptrB);
4769 } else {
4770 Ptr1Reg = ptrB;
4771 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004772 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004773 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004774 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004775 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4776 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004777 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004778 .addReg(Ptr1Reg).addImm(0).addImm(61);
4779 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004780 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004781 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004782 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004783 .addReg(incr).addReg(ShiftReg);
4784 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004785 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004786 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004787 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4788 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004789 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004790 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004791 .addReg(Mask2Reg).addReg(ShiftReg);
4792
4793 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004794 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004795 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004796 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004797 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004798 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004799 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004800 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004801 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004802 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004803 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004804 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004805 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004806 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004807 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004808 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004809 BB->addSuccessor(loopMBB);
4810 BB->addSuccessor(exitMBB);
4811
4812 // exitMBB:
4813 // ...
4814 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004815 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4816 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004817 return BB;
4818}
4819
4820MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004821PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004822 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004823 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004824
4825 // To "insert" these instructions we actually have to insert their
4826 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004827 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004828 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004829 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004830
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004831 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004832
4833 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4834 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4835 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4836 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4837 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4838
4839 // The incoming instruction knows the destination vreg to set, the
4840 // condition code register to branch on, the true/false values to
4841 // select between, and a branch opcode to use.
4842
4843 // thisMBB:
4844 // ...
4845 // TrueVal = ...
4846 // cmpTY ccX, r1, r2
4847 // bCC copy1MBB
4848 // fallthrough --> copy0MBB
4849 MachineBasicBlock *thisMBB = BB;
4850 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4851 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4852 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004853 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004854 F->insert(It, copy0MBB);
4855 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004856
4857 // Transfer the remainder of BB and its successor edges to sinkMBB.
4858 sinkMBB->splice(sinkMBB->begin(), BB,
4859 llvm::next(MachineBasicBlock::iterator(MI)),
4860 BB->end());
4861 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4862
Evan Cheng53301922008-07-12 02:23:19 +00004863 // Next, add the true and fallthrough blocks as its successors.
4864 BB->addSuccessor(copy0MBB);
4865 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004866
Dan Gohman14152b42010-07-06 20:24:04 +00004867 BuildMI(BB, dl, TII->get(PPC::BCC))
4868 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4869
Evan Cheng53301922008-07-12 02:23:19 +00004870 // copy0MBB:
4871 // %FalseValue = ...
4872 // # fallthrough to sinkMBB
4873 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004874
Evan Cheng53301922008-07-12 02:23:19 +00004875 // Update machine-CFG edges
4876 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004877
Evan Cheng53301922008-07-12 02:23:19 +00004878 // sinkMBB:
4879 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4880 // ...
4881 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004882 BuildMI(*BB, BB->begin(), dl,
4883 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004884 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4885 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4886 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004887 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4888 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4889 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4890 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004891 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4892 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4893 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4894 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004895
4896 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4897 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4898 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4899 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004900 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4901 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4902 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4903 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004904
4905 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4906 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4907 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4908 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004909 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4910 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4911 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4912 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004913
4914 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4915 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4916 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4917 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004918 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4919 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4920 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4921 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004922
4923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004924 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004925 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004926 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004927 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004928 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004929 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004930 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004931
4932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4933 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4934 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4935 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004936 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4937 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4938 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4939 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004940
Dale Johannesen0e55f062008-08-29 18:29:46 +00004941 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4942 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4943 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4944 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4945 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4946 BB = EmitAtomicBinary(MI, BB, false, 0);
4947 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4948 BB = EmitAtomicBinary(MI, BB, true, 0);
4949
Evan Cheng53301922008-07-12 02:23:19 +00004950 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4951 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4952 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4953
4954 unsigned dest = MI->getOperand(0).getReg();
4955 unsigned ptrA = MI->getOperand(1).getReg();
4956 unsigned ptrB = MI->getOperand(2).getReg();
4957 unsigned oldval = MI->getOperand(3).getReg();
4958 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004959 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004960
Dale Johannesen65e39732008-08-25 18:53:26 +00004961 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4962 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4963 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004964 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004965 F->insert(It, loop1MBB);
4966 F->insert(It, loop2MBB);
4967 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004968 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004969 exitMBB->splice(exitMBB->begin(), BB,
4970 llvm::next(MachineBasicBlock::iterator(MI)),
4971 BB->end());
4972 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004973
4974 // thisMBB:
4975 // ...
4976 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004977 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004978
Dale Johannesen65e39732008-08-25 18:53:26 +00004979 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004980 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004981 // cmp[wd] dest, oldval
4982 // bne- midMBB
4983 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004984 // st[wd]cx. newval, ptr
4985 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004986 // b exitBB
4987 // midMBB:
4988 // st[wd]cx. dest, ptr
4989 // exitBB:
4990 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004991 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004992 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004993 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004994 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004995 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004996 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4997 BB->addSuccessor(loop2MBB);
4998 BB->addSuccessor(midMBB);
4999
5000 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005001 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005002 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005003 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005004 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005005 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005006 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005007 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005008
Dale Johannesen65e39732008-08-25 18:53:26 +00005009 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005010 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005011 .addReg(dest).addReg(ptrA).addReg(ptrB);
5012 BB->addSuccessor(exitMBB);
5013
Evan Cheng53301922008-07-12 02:23:19 +00005014 // exitMBB:
5015 // ...
5016 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005017 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5018 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5019 // We must use 64-bit registers for addresses when targeting 64-bit,
5020 // since we're actually doing arithmetic on them. Other registers
5021 // can be 32-bit.
5022 bool is64bit = PPCSubTarget.isPPC64();
5023 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5024
5025 unsigned dest = MI->getOperand(0).getReg();
5026 unsigned ptrA = MI->getOperand(1).getReg();
5027 unsigned ptrB = MI->getOperand(2).getReg();
5028 unsigned oldval = MI->getOperand(3).getReg();
5029 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005030 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005031
5032 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5033 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5034 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5035 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5036 F->insert(It, loop1MBB);
5037 F->insert(It, loop2MBB);
5038 F->insert(It, midMBB);
5039 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005040 exitMBB->splice(exitMBB->begin(), BB,
5041 llvm::next(MachineBasicBlock::iterator(MI)),
5042 BB->end());
5043 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005044
5045 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005046 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005047 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5048 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005049 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5050 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5051 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5052 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5053 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5054 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5055 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5056 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5057 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5058 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5059 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5060 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5061 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5062 unsigned Ptr1Reg;
5063 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005064 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005065 // thisMBB:
5066 // ...
5067 // fallthrough --> loopMBB
5068 BB->addSuccessor(loop1MBB);
5069
5070 // The 4-byte load must be aligned, while a char or short may be
5071 // anywhere in the word. Hence all this nasty bookkeeping code.
5072 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5073 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005074 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005075 // rlwinm ptr, ptr1, 0, 0, 29
5076 // slw newval2, newval, shift
5077 // slw oldval2, oldval,shift
5078 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5079 // slw mask, mask2, shift
5080 // and newval3, newval2, mask
5081 // and oldval3, oldval2, mask
5082 // loop1MBB:
5083 // lwarx tmpDest, ptr
5084 // and tmp, tmpDest, mask
5085 // cmpw tmp, oldval3
5086 // bne- midMBB
5087 // loop2MBB:
5088 // andc tmp2, tmpDest, mask
5089 // or tmp4, tmp2, newval3
5090 // stwcx. tmp4, ptr
5091 // bne- loop1MBB
5092 // b exitBB
5093 // midMBB:
5094 // stwcx. tmpDest, ptr
5095 // exitBB:
5096 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005097 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005098 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005099 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005100 .addReg(ptrA).addReg(ptrB);
5101 } else {
5102 Ptr1Reg = ptrB;
5103 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005104 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005105 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005106 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005107 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5108 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005109 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005110 .addReg(Ptr1Reg).addImm(0).addImm(61);
5111 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005112 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005113 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005114 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005115 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005116 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005117 .addReg(oldval).addReg(ShiftReg);
5118 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005119 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005120 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005121 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5122 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5123 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005124 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005125 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005126 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005127 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005128 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005129 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005130 .addReg(OldVal2Reg).addReg(MaskReg);
5131
5132 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005133 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005134 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005135 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5136 .addReg(TmpDestReg).addReg(MaskReg);
5137 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005138 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005139 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005140 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5141 BB->addSuccessor(loop2MBB);
5142 BB->addSuccessor(midMBB);
5143
5144 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005145 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5146 .addReg(TmpDestReg).addReg(MaskReg);
5147 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5148 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5149 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005150 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005151 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005152 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005153 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005154 BB->addSuccessor(loop1MBB);
5155 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005156
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005157 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005158 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005159 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005160 BB->addSuccessor(exitMBB);
5161
5162 // exitMBB:
5163 // ...
5164 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005165 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5166 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005167 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005168 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005169 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005170
Dan Gohman14152b42010-07-06 20:24:04 +00005171 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005172 return BB;
5173}
5174
Chris Lattner1a635d62006-04-14 06:01:58 +00005175//===----------------------------------------------------------------------===//
5176// Target Optimization Hooks
5177//===----------------------------------------------------------------------===//
5178
Duncan Sands25cf2272008-11-24 14:53:14 +00005179SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5180 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005181 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005182 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005183 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005184 switch (N->getOpcode()) {
5185 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005186 case PPCISD::SHL:
5187 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005188 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005189 return N->getOperand(0);
5190 }
5191 break;
5192 case PPCISD::SRL:
5193 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005194 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005195 return N->getOperand(0);
5196 }
5197 break;
5198 case PPCISD::SRA:
5199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005200 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005201 C->isAllOnesValue()) // -1 >>s V -> -1.
5202 return N->getOperand(0);
5203 }
5204 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005205
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005206 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005207 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005208 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5209 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5210 // We allow the src/dst to be either f32/f64, but the intermediate
5211 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 if (N->getOperand(0).getValueType() == MVT::i64 &&
5213 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005214 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005215 if (Val.getValueType() == MVT::f32) {
5216 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005217 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005219
Owen Anderson825b72b2009-08-11 20:47:22 +00005220 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005221 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005223 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005224 if (N->getValueType(0) == MVT::f32) {
5225 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005226 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005227 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005228 }
5229 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005230 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005231 // If the intermediate type is i32, we can avoid the load/store here
5232 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005233 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005234 }
5235 }
5236 break;
Chris Lattner51269842006-03-01 05:50:56 +00005237 case ISD::STORE:
5238 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5239 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005240 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005241 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005242 N->getOperand(1).getValueType() == MVT::i32 &&
5243 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005244 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 if (Val.getValueType() == MVT::f32) {
5246 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005247 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005248 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005250 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005251
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005253 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005254 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005255 return Val;
5256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005257
Chris Lattnerd9989382006-07-10 20:56:58 +00005258 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005259 if (cast<StoreSDNode>(N)->isUnindexed() &&
5260 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005261 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 (N->getOperand(1).getValueType() == MVT::i32 ||
5263 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005264 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005265 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 if (BSwapOp.getValueType() == MVT::i16)
5267 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005268
Dan Gohmanc76909a2009-09-25 20:36:54 +00005269 SDValue Ops[] = {
5270 N->getOperand(0), BSwapOp, N->getOperand(2),
5271 DAG.getValueType(N->getOperand(1).getValueType())
5272 };
5273 return
5274 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5275 Ops, array_lengthof(Ops),
5276 cast<StoreSDNode>(N)->getMemoryVT(),
5277 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005278 }
5279 break;
5280 case ISD::BSWAP:
5281 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005282 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005283 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005285 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005286 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005287 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005288 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005289 LD->getChain(), // Chain
5290 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005291 DAG.getValueType(N->getValueType(0)) // VT
5292 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005293 SDValue BSLoad =
5294 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5295 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5296 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005297
Scott Michelfdc40a02009-02-17 22:15:04 +00005298 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005299 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 if (N->getValueType(0) == MVT::i16)
5301 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005302
Chris Lattnerd9989382006-07-10 20:56:58 +00005303 // First, combine the bswap away. This makes the value produced by the
5304 // load dead.
5305 DCI.CombineTo(N, ResVal);
5306
5307 // Next, combine the load away, we give it a bogus result value but a real
5308 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005309 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Chris Lattnerd9989382006-07-10 20:56:58 +00005311 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005312 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005314
Chris Lattner51269842006-03-01 05:50:56 +00005315 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005316 case PPCISD::VCMP: {
5317 // If a VCMPo node already exists with exactly the same operands as this
5318 // node, use its result instead of this node (VCMPo computes both a CR6 and
5319 // a normal output).
5320 //
5321 if (!N->getOperand(0).hasOneUse() &&
5322 !N->getOperand(1).hasOneUse() &&
5323 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005324
Chris Lattner4468c222006-03-31 06:02:07 +00005325 // Scan all of the users of the LHS, looking for VCMPo's that match.
5326 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005327
Gabor Greifba36cb52008-08-28 21:40:38 +00005328 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005329 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5330 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005331 if (UI->getOpcode() == PPCISD::VCMPo &&
5332 UI->getOperand(1) == N->getOperand(1) &&
5333 UI->getOperand(2) == N->getOperand(2) &&
5334 UI->getOperand(0) == N->getOperand(0)) {
5335 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005336 break;
5337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Chris Lattner00901202006-04-18 18:28:22 +00005339 // If there is no VCMPo node, or if the flag value has a single use, don't
5340 // transform this.
5341 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5342 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005343
5344 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005345 // chain, this transformation is more complex. Note that multiple things
5346 // could use the value result, which we should ignore.
5347 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005348 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005349 FlagUser == 0; ++UI) {
5350 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005351 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005352 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005353 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005354 FlagUser = User;
5355 break;
5356 }
5357 }
5358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005359
Chris Lattner00901202006-04-18 18:28:22 +00005360 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5361 // give up for right now.
5362 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005363 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005364 }
5365 break;
5366 }
Chris Lattner90564f22006-04-18 17:59:36 +00005367 case ISD::BR_CC: {
5368 // If this is a branch on an altivec predicate comparison, lower this so
5369 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5370 // lowering is done pre-legalize, because the legalizer lowers the predicate
5371 // compare down to code that is difficult to reassemble.
5372 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005374 int CompareOpc;
5375 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005376
Chris Lattner90564f22006-04-18 17:59:36 +00005377 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5378 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5379 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5380 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005381
Chris Lattner90564f22006-04-18 17:59:36 +00005382 // If this is a comparison against something other than 0/1, then we know
5383 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005384 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005385 if (Val != 0 && Val != 1) {
5386 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5387 return N->getOperand(0);
5388 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005390 N->getOperand(0), N->getOperand(4));
5391 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005392
Chris Lattner90564f22006-04-18 17:59:36 +00005393 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005394
Chris Lattner90564f22006-04-18 17:59:36 +00005395 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005396 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005397 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005398 LHS.getOperand(2), // LHS of compare
5399 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005401 };
Chris Lattner90564f22006-04-18 17:59:36 +00005402 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005403 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005404 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Chris Lattner90564f22006-04-18 17:59:36 +00005406 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005407 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005408 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005409 default: // Can't happen, don't crash on invalid number though.
5410 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005411 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005412 break;
5413 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005414 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005415 break;
5416 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005417 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005418 break;
5419 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005420 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005421 break;
5422 }
5423
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5425 DAG.getConstant(CompOpc, MVT::i32),
5426 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005427 N->getOperand(4), CompNode.getValue(1));
5428 }
5429 break;
5430 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Dan Gohman475871a2008-07-27 21:46:04 +00005433 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005434}
5435
Chris Lattner1a635d62006-04-14 06:01:58 +00005436//===----------------------------------------------------------------------===//
5437// Inline Assembly Support
5438//===----------------------------------------------------------------------===//
5439
Dan Gohman475871a2008-07-27 21:46:04 +00005440void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005441 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005442 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005443 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005444 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005445 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005446 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005447 switch (Op.getOpcode()) {
5448 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005449 case PPCISD::LBRX: {
5450 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005451 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005452 KnownZero = 0xFFFF0000;
5453 break;
5454 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005455 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005456 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005457 default: break;
5458 case Intrinsic::ppc_altivec_vcmpbfp_p:
5459 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5460 case Intrinsic::ppc_altivec_vcmpequb_p:
5461 case Intrinsic::ppc_altivec_vcmpequh_p:
5462 case Intrinsic::ppc_altivec_vcmpequw_p:
5463 case Intrinsic::ppc_altivec_vcmpgefp_p:
5464 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5465 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5466 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5467 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5468 case Intrinsic::ppc_altivec_vcmpgtub_p:
5469 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5470 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5471 KnownZero = ~1U; // All bits but the low one are known to be zero.
5472 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005473 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005474 }
5475 }
5476}
5477
5478
Chris Lattner4234f572007-03-25 02:14:49 +00005479/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005480/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005481PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005482PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5483 if (Constraint.size() == 1) {
5484 switch (Constraint[0]) {
5485 default: break;
5486 case 'b':
5487 case 'r':
5488 case 'f':
5489 case 'v':
5490 case 'y':
5491 return C_RegisterClass;
5492 }
5493 }
5494 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005495}
5496
John Thompson44ab89e2010-10-29 17:29:13 +00005497/// Examine constraint type and operand type and determine a weight value.
5498/// This object must already have been set up with the operand type
5499/// and the current alternative constraint selected.
5500TargetLowering::ConstraintWeight
5501PPCTargetLowering::getSingleConstraintMatchWeight(
5502 AsmOperandInfo &info, const char *constraint) const {
5503 ConstraintWeight weight = CW_Invalid;
5504 Value *CallOperandVal = info.CallOperandVal;
5505 // If we don't have a value, we can't do a match,
5506 // but allow it at the lowest weight.
5507 if (CallOperandVal == NULL)
5508 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005509 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005510 // Look at the constraint type.
5511 switch (*constraint) {
5512 default:
5513 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5514 break;
5515 case 'b':
5516 if (type->isIntegerTy())
5517 weight = CW_Register;
5518 break;
5519 case 'f':
5520 if (type->isFloatTy())
5521 weight = CW_Register;
5522 break;
5523 case 'd':
5524 if (type->isDoubleTy())
5525 weight = CW_Register;
5526 break;
5527 case 'v':
5528 if (type->isVectorTy())
5529 weight = CW_Register;
5530 break;
5531 case 'y':
5532 weight = CW_Register;
5533 break;
5534 }
5535 return weight;
5536}
5537
Scott Michelfdc40a02009-02-17 22:15:04 +00005538std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005539PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005540 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005541 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005542 // GCC RS6000 Constraint Letters
5543 switch (Constraint[0]) {
5544 case 'b': // R1-R31
5545 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005547 return std::make_pair(0U, PPC::G8RCRegisterClass);
5548 return std::make_pair(0U, PPC::GPRCRegisterClass);
5549 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005551 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005553 return std::make_pair(0U, PPC::F8RCRegisterClass);
5554 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005555 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005556 return std::make_pair(0U, PPC::VRRCRegisterClass);
5557 case 'y': // crrc
5558 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005559 }
5560 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005561
Chris Lattner331d1bc2006-11-02 01:44:04 +00005562 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005563}
Chris Lattner763317d2006-02-07 00:47:13 +00005564
Chris Lattner331d1bc2006-11-02 01:44:04 +00005565
Chris Lattner48884cd2007-08-25 00:47:38 +00005566/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005567/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005568void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005569 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005570 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005571 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005572 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005573
Eric Christopher100c8332011-06-02 23:16:42 +00005574 // Only support length 1 constraints.
5575 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005576
Eric Christopher100c8332011-06-02 23:16:42 +00005577 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005578 switch (Letter) {
5579 default: break;
5580 case 'I':
5581 case 'J':
5582 case 'K':
5583 case 'L':
5584 case 'M':
5585 case 'N':
5586 case 'O':
5587 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005588 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005589 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005590 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005591 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005592 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005593 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005594 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005595 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005596 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005597 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5598 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005599 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005600 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005601 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005602 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005603 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005604 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005605 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005606 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005607 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005608 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005609 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005610 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005611 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005612 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005613 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005614 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005615 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005616 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005617 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005618 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005619 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005620 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005621 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005622 }
5623 break;
5624 }
5625 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005626
Gabor Greifba36cb52008-08-28 21:40:38 +00005627 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005628 Ops.push_back(Result);
5629 return;
5630 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005631
Chris Lattner763317d2006-02-07 00:47:13 +00005632 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005633 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005634}
Evan Chengc4c62572006-03-13 23:20:37 +00005635
Chris Lattnerc9addb72007-03-30 23:15:24 +00005636// isLegalAddressingMode - Return true if the addressing mode represented
5637// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005638bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005639 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005640 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005641
Chris Lattnerc9addb72007-03-30 23:15:24 +00005642 // PPC allows a sign-extended 16-bit immediate field.
5643 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5644 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005645
Chris Lattnerc9addb72007-03-30 23:15:24 +00005646 // No global is ever allowed as a base.
5647 if (AM.BaseGV)
5648 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005649
5650 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005651 switch (AM.Scale) {
5652 case 0: // "r+i" or just "i", depending on HasBaseReg.
5653 break;
5654 case 1:
5655 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5656 return false;
5657 // Otherwise we have r+r or r+i.
5658 break;
5659 case 2:
5660 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5661 return false;
5662 // Allow 2*r as r+r.
5663 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005664 default:
5665 // No other scales are supported.
5666 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005667 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005668
Chris Lattnerc9addb72007-03-30 23:15:24 +00005669 return true;
5670}
5671
Evan Chengc4c62572006-03-13 23:20:37 +00005672/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005673/// as the offset of the target addressing mode for load / store of the
5674/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005675bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005676 // PPC allows a sign-extended 16-bit immediate field.
5677 return (V > -(1 << 16) && V < (1 << 16)-1);
5678}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005679
5680bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005681 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005682}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005683
Dan Gohmand858e902010-04-17 15:26:15 +00005684SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5685 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005686 MachineFunction &MF = DAG.getMachineFunction();
5687 MachineFrameInfo *MFI = MF.getFrameInfo();
5688 MFI->setReturnAddressIsTaken(true);
5689
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005690 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005691 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005692
Dale Johannesen08673d22010-05-03 22:59:34 +00005693 // Make sure the function does not optimize away the store of the RA to
5694 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005695 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005696 FuncInfo->setLRStoreRequired();
5697 bool isPPC64 = PPCSubTarget.isPPC64();
5698 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5699
5700 if (Depth > 0) {
5701 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5702 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005703
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005704 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005705 isPPC64? MVT::i64 : MVT::i32);
5706 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5707 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5708 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005709 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005710 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005711
Chris Lattner3fc027d2007-12-08 06:59:59 +00005712 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005713 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005714 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005715 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005716}
5717
Dan Gohmand858e902010-04-17 15:26:15 +00005718SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5719 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005720 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005721 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005722
Owen Andersone50ed302009-08-10 22:56:29 +00005723 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005725
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005726 MachineFunction &MF = DAG.getMachineFunction();
5727 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005728 MFI->setFrameAddressIsTaken(true);
5729 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5730 MFI->getStackSize() &&
5731 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5732 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5733 (is31 ? PPC::R31 : PPC::R1);
5734 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5735 PtrVT);
5736 while (Depth--)
5737 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005738 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005739 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005740}
Dan Gohman54aeea32008-10-21 03:41:46 +00005741
5742bool
5743PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5744 // The PowerPC target isn't yet aware of offsets.
5745 return false;
5746}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005747
Evan Cheng42642d02010-04-01 20:10:42 +00005748/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005749/// and store operations as a result of memset, memcpy, and memmove
5750/// lowering. If DstAlign is zero that means it's safe to destination
5751/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5752/// means there isn't a need to check it against alignment requirement,
5753/// probably because the source does not need to be loaded. If
5754/// 'NonScalarIntSafe' is true, that means it's safe to return a
5755/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005756/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5757/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005758/// It returns EVT::Other if the type should be determined using generic
5759/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005760EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5761 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005762 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005763 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005764 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005765 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005767 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005769 }
5770}