blob: 70d00e4b5cc50aca445eaa849773e6b4e6668ba7 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000181 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
182 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
183 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
184 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Duncan Sands03228082008-11-23 15:47:28 +0000365 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000366
Jim Laskey2ad9f172007-02-22 14:56:36 +0000367 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000368 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000369 setExceptionPointerRegister(PPC::X3);
370 setExceptionSelectorRegister(PPC::X4);
371 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000372 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000373 setExceptionPointerRegister(PPC::R3);
374 setExceptionSelectorRegister(PPC::R4);
375 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000377 // We have target-specific dag combine patterns for the following nodes:
378 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000379 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000380 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000381 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000382
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000383 // Darwin long double math library functions have $LDBL128 appended.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000385 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000386 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
387 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000388 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
389 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000390 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
391 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
392 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
393 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
394 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000395 }
396
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000397 computeRegisterProperties();
398}
399
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000400/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
401/// function arguments in the caller parameter area.
402unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000403 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000404 // Darwin passes everything on 4 byte boundary.
405 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
406 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000407 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000408 return 4;
409}
410
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000411const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
412 switch (Opcode) {
413 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000414 case PPCISD::FSEL: return "PPCISD::FSEL";
415 case PPCISD::FCFID: return "PPCISD::FCFID";
416 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
417 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
418 case PPCISD::STFIWX: return "PPCISD::STFIWX";
419 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
420 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
421 case PPCISD::VPERM: return "PPCISD::VPERM";
422 case PPCISD::Hi: return "PPCISD::Hi";
423 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000424 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000425 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
426 case PPCISD::LOAD: return "PPCISD::LOAD";
427 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000428 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
429 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
430 case PPCISD::SRL: return "PPCISD::SRL";
431 case PPCISD::SRA: return "PPCISD::SRA";
432 case PPCISD::SHL: return "PPCISD::SHL";
433 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
434 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000435 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
436 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000437 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000438 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000439 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
440 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000441 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
442 case PPCISD::MFCR: return "PPCISD::MFCR";
443 case PPCISD::VCMP: return "PPCISD::VCMP";
444 case PPCISD::VCMPo: return "PPCISD::VCMPo";
445 case PPCISD::LBRX: return "PPCISD::LBRX";
446 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000447 case PPCISD::LARX: return "PPCISD::LARX";
448 case PPCISD::STCX: return "PPCISD::STCX";
449 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
450 case PPCISD::MFFS: return "PPCISD::MFFS";
451 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
452 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
453 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
454 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000455 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000456 }
457}
458
Owen Anderson825b72b2009-08-11 20:47:22 +0000459MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
460 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000461}
462
Bill Wendlingb4202b82009-07-01 18:50:55 +0000463/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000464unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
465 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
466 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
467 else
468 return 2;
469}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000470
Chris Lattner1a635d62006-04-14 06:01:58 +0000471//===----------------------------------------------------------------------===//
472// Node matching predicates, for use by the tblgen matching code.
473//===----------------------------------------------------------------------===//
474
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000475/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000476static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000477 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000478 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000479 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000480 // Maybe this has already been legalized into the constant pool?
481 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000482 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000483 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000484 }
485 return false;
486}
487
Chris Lattnerddb739e2006-04-06 17:23:16 +0000488/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
489/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000490static bool isConstantOrUndef(int Op, int Val) {
491 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000492}
493
494/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
495/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000496bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000497 if (!isUnary) {
498 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000499 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000500 return false;
501 } else {
502 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000503 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
504 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000505 return false;
506 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000507 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000508}
509
510/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
511/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000512bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000513 if (!isUnary) {
514 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000515 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
516 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000517 return false;
518 } else {
519 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000520 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
521 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
522 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
523 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000524 return false;
525 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000526 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000527}
528
Chris Lattnercaad1632006-04-06 22:02:42 +0000529/// isVMerge - Common function, used to match vmrg* shuffles.
530///
Nate Begeman9008ca62009-04-27 18:41:29 +0000531static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000532 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000534 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000535 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
536 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000537
Chris Lattner116cc482006-04-06 21:11:54 +0000538 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
539 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000541 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000542 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000543 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000544 return false;
545 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000547}
548
549/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
550/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000551bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000552 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000553 if (!isUnary)
554 return isVMerge(N, UnitSize, 8, 24);
555 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000556}
557
558/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
559/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000560bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000561 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000562 if (!isUnary)
563 return isVMerge(N, UnitSize, 0, 16);
564 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000565}
566
567
Chris Lattnerd0608e12006-04-06 18:26:28 +0000568/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
569/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000570int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000571 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000572 "PPC only supports shuffles by bytes!");
573
574 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000575
Chris Lattnerd0608e12006-04-06 18:26:28 +0000576 // Find the first non-undef value in the shuffle mask.
577 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000579 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000580
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000582
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000584 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000585 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000586 if (ShiftAmt < i) return -1;
587 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000588
Chris Lattnerf24380e2006-04-06 22:28:36 +0000589 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000591 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 return -1;
594 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000597 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000598 return -1;
599 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000600 return ShiftAmt;
601}
Chris Lattneref819f82006-03-20 06:33:01 +0000602
603/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
604/// specifies a splat of a single element that is suitable for input to
605/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000606bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000608 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000609
Chris Lattner88a99ef2006-03-20 06:37:44 +0000610 // This is a splat operation if each element of the permute is the same, and
611 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000612 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000613
Nate Begeman9008ca62009-04-27 18:41:29 +0000614 // FIXME: Handle UNDEF elements too!
615 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000616 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000617
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 // Check that the indices are consecutive, in the case of a multi-byte element
619 // splatted with a v16i8 mask.
620 for (unsigned i = 1; i != EltSize; ++i)
621 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000623
Chris Lattner7ff7e672006-04-04 17:25:31 +0000624 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000626 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000629 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000630 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000631}
632
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000633/// isAllNegativeZeroVector - Returns true if all elements of build_vector
634/// are -0.0.
635bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
637
638 APInt APVal, APUndef;
639 unsigned BitSize;
640 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000641
Dale Johannesen1e608812009-11-13 01:45:18 +0000642 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000644 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000645
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000646 return false;
647}
648
Chris Lattneref819f82006-03-20 06:33:01 +0000649/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
650/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000651unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000652 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
653 assert(isSplatShuffleMask(SVOp, EltSize));
654 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000655}
656
Chris Lattnere87192a2006-04-12 17:37:20 +0000657/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000658/// by using a vspltis[bhw] instruction of the specified element size, return
659/// the constant being splatted. The ByteSize field indicates the number of
660/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000661SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
662 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000663
664 // If ByteSize of the splat is bigger than the element size of the
665 // build_vector, then we have a case where we are checking for a splat where
666 // multiple elements of the buildvector are folded together into a single
667 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
668 unsigned EltSize = 16/N->getNumOperands();
669 if (EltSize < ByteSize) {
670 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000671 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000673
Chris Lattner79d9a882006-04-08 07:14:26 +0000674 // See if all of the elements in the buildvector agree across.
675 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
676 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
677 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000678 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000679
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Gabor Greifba36cb52008-08-28 21:40:38 +0000681 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
683 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000684 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
688 // either constant or undef values that are identical for each chunk. See
689 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000690
Chris Lattner79d9a882006-04-08 07:14:26 +0000691 // Check to see if all of the leading entries are either 0 or -1. If
692 // neither, then this won't fit into the immediate field.
693 bool LeadingZero = true;
694 bool LeadingOnes = true;
695 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000696 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000697
Chris Lattner79d9a882006-04-08 07:14:26 +0000698 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
699 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
700 }
701 // Finally, check the least significant entry.
702 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000703 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000705 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000706 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000708 }
709 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000710 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000712 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000713 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Dan Gohman475871a2008-07-27 21:46:04 +0000717 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000719
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000720 // Check to see if this buildvec has a single non-undef value in its elements.
721 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
722 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000723 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724 OpVal = N->getOperand(i);
725 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000726 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000727 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000728
Gabor Greifba36cb52008-08-28 21:40:38 +0000729 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Eli Friedman1a8229b2009-05-24 02:03:36 +0000731 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000732 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000734 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000735 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000737 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000738 }
739
740 // If the splat value is larger than the element value, then we can never do
741 // this splat. The only case that we could fit the replicated bits into our
742 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000743 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000744
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000745 // If the element value is larger than the splat value, cut it in half and
746 // check to see if the two halves are equal. Continue doing this until we
747 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
748 while (ValSizeInBytes > ByteSize) {
749 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000751 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000752 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
753 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000754 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000755 }
756
757 // Properly sign extend the value.
758 int ShAmt = (4-ByteSize)*8;
759 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000760
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000761 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000762 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000763
Chris Lattner140a58f2006-04-08 06:46:53 +0000764 // Finally, if this value fits in a 5 bit sext field, return it
765 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000767 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000768}
769
Chris Lattner1a635d62006-04-14 06:01:58 +0000770//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000771// Addressing Mode Selection
772//===----------------------------------------------------------------------===//
773
774/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
775/// or 64-bit immediate, and if the value can be accurately represented as a
776/// sign extension from a 16-bit value. If so, this returns true and the
777/// immediate.
778static bool isIntS16Immediate(SDNode *N, short &Imm) {
779 if (N->getOpcode() != ISD::Constant)
780 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000781
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000782 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000785 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000786 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000787}
Dan Gohman475871a2008-07-27 21:46:04 +0000788static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000789 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000790}
791
792
793/// SelectAddressRegReg - Given the specified addressed, check to see if it
794/// can be represented as an indexed [r+r] operation. Returns false if it
795/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000796bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
797 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000798 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 short imm = 0;
800 if (N.getOpcode() == ISD::ADD) {
801 if (isIntS16Immediate(N.getOperand(1), imm))
802 return false; // r+i
803 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
804 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000805
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000806 Base = N.getOperand(0);
807 Index = N.getOperand(1);
808 return true;
809 } else if (N.getOpcode() == ISD::OR) {
810 if (isIntS16Immediate(N.getOperand(1), imm))
811 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000812
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000813 // If this is an or of disjoint bitfields, we can codegen this as an add
814 // (for better address arithmetic) if the LHS and RHS of the OR are provably
815 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000816 APInt LHSKnownZero, LHSKnownOne;
817 APInt RHSKnownZero, RHSKnownOne;
818 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000819 APInt::getAllOnesValue(N.getOperand(0)
820 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000821 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000823 if (LHSKnownZero.getBoolValue()) {
824 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000825 APInt::getAllOnesValue(N.getOperand(1)
826 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000827 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 // If all of the bits are known zero on the LHS or RHS, the add won't
829 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000830 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831 Base = N.getOperand(0);
832 Index = N.getOperand(1);
833 return true;
834 }
835 }
836 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000838 return false;
839}
840
841/// Returns true if the address N can be represented by a base register plus
842/// a signed 16-bit displacement [r+imm], and if it is not better
843/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000844bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000845 SDValue &Base,
846 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000847 // FIXME dl should come from parent load or store, not from address
848 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000849 // If this can be more profitably realized as r+r, fail.
850 if (SelectAddressRegReg(N, Disp, Base, DAG))
851 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000853 if (N.getOpcode() == ISD::ADD) {
854 short imm = 0;
855 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
858 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
859 } else {
860 Base = N.getOperand(0);
861 }
862 return true; // [r+i]
863 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
864 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000865 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000866 && "Cannot handle constant offsets yet!");
867 Disp = N.getOperand(1).getOperand(0); // The global address.
868 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
869 Disp.getOpcode() == ISD::TargetConstantPool ||
870 Disp.getOpcode() == ISD::TargetJumpTable);
871 Base = N.getOperand(0);
872 return true; // [&g+r]
873 }
874 } else if (N.getOpcode() == ISD::OR) {
875 short imm = 0;
876 if (isIntS16Immediate(N.getOperand(1), imm)) {
877 // If this is an or of disjoint bitfields, we can codegen this as an add
878 // (for better address arithmetic) if the LHS and RHS of the OR are
879 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000880 APInt LHSKnownZero, LHSKnownOne;
881 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000882 APInt::getAllOnesValue(N.getOperand(0)
883 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000884 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000885
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000886 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 // If all of the bits are known zero on the LHS or RHS, the add won't
888 // carry.
889 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 return true;
892 }
893 }
894 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
895 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000896
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897 // If this address fits entirely in a 16-bit sext immediate field, codegen
898 // this as "d, 0"
899 short Imm;
900 if (isIntS16Immediate(CN, Imm)) {
901 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
902 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
903 return true;
904 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000905
906 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000908 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
909 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000911 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
915 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000916 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 return true;
918 }
919 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000920
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921 Disp = DAG.getTargetConstant(0, getPointerTy());
922 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
923 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
924 else
925 Base = N;
926 return true; // [r+0]
927}
928
929/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
930/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000931bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
932 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000933 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 // Check to see if we can easily represent this as an [r+r] address. This
935 // will fail if it thinks that the address is more profitably represented as
936 // reg+imm, e.g. where imm = 0.
937 if (SelectAddressRegReg(N, Base, Index, DAG))
938 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000939
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940 // If the operand is an addition, always emit this as [r+r], since this is
941 // better (for code size, and execution, as the memop does the add for free)
942 // than emitting an explicit add.
943 if (N.getOpcode() == ISD::ADD) {
944 Base = N.getOperand(0);
945 Index = N.getOperand(1);
946 return true;
947 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000948
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 // Otherwise, do it the hard way, using R0 as the base register.
950 Base = DAG.getRegister(PPC::R0, N.getValueType());
951 Index = N;
952 return true;
953}
954
955/// SelectAddressRegImmShift - Returns true if the address N can be
956/// represented by a base register plus a signed 14-bit displacement
957/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000958bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
959 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000960 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000961 // FIXME dl should come from the parent load or store, not the address
962 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 // If this can be more profitably realized as r+r, fail.
964 if (SelectAddressRegReg(N, Disp, Base, DAG))
965 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000966
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 if (N.getOpcode() == ISD::ADD) {
968 short imm = 0;
969 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
972 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
973 } else {
974 Base = N.getOperand(0);
975 }
976 return true; // [r+i]
977 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
978 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000979 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000980 && "Cannot handle constant offsets yet!");
981 Disp = N.getOperand(1).getOperand(0); // The global address.
982 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
983 Disp.getOpcode() == ISD::TargetConstantPool ||
984 Disp.getOpcode() == ISD::TargetJumpTable);
985 Base = N.getOperand(0);
986 return true; // [&g+r]
987 }
988 } else if (N.getOpcode() == ISD::OR) {
989 short imm = 0;
990 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
991 // If this is an or of disjoint bitfields, we can codegen this as an add
992 // (for better address arithmetic) if the LHS and RHS of the OR are
993 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000994 APInt LHSKnownZero, LHSKnownOne;
995 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000996 APInt::getAllOnesValue(N.getOperand(0)
997 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000998 LHSKnownZero, LHSKnownOne);
999 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 // If all of the bits are known zero on the LHS or RHS, the add won't
1001 // carry.
1002 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001003 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 return true;
1005 }
1006 }
1007 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001008 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001009 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001010 // If this address fits entirely in a 14-bit sext immediate field, codegen
1011 // this as "d, 0"
1012 short Imm;
1013 if (isIntS16Immediate(CN, Imm)) {
1014 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1015 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1016 return true;
1017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001019 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001021 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1022 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001023
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001024 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1026 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1027 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001028 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001029 return true;
1030 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 }
1032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 Disp = DAG.getTargetConstant(0, getPointerTy());
1035 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1036 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1037 else
1038 Base = N;
1039 return true; // [r+0]
1040}
1041
1042
1043/// getPreIndexedAddressParts - returns true by value, base pointer and
1044/// offset pointer and addressing mode by reference if the node's address
1045/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001046bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1047 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001048 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001049 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001050 // Disabled by default for now.
1051 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001052
Dan Gohman475871a2008-07-27 21:46:04 +00001053 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001054 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1056 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001057 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001060 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001061 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 } else
1063 return false;
1064
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001065 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001066 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001067 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattner0851b4f2006-11-15 19:55:13 +00001069 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001073 // reg + imm
1074 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1075 return false;
1076 } else {
1077 // reg + imm * 4.
1078 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1079 return false;
1080 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001081
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001082 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001083 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1084 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001086 LD->getExtensionType() == ISD::SEXTLOAD &&
1087 isa<ConstantSDNode>(Offset))
1088 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001089 }
1090
Chris Lattner4eab7142006-11-10 02:08:47 +00001091 AM = ISD::PRE_INC;
1092 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093}
1094
1095//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001096// LowerOperation implementation
1097//===----------------------------------------------------------------------===//
1098
Chris Lattner1e61e692010-11-15 02:46:57 +00001099/// GetLabelAccessInfo - Return true if we should reference labels using a
1100/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1101static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001102 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1103 HiOpFlags = PPCII::MO_HA16;
1104 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001105
Chris Lattner1e61e692010-11-15 02:46:57 +00001106 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1107 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001108 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001109 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001110 if (isPIC) {
1111 HiOpFlags |= PPCII::MO_PIC_FLAG;
1112 LoOpFlags |= PPCII::MO_PIC_FLAG;
1113 }
1114
1115 // If this is a reference to a global value that requires a non-lazy-ptr, make
1116 // sure that instruction lowering adds it.
1117 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1118 HiOpFlags |= PPCII::MO_NLP_FLAG;
1119 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001120
Chris Lattner6d2ff122010-11-15 03:13:19 +00001121 if (GV->hasHiddenVisibility()) {
1122 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1123 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1124 }
1125 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001126
Chris Lattner1e61e692010-11-15 02:46:57 +00001127 return isPIC;
1128}
1129
1130static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1131 SelectionDAG &DAG) {
1132 EVT PtrVT = HiPart.getValueType();
1133 SDValue Zero = DAG.getConstant(0, PtrVT);
1134 DebugLoc DL = HiPart.getDebugLoc();
1135
1136 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1137 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001138
Chris Lattner1e61e692010-11-15 02:46:57 +00001139 // With PIC, the first instruction is actually "GR+hi(&G)".
1140 if (isPIC)
1141 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1142 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001143
Chris Lattner1e61e692010-11-15 02:46:57 +00001144 // Generate non-pic code that has direct accesses to the constant pool.
1145 // The address of the global is just (hi(&g)+lo(&g)).
1146 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1147}
1148
Scott Michelfdc40a02009-02-17 22:15:04 +00001149SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001150 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001152 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001153 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001154
Chris Lattner1e61e692010-11-15 02:46:57 +00001155 unsigned MOHiFlag, MOLoFlag;
1156 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1157 SDValue CPIHi =
1158 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1159 SDValue CPILo =
1160 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1161 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001162}
1163
Dan Gohmand858e902010-04-17 15:26:15 +00001164SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001165 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001166 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001167
Chris Lattner1e61e692010-11-15 02:46:57 +00001168 unsigned MOHiFlag, MOLoFlag;
1169 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1170 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1171 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1172 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001173}
1174
Dan Gohmand858e902010-04-17 15:26:15 +00001175SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1176 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001177 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001178
Dan Gohman46510a72010-04-15 01:51:59 +00001179 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001180
Chris Lattner1e61e692010-11-15 02:46:57 +00001181 unsigned MOHiFlag, MOLoFlag;
1182 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1183 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1184 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1185 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1186}
1187
1188SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1189 SelectionDAG &DAG) const {
1190 EVT PtrVT = Op.getValueType();
1191 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1192 DebugLoc DL = GSDN->getDebugLoc();
1193 const GlobalValue *GV = GSDN->getGlobal();
1194
Chris Lattner1e61e692010-11-15 02:46:57 +00001195 // 64-bit SVR4 ABI code is always position-independent.
1196 // The actual address of the GlobalValue is stored in the TOC.
1197 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1198 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1199 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1200 DAG.getRegister(PPC::X2, MVT::i64));
1201 }
1202
Chris Lattner6d2ff122010-11-15 03:13:19 +00001203 unsigned MOHiFlag, MOLoFlag;
1204 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001205
Chris Lattner6d2ff122010-11-15 03:13:19 +00001206 SDValue GAHi =
1207 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1208 SDValue GALo =
1209 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210
Chris Lattner6d2ff122010-11-15 03:13:19 +00001211 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001212
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 // If the global reference is actually to a non-lazy-pointer, we have to do an
1214 // extra load to get the address of the global.
1215 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1216 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1217 false, false, 0);
1218 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001219}
1220
Dan Gohmand858e902010-04-17 15:26:15 +00001221SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001222 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001223 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Chris Lattner1a635d62006-04-14 06:01:58 +00001225 // If we're comparing for equality to zero, expose the fact that this is
1226 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1227 // fold the new nodes.
1228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1229 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001230 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001231 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 if (VT.bitsLT(MVT::i32)) {
1233 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001234 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001235 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001236 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001237 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1238 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 DAG.getConstant(Log2b, MVT::i32));
1240 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001242 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 // optimized. FIXME: revisit this when we can custom lower all setcc
1244 // optimizations.
1245 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001246 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001250 // by xor'ing the rhs with the lhs, which is faster than setting a
1251 // condition register, reading it back out, and masking the correct bit. The
1252 // normal approach here uses sub to do this instead of xor. Using xor exposes
1253 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001254 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001255 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001256 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001257 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001258 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001259 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001260 }
Dan Gohman475871a2008-07-27 21:46:04 +00001261 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001262}
1263
Dan Gohman475871a2008-07-27 21:46:04 +00001264SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001265 const PPCSubtarget &Subtarget) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00001266
Torok Edwinc23197a2009-07-14 16:55:14 +00001267 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001268 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001269}
1270
Dan Gohmand858e902010-04-17 15:26:15 +00001271SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1272 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001273 SDValue Chain = Op.getOperand(0);
1274 SDValue Trmp = Op.getOperand(1); // trampoline
1275 SDValue FPtr = Op.getOperand(2); // nested function
1276 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001277 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001278
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001281 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001282 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1283 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001284
Scott Michelfdc40a02009-02-17 22:15:04 +00001285 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001286 TargetLowering::ArgListEntry Entry;
1287
1288 Entry.Ty = IntPtrTy;
1289 Entry.Node = Trmp; Args.push_back(Entry);
1290
1291 // TrampSize == (isPPC64 ? 48 : 40);
1292 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001293 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001294 Args.push_back(Entry);
1295
1296 Entry.Node = FPtr; Args.push_back(Entry);
1297 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Bill Wendling77959322008-09-17 00:30:57 +00001299 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1300 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001301 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001302 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001304 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001305 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001306
1307 SDValue Ops[] =
1308 { CallResult.first, CallResult.second };
1309
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001310 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001311}
1312
Dan Gohman475871a2008-07-27 21:46:04 +00001313SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001314 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001315 MachineFunction &MF = DAG.getMachineFunction();
1316 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1317
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001318 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001319
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001320 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001321 // vastart just stores the address of the VarArgsFrameIndex slot into the
1322 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001323 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001324 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001325 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001326 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1327 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001328 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001329 }
1330
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001331 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001332 // We suppose the given va_list is already allocated.
1333 //
1334 // typedef struct {
1335 // char gpr; /* index into the array of 8 GPRs
1336 // * stored in the register save area
1337 // * gpr=0 corresponds to r3,
1338 // * gpr=1 to r4, etc.
1339 // */
1340 // char fpr; /* index into the array of 8 FPRs
1341 // * stored in the register save area
1342 // * fpr=0 corresponds to f1,
1343 // * fpr=1 to f2, etc.
1344 // */
1345 // char *overflow_arg_area;
1346 // /* location on stack that holds
1347 // * the next overflow argument
1348 // */
1349 // char *reg_save_area;
1350 // /* where r3:r10 and f1:f8 (if saved)
1351 // * are stored
1352 // */
1353 // } va_list[1];
1354
1355
Dan Gohman1e93df62010-04-17 14:41:14 +00001356 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1357 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001358
Nicolas Geoffray01119992007-04-03 13:59:52 +00001359
Owen Andersone50ed302009-08-10 22:56:29 +00001360 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001361
Dan Gohman1e93df62010-04-17 14:41:14 +00001362 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1363 PtrVT);
1364 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1365 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001366
Duncan Sands83ec4b62008-06-06 12:08:01 +00001367 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001368 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001369
Duncan Sands83ec4b62008-06-06 12:08:01 +00001370 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001371 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001372
1373 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
Dan Gohman69de1932008-02-06 22:27:42 +00001376 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001377
Nicolas Geoffray01119992007-04-03 13:59:52 +00001378 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001379 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001380 Op.getOperand(1),
1381 MachinePointerInfo(SV),
1382 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001383 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001384 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001385 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
Nicolas Geoffray01119992007-04-03 13:59:52 +00001387 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001388 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001389 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1390 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001391 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001392 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001393 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001394
Nicolas Geoffray01119992007-04-03 13:59:52 +00001395 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001396 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001397 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1398 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001399 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001400 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001401 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001402
1403 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001404 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1405 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001406 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001407
Chris Lattner1a635d62006-04-14 06:01:58 +00001408}
1409
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001410#include "PPCGenCallingConv.inc"
1411
Duncan Sands1e96bab2010-11-04 10:49:57 +00001412static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001413 CCValAssign::LocInfo &LocInfo,
1414 ISD::ArgFlagsTy &ArgFlags,
1415 CCState &State) {
1416 return true;
1417}
1418
Duncan Sands1e96bab2010-11-04 10:49:57 +00001419static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001420 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001421 CCValAssign::LocInfo &LocInfo,
1422 ISD::ArgFlagsTy &ArgFlags,
1423 CCState &State) {
1424 static const unsigned ArgRegs[] = {
1425 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1426 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1427 };
1428 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001429
Tilmann Schellerffd02002009-07-03 06:45:56 +00001430 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1431
1432 // Skip one register if the first unallocated register has an even register
1433 // number and there are still argument registers available which have not been
1434 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1435 // need to skip a register if RegNum is odd.
1436 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1437 State.AllocateReg(ArgRegs[RegNum]);
1438 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001439
Tilmann Schellerffd02002009-07-03 06:45:56 +00001440 // Always return false here, as this function only makes sure that the first
1441 // unallocated register has an odd register number and does not actually
1442 // allocate a register for the current argument.
1443 return false;
1444}
1445
Duncan Sands1e96bab2010-11-04 10:49:57 +00001446static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001447 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001448 CCValAssign::LocInfo &LocInfo,
1449 ISD::ArgFlagsTy &ArgFlags,
1450 CCState &State) {
1451 static const unsigned ArgRegs[] = {
1452 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1453 PPC::F8
1454 };
1455
1456 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001457
Tilmann Schellerffd02002009-07-03 06:45:56 +00001458 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1459
1460 // If there is only one Floating-point register left we need to put both f64
1461 // values of a split ppc_fp128 value on the stack.
1462 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1463 State.AllocateReg(ArgRegs[RegNum]);
1464 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001465
Tilmann Schellerffd02002009-07-03 06:45:56 +00001466 // Always return false here, as this function only makes sure that the two f64
1467 // values a ppc_fp128 value is split into are both passed in registers or both
1468 // passed on the stack and does not actually allocate a register for the
1469 // current argument.
1470 return false;
1471}
1472
Chris Lattner9f0bc652007-02-25 05:34:32 +00001473/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001474/// on Darwin.
1475static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001476 static const unsigned FPR[] = {
1477 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001478 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001479 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001480
Chris Lattner9f0bc652007-02-25 05:34:32 +00001481 return FPR;
1482}
1483
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001484/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1485/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001486static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001487 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001488 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001489 if (Flags.isByVal())
1490 ArgSize = Flags.getByValSize();
1491 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1492
1493 return ArgSize;
1494}
1495
Dan Gohman475871a2008-07-27 21:46:04 +00001496SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001498 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 const SmallVectorImpl<ISD::InputArg>
1500 &Ins,
1501 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001502 SmallVectorImpl<SDValue> &InVals)
1503 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001504 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1506 dl, DAG, InVals);
1507 } else {
1508 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1509 dl, DAG, InVals);
1510 }
1511}
1512
1513SDValue
1514PPCTargetLowering::LowerFormalArguments_SVR4(
1515 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001516 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001517 const SmallVectorImpl<ISD::InputArg>
1518 &Ins,
1519 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001520 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001521
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001522 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001523 // +-----------------------------------+
1524 // +--> | Back chain |
1525 // | +-----------------------------------+
1526 // | | Floating-point register save area |
1527 // | +-----------------------------------+
1528 // | | General register save area |
1529 // | +-----------------------------------+
1530 // | | CR save word |
1531 // | +-----------------------------------+
1532 // | | VRSAVE save word |
1533 // | +-----------------------------------+
1534 // | | Alignment padding |
1535 // | +-----------------------------------+
1536 // | | Vector register save area |
1537 // | +-----------------------------------+
1538 // | | Local variable space |
1539 // | +-----------------------------------+
1540 // | | Parameter list area |
1541 // | +-----------------------------------+
1542 // | | LR save word |
1543 // | +-----------------------------------+
1544 // SP--> +--- | Back chain |
1545 // +-----------------------------------+
1546 //
1547 // Specifications:
1548 // System V Application Binary Interface PowerPC Processor Supplement
1549 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001550
Tilmann Schellerffd02002009-07-03 06:45:56 +00001551 MachineFunction &MF = DAG.getMachineFunction();
1552 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001553 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001554
Owen Andersone50ed302009-08-10 22:56:29 +00001555 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001557 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001558 unsigned PtrByteSize = 4;
1559
1560 // Assign locations to all of the incoming arguments.
1561 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001562 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1563 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001564
1565 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001566 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001567
Dan Gohman98ca4f22009-08-05 01:29:28 +00001568 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001569
Tilmann Schellerffd02002009-07-03 06:45:56 +00001570 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1571 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572
Tilmann Schellerffd02002009-07-03 06:45:56 +00001573 // Arguments stored in registers.
1574 if (VA.isRegLoc()) {
1575 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001576 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001579 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001582 RC = PPC::GPRCRegisterClass;
1583 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001585 RC = PPC::F4RCRegisterClass;
1586 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001588 RC = PPC::F8RCRegisterClass;
1589 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 case MVT::v16i8:
1591 case MVT::v8i16:
1592 case MVT::v4i32:
1593 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001594 RC = PPC::VRRCRegisterClass;
1595 break;
1596 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001597
Tilmann Schellerffd02002009-07-03 06:45:56 +00001598 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001599 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001601
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001603 } else {
1604 // Argument stored in memory.
1605 assert(VA.isMemLoc());
1606
1607 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1608 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001609 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001610
1611 // Create load nodes to retrieve arguments from the stack.
1612 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001613 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1614 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001615 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001616 }
1617 }
1618
1619 // Assign locations to all of the incoming aggregate by value arguments.
1620 // Aggregates passed by value are stored in the local variable space of the
1621 // caller's stack frame, right above the parameter list area.
1622 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001624 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001625
1626 // Reserve stack space for the allocations in CCInfo.
1627 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1628
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001630
1631 // Area that is at least reserved in the caller of this function.
1632 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001633
Tilmann Schellerffd02002009-07-03 06:45:56 +00001634 // Set the size that is at least reserved in caller of this function. Tail
1635 // call optimized function's reserved stack space needs to be aligned so that
1636 // taking the difference between two stack areas will result in an aligned
1637 // stack.
1638 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1639
1640 MinReservedArea =
1641 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001642 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001643
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001644 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001645 getStackAlignment();
1646 unsigned AlignMask = TargetAlign-1;
1647 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001648
Tilmann Schellerffd02002009-07-03 06:45:56 +00001649 FI->setMinReservedArea(MinReservedArea);
1650
1651 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001652
Tilmann Schellerffd02002009-07-03 06:45:56 +00001653 // If the function takes variable number of arguments, make a frame index for
1654 // the start of the first vararg value... for expansion of llvm.va_start.
1655 if (isVarArg) {
1656 static const unsigned GPArgRegs[] = {
1657 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1658 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1659 };
1660 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1661
1662 static const unsigned FPArgRegs[] = {
1663 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1664 PPC::F8
1665 };
1666 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1667
Dan Gohman1e93df62010-04-17 14:41:14 +00001668 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1669 NumGPArgRegs));
1670 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1671 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001672
1673 // Make room for NumGPArgRegs and NumFPArgRegs.
1674 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001676
Dan Gohman1e93df62010-04-17 14:41:14 +00001677 FuncInfo->setVarArgsStackOffset(
1678 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001679 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680
Dan Gohman1e93df62010-04-17 14:41:14 +00001681 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1682 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001683
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001684 // The fixed integer arguments of a variadic function are stored to the
1685 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1686 // the result of va_next.
1687 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1688 // Get an existing live-in vreg, or add a new one.
1689 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1690 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001691 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001692
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001694 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1695 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696 MemOps.push_back(Store);
1697 // Increment the address by four for the next argument to store
1698 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1699 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1700 }
1701
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001702 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1703 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704 // The double arguments are stored to the VarArgsFrameIndex
1705 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001706 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1707 // Get an existing live-in vreg, or add a new one.
1708 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1709 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001710 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001711
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001713 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1714 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001715 MemOps.push_back(Store);
1716 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718 PtrVT);
1719 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1720 }
1721 }
1722
1723 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001725 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728}
1729
1730SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731PPCTargetLowering::LowerFormalArguments_Darwin(
1732 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001733 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 const SmallVectorImpl<ISD::InputArg>
1735 &Ins,
1736 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001737 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001738 // TODO: add description of PPC stack frame format, or at least some docs.
1739 //
1740 MachineFunction &MF = DAG.getMachineFunction();
1741 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001742 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001743
Owen Andersone50ed302009-08-10 22:56:29 +00001744 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001746 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001747 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001748 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001749
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001750 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001751 // Area that is at least reserved in caller of this function.
1752 unsigned MinReservedArea = ArgOffset;
1753
Chris Lattnerc91a4752006-06-26 22:48:35 +00001754 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001755 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1756 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1757 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001758 static const unsigned GPR_64[] = { // 64-bit registers.
1759 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1760 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1761 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001762
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001763 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001764
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001765 static const unsigned VR[] = {
1766 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1767 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1768 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001769
Owen Anderson718cb662007-09-07 04:06:50 +00001770 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001771 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001772 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001773
1774 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Chris Lattnerc91a4752006-06-26 22:48:35 +00001776 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001778 // In 32-bit non-varargs functions, the stack space for vectors is after the
1779 // stack space for non-vectors. We do not use this space unless we have
1780 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001781 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001782 // that out...for the pathological case, compute VecArgOffset as the
1783 // start of the vector parameter area. Computing VecArgOffset is the
1784 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001785 unsigned VecArgOffset = ArgOffset;
1786 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001788 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001789 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001790 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001792
Duncan Sands276dcbd2008-03-21 09:14:45 +00001793 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001794 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001795 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001796 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001797 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1798 VecArgOffset += ArgSize;
1799 continue;
1800 }
1801
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001803 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 case MVT::i32:
1805 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001806 VecArgOffset += isPPC64 ? 8 : 4;
1807 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 case MVT::i64: // PPC64
1809 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001810 VecArgOffset += 8;
1811 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 case MVT::v4f32:
1813 case MVT::v4i32:
1814 case MVT::v8i16:
1815 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001816 // Nothing to do, we're only looking at Nonvector args here.
1817 break;
1818 }
1819 }
1820 }
1821 // We've found where the vector parameter area in memory is. Skip the
1822 // first 12 parameters; these don't use that memory.
1823 VecArgOffset = ((VecArgOffset+15)/16)*16;
1824 VecArgOffset += 12*16;
1825
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001826 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001827 // entry to a function on PPC, the arguments start after the linkage area,
1828 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001829
Dan Gohman475871a2008-07-27 21:46:04 +00001830 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001831 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001834 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001835 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001836 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001837 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001838 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001839
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001840 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001841
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001842 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1844 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001845 if (isVarArg || isPPC64) {
1846 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001848 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001849 PtrByteSize);
1850 } else nAltivecParamsAtEnd++;
1851 } else
1852 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001854 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001855 PtrByteSize);
1856
Dale Johannesen8419dd62008-03-07 20:27:40 +00001857 // FIXME the codegen can be much improved in some cases.
1858 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001859 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001860 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001861 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001862 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001863 // Objects of size 1 and 2 are right justified, everything else is
1864 // left justified. This means the memory address is adjusted forwards.
1865 if (ObjSize==1 || ObjSize==2) {
1866 CurArgOffset = CurArgOffset + (4 - ObjSize);
1867 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001868 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001869 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001870 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001872 if (ObjSize==1 || ObjSize==2) {
1873 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001874 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001876 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001877 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001878 ObjSize==1 ? MVT::i8 : MVT::i16,
1879 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001880 MemOps.push_back(Store);
1881 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001882 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001883
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001884 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885
Dale Johannesen7f96f392008-03-08 01:41:42 +00001886 continue;
1887 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001888 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1889 // Store whatever pieces of the object are in registers
1890 // to memory. ArgVal will be address of the beginning of
1891 // the object.
1892 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001893 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00001894 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001895 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001897 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1898 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001899 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001900 MemOps.push_back(Store);
1901 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001902 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001903 } else {
1904 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1905 break;
1906 }
1907 }
1908 continue;
1909 }
1910
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001912 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001914 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001915 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001916 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001918 ++GPR_idx;
1919 } else {
1920 needsLoad = true;
1921 ArgSize = PtrByteSize;
1922 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001923 // All int arguments reserve stack space in the Darwin ABI.
1924 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001925 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001926 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001927 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001929 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001930 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001932
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001934 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001936 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001938 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001939 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001941 DAG.getValueType(ObjectVT));
1942
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001944 }
1945
Chris Lattnerc91a4752006-06-26 22:48:35 +00001946 ++GPR_idx;
1947 } else {
1948 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001949 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001950 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001951 // All int arguments reserve stack space in the Darwin ABI.
1952 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001953 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001954
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 case MVT::f32:
1956 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001957 // Every 4 bytes of argument space consumes one of the GPRs available for
1958 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001959 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001960 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001961 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001962 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001963 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001964 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001965 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001966
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00001968 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001969 else
Devang Patel68e6bee2011-02-21 23:21:26 +00001970 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001971
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001973 ++FPR_idx;
1974 } else {
1975 needsLoad = true;
1976 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001977
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001978 // All FP arguments reserve stack space in the Darwin ABI.
1979 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001980 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 case MVT::v4f32:
1982 case MVT::v4i32:
1983 case MVT::v8i16:
1984 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001985 // Note that vector arguments in registers don't reserve stack space,
1986 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001987 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00001988 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001990 if (isVarArg) {
1991 while ((ArgOffset % 16) != 0) {
1992 ArgOffset += PtrByteSize;
1993 if (GPR_idx != Num_GPR_Regs)
1994 GPR_idx++;
1995 }
1996 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001997 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00001998 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001999 ++VR_idx;
2000 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002001 if (!isVarArg && !isPPC64) {
2002 // Vectors go after all the nonvectors.
2003 CurArgOffset = VecArgOffset;
2004 VecArgOffset += 16;
2005 } else {
2006 // Vectors are aligned.
2007 ArgOffset = ((ArgOffset+15)/16)*16;
2008 CurArgOffset = ArgOffset;
2009 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002010 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002011 needsLoad = true;
2012 }
2013 break;
2014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002015
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002016 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002017 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002018 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002019 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002020 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002021 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002023 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002024 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002025 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002026
Dan Gohman98ca4f22009-08-05 01:29:28 +00002027 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002028 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002029
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002030 // Set the size that is at least reserved in caller of this function. Tail
2031 // call optimized function's reserved stack space needs to be aligned so that
2032 // taking the difference between two stack areas will result in an aligned
2033 // stack.
2034 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2035 // Add the Altivec parameters at the end, if needed.
2036 if (nAltivecParamsAtEnd) {
2037 MinReservedArea = ((MinReservedArea+15)/16)*16;
2038 MinReservedArea += 16*nAltivecParamsAtEnd;
2039 }
2040 MinReservedArea =
2041 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002042 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2043 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 getStackAlignment();
2045 unsigned AlignMask = TargetAlign-1;
2046 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2047 FI->setMinReservedArea(MinReservedArea);
2048
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002049 // If the function takes variable number of arguments, make a frame index for
2050 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002051 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002052 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002053
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 FuncInfo->setVarArgsFrameIndex(
2055 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002056 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002057 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002058
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002059 // If this function is vararg, store any remaining integer argument regs
2060 // to their spots on the stack so that they may be loaded by deferencing the
2061 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002062 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002063 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002064
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002065 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002066 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002067 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002068 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002069
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002071 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2072 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002073 MemOps.push_back(Store);
2074 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002075 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002076 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002077 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002079
Dale Johannesen8419dd62008-03-07 20:27:40 +00002080 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002081 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002083
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002085}
2086
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002087/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002088/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002089static unsigned
2090CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2091 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002092 bool isVarArg,
2093 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 const SmallVectorImpl<ISD::OutputArg>
2095 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002096 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002097 unsigned &nAltivecParamsAtEnd) {
2098 // Count how many bytes are to be pushed on the stack, including the linkage
2099 // area, and parameter passing area. We start with 24/48 bytes, which is
2100 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002101 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002103 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2104
2105 // Add up all the space actually used.
2106 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2107 // they all go in registers, but we must reserve stack space for them for
2108 // possible use by the caller. In varargs or 64-bit calls, parameters are
2109 // assigned stack space in order, with padding so Altivec parameters are
2110 // 16-byte aligned.
2111 nAltivecParamsAtEnd = 0;
2112 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002114 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002115 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2117 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 if (!isVarArg && !isPPC64) {
2119 // Non-varargs Altivec parameters go after all the non-Altivec
2120 // parameters; handle those later so we know how much padding we need.
2121 nAltivecParamsAtEnd++;
2122 continue;
2123 }
2124 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2125 NumBytes = ((NumBytes+15)/16)*16;
2126 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002128 }
2129
2130 // Allow for Altivec parameters at the end, if needed.
2131 if (nAltivecParamsAtEnd) {
2132 NumBytes = ((NumBytes+15)/16)*16;
2133 NumBytes += 16*nAltivecParamsAtEnd;
2134 }
2135
2136 // The prolog code of the callee may store up to 8 GPR argument registers to
2137 // the stack, allowing va_start to index over them in memory if its varargs.
2138 // Because we cannot tell if this is needed on the caller side, we have to
2139 // conservatively assume that it is needed. As such, make sure we have at
2140 // least enough stack space for the caller to store the 8 GPRs.
2141 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002142 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002143
2144 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002145 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002146 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147 getStackAlignment();
2148 unsigned AlignMask = TargetAlign-1;
2149 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2150 }
2151
2152 return NumBytes;
2153}
2154
2155/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2156/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002157static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 unsigned ParamSize) {
2159
Dale Johannesenb60d5192009-11-24 01:09:07 +00002160 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002161
2162 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2163 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2164 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2165 // Remember only if the new adjustement is bigger.
2166 if (SPDiff < FI->getTailCallSPDelta())
2167 FI->setTailCallSPDelta(SPDiff);
2168
2169 return SPDiff;
2170}
2171
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2173/// for tail call optimization. Targets which want to do tail call
2174/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002175bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002177 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178 bool isVarArg,
2179 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002180 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002181 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002182 return false;
2183
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002184 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002185 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002186 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002187
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002189 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2191 // Functions containing by val parameters are not supported.
2192 for (unsigned i = 0; i != Ins.size(); i++) {
2193 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2194 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002195 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196
2197 // Non PIC/GOT tail calls are supported.
2198 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2199 return true;
2200
2201 // At the moment we can only do local tail calls (in same module, hidden
2202 // or protected) if we are generating PIC.
2203 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2204 return G->getGlobal()->hasHiddenVisibility()
2205 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002206 }
2207
2208 return false;
2209}
2210
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002211/// isCallCompatibleAddress - Return the immediate to use if the specified
2212/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002213static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002214 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2215 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002217 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002218 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2219 (Addr << 6 >> 6) != Addr)
2220 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002221
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002222 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002223 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002224}
2225
Dan Gohman844731a2008-05-13 00:00:25 +00002226namespace {
2227
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002228struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002229 SDValue Arg;
2230 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002231 int FrameIdx;
2232
2233 TailCallArgumentInfo() : FrameIdx(0) {}
2234};
2235
Dan Gohman844731a2008-05-13 00:00:25 +00002236}
2237
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2239static void
2240StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002241 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002242 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002243 SmallVector<SDValue, 8> &MemOpChains,
2244 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002245 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002246 SDValue Arg = TailCallArgs[i].Arg;
2247 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002248 int FI = TailCallArgs[i].FrameIdx;
2249 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002250 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002251 MachinePointerInfo::getFixedStack(FI),
2252 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002253 }
2254}
2255
2256/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2257/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002258static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002259 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SDValue Chain,
2261 SDValue OldRetAddr,
2262 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263 int SPDiff,
2264 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002265 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002266 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267 if (SPDiff) {
2268 // Calculate the new stack slot for the return address.
2269 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002270 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002271 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002273 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002276 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002277 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002278 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002279
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002280 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2281 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002282 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002283 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002284 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002285 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002286 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002287 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2288 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002289 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002290 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002291 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002292 }
2293 return Chain;
2294}
2295
2296/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2297/// the position of the argument.
2298static void
2299CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002300 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2302 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002303 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002304 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002306 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002307 TailCallArgumentInfo Info;
2308 Info.Arg = Arg;
2309 Info.FrameIdxOp = FIN;
2310 Info.FrameIdx = FI;
2311 TailCallArguments.push_back(Info);
2312}
2313
2314/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2315/// stack slot. Returns the chain as result and the loaded frame pointers in
2316/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002317SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002318 int SPDiff,
2319 SDValue Chain,
2320 SDValue &LROpOut,
2321 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002322 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002323 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002324 if (SPDiff) {
2325 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002327 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002328 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002329 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002330 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002331
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002332 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2333 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002334 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002335 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002336 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002337 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002338 Chain = SDValue(FPOpOut.getNode(), 1);
2339 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002340 }
2341 return Chain;
2342}
2343
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002344/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002345/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002346/// specified by the specific parameter attribute. The copy will be passed as
2347/// a byval function parameter.
2348/// Sometimes what we are copying is the end of a larger object, the part that
2349/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002350static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002351CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002352 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002353 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002355 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002356 false, false, MachinePointerInfo(0),
2357 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002358}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002359
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002360/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2361/// tail calls.
2362static void
Dan Gohman475871a2008-07-27 21:46:04 +00002363LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2364 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002365 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002366 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002367 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002368 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002369 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002370 if (!isTailCall) {
2371 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002372 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002375 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002377 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378 DAG.getConstant(ArgOffset, PtrVT));
2379 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002380 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2381 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 // Calculate and remember argument location.
2383 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2384 TailCallArguments);
2385}
2386
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002387static
2388void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2389 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2390 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2391 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2392 MachineFunction &MF = DAG.getMachineFunction();
2393
2394 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2395 // might overwrite each other in case of tail call optimization.
2396 SmallVector<SDValue, 8> MemOpChains2;
2397 // Do not flag preceeding copytoreg stuff together with the following stuff.
2398 InFlag = SDValue();
2399 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2400 MemOpChains2, dl);
2401 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002402 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002403 &MemOpChains2[0], MemOpChains2.size());
2404
2405 // Store the return address to the appropriate stack slot.
2406 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2407 isPPC64, isDarwinABI, dl);
2408
2409 // Emit callseq_end just before tailcall node.
2410 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2411 DAG.getIntPtrConstant(0, true), InFlag);
2412 InFlag = Chain.getValue(1);
2413}
2414
2415static
2416unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2417 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2418 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002419 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002420 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002421
Chris Lattnerb9082582010-11-14 23:42:06 +00002422 bool isPPC64 = PPCSubTarget.isPPC64();
2423 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2424
Owen Andersone50ed302009-08-10 22:56:29 +00002425 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002427 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002428
2429 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2430
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002431 bool needIndirectCall = true;
2432 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002433 // If this is an absolute destination address, use the munged value.
2434 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002435 needIndirectCall = false;
2436 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002437
Chris Lattnerb9082582010-11-14 23:42:06 +00002438 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2439 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2440 // Use indirect calls for ALL functions calls in JIT mode, since the
2441 // far-call stubs may be outside relocation limits for a BL instruction.
2442 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2443 unsigned OpFlags = 0;
2444 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
2445 PPCSubTarget.getDarwinVers() < 9 &&
2446 (G->getGlobal()->isDeclaration() ||
2447 G->getGlobal()->isWeakForLinker())) {
2448 // PC-relative references to external symbols should go through $stub,
2449 // unless we're building with the leopard linker or later, which
2450 // automatically synthesizes these stubs.
2451 OpFlags = PPCII::MO_DARWIN_STUB;
2452 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002453
Chris Lattnerb9082582010-11-14 23:42:06 +00002454 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2455 // every direct call is) turn it into a TargetGlobalAddress /
2456 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002457 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002458 Callee.getValueType(),
2459 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002460 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002461 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002462 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002463
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002464 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002465 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002466
Chris Lattnerb9082582010-11-14 23:42:06 +00002467 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
2468 PPCSubTarget.getDarwinVers() < 9) {
2469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = PPCII::MO_DARWIN_STUB;
2473 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002474
Chris Lattnerb9082582010-11-14 23:42:06 +00002475 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2476 OpFlags);
2477 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002478 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002479
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002480 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002481 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2482 // to do the call, we can't use PPCISD::CALL.
2483 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002484
2485 if (isSVR4ABI && isPPC64) {
2486 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2487 // entry point, but to the function descriptor (the function entry point
2488 // address is part of the function descriptor though).
2489 // The function descriptor is a three doubleword structure with the
2490 // following fields: function entry point, TOC base address and
2491 // environment pointer.
2492 // Thus for a call through a function pointer, the following actions need
2493 // to be performed:
2494 // 1. Save the TOC of the caller in the TOC save area of its stack
2495 // frame (this is done in LowerCall_Darwin()).
2496 // 2. Load the address of the function entry point from the function
2497 // descriptor.
2498 // 3. Load the TOC of the callee from the function descriptor into r2.
2499 // 4. Load the environment pointer from the function descriptor into
2500 // r11.
2501 // 5. Branch to the function entry point address.
2502 // 6. On return of the callee, the TOC of the caller needs to be
2503 // restored (this is done in FinishCall()).
2504 //
2505 // All those operations are flagged together to ensure that no other
2506 // operations can be scheduled in between. E.g. without flagging the
2507 // operations together, a TOC access in the caller could be scheduled
2508 // between the load of the callee TOC and the branch to the callee, which
2509 // results in the TOC access going through the TOC of the callee instead
2510 // of going through the TOC of the caller, which leads to incorrect code.
2511
2512 // Load the address of the function entry point from the function
2513 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002514 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002515 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2516 InFlag.getNode() ? 3 : 2);
2517 Chain = LoadFuncPtr.getValue(1);
2518 InFlag = LoadFuncPtr.getValue(2);
2519
2520 // Load environment pointer into r11.
2521 // Offset of the environment pointer within the function descriptor.
2522 SDValue PtrOff = DAG.getIntPtrConstant(16);
2523
2524 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2525 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2526 InFlag);
2527 Chain = LoadEnvPtr.getValue(1);
2528 InFlag = LoadEnvPtr.getValue(2);
2529
2530 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2531 InFlag);
2532 Chain = EnvVal.getValue(0);
2533 InFlag = EnvVal.getValue(1);
2534
2535 // Load TOC of the callee into r2. We are using a target-specific load
2536 // with r2 hard coded, because the result of a target-independent load
2537 // would never go directly into r2, since r2 is a reserved register (which
2538 // prevents the register allocator from allocating it), resulting in an
2539 // additional register being allocated and an unnecessary move instruction
2540 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002541 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002542 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2543 Callee, InFlag);
2544 Chain = LoadTOCPtr.getValue(0);
2545 InFlag = LoadTOCPtr.getValue(1);
2546
2547 MTCTROps[0] = Chain;
2548 MTCTROps[1] = LoadFuncPtr;
2549 MTCTROps[2] = InFlag;
2550 }
2551
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002552 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2553 2 + (InFlag.getNode() != 0));
2554 InFlag = Chain.getValue(1);
2555
2556 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002557 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002558 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002559 Ops.push_back(Chain);
2560 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2561 Callee.setNode(0);
2562 // Add CTR register as callee so a bctr can be emitted later.
2563 if (isTailCall)
2564 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2565 }
2566
2567 // If this is a direct call, pass the chain and the callee.
2568 if (Callee.getNode()) {
2569 Ops.push_back(Chain);
2570 Ops.push_back(Callee);
2571 }
2572 // If this is a tail call add stack pointer delta.
2573 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002575
2576 // Add argument registers to the end of the list so that they are known live
2577 // into the call.
2578 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2579 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2580 RegsToPass[i].second.getValueType()));
2581
2582 return CallOpc;
2583}
2584
Dan Gohman98ca4f22009-08-05 01:29:28 +00002585SDValue
2586PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002587 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002588 const SmallVectorImpl<ISD::InputArg> &Ins,
2589 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002590 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002591
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002592 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002593 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2594 RVLocs, *DAG.getContext());
2595 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002596
2597 // Copy all of the result registers out of their specified physreg.
2598 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2599 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002600 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002601 assert(VA.isRegLoc() && "Can only return in registers!");
2602 Chain = DAG.getCopyFromReg(Chain, dl,
2603 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002604 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605 InFlag = Chain.getValue(2);
2606 }
2607
Dan Gohman98ca4f22009-08-05 01:29:28 +00002608 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002609}
2610
Dan Gohman98ca4f22009-08-05 01:29:28 +00002611SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002612PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2613 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002614 SelectionDAG &DAG,
2615 SmallVector<std::pair<unsigned, SDValue>, 8>
2616 &RegsToPass,
2617 SDValue InFlag, SDValue Chain,
2618 SDValue &Callee,
2619 int SPDiff, unsigned NumBytes,
2620 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002621 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002622 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002623 SmallVector<SDValue, 8> Ops;
2624 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2625 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002626 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002627
2628 // When performing tail call optimization the callee pops its arguments off
2629 // the stack. Account for this here so these bytes can be pushed back on in
2630 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2631 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002632 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002633
2634 if (InFlag.getNode())
2635 Ops.push_back(InFlag);
2636
2637 // Emit tail call.
2638 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002639 // If this is the first return lowered for this function, add the regs
2640 // to the liveout set for the function.
2641 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2642 SmallVector<CCValAssign, 16> RVLocs;
2643 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2644 *DAG.getContext());
2645 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2646 for (unsigned i = 0; i != RVLocs.size(); ++i)
2647 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2648 }
2649
2650 assert(((Callee.getOpcode() == ISD::Register &&
2651 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2652 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2653 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2654 isa<ConstantSDNode>(Callee)) &&
2655 "Expecting an global address, external symbol, absolute value or register");
2656
Owen Anderson825b72b2009-08-11 20:47:22 +00002657 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002658 }
2659
2660 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2661 InFlag = Chain.getValue(1);
2662
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002663 // Add a NOP immediately after the branch instruction when using the 64-bit
2664 // SVR4 ABI. At link time, if caller and callee are in a different module and
2665 // thus have a different TOC, the call will be replaced with a call to a stub
2666 // function which saves the current TOC, loads the TOC of the callee and
2667 // branches to the callee. The NOP will be replaced with a load instruction
2668 // which restores the TOC of the caller from the TOC save slot of the current
2669 // stack frame. If caller and callee belong to the same module (and have the
2670 // same TOC), the NOP will remain unchanged.
2671 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002672 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002673 if (CallOpc == PPCISD::BCTRL_SVR4) {
2674 // This is a call through a function pointer.
2675 // Restore the caller TOC from the save area into R2.
2676 // See PrepareCall() for more information about calls through function
2677 // pointers in the 64-bit SVR4 ABI.
2678 // We are using a target-specific load with r2 hard coded, because the
2679 // result of a target-independent load would never go directly into r2,
2680 // since r2 is a reserved register (which prevents the register allocator
2681 // from allocating it), resulting in an additional register being
2682 // allocated and an unnecessary move instruction being generated.
2683 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2684 InFlag = Chain.getValue(1);
2685 } else {
2686 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002687 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002688 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002689 }
2690
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002691 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2692 DAG.getIntPtrConstant(BytesCalleePops, true),
2693 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002695 InFlag = Chain.getValue(1);
2696
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2698 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002699}
2700
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002702PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002703 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002704 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002705 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002706 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707 const SmallVectorImpl<ISD::InputArg> &Ins,
2708 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002709 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002710 if (isTailCall)
2711 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2712 Ins, DAG);
2713
Chris Lattnerb9082582010-11-14 23:42:06 +00002714 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002716 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002718
2719 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2720 isTailCall, Outs, OutVals, Ins,
2721 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722}
2723
2724SDValue
2725PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002726 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002727 bool isTailCall,
2728 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002729 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730 const SmallVectorImpl<ISD::InputArg> &Ins,
2731 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002732 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002733 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002734 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002735
Dan Gohman98ca4f22009-08-05 01:29:28 +00002736 assert((CallConv == CallingConv::C ||
2737 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002738
Tilmann Schellerffd02002009-07-03 06:45:56 +00002739 unsigned PtrByteSize = 4;
2740
2741 MachineFunction &MF = DAG.getMachineFunction();
2742
2743 // Mark this function as potentially containing a function that contains a
2744 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2745 // and restoring the callers stack pointer in this functions epilog. This is
2746 // done because by tail calling the called function might overwrite the value
2747 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002748 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002749 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002750
Tilmann Schellerffd02002009-07-03 06:45:56 +00002751 // Count how many bytes are to be pushed on the stack, including the linkage
2752 // area, parameter list area and the part of the local variable space which
2753 // contains copies of aggregates which are passed by value.
2754
2755 // Assign locations to all of the outgoing arguments.
2756 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2758 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002759
2760 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002761 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002762
2763 if (isVarArg) {
2764 // Handle fixed and variable vector arguments differently.
2765 // Fixed vector arguments go into registers as long as registers are
2766 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002768
Tilmann Schellerffd02002009-07-03 06:45:56 +00002769 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002770 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002772 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002773
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002775 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2776 CCInfo);
2777 } else {
2778 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2779 ArgFlags, CCInfo);
2780 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002781
Tilmann Schellerffd02002009-07-03 06:45:56 +00002782 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002783#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002784 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002785 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002786#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002787 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002788 }
2789 }
2790 } else {
2791 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002792 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002793 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002794
Tilmann Schellerffd02002009-07-03 06:45:56 +00002795 // Assign locations to all of the outgoing aggregate by value arguments.
2796 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002797 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002798 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002799
2800 // Reserve stack space for the allocations in CCInfo.
2801 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2802
Dan Gohman98ca4f22009-08-05 01:29:28 +00002803 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002804
2805 // Size of the linkage area, parameter list area and the part of the local
2806 // space variable where copies of aggregates which are passed by value are
2807 // stored.
2808 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002809
Tilmann Schellerffd02002009-07-03 06:45:56 +00002810 // Calculate by how many bytes the stack has to be adjusted in case of tail
2811 // call optimization.
2812 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2813
2814 // Adjust the stack pointer for the new arguments...
2815 // These operations are automatically eliminated by the prolog/epilog pass
2816 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2817 SDValue CallSeqStart = Chain;
2818
2819 // Load the return address and frame pointer so it can be moved somewhere else
2820 // later.
2821 SDValue LROp, FPOp;
2822 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2823 dl);
2824
2825 // Set up a copy of the stack pointer for use loading and storing any
2826 // arguments that may not fit in the registers available for argument
2827 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002828 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002829
Tilmann Schellerffd02002009-07-03 06:45:56 +00002830 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2831 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2832 SmallVector<SDValue, 8> MemOpChains;
2833
2834 // Walk the register/memloc assignments, inserting copies/loads.
2835 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2836 i != e;
2837 ++i) {
2838 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002839 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002841
Tilmann Schellerffd02002009-07-03 06:45:56 +00002842 if (Flags.isByVal()) {
2843 // Argument is an aggregate which is passed by value, thus we need to
2844 // create a copy of it in the local variable space of the current stack
2845 // frame (which is the stack frame of the caller) and pass the address of
2846 // this copy to the callee.
2847 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2848 CCValAssign &ByValVA = ByValArgLocs[j++];
2849 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002850
Tilmann Schellerffd02002009-07-03 06:45:56 +00002851 // Memory reserved in the local variable space of the callers stack frame.
2852 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002853
Tilmann Schellerffd02002009-07-03 06:45:56 +00002854 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2855 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002856
Tilmann Schellerffd02002009-07-03 06:45:56 +00002857 // Create a copy of the argument in the local area of the current
2858 // stack frame.
2859 SDValue MemcpyCall =
2860 CreateCopyOfByValArgument(Arg, PtrOff,
2861 CallSeqStart.getNode()->getOperand(0),
2862 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002863
Tilmann Schellerffd02002009-07-03 06:45:56 +00002864 // This must go outside the CALLSEQ_START..END.
2865 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2866 CallSeqStart.getNode()->getOperand(1));
2867 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2868 NewCallSeqStart.getNode());
2869 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002870
Tilmann Schellerffd02002009-07-03 06:45:56 +00002871 // Pass the address of the aggregate copy on the stack either in a
2872 // physical register or in the parameter list area of the current stack
2873 // frame to the callee.
2874 Arg = PtrOff;
2875 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002876
Tilmann Schellerffd02002009-07-03 06:45:56 +00002877 if (VA.isRegLoc()) {
2878 // Put argument in a physical register.
2879 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2880 } else {
2881 // Put argument in the parameter list area of the current stack frame.
2882 assert(VA.isMemLoc());
2883 unsigned LocMemOffset = VA.getLocMemOffset();
2884
2885 if (!isTailCall) {
2886 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2887 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2888
2889 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002890 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002891 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002892 } else {
2893 // Calculate and remember argument location.
2894 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2895 TailCallArguments);
2896 }
2897 }
2898 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002899
Tilmann Schellerffd02002009-07-03 06:45:56 +00002900 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002901 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002902 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002903
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904 // Build a sequence of copy-to-reg nodes chained together with token chain
2905 // and flag operands which copy the outgoing args into the appropriate regs.
2906 SDValue InFlag;
2907 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2908 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2909 RegsToPass[i].second, InFlag);
2910 InFlag = Chain.getValue(1);
2911 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002912
Tilmann Schellerffd02002009-07-03 06:45:56 +00002913 // Set CR6 to true if this is a vararg call.
2914 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002915 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002916 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2917 InFlag = Chain.getValue(1);
2918 }
2919
Chris Lattnerb9082582010-11-14 23:42:06 +00002920 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002921 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2922 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002923
Dan Gohman98ca4f22009-08-05 01:29:28 +00002924 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2925 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2926 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002927}
2928
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929SDValue
2930PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002931 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 bool isTailCall,
2933 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002934 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002935 const SmallVectorImpl<ISD::InputArg> &Ins,
2936 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002937 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002938
2939 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002940
Owen Andersone50ed302009-08-10 22:56:29 +00002941 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002942 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002943 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002944
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945 MachineFunction &MF = DAG.getMachineFunction();
2946
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 // Mark this function as potentially containing a function that contains a
2948 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2949 // and restoring the callers stack pointer in this functions epilog. This is
2950 // done because by tail calling the called function might overwrite the value
2951 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002952 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002953 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2954
2955 unsigned nAltivecParamsAtEnd = 0;
2956
Chris Lattnerabde4602006-05-16 22:56:08 +00002957 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002958 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002959 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002960 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002961 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00002962 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002963 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002964
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002965 // Calculate by how many bytes the stack has to be adjusted in case of tail
2966 // call optimization.
2967 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002968
Dan Gohman98ca4f22009-08-05 01:29:28 +00002969 // To protect arguments on the stack from being clobbered in a tail call,
2970 // force all the loads to happen before doing any other lowering.
2971 if (isTailCall)
2972 Chain = DAG.getStackArgumentTokenFactor(Chain);
2973
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002974 // Adjust the stack pointer for the new arguments...
2975 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002976 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002977 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002978
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002979 // Load the return address and frame pointer so it can be move somewhere else
2980 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002981 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002982 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2983 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002984
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002985 // Set up a copy of the stack pointer for use loading and storing any
2986 // arguments that may not fit in the registers available for argument
2987 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002988 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002989 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002990 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002991 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002993
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002994 // Figure out which arguments are going to go in registers, and which in
2995 // memory. Also, if this is a vararg function, floating point operations
2996 // must be stored to our stack, and loaded into integer regs as well, if
2997 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002998 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002999 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003000
Chris Lattnerc91a4752006-06-26 22:48:35 +00003001 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003002 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3003 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3004 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003005 static const unsigned GPR_64[] = { // 64-bit registers.
3006 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3007 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3008 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003009 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003010
Chris Lattner9a2a4972006-05-17 06:01:33 +00003011 static const unsigned VR[] = {
3012 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3013 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3014 };
Owen Anderson718cb662007-09-07 04:06:50 +00003015 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003016 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003017 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003018
Chris Lattnerc91a4752006-06-26 22:48:35 +00003019 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3020
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003021 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003022 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3023
Dan Gohman475871a2008-07-27 21:46:04 +00003024 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003025 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003026 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003027 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003028
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003029 // PtrOff will be used to store the current argument to the stack if a
3030 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003031 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003032
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003033 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003034
Dale Johannesen39355f92009-02-04 02:34:38 +00003035 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003036
3037 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003039 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3040 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003042 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003043
Dale Johannesen8419dd62008-03-07 20:27:40 +00003044 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003045 if (Flags.isByVal()) {
3046 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003047 if (Size==1 || Size==2) {
3048 // Very small objects are passed right-justified.
3049 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003050 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003051 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003052 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003053 MachinePointerInfo(), VT,
3054 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003055 MemOpChains.push_back(Load.getValue(1));
3056 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003057
3058 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003059 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003060 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003061 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003062 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003063 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003064 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003065 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003066 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003067 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003068 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3069 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003070 Chain = CallSeqStart = NewCallSeqStart;
3071 ArgOffset += PtrByteSize;
3072 }
3073 continue;
3074 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003075 // Copy entire object into memory. There are cases where gcc-generated
3076 // code assumes it is there, even if it could be put entirely into
3077 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003078 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003079 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003080 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003081 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003082 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003083 CallSeqStart.getNode()->getOperand(1));
3084 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003085 Chain = CallSeqStart = NewCallSeqStart;
3086 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003087 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003089 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003090 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003091 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3092 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003093 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003094 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003095 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003096 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003097 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003098 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003099 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003100 }
3101 }
3102 continue;
3103 }
3104
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003106 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003107 case MVT::i32:
3108 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003109 if (GPR_idx != NumGPRs) {
3110 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003111 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003112 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3113 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003114 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003115 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003116 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003117 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003118 case MVT::f32:
3119 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003120 if (FPR_idx != NumFPRs) {
3121 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3122
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003123 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003124 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3125 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003126 MemOpChains.push_back(Store);
3127
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003128 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003129 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003130 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3131 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003132 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003133 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003134 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003136 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003137 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003138 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3139 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003140 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003141 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003142 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003143 }
3144 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003145 // If we have any FPRs remaining, we may also have GPRs remaining.
3146 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3147 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003148 if (GPR_idx != NumGPRs)
3149 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003151 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3152 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003153 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003154 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003155 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3156 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003157 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003158 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159 if (isPPC64)
3160 ArgOffset += 8;
3161 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003163 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 case MVT::v4f32:
3165 case MVT::v4i32:
3166 case MVT::v8i16:
3167 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003168 if (isVarArg) {
3169 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003170 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003171 // V registers; in fact gcc does this only for arguments that are
3172 // prototyped, not for those that match the ... We do it for all
3173 // arguments, seems to work.
3174 while (ArgOffset % 16 !=0) {
3175 ArgOffset += PtrByteSize;
3176 if (GPR_idx != NumGPRs)
3177 GPR_idx++;
3178 }
3179 // We could elide this store in the case where the object fits
3180 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003181 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003182 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003183 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3184 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003185 MemOpChains.push_back(Store);
3186 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003187 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003188 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003189 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003190 MemOpChains.push_back(Load.getValue(1));
3191 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3192 }
3193 ArgOffset += 16;
3194 for (unsigned i=0; i<16; i+=PtrByteSize) {
3195 if (GPR_idx == NumGPRs)
3196 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003197 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003198 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003199 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003200 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003201 MemOpChains.push_back(Load.getValue(1));
3202 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3203 }
3204 break;
3205 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003206
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003207 // Non-varargs Altivec params generally go in registers, but have
3208 // stack space allocated at the end.
3209 if (VR_idx != NumVRs) {
3210 // Doesn't have GPR space allocated.
3211 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3212 } else if (nAltivecParamsAtEnd==0) {
3213 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003214 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3215 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003216 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003217 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003218 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003219 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003220 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003221 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003222 // If all Altivec parameters fit in registers, as they usually do,
3223 // they get stack space following the non-Altivec parameters. We
3224 // don't track this here because nobody below needs it.
3225 // If there are more Altivec parameters than fit in registers emit
3226 // the stores here.
3227 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3228 unsigned j = 0;
3229 // Offset is aligned; skip 1st 12 params which go in V registers.
3230 ArgOffset = ((ArgOffset+15)/16)*16;
3231 ArgOffset += 12*16;
3232 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003233 SDValue Arg = OutVals[i];
3234 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3236 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003237 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003238 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003239 // We are emitting Altivec params in order.
3240 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3241 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003242 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003243 ArgOffset += 16;
3244 }
3245 }
3246 }
3247 }
3248
Chris Lattner9a2a4972006-05-17 06:01:33 +00003249 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003251 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003252
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003253 // Check if this is an indirect call (MTCTR/BCTRL).
3254 // See PrepareCall() for more information about calls through function
3255 // pointers in the 64-bit SVR4 ABI.
3256 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3257 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3258 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3259 !isBLACompatibleAddress(Callee, DAG)) {
3260 // Load r2 into a virtual register and store it to the TOC save area.
3261 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3262 // TOC save area offset.
3263 SDValue PtrOff = DAG.getIntPtrConstant(40);
3264 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003265 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003266 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003267 }
3268
Dale Johannesenf7b73042010-03-09 20:15:42 +00003269 // On Darwin, R12 must contain the address of an indirect callee. This does
3270 // not mean the MTCTR instruction must use R12; it's easier to model this as
3271 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003272 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003273 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3274 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3275 !isBLACompatibleAddress(Callee, DAG))
3276 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3277 PPC::R12), Callee));
3278
Chris Lattner9a2a4972006-05-17 06:01:33 +00003279 // Build a sequence of copy-to-reg nodes chained together with token chain
3280 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003281 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003282 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003283 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003284 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003285 InFlag = Chain.getValue(1);
3286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003287
Chris Lattnerb9082582010-11-14 23:42:06 +00003288 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003289 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3290 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003291
Dan Gohman98ca4f22009-08-05 01:29:28 +00003292 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3293 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3294 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003295}
3296
Dan Gohman98ca4f22009-08-05 01:29:28 +00003297SDValue
3298PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003299 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003301 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003302 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003303
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003304 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003305 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3306 RVLocs, *DAG.getContext());
3307 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003308
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003309 // If this is the first return lowered for this function, add the regs to the
3310 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003311 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003312 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003313 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003314 }
3315
Dan Gohman475871a2008-07-27 21:46:04 +00003316 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003317
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003318 // Copy the result values into the output registers.
3319 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3320 CCValAssign &VA = RVLocs[i];
3321 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003322 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003323 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003324 Flag = Chain.getValue(1);
3325 }
3326
Gabor Greifba36cb52008-08-28 21:40:38 +00003327 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003329 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003331}
3332
Dan Gohman475871a2008-07-27 21:46:04 +00003333SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003334 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003335 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003336 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003337
Jim Laskeyefc7e522006-12-04 22:04:42 +00003338 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003339 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003340
3341 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003342 bool isPPC64 = Subtarget.isPPC64();
3343 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003344 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003345
3346 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003347 SDValue Chain = Op.getOperand(0);
3348 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003349
Jim Laskeyefc7e522006-12-04 22:04:42 +00003350 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003351 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3352 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003353 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003354
Jim Laskeyefc7e522006-12-04 22:04:42 +00003355 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003356 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003357
Jim Laskeyefc7e522006-12-04 22:04:42 +00003358 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003359 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003360 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003361}
3362
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003363
3364
Dan Gohman475871a2008-07-27 21:46:04 +00003365SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003366PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003367 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003368 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003369 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003370 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003371
3372 // Get current frame pointer save index. The users of this index will be
3373 // primarily DYNALLOC instructions.
3374 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3375 int RASI = FI->getReturnAddrSaveIndex();
3376
3377 // If the frame pointer save index hasn't been defined yet.
3378 if (!RASI) {
3379 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003380 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003381 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003382 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003383 // Save the result.
3384 FI->setReturnAddrSaveIndex(RASI);
3385 }
3386 return DAG.getFrameIndex(RASI, PtrVT);
3387}
3388
Dan Gohman475871a2008-07-27 21:46:04 +00003389SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003390PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3391 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003392 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003393 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003394 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003395
3396 // Get current frame pointer save index. The users of this index will be
3397 // primarily DYNALLOC instructions.
3398 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3399 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003400
Jim Laskey2f616bf2006-11-16 22:43:37 +00003401 // If the frame pointer save index hasn't been defined yet.
3402 if (!FPSI) {
3403 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003404 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003405 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003406
Jim Laskey2f616bf2006-11-16 22:43:37 +00003407 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003408 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003409 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003410 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003411 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003412 return DAG.getFrameIndex(FPSI, PtrVT);
3413}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003414
Dan Gohman475871a2008-07-27 21:46:04 +00003415SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003416 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003417 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003418 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003419 SDValue Chain = Op.getOperand(0);
3420 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003421 DebugLoc dl = Op.getDebugLoc();
3422
Jim Laskey2f616bf2006-11-16 22:43:37 +00003423 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003424 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003425 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003426 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003427 DAG.getConstant(0, PtrVT), Size);
3428 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003429 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003430 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003431 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003433 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003434}
3435
Chris Lattner1a635d62006-04-14 06:01:58 +00003436/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3437/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003438SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003439 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003440 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3441 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003442 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003443
Chris Lattner1a635d62006-04-14 06:01:58 +00003444 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003445
Chris Lattner1a635d62006-04-14 06:01:58 +00003446 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003447 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003448
Owen Andersone50ed302009-08-10 22:56:29 +00003449 EVT ResVT = Op.getValueType();
3450 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003451 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3452 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003453 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003454
Chris Lattner1a635d62006-04-14 06:01:58 +00003455 // If the RHS of the comparison is a 0.0, we don't need to do the
3456 // subtraction at all.
3457 if (isFloatingPointZero(RHS))
3458 switch (CC) {
3459 default: break; // SETUO etc aren't handled by fsel.
3460 case ISD::SETULT:
3461 case ISD::SETLT:
3462 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003463 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003464 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3466 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003467 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003468 case ISD::SETUGT:
3469 case ISD::SETGT:
3470 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003471 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003472 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3474 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003475 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003478
Dan Gohman475871a2008-07-27 21:46:04 +00003479 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003480 switch (CC) {
3481 default: break; // SETUO etc aren't handled by fsel.
3482 case ISD::SETULT:
3483 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003484 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3486 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003487 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003488 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003489 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003490 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3492 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003493 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003494 case ISD::SETUGT:
3495 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003496 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3498 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003499 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003500 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003501 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003502 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3504 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003505 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003506 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003507 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003508}
3509
Chris Lattner1f873002007-11-28 18:44:47 +00003510// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003511SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003512 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003513 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003514 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 if (Src.getValueType() == MVT::f32)
3516 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003517
Dan Gohman475871a2008-07-27 21:46:04 +00003518 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003520 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003522 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003523 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003525 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 case MVT::i64:
3527 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003528 break;
3529 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003530
Chris Lattner1a635d62006-04-14 06:01:58 +00003531 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003533
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003534 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003535 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3536 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003537
3538 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3539 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003541 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003542 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003543 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003544 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003545}
3546
Dan Gohmand858e902010-04-17 15:26:15 +00003547SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3548 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003549 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003550 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003552 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003553
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003555 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3557 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003558 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003560 return FP;
3561 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003562
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003564 "Unhandled SINT_TO_FP type in custom expander!");
3565 // Since we only generate this in 64-bit mode, we can take advantage of
3566 // 64-bit registers. In particular, sign extend the input value into the
3567 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3568 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003569 MachineFunction &MF = DAG.getMachineFunction();
3570 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003571 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003572 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003573 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003574
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003576 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003577
Chris Lattner1a635d62006-04-14 06:01:58 +00003578 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003579 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003580 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003581 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003582 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3583 SDValue Store =
3584 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3585 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003586 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003587 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3588 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003589
Chris Lattner1a635d62006-04-14 06:01:58 +00003590 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3592 if (Op.getValueType() == MVT::f32)
3593 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003594 return FP;
3595}
3596
Dan Gohmand858e902010-04-17 15:26:15 +00003597SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3598 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003599 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003600 /*
3601 The rounding mode is in bits 30:31 of FPSR, and has the following
3602 settings:
3603 00 Round to nearest
3604 01 Round to 0
3605 10 Round to +inf
3606 11 Round to -inf
3607
3608 FLT_ROUNDS, on the other hand, expects the following:
3609 -1 Undefined
3610 0 Round to 0
3611 1 Round to nearest
3612 2 Round to +inf
3613 3 Round to -inf
3614
3615 To perform the conversion, we do:
3616 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3617 */
3618
3619 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003620 EVT VT = Op.getValueType();
3621 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3622 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003623 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003624
3625 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003627 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003628 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003629
3630 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003631 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003632 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003633 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003634 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003635
3636 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003637 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003638 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003639 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003640 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003641
3642 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003643 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 DAG.getNode(ISD::AND, dl, MVT::i32,
3645 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003646 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 DAG.getNode(ISD::SRL, dl, MVT::i32,
3648 DAG.getNode(ISD::AND, dl, MVT::i32,
3649 DAG.getNode(ISD::XOR, dl, MVT::i32,
3650 CWD, DAG.getConstant(3, MVT::i32)),
3651 DAG.getConstant(3, MVT::i32)),
3652 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003653
Dan Gohman475871a2008-07-27 21:46:04 +00003654 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003656
Duncan Sands83ec4b62008-06-06 12:08:01 +00003657 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003658 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003659}
3660
Dan Gohmand858e902010-04-17 15:26:15 +00003661SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003662 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003663 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003664 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003665 assert(Op.getNumOperands() == 3 &&
3666 VT == Op.getOperand(1).getValueType() &&
3667 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003668
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003669 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003670 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003671 SDValue Lo = Op.getOperand(0);
3672 SDValue Hi = Op.getOperand(1);
3673 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003674 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003675
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003676 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003677 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003678 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3679 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3680 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3681 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003682 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003683 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3684 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3685 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003686 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003687 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003688}
3689
Dan Gohmand858e902010-04-17 15:26:15 +00003690SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003691 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003692 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003693 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003694 assert(Op.getNumOperands() == 3 &&
3695 VT == Op.getOperand(1).getValueType() &&
3696 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003697
Dan Gohman9ed06db2008-03-07 20:36:53 +00003698 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003699 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003700 SDValue Lo = Op.getOperand(0);
3701 SDValue Hi = Op.getOperand(1);
3702 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003703 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003704
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003705 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003706 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003707 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3708 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3709 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3710 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003711 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003712 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3713 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3714 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003715 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003716 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003717}
3718
Dan Gohmand858e902010-04-17 15:26:15 +00003719SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003720 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003721 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003722 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003723 assert(Op.getNumOperands() == 3 &&
3724 VT == Op.getOperand(1).getValueType() &&
3725 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003726
Dan Gohman9ed06db2008-03-07 20:36:53 +00003727 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003728 SDValue Lo = Op.getOperand(0);
3729 SDValue Hi = Op.getOperand(1);
3730 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003731 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003732
Dale Johannesenf5d97892009-02-04 01:48:28 +00003733 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003734 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003735 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3736 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3737 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3738 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003739 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003740 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3741 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3742 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003743 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003744 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003745 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003746}
3747
3748//===----------------------------------------------------------------------===//
3749// Vector related lowering.
3750//
3751
Chris Lattner4a998b92006-04-17 06:00:21 +00003752/// BuildSplatI - Build a canonical splati of Val with an element size of
3753/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003754static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003755 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003756 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003757
Owen Andersone50ed302009-08-10 22:56:29 +00003758 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003760 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003761
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003763
Chris Lattner70fa4932006-12-01 01:45:39 +00003764 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3765 if (Val == -1)
3766 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003767
Owen Andersone50ed302009-08-10 22:56:29 +00003768 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003769
Chris Lattner4a998b92006-04-17 06:00:21 +00003770 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003772 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003773 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003774 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3775 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003776 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003777}
3778
Chris Lattnere7c768e2006-04-18 03:24:30 +00003779/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003780/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003781static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003782 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 EVT DestVT = MVT::Other) {
3784 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003785 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003787}
3788
Chris Lattnere7c768e2006-04-18 03:24:30 +00003789/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3790/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003791static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003792 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 DebugLoc dl, EVT DestVT = MVT::Other) {
3794 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003795 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003797}
3798
3799
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003800/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3801/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003802static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003803 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003804 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003805 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3806 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003807
Nate Begeman9008ca62009-04-27 18:41:29 +00003808 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003809 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003812 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003813}
3814
Chris Lattnerf1b47082006-04-14 05:19:18 +00003815// If this is a case we can't handle, return null and let the default
3816// expansion code take care of it. If we CAN select this case, and if it
3817// selects to a single instruction, return Op. Otherwise, if we can codegen
3818// this case more efficiently than a constant pool load, lower it to the
3819// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003820SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3821 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003822 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003823 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3824 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003825
Bob Wilson24e338e2009-03-02 23:24:16 +00003826 // Check if this is a splat of a constant value.
3827 APInt APSplatBits, APSplatUndef;
3828 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003829 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003830 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003831 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003832 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003833
Bob Wilsonf2950b02009-03-03 19:26:27 +00003834 unsigned SplatBits = APSplatBits.getZExtValue();
3835 unsigned SplatUndef = APSplatUndef.getZExtValue();
3836 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003837
Bob Wilsonf2950b02009-03-03 19:26:27 +00003838 // First, handle single instruction cases.
3839
3840 // All zeros?
3841 if (SplatBits == 0) {
3842 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3844 SDValue Z = DAG.getConstant(0, MVT::i32);
3845 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003846 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003847 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003848 return Op;
3849 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003850
Bob Wilsonf2950b02009-03-03 19:26:27 +00003851 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3852 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3853 (32-SplatBitSize));
3854 if (SextVal >= -16 && SextVal <= 15)
3855 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003856
3857
Bob Wilsonf2950b02009-03-03 19:26:27 +00003858 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003859
Bob Wilsonf2950b02009-03-03 19:26:27 +00003860 // If this value is in the range [-32,30] and is even, use:
3861 // tmp = VSPLTI[bhw], result = add tmp, tmp
3862 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003864 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003865 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003866 }
3867
3868 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3869 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3870 // for fneg/fabs.
3871 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3872 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003874
3875 // Make the VSLW intrinsic, computing 0x8000_0000.
3876 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3877 OnesV, DAG, dl);
3878
3879 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003881 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003882 }
3883
3884 // Check to see if this is a wide variety of vsplti*, binop self cases.
3885 static const signed char SplatCsts[] = {
3886 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3887 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3888 };
3889
3890 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3891 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3892 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3893 int i = SplatCsts[idx];
3894
3895 // Figure out what shift amount will be used by altivec if shifted by i in
3896 // this splat size.
3897 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3898
3899 // vsplti + shl self.
3900 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003902 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3903 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3904 Intrinsic::ppc_altivec_vslw
3905 };
3906 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003907 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003908 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003909
Bob Wilsonf2950b02009-03-03 19:26:27 +00003910 // vsplti + srl self.
3911 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003913 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3914 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3915 Intrinsic::ppc_altivec_vsrw
3916 };
3917 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003918 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003919 }
3920
Bob Wilsonf2950b02009-03-03 19:26:27 +00003921 // vsplti + sra self.
3922 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003924 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3925 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3926 Intrinsic::ppc_altivec_vsraw
3927 };
3928 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003929 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003930 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003931
Bob Wilsonf2950b02009-03-03 19:26:27 +00003932 // vsplti + rol self.
3933 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3934 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003936 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3937 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3938 Intrinsic::ppc_altivec_vrlw
3939 };
3940 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003941 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003942 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003943
Bob Wilsonf2950b02009-03-03 19:26:27 +00003944 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00003945 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003947 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003948 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003949 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00003950 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003952 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003953 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003954 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00003955 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003957 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3958 }
3959 }
3960
3961 // Three instruction sequences.
3962
3963 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3964 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3966 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003967 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003968 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003969 }
3970 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3971 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3973 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003974 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003975 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003976 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003977
Dan Gohman475871a2008-07-27 21:46:04 +00003978 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003979}
3980
Chris Lattner59138102006-04-17 05:28:54 +00003981/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3982/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003983static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003984 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003985 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003986 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003987 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003988 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003989
Chris Lattner59138102006-04-17 05:28:54 +00003990 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003991 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003992 OP_VMRGHW,
3993 OP_VMRGLW,
3994 OP_VSPLTISW0,
3995 OP_VSPLTISW1,
3996 OP_VSPLTISW2,
3997 OP_VSPLTISW3,
3998 OP_VSLDOI4,
3999 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004000 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004001 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004002
Chris Lattner59138102006-04-17 05:28:54 +00004003 if (OpNum == OP_COPY) {
4004 if (LHSID == (1*9+2)*9+3) return LHS;
4005 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4006 return RHS;
4007 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004008
Dan Gohman475871a2008-07-27 21:46:04 +00004009 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004010 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4011 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004012
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004014 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004015 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004016 case OP_VMRGHW:
4017 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4018 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4019 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4020 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4021 break;
4022 case OP_VMRGLW:
4023 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4024 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4025 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4026 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4027 break;
4028 case OP_VSPLTISW0:
4029 for (unsigned i = 0; i != 16; ++i)
4030 ShufIdxs[i] = (i&3)+0;
4031 break;
4032 case OP_VSPLTISW1:
4033 for (unsigned i = 0; i != 16; ++i)
4034 ShufIdxs[i] = (i&3)+4;
4035 break;
4036 case OP_VSPLTISW2:
4037 for (unsigned i = 0; i != 16; ++i)
4038 ShufIdxs[i] = (i&3)+8;
4039 break;
4040 case OP_VSPLTISW3:
4041 for (unsigned i = 0; i != 16; ++i)
4042 ShufIdxs[i] = (i&3)+12;
4043 break;
4044 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004045 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004046 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004047 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004048 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004049 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004050 }
Owen Andersone50ed302009-08-10 22:56:29 +00004051 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004052 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4053 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004055 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004056}
4057
Chris Lattnerf1b47082006-04-14 05:19:18 +00004058/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4059/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4060/// return the code it can be lowered into. Worst case, it can always be
4061/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004062SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004063 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004064 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004065 SDValue V1 = Op.getOperand(0);
4066 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004068 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004069
Chris Lattnerf1b47082006-04-14 05:19:18 +00004070 // Cases that are handled by instructions that take permute immediates
4071 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4072 // selected by the instruction selector.
4073 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4075 PPC::isSplatShuffleMask(SVOp, 2) ||
4076 PPC::isSplatShuffleMask(SVOp, 4) ||
4077 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4078 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4079 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4080 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4081 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4082 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4083 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4084 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4085 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004086 return Op;
4087 }
4088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004089
Chris Lattnerf1b47082006-04-14 05:19:18 +00004090 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4091 // and produce a fixed permutation. If any of these match, do not lower to
4092 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4094 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4095 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4096 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4097 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4098 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4099 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4100 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4101 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004102 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004103
Chris Lattner59138102006-04-17 05:28:54 +00004104 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4105 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 SmallVector<int, 16> PermMask;
4107 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004108
Chris Lattner59138102006-04-17 05:28:54 +00004109 unsigned PFIndexes[4];
4110 bool isFourElementShuffle = true;
4111 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4112 unsigned EltNo = 8; // Start out undef.
4113 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004115 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004116
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004118 if ((ByteSource & 3) != j) {
4119 isFourElementShuffle = false;
4120 break;
4121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004122
Chris Lattner59138102006-04-17 05:28:54 +00004123 if (EltNo == 8) {
4124 EltNo = ByteSource/4;
4125 } else if (EltNo != ByteSource/4) {
4126 isFourElementShuffle = false;
4127 break;
4128 }
4129 }
4130 PFIndexes[i] = EltNo;
4131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004132
4133 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004134 // perfect shuffle vector to determine if it is cost effective to do this as
4135 // discrete instructions, or whether we should use a vperm.
4136 if (isFourElementShuffle) {
4137 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004138 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004139 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004140
Chris Lattner59138102006-04-17 05:28:54 +00004141 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4142 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004143
Chris Lattner59138102006-04-17 05:28:54 +00004144 // Determining when to avoid vperm is tricky. Many things affect the cost
4145 // of vperm, particularly how many times the perm mask needs to be computed.
4146 // For example, if the perm mask can be hoisted out of a loop or is already
4147 // used (perhaps because there are multiple permutes with the same shuffle
4148 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4149 // the loop requires an extra register.
4150 //
4151 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004152 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004153 // available, if this block is within a loop, we should avoid using vperm
4154 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004155 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004156 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004158
Chris Lattnerf1b47082006-04-14 05:19:18 +00004159 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4160 // vector that will get spilled to the constant pool.
4161 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004162
Chris Lattnerf1b47082006-04-14 05:19:18 +00004163 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4164 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004165 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004166 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004167
Dan Gohman475871a2008-07-27 21:46:04 +00004168 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4170 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Chris Lattnerf1b47082006-04-14 05:19:18 +00004172 for (unsigned j = 0; j != BytesPerElement; ++j)
4173 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004178 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004179 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004180}
4181
Chris Lattner90564f22006-04-18 17:59:36 +00004182/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4183/// altivec comparison. If it is, return true and fill in Opc/isDot with
4184/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004185static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004186 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004187 unsigned IntrinsicID =
4188 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004189 CompareOpc = -1;
4190 isDot = false;
4191 switch (IntrinsicID) {
4192 default: return false;
4193 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004194 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4195 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4196 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4197 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4198 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4199 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4200 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4201 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4202 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4203 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4204 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4205 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4206 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004207
Chris Lattner1a635d62006-04-14 06:01:58 +00004208 // Normal Comparisons.
4209 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4210 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4211 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4212 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4213 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4214 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4215 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4216 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4217 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4218 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4219 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4220 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4221 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4222 }
Chris Lattner90564f22006-04-18 17:59:36 +00004223 return true;
4224}
4225
4226/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4227/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004228SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004229 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004230 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4231 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004232 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004233 int CompareOpc;
4234 bool isDot;
4235 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004236 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004237
Chris Lattner90564f22006-04-18 17:59:36 +00004238 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004239 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004240 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004241 Op.getOperand(1), Op.getOperand(2),
4242 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004243 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Chris Lattner1a635d62006-04-14 06:01:58 +00004246 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004247 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004248 Op.getOperand(2), // LHS
4249 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004251 };
Owen Andersone50ed302009-08-10 22:56:29 +00004252 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004253 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004254 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004255 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004256
Chris Lattner1a635d62006-04-14 06:01:58 +00004257 // Now that we have the comparison, emit a copy from the CR to a GPR.
4258 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4260 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004261 CompNode.getValue(1));
4262
Chris Lattner1a635d62006-04-14 06:01:58 +00004263 // Unpack the result based on how the target uses it.
4264 unsigned BitNo; // Bit # of CR6.
4265 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004266 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004267 default: // Can't happen, don't crash on invalid number though.
4268 case 0: // Return the value of the EQ bit of CR6.
4269 BitNo = 0; InvertBit = false;
4270 break;
4271 case 1: // Return the inverted value of the EQ bit of CR6.
4272 BitNo = 0; InvertBit = true;
4273 break;
4274 case 2: // Return the value of the LT bit of CR6.
4275 BitNo = 2; InvertBit = false;
4276 break;
4277 case 3: // Return the inverted value of the LT bit of CR6.
4278 BitNo = 2; InvertBit = true;
4279 break;
4280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004281
Chris Lattner1a635d62006-04-14 06:01:58 +00004282 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4284 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004285 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4287 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004288
Chris Lattner1a635d62006-04-14 06:01:58 +00004289 // If we are supposed to, toggle the bit.
4290 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4292 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004293 return Flags;
4294}
4295
Scott Michelfdc40a02009-02-17 22:15:04 +00004296SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004297 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004298 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004299 // Create a stack slot that is 16-byte aligned.
4300 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004301 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004302 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004303 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004304
Chris Lattner1a635d62006-04-14 06:01:58 +00004305 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004306 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004307 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004308 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004309 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004310 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004311 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004312}
4313
Dan Gohmand858e902010-04-17 15:26:15 +00004314SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004315 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004317 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004318
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4320 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004321
Dan Gohman475871a2008-07-27 21:46:04 +00004322 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004323 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004324
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004325 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004326 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4327 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4328 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004329
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004330 // Low parts multiplied together, generating 32-bit results (we ignore the
4331 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004332 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004334
Dan Gohman475871a2008-07-27 21:46:04 +00004335 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004337 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004338 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004339 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4341 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004342 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004343
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004345
Chris Lattnercea2aa72006-04-18 04:28:57 +00004346 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004347 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004349 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004350
Chris Lattner19a81522006-04-18 03:57:35 +00004351 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004352 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004354 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
Chris Lattner19a81522006-04-18 03:57:35 +00004356 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004357 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004359 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004360
Chris Lattner19a81522006-04-18 03:57:35 +00004361 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004363 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 Ops[i*2 ] = 2*i+1;
4365 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004366 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004368 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004369 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004370 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004371}
4372
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004373/// LowerOperation - Provide custom lowering hooks for some operations.
4374///
Dan Gohmand858e902010-04-17 15:26:15 +00004375SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004376 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004377 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004378 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004379 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004380 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004381 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004382 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004383 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004384 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004385 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004386 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004387
4388 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004389 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004390
Jim Laskeyefc7e522006-12-04 22:04:42 +00004391 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004392 case ISD::DYNAMIC_STACKALLOC:
4393 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004394
Chris Lattner1a635d62006-04-14 06:01:58 +00004395 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004396 case ISD::FP_TO_UINT:
4397 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004398 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004399 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004400 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004401
Chris Lattner1a635d62006-04-14 06:01:58 +00004402 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004403 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4404 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4405 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004406
Chris Lattner1a635d62006-04-14 06:01:58 +00004407 // Vector-related lowering.
4408 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4409 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4410 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4411 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004412 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004413
Chris Lattner3fc027d2007-12-08 06:59:59 +00004414 // Frame & Return address.
4415 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004416 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004417 }
Dan Gohman475871a2008-07-27 21:46:04 +00004418 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004419}
4420
Duncan Sands1607f052008-12-01 11:39:25 +00004421void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4422 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004423 SelectionDAG &DAG) const {
Dale Johannesen3484c092009-02-05 22:07:54 +00004424 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004425 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004426 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004427 assert(false && "Do not know how to custom type legalize this operation!");
4428 return;
4429 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 assert(N->getValueType(0) == MVT::ppcf128);
4431 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004432 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004434 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004435 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004437 DAG.getIntPtrConstant(1));
4438
4439 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4440 // of the long double, and puts FPSCR back the way it was. We do not
4441 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004442 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004443 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4444
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004446 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004447 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004448 MFFSreg = Result.getValue(0);
4449 InFlag = Result.getValue(1);
4450
4451 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004452 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004453 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004454 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004455 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004456 InFlag = Result.getValue(0);
4457
4458 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004459 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004461 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004462 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004463 InFlag = Result.getValue(0);
4464
4465 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004467 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004468 Ops[0] = Lo;
4469 Ops[1] = Hi;
4470 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004471 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004472 FPreg = Result.getValue(0);
4473 InFlag = Result.getValue(1);
4474
4475 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 NodeTys.push_back(MVT::f64);
4477 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004478 Ops[1] = MFFSreg;
4479 Ops[2] = FPreg;
4480 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004481 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004482 FPreg = Result.getValue(0);
4483
4484 // We know the low half is about to be thrown away, so just use something
4485 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004487 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004488 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004489 }
Duncan Sands1607f052008-12-01 11:39:25 +00004490 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004491 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004492 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004493 }
4494}
4495
4496
Chris Lattner1a635d62006-04-14 06:01:58 +00004497//===----------------------------------------------------------------------===//
4498// Other Lowering Code
4499//===----------------------------------------------------------------------===//
4500
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004501MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004502PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004503 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004504 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004505 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4506
4507 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4508 MachineFunction *F = BB->getParent();
4509 MachineFunction::iterator It = BB;
4510 ++It;
4511
4512 unsigned dest = MI->getOperand(0).getReg();
4513 unsigned ptrA = MI->getOperand(1).getReg();
4514 unsigned ptrB = MI->getOperand(2).getReg();
4515 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004516 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004517
4518 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4519 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4520 F->insert(It, loopMBB);
4521 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004522 exitMBB->splice(exitMBB->begin(), BB,
4523 llvm::next(MachineBasicBlock::iterator(MI)),
4524 BB->end());
4525 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004526
4527 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004528 unsigned TmpReg = (!BinOpcode) ? incr :
4529 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004530 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4531 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004532
4533 // thisMBB:
4534 // ...
4535 // fallthrough --> loopMBB
4536 BB->addSuccessor(loopMBB);
4537
4538 // loopMBB:
4539 // l[wd]arx dest, ptr
4540 // add r0, dest, incr
4541 // st[wd]cx. r0, ptr
4542 // bne- loopMBB
4543 // fallthrough --> exitMBB
4544 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004545 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004546 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004547 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004548 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4549 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004550 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004551 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004552 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004553 BB->addSuccessor(loopMBB);
4554 BB->addSuccessor(exitMBB);
4555
4556 // exitMBB:
4557 // ...
4558 BB = exitMBB;
4559 return BB;
4560}
4561
4562MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004563PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004564 MachineBasicBlock *BB,
4565 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004566 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004567 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004568 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4569 // In 64 bit mode we have to use 64 bits for addresses, even though the
4570 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4571 // registers without caring whether they're 32 or 64, but here we're
4572 // doing actual arithmetic on the addresses.
4573 bool is64bit = PPCSubTarget.isPPC64();
4574
4575 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4576 MachineFunction *F = BB->getParent();
4577 MachineFunction::iterator It = BB;
4578 ++It;
4579
4580 unsigned dest = MI->getOperand(0).getReg();
4581 unsigned ptrA = MI->getOperand(1).getReg();
4582 unsigned ptrB = MI->getOperand(2).getReg();
4583 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004584 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004585
4586 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4587 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4588 F->insert(It, loopMBB);
4589 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004590 exitMBB->splice(exitMBB->begin(), BB,
4591 llvm::next(MachineBasicBlock::iterator(MI)),
4592 BB->end());
4593 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004594
4595 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004596 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004597 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4598 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004599 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4600 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4601 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4602 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4603 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4604 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4605 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4606 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4607 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4608 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004609 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004610 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004611 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004612
4613 // thisMBB:
4614 // ...
4615 // fallthrough --> loopMBB
4616 BB->addSuccessor(loopMBB);
4617
4618 // The 4-byte load must be aligned, while a char or short may be
4619 // anywhere in the word. Hence all this nasty bookkeeping code.
4620 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4621 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004622 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004623 // rlwinm ptr, ptr1, 0, 0, 29
4624 // slw incr2, incr, shift
4625 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4626 // slw mask, mask2, shift
4627 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004628 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004629 // add tmp, tmpDest, incr2
4630 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004631 // and tmp3, tmp, mask
4632 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004633 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004634 // bne- loopMBB
4635 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004636 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004637
4638 if (ptrA!=PPC::R0) {
4639 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004640 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004641 .addReg(ptrA).addReg(ptrB);
4642 } else {
4643 Ptr1Reg = ptrB;
4644 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004645 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004646 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004647 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004648 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4649 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004650 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004651 .addReg(Ptr1Reg).addImm(0).addImm(61);
4652 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004653 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004654 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004655 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004656 .addReg(incr).addReg(ShiftReg);
4657 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004658 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004659 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004660 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4661 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004662 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004663 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004664 .addReg(Mask2Reg).addReg(ShiftReg);
4665
4666 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004667 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004668 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004669 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004670 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004671 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004672 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004673 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004674 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004675 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004676 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004677 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004678 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004679 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004680 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004681 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004682 BB->addSuccessor(loopMBB);
4683 BB->addSuccessor(exitMBB);
4684
4685 // exitMBB:
4686 // ...
4687 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004688 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004689 return BB;
4690}
4691
4692MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004693PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004694 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004695 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004696
4697 // To "insert" these instructions we actually have to insert their
4698 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004699 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004700 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004701 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004702
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004703 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004704
4705 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4706 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4707 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4708 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4709 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4710
4711 // The incoming instruction knows the destination vreg to set, the
4712 // condition code register to branch on, the true/false values to
4713 // select between, and a branch opcode to use.
4714
4715 // thisMBB:
4716 // ...
4717 // TrueVal = ...
4718 // cmpTY ccX, r1, r2
4719 // bCC copy1MBB
4720 // fallthrough --> copy0MBB
4721 MachineBasicBlock *thisMBB = BB;
4722 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4723 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4724 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004725 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004726 F->insert(It, copy0MBB);
4727 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004728
4729 // Transfer the remainder of BB and its successor edges to sinkMBB.
4730 sinkMBB->splice(sinkMBB->begin(), BB,
4731 llvm::next(MachineBasicBlock::iterator(MI)),
4732 BB->end());
4733 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4734
Evan Cheng53301922008-07-12 02:23:19 +00004735 // Next, add the true and fallthrough blocks as its successors.
4736 BB->addSuccessor(copy0MBB);
4737 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004738
Dan Gohman14152b42010-07-06 20:24:04 +00004739 BuildMI(BB, dl, TII->get(PPC::BCC))
4740 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4741
Evan Cheng53301922008-07-12 02:23:19 +00004742 // copy0MBB:
4743 // %FalseValue = ...
4744 // # fallthrough to sinkMBB
4745 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004746
Evan Cheng53301922008-07-12 02:23:19 +00004747 // Update machine-CFG edges
4748 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004749
Evan Cheng53301922008-07-12 02:23:19 +00004750 // sinkMBB:
4751 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4752 // ...
4753 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004754 BuildMI(*BB, BB->begin(), dl,
4755 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004756 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4757 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4758 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004759 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4760 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4761 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4762 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004763 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4764 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4765 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4766 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004767
4768 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4769 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4770 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4771 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004772 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4773 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4774 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4775 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004776
4777 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4778 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4779 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4780 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004781 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4782 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4783 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4784 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004785
4786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4787 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4789 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004790 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4791 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4792 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4793 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004794
4795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004796 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004798 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004799 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004800 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004801 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004802 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004803
4804 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4805 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4806 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4807 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004808 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4809 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4810 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4811 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004812
Dale Johannesen0e55f062008-08-29 18:29:46 +00004813 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4814 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4815 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4816 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4817 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4818 BB = EmitAtomicBinary(MI, BB, false, 0);
4819 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4820 BB = EmitAtomicBinary(MI, BB, true, 0);
4821
Evan Cheng53301922008-07-12 02:23:19 +00004822 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4823 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4824 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4825
4826 unsigned dest = MI->getOperand(0).getReg();
4827 unsigned ptrA = MI->getOperand(1).getReg();
4828 unsigned ptrB = MI->getOperand(2).getReg();
4829 unsigned oldval = MI->getOperand(3).getReg();
4830 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004831 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004832
Dale Johannesen65e39732008-08-25 18:53:26 +00004833 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4834 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4835 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004836 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004837 F->insert(It, loop1MBB);
4838 F->insert(It, loop2MBB);
4839 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004840 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004841 exitMBB->splice(exitMBB->begin(), BB,
4842 llvm::next(MachineBasicBlock::iterator(MI)),
4843 BB->end());
4844 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004845
4846 // thisMBB:
4847 // ...
4848 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004849 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004850
Dale Johannesen65e39732008-08-25 18:53:26 +00004851 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004852 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004853 // cmp[wd] dest, oldval
4854 // bne- midMBB
4855 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004856 // st[wd]cx. newval, ptr
4857 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004858 // b exitBB
4859 // midMBB:
4860 // st[wd]cx. dest, ptr
4861 // exitBB:
4862 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004863 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004864 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004865 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004866 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004867 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004868 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4869 BB->addSuccessor(loop2MBB);
4870 BB->addSuccessor(midMBB);
4871
4872 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004873 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004874 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004875 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004876 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004877 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004878 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004879 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004880
Dale Johannesen65e39732008-08-25 18:53:26 +00004881 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004882 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004883 .addReg(dest).addReg(ptrA).addReg(ptrB);
4884 BB->addSuccessor(exitMBB);
4885
Evan Cheng53301922008-07-12 02:23:19 +00004886 // exitMBB:
4887 // ...
4888 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004889 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4890 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4891 // We must use 64-bit registers for addresses when targeting 64-bit,
4892 // since we're actually doing arithmetic on them. Other registers
4893 // can be 32-bit.
4894 bool is64bit = PPCSubTarget.isPPC64();
4895 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4896
4897 unsigned dest = MI->getOperand(0).getReg();
4898 unsigned ptrA = MI->getOperand(1).getReg();
4899 unsigned ptrB = MI->getOperand(2).getReg();
4900 unsigned oldval = MI->getOperand(3).getReg();
4901 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004902 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004903
4904 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4905 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4906 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4907 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4908 F->insert(It, loop1MBB);
4909 F->insert(It, loop2MBB);
4910 F->insert(It, midMBB);
4911 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004912 exitMBB->splice(exitMBB->begin(), BB,
4913 llvm::next(MachineBasicBlock::iterator(MI)),
4914 BB->end());
4915 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004916
4917 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004918 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004919 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4920 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004921 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4922 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4923 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4924 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4925 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4926 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4927 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4928 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4929 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4930 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4931 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4932 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4933 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4934 unsigned Ptr1Reg;
4935 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4936 // thisMBB:
4937 // ...
4938 // fallthrough --> loopMBB
4939 BB->addSuccessor(loop1MBB);
4940
4941 // The 4-byte load must be aligned, while a char or short may be
4942 // anywhere in the word. Hence all this nasty bookkeeping code.
4943 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4944 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004945 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004946 // rlwinm ptr, ptr1, 0, 0, 29
4947 // slw newval2, newval, shift
4948 // slw oldval2, oldval,shift
4949 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4950 // slw mask, mask2, shift
4951 // and newval3, newval2, mask
4952 // and oldval3, oldval2, mask
4953 // loop1MBB:
4954 // lwarx tmpDest, ptr
4955 // and tmp, tmpDest, mask
4956 // cmpw tmp, oldval3
4957 // bne- midMBB
4958 // loop2MBB:
4959 // andc tmp2, tmpDest, mask
4960 // or tmp4, tmp2, newval3
4961 // stwcx. tmp4, ptr
4962 // bne- loop1MBB
4963 // b exitBB
4964 // midMBB:
4965 // stwcx. tmpDest, ptr
4966 // exitBB:
4967 // srw dest, tmpDest, shift
4968 if (ptrA!=PPC::R0) {
4969 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004970 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004971 .addReg(ptrA).addReg(ptrB);
4972 } else {
4973 Ptr1Reg = ptrB;
4974 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004975 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004976 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004977 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004978 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4979 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004980 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004981 .addReg(Ptr1Reg).addImm(0).addImm(61);
4982 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004983 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004984 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004985 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004986 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004987 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004988 .addReg(oldval).addReg(ShiftReg);
4989 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004990 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004991 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004992 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4993 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4994 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004995 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004996 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004997 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004998 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004999 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005000 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005001 .addReg(OldVal2Reg).addReg(MaskReg);
5002
5003 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005004 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005005 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5007 .addReg(TmpDestReg).addReg(MaskReg);
5008 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005009 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005010 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005011 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5012 BB->addSuccessor(loop2MBB);
5013 BB->addSuccessor(midMBB);
5014
5015 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005016 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5017 .addReg(TmpDestReg).addReg(MaskReg);
5018 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5019 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5020 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005021 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005022 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005023 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005024 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005025 BB->addSuccessor(loop1MBB);
5026 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005027
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005028 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005029 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005030 .addReg(PPC::R0).addReg(PtrReg);
5031 BB->addSuccessor(exitMBB);
5032
5033 // exitMBB:
5034 // ...
5035 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005036 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005037 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005038 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005039 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005040
Dan Gohman14152b42010-07-06 20:24:04 +00005041 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005042 return BB;
5043}
5044
Chris Lattner1a635d62006-04-14 06:01:58 +00005045//===----------------------------------------------------------------------===//
5046// Target Optimization Hooks
5047//===----------------------------------------------------------------------===//
5048
Duncan Sands25cf2272008-11-24 14:53:14 +00005049SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5050 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005051 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005052 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005053 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005054 switch (N->getOpcode()) {
5055 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005056 case PPCISD::SHL:
5057 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005058 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005059 return N->getOperand(0);
5060 }
5061 break;
5062 case PPCISD::SRL:
5063 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005064 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005065 return N->getOperand(0);
5066 }
5067 break;
5068 case PPCISD::SRA:
5069 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005070 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005071 C->isAllOnesValue()) // -1 >>s V -> -1.
5072 return N->getOperand(0);
5073 }
5074 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005075
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005076 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005077 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005078 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5079 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5080 // We allow the src/dst to be either f32/f64, but the intermediate
5081 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005082 if (N->getOperand(0).getValueType() == MVT::i64 &&
5083 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005084 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 if (Val.getValueType() == MVT::f32) {
5086 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005087 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005089
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005091 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005093 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 if (N->getValueType(0) == MVT::f32) {
5095 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005096 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005097 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005098 }
5099 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005101 // If the intermediate type is i32, we can avoid the load/store here
5102 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005103 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005104 }
5105 }
5106 break;
Chris Lattner51269842006-03-01 05:50:56 +00005107 case ISD::STORE:
5108 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5109 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005110 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005111 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 N->getOperand(1).getValueType() == MVT::i32 &&
5113 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005114 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 if (Val.getValueType() == MVT::f32) {
5116 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005117 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005118 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005120 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005121
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005123 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005124 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005125 return Val;
5126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005127
Chris Lattnerd9989382006-07-10 20:56:58 +00005128 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005129 if (cast<StoreSDNode>(N)->isUnindexed() &&
5130 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005131 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 (N->getOperand(1).getValueType() == MVT::i32 ||
5133 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005134 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005135 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 if (BSwapOp.getValueType() == MVT::i16)
5137 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005138
Dan Gohmanc76909a2009-09-25 20:36:54 +00005139 SDValue Ops[] = {
5140 N->getOperand(0), BSwapOp, N->getOperand(2),
5141 DAG.getValueType(N->getOperand(1).getValueType())
5142 };
5143 return
5144 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5145 Ops, array_lengthof(Ops),
5146 cast<StoreSDNode>(N)->getMemoryVT(),
5147 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005148 }
5149 break;
5150 case ISD::BSWAP:
5151 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005152 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005153 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005154 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005155 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005156 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005157 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005158 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005159 LD->getChain(), // Chain
5160 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005161 DAG.getValueType(N->getValueType(0)) // VT
5162 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005163 SDValue BSLoad =
5164 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5165 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5166 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005167
Scott Michelfdc40a02009-02-17 22:15:04 +00005168 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005169 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005170 if (N->getValueType(0) == MVT::i16)
5171 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Chris Lattnerd9989382006-07-10 20:56:58 +00005173 // First, combine the bswap away. This makes the value produced by the
5174 // load dead.
5175 DCI.CombineTo(N, ResVal);
5176
5177 // Next, combine the load away, we give it a bogus result value but a real
5178 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005179 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005180
Chris Lattnerd9989382006-07-10 20:56:58 +00005181 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005182 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005184
Chris Lattner51269842006-03-01 05:50:56 +00005185 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005186 case PPCISD::VCMP: {
5187 // If a VCMPo node already exists with exactly the same operands as this
5188 // node, use its result instead of this node (VCMPo computes both a CR6 and
5189 // a normal output).
5190 //
5191 if (!N->getOperand(0).hasOneUse() &&
5192 !N->getOperand(1).hasOneUse() &&
5193 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Chris Lattner4468c222006-03-31 06:02:07 +00005195 // Scan all of the users of the LHS, looking for VCMPo's that match.
5196 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005197
Gabor Greifba36cb52008-08-28 21:40:38 +00005198 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005199 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5200 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005201 if (UI->getOpcode() == PPCISD::VCMPo &&
5202 UI->getOperand(1) == N->getOperand(1) &&
5203 UI->getOperand(2) == N->getOperand(2) &&
5204 UI->getOperand(0) == N->getOperand(0)) {
5205 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005206 break;
5207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Chris Lattner00901202006-04-18 18:28:22 +00005209 // If there is no VCMPo node, or if the flag value has a single use, don't
5210 // transform this.
5211 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5212 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
5214 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005215 // chain, this transformation is more complex. Note that multiple things
5216 // could use the value result, which we should ignore.
5217 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005218 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005219 FlagUser == 0; ++UI) {
5220 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005221 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005222 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005223 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005224 FlagUser = User;
5225 break;
5226 }
5227 }
5228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005229
Chris Lattner00901202006-04-18 18:28:22 +00005230 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5231 // give up for right now.
5232 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005233 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005234 }
5235 break;
5236 }
Chris Lattner90564f22006-04-18 17:59:36 +00005237 case ISD::BR_CC: {
5238 // If this is a branch on an altivec predicate comparison, lower this so
5239 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5240 // lowering is done pre-legalize, because the legalizer lowers the predicate
5241 // compare down to code that is difficult to reassemble.
5242 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005243 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005244 int CompareOpc;
5245 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005246
Chris Lattner90564f22006-04-18 17:59:36 +00005247 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5248 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5249 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5250 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005251
Chris Lattner90564f22006-04-18 17:59:36 +00005252 // If this is a comparison against something other than 0/1, then we know
5253 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005254 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005255 if (Val != 0 && Val != 1) {
5256 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5257 return N->getOperand(0);
5258 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005259 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005260 N->getOperand(0), N->getOperand(4));
5261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005262
Chris Lattner90564f22006-04-18 17:59:36 +00005263 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005264
Chris Lattner90564f22006-04-18 17:59:36 +00005265 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005266 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005268 LHS.getOperand(2), // LHS of compare
5269 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005271 };
Chris Lattner90564f22006-04-18 17:59:36 +00005272 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005273 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005274 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Chris Lattner90564f22006-04-18 17:59:36 +00005276 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005277 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005278 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005279 default: // Can't happen, don't crash on invalid number though.
5280 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005281 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005282 break;
5283 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005284 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005285 break;
5286 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005287 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005288 break;
5289 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005290 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005291 break;
5292 }
5293
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5295 DAG.getConstant(CompOpc, MVT::i32),
5296 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005297 N->getOperand(4), CompNode.getValue(1));
5298 }
5299 break;
5300 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005302
Dan Gohman475871a2008-07-27 21:46:04 +00005303 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005304}
5305
Chris Lattner1a635d62006-04-14 06:01:58 +00005306//===----------------------------------------------------------------------===//
5307// Inline Assembly Support
5308//===----------------------------------------------------------------------===//
5309
Dan Gohman475871a2008-07-27 21:46:04 +00005310void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005311 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005312 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005313 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005314 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005315 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005316 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005317 switch (Op.getOpcode()) {
5318 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005319 case PPCISD::LBRX: {
5320 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005321 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005322 KnownZero = 0xFFFF0000;
5323 break;
5324 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005325 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005326 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005327 default: break;
5328 case Intrinsic::ppc_altivec_vcmpbfp_p:
5329 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5330 case Intrinsic::ppc_altivec_vcmpequb_p:
5331 case Intrinsic::ppc_altivec_vcmpequh_p:
5332 case Intrinsic::ppc_altivec_vcmpequw_p:
5333 case Intrinsic::ppc_altivec_vcmpgefp_p:
5334 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5335 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5336 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5337 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5338 case Intrinsic::ppc_altivec_vcmpgtub_p:
5339 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5340 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5341 KnownZero = ~1U; // All bits but the low one are known to be zero.
5342 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005343 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005344 }
5345 }
5346}
5347
5348
Chris Lattner4234f572007-03-25 02:14:49 +00005349/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005350/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005351PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005352PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5353 if (Constraint.size() == 1) {
5354 switch (Constraint[0]) {
5355 default: break;
5356 case 'b':
5357 case 'r':
5358 case 'f':
5359 case 'v':
5360 case 'y':
5361 return C_RegisterClass;
5362 }
5363 }
5364 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005365}
5366
John Thompson44ab89e2010-10-29 17:29:13 +00005367/// Examine constraint type and operand type and determine a weight value.
5368/// This object must already have been set up with the operand type
5369/// and the current alternative constraint selected.
5370TargetLowering::ConstraintWeight
5371PPCTargetLowering::getSingleConstraintMatchWeight(
5372 AsmOperandInfo &info, const char *constraint) const {
5373 ConstraintWeight weight = CW_Invalid;
5374 Value *CallOperandVal = info.CallOperandVal;
5375 // If we don't have a value, we can't do a match,
5376 // but allow it at the lowest weight.
5377 if (CallOperandVal == NULL)
5378 return CW_Default;
5379 const Type *type = CallOperandVal->getType();
5380 // Look at the constraint type.
5381 switch (*constraint) {
5382 default:
5383 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5384 break;
5385 case 'b':
5386 if (type->isIntegerTy())
5387 weight = CW_Register;
5388 break;
5389 case 'f':
5390 if (type->isFloatTy())
5391 weight = CW_Register;
5392 break;
5393 case 'd':
5394 if (type->isDoubleTy())
5395 weight = CW_Register;
5396 break;
5397 case 'v':
5398 if (type->isVectorTy())
5399 weight = CW_Register;
5400 break;
5401 case 'y':
5402 weight = CW_Register;
5403 break;
5404 }
5405 return weight;
5406}
5407
Scott Michelfdc40a02009-02-17 22:15:04 +00005408std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005409PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005410 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005411 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005412 // GCC RS6000 Constraint Letters
5413 switch (Constraint[0]) {
5414 case 'b': // R1-R31
5415 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005417 return std::make_pair(0U, PPC::G8RCRegisterClass);
5418 return std::make_pair(0U, PPC::GPRCRegisterClass);
5419 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005421 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005423 return std::make_pair(0U, PPC::F8RCRegisterClass);
5424 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005425 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005426 return std::make_pair(0U, PPC::VRRCRegisterClass);
5427 case 'y': // crrc
5428 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005429 }
5430 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005431
Chris Lattner331d1bc2006-11-02 01:44:04 +00005432 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005433}
Chris Lattner763317d2006-02-07 00:47:13 +00005434
Chris Lattner331d1bc2006-11-02 01:44:04 +00005435
Chris Lattner48884cd2007-08-25 00:47:38 +00005436/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005437/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00005438void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
5439 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005440 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005441 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005442 switch (Letter) {
5443 default: break;
5444 case 'I':
5445 case 'J':
5446 case 'K':
5447 case 'L':
5448 case 'M':
5449 case 'N':
5450 case 'O':
5451 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005452 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005453 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005454 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005455 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005456 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005457 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005458 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005459 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005460 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005461 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5462 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005463 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005464 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005465 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005466 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005467 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005468 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005469 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005470 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005471 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005472 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005473 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005474 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005475 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005476 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005477 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005478 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005479 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005480 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005481 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005482 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005483 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005484 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005485 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005486 }
5487 break;
5488 }
5489 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Gabor Greifba36cb52008-08-28 21:40:38 +00005491 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005492 Ops.push_back(Result);
5493 return;
5494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005495
Chris Lattner763317d2006-02-07 00:47:13 +00005496 // Handle standard constraint letters.
Dale Johannesen1784d162010-06-25 21:55:36 +00005497 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005498}
Evan Chengc4c62572006-03-13 23:20:37 +00005499
Chris Lattnerc9addb72007-03-30 23:15:24 +00005500// isLegalAddressingMode - Return true if the addressing mode represented
5501// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005502bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005503 const Type *Ty) const {
5504 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Chris Lattnerc9addb72007-03-30 23:15:24 +00005506 // PPC allows a sign-extended 16-bit immediate field.
5507 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5508 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005509
Chris Lattnerc9addb72007-03-30 23:15:24 +00005510 // No global is ever allowed as a base.
5511 if (AM.BaseGV)
5512 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005513
5514 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005515 switch (AM.Scale) {
5516 case 0: // "r+i" or just "i", depending on HasBaseReg.
5517 break;
5518 case 1:
5519 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5520 return false;
5521 // Otherwise we have r+r or r+i.
5522 break;
5523 case 2:
5524 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5525 return false;
5526 // Allow 2*r as r+r.
5527 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005528 default:
5529 // No other scales are supported.
5530 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005531 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005532
Chris Lattnerc9addb72007-03-30 23:15:24 +00005533 return true;
5534}
5535
Evan Chengc4c62572006-03-13 23:20:37 +00005536/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005537/// as the offset of the target addressing mode for load / store of the
5538/// given type.
5539bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005540 // PPC allows a sign-extended 16-bit immediate field.
5541 return (V > -(1 << 16) && V < (1 << 16)-1);
5542}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005543
5544bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005545 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005546}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005547
Dan Gohmand858e902010-04-17 15:26:15 +00005548SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5549 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005550 MachineFunction &MF = DAG.getMachineFunction();
5551 MachineFrameInfo *MFI = MF.getFrameInfo();
5552 MFI->setReturnAddressIsTaken(true);
5553
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005554 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005555 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005556
Dale Johannesen08673d22010-05-03 22:59:34 +00005557 // Make sure the function does not optimize away the store of the RA to
5558 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005559 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005560 FuncInfo->setLRStoreRequired();
5561 bool isPPC64 = PPCSubTarget.isPPC64();
5562 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5563
5564 if (Depth > 0) {
5565 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5566 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005567
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005568 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005569 isPPC64? MVT::i64 : MVT::i32);
5570 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5571 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5572 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005573 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005574 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005575
Chris Lattner3fc027d2007-12-08 06:59:59 +00005576 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005577 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005578 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005579 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005580}
5581
Dan Gohmand858e902010-04-17 15:26:15 +00005582SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5583 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005584 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005585 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005586
Owen Andersone50ed302009-08-10 22:56:29 +00005587 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005589
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005590 MachineFunction &MF = DAG.getMachineFunction();
5591 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005592 MFI->setFrameAddressIsTaken(true);
5593 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5594 MFI->getStackSize() &&
5595 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5596 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5597 (is31 ? PPC::R31 : PPC::R1);
5598 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5599 PtrVT);
5600 while (Depth--)
5601 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005602 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005603 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005604}
Dan Gohman54aeea32008-10-21 03:41:46 +00005605
5606bool
5607PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5608 // The PowerPC target isn't yet aware of offsets.
5609 return false;
5610}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005611
Evan Cheng42642d02010-04-01 20:10:42 +00005612/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005613/// and store operations as a result of memset, memcpy, and memmove
5614/// lowering. If DstAlign is zero that means it's safe to destination
5615/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5616/// means there isn't a need to check it against alignment requirement,
5617/// probably because the source does not need to be loaded. If
5618/// 'NonScalarIntSafe' is true, that means it's safe to return a
5619/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005620/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5621/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005622/// It returns EVT::Other if the type should be determined using generic
5623/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005624EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5625 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005626 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005627 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005628 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005629 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005631 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005633 }
5634}