blob: bdc30c06cd32b4ed1717ad3464b1b15f1e9e4dd5 [file] [log] [blame]
Chris Lattnerbbe664c2004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell856ba762003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattneree6b5f62003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukman01c16382003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattner7c289522003-07-30 05:50:12 +000015
16//===----------------------------------------------------------------------===//
17//
Chris Lattnerb3aa3192003-07-28 04:24:59 +000018// Value types - These values correspond to the register types defined in the
Chris Lattnerec4f5232003-08-07 13:52:22 +000019// ValueTypes.h file. If you update anything here, you must update it there as
20// well!
Chris Lattner0ad13612003-07-30 22:16:41 +000021//
Chris Lattnerec4f5232003-08-07 13:52:22 +000022class ValueType<int size, int value> {
23 string Namespace = "MVT";
24 int Size = size;
25 int Value = value;
26}
Chris Lattner7c289522003-07-30 05:50:12 +000027
Chris Lattner65650432004-02-11 03:08:45 +000028def OtherVT: ValueType<0 , 0>; // "Other" value
Chris Lattnerec4f5232003-08-07 13:52:22 +000029def i1 : ValueType<1 , 1>; // One bit boolean value
30def i8 : ValueType<8 , 2>; // 8-bit integer value
31def i16 : ValueType<16 , 3>; // 16-bit integer value
32def i32 : ValueType<32 , 4>; // 32-bit integer value
33def i64 : ValueType<64 , 5>; // 64-bit integer value
34def i128 : ValueType<128, 5>; // 128-bit integer value
35def f32 : ValueType<32 , 7>; // 32-bit floating point value
36def f64 : ValueType<64 , 8>; // 64-bit floating point value
37def f80 : ValueType<80 , 9>; // 80-bit floating point value
38def f128 : ValueType<128, 9>; // 128-bit floating point value
39def isVoid : ValueType<0 , 11>; // Produces no value
Chris Lattner7c289522003-07-30 05:50:12 +000040
41//===----------------------------------------------------------------------===//
42// Register file description - These classes are used to fill in the target
43// description classes in llvm/Target/MRegisterInfo.h
44
45
Chris Lattnerb2286572004-09-14 04:17:02 +000046// Register - You should define one instance of this class for each register
47// in the target machine. String n will become the "name" of the register.
48class RegisterBase<string n> {
Misha Brukman01c16382003-05-29 18:48:17 +000049 string Namespace = "";
Chris Lattnerb2286572004-09-14 04:17:02 +000050 string Name = n;
Chris Lattnerb4d83c12004-08-21 02:17:39 +000051
52 // SpillSize - If this value is set to a non-zero value, it is the size in
53 // bits of the spill slot required to hold this register. If this value is
54 // set to zero, the information is inferred from any register classes the
55 // register belongs to.
56 int SpillSize = 0;
57
58 // SpillAlignment - This value is used to specify the alignment required for
59 // spilling the register. Like SpillSize, this should only be explicitly
60 // specified if the register is not in a register class.
61 int SpillAlignment = 0;
Chris Lattner76bf8682003-08-03 22:12:37 +000062}
63
Chris Lattnerb2286572004-09-14 04:17:02 +000064class Register<string n> : RegisterBase<n> {
65 list<RegisterBase> Aliases = [];
Misha Brukman01c16382003-05-29 18:48:17 +000066}
67
Chris Lattnerb2286572004-09-14 04:17:02 +000068// RegisterGroup - This can be used to define instances of Register which
69// need to specify aliases.
70// List "aliases" specifies which registers are aliased to this one. This
71// allows the code generator to be careful not to put two values with
72// overlapping live ranges into registers which alias.
73class RegisterGroup<string n, list<Register> aliases> : Register<n> {
74 let Aliases = aliases;
Chris Lattner7c289522003-07-30 05:50:12 +000075}
76
77// RegisterClass - Now that all of the registers are defined, and aliases
78// between registers are defined, specify which registers belong to which
79// register classes. This also defines the default allocation order of
80// registers by register allocators.
81//
82class RegisterClass<ValueType regType, int alignment, list<Register> regList> {
Chris Lattner0ad13612003-07-30 22:16:41 +000083 // RegType - Specify the ValueType of the registers in this register class.
84 // Note that all registers in a register class must have the same ValueType.
85 //
Chris Lattner7c289522003-07-30 05:50:12 +000086 ValueType RegType = regType;
Chris Lattner0ad13612003-07-30 22:16:41 +000087
88 // Alignment - Specify the alignment required of the registers when they are
89 // stored or loaded to memory.
90 //
Chris Lattnerde04dd72003-08-01 05:18:03 +000091 int Size = RegType.Size;
Chris Lattner7c289522003-07-30 05:50:12 +000092 int Alignment = alignment;
Chris Lattner0ad13612003-07-30 22:16:41 +000093
94 // MemberList - Specify which registers are in this class. If the
95 // allocation_order_* method are not specified, this also defines the order of
96 // allocation used by the register allocator.
97 //
Chris Lattner7c289522003-07-30 05:50:12 +000098 list<Register> MemberList = regList;
Chris Lattner0ad13612003-07-30 22:16:41 +000099
Chris Lattnerbe84e3c2003-08-01 22:21:49 +0000100 // Methods - This member can be used to insert arbitrary code into a generated
101 // register class. The normal usage of this is to overload virtual methods.
102 code Methods = [{}];
Chris Lattner7c289522003-07-30 05:50:12 +0000103}
104
105
106//===----------------------------------------------------------------------===//
Chris Lattnera5100d92003-08-03 18:18:31 +0000107// Instruction set description - These classes correspond to the C++ classes in
108// the Target/TargetInstrInfo.h file.
Chris Lattner7c289522003-07-30 05:50:12 +0000109//
Misha Brukman01c16382003-05-29 18:48:17 +0000110class Instruction {
Chris Lattner33c23dd2004-08-01 09:36:44 +0000111 string Name = ""; // The opcode string for this instruction
Misha Brukman01c16382003-05-29 18:48:17 +0000112 string Namespace = "";
113
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000114 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerc1392032004-08-01 04:40:43 +0000115 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000116
117 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
118 // otherwise, uninitialized.
119 list<dag> Pattern;
120
121 // The follow state will eventually be inferred automatically from the
122 // instruction pattern.
123
124 list<Register> Uses = []; // Default to using no non-operand registers
125 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukman01c16382003-05-29 18:48:17 +0000126
127 // These bits capture information about the high-level semantics of the
128 // instruction.
Chris Lattner84c40c12003-07-29 23:02:49 +0000129 bit isReturn = 0; // Is this instruction a return instruction?
130 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2a809f62004-07-31 02:07:07 +0000131 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner84c40c12003-07-29 23:02:49 +0000132 bit isCall = 0; // Is this instruction a call instruction?
Nate Begeman8d5c5032004-09-28 21:29:00 +0000133 bit isLoad = 0; // Is this instruction a load instruction?
134 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner84c40c12003-07-29 23:02:49 +0000135 bit isTwoAddress = 0; // Is this a two address instruction?
136 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner7baaf092004-09-28 18:34:14 +0000137 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000138}
139
140
Chris Lattnerc1392032004-08-01 04:40:43 +0000141/// ops definition - This is just a simple marker used to identify the operands
142/// list for an instruction. This should be used like this:
143/// (ops R32:$dst, R32:$src) or something similar.
144def ops;
Chris Lattner52d2f142004-08-11 01:53:34 +0000145
146/// Operand Types - These provide the built-in operand types that may be used
147/// by a target. Targets can optionally provide their own operand types as
148/// needed, though this should not be needed for RISC targets.
149class Operand<ValueType ty> {
150 int NumMIOperands = 1;
151 ValueType Type = ty;
152 string PrintMethod = "printOperand";
153}
154
Chris Lattnerfa146832004-08-15 05:37:00 +0000155def i1imm : Operand<i1>;
Chris Lattner52d2f142004-08-11 01:53:34 +0000156def i8imm : Operand<i8>;
157def i16imm : Operand<i16>;
158def i32imm : Operand<i32>;
159def i64imm : Operand<i64>;
Chris Lattnera5100d92003-08-03 18:18:31 +0000160
Chris Lattner175580c2004-08-14 22:50:53 +0000161// InstrInfo - This class should only be instantiated once to provide parameters
162// which are global to the the target machine.
163//
164class InstrInfo {
165 Instruction PHIInst;
166
167 // If the target wants to associate some target-specific information with each
168 // instruction, it should provide these two lists to indicate how to assemble
169 // the target specific information into the 32 bits available.
170 //
171 list<string> TSFlagsFields = [];
172 list<int> TSFlagsShifts = [];
Misha Brukman99ee67a2004-10-14 05:53:40 +0000173
174 // Target can specify its instructions in either big or little-endian formats.
175 // For instance, while both Sparc and PowerPC are big-endian platforms, the
176 // Sparc manual specifies its instructions in the format [31..0] (big), while
177 // PowerPC specifies them using the format [0..31] (little).
178 bit isLittleEndianEncoding = 0;
Chris Lattner175580c2004-08-14 22:50:53 +0000179}
180
181//===----------------------------------------------------------------------===//
182// AsmWriter - This class can be implemented by targets that need to customize
183// the format of the .s file writer.
184//
185// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
186// on X86 for example).
187//
188class AsmWriter {
189 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
190 // class. Generated AsmWriter classes are always prefixed with the target
191 // name.
192 string AsmWriterClassName = "AsmPrinter";
193
194 // InstFormatName - AsmWriters can specify the name of the format string to
195 // print instructions with.
196 string InstFormatName = "AsmString";
Chris Lattner0fa20662004-10-03 19:34:18 +0000197
198 // Variant - AsmWriters can be of multiple different variants. Variants are
199 // used to support targets that need to emit assembly code in ways that are
200 // mostly the same for different targets, but have minor differences in
201 // syntax. If the asmstring contains {|} characters in them, this integer
202 // will specify which alternative to use. For example "{x|y|z}" with Variant
203 // == 1, will expand to "y".
204 int Variant = 0;
Chris Lattner175580c2004-08-14 22:50:53 +0000205}
206def DefaultAsmWriter : AsmWriter;
207
208
Chris Lattnera5100d92003-08-03 18:18:31 +0000209//===----------------------------------------------------------------------===//
210// Target - This class contains the "global" target information
211//
212class Target {
213 // CalleeSavedRegisters - As you might guess, this is a list of the callee
214 // saved registers for a target.
215 list<Register> CalleeSavedRegisters = [];
216
217 // PointerType - Specify the value type to be used to represent pointers in
218 // this target. Typically this is an i32 or i64 type.
219 ValueType PointerType;
220
Chris Lattner175580c2004-08-14 22:50:53 +0000221 // InstructionSet - Instruction set description for this target.
Chris Lattnera5100d92003-08-03 18:18:31 +0000222 InstrInfo InstructionSet;
Chris Lattner175580c2004-08-14 22:50:53 +0000223
Chris Lattner0fa20662004-10-03 19:34:18 +0000224 // AssemblyWriters - The AsmWriter instances available for this target.
225 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukman01c16382003-05-29 18:48:17 +0000226}
Chris Lattner244883e2003-08-04 21:07:37 +0000227
228
229//===----------------------------------------------------------------------===//
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000230// DAG node definitions used by the instruction selector.
Chris Lattner244883e2003-08-04 21:07:37 +0000231//
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000232// NOTE: all of this is a work-in-progress and should be ignored for now.
233//
Chris Lattner9222cde2004-08-15 23:02:34 +0000234/*
Chris Lattnerbbe664c2004-08-01 03:23:34 +0000235class Expander<dag pattern, list<dag> result> {
236 dag Pattern = pattern;
237 list<dag> Result = result;
238}
239
Chris Lattnerec4f5232003-08-07 13:52:22 +0000240class DagNodeValType;
Chris Lattnerb6ef5c82003-08-15 04:35:14 +0000241def DNVT_any : DagNodeValType; // No constraint on tree node
Chris Lattnerec4f5232003-08-07 13:52:22 +0000242def DNVT_void : DagNodeValType; // Tree node always returns void
243def DNVT_val : DagNodeValType; // A non-void type
244def DNVT_arg0 : DagNodeValType; // Tree node returns same type as Arg0
Chris Lattnerc0bb13d2003-08-11 21:29:40 +0000245def DNVT_arg1 : DagNodeValType; // Tree node returns same type as Arg1
Chris Lattnerec4f5232003-08-07 13:52:22 +0000246def DNVT_ptr : DagNodeValType; // The target pointer type
Chris Lattnerc12a6142003-08-12 04:28:21 +0000247def DNVT_i8 : DagNodeValType; // Always have an i8 value
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000248
Chris Lattnerec4f5232003-08-07 13:52:22 +0000249class DagNode<DagNodeValType ret, list<DagNodeValType> args> {
250 DagNodeValType RetType = ret;
251 list<DagNodeValType> ArgTypes = args;
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000252 string EnumName = ?;
253}
254
255// BuiltinDagNodes are built into the instruction selector and correspond to
256// enum values.
Chris Lattnerec4f5232003-08-07 13:52:22 +0000257class BuiltinDagNode<DagNodeValType Ret, list<DagNodeValType> Args,
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000258 string Ename> : DagNode<Ret, Args> {
259 let EnumName = Ename;
260}
261
262// Magic nodes...
Chris Lattnerb6ef5c82003-08-15 04:35:14 +0000263def Void : RegisterClass<isVoid,0,[]> { let isDummyClass = 1; }
264def set : DagNode<DNVT_void, [DNVT_val, DNVT_arg0]>;
265def chain : BuiltinDagNode<DNVT_void, [DNVT_void, DNVT_void], "ChainNode">;
266def blockchain : BuiltinDagNode<DNVT_void, [DNVT_void, DNVT_void],
267 "BlockChainNode">;
268def ChainExpander : Expander<(chain Void, Void), []>;
269def BlockChainExpander : Expander<(blockchain Void, Void), []>;
270
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000271
272// Terminals...
Chris Lattnerc8477962003-08-12 04:17:29 +0000273def imm : BuiltinDagNode<DNVT_val, [], "Constant">;
274def frameidx : BuiltinDagNode<DNVT_ptr, [], "FrameIndex">;
275def basicblock : BuiltinDagNode<DNVT_ptr, [], "BasicBlock">;
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000276
277// Arithmetic...
Chris Lattnerc0bb13d2003-08-11 21:29:40 +0000278def plus : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Plus">;
279def minus : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Minus">;
280def times : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Times">;
281def sdiv : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "SDiv">;
282def udiv : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "UDiv">;
283def srem : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "SRem">;
284def urem : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "URem">;
285def and : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "And">;
286def or : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Or">;
287def xor : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Xor">;
Chris Lattner622003f2003-08-11 15:23:05 +0000288
Chris Lattnerc8477962003-08-12 04:17:29 +0000289// Comparisons...
Chris Lattnerc12a6142003-08-12 04:28:21 +0000290def seteq : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetEQ">;
291def setne : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetNE">;
292def setlt : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetLT">;
293def setle : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetLE">;
294def setgt : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetGT">;
295def setge : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetGE">;
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000296
Chris Lattnerc0bb13d2003-08-11 21:29:40 +0000297def load : BuiltinDagNode<DNVT_val, [DNVT_ptr], "Load">;
298//def store : BuiltinDagNode<DNVT_Void, [DNVT_ptr, DNVT_val]>;
Chris Lattner3e77d6e2003-08-06 15:31:02 +0000299
300// Other...
Chris Lattnerec4f5232003-08-07 13:52:22 +0000301def ret : BuiltinDagNode<DNVT_void, [DNVT_val], "Ret">;
302def retvoid : BuiltinDagNode<DNVT_void, [], "RetVoid">;
Chris Lattnerc8477962003-08-12 04:17:29 +0000303def br : BuiltinDagNode<DNVT_void, [DNVT_ptr], "Br">;
Chris Lattnerc12a6142003-08-12 04:28:21 +0000304def brcond : BuiltinDagNode<DNVT_void, [DNVT_i8, DNVT_ptr, DNVT_ptr],
Chris Lattnerc8477962003-08-12 04:17:29 +0000305 "BrCond">;
Chris Lattnerec4f5232003-08-07 13:52:22 +0000306
Chris Lattnerb6ef5c82003-08-15 04:35:14 +0000307def unspec1 : BuiltinDagNode<DNVT_any , [DNVT_val], "Unspec1">;
308def unspec2 : BuiltinDagNode<DNVT_any , [DNVT_val, DNVT_val], "Unspec2">;
309
Chris Lattnerec4f5232003-08-07 13:52:22 +0000310//===----------------------------------------------------------------------===//
311// DAG nonterminals definitions used by the instruction selector...
312//
313class Nonterminal<dag pattern> {
314 dag Pattern = pattern;
315 bit BuiltIn = 0;
316}
317
Chris Lattner9222cde2004-08-15 23:02:34 +0000318*/