blob: f399c1eba5d658204414a144f5afbf27ea934269 [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
18#include "llvm/CodeGen/MachineDominators.h"
19#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga5f32cb2010-03-04 21:18:08 +000021#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000022#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng31156982010-04-21 00:21:07 +000023#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000024#include "llvm/ADT/ScopedHashTable.h"
25#include "llvm/ADT/Statistic.h"
Evan Cheng835810b2010-05-21 21:22:19 +000026#include "llvm/Support/CommandLine.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000027#include "llvm/Support/Debug.h"
28
29using namespace llvm;
30
Evan Cheng16b48b82010-03-03 21:20:05 +000031STATISTIC(NumCoalesces, "Number of copies coalesced");
32STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng2b4e7272010-06-04 23:28:13 +000033STATISTIC(NumPhysCSEs, "Number of phyreg defining common subexpr eliminated");
Bob Wilson38441732010-06-03 18:28:31 +000034
Evan Chengc6fe3332010-03-02 02:38:24 +000035namespace {
36 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000037 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000038 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000039 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000040 MachineDominatorTree *DT;
41 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000042 public:
43 static char ID; // Pass identification
Evan Cheng835810b2010-05-21 21:22:19 +000044 MachineCSE() : MachineFunctionPass(&ID), LookAheadLimit(5), CurrVN(0) {}
Evan Chengc6fe3332010-03-02 02:38:24 +000045
46 virtual bool runOnMachineFunction(MachineFunction &MF);
47
48 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
49 AU.setPreservesCFG();
50 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000051 AU.addRequired<AliasAnalysis>();
Evan Chengc6fe3332010-03-02 02:38:24 +000052 AU.addRequired<MachineDominatorTree>();
53 AU.addPreserved<MachineDominatorTree>();
54 }
55
56 private:
Evan Cheng835810b2010-05-21 21:22:19 +000057 const unsigned LookAheadLimit;
Evan Cheng31156982010-04-21 00:21:07 +000058 typedef ScopedHashTableScope<MachineInstr*, unsigned,
59 MachineInstrExpressionTrait> ScopeType;
60 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Evan Cheng05bdcbb2010-03-03 23:27:36 +000061 ScopedHashTable<MachineInstr*, unsigned, MachineInstrExpressionTrait> VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000062 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000063 unsigned CurrVN;
Evan Cheng16b48b82010-03-03 21:20:05 +000064
Evan Chenga5f32cb2010-03-04 21:18:08 +000065 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000066 bool isPhysDefTriviallyDead(unsigned Reg,
67 MachineBasicBlock::const_iterator I,
Evan Cheng835810b2010-05-21 21:22:19 +000068 MachineBasicBlock::const_iterator E) const ;
69 bool hasLivePhysRegDefUse(const MachineInstr *MI,
70 const MachineBasicBlock *MBB,
71 unsigned &PhysDef) const;
72 bool PhysRegDefReaches(MachineInstr *CSMI, MachineInstr *MI,
73 unsigned PhysDef) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000074 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000075 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
76 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000077 void EnterScope(MachineBasicBlock *MBB);
78 void ExitScope(MachineBasicBlock *MBB);
79 bool ProcessBlock(MachineBasicBlock *MBB);
80 void ExitScopeIfDone(MachineDomTreeNode *Node,
81 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
82 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
83 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +000084 };
85} // end anonymous namespace
86
87char MachineCSE::ID = 0;
88static RegisterPass<MachineCSE>
89X("machine-cse", "Machine Common Subexpression Elimination");
90
91FunctionPass *llvm::createMachineCSEPass() { return new MachineCSE(); }
92
Evan Cheng6ba95542010-03-03 02:48:20 +000093bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
94 MachineBasicBlock *MBB) {
95 bool Changed = false;
96 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
97 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +000098 if (!MO.isReg() || !MO.isUse())
99 continue;
100 unsigned Reg = MO.getReg();
101 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg))
102 continue;
103 if (!MRI->hasOneUse(Reg))
104 // Only coalesce single use copies. This ensure the copy will be
105 // deleted.
106 continue;
107 MachineInstr *DefMI = MRI->getVRegDef(Reg);
108 if (DefMI->getParent() != MBB)
109 continue;
110 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
111 if (TII->isMoveInstr(*DefMI, SrcReg, DstReg, SrcSubIdx, DstSubIdx) &&
112 TargetRegisterInfo::isVirtualRegister(SrcReg) &&
113 !SrcSubIdx && !DstSubIdx) {
Evan Chengbfc99992010-03-09 06:38:17 +0000114 const TargetRegisterClass *SRC = MRI->getRegClass(SrcReg);
115 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
116 const TargetRegisterClass *NewRC = getCommonSubClass(RC, SRC);
117 if (!NewRC)
118 continue;
119 DEBUG(dbgs() << "Coalescing: " << *DefMI);
120 DEBUG(dbgs() << "*** to: " << *MI);
121 MO.setReg(SrcReg);
Dan Gohman49b45892010-05-13 19:24:00 +0000122 MRI->clearKillFlags(SrcReg);
Evan Chengbfc99992010-03-09 06:38:17 +0000123 if (NewRC != SRC)
124 MRI->setRegClass(SrcReg, NewRC);
125 DefMI->eraseFromParent();
126 ++NumCoalesces;
127 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000128 }
129 }
130
131 return Changed;
132}
133
Evan Cheng835810b2010-05-21 21:22:19 +0000134bool
135MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
136 MachineBasicBlock::const_iterator I,
137 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000138 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000139 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000140 // Skip over dbg_value's.
141 while (I != E && I->isDebugValue())
142 ++I;
143
Evan Chengb3958e82010-03-04 01:33:55 +0000144 if (I == E)
145 // Reached end of block, register is obviously dead.
146 return true;
147
Evan Chengb3958e82010-03-04 01:33:55 +0000148 bool SeenDef = false;
149 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
150 const MachineOperand &MO = I->getOperand(i);
151 if (!MO.isReg() || !MO.getReg())
152 continue;
153 if (!TRI->regsOverlap(MO.getReg(), Reg))
154 continue;
155 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000156 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000157 return false;
158 SeenDef = true;
159 }
160 if (SeenDef)
161 // See a def of Reg (or an alias) before encountering any use, it's
162 // trivially dead.
163 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000164
165 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000166 ++I;
167 }
168 return false;
169}
170
Evan Cheng2938a002010-03-10 02:12:03 +0000171/// hasLivePhysRegDefUse - Return true if the specified instruction read / write
Evan Cheng835810b2010-05-21 21:22:19 +0000172/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000173/// returns the physical register def by reference if it's the only one and the
174/// instruction does not uses a physical register.
Evan Cheng835810b2010-05-21 21:22:19 +0000175bool MachineCSE::hasLivePhysRegDefUse(const MachineInstr *MI,
176 const MachineBasicBlock *MBB,
177 unsigned &PhysDef) const {
178 PhysDef = 0;
Evan Cheng6ba95542010-03-03 02:48:20 +0000179 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000180 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng6ba95542010-03-03 02:48:20 +0000181 if (!MO.isReg())
182 continue;
183 unsigned Reg = MO.getReg();
184 if (!Reg)
185 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000186 if (TargetRegisterInfo::isVirtualRegister(Reg))
187 continue;
Evan Cheng2b4e7272010-06-04 23:28:13 +0000188 if (MO.isUse()) {
Evan Cheng835810b2010-05-21 21:22:19 +0000189 // Can't touch anything to read a physical register.
Evan Cheng2b4e7272010-06-04 23:28:13 +0000190 PhysDef = 0;
Evan Cheng835810b2010-05-21 21:22:19 +0000191 return true;
Evan Cheng2b4e7272010-06-04 23:28:13 +0000192 }
Evan Cheng835810b2010-05-21 21:22:19 +0000193 if (MO.isDead())
194 // If the def is dead, it's ok.
195 continue;
196 // Ok, this is a physical register def that's not marked "dead". That's
197 // common since this pass is run before livevariables. We can scan
198 // forward a few instructions and check if it is obviously dead.
199 if (PhysDef) {
200 // Multiple physical register defs. These are rare, forget about it.
201 PhysDef = 0;
202 return true;
Evan Chengb3958e82010-03-04 01:33:55 +0000203 }
Evan Cheng835810b2010-05-21 21:22:19 +0000204 PhysDef = Reg;
Evan Chengb3958e82010-03-04 01:33:55 +0000205 }
206
207 if (PhysDef) {
Evan Cheng835810b2010-05-21 21:22:19 +0000208 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
Evan Chengb3958e82010-03-04 01:33:55 +0000209 if (!isPhysDefTriviallyDead(PhysDef, I, MBB->end()))
Evan Cheng6ba95542010-03-03 02:48:20 +0000210 return true;
Evan Chengc6fe3332010-03-02 02:38:24 +0000211 }
212 return false;
213}
214
Evan Cheng835810b2010-05-21 21:22:19 +0000215bool MachineCSE::PhysRegDefReaches(MachineInstr *CSMI, MachineInstr *MI,
216 unsigned PhysDef) const {
217 // For now conservatively returns false if the common subexpression is
218 // not in the same basic block as the given instruction.
219 MachineBasicBlock *MBB = MI->getParent();
220 if (CSMI->getParent() != MBB)
221 return false;
222 MachineBasicBlock::const_iterator I = CSMI; I = llvm::next(I);
223 MachineBasicBlock::const_iterator E = MI;
224 unsigned LookAheadLeft = LookAheadLimit;
225 while (LookAheadLeft) {
226 // Skip over dbg_value's.
227 while (I != E && I->isDebugValue())
228 ++I;
229
230 if (I == E)
231 return true;
232 if (I->modifiesRegister(PhysDef, TRI))
233 return false;
234
235 --LookAheadLeft;
236 ++I;
237 }
238
239 return false;
240}
241
Evan Cheng2938a002010-03-10 02:12:03 +0000242static bool isCopy(const MachineInstr *MI, const TargetInstrInfo *TII) {
243 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000244 return MI->isCopyLike() ||
245 TII->isMoveInstr(*MI, SrcReg, DstReg, SrcSubIdx, DstSubIdx);
Evan Cheng2938a002010-03-10 02:12:03 +0000246}
247
Evan Chenga5f32cb2010-03-04 21:18:08 +0000248bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000249 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000250 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000251 return false;
252
Evan Cheng2938a002010-03-10 02:12:03 +0000253 // Ignore copies.
254 if (isCopy(MI, TII))
Evan Chenga5f32cb2010-03-04 21:18:08 +0000255 return false;
256
257 // Ignore stuff that we obviously can't move.
258 const TargetInstrDesc &TID = MI->getDesc();
259 if (TID.mayStore() || TID.isCall() || TID.isTerminator() ||
260 TID.hasUnmodeledSideEffects())
261 return false;
262
263 if (TID.mayLoad()) {
264 // Okay, this instruction does a load. As a refinement, we allow the target
265 // to decide whether the loaded value is actually a constant. If so, we can
266 // actually use it as a load.
267 if (!MI->isInvariantLoad(AA))
268 // FIXME: we should be able to hoist loads with no other side effects if
269 // there are no other instructions which can change memory in this loop.
270 // This is a trivial form of alias analysis.
271 return false;
272 }
273 return true;
274}
275
Evan Cheng31f94c72010-03-09 03:21:12 +0000276/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
277/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000278bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
279 MachineInstr *CSMI, MachineInstr *MI) {
280 // FIXME: Heuristics that works around the lack the live range splitting.
281
282 // Heuristics #1: Don't cse "cheap" computating if the def is not local or in an
283 // immediate predecessor. We don't want to increase register pressure and end up
284 // causing other computation to be spilled.
285 if (MI->getDesc().isAsCheapAsAMove()) {
286 MachineBasicBlock *CSBB = CSMI->getParent();
287 MachineBasicBlock *BB = MI->getParent();
288 if (CSBB != BB &&
289 find(CSBB->succ_begin(), CSBB->succ_end(), BB) == CSBB->succ_end())
290 return false;
291 }
292
293 // Heuristics #2: If the expression doesn't not use a vr and the only use
294 // of the redundant computation are copies, do not cse.
295 bool HasVRegUse = false;
296 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
297 const MachineOperand &MO = MI->getOperand(i);
298 if (MO.isReg() && MO.isUse() && MO.getReg() &&
299 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
300 HasVRegUse = true;
301 break;
302 }
303 }
304 if (!HasVRegUse) {
305 bool HasNonCopyUse = false;
306 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
307 E = MRI->use_nodbg_end(); I != E; ++I) {
308 MachineInstr *Use = &*I;
309 // Ignore copies.
310 if (!isCopy(Use, TII)) {
311 HasNonCopyUse = true;
312 break;
313 }
314 }
315 if (!HasNonCopyUse)
316 return false;
317 }
318
319 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
320 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000321 bool HasPHI = false;
322 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000323 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000324 E = MRI->use_nodbg_end(); I != E; ++I) {
325 MachineInstr *Use = &*I;
326 HasPHI |= Use->isPHI();
327 CSBBs.insert(Use->getParent());
328 }
329
330 if (!HasPHI)
331 return true;
332 return CSBBs.count(MI->getParent());
333}
334
Evan Cheng31156982010-04-21 00:21:07 +0000335void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
336 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
337 ScopeType *Scope = new ScopeType(VNT);
338 ScopeMap[MBB] = Scope;
339}
340
341void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
342 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
343 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
344 assert(SI != ScopeMap.end());
345 ScopeMap.erase(SI);
346 delete SI->second;
347}
348
349bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000350 bool Changed = false;
351
Evan Cheng31f94c72010-03-09 03:21:12 +0000352 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Evan Cheng16b48b82010-03-03 21:20:05 +0000353 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000354 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000355 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000356
357 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000358 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000359
Evan Cheng2b4e7272010-06-04 23:28:13 +0000360 bool DefPhys = false;
Evan Cheng6ba95542010-03-03 02:48:20 +0000361 bool FoundCSE = VNT.count(MI);
362 if (!FoundCSE) {
363 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000364 if (PerformTrivialCoalescing(MI, MBB)) {
365 // After coalescing MI itself may become a copy.
366 if (isCopy(MI, TII))
367 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000368 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000369 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000370 }
Evan Chengb3958e82010-03-04 01:33:55 +0000371 // FIXME: commute commutable instructions?
Evan Cheng6ba95542010-03-03 02:48:20 +0000372
Evan Cheng67bda722010-03-03 23:59:08 +0000373 // If the instruction defines a physical register and the value *may* be
374 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng835810b2010-05-21 21:22:19 +0000375 unsigned PhysDef = 0;
376 if (FoundCSE && hasLivePhysRegDefUse(MI, MBB, PhysDef)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000377 FoundCSE = false;
378
Evan Cheng835810b2010-05-21 21:22:19 +0000379 // ... Unless the CS is local and it also defines the physical register
380 // which is not clobbered in between.
Evan Cheng2b4e7272010-06-04 23:28:13 +0000381 if (PhysDef) {
Evan Cheng835810b2010-05-21 21:22:19 +0000382 unsigned CSVN = VNT.lookup(MI);
383 MachineInstr *CSMI = Exps[CSVN];
Evan Cheng2b4e7272010-06-04 23:28:13 +0000384 if (PhysRegDefReaches(CSMI, MI, PhysDef)) {
Evan Cheng835810b2010-05-21 21:22:19 +0000385 FoundCSE = true;
Evan Cheng2b4e7272010-06-04 23:28:13 +0000386 DefPhys = true;
387 }
Evan Cheng835810b2010-05-21 21:22:19 +0000388 }
389 }
390
Evan Cheng16b48b82010-03-03 21:20:05 +0000391 if (!FoundCSE) {
392 VNT.insert(MI, CurrVN++);
393 Exps.push_back(MI);
394 continue;
395 }
396
397 // Found a common subexpression, eliminate it.
398 unsigned CSVN = VNT.lookup(MI);
399 MachineInstr *CSMI = Exps[CSVN];
400 DEBUG(dbgs() << "Examining: " << *MI);
401 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000402
403 // Check if it's profitable to perform this CSE.
404 bool DoCSE = true;
Evan Cheng16b48b82010-03-03 21:20:05 +0000405 unsigned NumDefs = MI->getDesc().getNumDefs();
406 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
407 MachineOperand &MO = MI->getOperand(i);
408 if (!MO.isReg() || !MO.isDef())
409 continue;
410 unsigned OldReg = MO.getReg();
411 unsigned NewReg = CSMI->getOperand(i).getReg();
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000412 if (OldReg == NewReg)
413 continue;
414 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000415 TargetRegisterInfo::isVirtualRegister(NewReg) &&
416 "Do not CSE physical register defs!");
Evan Cheng2938a002010-03-10 02:12:03 +0000417 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000418 DoCSE = false;
419 break;
420 }
421 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000422 --NumDefs;
423 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000424
425 // Actually perform the elimination.
426 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000427 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000428 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000429 MRI->clearKillFlags(CSEPairs[i].second);
430 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000431 MI->eraseFromParent();
432 ++NumCSEs;
Evan Cheng2b4e7272010-06-04 23:28:13 +0000433 if (DefPhys)
434 ++NumPhysCSEs;
Evan Cheng31f94c72010-03-09 03:21:12 +0000435 } else {
436 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
437 VNT.insert(MI, CurrVN++);
438 Exps.push_back(MI);
439 }
440 CSEPairs.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000441 }
442
Evan Cheng31156982010-04-21 00:21:07 +0000443 return Changed;
444}
445
446/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
447/// dominator tree node if its a leaf or all of its children are done. Walk
448/// up the dominator tree to destroy ancestors which are now done.
449void
450MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
451 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
452 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
453 if (OpenChildren[Node])
454 return;
455
456 // Pop scope.
457 ExitScope(Node->getBlock());
458
459 // Now traverse upwards to pop ancestors whose offsprings are all done.
460 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
461 unsigned Left = --OpenChildren[Parent];
462 if (Left != 0)
463 break;
464 ExitScope(Parent->getBlock());
465 Node = Parent;
466 }
467}
468
469bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
470 SmallVector<MachineDomTreeNode*, 32> Scopes;
471 SmallVector<MachineDomTreeNode*, 8> WorkList;
472 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
473 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
474
475 // Perform a DFS walk to determine the order of visit.
476 WorkList.push_back(Node);
477 do {
478 Node = WorkList.pop_back_val();
479 Scopes.push_back(Node);
480 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
481 unsigned NumChildren = Children.size();
482 OpenChildren[Node] = NumChildren;
483 for (unsigned i = 0; i != NumChildren; ++i) {
484 MachineDomTreeNode *Child = Children[i];
485 ParentMap[Child] = Node;
486 WorkList.push_back(Child);
487 }
488 } while (!WorkList.empty());
489
490 // Now perform CSE.
491 bool Changed = false;
492 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
493 MachineDomTreeNode *Node = Scopes[i];
494 MachineBasicBlock *MBB = Node->getBlock();
495 EnterScope(MBB);
496 Changed |= ProcessBlock(MBB);
497 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
498 ExitScopeIfDone(Node, OpenChildren, ParentMap);
499 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000500
501 return Changed;
502}
503
Evan Chengc6fe3332010-03-02 02:38:24 +0000504bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000505 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000506 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000507 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000508 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000509 DT = &getAnalysis<MachineDominatorTree>();
Evan Cheng31156982010-04-21 00:21:07 +0000510 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000511}