blob: 202957a1fb1d15f89bda01d6b5dc3ed43b3bdb57 [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000016#include "llvm/MC/MCFixupKindInfo.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000017#include "llvm/MC/MCObjectFormat.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000018#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000019#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000020#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000021#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000022#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000023#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000026#include "llvm/Target/TargetRegistry.h"
27#include "llvm/Target/TargetAsmBackend.h"
28using namespace llvm;
29
Daniel Dunbar87190c42010-03-19 09:28:12 +000030static unsigned getFixupKindLog2Size(unsigned Kind) {
31 switch (Kind) {
32 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000033 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000034 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000035 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000036 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000037 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000038 case X86::reloc_riprel_4byte:
39 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000040 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000041 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000042 case FK_Data_4: return 2;
43 case FK_Data_8: return 3;
44 }
45}
46
Chris Lattner9fc05222010-07-07 22:27:31 +000047namespace {
Daniel Dunbar12783d12010-02-21 21:54:14 +000048class X86AsmBackend : public TargetAsmBackend {
49public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000050 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000051 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000052
Daniel Dunbar2761fc42010-12-16 03:20:06 +000053 unsigned getNumFixupKinds() const {
54 return X86::NumTargetFixupKinds;
55 }
56
57 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
58 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
59 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
60 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
61 { "reloc_signed_4byte", 0, 4 * 8, 0},
62 { "reloc_global_offset_table", 0, 4 * 8, 0}
63 };
64
65 if (Kind < FirstTargetFixupKind)
66 return TargetAsmBackend::getFixupKindInfo(Kind);
67
68 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
69 "Invalid kind!");
70 return Infos[Kind - FirstTargetFixupKind];
71 }
72
Rafael Espindola179821a2010-12-06 19:08:48 +000073 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000074 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000075 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000076
Rafael Espindola179821a2010-12-06 19:08:48 +000077 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000078 "Invalid fixup offset!");
79 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000080 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000081 }
Daniel Dunbar82968002010-03-23 01:39:09 +000082
Daniel Dunbar84882522010-05-26 17:45:29 +000083 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +000084
Daniel Dunbar95506d42010-05-26 18:15:06 +000085 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +000086
87 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +000088};
Michael J. Spencerec38de22010-10-10 22:04:20 +000089} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +000090
Rafael Espindolae4f506f2010-10-26 14:09:12 +000091static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +000092 switch (Op) {
93 default:
94 return Op;
95
96 case X86::JAE_1: return X86::JAE_4;
97 case X86::JA_1: return X86::JA_4;
98 case X86::JBE_1: return X86::JBE_4;
99 case X86::JB_1: return X86::JB_4;
100 case X86::JE_1: return X86::JE_4;
101 case X86::JGE_1: return X86::JGE_4;
102 case X86::JG_1: return X86::JG_4;
103 case X86::JLE_1: return X86::JLE_4;
104 case X86::JL_1: return X86::JL_4;
105 case X86::JMP_1: return X86::JMP_4;
106 case X86::JNE_1: return X86::JNE_4;
107 case X86::JNO_1: return X86::JNO_4;
108 case X86::JNP_1: return X86::JNP_4;
109 case X86::JNS_1: return X86::JNS_4;
110 case X86::JO_1: return X86::JO_4;
111 case X86::JP_1: return X86::JP_4;
112 case X86::JS_1: return X86::JS_4;
113 }
114}
115
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000116static unsigned getRelaxedOpcodeArith(unsigned Op) {
117 switch (Op) {
118 default:
119 return Op;
120
121 // IMUL
122 case X86::IMUL16rri8: return X86::IMUL16rri;
123 case X86::IMUL16rmi8: return X86::IMUL16rmi;
124 case X86::IMUL32rri8: return X86::IMUL32rri;
125 case X86::IMUL32rmi8: return X86::IMUL32rmi;
126 case X86::IMUL64rri8: return X86::IMUL64rri32;
127 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
128
129 // AND
130 case X86::AND16ri8: return X86::AND16ri;
131 case X86::AND16mi8: return X86::AND16mi;
132 case X86::AND32ri8: return X86::AND32ri;
133 case X86::AND32mi8: return X86::AND32mi;
134 case X86::AND64ri8: return X86::AND64ri32;
135 case X86::AND64mi8: return X86::AND64mi32;
136
137 // OR
138 case X86::OR16ri8: return X86::OR16ri;
139 case X86::OR16mi8: return X86::OR16mi;
140 case X86::OR32ri8: return X86::OR32ri;
141 case X86::OR32mi8: return X86::OR32mi;
142 case X86::OR64ri8: return X86::OR64ri32;
143 case X86::OR64mi8: return X86::OR64mi32;
144
145 // XOR
146 case X86::XOR16ri8: return X86::XOR16ri;
147 case X86::XOR16mi8: return X86::XOR16mi;
148 case X86::XOR32ri8: return X86::XOR32ri;
149 case X86::XOR32mi8: return X86::XOR32mi;
150 case X86::XOR64ri8: return X86::XOR64ri32;
151 case X86::XOR64mi8: return X86::XOR64mi32;
152
153 // ADD
154 case X86::ADD16ri8: return X86::ADD16ri;
155 case X86::ADD16mi8: return X86::ADD16mi;
156 case X86::ADD32ri8: return X86::ADD32ri;
157 case X86::ADD32mi8: return X86::ADD32mi;
158 case X86::ADD64ri8: return X86::ADD64ri32;
159 case X86::ADD64mi8: return X86::ADD64mi32;
160
161 // SUB
162 case X86::SUB16ri8: return X86::SUB16ri;
163 case X86::SUB16mi8: return X86::SUB16mi;
164 case X86::SUB32ri8: return X86::SUB32ri;
165 case X86::SUB32mi8: return X86::SUB32mi;
166 case X86::SUB64ri8: return X86::SUB64ri32;
167 case X86::SUB64mi8: return X86::SUB64mi32;
168
169 // CMP
170 case X86::CMP16ri8: return X86::CMP16ri;
171 case X86::CMP16mi8: return X86::CMP16mi;
172 case X86::CMP32ri8: return X86::CMP32ri;
173 case X86::CMP32mi8: return X86::CMP32mi;
174 case X86::CMP64ri8: return X86::CMP64ri32;
175 case X86::CMP64mi8: return X86::CMP64mi32;
176 }
177}
178
179static unsigned getRelaxedOpcode(unsigned Op) {
180 unsigned R = getRelaxedOpcodeArith(Op);
181 if (R != Op)
182 return R;
183 return getRelaxedOpcodeBranch(Op);
184}
185
Daniel Dunbar84882522010-05-26 17:45:29 +0000186bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000187 // Branches can always be relaxed.
188 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
189 return true;
190
Daniel Dunbar84882522010-05-26 17:45:29 +0000191 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000192 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000193 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000194
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000195
196 // Check if it has an expression and is not RIP relative.
197 bool hasExp = false;
198 bool hasRIP = false;
199 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
200 const MCOperand &Op = Inst.getOperand(i);
201 if (Op.isExpr())
202 hasExp = true;
203
204 if (Op.isReg() && Op.getReg() == X86::RIP)
205 hasRIP = true;
206 }
207
208 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
209 // how we do relaxations?
210 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000211}
212
Daniel Dunbar82968002010-03-23 01:39:09 +0000213// FIXME: Can tblgen help at all here to verify there aren't other instructions
214// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000215void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000216 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000217 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000218
Daniel Dunbar95506d42010-05-26 18:15:06 +0000219 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000220 SmallString<256> Tmp;
221 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000222 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000223 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000224 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000225 }
226
Daniel Dunbar95506d42010-05-26 18:15:06 +0000227 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000228 Res.setOpcode(RelaxedOp);
229}
230
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000231/// WriteNopData - Write optimal nops to the output file for the \arg Count
232/// bytes. This returns the number of bytes written. It may return 0 if
233/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000234bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000235 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000236 // nop
237 {0x90},
238 // xchg %ax,%ax
239 {0x66, 0x90},
240 // nopl (%[re]ax)
241 {0x0f, 0x1f, 0x00},
242 // nopl 0(%[re]ax)
243 {0x0f, 0x1f, 0x40, 0x00},
244 // nopl 0(%[re]ax,%[re]ax,1)
245 {0x0f, 0x1f, 0x44, 0x00, 0x00},
246 // nopw 0(%[re]ax,%[re]ax,1)
247 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
248 // nopl 0L(%[re]ax)
249 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
250 // nopl 0L(%[re]ax,%[re]ax,1)
251 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
252 // nopw 0L(%[re]ax,%[re]ax,1)
253 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
254 // nopw %cs:0L(%[re]ax,%[re]ax,1)
255 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000256 };
257
258 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000259 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
260 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
261 for (uint64_t i = 0, e = Prefixes; i != e; i++)
262 OW->Write8(0x66);
263 const uint64_t Rest = OptimalCount - Prefixes;
264 for (uint64_t i = 0, e = Rest; i != e; i++)
265 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000266
267 // Finish with single byte nops.
268 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
269 OW->Write8(0x90);
270
271 return true;
272}
273
Daniel Dunbar82968002010-03-23 01:39:09 +0000274/* *** */
275
Chris Lattner9fc05222010-07-07 22:27:31 +0000276namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000277class ELFX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000278 MCELFObjectFormat Format;
279
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000280public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000281 Triple::OSType OSType;
282 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
283 : X86AsmBackend(T), OSType(_OSType) {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000284 HasScatteredSymbols = true;
Rafael Espindola73ffea42010-09-25 05:42:19 +0000285 HasReliableSymbolDifference = true;
286 }
287
Rafael Espindolaf230df92010-10-16 18:23:53 +0000288 virtual const MCObjectFormat &getObjectFormat() const {
289 return Format;
290 }
291
Rafael Espindola73ffea42010-09-25 05:42:19 +0000292 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
293 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
294 return ES.getFlags() & MCSectionELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000295 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000296};
297
Matt Fleming7efaef62010-05-21 11:39:07 +0000298class ELFX86_32AsmBackend : public ELFX86AsmBackend {
299public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000300 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
301 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000302
303 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000304 return createELFObjectWriter(OS, /*Is64Bit=*/false,
305 OSType, ELF::EM_386,
306 /*IsLittleEndian=*/true,
307 /*HasRelocationAddend=*/false);
Matt Fleming453db502010-08-16 18:36:14 +0000308 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000309};
310
311class ELFX86_64AsmBackend : public ELFX86AsmBackend {
312public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000313 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
314 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000315
316 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000317 return createELFObjectWriter(OS, /*Is64Bit=*/true,
318 OSType, ELF::EM_X86_64,
319 /*IsLittleEndian=*/true,
320 /*HasRelocationAddend=*/true);
Matt Fleming453db502010-08-16 18:36:14 +0000321 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000322};
323
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000324class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000325 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000326 MCCOFFObjectFormat Format;
327
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000328public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000329 WindowsX86AsmBackend(const Target &T, bool is64Bit)
330 : X86AsmBackend(T)
331 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000332 HasScatteredSymbols = true;
333 }
334
Rafael Espindolaf230df92010-10-16 18:23:53 +0000335 virtual const MCObjectFormat &getObjectFormat() const {
336 return Format;
337 }
338
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000339 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000340 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000341 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000342};
343
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000344class DarwinX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000345 MCMachOObjectFormat Format;
346
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000347public:
348 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000349 : X86AsmBackend(T) {
Daniel Dunbar06829512010-03-18 00:58:53 +0000350 HasScatteredSymbols = true;
351 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000352
Rafael Espindolaf230df92010-10-16 18:23:53 +0000353 virtual const MCObjectFormat &getObjectFormat() const {
354 return Format;
355 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000356};
357
Daniel Dunbard6e59082010-03-15 21:56:50 +0000358class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
359public:
360 DarwinX86_32AsmBackend(const Target &T)
361 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000362
363 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar36d76a82010-11-27 04:38:36 +0000364 return createMachObjectWriter(OS, /*Is64Bit=*/false,
365 object::mach::CTM_i386,
366 object::mach::CSX86_ALL,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000367 /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000368 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000369};
370
371class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
372public:
373 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000374 : DarwinX86AsmBackend(T) {
375 HasReliableSymbolDifference = true;
376 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000377
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000378 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar36d76a82010-11-27 04:38:36 +0000379 return createMachObjectWriter(OS, /*Is64Bit=*/true,
380 object::mach::CTM_x86_64,
381 object::mach::CSX86_ALL,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000382 /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000383 }
384
Daniel Dunbard6e59082010-03-15 21:56:50 +0000385 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
386 // Temporary labels in the string literals sections require symbols. The
387 // issue is that the x86_64 relocation format does not allow symbol +
388 // offset, and so the linker does not have enough information to resolve the
389 // access to the appropriate atom unless an external relocation is used. For
390 // non-cstring sections, we expect the compiler to use a non-temporary label
391 // for anything that could have an addend pointing outside the symbol.
392 //
393 // See <rdar://problem/4765733>.
394 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
395 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
396 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000397
398 virtual bool isSectionAtomizable(const MCSection &Section) const {
399 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
400 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
401 switch (SMO.getType()) {
402 default:
403 return true;
404
405 case MCSectionMachO::S_4BYTE_LITERALS:
406 case MCSectionMachO::S_8BYTE_LITERALS:
407 case MCSectionMachO::S_16BYTE_LITERALS:
408 case MCSectionMachO::S_LITERAL_POINTERS:
409 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
410 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
411 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
412 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
413 case MCSectionMachO::S_INTERPOSING:
414 return false;
415 }
416 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000417};
418
Michael J. Spencerec38de22010-10-10 22:04:20 +0000419} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000420
421TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000422 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000423 switch (Triple(TT).getOS()) {
424 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000425 return new DarwinX86_32AsmBackend(T);
Benjamin Kramer56d23942010-08-04 15:32:40 +0000426 case Triple::MinGW32:
427 case Triple::Cygwin:
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000428 case Triple::Win32:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000429 return new WindowsX86AsmBackend(T, false);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000430 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000431 return new ELFX86_32AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000432 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000433}
434
435TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000436 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000437 switch (Triple(TT).getOS()) {
438 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000439 return new DarwinX86_64AsmBackend(T);
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000440 case Triple::MinGW64:
441 case Triple::Cygwin:
442 case Triple::Win32:
443 return new WindowsX86AsmBackend(T, true);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000444 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000445 return new ELFX86_64AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000446 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000447}