Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 1 | //===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the AlphaISelLowering class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "AlphaISelLowering.h" |
| 15 | #include "AlphaTargetMachine.h" |
| 16 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 17 | #include "llvm/CodeGen/MachineFunction.h" |
| 18 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/SelectionDAG.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 22 | #include "llvm/Constants.h" |
| 23 | #include "llvm/Function.h" |
Andrew Lenharth | 167bc6e | 2006-01-23 20:59:50 +0000 | [diff] [blame] | 24 | #include "llvm/Module.h" |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CommandLine.h" |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 28 | /// AddLiveIn - This helper function adds the specified physical register to the |
| 29 | /// MachineFunction as a live in value. It also creates a corresponding virtual |
| 30 | /// register for it. |
| 31 | static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg, |
| 32 | TargetRegisterClass *RC) { |
| 33 | assert(RC->contains(PReg) && "Not the correct regclass!"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 34 | unsigned VReg = MF.getRegInfo().createVirtualRegister(RC); |
| 35 | MF.getRegInfo().addLiveIn(PReg, VReg); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 36 | return VReg; |
| 37 | } |
| 38 | |
| 39 | AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) { |
| 40 | // Set up the TargetLowering object. |
| 41 | //I am having problems with shr n ubyte 1 |
| 42 | setShiftAmountType(MVT::i64); |
| 43 | setSetCCResultType(MVT::i64); |
| 44 | setSetCCResultContents(ZeroOrOneSetCCResult); |
| 45 | |
Chris Lattner | 111c2fa | 2006-10-06 22:46:51 +0000 | [diff] [blame] | 46 | setUsesGlobalOffsetTable(true); |
| 47 | |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 48 | addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass); |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 49 | addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass); |
| 50 | addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 51 | |
Evan Cheng | c548428 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 52 | setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote); |
| 53 | setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand); |
| 54 | |
| 55 | setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote); |
| 56 | setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand); |
| 57 | |
| 58 | setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote); |
| 59 | setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand); |
| 60 | setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 61 | |
Evan Cheng | c35497f | 2006-10-30 08:02:39 +0000 | [diff] [blame] | 62 | // setOperationAction(ISD::BRIND, MVT::Other, Expand); |
| 63 | setOperationAction(ISD::BR_JT, MVT::Other, Expand); |
Nate Begeman | 750ac1b | 2006-02-01 07:19:44 +0000 | [diff] [blame] | 64 | setOperationAction(ISD::BR_CC, MVT::Other, Expand); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 65 | setOperationAction(ISD::SELECT_CC, MVT::Other, Expand); |
Andrew Lenharth | f3fb71b | 2005-10-06 16:54:29 +0000 | [diff] [blame] | 66 | |
Andrew Lenharth | 7794bd3 | 2006-06-27 23:19:14 +0000 | [diff] [blame] | 67 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
| 68 | |
Chris Lattner | 3e2bafd | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 69 | setOperationAction(ISD::FREM, MVT::f32, Expand); |
| 70 | setOperationAction(ISD::FREM, MVT::f64, Expand); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 71 | |
| 72 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand); |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 73 | setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom); |
Andrew Lenharth | cd80496 | 2005-11-30 16:10:29 +0000 | [diff] [blame] | 74 | setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); |
| 75 | setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); |
| 76 | |
Andrew Lenharth | 120ab48 | 2005-09-29 22:54:56 +0000 | [diff] [blame] | 77 | if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) { |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 78 | setOperationAction(ISD::CTPOP , MVT::i64 , Expand); |
| 79 | setOperationAction(ISD::CTTZ , MVT::i64 , Expand); |
| 80 | setOperationAction(ISD::CTLZ , MVT::i64 , Expand); |
| 81 | } |
Nate Begeman | d88fc03 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 82 | setOperationAction(ISD::BSWAP , MVT::i64, Expand); |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 83 | setOperationAction(ISD::ROTL , MVT::i64, Expand); |
| 84 | setOperationAction(ISD::ROTR , MVT::i64, Expand); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 85 | |
Andrew Lenharth | 53d8970 | 2005-12-25 01:34:27 +0000 | [diff] [blame] | 86 | setOperationAction(ISD::SREM , MVT::i64, Custom); |
| 87 | setOperationAction(ISD::UREM , MVT::i64, Custom); |
| 88 | setOperationAction(ISD::SDIV , MVT::i64, Custom); |
| 89 | setOperationAction(ISD::UDIV , MVT::i64, Custom); |
Andrew Lenharth | afe3f49 | 2006-04-03 03:18:59 +0000 | [diff] [blame] | 90 | |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 91 | setOperationAction(ISD::MEMMOVE , MVT::Other, Expand); |
| 92 | setOperationAction(ISD::MEMSET , MVT::Other, Expand); |
| 93 | setOperationAction(ISD::MEMCPY , MVT::Other, Expand); |
| 94 | |
Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 95 | // We don't support sin/cos/sqrt/pow |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 96 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 97 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 98 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 99 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Andrew Lenharth | 3942447 | 2006-01-19 21:10:38 +0000 | [diff] [blame] | 100 | |
| 101 | setOperationAction(ISD::FSQRT, MVT::f64, Expand); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 102 | setOperationAction(ISD::FSQRT, MVT::f32, Expand); |
Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 103 | |
| 104 | setOperationAction(ISD::FPOW , MVT::f32, Expand); |
| 105 | setOperationAction(ISD::FPOW , MVT::f64, Expand); |
Chris Lattner | 9601a86 | 2006-03-05 05:08:37 +0000 | [diff] [blame] | 106 | |
Andrew Lenharth | b2156f9 | 2005-11-30 17:11:20 +0000 | [diff] [blame] | 107 | setOperationAction(ISD::SETCC, MVT::f32, Promote); |
Chris Lattner | f73bae1 | 2005-11-29 06:16:21 +0000 | [diff] [blame] | 108 | |
Andrew Lenharth | 3553d86 | 2007-01-24 21:09:16 +0000 | [diff] [blame] | 109 | setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote); |
| 110 | |
Chris Lattner | f73bae1 | 2005-11-29 06:16:21 +0000 | [diff] [blame] | 111 | // We don't have line number support yet. |
| 112 | setOperationAction(ISD::LOCATION, MVT::Other, Expand); |
Jim Laskey | e0bce71 | 2006-01-05 01:47:43 +0000 | [diff] [blame] | 113 | setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand); |
Jim Laskey | 1ee2925 | 2007-01-26 14:34:52 +0000 | [diff] [blame] | 114 | setOperationAction(ISD::LABEL, MVT::Other, Expand); |
Chris Lattner | b99329e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 115 | |
| 116 | // Not implemented yet. |
| 117 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
| 118 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); |
Andrew Lenharth | 739027e | 2006-01-16 21:22:38 +0000 | [diff] [blame] | 119 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); |
Evan Cheng | 27b7db5 | 2008-03-08 00:58:38 +0000 | [diff] [blame^] | 120 | setOperationAction(ISD::PREFETCH, MVT::Other, Expand); |
Andrew Lenharth | 739027e | 2006-01-16 21:22:38 +0000 | [diff] [blame] | 121 | |
Andrew Lenharth | 53d8970 | 2005-12-25 01:34:27 +0000 | [diff] [blame] | 122 | // We want to legalize GlobalAddress and ConstantPool and |
| 123 | // ExternalSymbols nodes into the appropriate instructions to |
| 124 | // materialize the address. |
| 125 | setOperationAction(ISD::GlobalAddress, MVT::i64, Custom); |
| 126 | setOperationAction(ISD::ConstantPool, MVT::i64, Custom); |
| 127 | setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom); |
Lauro Ramos Venancio | 75ce010 | 2007-07-11 17:19:51 +0000 | [diff] [blame] | 128 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 129 | |
Andrew Lenharth | 0e53879 | 2006-01-25 21:54:38 +0000 | [diff] [blame] | 130 | setOperationAction(ISD::VASTART, MVT::Other, Custom); |
Andrew Lenharth | 677c4f2 | 2006-01-25 23:33:32 +0000 | [diff] [blame] | 131 | setOperationAction(ISD::VAEND, MVT::Other, Expand); |
Andrew Lenharth | 0e53879 | 2006-01-25 21:54:38 +0000 | [diff] [blame] | 132 | setOperationAction(ISD::VACOPY, MVT::Other, Custom); |
Andrew Lenharth | 5f8f0e2 | 2006-01-25 22:28:07 +0000 | [diff] [blame] | 133 | setOperationAction(ISD::VAARG, MVT::Other, Custom); |
Nate Begeman | 0aed784 | 2006-01-28 03:14:31 +0000 | [diff] [blame] | 134 | setOperationAction(ISD::VAARG, MVT::i32, Custom); |
Andrew Lenharth | 0e53879 | 2006-01-25 21:54:38 +0000 | [diff] [blame] | 135 | |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 136 | setOperationAction(ISD::RET, MVT::Other, Custom); |
| 137 | |
Andrew Lenharth | ea4f9d5 | 2006-09-18 18:01:03 +0000 | [diff] [blame] | 138 | setOperationAction(ISD::JumpTable, MVT::i64, Custom); |
Andrew Lenharth | 0607a2f | 2006-09-24 19:46:56 +0000 | [diff] [blame] | 139 | setOperationAction(ISD::JumpTable, MVT::i32, Custom); |
Andrew Lenharth | ea4f9d5 | 2006-09-18 18:01:03 +0000 | [diff] [blame] | 140 | |
Andrew Lenharth | 739027e | 2006-01-16 21:22:38 +0000 | [diff] [blame] | 141 | setStackPointerRegisterToSaveRestore(Alpha::R30); |
| 142 | |
Dale Johannesen | f04afdb | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 143 | addLegalFPImmediate(APFloat(+0.0)); //F31 |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 144 | addLegalFPImmediate(APFloat(+0.0f)); //F31 |
Dale Johannesen | f04afdb | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 145 | addLegalFPImmediate(APFloat(-0.0)); //-F31 |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 146 | addLegalFPImmediate(APFloat(-0.0f)); //-F31 |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 147 | |
Andrew Lenharth | 89c0b4a | 2006-09-05 00:22:25 +0000 | [diff] [blame] | 148 | setJumpBufSize(272); |
| 149 | setJumpBufAlignment(16); |
| 150 | |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 151 | computeRegisterProperties(); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 152 | } |
| 153 | |
Andrew Lenharth | 84a0605 | 2006-01-16 19:53:25 +0000 | [diff] [blame] | 154 | const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 155 | switch (Opcode) { |
| 156 | default: return 0; |
Andrew Lenharth | 84a0605 | 2006-01-16 19:53:25 +0000 | [diff] [blame] | 157 | case AlphaISD::CVTQT_: return "Alpha::CVTQT_"; |
| 158 | case AlphaISD::CVTQS_: return "Alpha::CVTQS_"; |
| 159 | case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_"; |
| 160 | case AlphaISD::GPRelHi: return "Alpha::GPRelHi"; |
| 161 | case AlphaISD::GPRelLo: return "Alpha::GPRelLo"; |
| 162 | case AlphaISD::RelLit: return "Alpha::RelLit"; |
Andrew Lenharth | 0e4dd01 | 2006-06-13 18:27:39 +0000 | [diff] [blame] | 163 | case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr"; |
Chris Lattner | 2d90bd5 | 2006-01-27 23:39:00 +0000 | [diff] [blame] | 164 | case AlphaISD::CALL: return "Alpha::CALL"; |
Andrew Lenharth | 84a0605 | 2006-01-16 19:53:25 +0000 | [diff] [blame] | 165 | case AlphaISD::DivCall: return "Alpha::DivCall"; |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 166 | case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG"; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 167 | case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I"; |
| 168 | case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F"; |
Andrew Lenharth | 84a0605 | 2006-01-16 19:53:25 +0000 | [diff] [blame] | 169 | } |
| 170 | } |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 171 | |
Andrew Lenharth | ea4f9d5 | 2006-09-18 18:01:03 +0000 | [diff] [blame] | 172 | static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) { |
| 173 | MVT::ValueType PtrVT = Op.getValueType(); |
| 174 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
| 175 | SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT); |
| 176 | SDOperand Zero = DAG.getConstant(0, PtrVT); |
| 177 | |
Andrew Lenharth | ea4f9d5 | 2006-09-18 18:01:03 +0000 | [diff] [blame] | 178 | SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 179 | DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64)); |
Andrew Lenharth | ea4f9d5 | 2006-09-18 18:01:03 +0000 | [diff] [blame] | 180 | SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi); |
| 181 | return Lo; |
| 182 | } |
| 183 | |
Chris Lattner | e21492b | 2006-08-11 17:19:54 +0000 | [diff] [blame] | 184 | //http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/ |
| 185 | //AA-PY8AC-TET1_html/callCH3.html#BLOCK21 |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 186 | |
| 187 | //For now, just use variable size stack frame format |
| 188 | |
| 189 | //In a standard call, the first six items are passed in registers $16 |
| 190 | //- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details |
| 191 | //of argument-to-register correspondence.) The remaining items are |
| 192 | //collected in a memory argument list that is a naturally aligned |
| 193 | //array of quadwords. In a standard call, this list, if present, must |
| 194 | //be passed at 0(SP). |
| 195 | //7 ... n 0(SP) ... (n-7)*8(SP) |
| 196 | |
| 197 | // //#define FP $15 |
| 198 | // //#define RA $26 |
| 199 | // //#define PV $27 |
| 200 | // //#define GP $29 |
| 201 | // //#define SP $30 |
| 202 | |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 203 | static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 204 | int &VarArgsBase, |
| 205 | int &VarArgsOffset) { |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 206 | MachineFunction &MF = DAG.getMachineFunction(); |
| 207 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 208 | std::vector<SDOperand> ArgValues; |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 209 | SDOperand Root = Op.getOperand(0); |
| 210 | |
Andrew Lenharth | b4eb092 | 2006-10-11 16:24:51 +0000 | [diff] [blame] | 211 | AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP |
| 212 | AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 213 | |
Andrew Lenharth | f71df33 | 2005-09-04 06:12:19 +0000 | [diff] [blame] | 214 | unsigned args_int[] = { |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 215 | Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21}; |
Andrew Lenharth | f71df33 | 2005-09-04 06:12:19 +0000 | [diff] [blame] | 216 | unsigned args_float[] = { |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 217 | Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21}; |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 218 | |
| 219 | for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) { |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 220 | SDOperand argt; |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 221 | MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType(); |
| 222 | SDOperand ArgVal; |
| 223 | |
| 224 | if (ArgNo < 6) { |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 225 | switch (ObjectVT) { |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 226 | default: |
Bill Wendling | f5da133 | 2006-12-07 22:21:48 +0000 | [diff] [blame] | 227 | cerr << "Unknown Type " << ObjectVT << "\n"; |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 228 | abort(); |
| 229 | case MVT::f64: |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 230 | args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo], |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 231 | &Alpha::F8RCRegClass); |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 232 | ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 233 | break; |
Andrew Lenharth | d1aab35 | 2006-06-21 01:00:43 +0000 | [diff] [blame] | 234 | case MVT::f32: |
| 235 | args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo], |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 236 | &Alpha::F4RCRegClass); |
Andrew Lenharth | d1aab35 | 2006-06-21 01:00:43 +0000 | [diff] [blame] | 237 | ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT); |
| 238 | break; |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 239 | case MVT::i64: |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 240 | args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo], |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 241 | &Alpha::GPRCRegClass); |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 242 | ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 243 | break; |
| 244 | } |
| 245 | } else { //more args |
| 246 | // Create the frame index object for this incoming parameter... |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 247 | int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6)); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 248 | |
| 249 | // Create the SelectionDAG nodes corresponding to a load |
| 250 | //from this parameter |
| 251 | SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64); |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 252 | ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 253 | } |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 254 | ArgValues.push_back(ArgVal); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 255 | } |
| 256 | |
| 257 | // If the functions takes variable number of arguments, copy all regs to stack |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 258 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0; |
| 259 | if (isVarArg) { |
| 260 | VarArgsOffset = (Op.Val->getNumValues()-1) * 8; |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 261 | std::vector<SDOperand> LS; |
| 262 | for (int i = 0; i < 6; ++i) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 263 | if (TargetRegisterInfo::isPhysicalRegister(args_int[i])) |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 264 | args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass); |
| 265 | SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 266 | int FI = MFI->CreateFixedObject(8, -8 * (6 - i)); |
| 267 | if (i == 0) VarArgsBase = FI; |
| 268 | SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 269 | LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0)); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 270 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 271 | if (TargetRegisterInfo::isPhysicalRegister(args_float[i])) |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 272 | args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass); |
| 273 | argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 274 | FI = MFI->CreateFixedObject(8, - 8 * (12 - i)); |
| 275 | SDFI = DAG.getFrameIndex(FI, MVT::i64); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 276 | LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0)); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | //Set up a token factor with all the stack traffic |
Chris Lattner | e219945 | 2006-08-11 17:38:39 +0000 | [diff] [blame] | 280 | Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size()); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 281 | } |
| 282 | |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 283 | ArgValues.push_back(Root); |
| 284 | |
| 285 | // Return the new list of results. |
| 286 | std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(), |
| 287 | Op.Val->value_end()); |
Chris Lattner | e21492b | 2006-08-11 17:19:54 +0000 | [diff] [blame] | 288 | return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size()); |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 289 | } |
| 290 | |
Andrew Lenharth | b4eb092 | 2006-10-11 16:24:51 +0000 | [diff] [blame] | 291 | static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) { |
Andrew Lenharth | 0e4dd01 | 2006-06-13 18:27:39 +0000 | [diff] [blame] | 292 | SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 293 | DAG.getNode(AlphaISD::GlobalRetAddr, |
| 294 | MVT::i64), |
| 295 | SDOperand()); |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 296 | switch (Op.getNumOperands()) { |
| 297 | default: |
| 298 | assert(0 && "Do not know how to return this many arguments!"); |
| 299 | abort(); |
| 300 | case 1: |
Andrew Lenharth | 0e4dd01 | 2006-06-13 18:27:39 +0000 | [diff] [blame] | 301 | break; |
| 302 | //return SDOperand(); // ret void is legal |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 303 | case 3: { |
| 304 | MVT::ValueType ArgVT = Op.getOperand(1).getValueType(); |
| 305 | unsigned ArgReg; |
| 306 | if (MVT::isInteger(ArgVT)) |
| 307 | ArgReg = Alpha::R0; |
| 308 | else { |
| 309 | assert(MVT::isFloatingPoint(ArgVT)); |
| 310 | ArgReg = Alpha::F0; |
| 311 | } |
Andrew Lenharth | 0e4dd01 | 2006-06-13 18:27:39 +0000 | [diff] [blame] | 312 | Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1)); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 313 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) |
| 314 | DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 315 | break; |
| 316 | } |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 317 | } |
| 318 | return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1)); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 319 | } |
| 320 | |
| 321 | std::pair<SDOperand, SDOperand> |
Reid Spencer | 4785781 | 2006-12-31 05:55:36 +0000 | [diff] [blame] | 322 | AlphaTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy, |
Duncan Sands | 00fee65 | 2008-02-14 17:28:50 +0000 | [diff] [blame] | 323 | bool RetSExt, bool RetZExt, bool isVarArg, |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 324 | unsigned CallingConv, bool isTailCall, |
| 325 | SDOperand Callee, ArgListTy &Args, |
| 326 | SelectionDAG &DAG) { |
| 327 | int NumBytes = 0; |
| 328 | if (Args.size() > 6) |
| 329 | NumBytes = (Args.size() - 6) * 8; |
| 330 | |
Chris Lattner | 94dd292 | 2006-02-13 09:00:43 +0000 | [diff] [blame] | 331 | Chain = DAG.getCALLSEQ_START(Chain, |
| 332 | DAG.getConstant(NumBytes, getPointerTy())); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 333 | std::vector<SDOperand> args_to_use; |
| 334 | for (unsigned i = 0, e = Args.size(); i != e; ++i) |
| 335 | { |
Reid Spencer | 4785781 | 2006-12-31 05:55:36 +0000 | [diff] [blame] | 336 | switch (getValueType(Args[i].Ty)) { |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 337 | default: assert(0 && "Unexpected ValueType for argument!"); |
| 338 | case MVT::i1: |
| 339 | case MVT::i8: |
| 340 | case MVT::i16: |
| 341 | case MVT::i32: |
| 342 | // Promote the integer to 64 bits. If the input type is signed use a |
| 343 | // sign extend, otherwise use a zero extend. |
Anton Korobeynikov | d0b82b3 | 2007-03-07 16:25:09 +0000 | [diff] [blame] | 344 | if (Args[i].isSExt) |
Reid Spencer | 4785781 | 2006-12-31 05:55:36 +0000 | [diff] [blame] | 345 | Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node); |
Anton Korobeynikov | d0b82b3 | 2007-03-07 16:25:09 +0000 | [diff] [blame] | 346 | else if (Args[i].isZExt) |
Reid Spencer | 4785781 | 2006-12-31 05:55:36 +0000 | [diff] [blame] | 347 | Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node); |
Anton Korobeynikov | d0b82b3 | 2007-03-07 16:25:09 +0000 | [diff] [blame] | 348 | else |
| 349 | Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 350 | break; |
| 351 | case MVT::i64: |
| 352 | case MVT::f64: |
| 353 | case MVT::f32: |
| 354 | break; |
| 355 | } |
Reid Spencer | 4785781 | 2006-12-31 05:55:36 +0000 | [diff] [blame] | 356 | args_to_use.push_back(Args[i].Node); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 357 | } |
| 358 | |
| 359 | std::vector<MVT::ValueType> RetVals; |
| 360 | MVT::ValueType RetTyVT = getValueType(RetTy); |
Andrew Lenharth | 46a776e | 2005-09-06 17:00:23 +0000 | [diff] [blame] | 361 | MVT::ValueType ActualRetTyVT = RetTyVT; |
| 362 | if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32) |
| 363 | ActualRetTyVT = MVT::i64; |
| 364 | |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 365 | if (RetTyVT != MVT::isVoid) |
Andrew Lenharth | 46a776e | 2005-09-06 17:00:23 +0000 | [diff] [blame] | 366 | RetVals.push_back(ActualRetTyVT); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 367 | RetVals.push_back(MVT::Other); |
| 368 | |
Chris Lattner | 2d90bd5 | 2006-01-27 23:39:00 +0000 | [diff] [blame] | 369 | std::vector<SDOperand> Ops; |
| 370 | Ops.push_back(Chain); |
| 371 | Ops.push_back(Callee); |
| 372 | Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end()); |
Chris Lattner | e21492b | 2006-08-11 17:19:54 +0000 | [diff] [blame] | 373 | SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size()); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 374 | Chain = TheCall.getValue(RetTyVT != MVT::isVoid); |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 375 | Chain = DAG.getCALLSEQ_END(Chain, |
| 376 | DAG.getConstant(NumBytes, getPointerTy()), |
| 377 | DAG.getConstant(0, getPointerTy()), |
| 378 | SDOperand()); |
Andrew Lenharth | 46a776e | 2005-09-06 17:00:23 +0000 | [diff] [blame] | 379 | SDOperand RetVal = TheCall; |
| 380 | |
| 381 | if (RetTyVT != ActualRetTyVT) { |
Duncan Sands | 00fee65 | 2008-02-14 17:28:50 +0000 | [diff] [blame] | 382 | ISD::NodeType AssertKind = ISD::DELETED_NODE; |
| 383 | if (RetSExt) |
| 384 | AssertKind = ISD::AssertSext; |
| 385 | else if (RetZExt) |
| 386 | AssertKind = ISD::AssertZext; |
| 387 | |
| 388 | if (AssertKind != ISD::DELETED_NODE) |
| 389 | RetVal = DAG.getNode(AssertKind, MVT::i64, RetVal, |
| 390 | DAG.getValueType(RetTyVT)); |
| 391 | |
Andrew Lenharth | 46a776e | 2005-09-06 17:00:23 +0000 | [diff] [blame] | 392 | RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal); |
| 393 | } |
| 394 | |
| 395 | return std::make_pair(RetVal, Chain); |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 396 | } |
| 397 | |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 398 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 399 | /// |
| 400 | SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) { |
| 401 | switch (Op.getOpcode()) { |
Andrew Lenharth | f2b806a | 2006-06-12 18:09:24 +0000 | [diff] [blame] | 402 | default: assert(0 && "Wasn't expecting to be able to lower this!"); |
| 403 | case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 404 | VarArgsBase, |
| 405 | VarArgsOffset); |
Andrew Lenharth | b4eb092 | 2006-10-11 16:24:51 +0000 | [diff] [blame] | 406 | |
| 407 | case ISD::RET: return LowerRET(Op,DAG); |
Andrew Lenharth | ea4f9d5 | 2006-09-18 18:01:03 +0000 | [diff] [blame] | 408 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
| 409 | |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 410 | case ISD::SINT_TO_FP: { |
| 411 | assert(MVT::i64 == Op.getOperand(0).getValueType() && |
| 412 | "Unhandled SINT_TO_FP type in custom expander!"); |
| 413 | SDOperand LD; |
| 414 | bool isDouble = MVT::f64 == Op.getValueType(); |
Andrew Lenharth | 3553d86 | 2007-01-24 21:09:16 +0000 | [diff] [blame] | 415 | LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0)); |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 416 | SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, |
| 417 | isDouble?MVT::f64:MVT::f32, LD); |
| 418 | return FP; |
| 419 | } |
Andrew Lenharth | cd80496 | 2005-11-30 16:10:29 +0000 | [diff] [blame] | 420 | case ISD::FP_TO_SINT: { |
| 421 | bool isDouble = MVT::f64 == Op.getOperand(0).getValueType(); |
| 422 | SDOperand src = Op.getOperand(0); |
| 423 | |
| 424 | if (!isDouble) //Promote |
| 425 | src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src); |
| 426 | |
| 427 | src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src); |
| 428 | |
Andrew Lenharth | 3553d86 | 2007-01-24 21:09:16 +0000 | [diff] [blame] | 429 | return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src); |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 430 | } |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 431 | case ISD::ConstantPool: { |
Evan Cheng | b8973bd | 2006-01-31 22:23:14 +0000 | [diff] [blame] | 432 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Evan Cheng | c356a57 | 2006-09-12 21:04:05 +0000 | [diff] [blame] | 433 | Constant *C = CP->getConstVal(); |
Evan Cheng | b8973bd | 2006-01-31 22:23:14 +0000 | [diff] [blame] | 434 | SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment()); |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 435 | |
| 436 | SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 437 | DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64)); |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 438 | SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi); |
| 439 | return Lo; |
| 440 | } |
Lauro Ramos Venancio | 75ce010 | 2007-07-11 17:19:51 +0000 | [diff] [blame] | 441 | case ISD::GlobalTLSAddress: |
| 442 | assert(0 && "TLS not implemented for Alpha."); |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 443 | case ISD::GlobalAddress: { |
| 444 | GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op); |
| 445 | GlobalValue *GV = GSDN->getGlobal(); |
| 446 | SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset()); |
| 447 | |
Reid Spencer | 5cbf985 | 2007-01-30 20:08:39 +0000 | [diff] [blame] | 448 | // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) { |
Andrew Lenharth | 3e2c745 | 2006-04-06 23:18:45 +0000 | [diff] [blame] | 449 | if (GV->hasInternalLinkage()) { |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 450 | SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 451 | DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64)); |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 452 | SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi); |
| 453 | return Lo; |
| 454 | } else |
Andrew Lenharth | 82c3d8f | 2006-10-11 04:29:42 +0000 | [diff] [blame] | 455 | return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 456 | DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64)); |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 457 | } |
Andrew Lenharth | 53d8970 | 2005-12-25 01:34:27 +0000 | [diff] [blame] | 458 | case ISD::ExternalSymbol: { |
| 459 | return DAG.getNode(AlphaISD::RelLit, MVT::i64, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 460 | DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op) |
| 461 | ->getSymbol(), MVT::i64), |
| 462 | DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64)); |
Andrew Lenharth | 53d8970 | 2005-12-25 01:34:27 +0000 | [diff] [blame] | 463 | } |
| 464 | |
Andrew Lenharth | 53d8970 | 2005-12-25 01:34:27 +0000 | [diff] [blame] | 465 | case ISD::UREM: |
| 466 | case ISD::SREM: |
Andrew Lenharth | ccd9f98 | 2006-04-02 21:08:39 +0000 | [diff] [blame] | 467 | //Expand only on constant case |
| 468 | if (Op.getOperand(1).getOpcode() == ISD::Constant) { |
| 469 | MVT::ValueType VT = Op.Val->getValueType(0); |
Andrew Lenharth | ccd9f98 | 2006-04-02 21:08:39 +0000 | [diff] [blame] | 470 | SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ? |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 471 | BuildUDIV(Op.Val, DAG, NULL) : |
| 472 | BuildSDIV(Op.Val, DAG, NULL); |
Andrew Lenharth | ccd9f98 | 2006-04-02 21:08:39 +0000 | [diff] [blame] | 473 | Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1)); |
| 474 | Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1); |
| 475 | return Tmp1; |
| 476 | } |
| 477 | //fall through |
| 478 | case ISD::SDIV: |
| 479 | case ISD::UDIV: |
Andrew Lenharth | 53d8970 | 2005-12-25 01:34:27 +0000 | [diff] [blame] | 480 | if (MVT::isInteger(Op.getValueType())) { |
Andrew Lenharth | 253b9e7 | 2006-04-06 21:26:32 +0000 | [diff] [blame] | 481 | if (Op.getOperand(1).getOpcode() == ISD::Constant) |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 482 | return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL) |
| 483 | : BuildUDIV(Op.Val, DAG, NULL); |
Andrew Lenharth | 53d8970 | 2005-12-25 01:34:27 +0000 | [diff] [blame] | 484 | const char* opstr = 0; |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 485 | switch (Op.getOpcode()) { |
Andrew Lenharth | 53d8970 | 2005-12-25 01:34:27 +0000 | [diff] [blame] | 486 | case ISD::UREM: opstr = "__remqu"; break; |
| 487 | case ISD::SREM: opstr = "__remq"; break; |
| 488 | case ISD::UDIV: opstr = "__divqu"; break; |
| 489 | case ISD::SDIV: opstr = "__divq"; break; |
| 490 | } |
| 491 | SDOperand Tmp1 = Op.getOperand(0), |
| 492 | Tmp2 = Op.getOperand(1), |
| 493 | Addr = DAG.getExternalSymbol(opstr, MVT::i64); |
| 494 | return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2); |
| 495 | } |
| 496 | break; |
Andrew Lenharth | cd80496 | 2005-11-30 16:10:29 +0000 | [diff] [blame] | 497 | |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 498 | case ISD::VAARG: { |
| 499 | SDOperand Chain = Op.getOperand(0); |
| 500 | SDOperand VAListP = Op.getOperand(1); |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 501 | const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 502 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 503 | SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS, 0); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 504 | SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP, |
| 505 | DAG.getConstant(8, MVT::i64)); |
| 506 | SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1), |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 507 | Tmp, NULL, 0, MVT::i32); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 508 | SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset); |
| 509 | if (MVT::isFloatingPoint(Op.getValueType())) |
| 510 | { |
| 511 | //if fp && Offset < 6*8, then subtract 6*8 from DataPtr |
| 512 | SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr, |
| 513 | DAG.getConstant(8*6, MVT::i64)); |
| 514 | SDOperand CC = DAG.getSetCC(MVT::i64, Offset, |
| 515 | DAG.getConstant(8*6, MVT::i64), ISD::SETLT); |
| 516 | DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr); |
| 517 | } |
Andrew Lenharth | 66e4958 | 2006-01-23 21:51:33 +0000 | [diff] [blame] | 518 | |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 519 | SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset, |
| 520 | DAG.getConstant(8, MVT::i64)); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 521 | SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset, |
| 522 | Tmp, NULL, 0, MVT::i32); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 523 | |
| 524 | SDOperand Result; |
| 525 | if (Op.getValueType() == MVT::i32) |
| 526 | Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 527 | NULL, 0, MVT::i32); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 528 | else |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 529 | Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 530 | return Result; |
| 531 | } |
| 532 | case ISD::VACOPY: { |
| 533 | SDOperand Chain = Op.getOperand(0); |
| 534 | SDOperand DestP = Op.getOperand(1); |
| 535 | SDOperand SrcP = Op.getOperand(2); |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 536 | const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); |
| 537 | const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 538 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 539 | SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS, 0); |
| 540 | SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS, 0); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 541 | SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP, |
| 542 | DAG.getConstant(8, MVT::i64)); |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 543 | Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 544 | SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP, |
| 545 | DAG.getConstant(8, MVT::i64)); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 546 | return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 547 | } |
| 548 | case ISD::VASTART: { |
| 549 | SDOperand Chain = Op.getOperand(0); |
| 550 | SDOperand VAListP = Op.getOperand(1); |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 551 | const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 552 | |
| 553 | // vastart stores the address of the VarArgsBase and VarArgsOffset |
| 554 | SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64); |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 555 | SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS, 0); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 556 | SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP, |
| 557 | DAG.getConstant(8, MVT::i64)); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 558 | return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64), |
| 559 | SA2, NULL, 0, MVT::i32); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 560 | } |
Andrew Lenharth | ac5a545 | 2007-02-08 17:37:41 +0000 | [diff] [blame] | 561 | case ISD::RETURNADDR: |
| 562 | return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64); |
| 563 | //FIXME: implement |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 564 | case ISD::FRAMEADDR: break; |
Andrew Lenharth | cd80496 | 2005-11-30 16:10:29 +0000 | [diff] [blame] | 565 | } |
Jim Laskey | 62819f3 | 2007-02-21 22:54:50 +0000 | [diff] [blame] | 566 | |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 567 | return SDOperand(); |
| 568 | } |
Nate Begeman | 0aed784 | 2006-01-28 03:14:31 +0000 | [diff] [blame] | 569 | |
| 570 | SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op, |
| 571 | SelectionDAG &DAG) { |
| 572 | assert(Op.getValueType() == MVT::i32 && |
| 573 | Op.getOpcode() == ISD::VAARG && |
| 574 | "Unknown node to custom promote!"); |
| 575 | |
| 576 | // The code in LowerOperation already handles i32 vaarg |
| 577 | return LowerOperation(Op, DAG); |
| 578 | } |
Andrew Lenharth | 1725599 | 2006-06-21 13:37:27 +0000 | [diff] [blame] | 579 | |
| 580 | |
| 581 | //Inline Asm |
| 582 | |
| 583 | /// getConstraintType - Given a constraint letter, return the type of |
| 584 | /// constraint it is for this target. |
| 585 | AlphaTargetLowering::ConstraintType |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 586 | AlphaTargetLowering::getConstraintType(const std::string &Constraint) const { |
| 587 | if (Constraint.size() == 1) { |
| 588 | switch (Constraint[0]) { |
| 589 | default: break; |
| 590 | case 'f': |
| 591 | case 'r': |
| 592 | return C_RegisterClass; |
| 593 | } |
| 594 | } |
| 595 | return TargetLowering::getConstraintType(Constraint); |
Andrew Lenharth | 1725599 | 2006-06-21 13:37:27 +0000 | [diff] [blame] | 596 | } |
| 597 | |
| 598 | std::vector<unsigned> AlphaTargetLowering:: |
| 599 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
| 600 | MVT::ValueType VT) const { |
| 601 | if (Constraint.size() == 1) { |
| 602 | switch (Constraint[0]) { |
| 603 | default: break; // Unknown constriant letter |
| 604 | case 'f': |
| 605 | return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 , |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 606 | Alpha::F3 , Alpha::F4 , Alpha::F5 , |
| 607 | Alpha::F6 , Alpha::F7 , Alpha::F8 , |
| 608 | Alpha::F9 , Alpha::F10, Alpha::F11, |
Andrew Lenharth | 1725599 | 2006-06-21 13:37:27 +0000 | [diff] [blame] | 609 | Alpha::F12, Alpha::F13, Alpha::F14, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 610 | Alpha::F15, Alpha::F16, Alpha::F17, |
| 611 | Alpha::F18, Alpha::F19, Alpha::F20, |
| 612 | Alpha::F21, Alpha::F22, Alpha::F23, |
Andrew Lenharth | 1725599 | 2006-06-21 13:37:27 +0000 | [diff] [blame] | 613 | Alpha::F24, Alpha::F25, Alpha::F26, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 614 | Alpha::F27, Alpha::F28, Alpha::F29, |
| 615 | Alpha::F30, Alpha::F31, 0); |
Andrew Lenharth | df97cc6 | 2006-06-21 15:42:36 +0000 | [diff] [blame] | 616 | case 'r': |
| 617 | return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 , |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 618 | Alpha::R3 , Alpha::R4 , Alpha::R5 , |
| 619 | Alpha::R6 , Alpha::R7 , Alpha::R8 , |
| 620 | Alpha::R9 , Alpha::R10, Alpha::R11, |
Andrew Lenharth | df97cc6 | 2006-06-21 15:42:36 +0000 | [diff] [blame] | 621 | Alpha::R12, Alpha::R13, Alpha::R14, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 622 | Alpha::R15, Alpha::R16, Alpha::R17, |
| 623 | Alpha::R18, Alpha::R19, Alpha::R20, |
| 624 | Alpha::R21, Alpha::R22, Alpha::R23, |
Andrew Lenharth | df97cc6 | 2006-06-21 15:42:36 +0000 | [diff] [blame] | 625 | Alpha::R24, Alpha::R25, Alpha::R26, |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 626 | Alpha::R27, Alpha::R28, Alpha::R29, |
| 627 | Alpha::R30, Alpha::R31, 0); |
Andrew Lenharth | 1725599 | 2006-06-21 13:37:27 +0000 | [diff] [blame] | 628 | } |
| 629 | } |
| 630 | |
| 631 | return std::vector<unsigned>(); |
| 632 | } |
Andrew Lenharth | ab0b949 | 2008-02-21 06:45:13 +0000 | [diff] [blame] | 633 | //===----------------------------------------------------------------------===// |
| 634 | // Other Lowering Code |
| 635 | //===----------------------------------------------------------------------===// |
| 636 | |
| 637 | MachineBasicBlock * |
| 638 | AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
| 639 | MachineBasicBlock *BB) { |
| 640 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 641 | assert((MI->getOpcode() == Alpha::CAS32 || |
| 642 | MI->getOpcode() == Alpha::CAS64 || |
| 643 | MI->getOpcode() == Alpha::LAS32 || |
| 644 | MI->getOpcode() == Alpha::LAS64 || |
| 645 | MI->getOpcode() == Alpha::SWAP32 || |
| 646 | MI->getOpcode() == Alpha::SWAP64) && |
| 647 | "Unexpected instr type to insert"); |
| 648 | |
| 649 | bool is32 = MI->getOpcode() == Alpha::CAS32 || |
| 650 | MI->getOpcode() == Alpha::LAS32 || |
| 651 | MI->getOpcode() == Alpha::SWAP32; |
| 652 | |
| 653 | //Load locked store conditional for atomic ops take on the same form |
| 654 | //start: |
| 655 | //ll |
| 656 | //do stuff (maybe branch to exit) |
| 657 | //sc |
| 658 | //test sc and maybe branck to start |
| 659 | //exit: |
| 660 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 661 | ilist<MachineBasicBlock>::iterator It = BB; |
| 662 | ++It; |
| 663 | |
| 664 | MachineBasicBlock *thisMBB = BB; |
| 665 | MachineBasicBlock *llscMBB = new MachineBasicBlock(LLVM_BB); |
| 666 | MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB); |
| 667 | |
| 668 | for(MachineBasicBlock::succ_iterator i = thisMBB->succ_begin(), |
| 669 | e = thisMBB->succ_end(); i != e; ++i) |
| 670 | sinkMBB->addSuccessor(*i); |
| 671 | while(!thisMBB->succ_empty()) |
| 672 | thisMBB->removeSuccessor(thisMBB->succ_begin()); |
| 673 | |
| 674 | MachineFunction *F = BB->getParent(); |
| 675 | F->getBasicBlockList().insert(It, llscMBB); |
| 676 | F->getBasicBlockList().insert(It, sinkMBB); |
| 677 | |
| 678 | BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB); |
| 679 | |
| 680 | unsigned reg_res = MI->getOperand(0).getReg(), |
| 681 | reg_ptr = MI->getOperand(1).getReg(), |
| 682 | reg_v2 = MI->getOperand(2).getReg(), |
| 683 | reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass); |
| 684 | |
| 685 | BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L), |
| 686 | reg_res).addImm(0).addReg(reg_ptr); |
| 687 | switch (MI->getOpcode()) { |
| 688 | case Alpha::CAS32: |
| 689 | case Alpha::CAS64: { |
| 690 | unsigned reg_cmp |
| 691 | = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass); |
| 692 | BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp) |
| 693 | .addReg(reg_v2).addReg(reg_res); |
| 694 | BuildMI(llscMBB, TII->get(Alpha::BEQ)) |
| 695 | .addImm(0).addReg(reg_cmp).addMBB(sinkMBB); |
| 696 | BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store) |
| 697 | .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg()); |
| 698 | break; |
| 699 | } |
| 700 | case Alpha::LAS32: |
| 701 | case Alpha::LAS64: { |
| 702 | BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store) |
| 703 | .addReg(reg_res).addReg(reg_v2); |
| 704 | break; |
| 705 | } |
| 706 | case Alpha::SWAP32: |
| 707 | case Alpha::SWAP64: { |
| 708 | BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store) |
| 709 | .addReg(reg_v2).addReg(reg_v2); |
| 710 | break; |
| 711 | } |
| 712 | } |
| 713 | BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store) |
| 714 | .addReg(reg_store).addImm(0).addReg(reg_ptr); |
| 715 | BuildMI(llscMBB, TII->get(Alpha::BEQ)) |
| 716 | .addImm(0).addReg(reg_store).addMBB(llscMBB); |
| 717 | BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB); |
| 718 | |
| 719 | thisMBB->addSuccessor(llscMBB); |
| 720 | llscMBB->addSuccessor(llscMBB); |
| 721 | llscMBB->addSuccessor(sinkMBB); |
| 722 | delete MI; // The pseudo instruction is gone now. |
| 723 | |
| 724 | return sinkMBB; |
| 725 | } |