blob: 88a0f7b870574ac63464d1496a6860fb70c44c35 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Chris Lattner3ac18842010-08-24 23:20:40 +000073static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
74 const SDValue *Parts, unsigned NumParts,
75 EVT PartVT, EVT ValueVT);
76
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000077/// getCopyFromParts - Create a value that contains the specified legal parts
78/// combined into the value they represent. If the parts combine to a type
79/// larger then ValueVT then AssertOp can be used to specify whether the extra
80/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
81/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000082static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000083 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000084 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000085 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +000086 if (ValueVT.isVector())
87 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
88
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 SDValue Val = Parts[0];
92
93 if (NumParts > 1) {
94 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +000095 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096 unsigned PartBits = PartVT.getSizeInBits();
97 unsigned ValueBits = ValueVT.getSizeInBits();
98
99 // Assemble the power of 2 part.
100 unsigned RoundParts = NumParts & (NumParts - 1) ?
101 1 << Log2_32(NumParts) : NumParts;
102 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000104 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 SDValue Lo, Hi;
106
Owen Anderson23b9b192009-08-12 00:36:31 +0000107 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000112 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000113 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000115 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
116 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 if (TLI.isBigEndian())
120 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000121
Chris Lattner3ac18842010-08-24 23:20:40 +0000122 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 if (RoundParts < NumParts) {
125 // Assemble the trailing non-power-of-2 part.
126 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000127 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130
131 // Combine the round and odd parts.
132 Lo = Val;
133 if (TLI.isBigEndian())
134 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000136 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
137 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000139 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
141 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000143 } else if (PartVT.isFloatingPoint()) {
144 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000146 "Unexpected split");
147 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000148 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
149 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000150 if (TLI.isBigEndian())
151 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000153 } else {
154 // FP split into integer parts (soft fp)
155 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
156 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000157 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000159 }
160 }
161
162 // There is now one part, held in Val. Correct it to match ValueVT.
163 PartVT = Val.getValueType();
164
165 if (PartVT == ValueVT)
166 return Val;
167
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000169 if (ValueVT.bitsLT(PartVT)) {
170 // For a truncate, see if we have any information to
171 // indicate whether the truncated bits will always be
172 // zero or sign-extension.
173 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000178 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 }
180
181 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000182 // FP_ROUND's are always exact here.
183 if (ValueVT.bitsLT(Val.getValueType()))
184 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000185 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 }
189
Bill Wendling4533cac2010-01-28 21:51:40 +0000190 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192
Torok Edwinc23197a2009-07-14 16:55:14 +0000193 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 return SDValue();
195}
196
Chris Lattner3ac18842010-08-24 23:20:40 +0000197/// getCopyFromParts - Create a value that contains the specified legal parts
198/// combined into the value they represent. If the parts combine to a type
199/// larger then ValueVT then AssertOp can be used to specify whether the extra
200/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
201/// (ISD::AssertSext).
202static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
203 const SDValue *Parts, unsigned NumParts,
204 EVT PartVT, EVT ValueVT) {
205 assert(ValueVT.isVector() && "Not a vector value");
206 assert(NumParts > 0 && "No parts to assemble!");
207 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
208 SDValue Val = Parts[0];
209
210 // Handle a multi-element vector.
211 if (NumParts > 1) {
212 EVT IntermediateVT, RegisterVT;
213 unsigned NumIntermediates;
214 unsigned NumRegs =
215 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
216 NumIntermediates, RegisterVT);
217 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
218 NumParts = NumRegs; // Silence a compiler warning.
219 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
220 assert(RegisterVT == Parts[0].getValueType() &&
221 "Part type doesn't match part!");
222
223 // Assemble the parts into intermediate operands.
224 SmallVector<SDValue, 8> Ops(NumIntermediates);
225 if (NumIntermediates == NumParts) {
226 // If the register was not expanded, truncate or copy the value,
227 // as appropriate.
228 for (unsigned i = 0; i != NumParts; ++i)
229 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
230 PartVT, IntermediateVT);
231 } else if (NumParts > 0) {
232 // If the intermediate type was expanded, build the intermediate
233 // operands from the parts.
234 assert(NumParts % NumIntermediates == 0 &&
235 "Must expand into a divisible number of parts!");
236 unsigned Factor = NumParts / NumIntermediates;
237 for (unsigned i = 0; i != NumIntermediates; ++i)
238 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
239 PartVT, IntermediateVT);
240 }
241
242 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
243 // intermediate operands.
244 Val = DAG.getNode(IntermediateVT.isVector() ?
245 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
246 ValueVT, &Ops[0], NumIntermediates);
247 }
248
249 // There is now one part, held in Val. Correct it to match ValueVT.
250 PartVT = Val.getValueType();
251
252 if (PartVT == ValueVT)
253 return Val;
254
Chris Lattnere6f7c262010-08-25 22:49:25 +0000255 if (PartVT.isVector()) {
256 // If the element type of the source/dest vectors are the same, but the
257 // parts vector has more elements than the value vector, then we have a
258 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
259 // elements we want.
260 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
261 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
262 "Cannot narrow, it would be a lossy transformation");
263 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
264 DAG.getIntPtrConstant(0));
265 }
266
267 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000270
271 assert(ValueVT.getVectorElementType() == PartVT &&
272 ValueVT.getVectorNumElements() == 1 &&
273 "Only trivial scalar-to-vector conversions should get here!");
274 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
275}
276
277
278
Chris Lattnera13b8602010-08-24 23:10:06 +0000279
280static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
281 SDValue Val, SDValue *Parts, unsigned NumParts,
282 EVT PartVT);
283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000284/// getCopyToParts - Create a series of nodes that contain the specified value
285/// split into legal parts. If the parts contain more bits than Val, then, for
286/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000287static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000288 SDValue Val, SDValue *Parts, unsigned NumParts,
289 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000291 EVT ValueVT = Val.getValueType();
Chris Lattnera13b8602010-08-24 23:10:06 +0000292
293 // Handle the vector case separately.
294 if (ValueVT.isVector())
295 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
296
297 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000299 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
301
Chris Lattnera13b8602010-08-24 23:10:06 +0000302 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303 return;
304
Chris Lattnera13b8602010-08-24 23:10:06 +0000305 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
306 if (PartVT == ValueVT) {
307 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 Parts[0] = Val;
309 return;
310 }
311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
313 // If the parts cover more bits than the value has, promote the value.
314 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
315 assert(NumParts == 1 && "Do not know what to promote to!");
316 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
317 } else {
318 assert(PartVT.isInteger() && ValueVT.isInteger() &&
319 "Unknown mismatch!");
320 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
321 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
322 }
323 } else if (PartBits == ValueVT.getSizeInBits()) {
324 // Different types of the same size.
325 assert(NumParts == 1 && PartVT != ValueVT);
326 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
327 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
328 // If the parts cover less bits than value has, truncate the value.
329 assert(PartVT.isInteger() && ValueVT.isInteger() &&
330 "Unknown mismatch!");
331 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
332 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
333 }
334
335 // The value may have changed - recompute ValueVT.
336 ValueVT = Val.getValueType();
337 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
338 "Failed to tile the value with PartVT!");
339
340 if (NumParts == 1) {
341 assert(PartVT == ValueVT && "Type conversion failed!");
342 Parts[0] = Val;
343 return;
344 }
345
346 // Expand the value into multiple parts.
347 if (NumParts & (NumParts - 1)) {
348 // The number of parts is not a power of 2. Split off and copy the tail.
349 assert(PartVT.isInteger() && ValueVT.isInteger() &&
350 "Do not know what to expand to!");
351 unsigned RoundParts = 1 << Log2_32(NumParts);
352 unsigned RoundBits = RoundParts * PartBits;
353 unsigned OddParts = NumParts - RoundParts;
354 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
355 DAG.getIntPtrConstant(RoundBits));
356 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
357
358 if (TLI.isBigEndian())
359 // The odd parts were reversed by getCopyToParts - unreverse them.
360 std::reverse(Parts + RoundParts, Parts + NumParts);
361
362 NumParts = RoundParts;
363 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
364 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
365 }
366
367 // The number of parts is a power of 2. Repeatedly bisect the value using
368 // EXTRACT_ELEMENT.
369 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
370 EVT::getIntegerVT(*DAG.getContext(),
371 ValueVT.getSizeInBits()),
372 Val);
373
374 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
375 for (unsigned i = 0; i < NumParts; i += StepSize) {
376 unsigned ThisBits = StepSize * PartBits / 2;
377 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
378 SDValue &Part0 = Parts[i];
379 SDValue &Part1 = Parts[i+StepSize/2];
380
381 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
382 ThisVT, Part0, DAG.getIntPtrConstant(1));
383 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
384 ThisVT, Part0, DAG.getIntPtrConstant(0));
385
386 if (ThisBits == PartBits && ThisVT != PartVT) {
387 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
388 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
389 }
390 }
391 }
392
393 if (TLI.isBigEndian())
394 std::reverse(Parts, Parts + OrigNumParts);
395}
396
397
398/// getCopyToPartsVector - Create a series of nodes that contain the specified
399/// value split into legal parts.
400static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
401 SDValue Val, SDValue *Parts, unsigned NumParts,
402 EVT PartVT) {
403 EVT ValueVT = Val.getValueType();
404 assert(ValueVT.isVector() && "Not a vector");
405 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
406
407 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000408 if (PartVT == ValueVT) {
409 // Nothing to do.
410 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
411 // Bitconvert vector->vector case.
412 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
413 } else if (PartVT.isVector() &&
414 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
415 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
416 EVT ElementVT = PartVT.getVectorElementType();
417 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
418 // undef elements.
419 SmallVector<SDValue, 16> Ops;
420 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
421 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
422 ElementVT, Val, DAG.getIntPtrConstant(i)));
423
424 for (unsigned i = ValueVT.getVectorNumElements(),
425 e = PartVT.getVectorNumElements(); i != e; ++i)
426 Ops.push_back(DAG.getUNDEF(ElementVT));
427
428 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
429
430 // FIXME: Use CONCAT for 2x -> 4x.
431
432 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
433 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
434 } else {
435 // Vector -> scalar conversion.
436 assert(ValueVT.getVectorElementType() == PartVT &&
437 ValueVT.getVectorNumElements() == 1 &&
438 "Only trivial vector-to-scalar conversions should get here!");
439 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000441 }
442
443 Parts[0] = Val;
444 return;
445 }
446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000448 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000449 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000450 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000451 IntermediateVT,
452 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000453 unsigned NumElements = ValueVT.getVectorNumElements();
Chris Lattnera13b8602010-08-24 23:10:06 +0000454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000455 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
456 NumParts = NumRegs; // Silence a compiler warning.
457 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 // Split the vector into intermediate operands.
460 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000461 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000462 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000463 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000465 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000467 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000469 }
Chris Lattnera13b8602010-08-24 23:10:06 +0000470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 // Split the intermediate operands into legal parts.
472 if (NumParts == NumIntermediates) {
473 // If the register was not expanded, promote or copy the value,
474 // as appropriate.
475 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000476 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 } else if (NumParts > 0) {
478 // If the intermediate type was expanded, split each the value into
479 // legal parts.
480 assert(NumParts % NumIntermediates == 0 &&
481 "Must expand into a divisible number of parts!");
482 unsigned Factor = NumParts / NumIntermediates;
483 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 }
486}
487
Chris Lattnera13b8602010-08-24 23:10:06 +0000488
489
490
Dan Gohman462f6b52010-05-29 17:53:24 +0000491namespace {
492 /// RegsForValue - This struct represents the registers (physical or virtual)
493 /// that a particular set of values is assigned, and the type information
494 /// about the value. The most common situation is to represent one value at a
495 /// time, but struct or array values are handled element-wise as multiple
496 /// values. The splitting of aggregates is performed recursively, so that we
497 /// never have aggregate-typed registers. The values at this point do not
498 /// necessarily have legal types, so each value may require one or more
499 /// registers of some legal type.
500 ///
501 struct RegsForValue {
502 /// ValueVTs - The value types of the values, which may not be legal, and
503 /// may need be promoted or synthesized from one or more registers.
504 ///
505 SmallVector<EVT, 4> ValueVTs;
506
507 /// RegVTs - The value types of the registers. This is the same size as
508 /// ValueVTs and it records, for each value, what the type of the assigned
509 /// register or registers are. (Individual values are never synthesized
510 /// from more than one type of register.)
511 ///
512 /// With virtual registers, the contents of RegVTs is redundant with TLI's
513 /// getRegisterType member function, however when with physical registers
514 /// it is necessary to have a separate record of the types.
515 ///
516 SmallVector<EVT, 4> RegVTs;
517
518 /// Regs - This list holds the registers assigned to the values.
519 /// Each legal or promoted value requires one register, and each
520 /// expanded value requires multiple registers.
521 ///
522 SmallVector<unsigned, 4> Regs;
523
524 RegsForValue() {}
525
526 RegsForValue(const SmallVector<unsigned, 4> &regs,
527 EVT regvt, EVT valuevt)
528 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
529
Dan Gohman462f6b52010-05-29 17:53:24 +0000530 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
531 unsigned Reg, const Type *Ty) {
532 ComputeValueVTs(tli, Ty, ValueVTs);
533
534 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
535 EVT ValueVT = ValueVTs[Value];
536 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
537 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
538 for (unsigned i = 0; i != NumRegs; ++i)
539 Regs.push_back(Reg + i);
540 RegVTs.push_back(RegisterVT);
541 Reg += NumRegs;
542 }
543 }
544
545 /// areValueTypesLegal - Return true if types of all the values are legal.
546 bool areValueTypesLegal(const TargetLowering &TLI) {
547 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
548 EVT RegisterVT = RegVTs[Value];
549 if (!TLI.isTypeLegal(RegisterVT))
550 return false;
551 }
552 return true;
553 }
554
555 /// append - Add the specified values to this one.
556 void append(const RegsForValue &RHS) {
557 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
558 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
559 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
560 }
561
562 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
563 /// this value and returns the result as a ValueVTs value. This uses
564 /// Chain/Flag as the input and updates them for the output Chain/Flag.
565 /// If the Flag pointer is NULL, no flag is used.
566 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
567 DebugLoc dl,
568 SDValue &Chain, SDValue *Flag) const;
569
570 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
571 /// specified value into the registers specified by this object. This uses
572 /// Chain/Flag as the input and updates them for the output Chain/Flag.
573 /// If the Flag pointer is NULL, no flag is used.
574 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
575 SDValue &Chain, SDValue *Flag) const;
576
577 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
578 /// operand list. This adds the code marker, matching input operand index
579 /// (if applicable), and includes the number of values added into it.
580 void AddInlineAsmOperands(unsigned Kind,
581 bool HasMatching, unsigned MatchingIdx,
582 SelectionDAG &DAG,
583 std::vector<SDValue> &Ops) const;
584 };
585}
586
587/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
588/// this value and returns the result as a ValueVT value. This uses
589/// Chain/Flag as the input and updates them for the output Chain/Flag.
590/// If the Flag pointer is NULL, no flag is used.
591SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
592 FunctionLoweringInfo &FuncInfo,
593 DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000595 // A Value with type {} or [0 x %t] needs no registers.
596 if (ValueVTs.empty())
597 return SDValue();
598
Dan Gohman462f6b52010-05-29 17:53:24 +0000599 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
600
601 // Assemble the legal parts into the final values.
602 SmallVector<SDValue, 4> Values(ValueVTs.size());
603 SmallVector<SDValue, 8> Parts;
604 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
605 // Copy the legal parts from the registers.
606 EVT ValueVT = ValueVTs[Value];
607 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
608 EVT RegisterVT = RegVTs[Value];
609
610 Parts.resize(NumRegs);
611 for (unsigned i = 0; i != NumRegs; ++i) {
612 SDValue P;
613 if (Flag == 0) {
614 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
615 } else {
616 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
617 *Flag = P.getValue(2);
618 }
619
620 Chain = P.getValue(1);
621
622 // If the source register was virtual and if we know something about it,
623 // add an assert node.
624 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
625 RegisterVT.isInteger() && !RegisterVT.isVector()) {
626 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
627 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
628 const FunctionLoweringInfo::LiveOutInfo &LOI =
629 FuncInfo.LiveOutRegInfo[SlotNo];
630
631 unsigned RegSize = RegisterVT.getSizeInBits();
632 unsigned NumSignBits = LOI.NumSignBits;
633 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
634
635 // FIXME: We capture more information than the dag can represent. For
636 // now, just use the tightest assertzext/assertsext possible.
637 bool isSExt = true;
638 EVT FromVT(MVT::Other);
639 if (NumSignBits == RegSize)
640 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
641 else if (NumZeroBits >= RegSize-1)
642 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
643 else if (NumSignBits > RegSize-8)
644 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
645 else if (NumZeroBits >= RegSize-8)
646 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
647 else if (NumSignBits > RegSize-16)
648 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
649 else if (NumZeroBits >= RegSize-16)
650 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
651 else if (NumSignBits > RegSize-32)
652 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
653 else if (NumZeroBits >= RegSize-32)
654 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
655
656 if (FromVT != MVT::Other)
657 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
658 RegisterVT, P, DAG.getValueType(FromVT));
659 }
660 }
661
662 Parts[i] = P;
663 }
664
665 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
666 NumRegs, RegisterVT, ValueVT);
667 Part += NumRegs;
668 Parts.clear();
669 }
670
671 return DAG.getNode(ISD::MERGE_VALUES, dl,
672 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
673 &Values[0], ValueVTs.size());
674}
675
676/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
677/// specified value into the registers specified by this object. This uses
678/// Chain/Flag as the input and updates them for the output Chain/Flag.
679/// If the Flag pointer is NULL, no flag is used.
680void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
681 SDValue &Chain, SDValue *Flag) const {
682 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
683
684 // Get the list of the values's legal parts.
685 unsigned NumRegs = Regs.size();
686 SmallVector<SDValue, 8> Parts(NumRegs);
687 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
690 EVT RegisterVT = RegVTs[Value];
691
Chris Lattner3ac18842010-08-24 23:20:40 +0000692 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000693 &Parts[Part], NumParts, RegisterVT);
694 Part += NumParts;
695 }
696
697 // Copy the parts into the registers.
698 SmallVector<SDValue, 8> Chains(NumRegs);
699 for (unsigned i = 0; i != NumRegs; ++i) {
700 SDValue Part;
701 if (Flag == 0) {
702 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
703 } else {
704 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
705 *Flag = Part.getValue(1);
706 }
707
708 Chains[i] = Part.getValue(0);
709 }
710
711 if (NumRegs == 1 || Flag)
712 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
713 // flagged to it. That is the CopyToReg nodes and the user are considered
714 // a single scheduling unit. If we create a TokenFactor and return it as
715 // chain, then the TokenFactor is both a predecessor (operand) of the
716 // user as well as a successor (the TF operands are flagged to the user).
717 // c1, f1 = CopyToReg
718 // c2, f2 = CopyToReg
719 // c3 = TokenFactor c1, c2
720 // ...
721 // = op c3, ..., f2
722 Chain = Chains[NumRegs-1];
723 else
724 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
725}
726
727/// AddInlineAsmOperands - Add this value to the specified inlineasm node
728/// operand list. This adds the code marker and includes the number of
729/// values added into it.
730void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
731 unsigned MatchingIdx,
732 SelectionDAG &DAG,
733 std::vector<SDValue> &Ops) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
737 if (HasMatching)
738 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
739 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
740 Ops.push_back(Res);
741
742 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
743 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
744 EVT RegisterVT = RegVTs[Value];
745 for (unsigned i = 0; i != NumRegs; ++i) {
746 assert(Reg < Regs.size() && "Mismatch in # registers expected");
747 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
748 }
749 }
750}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000751
Dan Gohman2048b852009-11-23 18:04:58 +0000752void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000753 AA = &aa;
754 GFI = gfi;
755 TD = DAG.getTarget().getTargetData();
756}
757
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000758/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000759/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000760/// for a new block. This doesn't clear out information about
761/// additional blocks that are needed to complete switch lowering
762/// or PHI node updating; that information is cleared out as it is
763/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000764void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000765 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000766 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000767 PendingLoads.clear();
768 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000769 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000770 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000771 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772}
773
774/// getRoot - Return the current virtual root of the Selection DAG,
775/// flushing any PendingLoad items. This must be done before emitting
776/// a store or any other node that may need to be ordered after any
777/// prior load instructions.
778///
Dan Gohman2048b852009-11-23 18:04:58 +0000779SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000780 if (PendingLoads.empty())
781 return DAG.getRoot();
782
783 if (PendingLoads.size() == 1) {
784 SDValue Root = PendingLoads[0];
785 DAG.setRoot(Root);
786 PendingLoads.clear();
787 return Root;
788 }
789
790 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000792 &PendingLoads[0], PendingLoads.size());
793 PendingLoads.clear();
794 DAG.setRoot(Root);
795 return Root;
796}
797
798/// getControlRoot - Similar to getRoot, but instead of flushing all the
799/// PendingLoad items, flush all the PendingExports items. It is necessary
800/// to do this before emitting a terminator instruction.
801///
Dan Gohman2048b852009-11-23 18:04:58 +0000802SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803 SDValue Root = DAG.getRoot();
804
805 if (PendingExports.empty())
806 return Root;
807
808 // Turn all of the CopyToReg chains into one factored node.
809 if (Root.getOpcode() != ISD::EntryToken) {
810 unsigned i = 0, e = PendingExports.size();
811 for (; i != e; ++i) {
812 assert(PendingExports[i].getNode()->getNumOperands() > 1);
813 if (PendingExports[i].getNode()->getOperand(0) == Root)
814 break; // Don't add the root if we already indirectly depend on it.
815 }
816
817 if (i == e)
818 PendingExports.push_back(Root);
819 }
820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 &PendingExports[0],
823 PendingExports.size());
824 PendingExports.clear();
825 DAG.setRoot(Root);
826 return Root;
827}
828
Bill Wendling4533cac2010-01-28 21:51:40 +0000829void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
830 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
831 DAG.AssignOrdering(Node, SDNodeOrder);
832
833 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
834 AssignOrderingToNode(Node->getOperand(I).getNode());
835}
836
Dan Gohman46510a72010-04-15 01:51:59 +0000837void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000838 // Set up outgoing PHI node register values before emitting the terminator.
839 if (isa<TerminatorInst>(&I))
840 HandlePHINodesInSuccessorBlocks(I.getParent());
841
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000842 CurDebugLoc = I.getDebugLoc();
843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000845
Dan Gohman92884f72010-04-20 15:03:56 +0000846 if (!isa<TerminatorInst>(&I) && !HasTailCall)
847 CopyToExportRegsIfNeeded(&I);
848
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000849 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850}
851
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000852void SelectionDAGBuilder::visitPHI(const PHINode &) {
853 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857 // Note: this doesn't use InstVisitor, because it has to work with
858 // ConstantExpr's in addition to instructions.
859 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000860 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 // Build the switch statement using the Instruction.def file.
862#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000863 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864#include "llvm/Instruction.def"
865 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000866
867 // Assign the ordering to the freshly created DAG nodes.
868 if (NodeMap.count(&I)) {
869 ++SDNodeOrder;
870 AssignOrderingToNode(getValue(&I).getNode());
871 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000872}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000874// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
875// generate the debug data structures now that we've seen its definition.
876void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
877 SDValue Val) {
878 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000879 if (DDI.getDI()) {
880 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000881 DebugLoc dl = DDI.getdl();
882 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000883 MDNode *Variable = DI->getVariable();
884 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000885 SDDbgValue *SDV;
886 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000887 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000888 SDV = DAG.getDbgValue(Variable, Val.getNode(),
889 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
890 DAG.AddDbgValue(SDV, Val.getNode(), false);
891 }
892 } else {
893 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
894 Offset, dl, SDNodeOrder);
895 DAG.AddDbgValue(SDV, 0, false);
896 }
897 DanglingDebugInfoMap[V] = DanglingDebugInfo();
898 }
899}
900
Dan Gohman28a17352010-07-01 01:59:43 +0000901// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000902SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000903 // If we already have an SDValue for this value, use it. It's important
904 // to do this first, so that we don't create a CopyFromReg if we already
905 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000906 SDValue &N = NodeMap[V];
907 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000908
Dan Gohman28a17352010-07-01 01:59:43 +0000909 // If there's a virtual register allocated and initialized for this
910 // value, use it.
911 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
912 if (It != FuncInfo.ValueMap.end()) {
913 unsigned InReg = It->second;
914 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
915 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000916 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000917 }
918
919 // Otherwise create a new SDValue and remember it.
920 SDValue Val = getValueImpl(V);
921 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000922 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000923 return Val;
924}
925
926/// getNonRegisterValue - Return an SDValue for the given Value, but
927/// don't look in FuncInfo.ValueMap for a virtual register.
928SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
929 // If we already have an SDValue for this value, use it.
930 SDValue &N = NodeMap[V];
931 if (N.getNode()) return N;
932
933 // Otherwise create a new SDValue and remember it.
934 SDValue Val = getValueImpl(V);
935 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000936 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000937 return Val;
938}
939
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000940/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000941/// Create an SDValue for the given value.
942SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000943 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000944 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000945
Dan Gohman383b5f62010-04-17 15:32:28 +0000946 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000947 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000948
Dan Gohman383b5f62010-04-17 15:32:28 +0000949 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000950 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000952 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000953 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954
Dan Gohman383b5f62010-04-17 15:32:28 +0000955 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000957
Nate Begeman9008ca62009-04-27 18:41:29 +0000958 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000959 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000960
Dan Gohman383b5f62010-04-17 15:32:28 +0000961 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962 visit(CE->getOpcode(), *CE);
963 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000964 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965 return N1;
966 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
969 SmallVector<SDValue, 4> Constants;
970 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
971 OI != OE; ++OI) {
972 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000973 // If the operand is an empty aggregate, there are no values.
974 if (!Val) continue;
975 // Add each leaf value from the operand to the Constants list
976 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
978 Constants.push_back(SDValue(Val, i));
979 }
Bill Wendling87710f02009-12-21 23:47:40 +0000980
Bill Wendling4533cac2010-01-28 21:51:40 +0000981 return DAG.getMergeValues(&Constants[0], Constants.size(),
982 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000983 }
984
Duncan Sands1df98592010-02-16 11:11:14 +0000985 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000986 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
987 "Unknown struct or array constant!");
988
Owen Andersone50ed302009-08-10 22:56:29 +0000989 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000990 ComputeValueVTs(TLI, C->getType(), ValueVTs);
991 unsigned NumElts = ValueVTs.size();
992 if (NumElts == 0)
993 return SDValue(); // empty struct
994 SmallVector<SDValue, 4> Constants(NumElts);
995 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000996 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000997 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000998 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 else if (EltVT.isFloatingPoint())
1000 Constants[i] = DAG.getConstantFP(0, EltVT);
1001 else
1002 Constants[i] = DAG.getConstant(0, EltVT);
1003 }
Bill Wendling87710f02009-12-21 23:47:40 +00001004
Bill Wendling4533cac2010-01-28 21:51:40 +00001005 return DAG.getMergeValues(&Constants[0], NumElts,
1006 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 }
1008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001010 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 const VectorType *VecTy = cast<VectorType>(V->getType());
1013 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 // Now that we know the number and type of the elements, get that number of
1016 // elements into the Ops array based on what kind of constant it is.
1017 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001018 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001019 for (unsigned i = 0; i != NumElements; ++i)
1020 Ops.push_back(getValue(CP->getOperand(i)));
1021 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001022 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001023 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024
1025 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001026 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001027 Op = DAG.getConstantFP(0, EltVT);
1028 else
1029 Op = DAG.getConstant(0, EltVT);
1030 Ops.assign(NumElements, Op);
1031 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001034 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1035 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001037
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 // If this is a static alloca, generate it as the frameindex instead of
1039 // computation.
1040 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1041 DenseMap<const AllocaInst*, int>::iterator SI =
1042 FuncInfo.StaticAllocaMap.find(AI);
1043 if (SI != FuncInfo.StaticAllocaMap.end())
1044 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1045 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001046
Dan Gohman28a17352010-07-01 01:59:43 +00001047 // If this is an instruction which fast-isel has deferred, select it now.
1048 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001049 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1050 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1051 SDValue Chain = DAG.getEntryNode();
1052 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohman28a17352010-07-01 01:59:43 +00001055 llvm_unreachable("Can't get register for value!");
1056 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057}
1058
Dan Gohman46510a72010-04-15 01:51:59 +00001059void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060 SDValue Chain = getControlRoot();
1061 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001062 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001063
Dan Gohman7451d3e2010-05-29 17:03:36 +00001064 if (!FuncInfo.CanLowerReturn) {
1065 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001066 const Function *F = I.getParent()->getParent();
1067
1068 // Emit a store of the return value through the virtual register.
1069 // Leave Outs empty so that LowerReturn won't try to load return
1070 // registers the usual way.
1071 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001072 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001073 PtrValueVTs);
1074
1075 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1076 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001077
Owen Andersone50ed302009-08-10 22:56:29 +00001078 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001079 SmallVector<uint64_t, 4> Offsets;
1080 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001081 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001082
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001083 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001084 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001085 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1086 RetPtr.getValueType(), RetPtr,
1087 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001088 Chains[i] =
1089 DAG.getStore(Chain, getCurDebugLoc(),
1090 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001091 // FIXME: better loc info would be nice.
1092 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001093 }
1094
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001095 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1096 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001097 } else if (I.getNumOperands() != 0) {
1098 SmallVector<EVT, 4> ValueVTs;
1099 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1100 unsigned NumValues = ValueVTs.size();
1101 if (NumValues) {
1102 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001103 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1104 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001106 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001107
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001108 const Function *F = I.getParent()->getParent();
1109 if (F->paramHasAttr(0, Attribute::SExt))
1110 ExtendKind = ISD::SIGN_EXTEND;
1111 else if (F->paramHasAttr(0, Attribute::ZExt))
1112 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001114 // FIXME: C calling convention requires the return type to be promoted
1115 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001116 // conventions. The frontend should mark functions whose return values
1117 // require promoting with signext or zeroext attributes.
1118 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1119 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1120 if (VT.bitsLT(MinVT))
1121 VT = MinVT;
1122 }
1123
1124 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1125 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1126 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001127 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001128 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1129 &Parts[0], NumParts, PartVT, ExtendKind);
1130
1131 // 'inreg' on function refers to return value
1132 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1133 if (F->paramHasAttr(0, Attribute::InReg))
1134 Flags.setInReg();
1135
1136 // Propagate extension type if any
1137 if (F->paramHasAttr(0, Attribute::SExt))
1138 Flags.setSExt();
1139 else if (F->paramHasAttr(0, Attribute::ZExt))
1140 Flags.setZExt();
1141
Dan Gohmanc9403652010-07-07 15:54:55 +00001142 for (unsigned i = 0; i < NumParts; ++i) {
1143 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1144 /*isfixed=*/true));
1145 OutVals.push_back(Parts[i]);
1146 }
Evan Cheng3927f432009-03-25 20:20:11 +00001147 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 }
1149 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001150
1151 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001152 CallingConv::ID CallConv =
1153 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001155 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001156
1157 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001159 "LowerReturn didn't return a valid chain!");
1160
1161 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001162 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001163}
1164
Dan Gohmanad62f532009-04-23 23:13:24 +00001165/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1166/// created for it, emit nodes to copy the value into the virtual
1167/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001168void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001169 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1170 if (VMI != FuncInfo.ValueMap.end()) {
1171 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1172 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001173 }
1174}
1175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001176/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1177/// the current basic block, add it to ValueMap now so that we'll get a
1178/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001179void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 // No need to export constants.
1181 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001183 // Already exported?
1184 if (FuncInfo.isExportedInst(V)) return;
1185
1186 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1187 CopyValueToVirtualRegister(V, Reg);
1188}
1189
Dan Gohman46510a72010-04-15 01:51:59 +00001190bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001191 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001192 // The operands of the setcc have to be in this block. We don't know
1193 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001194 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195 // Can export from current BB.
1196 if (VI->getParent() == FromBB)
1197 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // Is already exported, noop.
1200 return FuncInfo.isExportedInst(V);
1201 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 // If this is an argument, we can export it if the BB is the entry block or
1204 // if it is already exported.
1205 if (isa<Argument>(V)) {
1206 if (FromBB == &FromBB->getParent()->getEntryBlock())
1207 return true;
1208
1209 // Otherwise, can only export this if it is already exported.
1210 return FuncInfo.isExportedInst(V);
1211 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 // Otherwise, constants can always be exported.
1214 return true;
1215}
1216
1217static bool InBlock(const Value *V, const BasicBlock *BB) {
1218 if (const Instruction *I = dyn_cast<Instruction>(V))
1219 return I->getParent() == BB;
1220 return true;
1221}
1222
Dan Gohmanc2277342008-10-17 21:16:08 +00001223/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1224/// This function emits a branch and is used at the leaves of an OR or an
1225/// AND operator tree.
1226///
1227void
Dan Gohman46510a72010-04-15 01:51:59 +00001228SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001229 MachineBasicBlock *TBB,
1230 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001231 MachineBasicBlock *CurBB,
1232 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001233 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001234
Dan Gohmanc2277342008-10-17 21:16:08 +00001235 // If the leaf of the tree is a comparison, merge the condition into
1236 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001237 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001238 // The operands of the cmp have to be in this block. We don't know
1239 // how to export them from some other block. If this is the first block
1240 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001241 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001242 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1243 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001245 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001246 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001247 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001248 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 } else {
1250 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001251 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001253
1254 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1256 SwitchCases.push_back(CB);
1257 return;
1258 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001259 }
1260
1261 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001262 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001263 NULL, TBB, FBB, CurBB);
1264 SwitchCases.push_back(CB);
1265}
1266
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001268void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001269 MachineBasicBlock *TBB,
1270 MachineBasicBlock *FBB,
1271 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001272 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001273 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001274 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001275 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001276 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001277 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1278 BOp->getParent() != CurBB->getBasicBlock() ||
1279 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1280 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001281 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 return;
1283 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001285 // Create TmpBB after CurBB.
1286 MachineFunction::iterator BBI = CurBB;
1287 MachineFunction &MF = DAG.getMachineFunction();
1288 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1289 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001291 if (Opc == Instruction::Or) {
1292 // Codegen X | Y as:
1293 // jmp_if_X TBB
1294 // jmp TmpBB
1295 // TmpBB:
1296 // jmp_if_Y TBB
1297 // jmp FBB
1298 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001301 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001304 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001305 } else {
1306 assert(Opc == Instruction::And && "Unknown merge op!");
1307 // Codegen X & Y as:
1308 // jmp_if_X TmpBB
1309 // jmp FBB
1310 // TmpBB:
1311 // jmp_if_Y TBB
1312 // jmp FBB
1313 //
1314 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001316 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001317 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 }
1322}
1323
1324/// If the set of cases should be emitted as a series of branches, return true.
1325/// If we should emit this as a bunch of and/or'd together conditions, return
1326/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001327bool
Dan Gohman2048b852009-11-23 18:04:58 +00001328SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 // If this is two comparisons of the same values or'd or and'd together, they
1332 // will get folded into a single comparison, so don't emit two blocks.
1333 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1334 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1335 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1336 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1337 return false;
1338 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001339
Chris Lattner133ce872010-01-02 00:00:03 +00001340 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1341 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1342 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1343 Cases[0].CC == Cases[1].CC &&
1344 isa<Constant>(Cases[0].CmpRHS) &&
1345 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1346 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1347 return false;
1348 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1349 return false;
1350 }
1351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001352 return true;
1353}
1354
Dan Gohman46510a72010-04-15 01:51:59 +00001355void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001356 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Update machine-CFG edges.
1359 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1360
1361 // Figure out which block is immediately after the current one.
1362 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001363 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001364 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 NextBlock = BBI;
1366
1367 if (I.isUnconditional()) {
1368 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001369 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001372 if (Succ0MBB != NextBlock)
1373 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001375 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 return;
1378 }
1379
1380 // If this condition is one of the special cases we handle, do special stuff
1381 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001382 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001383 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1384
1385 // If this is a series of conditions that are or'd or and'd together, emit
1386 // this as a sequence of branches instead of setcc's with and/or operations.
1387 // For example, instead of something like:
1388 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // or C, F
1393 // jnz foo
1394 // Emit:
1395 // cmp A, B
1396 // je foo
1397 // cmp D, E
1398 // jle foo
1399 //
Dan Gohman46510a72010-04-15 01:51:59 +00001400 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001401 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 (BOp->getOpcode() == Instruction::And ||
1403 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001404 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1405 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 // If the compares in later blocks need to use values not currently
1407 // exported from this block, export them now. This block should always
1408 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001409 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001410
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 // Allow some cases to be rejected.
1412 if (ShouldEmitAsBranches(SwitchCases)) {
1413 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1414 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1415 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1416 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001419 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 SwitchCases.erase(SwitchCases.begin());
1421 return;
1422 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001423
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001424 // Okay, we decided not to do this, remove any inserted MBB's and clear
1425 // SwitchCases.
1426 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001427 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 SwitchCases.clear();
1430 }
1431 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001434 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001435 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 // Use visitSwitchCase to actually insert the fast branch sequence for this
1438 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001439 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440}
1441
1442/// visitSwitchCase - Emits the necessary code to represent a single node in
1443/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001444void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1445 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 SDValue Cond;
1447 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001448 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001449
1450 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451 if (CB.CmpMHS == NULL) {
1452 // Fold "(X == true)" to X and "(X == false)" to !X to
1453 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001454 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001455 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001457 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001458 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001460 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 } else {
1464 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1465
Anton Korobeynikov23218582008-12-23 22:25:27 +00001466 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1467 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468
1469 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001470 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471
1472 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001473 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001474 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001476 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001477 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001478 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 DAG.getConstant(High-Low, VT), ISD::SETULE);
1480 }
1481 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001482
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001484 SwitchBB->addSuccessor(CB.TrueBB);
1485 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // Set NextBlock to be the MBB immediately after the current one, if any.
1488 // This is used to avoid emitting unnecessary branches to the next block.
1489 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001490 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001491 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 // If the lhs block is the next block, invert the condition so that we can
1495 // fall through to the lhs instead of the rhs block.
1496 if (CB.TrueBB == NextBlock) {
1497 std::swap(CB.TrueBB, CB.FalseBB);
1498 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001499 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001501
Dale Johannesenf5d97892009-02-04 01:48:28 +00001502 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001503 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001504 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001505
Evan Cheng266a99d2010-09-23 06:51:55 +00001506 // Insert the false branch. Do this even if it's a fall through branch,
1507 // this makes it easier to do DAG optimizations which require inverting
1508 // the branch condition.
1509 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1510 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001511
1512 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513}
1514
1515/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001516void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517 // Emit the code for the jump table
1518 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001519 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001520 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1521 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001522 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001523 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1524 MVT::Other, Index.getValue(1),
1525 Table, Index);
1526 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527}
1528
1529/// visitJumpTableHeader - This function emits necessary code to produce index
1530/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001531void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001532 JumpTableHeader &JTH,
1533 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001534 // Subtract the lowest switch case value from the value being switched on and
1535 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // difference between smallest and largest cases.
1537 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001539 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001540 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001541
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001542 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001543 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001544 // can be used as an index into the jump table in a subsequent basic block.
1545 // This value may be smaller or larger than the target's pointer type, and
1546 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001547 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001548
Dan Gohman89496d02010-07-02 00:10:16 +00001549 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001550 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1551 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 JT.Reg = JumpTableReg;
1553
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001554 // Emit the range check for the jump table, and branch to the default block
1555 // for the switch statement if the value being switched on exceeds the largest
1556 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001557 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001558 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001559 DAG.getConstant(JTH.Last-JTH.First,VT),
1560 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001561
1562 // Set NextBlock to be the MBB immediately after the current one, if any.
1563 // This is used to avoid emitting unnecessary branches to the next block.
1564 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001565 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001566
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001567 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 NextBlock = BBI;
1569
Dale Johannesen66978ee2009-01-31 02:22:37 +00001570 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001572 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573
Bill Wendling4533cac2010-01-28 21:51:40 +00001574 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001575 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1576 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001577
Bill Wendling87710f02009-12-21 23:47:40 +00001578 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579}
1580
1581/// visitBitTestHeader - This function emits necessary code to produce value
1582/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001583void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1584 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585 // Subtract the minimum value
1586 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001587 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001588 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001589 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590
1591 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001592 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001593 TLI.getSetCCResultType(Sub.getValueType()),
1594 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001595 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596
Bill Wendling87710f02009-12-21 23:47:40 +00001597 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1598 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599
Dan Gohman89496d02010-07-02 00:10:16 +00001600 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001601 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1602 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603
1604 // Set NextBlock to be the MBB immediately after the current one, if any.
1605 // This is used to avoid emitting unnecessary branches to the next block.
1606 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001607 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001608 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 NextBlock = BBI;
1610
1611 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1612
Dan Gohman99be8ae2010-04-19 22:41:47 +00001613 SwitchBB->addSuccessor(B.Default);
1614 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615
Dale Johannesen66978ee2009-01-31 02:22:37 +00001616 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001617 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001618 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001619
Evan Cheng8c1f4322010-09-23 18:32:19 +00001620 if (MBB != NextBlock)
1621 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1622 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001623
Bill Wendling87710f02009-12-21 23:47:40 +00001624 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625}
1626
1627/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001628void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1629 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001630 BitTestCase &B,
1631 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001632 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001633 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001634 SDValue Cmp;
1635 if (CountPopulation_64(B.Mask) == 1) {
1636 // Testing for a single bit; just compare the shift count with what it
1637 // would need to be to shift a 1 bit in that position.
1638 Cmp = DAG.getSetCC(getCurDebugLoc(),
1639 TLI.getSetCCResultType(ShiftOp.getValueType()),
1640 ShiftOp,
1641 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1642 TLI.getPointerTy()),
1643 ISD::SETEQ);
1644 } else {
1645 // Make desired shift
1646 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1647 TLI.getPointerTy(),
1648 DAG.getConstant(1, TLI.getPointerTy()),
1649 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001650
Dan Gohman8e0163a2010-06-24 02:06:24 +00001651 // Emit bit tests and jumps
1652 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1653 TLI.getPointerTy(), SwitchVal,
1654 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1655 Cmp = DAG.getSetCC(getCurDebugLoc(),
1656 TLI.getSetCCResultType(AndOp.getValueType()),
1657 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1658 ISD::SETNE);
1659 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660
Dan Gohman99be8ae2010-04-19 22:41:47 +00001661 SwitchBB->addSuccessor(B.TargetBB);
1662 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001663
Dale Johannesen66978ee2009-01-31 02:22:37 +00001664 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001666 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001667
1668 // Set NextBlock to be the MBB immediately after the current one, if any.
1669 // This is used to avoid emitting unnecessary branches to the next block.
1670 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001671 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001672 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673 NextBlock = BBI;
1674
Evan Cheng8c1f4322010-09-23 18:32:19 +00001675 if (NextMBB != NextBlock)
1676 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1677 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001678
Bill Wendling87710f02009-12-21 23:47:40 +00001679 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001680}
1681
Dan Gohman46510a72010-04-15 01:51:59 +00001682void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001683 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001684
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001685 // Retrieve successors.
1686 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1687 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1688
Gabor Greifb67e6b32009-01-15 11:10:44 +00001689 const Value *Callee(I.getCalledValue());
1690 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691 visitInlineAsm(&I);
1692 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001693 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694
1695 // If the value of the invoke is used outside of its defining block, make it
1696 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001697 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698
1699 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001700 InvokeMBB->addSuccessor(Return);
1701 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702
1703 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001704 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1705 MVT::Other, getControlRoot(),
1706 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707}
1708
Dan Gohman46510a72010-04-15 01:51:59 +00001709void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710}
1711
1712/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1713/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001714bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1715 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001716 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001717 MachineBasicBlock *Default,
1718 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001720
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001722 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001724 return false;
1725
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726 // Get the MachineFunction which holds the current MBB. This is used when
1727 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001728 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729
1730 // Figure out which block is immediately after the current one.
1731 MachineBasicBlock *NextBlock = 0;
1732 MachineFunction::iterator BBI = CR.CaseBB;
1733
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001734 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735 NextBlock = BBI;
1736
1737 // TODO: If any two of the cases has the same destination, and if one value
1738 // is the same as the other, but has one bit unset that the other has set,
1739 // use bit manipulation to do two compares at once. For example:
1740 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 // Rearrange the case blocks so that the last one falls through if possible.
1743 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1744 // The last case block won't fall through into 'NextBlock' if we emit the
1745 // branches in this order. See if rearranging a case value would help.
1746 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1747 if (I->BB == NextBlock) {
1748 std::swap(*I, BackCase);
1749 break;
1750 }
1751 }
1752 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001753
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 // Create a CaseBlock record representing a conditional branch to
1755 // the Case's target mbb if the value being switched on SV is equal
1756 // to C.
1757 MachineBasicBlock *CurBlock = CR.CaseBB;
1758 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1759 MachineBasicBlock *FallThrough;
1760 if (I != E-1) {
1761 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1762 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001763
1764 // Put SV in a virtual register to make it available from the new blocks.
1765 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766 } else {
1767 // If the last case doesn't match, go to the default block.
1768 FallThrough = Default;
1769 }
1770
Dan Gohman46510a72010-04-15 01:51:59 +00001771 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772 ISD::CondCode CC;
1773 if (I->High == I->Low) {
1774 // This is just small small case range :) containing exactly 1 case
1775 CC = ISD::SETEQ;
1776 LHS = SV; RHS = I->High; MHS = NULL;
1777 } else {
1778 CC = ISD::SETLE;
1779 LHS = I->Low; MHS = SV; RHS = I->High;
1780 }
1781 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001782
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783 // If emitting the first comparison, just call visitSwitchCase to emit the
1784 // code into the current block. Otherwise, push the CaseBlock onto the
1785 // vector to be later processed by SDISel, and insert the node's MBB
1786 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001787 if (CurBlock == SwitchBB)
1788 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789 else
1790 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792 CurBlock = FallThrough;
1793 }
1794
1795 return true;
1796}
1797
1798static inline bool areJTsAllowed(const TargetLowering &TLI) {
1799 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1801 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001802}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001803
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001804static APInt ComputeRange(const APInt &First, const APInt &Last) {
1805 APInt LastExt(Last), FirstExt(First);
1806 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1807 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1808 return (LastExt - FirstExt + 1ULL);
1809}
1810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001812bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1813 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001814 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001815 MachineBasicBlock* Default,
1816 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001817 Case& FrontCase = *CR.Range.first;
1818 Case& BackCase = *(CR.Range.second-1);
1819
Chris Lattnere880efe2009-11-07 07:50:34 +00001820 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1821 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822
Chris Lattnere880efe2009-11-07 07:50:34 +00001823 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1825 I!=E; ++I)
1826 TSize += I->size();
1827
Dan Gohmane0567812010-04-08 23:03:40 +00001828 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001829 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001830
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001831 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001832 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 if (Density < 0.4)
1834 return false;
1835
David Greene4b69d992010-01-05 01:24:57 +00001836 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001837 << "First entry: " << First << ". Last entry: " << Last << '\n'
1838 << "Range: " << Range
1839 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840
1841 // Get the MachineFunction which holds the current MBB. This is used when
1842 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001843 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844
1845 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001847 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848
1849 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1850
1851 // Create a new basic block to hold the code for loading the address
1852 // of the jump table, and jumping to it. Update successor information;
1853 // we will either branch to the default case for the switch, or the jump
1854 // table.
1855 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1856 CurMF->insert(BBI, JumpTableBB);
1857 CR.CaseBB->addSuccessor(Default);
1858 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860 // Build a vector of destination BBs, corresponding to each target
1861 // of the jump table. If the value of the jump table slot corresponds to
1862 // a case statement, push the case's BB onto the vector, otherwise, push
1863 // the default BB.
1864 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001865 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001866 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001867 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1868 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001869
1870 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001871 DestBBs.push_back(I->BB);
1872 if (TEI==High)
1873 ++I;
1874 } else {
1875 DestBBs.push_back(Default);
1876 }
1877 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001880 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1881 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 E = DestBBs.end(); I != E; ++I) {
1883 if (!SuccsHandled[(*I)->getNumber()]) {
1884 SuccsHandled[(*I)->getNumber()] = true;
1885 JumpTableBB->addSuccessor(*I);
1886 }
1887 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001888
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001889 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001890 unsigned JTEncoding = TLI.getJumpTableEncoding();
1891 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001892 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894 // Set the jump table information so that we can codegen it as a second
1895 // MachineBasicBlock
1896 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001897 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1898 if (CR.CaseBB == SwitchBB)
1899 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001901 JTCases.push_back(JumpTableBlock(JTH, JT));
1902
1903 return true;
1904}
1905
1906/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1907/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001908bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1909 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001910 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001911 MachineBasicBlock *Default,
1912 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 // Get the MachineFunction which holds the current MBB. This is used when
1914 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001915 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916
1917 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001919 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920
1921 Case& FrontCase = *CR.Range.first;
1922 Case& BackCase = *(CR.Range.second-1);
1923 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1924
1925 // Size is the number of Cases represented by this range.
1926 unsigned Size = CR.Range.second - CR.Range.first;
1927
Chris Lattnere880efe2009-11-07 07:50:34 +00001928 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1929 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 double FMetric = 0;
1931 CaseItr Pivot = CR.Range.first + Size/2;
1932
1933 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1934 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001935 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001936 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1937 I!=E; ++I)
1938 TSize += I->size();
1939
Chris Lattnere880efe2009-11-07 07:50:34 +00001940 APInt LSize = FrontCase.size();
1941 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001942 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001943 << "First: " << First << ", Last: " << Last <<'\n'
1944 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1946 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001947 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1948 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001949 APInt Range = ComputeRange(LEnd, RBegin);
1950 assert((Range - 2ULL).isNonNegative() &&
1951 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001952 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001953 (LEnd - First + 1ULL).roundToDouble();
1954 double RDensity = (double)RSize.roundToDouble() /
1955 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001956 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001958 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001959 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1960 << "LDensity: " << LDensity
1961 << ", RDensity: " << RDensity << '\n'
1962 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001963 if (FMetric < Metric) {
1964 Pivot = J;
1965 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001966 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 }
1968
1969 LSize += J->size();
1970 RSize -= J->size();
1971 }
1972 if (areJTsAllowed(TLI)) {
1973 // If our case is dense we *really* should handle it earlier!
1974 assert((FMetric > 0) && "Should handle dense range earlier!");
1975 } else {
1976 Pivot = CR.Range.first + Size/2;
1977 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 CaseRange LHSR(CR.Range.first, Pivot);
1980 CaseRange RHSR(Pivot, CR.Range.second);
1981 Constant *C = Pivot->Low;
1982 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001985 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001987 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001988 // Pivot's Value, then we can branch directly to the LHS's Target,
1989 // rather than creating a leaf node for it.
1990 if ((LHSR.second - LHSR.first) == 1 &&
1991 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001992 cast<ConstantInt>(C)->getValue() ==
1993 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 TrueBB = LHSR.first->BB;
1995 } else {
1996 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1997 CurMF->insert(BBI, TrueBB);
1998 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001999
2000 // Put SV in a virtual register to make it available from the new blocks.
2001 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004 // Similar to the optimization above, if the Value being switched on is
2005 // known to be less than the Constant CR.LT, and the current Case Value
2006 // is CR.LT - 1, then we can branch directly to the target block for
2007 // the current Case Value, rather than emitting a RHS leaf node for it.
2008 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002009 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2010 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 FalseBB = RHSR.first->BB;
2012 } else {
2013 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2014 CurMF->insert(BBI, FalseBB);
2015 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002016
2017 // Put SV in a virtual register to make it available from the new blocks.
2018 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 }
2020
2021 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002022 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 // Otherwise, branch to LHS.
2024 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2025
Dan Gohman99be8ae2010-04-19 22:41:47 +00002026 if (CR.CaseBB == SwitchBB)
2027 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 else
2029 SwitchCases.push_back(CB);
2030
2031 return true;
2032}
2033
2034/// handleBitTestsSwitchCase - if current case range has few destination and
2035/// range span less, than machine word bitwidth, encode case range into series
2036/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002037bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2038 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002039 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002040 MachineBasicBlock* Default,
2041 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002042 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002043 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044
2045 Case& FrontCase = *CR.Range.first;
2046 Case& BackCase = *(CR.Range.second-1);
2047
2048 // Get the MachineFunction which holds the current MBB. This is used when
2049 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002050 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002052 // If target does not have legal shift left, do not emit bit tests at all.
2053 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2054 return false;
2055
Anton Korobeynikov23218582008-12-23 22:25:27 +00002056 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002057 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2058 I!=E; ++I) {
2059 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002060 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002063 // Count unique destinations
2064 SmallSet<MachineBasicBlock*, 4> Dests;
2065 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2066 Dests.insert(I->BB);
2067 if (Dests.size() > 3)
2068 // Don't bother the code below, if there are too much unique destinations
2069 return false;
2070 }
David Greene4b69d992010-01-05 01:24:57 +00002071 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002072 << Dests.size() << '\n'
2073 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002076 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2077 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002078 APInt cmpRange = maxValue - minValue;
2079
David Greene4b69d992010-01-05 01:24:57 +00002080 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002081 << "Low bound: " << minValue << '\n'
2082 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
Dan Gohmane0567812010-04-08 23:03:40 +00002084 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 (!(Dests.size() == 1 && numCmps >= 3) &&
2086 !(Dests.size() == 2 && numCmps >= 5) &&
2087 !(Dests.size() >= 3 && numCmps >= 6)))
2088 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089
David Greene4b69d992010-01-05 01:24:57 +00002090 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002091 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 // Optimize the case where all the case values fit in a
2094 // word without having to subtract minValue. In this case,
2095 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002096 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002097 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002099 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 CaseBitsVector CasesBits;
2103 unsigned i, count = 0;
2104
2105 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2106 MachineBasicBlock* Dest = I->BB;
2107 for (i = 0; i < count; ++i)
2108 if (Dest == CasesBits[i].BB)
2109 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111 if (i == count) {
2112 assert((count < 3) && "Too much destinations to test!");
2113 CasesBits.push_back(CaseBits(0, Dest, 0));
2114 count++;
2115 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002116
2117 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2118 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2119
2120 uint64_t lo = (lowValue - lowBound).getZExtValue();
2121 uint64_t hi = (highValue - lowBound).getZExtValue();
2122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 for (uint64_t j = lo; j <= hi; j++) {
2124 CasesBits[i].Mask |= 1ULL << j;
2125 CasesBits[i].Bits++;
2126 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 }
2129 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131 BitTestInfo BTC;
2132
2133 // Figure out which block is immediately after the current one.
2134 MachineFunction::iterator BBI = CR.CaseBB;
2135 ++BBI;
2136
2137 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2138
David Greene4b69d992010-01-05 01:24:57 +00002139 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002141 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002142 << ", Bits: " << CasesBits[i].Bits
2143 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144
2145 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2146 CurMF->insert(BBI, CaseBB);
2147 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2148 CaseBB,
2149 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002150
2151 // Put SV in a virtual register to make it available from the new blocks.
2152 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002154
2155 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002156 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157 CR.CaseBB, Default, BTC);
2158
Dan Gohman99be8ae2010-04-19 22:41:47 +00002159 if (CR.CaseBB == SwitchBB)
2160 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 BitTestCases.push_back(BTB);
2163
2164 return true;
2165}
2166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002168size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2169 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171
2172 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002173 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2175 Cases.push_back(Case(SI.getSuccessorValue(i),
2176 SI.getSuccessorValue(i),
2177 SMBB));
2178 }
2179 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2180
2181 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002182 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183 // Must recompute end() each iteration because it may be
2184 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002185 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2186 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2187 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002188 MachineBasicBlock* nextBB = J->BB;
2189 MachineBasicBlock* currentBB = I->BB;
2190
2191 // If the two neighboring cases go to the same destination, merge them
2192 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002193 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194 I->High = J->High;
2195 J = Cases.erase(J);
2196 } else {
2197 I = J++;
2198 }
2199 }
2200
2201 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2202 if (I->Low != I->High)
2203 // A range counts double, since it requires two compares.
2204 ++numCmps;
2205 }
2206
2207 return numCmps;
2208}
2209
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002210void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2211 MachineBasicBlock *Last) {
2212 // Update JTCases.
2213 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2214 if (JTCases[i].first.HeaderBB == First)
2215 JTCases[i].first.HeaderBB = Last;
2216
2217 // Update BitTestCases.
2218 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2219 if (BitTestCases[i].Parent == First)
2220 BitTestCases[i].Parent = Last;
2221}
2222
Dan Gohman46510a72010-04-15 01:51:59 +00002223void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002224 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 // Figure out which block is immediately after the current one.
2227 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2229
2230 // If there is only the default destination, branch to it if it is not the
2231 // next basic block. Otherwise, just fall through.
2232 if (SI.getNumOperands() == 2) {
2233 // Update machine-CFG edges.
2234
2235 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002236 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002237 if (Default != NextBlock)
2238 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2239 MVT::Other, getControlRoot(),
2240 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 return;
2243 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 // If there are any non-default case statements, create a vector of Cases
2246 // representing each one, and sort the vector so that we can efficiently
2247 // create a binary search tree from them.
2248 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002249 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002250 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002251 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002252 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253
2254 // Get the Value to be switched on and default basic blocks, which will be
2255 // inserted into CaseBlock records, representing basic blocks in the binary
2256 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002257 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258
2259 // Push the initial CaseRec onto the worklist
2260 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002261 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2262 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263
2264 while (!WorkList.empty()) {
2265 // Grab a record representing a case range to process off the worklist
2266 CaseRec CR = WorkList.back();
2267 WorkList.pop_back();
2268
Dan Gohman99be8ae2010-04-19 22:41:47 +00002269 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 // If the range has few cases (two or less) emit a series of specific
2273 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002274 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002276
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002277 // If the switch has more than 5 blocks, and at least 40% dense, and the
2278 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002280 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2284 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002285 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 }
2287}
2288
Dan Gohman46510a72010-04-15 01:51:59 +00002289void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002290 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002291
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002292 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002293 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002294 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002295 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002296 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002297 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002298 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2299 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002300 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002301
Bill Wendling4533cac2010-01-28 21:51:40 +00002302 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2303 MVT::Other, getControlRoot(),
2304 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002305}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306
Dan Gohman46510a72010-04-15 01:51:59 +00002307void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 // -0.0 - X --> fneg
2309 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002310 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2312 const VectorType *DestTy = cast<VectorType>(I.getType());
2313 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002314 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002315 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002316 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002317 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002319 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2320 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 return;
2322 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002323 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002325
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002326 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002327 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002328 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002329 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2330 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002331 return;
2332 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002334 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335}
2336
Dan Gohman46510a72010-04-15 01:51:59 +00002337void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 SDValue Op1 = getValue(I.getOperand(0));
2339 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002340 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2341 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342}
2343
Dan Gohman46510a72010-04-15 01:51:59 +00002344void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 SDValue Op1 = getValue(I.getOperand(0));
2346 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002347 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002348 Op2.getValueType() != TLI.getShiftAmountTy()) {
2349 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002350 EVT PTy = TLI.getPointerTy();
2351 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002352 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002353 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2354 TLI.getShiftAmountTy(), Op2);
2355 // If the operand is larger than the shift count type but the shift
2356 // count type has enough bits to represent any shift value, truncate
2357 // it now. This is a common case and it exposes the truncate to
2358 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002359 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002360 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2361 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2362 TLI.getShiftAmountTy(), Op2);
2363 // Otherwise we'll need to temporarily settle for some other
2364 // convenient type; type legalization will make adjustments as
2365 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002366 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002367 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002368 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002369 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002370 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002371 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002373
Bill Wendling4533cac2010-01-28 21:51:40 +00002374 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2375 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376}
2377
Dan Gohman46510a72010-04-15 01:51:59 +00002378void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002380 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002382 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383 predicate = ICmpInst::Predicate(IC->getPredicate());
2384 SDValue Op1 = getValue(I.getOperand(0));
2385 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002386 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002387
Owen Andersone50ed302009-08-10 22:56:29 +00002388 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002389 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390}
2391
Dan Gohman46510a72010-04-15 01:51:59 +00002392void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002394 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002396 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 predicate = FCmpInst::Predicate(FC->getPredicate());
2398 SDValue Op1 = getValue(I.getOperand(0));
2399 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002400 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002401 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002402 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403}
2404
Dan Gohman46510a72010-04-15 01:51:59 +00002405void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002406 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002407 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2408 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002409 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002410
Bill Wendling49fcff82009-12-21 22:30:11 +00002411 SmallVector<SDValue, 4> Values(NumValues);
2412 SDValue Cond = getValue(I.getOperand(0));
2413 SDValue TrueVal = getValue(I.getOperand(1));
2414 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002415
Bill Wendling4533cac2010-01-28 21:51:40 +00002416 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002417 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002418 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2419 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002420 SDValue(TrueVal.getNode(),
2421 TrueVal.getResNo() + i),
2422 SDValue(FalseVal.getNode(),
2423 FalseVal.getResNo() + i));
2424
Bill Wendling4533cac2010-01-28 21:51:40 +00002425 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2426 DAG.getVTList(&ValueVTs[0], NumValues),
2427 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002428}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429
Dan Gohman46510a72010-04-15 01:51:59 +00002430void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2432 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002433 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002434 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435}
2436
Dan Gohman46510a72010-04-15 01:51:59 +00002437void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2439 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2440 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002441 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002442 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443}
2444
Dan Gohman46510a72010-04-15 01:51:59 +00002445void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2447 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2448 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002450 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451}
2452
Dan Gohman46510a72010-04-15 01:51:59 +00002453void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 // FPTrunc is never a no-op cast, no need to check
2455 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002456 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002457 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2458 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459}
2460
Dan Gohman46510a72010-04-15 01:51:59 +00002461void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 // FPTrunc is never a no-op cast, no need to check
2463 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002464 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002465 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466}
2467
Dan Gohman46510a72010-04-15 01:51:59 +00002468void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469 // FPToUI is never a no-op cast, no need to check
2470 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002471 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002472 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473}
2474
Dan Gohman46510a72010-04-15 01:51:59 +00002475void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002476 // FPToSI is never a no-op cast, no need to check
2477 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002478 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002479 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002480}
2481
Dan Gohman46510a72010-04-15 01:51:59 +00002482void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483 // UIToFP is never a no-op cast, no need to check
2484 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002486 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487}
2488
Dan Gohman46510a72010-04-15 01:51:59 +00002489void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002490 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002492 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002493 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494}
2495
Dan Gohman46510a72010-04-15 01:51:59 +00002496void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 // What to do depends on the size of the integer and the size of the pointer.
2498 // We can either truncate, zero extend, or no-op, accordingly.
2499 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002500 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002501 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502}
2503
Dan Gohman46510a72010-04-15 01:51:59 +00002504void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505 // What to do depends on the size of the integer and the size of the pointer.
2506 // We can either truncate, zero extend, or no-op, accordingly.
2507 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002508 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002509 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510}
2511
Dan Gohman46510a72010-04-15 01:51:59 +00002512void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515
Bill Wendling49fcff82009-12-21 22:30:11 +00002516 // BitCast assures us that source and destination are the same size so this is
2517 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002518 if (DestVT != N.getValueType())
2519 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2520 DestVT, N)); // convert types.
2521 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002522 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523}
2524
Dan Gohman46510a72010-04-15 01:51:59 +00002525void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526 SDValue InVec = getValue(I.getOperand(0));
2527 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002528 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002529 TLI.getPointerTy(),
2530 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002531 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2532 TLI.getValueType(I.getType()),
2533 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534}
2535
Dan Gohman46510a72010-04-15 01:51:59 +00002536void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002538 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002539 TLI.getPointerTy(),
2540 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002541 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2542 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543}
2544
Mon P Wangaeb06d22008-11-10 04:46:22 +00002545// Utility for visitShuffleVector - Returns true if the mask is mask starting
2546// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002547static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2548 unsigned MaskNumElts = Mask.size();
2549 for (unsigned i = 0; i != MaskNumElts; ++i)
2550 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002551 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002552 return true;
2553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002556 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002557 SDValue Src1 = getValue(I.getOperand(0));
2558 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 // Convert the ConstantVector mask operand into an array of ints, with -1
2561 // representing undef values.
2562 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002563 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002564 unsigned MaskNumElts = MaskElts.size();
2565 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 if (isa<UndefValue>(MaskElts[i]))
2567 Mask.push_back(-1);
2568 else
2569 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2570 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002571
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT VT = TLI.getValueType(I.getType());
2573 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002574 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002575
Mon P Wangc7849c22008-11-16 05:06:27 +00002576 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002577 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2578 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002579 return;
2580 }
2581
2582 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002583 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2584 // Mask is longer than the source vectors and is a multiple of the source
2585 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002586 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002587 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2588 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002589 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2590 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002591 return;
2592 }
2593
Mon P Wangc7849c22008-11-16 05:06:27 +00002594 // Pad both vectors with undefs to make them the same length as the mask.
2595 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002596 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2597 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002598 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002599
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2601 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002602 MOps1[0] = Src1;
2603 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002604
2605 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2606 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 &MOps1[0], NumConcat);
2608 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002609 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002611
Mon P Wangaeb06d22008-11-10 04:46:22 +00002612 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002614 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002616 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 MappedOps.push_back(Idx);
2618 else
2619 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002620 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002621
Bill Wendling4533cac2010-01-28 21:51:40 +00002622 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2623 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002624 return;
2625 }
2626
Mon P Wangc7849c22008-11-16 05:06:27 +00002627 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002628 // Analyze the access pattern of the vector to see if we can extract
2629 // two subvectors and do the shuffle. The analysis is done by calculating
2630 // the range of elements the mask access on both vectors.
2631 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2632 int MaxRange[2] = {-1, -1};
2633
Nate Begeman5a5ca152009-04-29 05:20:52 +00002634 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 int Idx = Mask[i];
2636 int Input = 0;
2637 if (Idx < 0)
2638 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002639
Nate Begeman5a5ca152009-04-29 05:20:52 +00002640 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002641 Input = 1;
2642 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002643 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 if (Idx > MaxRange[Input])
2645 MaxRange[Input] = Idx;
2646 if (Idx < MinRange[Input])
2647 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002648 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002649
Mon P Wangc7849c22008-11-16 05:06:27 +00002650 // Check if the access is smaller than the vector size and can we find
2651 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002652 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2653 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002654 int StartIdx[2]; // StartIdx to extract from
2655 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002656 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002657 RangeUse[Input] = 0; // Unused
2658 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002659 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002660 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002661 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002662 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002663 RangeUse[Input] = 1; // Extract from beginning of the vector
2664 StartIdx[Input] = 0;
2665 } else {
2666 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002667 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002668 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002669 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002670 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002671 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002672 }
2673
Bill Wendling636e2582009-08-21 18:16:06 +00002674 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002675 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002676 return;
2677 }
2678 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2679 // Extract appropriate subvector and generate a vector shuffle
2680 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002681 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002682 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002683 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002684 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002685 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002686 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002687 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002688
Mon P Wangc7849c22008-11-16 05:06:27 +00002689 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002691 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 int Idx = Mask[i];
2693 if (Idx < 0)
2694 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002695 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 MappedOps.push_back(Idx - StartIdx[0]);
2697 else
2698 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002699 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002700
Bill Wendling4533cac2010-01-28 21:51:40 +00002701 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2702 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002703 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002704 }
2705 }
2706
Mon P Wangc7849c22008-11-16 05:06:27 +00002707 // We can't use either concat vectors or extract subvectors so fall back to
2708 // replacing the shuffle with extract and build vector.
2709 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002710 EVT EltVT = VT.getVectorElementType();
2711 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002712 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002713 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002715 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002716 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002718 SDValue Res;
2719
Nate Begeman5a5ca152009-04-29 05:20:52 +00002720 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002721 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2722 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002723 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002724 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2725 EltVT, Src2,
2726 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2727
2728 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002729 }
2730 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002731
Bill Wendling4533cac2010-01-28 21:51:40 +00002732 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2733 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734}
2735
Dan Gohman46510a72010-04-15 01:51:59 +00002736void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 const Value *Op0 = I.getOperand(0);
2738 const Value *Op1 = I.getOperand(1);
2739 const Type *AggTy = I.getType();
2740 const Type *ValTy = Op1->getType();
2741 bool IntoUndef = isa<UndefValue>(Op0);
2742 bool FromUndef = isa<UndefValue>(Op1);
2743
2744 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2745 I.idx_begin(), I.idx_end());
2746
Owen Andersone50ed302009-08-10 22:56:29 +00002747 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002749 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2751
2752 unsigned NumAggValues = AggValueVTs.size();
2753 unsigned NumValValues = ValValueVTs.size();
2754 SmallVector<SDValue, 4> Values(NumAggValues);
2755
2756 SDValue Agg = getValue(Op0);
2757 SDValue Val = getValue(Op1);
2758 unsigned i = 0;
2759 // Copy the beginning value(s) from the original aggregate.
2760 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002761 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 SDValue(Agg.getNode(), Agg.getResNo() + i);
2763 // Copy values from the inserted value(s).
2764 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002765 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2767 // Copy remaining value(s) from the original aggregate.
2768 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002769 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770 SDValue(Agg.getNode(), Agg.getResNo() + i);
2771
Bill Wendling4533cac2010-01-28 21:51:40 +00002772 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2773 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2774 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775}
2776
Dan Gohman46510a72010-04-15 01:51:59 +00002777void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002778 const Value *Op0 = I.getOperand(0);
2779 const Type *AggTy = Op0->getType();
2780 const Type *ValTy = I.getType();
2781 bool OutOfUndef = isa<UndefValue>(Op0);
2782
2783 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2784 I.idx_begin(), I.idx_end());
2785
Owen Andersone50ed302009-08-10 22:56:29 +00002786 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2788
2789 unsigned NumValValues = ValValueVTs.size();
2790 SmallVector<SDValue, 4> Values(NumValValues);
2791
2792 SDValue Agg = getValue(Op0);
2793 // Copy out the selected value(s).
2794 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2795 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002796 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002797 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002798 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799
Bill Wendling4533cac2010-01-28 21:51:40 +00002800 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2801 DAG.getVTList(&ValValueVTs[0], NumValValues),
2802 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803}
2804
Dan Gohman46510a72010-04-15 01:51:59 +00002805void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806 SDValue N = getValue(I.getOperand(0));
2807 const Type *Ty = I.getOperand(0)->getType();
2808
Dan Gohman46510a72010-04-15 01:51:59 +00002809 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002811 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2813 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2814 if (Field) {
2815 // N = N + Offset
2816 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002817 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818 DAG.getIntPtrConstant(Offset));
2819 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002821 Ty = StTy->getElementType(Field);
2822 } else {
2823 Ty = cast<SequentialType>(Ty)->getElementType();
2824
2825 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002826 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002827 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002828 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002829 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002830 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002831 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002832 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002833 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002834 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2835 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002836 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002837 else
Evan Chengb1032a82009-02-09 20:54:38 +00002838 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002839
Dale Johannesen66978ee2009-01-31 02:22:37 +00002840 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002841 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842 continue;
2843 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002845 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002846 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2847 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002848 SDValue IdxN = getValue(Idx);
2849
2850 // If the index is smaller or larger than intptr_t, truncate or extend
2851 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002852 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002853
2854 // If this is a multiply by a power of two, turn it into a shl
2855 // immediately. This is a very common case.
2856 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002857 if (ElementSize.isPowerOf2()) {
2858 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002859 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002860 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002861 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002863 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002864 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002865 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002866 }
2867 }
2868
Scott Michelfdc40a02009-02-17 22:15:04 +00002869 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002870 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002871 }
2872 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874 setValue(&I, N);
2875}
2876
Dan Gohman46510a72010-04-15 01:51:59 +00002877void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002878 // If this is a fixed sized alloca in the entry block of the function,
2879 // allocate it statically on the stack.
2880 if (FuncInfo.StaticAllocaMap.count(&I))
2881 return; // getValue will auto-populate this.
2882
2883 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002884 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 unsigned Align =
2886 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2887 I.getAlignment());
2888
2889 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002890
Owen Andersone50ed302009-08-10 22:56:29 +00002891 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002892 if (AllocSize.getValueType() != IntPtr)
2893 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2894
2895 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2896 AllocSize,
2897 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002899 // Handle alignment. If the requested alignment is less than or equal to
2900 // the stack alignment, ignore it. If the size is greater than or equal to
2901 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002902 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002903 if (Align <= StackAlign)
2904 Align = 0;
2905
2906 // Round the size of the allocation up to the stack alignment size
2907 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002908 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002909 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002912 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002913 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002914 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002915 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2916
2917 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002918 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002919 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002920 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 setValue(&I, DSA);
2922 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002924 // Inform the Frame Information that we have just allocated a variable-sized
2925 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002926 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002927}
2928
Dan Gohman46510a72010-04-15 01:51:59 +00002929void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930 const Value *SV = I.getOperand(0);
2931 SDValue Ptr = getValue(SV);
2932
2933 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002935 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002936 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 unsigned Alignment = I.getAlignment();
2938
Owen Andersone50ed302009-08-10 22:56:29 +00002939 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940 SmallVector<uint64_t, 4> Offsets;
2941 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2942 unsigned NumValues = ValueVTs.size();
2943 if (NumValues == 0)
2944 return;
2945
2946 SDValue Root;
2947 bool ConstantMemory = false;
2948 if (I.isVolatile())
2949 // Serialize volatile loads with other side effects.
2950 Root = getRoot();
2951 else if (AA->pointsToConstantMemory(SV)) {
2952 // Do not serialize (non-volatile) loads of constant memory with anything.
2953 Root = DAG.getEntryNode();
2954 ConstantMemory = true;
2955 } else {
2956 // Do not serialize non-volatile loads against each other.
2957 Root = DAG.getRoot();
2958 }
2959
2960 SmallVector<SDValue, 4> Values(NumValues);
2961 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002962 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002964 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2965 PtrVT, Ptr,
2966 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002967 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00002968 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
David Greene1e559442010-02-15 17:00:31 +00002969 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 Values[i] = L;
2972 Chains[i] = L.getValue(1);
2973 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002976 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002977 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 if (isVolatile)
2979 DAG.setRoot(Chain);
2980 else
2981 PendingLoads.push_back(Chain);
2982 }
2983
Bill Wendling4533cac2010-01-28 21:51:40 +00002984 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2985 DAG.getVTList(&ValueVTs[0], NumValues),
2986 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002987}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002988
Dan Gohman46510a72010-04-15 01:51:59 +00002989void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2990 const Value *SrcV = I.getOperand(0);
2991 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992
Owen Andersone50ed302009-08-10 22:56:29 +00002993 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994 SmallVector<uint64_t, 4> Offsets;
2995 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2996 unsigned NumValues = ValueVTs.size();
2997 if (NumValues == 0)
2998 return;
2999
3000 // Get the lowered operands. Note that we do this after
3001 // checking if NumResults is zero, because with zero results
3002 // the operands won't have values in the map.
3003 SDValue Src = getValue(SrcV);
3004 SDValue Ptr = getValue(PtrV);
3005
3006 SDValue Root = getRoot();
3007 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00003008 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003010 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003011 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00003012
3013 for (unsigned i = 0; i != NumValues; ++i) {
3014 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3015 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003016 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003017 SDValue(Src.getNode(), Src.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00003018 Add, MachinePointerInfo(PtrV, Offsets[i]),
3019 isVolatile, isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00003020 }
3021
Bill Wendling4533cac2010-01-28 21:51:40 +00003022 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3023 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003024}
3025
3026/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3027/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003028void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003029 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003030 bool HasChain = !I.doesNotAccessMemory();
3031 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3032
3033 // Build the operand list.
3034 SmallVector<SDValue, 8> Ops;
3035 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3036 if (OnlyLoad) {
3037 // We don't need to serialize loads against other loads.
3038 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003039 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 Ops.push_back(getRoot());
3041 }
3042 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003043
3044 // Info is set by getTgtMemInstrinsic
3045 TargetLowering::IntrinsicInfo Info;
3046 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3047
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003048 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003049 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3050 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003051 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052
3053 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003054 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3055 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 assert(TLI.isTypeLegal(Op.getValueType()) &&
3057 "Intrinsic uses a non-legal type?");
3058 Ops.push_back(Op);
3059 }
3060
Owen Andersone50ed302009-08-10 22:56:29 +00003061 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003062 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3063#ifndef NDEBUG
3064 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3065 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3066 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 }
Bob Wilson8d919552009-07-31 22:41:21 +00003068#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072
Bob Wilson8d919552009-07-31 22:41:21 +00003073 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074
3075 // Create the node.
3076 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003077 if (IsTgtIntrinsic) {
3078 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003079 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003080 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003081 Info.memVT,
3082 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003083 Info.align, Info.vol,
3084 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003085 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003086 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003087 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003088 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003089 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003090 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003091 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003092 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003093 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003094 }
3095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 if (HasChain) {
3097 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3098 if (OnlyLoad)
3099 PendingLoads.push_back(Chain);
3100 else
3101 DAG.setRoot(Chain);
3102 }
Bill Wendling856ff412009-12-22 00:12:37 +00003103
Benjamin Kramerf0127052010-01-05 13:12:22 +00003104 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003106 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003107 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003108 }
Bill Wendling856ff412009-12-22 00:12:37 +00003109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110 setValue(&I, Result);
3111 }
3112}
3113
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003114/// GetSignificand - Get the significand and build it into a floating-point
3115/// number with exponent of 1:
3116///
3117/// Op = (Op & 0x007fffff) | 0x3f800000;
3118///
3119/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003120static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003121GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003122 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3123 DAG.getConstant(0x007fffff, MVT::i32));
3124 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3125 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003126 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003127}
3128
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003129/// GetExponent - Get the exponent:
3130///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003131/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003132///
3133/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003134static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003135GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003136 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3138 DAG.getConstant(0x7f800000, MVT::i32));
3139 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003140 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3142 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003143 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003144}
3145
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003146/// getF32Constant - Get 32-bit floating point constant.
3147static SDValue
3148getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003150}
3151
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003152/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153/// visitIntrinsicCall: I is a call instruction
3154/// Op is the associated NodeType for I
3155const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003156SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3157 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003158 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003159 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003160 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003161 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003162 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003163 getValue(I.getArgOperand(0)),
3164 getValue(I.getArgOperand(1)),
3165 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166 setValue(&I, L);
3167 DAG.setRoot(L.getValue(1));
3168 return 0;
3169}
3170
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003171// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003172const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003173SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003174 SDValue Op1 = getValue(I.getArgOperand(0));
3175 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003176
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003178 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003179 return 0;
3180}
Bill Wendling74c37652008-12-09 22:08:41 +00003181
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003182/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3183/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003184void
Dan Gohman46510a72010-04-15 01:51:59 +00003185SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003186 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003187 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003188
Gabor Greif0635f352010-06-25 09:38:13 +00003189 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003190 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003191 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003192
3193 // Put the exponent in the right bit position for later addition to the
3194 // final result:
3195 //
3196 // #define LOG2OFe 1.4426950f
3197 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003199 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003201
3202 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3204 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003205
3206 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003208 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003209
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003210 if (LimitFloatPrecision <= 6) {
3211 // For floating-point precision of 6:
3212 //
3213 // TwoToFractionalPartOfX =
3214 // 0.997535578f +
3215 // (0.735607626f + 0.252464424f * x) * x;
3216 //
3217 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003221 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3223 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003224 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003226
3227 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003229 TwoToFracPartOfX, IntegerPartOfX);
3230
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003232 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3233 // For floating-point precision of 12:
3234 //
3235 // TwoToFractionalPartOfX =
3236 // 0.999892986f +
3237 // (0.696457318f +
3238 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3239 //
3240 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003242 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003244 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3246 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003247 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3249 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003250 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003252
3253 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003255 TwoToFracPartOfX, IntegerPartOfX);
3256
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003258 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3259 // For floating-point precision of 18:
3260 //
3261 // TwoToFractionalPartOfX =
3262 // 0.999999982f +
3263 // (0.693148872f +
3264 // (0.240227044f +
3265 // (0.554906021e-1f +
3266 // (0.961591928e-2f +
3267 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3268 //
3269 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003273 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3275 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003276 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3278 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003279 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3281 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003282 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3284 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003285 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3287 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003288 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003289 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003291
3292 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003294 TwoToFracPartOfX, IntegerPartOfX);
3295
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003297 }
3298 } else {
3299 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003300 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003301 getValue(I.getArgOperand(0)).getValueType(),
3302 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003303 }
3304
Dale Johannesen59e577f2008-09-05 18:38:42 +00003305 setValue(&I, result);
3306}
3307
Bill Wendling39150252008-09-09 20:39:27 +00003308/// visitLog - Lower a log intrinsic. Handles the special sequences for
3309/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003310void
Dan Gohman46510a72010-04-15 01:51:59 +00003311SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003312 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003313 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003314
Gabor Greif0635f352010-06-25 09:38:13 +00003315 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003316 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003317 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003319
3320 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003321 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003323 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003324
3325 // Get the significand and build it into a floating-point number with
3326 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003327 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003328
3329 if (LimitFloatPrecision <= 6) {
3330 // For floating-point precision of 6:
3331 //
3332 // LogofMantissa =
3333 // -1.1609546f +
3334 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003335 //
Bill Wendling39150252008-09-09 20:39:27 +00003336 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003340 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3342 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003344
Scott Michelfdc40a02009-02-17 22:15:04 +00003345 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003347 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3348 // For floating-point precision of 12:
3349 //
3350 // LogOfMantissa =
3351 // -1.7417939f +
3352 // (2.8212026f +
3353 // (-1.4699568f +
3354 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3355 //
3356 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003360 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3362 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003363 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3365 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003366 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3368 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003370
Scott Michelfdc40a02009-02-17 22:15:04 +00003371 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003373 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3374 // For floating-point precision of 18:
3375 //
3376 // LogOfMantissa =
3377 // -2.1072184f +
3378 // (4.2372794f +
3379 // (-3.7029485f +
3380 // (2.2781945f +
3381 // (-0.87823314f +
3382 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3383 //
3384 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3390 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3393 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3396 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003397 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3399 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003400 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3402 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003403 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003404
Scott Michelfdc40a02009-02-17 22:15:04 +00003405 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003407 }
3408 } else {
3409 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003410 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003411 getValue(I.getArgOperand(0)).getValueType(),
3412 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003413 }
3414
Dale Johannesen59e577f2008-09-05 18:38:42 +00003415 setValue(&I, result);
3416}
3417
Bill Wendling3eb59402008-09-09 00:28:24 +00003418/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3419/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003420void
Dan Gohman46510a72010-04-15 01:51:59 +00003421SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003422 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003423 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003424
Gabor Greif0635f352010-06-25 09:38:13 +00003425 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003426 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003427 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003429
Bill Wendling39150252008-09-09 20:39:27 +00003430 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003431 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003432
Bill Wendling3eb59402008-09-09 00:28:24 +00003433 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003434 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003435 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003436
Bill Wendling3eb59402008-09-09 00:28:24 +00003437 // Different possible minimax approximations of significand in
3438 // floating-point for various degrees of accuracy over [1,2].
3439 if (LimitFloatPrecision <= 6) {
3440 // For floating-point precision of 6:
3441 //
3442 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3443 //
3444 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3450 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003452
Scott Michelfdc40a02009-02-17 22:15:04 +00003453 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003455 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3456 // For floating-point precision of 12:
3457 //
3458 // Log2ofMantissa =
3459 // -2.51285454f +
3460 // (4.07009056f +
3461 // (-2.12067489f +
3462 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003463 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003464 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003466 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003468 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3470 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003471 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3473 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003474 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3476 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003478
Scott Michelfdc40a02009-02-17 22:15:04 +00003479 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003481 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3482 // For floating-point precision of 18:
3483 //
3484 // Log2ofMantissa =
3485 // -3.0400495f +
3486 // (6.1129976f +
3487 // (-5.3420409f +
3488 // (3.2865683f +
3489 // (-1.2669343f +
3490 // (0.27515199f -
3491 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3492 //
3493 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3499 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3502 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003503 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3505 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003506 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3508 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003509 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3511 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003512 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003513
Scott Michelfdc40a02009-02-17 22:15:04 +00003514 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003516 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003517 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003518 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003519 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003520 getValue(I.getArgOperand(0)).getValueType(),
3521 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003522 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003523
Dale Johannesen59e577f2008-09-05 18:38:42 +00003524 setValue(&I, result);
3525}
3526
Bill Wendling3eb59402008-09-09 00:28:24 +00003527/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3528/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003529void
Dan Gohman46510a72010-04-15 01:51:59 +00003530SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003531 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003532 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003533
Gabor Greif0635f352010-06-25 09:38:13 +00003534 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003535 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003536 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003538
Bill Wendling39150252008-09-09 20:39:27 +00003539 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003540 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003543
3544 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003545 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003546 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003547
3548 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003549 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003550 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003551 // Log10ofMantissa =
3552 // -0.50419619f +
3553 // (0.60948995f - 0.10380950f * x) * x;
3554 //
3555 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3561 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003563
Scott Michelfdc40a02009-02-17 22:15:04 +00003564 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003566 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3567 // For floating-point precision of 12:
3568 //
3569 // Log10ofMantissa =
3570 // -0.64831180f +
3571 // (0.91751397f +
3572 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3573 //
3574 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003578 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3580 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003581 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3583 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003585
Scott Michelfdc40a02009-02-17 22:15:04 +00003586 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003588 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003589 // For floating-point precision of 18:
3590 //
3591 // Log10ofMantissa =
3592 // -0.84299375f +
3593 // (1.5327582f +
3594 // (-1.0688956f +
3595 // (0.49102474f +
3596 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3597 //
3598 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3604 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3607 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3610 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3613 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003615
Scott Michelfdc40a02009-02-17 22:15:04 +00003616 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003618 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003619 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003620 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003621 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003622 getValue(I.getArgOperand(0)).getValueType(),
3623 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003624 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003625
Dale Johannesen59e577f2008-09-05 18:38:42 +00003626 setValue(&I, result);
3627}
3628
Bill Wendlinge10c8142008-09-09 22:39:21 +00003629/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3630/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003631void
Dan Gohman46510a72010-04-15 01:51:59 +00003632SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003633 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003634 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003635
Gabor Greif0635f352010-06-25 09:38:13 +00003636 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003637 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003638 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003639
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003641
3642 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3644 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003645
3646 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003648 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003649
3650 if (LimitFloatPrecision <= 6) {
3651 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003652 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003653 // TwoToFractionalPartOfX =
3654 // 0.997535578f +
3655 // (0.735607626f + 0.252464424f * x) * x;
3656 //
3657 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003661 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3663 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003666 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003668
Scott Michelfdc40a02009-02-17 22:15:04 +00003669 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003671 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3672 // For floating-point precision of 12:
3673 //
3674 // TwoToFractionalPartOfX =
3675 // 0.999892986f +
3676 // (0.696457318f +
3677 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3678 //
3679 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3685 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3688 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003689 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003691 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003693
Scott Michelfdc40a02009-02-17 22:15:04 +00003694 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003696 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3697 // For floating-point precision of 18:
3698 //
3699 // TwoToFractionalPartOfX =
3700 // 0.999999982f +
3701 // (0.693148872f +
3702 // (0.240227044f +
3703 // (0.554906021e-1f +
3704 // (0.961591928e-2f +
3705 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3706 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3712 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003713 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3715 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003716 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3718 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003719 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3721 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3724 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003725 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003727 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003729
Scott Michelfdc40a02009-02-17 22:15:04 +00003730 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003732 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003733 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003734 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003735 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003736 getValue(I.getArgOperand(0)).getValueType(),
3737 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003738 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003739
Dale Johannesen601d3c02008-09-05 01:48:15 +00003740 setValue(&I, result);
3741}
3742
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003743/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3744/// limited-precision mode with x == 10.0f.
3745void
Dan Gohman46510a72010-04-15 01:51:59 +00003746SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003747 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003748 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003749 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003750 bool IsExp10 = false;
3751
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003753 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003754 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3755 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3756 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3757 APFloat Ten(10.0f);
3758 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3759 }
3760 }
3761 }
3762
3763 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003764 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003765
3766 // Put the exponent in the right bit position for later addition to the
3767 // final result:
3768 //
3769 // #define LOG2OF10 3.3219281f
3770 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003774
3775 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3777 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003778
3779 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003781 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003782
3783 if (LimitFloatPrecision <= 6) {
3784 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003785 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003786 // twoToFractionalPartOfX =
3787 // 0.997535578f +
3788 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003789 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003790 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003794 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3796 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003799 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003801
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003802 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003804 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3805 // For floating-point precision of 12:
3806 //
3807 // TwoToFractionalPartOfX =
3808 // 0.999892986f +
3809 // (0.696457318f +
3810 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3811 //
3812 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3818 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3821 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003824 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003826
Scott Michelfdc40a02009-02-17 22:15:04 +00003827 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003829 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3830 // For floating-point precision of 18:
3831 //
3832 // TwoToFractionalPartOfX =
3833 // 0.999999982f +
3834 // (0.693148872f +
3835 // (0.240227044f +
3836 // (0.554906021e-1f +
3837 // (0.961591928e-2f +
3838 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3839 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003843 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3845 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003846 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3848 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003849 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3851 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003852 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3854 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003855 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3857 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003860 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003862
Scott Michelfdc40a02009-02-17 22:15:04 +00003863 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003865 }
3866 } else {
3867 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003868 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003869 getValue(I.getArgOperand(0)).getValueType(),
3870 getValue(I.getArgOperand(0)),
3871 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003872 }
3873
3874 setValue(&I, result);
3875}
3876
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003877
3878/// ExpandPowI - Expand a llvm.powi intrinsic.
3879static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3880 SelectionDAG &DAG) {
3881 // If RHS is a constant, we can expand this out to a multiplication tree,
3882 // otherwise we end up lowering to a call to __powidf2 (for example). When
3883 // optimizing for size, we only want to do this if the expansion would produce
3884 // a small number of multiplies, otherwise we do the full expansion.
3885 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3886 // Get the exponent as a positive value.
3887 unsigned Val = RHSC->getSExtValue();
3888 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003889
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003890 // powi(x, 0) -> 1.0
3891 if (Val == 0)
3892 return DAG.getConstantFP(1.0, LHS.getValueType());
3893
Dan Gohmanae541aa2010-04-15 04:33:49 +00003894 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003895 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3896 // If optimizing for size, don't insert too many multiplies. This
3897 // inserts up to 5 multiplies.
3898 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3899 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003900 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003901 // powi(x,15) generates one more multiply than it should), but this has
3902 // the benefit of being both really simple and much better than a libcall.
3903 SDValue Res; // Logically starts equal to 1.0
3904 SDValue CurSquare = LHS;
3905 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003906 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003907 if (Res.getNode())
3908 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3909 else
3910 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003911 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003912
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003913 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3914 CurSquare, CurSquare);
3915 Val >>= 1;
3916 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003917
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003918 // If the original was negative, invert the result, producing 1/(x*x*x).
3919 if (RHSC->getSExtValue() < 0)
3920 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3921 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3922 return Res;
3923 }
3924 }
3925
3926 // Otherwise, expand to a libcall.
3927 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3928}
3929
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003930/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3931/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3932/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003933bool
Devang Patel78a06e52010-08-25 20:39:26 +00003934SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Devang Patel34ca5ed2010-08-31 06:12:08 +00003935 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003936 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00003937 const Argument *Arg = dyn_cast<Argument>(V);
3938 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003939 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003940
Devang Patel719f6a92010-04-29 20:40:36 +00003941 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003942 // Ignore inlined function arguments here.
3943 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003944 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003945 return false;
3946
Dan Gohman84023e02010-07-10 09:00:22 +00003947 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003948 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003949 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003950
3951 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00003952 if (Arg->hasByValAttr()) {
3953 // Byval arguments' frame index is recorded during argument lowering.
3954 // Use this info directly.
3955 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3956 Reg = TRI->getFrameRegister(MF);
3957 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00003958 // If byval argument ofset is not recorded then ignore this.
3959 if (!Offset)
3960 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00003961 }
3962
Devang Patel6cd467b2010-08-26 22:53:27 +00003963 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003964 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003965 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003966 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3967 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3968 if (PR)
3969 Reg = PR;
3970 }
3971 }
3972
Evan Chenga36acad2010-04-29 06:33:38 +00003973 if (!Reg) {
3974 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3975 if (VMI == FuncInfo.ValueMap.end())
3976 return false;
3977 Reg = VMI->second;
3978 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003979
3980 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3981 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3982 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003983 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003984 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003985 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003986}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003987
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003988// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00003989#if defined(_MSC_VER) && defined(setjmp) && \
3990 !defined(setjmp_undefined_for_msvc)
3991# pragma push_macro("setjmp")
3992# undef setjmp
3993# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003994#endif
3995
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003996/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3997/// we want to emit this as a call to a named external function, return the name
3998/// otherwise lower it and return null.
3999const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004000SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004001 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004002 SDValue Res;
4003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004004 switch (Intrinsic) {
4005 default:
4006 // By default, turn this into a target intrinsic node.
4007 visitTargetIntrinsic(I, Intrinsic);
4008 return 0;
4009 case Intrinsic::vastart: visitVAStart(I); return 0;
4010 case Intrinsic::vaend: visitVAEnd(I); return 0;
4011 case Intrinsic::vacopy: visitVACopy(I); return 0;
4012 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004013 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004014 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004015 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004016 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004017 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004018 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004019 return 0;
4020 case Intrinsic::setjmp:
4021 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004022 case Intrinsic::longjmp:
4023 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004024 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004025 // Assert for address < 256 since we support only user defined address
4026 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004027 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004028 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004029 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004030 < 256 &&
4031 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004032 SDValue Op1 = getValue(I.getArgOperand(0));
4033 SDValue Op2 = getValue(I.getArgOperand(1));
4034 SDValue Op3 = getValue(I.getArgOperand(2));
4035 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4036 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004037 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004038 MachinePointerInfo(I.getArgOperand(0)),
4039 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004040 return 0;
4041 }
Chris Lattner824b9582008-11-21 16:42:48 +00004042 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004043 // Assert for address < 256 since we support only user defined address
4044 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004045 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004046 < 256 &&
4047 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004048 SDValue Op1 = getValue(I.getArgOperand(0));
4049 SDValue Op2 = getValue(I.getArgOperand(1));
4050 SDValue Op3 = getValue(I.getArgOperand(2));
4051 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4052 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004053 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004054 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004055 return 0;
4056 }
Chris Lattner824b9582008-11-21 16:42:48 +00004057 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004058 // Assert for address < 256 since we support only user defined address
4059 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004060 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004061 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004062 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004063 < 256 &&
4064 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004065 SDValue Op1 = getValue(I.getArgOperand(0));
4066 SDValue Op2 = getValue(I.getArgOperand(1));
4067 SDValue Op3 = getValue(I.getArgOperand(2));
4068 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4069 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004070
4071 // If the source and destination are known to not be aliases, we can
4072 // lower memmove as memcpy.
4073 uint64_t Size = -1ULL;
4074 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004075 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004076 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004077 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004078 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004079 false, MachinePointerInfo(I.getArgOperand(0)),
4080 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004081 return 0;
4082 }
4083
Mon P Wang20adc9d2010-04-04 03:10:48 +00004084 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004085 MachinePointerInfo(I.getArgOperand(0)),
4086 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004087 return 0;
4088 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004089 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004090 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004091 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004092 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004093 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004094 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004095
4096 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4097 // but do not always have a corresponding SDNode built. The SDNodeOrder
4098 // absolute, but not relative, values are different depending on whether
4099 // debug info exists.
4100 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004101
4102 // Check if address has undef value.
4103 if (isa<UndefValue>(Address) ||
4104 (Address->use_empty() && !isa<Argument>(Address))) {
4105 SDDbgValue*SDV =
4106 DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4107 0, dl, SDNodeOrder);
4108 DAG.AddDbgValue(SDV, 0, false);
4109 return 0;
4110 }
4111
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004112 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004113 if (!N.getNode() && isa<Argument>(Address))
4114 // Check unused arguments map.
4115 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004116 SDDbgValue *SDV;
4117 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004118 // Parameters are handled specially.
4119 bool isParameter =
4120 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4121 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4122 Address = BCI->getOperand(0);
4123 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4124
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004125 if (isParameter && !AI) {
4126 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4127 if (FINode)
4128 // Byval parameter. We have a frame index at this point.
4129 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4130 0, dl, SDNodeOrder);
4131 else
4132 // Can't do anything with other non-AI cases yet. This might be a
4133 // parameter of a callee function that got inlined, for example.
4134 return 0;
4135 } else if (AI)
4136 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4137 0, dl, SDNodeOrder);
4138 else
4139 // Can't do anything with other non-AI cases yet.
4140 return 0;
4141 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4142 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004143 // If Address is an argument then try to emit its dbg value using
Devang Patel1397fdc2010-09-15 14:48:53 +00004144 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004145 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004146 // If variable is pinned by a alloca in dominating bb then
4147 // use StaticAllocaMap.
4148 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004149 if (AI->getParent() != DI.getParent()) {
4150 DenseMap<const AllocaInst*, int>::iterator SI =
4151 FuncInfo.StaticAllocaMap.find(AI);
4152 if (SI != FuncInfo.StaticAllocaMap.end()) {
4153 SDV = DAG.getDbgValue(Variable, SI->second,
4154 0, dl, SDNodeOrder);
4155 DAG.AddDbgValue(SDV, 0, false);
4156 return 0;
4157 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004158 }
4159 }
4160 // Otherwise add undef to help track missing debug info.
Devang Patel6cd467b2010-08-26 22:53:27 +00004161 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4162 0, dl, SDNodeOrder);
Devang Patel8e741ed2010-09-02 21:02:27 +00004163 DAG.AddDbgValue(SDV, 0, false);
Devang Patel6cd467b2010-08-26 22:53:27 +00004164 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004165 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004166 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004167 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004168 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004169 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004170 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004171 return 0;
4172
4173 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004174 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004175 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004176 if (!V)
4177 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004178
4179 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4180 // but do not always have a corresponding SDNode built. The SDNodeOrder
4181 // absolute, but not relative, values are different depending on whether
4182 // debug info exists.
4183 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004184 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004185 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004186 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4187 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004188 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004189 // Do not use getValue() in here; we don't want to generate code at
4190 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004191 SDValue N = NodeMap[V];
4192 if (!N.getNode() && isa<Argument>(V))
4193 // Check unused arguments map.
4194 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004195 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004196 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004197 SDV = DAG.getDbgValue(Variable, N.getNode(),
4198 N.getResNo(), Offset, dl, SDNodeOrder);
4199 DAG.AddDbgValue(SDV, N.getNode(), false);
4200 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004201 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4202 // Do not call getValue(V) yet, as we don't want to generate code.
4203 // Remember it for later.
4204 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4205 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004206 } else {
Devang Patel00190342010-03-15 19:15:44 +00004207 // We may expand this to cover more cases. One case where we have no
4208 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004209 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4210 Offset, dl, SDNodeOrder);
4211 DAG.AddDbgValue(SDV, 0, false);
4212 }
Devang Patel00190342010-03-15 19:15:44 +00004213 }
4214
4215 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004216 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004217 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004218 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004219 // Don't handle byval struct arguments or VLAs, for example.
4220 if (!AI)
4221 return 0;
4222 DenseMap<const AllocaInst*, int>::iterator SI =
4223 FuncInfo.StaticAllocaMap.find(AI);
4224 if (SI == FuncInfo.StaticAllocaMap.end())
4225 return 0; // VLAs.
4226 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004227
Chris Lattner512063d2010-04-05 06:19:28 +00004228 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4229 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4230 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004231 return 0;
4232 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004233 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004234 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004235 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004236 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004238 SDValue Ops[1];
4239 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004240 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004241 setValue(&I, Op);
4242 DAG.setRoot(Op.getValue(1));
4243 return 0;
4244 }
4245
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004246 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004247 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004248 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004249 if (CallMBB->isLandingPad())
4250 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004251 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004252#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004253 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004254#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004255 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4256 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004257 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004258 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004259
Chris Lattner3a5815f2009-09-17 23:54:54 +00004260 // Insert the EHSELECTION instruction.
4261 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4262 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004263 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004264 Ops[1] = getRoot();
4265 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004266 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004267 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004268 return 0;
4269 }
4270
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004271 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004272 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004273 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004274 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4275 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004276 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004277 return 0;
4278 }
4279
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004280 case Intrinsic::eh_return_i32:
4281 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004282 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4283 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4284 MVT::Other,
4285 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004286 getValue(I.getArgOperand(0)),
4287 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004288 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004289 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004290 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004291 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004292 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004293 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004294 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004295 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004296 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004297 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004298 TLI.getPointerTy()),
4299 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004300 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004301 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004302 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004303 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4304 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004305 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004306 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004307 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004308 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004309 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004310 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004311 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004312
Chris Lattner512063d2010-04-05 06:19:28 +00004313 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004314 return 0;
4315 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004316 case Intrinsic::eh_sjlj_setjmp: {
4317 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004318 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004319 return 0;
4320 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004321 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004322 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4323 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004324 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004325 return 0;
4326 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004327
Dale Johannesen0488fb62010-09-30 23:57:10 +00004328 case Intrinsic::x86_mmx_pslli_w:
4329 case Intrinsic::x86_mmx_pslli_d:
4330 case Intrinsic::x86_mmx_pslli_q:
4331 case Intrinsic::x86_mmx_psrli_w:
4332 case Intrinsic::x86_mmx_psrli_d:
4333 case Intrinsic::x86_mmx_psrli_q:
4334 case Intrinsic::x86_mmx_psrai_w:
4335 case Intrinsic::x86_mmx_psrai_d: {
4336 SDValue ShAmt = getValue(I.getArgOperand(1));
4337 if (isa<ConstantSDNode>(ShAmt)) {
4338 visitTargetIntrinsic(I, Intrinsic);
4339 return 0;
4340 }
4341 unsigned NewIntrinsic = 0;
4342 EVT ShAmtVT = MVT::v2i32;
4343 switch (Intrinsic) {
4344 case Intrinsic::x86_mmx_pslli_w:
4345 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4346 break;
4347 case Intrinsic::x86_mmx_pslli_d:
4348 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4349 break;
4350 case Intrinsic::x86_mmx_pslli_q:
4351 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4352 break;
4353 case Intrinsic::x86_mmx_psrli_w:
4354 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4355 break;
4356 case Intrinsic::x86_mmx_psrli_d:
4357 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4358 break;
4359 case Intrinsic::x86_mmx_psrli_q:
4360 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4361 break;
4362 case Intrinsic::x86_mmx_psrai_w:
4363 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4364 break;
4365 case Intrinsic::x86_mmx_psrai_d:
4366 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4367 break;
4368 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4369 }
4370
4371 // The vector shift intrinsics with scalars uses 32b shift amounts but
4372 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4373 // to be zero.
4374 // We must do this early because v2i32 is not a legal type.
4375 DebugLoc dl = getCurDebugLoc();
4376 SDValue ShOps[2];
4377 ShOps[0] = ShAmt;
4378 ShOps[1] = DAG.getConstant(0, MVT::i32);
4379 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4380 EVT DestVT = TLI.getValueType(I.getType());
4381 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, DestVT, ShAmt);
4382 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4383 DAG.getConstant(NewIntrinsic, MVT::i32),
4384 getValue(I.getArgOperand(0)), ShAmt);
4385 setValue(&I, Res);
4386 return 0;
4387 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004388 case Intrinsic::convertff:
4389 case Intrinsic::convertfsi:
4390 case Intrinsic::convertfui:
4391 case Intrinsic::convertsif:
4392 case Intrinsic::convertuif:
4393 case Intrinsic::convertss:
4394 case Intrinsic::convertsu:
4395 case Intrinsic::convertus:
4396 case Intrinsic::convertuu: {
4397 ISD::CvtCode Code = ISD::CVT_INVALID;
4398 switch (Intrinsic) {
4399 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4400 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4401 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4402 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4403 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4404 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4405 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4406 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4407 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4408 }
Owen Andersone50ed302009-08-10 22:56:29 +00004409 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004410 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004411 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4412 DAG.getValueType(DestVT),
4413 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004414 getValue(I.getArgOperand(1)),
4415 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004416 Code);
4417 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004418 return 0;
4419 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004420 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004421 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004422 getValue(I.getArgOperand(0)).getValueType(),
4423 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004424 return 0;
4425 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004426 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4427 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004428 return 0;
4429 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004430 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004431 getValue(I.getArgOperand(0)).getValueType(),
4432 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004433 return 0;
4434 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004435 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004436 getValue(I.getArgOperand(0)).getValueType(),
4437 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004438 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004439 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004440 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004441 return 0;
4442 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004443 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004444 return 0;
4445 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004446 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004447 return 0;
4448 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004449 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004450 return 0;
4451 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004452 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004453 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004454 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004455 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004456 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004457 case Intrinsic::convert_to_fp16:
4458 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004459 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004460 return 0;
4461 case Intrinsic::convert_from_fp16:
4462 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004463 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004464 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004465 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004466 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004467 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468 return 0;
4469 }
4470 case Intrinsic::readcyclecounter: {
4471 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004472 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4473 DAG.getVTList(MVT::i64, MVT::Other),
4474 &Op, 1);
4475 setValue(&I, Res);
4476 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 return 0;
4478 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004480 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004481 getValue(I.getArgOperand(0)).getValueType(),
4482 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 return 0;
4484 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004485 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004486 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004487 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004488 return 0;
4489 }
4490 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004491 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004492 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004493 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004494 return 0;
4495 }
4496 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004497 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004498 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004499 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004500 return 0;
4501 }
4502 case Intrinsic::stacksave: {
4503 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004504 Res = DAG.getNode(ISD::STACKSAVE, dl,
4505 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4506 setValue(&I, Res);
4507 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 return 0;
4509 }
4510 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004511 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004512 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004513 return 0;
4514 }
Bill Wendling57344502008-11-18 11:01:33 +00004515 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004516 // Emit code into the DAG to store the stack guard onto the stack.
4517 MachineFunction &MF = DAG.getMachineFunction();
4518 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004519 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004520
Gabor Greif0635f352010-06-25 09:38:13 +00004521 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4522 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004523
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004524 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004525 MFI->setStackProtectorIndex(FI);
4526
4527 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4528
4529 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004530 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004531 MachinePointerInfo::getFixedStack(FI),
4532 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004533 setValue(&I, Res);
4534 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004535 return 0;
4536 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004537 case Intrinsic::objectsize: {
4538 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004539 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004540
4541 assert(CI && "Non-constant type in __builtin_object_size?");
4542
Gabor Greif0635f352010-06-25 09:38:13 +00004543 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004544 EVT Ty = Arg.getValueType();
4545
Dan Gohmane368b462010-06-18 14:22:04 +00004546 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004547 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004548 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004549 Res = DAG.getConstant(0, Ty);
4550
4551 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004552 return 0;
4553 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004554 case Intrinsic::var_annotation:
4555 // Discard annotate attributes
4556 return 0;
4557
4558 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004559 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004560
4561 SDValue Ops[6];
4562 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004563 Ops[1] = getValue(I.getArgOperand(0));
4564 Ops[2] = getValue(I.getArgOperand(1));
4565 Ops[3] = getValue(I.getArgOperand(2));
4566 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004567 Ops[5] = DAG.getSrcValue(F);
4568
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004569 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4570 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4571 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004572
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004573 setValue(&I, Res);
4574 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004575 return 0;
4576 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 case Intrinsic::gcroot:
4578 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004579 const Value *Alloca = I.getArgOperand(0);
4580 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004582 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4583 GFI->addStackRoot(FI->getIndex(), TypeMap);
4584 }
4585 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004586 case Intrinsic::gcread:
4587 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004588 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004589 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004590 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004591 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004592 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004593 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004594 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004595 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004596 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004597 return implVisitAluOverflow(I, ISD::UADDO);
4598 case Intrinsic::sadd_with_overflow:
4599 return implVisitAluOverflow(I, ISD::SADDO);
4600 case Intrinsic::usub_with_overflow:
4601 return implVisitAluOverflow(I, ISD::USUBO);
4602 case Intrinsic::ssub_with_overflow:
4603 return implVisitAluOverflow(I, ISD::SSUBO);
4604 case Intrinsic::umul_with_overflow:
4605 return implVisitAluOverflow(I, ISD::UMULO);
4606 case Intrinsic::smul_with_overflow:
4607 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 case Intrinsic::prefetch: {
4610 SDValue Ops[4];
4611 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004612 Ops[1] = getValue(I.getArgOperand(0));
4613 Ops[2] = getValue(I.getArgOperand(1));
4614 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004615 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004616 return 0;
4617 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004618
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004619 case Intrinsic::memory_barrier: {
4620 SDValue Ops[6];
4621 Ops[0] = getRoot();
4622 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004623 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624
Bill Wendling4533cac2010-01-28 21:51:40 +00004625 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004626 return 0;
4627 }
4628 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004629 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004630 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004631 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004632 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004633 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004634 getValue(I.getArgOperand(0)),
4635 getValue(I.getArgOperand(1)),
4636 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004637 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 setValue(&I, L);
4639 DAG.setRoot(L.getValue(1));
4640 return 0;
4641 }
4642 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004643 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004645 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004646 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004647 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004648 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004649 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004650 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004651 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004652 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004653 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004655 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004656 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004657 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004659 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004661 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004662 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004663 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004664
4665 case Intrinsic::invariant_start:
4666 case Intrinsic::lifetime_start:
4667 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004668 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004669 return 0;
4670 case Intrinsic::invariant_end:
4671 case Intrinsic::lifetime_end:
4672 // Discard region information.
4673 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 }
4675}
4676
Dan Gohman46510a72010-04-15 01:51:59 +00004677void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004678 bool isTailCall,
4679 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004680 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4681 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004682 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004683 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004684 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685
4686 TargetLowering::ArgListTy Args;
4687 TargetLowering::ArgListEntry Entry;
4688 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004689
4690 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004691 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004692 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004693 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4694 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004695
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004696 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004697 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004698
4699 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004700 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004701
4702 if (!CanLowerReturn) {
4703 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4704 FTy->getReturnType());
4705 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4706 FTy->getReturnType());
4707 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004708 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004709 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4710
Chris Lattnerecf42c42010-09-21 16:36:31 +00004711 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004712 Entry.Node = DemoteStackSlot;
4713 Entry.Ty = StackSlotPtrType;
4714 Entry.isSExt = false;
4715 Entry.isZExt = false;
4716 Entry.isInReg = false;
4717 Entry.isSRet = true;
4718 Entry.isNest = false;
4719 Entry.isByVal = false;
4720 Entry.Alignment = Align;
4721 Args.push_back(Entry);
4722 RetTy = Type::getVoidTy(FTy->getContext());
4723 }
4724
Dan Gohman46510a72010-04-15 01:51:59 +00004725 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004726 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727 SDValue ArgNode = getValue(*i);
4728 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4729
4730 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004731 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4732 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4733 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4734 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4735 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4736 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737 Entry.Alignment = CS.getParamAlignment(attrInd);
4738 Args.push_back(Entry);
4739 }
4740
Chris Lattner512063d2010-04-05 06:19:28 +00004741 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004742 // Insert a label before the invoke call to mark the try range. This can be
4743 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004744 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004745
Jim Grosbachca752c92010-01-28 01:45:32 +00004746 // For SjLj, keep track of which landing pads go with which invokes
4747 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004748 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004749 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004750 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004751 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004752 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004753 }
4754
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 // Both PendingLoads and PendingExports must be flushed here;
4756 // this call might not return.
4757 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004758 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004759 }
4760
Dan Gohman98ca4f22009-08-05 01:29:28 +00004761 // Check if target-independent constraints permit a tail call here.
4762 // Target-dependent constraints are checked within TLI.LowerCallTo.
4763 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004764 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004765 isTailCall = false;
4766
Dan Gohmanbadcda42010-08-28 00:51:03 +00004767 // If there's a possibility that fast-isel has already selected some amount
4768 // of the current basic block, don't emit a tail call.
4769 if (isTailCall && EnableFastISel)
4770 isTailCall = false;
4771
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004772 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004773 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004774 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004775 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004776 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004777 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004778 isTailCall,
4779 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004780 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004781 assert((isTailCall || Result.second.getNode()) &&
4782 "Non-null chain expected with non-tail call!");
4783 assert((Result.second.getNode() || !Result.first.getNode()) &&
4784 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004785 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004786 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004787 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004788 // The instruction result is the result of loading from the
4789 // hidden sret parameter.
4790 SmallVector<EVT, 1> PVTs;
4791 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4792
4793 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4794 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4795 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004796 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004797 SmallVector<SDValue, 4> Values(NumValues);
4798 SmallVector<SDValue, 4> Chains(NumValues);
4799
4800 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004801 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4802 DemoteStackSlot,
4803 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004804 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004805 Add,
4806 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4807 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004808 Values[i] = L;
4809 Chains[i] = L.getValue(1);
4810 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004811
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004812 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4813 MVT::Other, &Chains[0], NumValues);
4814 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004815
4816 // Collect the legal value parts into potentially illegal values
4817 // that correspond to the original function's return values.
4818 SmallVector<EVT, 4> RetTys;
4819 RetTy = FTy->getReturnType();
4820 ComputeValueVTs(TLI, RetTy, RetTys);
4821 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4822 SmallVector<SDValue, 4> ReturnValues;
4823 unsigned CurReg = 0;
4824 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4825 EVT VT = RetTys[I];
4826 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4827 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4828
4829 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004830 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004831 RegisterVT, VT, AssertOp);
4832 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004833 CurReg += NumRegs;
4834 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004835
Bill Wendling4533cac2010-01-28 21:51:40 +00004836 setValue(CS.getInstruction(),
4837 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4838 DAG.getVTList(&RetTys[0], RetTys.size()),
4839 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004840
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004841 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004842
4843 // As a special case, a null chain means that a tail call has been emitted and
4844 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004845 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004846 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004847 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004848 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004849
Chris Lattner512063d2010-04-05 06:19:28 +00004850 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004851 // Insert a label at the end of the invoke call to mark the try range. This
4852 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004853 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004854 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004855
4856 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004857 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858 }
4859}
4860
Chris Lattner8047d9a2009-12-24 00:37:38 +00004861/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4862/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004863static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4864 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004865 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004866 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004867 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004868 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004869 if (C->isNullValue())
4870 continue;
4871 // Unknown instruction.
4872 return false;
4873 }
4874 return true;
4875}
4876
Dan Gohman46510a72010-04-15 01:51:59 +00004877static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4878 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004879 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004880
Chris Lattner8047d9a2009-12-24 00:37:38 +00004881 // Check to see if this load can be trivially constant folded, e.g. if the
4882 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004883 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004884 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004885 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004886 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004887
Dan Gohman46510a72010-04-15 01:51:59 +00004888 if (const Constant *LoadCst =
4889 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4890 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004891 return Builder.getValue(LoadCst);
4892 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004893
Chris Lattner8047d9a2009-12-24 00:37:38 +00004894 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4895 // still constant memory, the input chain can be the entry node.
4896 SDValue Root;
4897 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004898
Chris Lattner8047d9a2009-12-24 00:37:38 +00004899 // Do not serialize (non-volatile) loads of constant memory with anything.
4900 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4901 Root = Builder.DAG.getEntryNode();
4902 ConstantMemory = true;
4903 } else {
4904 // Do not serialize non-volatile loads against each other.
4905 Root = Builder.DAG.getRoot();
4906 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004907
Chris Lattner8047d9a2009-12-24 00:37:38 +00004908 SDValue Ptr = Builder.getValue(PtrVal);
4909 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004910 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00004911 false /*volatile*/,
4912 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004913
Chris Lattner8047d9a2009-12-24 00:37:38 +00004914 if (!ConstantMemory)
4915 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4916 return LoadVal;
4917}
4918
4919
4920/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4921/// If so, return true and lower it, otherwise return false and it will be
4922/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004923bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004924 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004925 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004926 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004927
Gabor Greif0635f352010-06-25 09:38:13 +00004928 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004929 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004930 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004931 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004932 return false;
4933
Gabor Greif0635f352010-06-25 09:38:13 +00004934 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004935
Chris Lattner8047d9a2009-12-24 00:37:38 +00004936 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4937 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004938 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4939 bool ActuallyDoIt = true;
4940 MVT LoadVT;
4941 const Type *LoadTy;
4942 switch (Size->getZExtValue()) {
4943 default:
4944 LoadVT = MVT::Other;
4945 LoadTy = 0;
4946 ActuallyDoIt = false;
4947 break;
4948 case 2:
4949 LoadVT = MVT::i16;
4950 LoadTy = Type::getInt16Ty(Size->getContext());
4951 break;
4952 case 4:
4953 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004954 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004955 break;
4956 case 8:
4957 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004958 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004959 break;
4960 /*
4961 case 16:
4962 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004963 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004964 LoadTy = VectorType::get(LoadTy, 4);
4965 break;
4966 */
4967 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004968
Chris Lattner04b091a2009-12-24 01:07:17 +00004969 // This turns into unaligned loads. We only do this if the target natively
4970 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4971 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004972
Chris Lattner04b091a2009-12-24 01:07:17 +00004973 // Require that we can find a legal MVT, and only do this if the target
4974 // supports unaligned loads of that type. Expanding into byte loads would
4975 // bloat the code.
4976 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4977 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4978 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4979 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4980 ActuallyDoIt = false;
4981 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004982
Chris Lattner04b091a2009-12-24 01:07:17 +00004983 if (ActuallyDoIt) {
4984 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4985 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004986
Chris Lattner04b091a2009-12-24 01:07:17 +00004987 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4988 ISD::SETNE);
4989 EVT CallVT = TLI.getValueType(I.getType(), true);
4990 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4991 return true;
4992 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004993 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004994
4995
Chris Lattner8047d9a2009-12-24 00:37:38 +00004996 return false;
4997}
4998
4999
Dan Gohman46510a72010-04-15 01:51:59 +00005000void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005001 // Handle inline assembly differently.
5002 if (isa<InlineAsm>(I.getCalledValue())) {
5003 visitInlineAsm(&I);
5004 return;
5005 }
5006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005007 const char *RenameFn = 0;
5008 if (Function *F = I.getCalledFunction()) {
5009 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005010 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005011 if (unsigned IID = II->getIntrinsicID(F)) {
5012 RenameFn = visitIntrinsicCall(I, IID);
5013 if (!RenameFn)
5014 return;
5015 }
5016 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005017 if (unsigned IID = F->getIntrinsicID()) {
5018 RenameFn = visitIntrinsicCall(I, IID);
5019 if (!RenameFn)
5020 return;
5021 }
5022 }
5023
5024 // Check for well-known libc/libm calls. If the function is internal, it
5025 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005026 if (!F->hasLocalLinkage() && F->hasName()) {
5027 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005028 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005029 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005030 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5031 I.getType() == I.getArgOperand(0)->getType() &&
5032 I.getType() == I.getArgOperand(1)->getType()) {
5033 SDValue LHS = getValue(I.getArgOperand(0));
5034 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005035 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5036 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005037 return;
5038 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005039 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005040 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005041 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5042 I.getType() == I.getArgOperand(0)->getType()) {
5043 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005044 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5045 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046 return;
5047 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005048 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005049 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005050 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5051 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005052 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005053 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005054 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5055 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005056 return;
5057 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005058 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005059 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005060 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5061 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005062 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005063 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005064 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5065 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005066 return;
5067 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005068 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005069 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005070 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5071 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005072 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005073 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005074 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5075 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005076 return;
5077 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005078 } else if (Name == "memcmp") {
5079 if (visitMemCmpCall(I))
5080 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005081 }
5082 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005083 }
Chris Lattner598751e2010-07-05 05:36:21 +00005084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 SDValue Callee;
5086 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005087 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005088 else
Bill Wendling056292f2008-09-16 21:48:12 +00005089 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090
Bill Wendling0d580132009-12-23 01:28:19 +00005091 // Check if we can potentially perform a tail call. More detailed checking is
5092 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005093 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005094}
5095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005096namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005098/// AsmOperandInfo - This contains information for each constraint that we are
5099/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005100class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005101 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005102public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005103 /// CallOperand - If this is the result output operand or a clobber
5104 /// this is null, otherwise it is the incoming operand to the CallInst.
5105 /// This gets modified as the asm is processed.
5106 SDValue CallOperand;
5107
5108 /// AssignedRegs - If this is a register or register class operand, this
5109 /// contains the set of register corresponding to the operand.
5110 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005111
John Thompsoneac6e1d2010-09-13 18:15:37 +00005112 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005113 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5114 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005116 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5117 /// busy in OutputRegs/InputRegs.
5118 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005119 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120 std::set<unsigned> &InputRegs,
5121 const TargetRegisterInfo &TRI) const {
5122 if (isOutReg) {
5123 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5124 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5125 }
5126 if (isInReg) {
5127 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5128 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5129 }
5130 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005131
Owen Andersone50ed302009-08-10 22:56:29 +00005132 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005133 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005135 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005136 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005137 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005139
Chris Lattner81249c92008-10-17 17:05:25 +00005140 if (isa<BasicBlock>(CallOperandVal))
5141 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005142
Chris Lattner81249c92008-10-17 17:05:25 +00005143 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005144
Chris Lattner81249c92008-10-17 17:05:25 +00005145 // If this is an indirect operand, the operand is a pointer to the
5146 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005147 if (isIndirect) {
5148 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5149 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005150 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005151 OpTy = PtrTy->getElementType();
5152 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005153
Chris Lattner81249c92008-10-17 17:05:25 +00005154 // If OpTy is not a single value, it may be a struct/union that we
5155 // can tile with integers.
5156 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5157 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5158 switch (BitSize) {
5159 default: break;
5160 case 1:
5161 case 8:
5162 case 16:
5163 case 32:
5164 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005165 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005166 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005167 break;
5168 }
5169 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005170
Chris Lattner81249c92008-10-17 17:05:25 +00005171 return TLI.getValueType(OpTy, true);
5172 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00005173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174private:
5175 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5176 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005177 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 const TargetRegisterInfo &TRI) {
5179 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5180 Regs.insert(Reg);
5181 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5182 for (; *Aliases; ++Aliases)
5183 Regs.insert(*Aliases);
5184 }
5185};
Dan Gohman462f6b52010-05-29 17:53:24 +00005186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005187} // end llvm namespace.
5188
Dan Gohman462f6b52010-05-29 17:53:24 +00005189/// isAllocatableRegister - If the specified register is safe to allocate,
5190/// i.e. it isn't a stack pointer or some other special register, return the
5191/// register class for the register. Otherwise, return null.
5192static const TargetRegisterClass *
5193isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5194 const TargetLowering &TLI,
5195 const TargetRegisterInfo *TRI) {
5196 EVT FoundVT = MVT::Other;
5197 const TargetRegisterClass *FoundRC = 0;
5198 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5199 E = TRI->regclass_end(); RCI != E; ++RCI) {
5200 EVT ThisVT = MVT::Other;
5201
5202 const TargetRegisterClass *RC = *RCI;
5203 // If none of the value types for this register class are valid, we
5204 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5205 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5206 I != E; ++I) {
5207 if (TLI.isTypeLegal(*I)) {
5208 // If we have already found this register in a different register class,
5209 // choose the one with the largest VT specified. For example, on
5210 // PowerPC, we favor f64 register classes over f32.
5211 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5212 ThisVT = *I;
5213 break;
5214 }
5215 }
5216 }
5217
5218 if (ThisVT == MVT::Other) continue;
5219
5220 // NOTE: This isn't ideal. In particular, this might allocate the
5221 // frame pointer in functions that need it (due to them not being taken
5222 // out of allocation, because a variable sized allocation hasn't been seen
5223 // yet). This is a slight code pessimization, but should still work.
5224 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5225 E = RC->allocation_order_end(MF); I != E; ++I)
5226 if (*I == Reg) {
5227 // We found a matching register class. Keep looking at others in case
5228 // we find one with larger registers that this physreg is also in.
5229 FoundRC = RC;
5230 FoundVT = ThisVT;
5231 break;
5232 }
5233 }
5234 return FoundRC;
5235}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236
5237/// GetRegistersForValue - Assign registers (virtual or physical) for the
5238/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005239/// register allocator to handle the assignment process. However, if the asm
5240/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241/// allocation. This produces generally horrible, but correct, code.
5242///
5243/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005244/// Input and OutputRegs are the set of already allocated physical registers.
5245///
Dan Gohman2048b852009-11-23 18:04:58 +00005246void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005247GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005248 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005250 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 // Compute whether this value requires an input register, an output register,
5253 // or both.
5254 bool isOutReg = false;
5255 bool isInReg = false;
5256 switch (OpInfo.Type) {
5257 case InlineAsm::isOutput:
5258 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005259
5260 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005261 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005262 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005263 break;
5264 case InlineAsm::isInput:
5265 isInReg = true;
5266 isOutReg = false;
5267 break;
5268 case InlineAsm::isClobber:
5269 isOutReg = true;
5270 isInReg = true;
5271 break;
5272 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005273
5274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005275 MachineFunction &MF = DAG.getMachineFunction();
5276 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005277
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005278 // If this is a constraint for a single physreg, or a constraint for a
5279 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005280 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005281 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5282 OpInfo.ConstraintVT);
5283
5284 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005286 // If this is a FP input in an integer register (or visa versa) insert a bit
5287 // cast of the input value. More generally, handle any case where the input
5288 // value disagrees with the register class we plan to stick this in.
5289 if (OpInfo.Type == InlineAsm::isInput &&
5290 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005291 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005292 // types are identical size, use a bitcast to convert (e.g. two differing
5293 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005294 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005295 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005296 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005297 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005298 OpInfo.ConstraintVT = RegVT;
5299 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5300 // If the input is a FP value and we want it in FP registers, do a
5301 // bitcast to the corresponding integer type. This turns an f64 value
5302 // into i64, which can be passed with two i32 values on a 32-bit
5303 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005304 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005305 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005306 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005307 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005308 OpInfo.ConstraintVT = RegVT;
5309 }
5310 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005311
Owen Anderson23b9b192009-08-12 00:36:31 +00005312 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005313 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005314
Owen Andersone50ed302009-08-10 22:56:29 +00005315 EVT RegVT;
5316 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005317
5318 // If this is a constraint for a specific physical register, like {r17},
5319 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005320 if (unsigned AssignedReg = PhysReg.first) {
5321 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005323 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005325 // Get the actual register value type. This is important, because the user
5326 // may have asked for (e.g.) the AX register in i32 type. We need to
5327 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005328 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005330 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005331 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005332
5333 // If this is an expanded reference, add the rest of the regs to Regs.
5334 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005335 TargetRegisterClass::iterator I = RC->begin();
5336 for (; *I != AssignedReg; ++I)
5337 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339 // Already added the first reg.
5340 --NumRegs; ++I;
5341 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005342 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 Regs.push_back(*I);
5344 }
5345 }
Bill Wendling651ad132009-12-22 01:25:10 +00005346
Dan Gohman7451d3e2010-05-29 17:03:36 +00005347 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005348 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5349 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5350 return;
5351 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 // Otherwise, if this was a reference to an LLVM register class, create vregs
5354 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005355 if (const TargetRegisterClass *RC = PhysReg.second) {
5356 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005358 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359
Evan Chengfb112882009-03-23 08:01:15 +00005360 // Create the appropriate number of virtual registers.
5361 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5362 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005363 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005364
Dan Gohman7451d3e2010-05-29 17:03:36 +00005365 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005366 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005368
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005369 // This is a reference to a register class that doesn't directly correspond
5370 // to an LLVM register class. Allocate NumRegs consecutive, available,
5371 // registers from the class.
5372 std::vector<unsigned> RegClassRegs
5373 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5374 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5377 unsigned NumAllocated = 0;
5378 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5379 unsigned Reg = RegClassRegs[i];
5380 // See if this register is available.
5381 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5382 (isInReg && InputRegs.count(Reg))) { // Already used.
5383 // Make sure we find consecutive registers.
5384 NumAllocated = 0;
5385 continue;
5386 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005388 // Check to see if this register is allocatable (i.e. don't give out the
5389 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005390 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5391 if (!RC) { // Couldn't allocate this register.
5392 // Reset NumAllocated to make sure we return consecutive registers.
5393 NumAllocated = 0;
5394 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005395 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397 // Okay, this register is good, we can use it.
5398 ++NumAllocated;
5399
5400 // If we allocated enough consecutive registers, succeed.
5401 if (NumAllocated == NumRegs) {
5402 unsigned RegStart = (i-NumAllocated)+1;
5403 unsigned RegEnd = i+1;
5404 // Mark all of the allocated registers used.
5405 for (unsigned i = RegStart; i != RegEnd; ++i)
5406 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005407
Dan Gohman7451d3e2010-05-29 17:03:36 +00005408 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 OpInfo.ConstraintVT);
5410 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5411 return;
5412 }
5413 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005415 // Otherwise, we couldn't allocate enough registers for this.
5416}
5417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418/// visitInlineAsm - Handle a call to an InlineAsm object.
5419///
Dan Gohman46510a72010-04-15 01:51:59 +00005420void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5421 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005422
5423 /// ConstraintOperands - Information about all of the constraints.
5424 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005426 std::set<unsigned> OutputRegs, InputRegs;
5427
John Thompsoneac6e1d2010-09-13 18:15:37 +00005428 std::vector<TargetLowering::AsmOperandInfo> TargetConstraints = TLI.ParseConstraints(CS);
5429 bool hasMemory = false;
5430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005431 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5432 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005433 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5434 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005435 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
John Thompsoneac6e1d2010-09-13 18:15:37 +00005436
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438
5439 // Compute the value type for each operand.
5440 switch (OpInfo.Type) {
5441 case InlineAsm::isOutput:
5442 // Indirect outputs just consume an argument.
5443 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005444 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005445 break;
5446 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005448 // The return value of the call is this value. As such, there is no
5449 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005450 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005451 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005452 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5453 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5454 } else {
5455 assert(ResNo == 0 && "Asm only has one result!");
5456 OpVT = TLI.getValueType(CS.getType());
5457 }
5458 ++ResNo;
5459 break;
5460 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005461 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005462 break;
5463 case InlineAsm::isClobber:
5464 // Nothing to do.
5465 break;
5466 }
5467
5468 // If this is an input or an indirect output, process the call argument.
5469 // BasicBlocks are labels, currently appearing only in asm's.
5470 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005471 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005472 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5473
Dan Gohman46510a72010-04-15 01:51:59 +00005474 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005476 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005477 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005479
Owen Anderson1d0be152009-08-13 21:58:54 +00005480 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005482
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005483 OpInfo.ConstraintVT = OpVT;
John Thompsoneac6e1d2010-09-13 18:15:37 +00005484
5485 // Indirect operand accesses access memory.
5486 if (OpInfo.isIndirect)
5487 hasMemory = true;
5488 else {
5489 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5490 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5491 if (CType == TargetLowering::C_Memory) {
5492 hasMemory = true;
5493 break;
5494 }
5495 }
5496 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005497 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005498
John Thompsoneac6e1d2010-09-13 18:15:37 +00005499 SDValue Chain, Flag;
5500
5501 // We won't need to flush pending loads if this asm doesn't touch
5502 // memory and is nonvolatile.
5503 if (hasMemory || IA->hasSideEffects())
5504 Chain = getRoot();
5505 else
5506 Chain = DAG.getRoot();
5507
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005508 // Second pass over the constraints: compute which constraint option to use
5509 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005510 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005511 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005512
John Thompson54584742010-09-24 22:24:05 +00005513 // If this is an output operand with a matching input operand, look up the
5514 // matching input. If their types mismatch, e.g. one is an integer, the
5515 // other is floating point, or their sizes are different, flag it as an
5516 // error.
5517 if (OpInfo.hasMatchingInput()) {
5518 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5519
5520 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5521 if ((OpInfo.ConstraintVT.isInteger() !=
5522 Input.ConstraintVT.isInteger()) ||
5523 (OpInfo.ConstraintVT.getSizeInBits() !=
5524 Input.ConstraintVT.getSizeInBits())) {
5525 report_fatal_error("Unsupported asm: input constraint"
5526 " with a matching output constraint of"
5527 " incompatible type!");
5528 }
5529 Input.ConstraintVT = OpInfo.ConstraintVT;
5530 }
5531 }
5532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005534 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536 // If this is a memory input, and if the operand is not indirect, do what we
5537 // need to to provide an address for the memory input.
5538 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5539 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005540 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005542
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005543 // Memory operands really want the address of the value. If we don't have
5544 // an indirect input, put it in the constpool if we can, otherwise spill
5545 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005546
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005547 // If the operand is a float, integer, or vector constant, spill to a
5548 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005549 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5551 isa<ConstantVector>(OpVal)) {
5552 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5553 TLI.getPointerTy());
5554 } else {
5555 // Otherwise, create a stack slot and emit a store to it before the
5556 // asm.
5557 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005558 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5560 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005561 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005563 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005564 OpInfo.CallOperand, StackSlot,
5565 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005566 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 OpInfo.CallOperand = StackSlot;
5568 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005569
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570 // There is no longer a Value* corresponding to this operand.
5571 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 // It is now an indirect operand.
5574 OpInfo.isIndirect = true;
5575 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005576
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005577 // If this constraint is for a specific register, allocate it before
5578 // anything else.
5579 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005580 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005582
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005584 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5586 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 // C_Register operands have already been allocated, Other/Memory don't need
5589 // to be.
5590 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005591 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005592 }
5593
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005594 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5595 std::vector<SDValue> AsmNodeOperands;
5596 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5597 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005598 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5599 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005600
Chris Lattnerdecc2672010-04-07 05:20:54 +00005601 // If we have a !srcloc metadata node associated with it, we want to attach
5602 // this to the ultimately generated inline asm machineinstr. To do this, we
5603 // pass in the third operand as this (potentially null) inline asm MDNode.
5604 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5605 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005606
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005607 // Remember the AlignStack bit as operand 3.
5608 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5609 MVT::i1));
5610
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 // Loop over all of the inputs, copying the operand values into the
5612 // appropriate registers and processing the output regs.
5613 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005614
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005615 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5616 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5619 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5620
5621 switch (OpInfo.Type) {
5622 case InlineAsm::isOutput: {
5623 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5624 OpInfo.ConstraintType != TargetLowering::C_Register) {
5625 // Memory output, or 'other' output (e.g. 'X' constraint).
5626 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5627
5628 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005629 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5630 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 TLI.getPointerTy()));
5632 AsmNodeOperands.push_back(OpInfo.CallOperand);
5633 break;
5634 }
5635
5636 // Otherwise, this is a register or register class output.
5637
5638 // Copy the output from the appropriate register. Find a register that
5639 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005640 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005641 report_fatal_error("Couldn't allocate output reg for constraint '" +
5642 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005643
5644 // If this is an indirect operand, store through the pointer after the
5645 // asm.
5646 if (OpInfo.isIndirect) {
5647 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5648 OpInfo.CallOperandVal));
5649 } else {
5650 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005651 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 // Concatenate this output onto the outputs list.
5653 RetValRegs.append(OpInfo.AssignedRegs);
5654 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 // Add information to the INLINEASM node to know that this register is
5657 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005658 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005659 InlineAsm::Kind_RegDefEarlyClobber :
5660 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005661 false,
5662 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005663 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005664 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 break;
5666 }
5667 case InlineAsm::isInput: {
5668 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005669
Chris Lattner6bdcda32008-10-17 16:47:46 +00005670 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 // If this is required to match an output register we have already set,
5672 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005673 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005674
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 // Scan until we find the definition we already emitted of this operand.
5676 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005677 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 for (; OperandNo; --OperandNo) {
5679 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005680 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005681 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005682 assert((InlineAsm::isRegDefKind(OpFlag) ||
5683 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5684 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005685 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 }
5687
Evan Cheng697cbbf2009-03-20 18:03:34 +00005688 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005689 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005690 if (InlineAsm::isRegDefKind(OpFlag) ||
5691 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005692 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005693 if (OpInfo.isIndirect) {
5694 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005695 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005696 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5697 " don't know how to handle tied "
5698 "indirect register inputs");
5699 }
5700
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005703 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005704 MatchedRegs.RegVTs.push_back(RegVT);
5705 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005706 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005707 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005708 MatchedRegs.Regs.push_back
5709 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005710
5711 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005712 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005713 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005714 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005715 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005716 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005718 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005719
5720 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5721 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5722 "Unexpected number of operands");
5723 // Add information to the INLINEASM node to know about this input.
5724 // See InlineAsm.h isUseOperandTiedToDef.
5725 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5726 OpInfo.getMatchedOperand());
5727 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5728 TLI.getPointerTy()));
5729 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5730 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005732
Dale Johannesenb5611a62010-07-13 20:17:05 +00005733 // Treat indirect 'X' constraint as memory.
5734 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5735 OpInfo.isIndirect)
5736 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005737
Dale Johannesenb5611a62010-07-13 20:17:05 +00005738 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 std::vector<SDValue> Ops;
5740 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005741 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005742 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005743 report_fatal_error("Invalid operand for inline asm constraint '" +
5744 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005746 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005747 unsigned ResOpType =
5748 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005749 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005750 TLI.getPointerTy()));
5751 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5752 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005753 }
5754
5755 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5757 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5758 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005759
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005761 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005762 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763 TLI.getPointerTy()));
5764 AsmNodeOperands.push_back(InOperandVal);
5765 break;
5766 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005767
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005768 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5769 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5770 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005771 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 "Don't know how to handle indirect register inputs yet!");
5773
5774 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005775 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005776 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005777 report_fatal_error("Couldn't allocate input reg for constraint '" +
5778 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779
Dale Johannesen66978ee2009-01-31 02:22:37 +00005780 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005781 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005782
Chris Lattnerdecc2672010-04-07 05:20:54 +00005783 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005784 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 break;
5786 }
5787 case InlineAsm::isClobber: {
5788 // Add the clobbered value to the operand list, so that the register
5789 // allocator is aware that the physreg got clobbered.
5790 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005791 OpInfo.AssignedRegs.AddInlineAsmOperands(
5792 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005793 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005794 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 break;
5796 }
5797 }
5798 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005799
Chris Lattnerdecc2672010-04-07 05:20:54 +00005800 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005801 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005802 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005803
Dale Johannesen66978ee2009-01-31 02:22:37 +00005804 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 &AsmNodeOperands[0], AsmNodeOperands.size());
5807 Flag = Chain.getValue(1);
5808
5809 // If this asm returns a register value, copy the result from that register
5810 // and set it as the value of the call.
5811 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005812 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005813 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005814
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005815 // FIXME: Why don't we do this for inline asms with MRVs?
5816 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005817 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005818
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005819 // If any of the results of the inline asm is a vector, it may have the
5820 // wrong width/num elts. This can happen for register classes that can
5821 // contain multiple different value types. The preg or vreg allocated may
5822 // not have the same VT as was expected. Convert it to the right type
5823 // with bit_convert.
5824 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005825 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005826 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005827
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005828 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005829 ResultType.isInteger() && Val.getValueType().isInteger()) {
5830 // If a result value was tied to an input value, the computed result may
5831 // have a wider width than the expected result. Extract the relevant
5832 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005833 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005834 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005835
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005836 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005837 }
Dan Gohman95915732008-10-18 01:03:45 +00005838
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005840 // Don't need to use this as a chain in this case.
5841 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5842 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005844
Dan Gohman46510a72010-04-15 01:51:59 +00005845 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847 // Process indirect outputs, first output all of the flagged copies out of
5848 // physregs.
5849 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5850 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005851 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005852 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005853 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5855 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005857 // Emit the non-flagged stores from the physregs.
5858 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005859 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5860 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5861 StoresToEmit[i].first,
5862 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005863 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005864 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005865 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005866 }
5867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 DAG.setRoot(Chain);
5873}
5874
Dan Gohman46510a72010-04-15 01:51:59 +00005875void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005876 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5877 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005878 getValue(I.getArgOperand(0)),
5879 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880}
5881
Dan Gohman46510a72010-04-15 01:51:59 +00005882void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005883 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005884 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5885 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005886 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005887 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 setValue(&I, V);
5889 DAG.setRoot(V.getValue(1));
5890}
5891
Dan Gohman46510a72010-04-15 01:51:59 +00005892void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005893 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5894 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005895 getValue(I.getArgOperand(0)),
5896 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005897}
5898
Dan Gohman46510a72010-04-15 01:51:59 +00005899void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005900 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5901 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005902 getValue(I.getArgOperand(0)),
5903 getValue(I.getArgOperand(1)),
5904 DAG.getSrcValue(I.getArgOperand(0)),
5905 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906}
5907
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005908/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005909/// implementation, which just calls LowerCall.
5910/// FIXME: When all targets are
5911/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005912std::pair<SDValue, SDValue>
5913TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5914 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005915 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005916 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005917 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005918 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005919 ArgListTy &Args, SelectionDAG &DAG,
5920 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005921 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005922 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005923 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005925 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005926 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5927 for (unsigned Value = 0, NumValues = ValueVTs.size();
5928 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005929 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005930 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005931 SDValue Op = SDValue(Args[i].Node.getNode(),
5932 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005933 ISD::ArgFlagsTy Flags;
5934 unsigned OriginalAlignment =
5935 getTargetData()->getABITypeAlignment(ArgTy);
5936
5937 if (Args[i].isZExt)
5938 Flags.setZExt();
5939 if (Args[i].isSExt)
5940 Flags.setSExt();
5941 if (Args[i].isInReg)
5942 Flags.setInReg();
5943 if (Args[i].isSRet)
5944 Flags.setSRet();
5945 if (Args[i].isByVal) {
5946 Flags.setByVal();
5947 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5948 const Type *ElementTy = Ty->getElementType();
5949 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005950 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005951 // For ByVal, alignment should come from FE. BE will guess if this
5952 // info is not there but there are cases it cannot get right.
5953 if (Args[i].Alignment)
5954 FrameAlign = Args[i].Alignment;
5955 Flags.setByValAlign(FrameAlign);
5956 Flags.setByValSize(FrameSize);
5957 }
5958 if (Args[i].isNest)
5959 Flags.setNest();
5960 Flags.setOrigAlign(OriginalAlignment);
5961
Owen Anderson23b9b192009-08-12 00:36:31 +00005962 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5963 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 SmallVector<SDValue, 4> Parts(NumParts);
5965 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5966
5967 if (Args[i].isSExt)
5968 ExtendKind = ISD::SIGN_EXTEND;
5969 else if (Args[i].isZExt)
5970 ExtendKind = ISD::ZERO_EXTEND;
5971
Bill Wendling46ada192010-03-02 01:55:18 +00005972 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005973 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974
Dan Gohman98ca4f22009-08-05 01:29:28 +00005975 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005977 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5978 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005979 if (NumParts > 1 && j == 0)
5980 MyFlags.Flags.setSplit();
5981 else if (j != 0)
5982 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983
Dan Gohman98ca4f22009-08-05 01:29:28 +00005984 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005985 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 }
5987 }
5988 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005989
Dan Gohman98ca4f22009-08-05 01:29:28 +00005990 // Handle the incoming return values from the call.
5991 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005992 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005995 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005996 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5997 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005998 for (unsigned i = 0; i != NumRegs; ++i) {
5999 ISD::InputArg MyFlags;
6000 MyFlags.VT = RegisterVT;
6001 MyFlags.Used = isReturnValueUsed;
6002 if (RetSExt)
6003 MyFlags.Flags.setSExt();
6004 if (RetZExt)
6005 MyFlags.Flags.setZExt();
6006 if (isInreg)
6007 MyFlags.Flags.setInReg();
6008 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006009 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 }
6011
Dan Gohman98ca4f22009-08-05 01:29:28 +00006012 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006013 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006014 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006015
6016 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006017 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006018 "LowerCall didn't return a valid chain!");
6019 assert((!isTailCall || InVals.empty()) &&
6020 "LowerCall emitted a return value for a tail call!");
6021 assert((isTailCall || InVals.size() == Ins.size()) &&
6022 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006023
6024 // For a tail call, the return value is merely live-out and there aren't
6025 // any nodes in the DAG representing it. Return a special value to
6026 // indicate that a tail call has been emitted and no more Instructions
6027 // should be processed in the current block.
6028 if (isTailCall) {
6029 DAG.setRoot(Chain);
6030 return std::make_pair(SDValue(), SDValue());
6031 }
6032
Evan Chengaf1871f2010-03-11 19:38:18 +00006033 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6034 assert(InVals[i].getNode() &&
6035 "LowerCall emitted a null value!");
6036 assert(Ins[i].VT == InVals[i].getValueType() &&
6037 "LowerCall emitted a value with the wrong type!");
6038 });
6039
Dan Gohman98ca4f22009-08-05 01:29:28 +00006040 // Collect the legal value parts into potentially illegal values
6041 // that correspond to the original function's return values.
6042 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6043 if (RetSExt)
6044 AssertOp = ISD::AssertSext;
6045 else if (RetZExt)
6046 AssertOp = ISD::AssertZext;
6047 SmallVector<SDValue, 4> ReturnValues;
6048 unsigned CurReg = 0;
6049 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006050 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006051 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6052 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006053
Bill Wendling46ada192010-03-02 01:55:18 +00006054 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006055 NumRegs, RegisterVT, VT,
6056 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006057 CurReg += NumRegs;
6058 }
6059
6060 // For a function returning void, there is no return value. We can't create
6061 // such a node, so we just return a null return value in that case. In
6062 // that case, nothing will actualy look at the value.
6063 if (ReturnValues.empty())
6064 return std::make_pair(SDValue(), Chain);
6065
6066 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6067 DAG.getVTList(&RetTys[0], RetTys.size()),
6068 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069 return std::make_pair(Res, Chain);
6070}
6071
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006072void TargetLowering::LowerOperationWrapper(SDNode *N,
6073 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006074 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006075 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006076 if (Res.getNode())
6077 Results.push_back(Res);
6078}
6079
Dan Gohmand858e902010-04-17 15:26:15 +00006080SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006081 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006082 return SDValue();
6083}
6084
Dan Gohman46510a72010-04-15 01:51:59 +00006085void
6086SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006087 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006088 assert((Op.getOpcode() != ISD::CopyFromReg ||
6089 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6090 "Copy from a reg to the same reg!");
6091 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6092
Owen Anderson23b9b192009-08-12 00:36:31 +00006093 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006095 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096 PendingExports.push_back(Chain);
6097}
6098
6099#include "llvm/CodeGen/SelectionDAGISel.h"
6100
Dan Gohman46510a72010-04-15 01:51:59 +00006101void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006103 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006104 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006105 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006106 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006107 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006109 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006110 SmallVector<ISD::OutputArg, 4> Outs;
6111 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6112 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006113
Dan Gohman7451d3e2010-05-29 17:03:36 +00006114 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006115 // Put in an sret pointer parameter before all the other parameters.
6116 SmallVector<EVT, 1> ValueVTs;
6117 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6118
6119 // NOTE: Assuming that a pointer will never break down to more than one VT
6120 // or one register.
6121 ISD::ArgFlagsTy Flags;
6122 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006123 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006124 ISD::InputArg RetArg(Flags, RegisterVT, true);
6125 Ins.push_back(RetArg);
6126 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006127
Dan Gohman98ca4f22009-08-05 01:29:28 +00006128 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006129 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006130 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006131 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006132 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006133 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6134 bool isArgValueUsed = !I->use_empty();
6135 for (unsigned Value = 0, NumValues = ValueVTs.size();
6136 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006137 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006138 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006139 ISD::ArgFlagsTy Flags;
6140 unsigned OriginalAlignment =
6141 TD->getABITypeAlignment(ArgTy);
6142
6143 if (F.paramHasAttr(Idx, Attribute::ZExt))
6144 Flags.setZExt();
6145 if (F.paramHasAttr(Idx, Attribute::SExt))
6146 Flags.setSExt();
6147 if (F.paramHasAttr(Idx, Attribute::InReg))
6148 Flags.setInReg();
6149 if (F.paramHasAttr(Idx, Attribute::StructRet))
6150 Flags.setSRet();
6151 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6152 Flags.setByVal();
6153 const PointerType *Ty = cast<PointerType>(I->getType());
6154 const Type *ElementTy = Ty->getElementType();
6155 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6156 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6157 // For ByVal, alignment should be passed from FE. BE will guess if
6158 // this info is not there but there are cases it cannot get right.
6159 if (F.getParamAlignment(Idx))
6160 FrameAlign = F.getParamAlignment(Idx);
6161 Flags.setByValAlign(FrameAlign);
6162 Flags.setByValSize(FrameSize);
6163 }
6164 if (F.paramHasAttr(Idx, Attribute::Nest))
6165 Flags.setNest();
6166 Flags.setOrigAlign(OriginalAlignment);
6167
Owen Anderson23b9b192009-08-12 00:36:31 +00006168 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6169 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006170 for (unsigned i = 0; i != NumRegs; ++i) {
6171 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6172 if (NumRegs > 1 && i == 0)
6173 MyFlags.Flags.setSplit();
6174 // if it isn't first piece, alignment must be 1
6175 else if (i > 0)
6176 MyFlags.Flags.setOrigAlign(1);
6177 Ins.push_back(MyFlags);
6178 }
6179 }
6180 }
6181
6182 // Call the target to set up the argument values.
6183 SmallVector<SDValue, 8> InVals;
6184 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6185 F.isVarArg(), Ins,
6186 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006187
6188 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006189 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006190 "LowerFormalArguments didn't return a valid chain!");
6191 assert(InVals.size() == Ins.size() &&
6192 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006193 DEBUG({
6194 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6195 assert(InVals[i].getNode() &&
6196 "LowerFormalArguments emitted a null value!");
6197 assert(Ins[i].VT == InVals[i].getValueType() &&
6198 "LowerFormalArguments emitted a value with the wrong type!");
6199 }
6200 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006201
Dan Gohman5e866062009-08-06 15:37:27 +00006202 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006203 DAG.setRoot(NewRoot);
6204
6205 // Set up the argument values.
6206 unsigned i = 0;
6207 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006208 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006209 // Create a virtual register for the sret pointer, and put in a copy
6210 // from the sret argument into it.
6211 SmallVector<EVT, 1> ValueVTs;
6212 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6213 EVT VT = ValueVTs[0];
6214 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6215 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006216 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006217 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006218
Dan Gohman2048b852009-11-23 18:04:58 +00006219 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006220 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6221 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006222 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006223 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6224 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006225 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006226
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006227 // i indexes lowered arguments. Bump it past the hidden sret argument.
6228 // Idx indexes LLVM arguments. Don't touch it.
6229 ++i;
6230 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006231
Dan Gohman46510a72010-04-15 01:51:59 +00006232 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006233 ++I, ++Idx) {
6234 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006235 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006236 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006237 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006238
6239 // If this argument is unused then remember its value. It is used to generate
6240 // debugging information.
6241 if (I->use_empty() && NumValues)
6242 SDB->setUnusedArgValue(I, InVals[i]);
6243
Dan Gohman98ca4f22009-08-05 01:29:28 +00006244 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006245 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006246 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6247 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006248
6249 if (!I->use_empty()) {
6250 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6251 if (F.paramHasAttr(Idx, Attribute::SExt))
6252 AssertOp = ISD::AssertSext;
6253 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6254 AssertOp = ISD::AssertZext;
6255
Bill Wendling46ada192010-03-02 01:55:18 +00006256 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006257 NumParts, PartVT, VT,
6258 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006259 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006260
Dan Gohman98ca4f22009-08-05 01:29:28 +00006261 i += NumParts;
6262 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006263
Devang Patel0b48ead2010-08-31 22:22:42 +00006264 // Note down frame index for byval arguments.
6265 if (I->hasByValAttr() && !ArgValues.empty())
6266 if (FrameIndexSDNode *FI =
6267 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6268 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6269
Dan Gohman98ca4f22009-08-05 01:29:28 +00006270 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006271 SDValue Res;
6272 if (!ArgValues.empty())
6273 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6274 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006275 SDB->setValue(I, Res);
6276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006277 // If this argument is live outside of the entry block, insert a copy from
6278 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006279 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006280 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006281 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006282
Dan Gohman98ca4f22009-08-05 01:29:28 +00006283 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006284
6285 // Finally, if the target has anything special to do, allow it to do so.
6286 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006287 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006288}
6289
6290/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6291/// ensure constants are generated when needed. Remember the virtual registers
6292/// that need to be added to the Machine PHI nodes as input. We cannot just
6293/// directly add them, because expansion might result in multiple MBB's for one
6294/// BB. As such, the start of the BB might correspond to a different MBB than
6295/// the end.
6296///
6297void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006298SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006299 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006300
6301 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6302
6303 // Check successor nodes' PHI nodes that expect a constant to be available
6304 // from this block.
6305 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006306 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006307 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006308 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006310 // If this terminator has multiple identical successors (common for
6311 // switches), only handle each succ once.
6312 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006314 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315
6316 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6317 // nodes and Machine PHI nodes, but the incoming operands have not been
6318 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006319 for (BasicBlock::const_iterator I = SuccBB->begin();
6320 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006321 // Ignore dead phi's.
6322 if (PN->use_empty()) continue;
6323
6324 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006325 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006326
Dan Gohman46510a72010-04-15 01:51:59 +00006327 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006328 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006329 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006330 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006331 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 }
6333 Reg = RegOut;
6334 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006335 DenseMap<const Value *, unsigned>::iterator I =
6336 FuncInfo.ValueMap.find(PHIOp);
6337 if (I != FuncInfo.ValueMap.end())
6338 Reg = I->second;
6339 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006340 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006341 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006342 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006343 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006344 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006345 }
6346 }
6347
6348 // Remember that this register needs to added to the machine PHI node as
6349 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006350 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006351 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6352 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006353 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006354 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006355 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006356 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006357 Reg += NumRegisters;
6358 }
6359 }
6360 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006361 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006362}