blob: 508a1436518e8f541109ec86bb0df8f8cf71a943 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000065 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
66 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000067def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000068 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
69 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000071 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
72 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000073
Chris Lattner48be23c2008-01-15 22:02:54 +000074def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000075 [SDNPHasChain, SDNPOptInFlag]>;
76
77def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
78 [SDNPInFlag]>;
79def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
80 [SDNPInFlag]>;
81
82def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
83 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
84
85def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
86 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000087def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
88 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
90def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
91 [SDNPOutFlag]>;
92
David Goodwinc0309b42009-06-29 15:33:01 +000093def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
94 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000095
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
97
98def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
99def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
100def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000101
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000102def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000103def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000104
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000105def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000106 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000107def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
108 [SDNPHasChain]>;
109def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
110 [SDNPHasChain]>;
111def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000112 [SDNPHasChain]>;
113
Evan Chengf609bb82010-01-19 00:44:15 +0000114def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000117// ARM Instruction Predicate Definitions.
118//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000119def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
120def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000121def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
122def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
123def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000124def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000125def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000127def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000128def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
129def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
130def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000131def HasDivide : Predicate<"Subtarget->hasDivide()">;
132def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000133def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
134def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000135def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000136def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000137def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000138def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000139def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
140def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000141
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000142// FIXME: Eventually this will be just "hasV6T2Ops".
143def UseMovt : Predicate<"Subtarget->useMovt()">;
144def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
145
Jim Grosbach26767372010-03-24 22:31:46 +0000146def UseVMLx : Predicate<"Subtarget->useVMLx()">;
147
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000148//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000149// ARM Flag Definitions.
150
151class RegConstraint<string C> {
152 string Constraints = C;
153}
154
155//===----------------------------------------------------------------------===//
156// ARM specific transformation functions and pattern fragments.
157//
158
Evan Chenga8e29892007-01-19 07:51:42 +0000159// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
160// so_imm_neg def below.
161def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000163}]>;
164
165// so_imm_not_XFORM - Return a so_imm value packed into the format described for
166// so_imm_not def below.
167def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000169}]>;
170
171// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
172def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000173 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000174 return v == 8 || v == 16 || v == 24;
175}]>;
176
177/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
178def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000180}]>;
181
182/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
183def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000184 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000185}]>;
186
Jim Grosbach64171712010-02-16 21:07:46 +0000187def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 PatLeaf<(imm), [{
189 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
190 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chenga2515702007-03-19 07:09:02 +0000192def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000193 PatLeaf<(imm), [{
194 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
195 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000196
197// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
198def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000199 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000202/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
203/// e.g., 0xf000ffff
204def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000205 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000206 uint32_t v = (uint32_t)N->getZExtValue();
207 if (v == 0xffffffff)
208 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000209 // there can be 1's on either or both "outsides", all the "inside"
210 // bits must be 0's
211 unsigned int lsb = 0, msb = 31;
212 while (v & (1 << msb)) --msb;
213 while (v & (1 << lsb)) ++lsb;
214 for (unsigned int i = lsb; i <= msb; ++i) {
215 if (v & (1 << i))
216 return 0;
217 }
218 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000219}] > {
220 let PrintMethod = "printBitfieldInvMaskImmOperand";
221}
222
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000223/// Split a 32-bit immediate into two 16 bit parts.
224def lo16 : SDNodeXForm<imm, [{
225 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
226 MVT::i32);
227}]>;
228
229def hi16 : SDNodeXForm<imm, [{
230 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
231}]>;
232
233def lo16AllZero : PatLeaf<(i32 imm), [{
234 // Returns true if all low 16-bits are 0.
235 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000236}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237
Jim Grosbach64171712010-02-16 21:07:46 +0000238/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// [0.65535].
240def imm0_65535 : PatLeaf<(i32 imm), [{
241 return (uint32_t)N->getZExtValue() < 65536;
242}]>;
243
Evan Cheng37f25d92008-08-28 23:39:26 +0000244class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
245class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000246
Jim Grosbach0a145f32010-02-16 20:17:57 +0000247/// adde and sube predicates - True based on whether the carry flag output
248/// will be needed or not.
249def adde_dead_carry :
250 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
251 [{return !N->hasAnyUseOfValue(1);}]>;
252def sube_dead_carry :
253 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
254 [{return !N->hasAnyUseOfValue(1);}]>;
255def adde_live_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
257 [{return N->hasAnyUseOfValue(1);}]>;
258def sube_live_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
260 [{return N->hasAnyUseOfValue(1);}]>;
261
Evan Chenga8e29892007-01-19 07:51:42 +0000262//===----------------------------------------------------------------------===//
263// Operand Definitions.
264//
265
266// Branch target.
267def brtarget : Operand<OtherVT>;
268
Evan Chenga8e29892007-01-19 07:51:42 +0000269// A list of registers separated by comma. Used by load/store multiple.
270def reglist : Operand<i32> {
271 let PrintMethod = "printRegisterList";
272}
273
274// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
275def cpinst_operand : Operand<i32> {
276 let PrintMethod = "printCPInstOperand";
277}
278
279def jtblock_operand : Operand<i32> {
280 let PrintMethod = "printJTBlockOperand";
281}
Evan Cheng66ac5312009-07-25 00:33:29 +0000282def jt2block_operand : Operand<i32> {
283 let PrintMethod = "printJT2BlockOperand";
284}
Evan Chenga8e29892007-01-19 07:51:42 +0000285
286// Local PC labels.
287def pclabel : Operand<i32> {
288 let PrintMethod = "printPCLabel";
289}
290
291// shifter_operand operands: so_reg and so_imm.
292def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000293 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000294 [shl,srl,sra,rotr]> {
295 let PrintMethod = "printSORegOperand";
296 let MIOperandInfo = (ops GPR, GPR, i32imm);
297}
298
299// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
300// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
301// represented in the imm field in the same 12-bit form that they are encoded
302// into so_imm instructions: the 8-bit immediate is the least significant bits
303// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
304def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
307 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000308 let PrintMethod = "printSOImmOperand";
309}
310
Evan Chengc70d1842007-03-20 08:11:30 +0000311// Break so_imm's up into two pieces. This handles immediates with up to 16
312// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
313// get the first/second pieces.
314def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000315 PatLeaf<(imm), [{
316 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
317 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000318 let PrintMethod = "printSOImm2PartOperand";
319}
320
321def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000322 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000324}]>;
325
326def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000327 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000329}]>;
330
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000331def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
332 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
333 }]> {
334 let PrintMethod = "printSOImm2PartOperand";
335}
336
337def so_neg_imm2part_1 : SDNodeXForm<imm, [{
338 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
339 return CurDAG->getTargetConstant(V, MVT::i32);
340}]>;
341
342def so_neg_imm2part_2 : SDNodeXForm<imm, [{
343 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
344 return CurDAG->getTargetConstant(V, MVT::i32);
345}]>;
346
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000347/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
348def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
349 return (int32_t)N->getZExtValue() < 32;
350}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000351
352// Define ARM specific addressing modes.
353
354// addrmode2 := reg +/- reg shop imm
355// addrmode2 := reg +/- imm12
356//
357def addrmode2 : Operand<i32>,
358 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
359 let PrintMethod = "printAddrMode2Operand";
360 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
361}
362
363def am2offset : Operand<i32>,
364 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
365 let PrintMethod = "printAddrMode2OffsetOperand";
366 let MIOperandInfo = (ops GPR, i32imm);
367}
368
369// addrmode3 := reg +/- reg
370// addrmode3 := reg +/- imm8
371//
372def addrmode3 : Operand<i32>,
373 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
374 let PrintMethod = "printAddrMode3Operand";
375 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
376}
377
378def am3offset : Operand<i32>,
379 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
380 let PrintMethod = "printAddrMode3OffsetOperand";
381 let MIOperandInfo = (ops GPR, i32imm);
382}
383
384// addrmode4 := reg, <mode|W>
385//
386def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000387 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000388 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000389 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000390}
391
392// addrmode5 := reg +/- imm8*4
393//
394def addrmode5 : Operand<i32>,
395 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
396 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000397 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000398}
399
Bob Wilson8b024a52009-07-01 23:16:05 +0000400// addrmode6 := reg with optional writeback
401//
402def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000403 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000404 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000405 let MIOperandInfo = (ops GPR:$addr, i32imm);
406}
407
408def am6offset : Operand<i32> {
409 let PrintMethod = "printAddrMode6OffsetOperand";
410 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413// addrmodepc := pc + reg
414//
415def addrmodepc : Operand<i32>,
416 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
417 let PrintMethod = "printAddrModePCOperand";
418 let MIOperandInfo = (ops GPR, i32imm);
419}
420
Bob Wilson4f38b382009-08-21 21:58:55 +0000421def nohash_imm : Operand<i32> {
422 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000423}
424
Evan Chenga8e29892007-01-19 07:51:42 +0000425//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000426
Evan Cheng37f25d92008-08-28 23:39:26 +0000427include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000428
429//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000430// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000431//
432
Evan Cheng3924f782008-08-29 07:36:24 +0000433/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000434/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000435multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
436 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000437 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000438 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000439 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
440 let Inst{25} = 1;
441 }
Evan Chengedda31c2008-11-05 18:35:52 +0000442 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000443 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000444 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000445 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000446 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000447 let isCommutable = Commutable;
448 }
Evan Chengedda31c2008-11-05 18:35:52 +0000449 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000450 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
452 let Inst{25} = 0;
453 }
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
455
Evan Cheng1e249e32009-06-25 20:59:23 +0000456/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000457/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000458let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000459multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
460 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000461 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000462 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000464 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000465 let Inst{25} = 1;
466 }
Evan Chengedda31c2008-11-05 18:35:52 +0000467 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000468 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000469 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
470 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000471 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000472 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000473 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000474 }
Evan Chengedda31c2008-11-05 18:35:52 +0000475 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000476 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 0;
480 }
Evan Cheng071a2792007-09-11 19:55:27 +0000481}
Evan Chengc85e8322007-07-05 07:13:32 +0000482}
483
484/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000485/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000486/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000487let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000488multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
489 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000490 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000491 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000492 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000493 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000494 let Inst{25} = 1;
495 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000496 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000497 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000499 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000500 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000501 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 let isCommutable = Commutable;
503 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000505 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000506 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000507 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000508 let Inst{25} = 0;
509 }
Evan Cheng071a2792007-09-11 19:55:27 +0000510}
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Evan Chenga8e29892007-01-19 07:51:42 +0000513/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
514/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000515/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
516multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000517 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000518 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000519 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000520 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000521 let Inst{11-10} = 0b00;
522 let Inst{19-16} = 0b1111;
523 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000524 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000525 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000526 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000527 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000528 let Inst{19-16} = 0b1111;
529 }
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
Johnny Chen2ec5e492010-02-22 21:50:40 +0000532multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
533 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
534 IIC_iUNAr, opc, "\t$dst, $src",
535 [/* For disassembly only; pattern left blank */]>,
536 Requires<[IsARM, HasV6]> {
537 let Inst{11-10} = 0b00;
538 let Inst{19-16} = 0b1111;
539 }
540 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
541 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
542 [/* For disassembly only; pattern left blank */]>,
543 Requires<[IsARM, HasV6]> {
544 let Inst{19-16} = 0b1111;
545 }
546}
547
Evan Chenga8e29892007-01-19 07:51:42 +0000548/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
549/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000550multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
551 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000552 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000553 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000554 Requires<[IsARM, HasV6]> {
555 let Inst{11-10} = 0b00;
556 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000557 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
558 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000559 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000560 [(set GPR:$dst, (opnode GPR:$LHS,
561 (rotr GPR:$RHS, rot_imm:$rot)))]>,
562 Requires<[IsARM, HasV6]>;
563}
564
Johnny Chen2ec5e492010-02-22 21:50:40 +0000565// For disassembly only.
566multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
567 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
568 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
569 [/* For disassembly only; pattern left blank */]>,
570 Requires<[IsARM, HasV6]> {
571 let Inst{11-10} = 0b00;
572 }
573 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
574 i32imm:$rot),
575 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
576 [/* For disassembly only; pattern left blank */]>,
577 Requires<[IsARM, HasV6]>;
578}
579
Evan Cheng62674222009-06-25 23:34:10 +0000580/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
581let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000582multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
583 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000584 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000585 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000586 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000587 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 let Inst{25} = 1;
589 }
Evan Cheng62674222009-06-25 23:34:10 +0000590 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000591 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000592 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000593 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000594 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000595 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000597 }
Evan Cheng62674222009-06-25 23:34:10 +0000598 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000599 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000600 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000601 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 0;
603 }
Jim Grosbache5165492009-11-09 00:11:35 +0000604}
605// Carry setting variants
606let Defs = [CPSR] in {
607multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
608 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000609 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000610 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000611 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000612 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000613 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000615 }
Evan Cheng62674222009-06-25 23:34:10 +0000616 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000617 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000618 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000619 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000620 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000621 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000622 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 }
Evan Cheng62674222009-06-25 23:34:10 +0000624 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000625 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000626 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000627 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000628 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000629 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000630 }
Evan Cheng071a2792007-09-11 19:55:27 +0000631}
Evan Chengc85e8322007-07-05 07:13:32 +0000632}
Jim Grosbache5165492009-11-09 00:11:35 +0000633}
Evan Chengc85e8322007-07-05 07:13:32 +0000634
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000635//===----------------------------------------------------------------------===//
636// Instructions
637//===----------------------------------------------------------------------===//
638
Evan Chenga8e29892007-01-19 07:51:42 +0000639//===----------------------------------------------------------------------===//
640// Miscellaneous Instructions.
641//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000642
Evan Chenga8e29892007-01-19 07:51:42 +0000643/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
644/// the function. The first operand is the ID# for this instruction, the second
645/// is the index into the MachineConstantPool that this is, the third is the
646/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000647let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000648def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000649PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000650 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000651 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000652
Jim Grosbach4642ad32010-02-22 23:10:38 +0000653// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
654// from removing one half of the matched pairs. That breaks PEI, which assumes
655// these will always be in pairs, and asserts if it finds otherwise. Better way?
656let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000657def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000658PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000659 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000660 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000661
Jim Grosbach64171712010-02-16 21:07:46 +0000662def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000663PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000664 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000665 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000666}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000667
Johnny Chenf4d81052010-02-12 22:53:19 +0000668def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000669 [/* For disassembly only; pattern left blank */]>,
670 Requires<[IsARM, HasV6T2]> {
671 let Inst{27-16} = 0b001100100000;
672 let Inst{7-0} = 0b00000000;
673}
674
Johnny Chenf4d81052010-02-12 22:53:19 +0000675def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
676 [/* For disassembly only; pattern left blank */]>,
677 Requires<[IsARM, HasV6T2]> {
678 let Inst{27-16} = 0b001100100000;
679 let Inst{7-0} = 0b00000001;
680}
681
682def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
683 [/* For disassembly only; pattern left blank */]>,
684 Requires<[IsARM, HasV6T2]> {
685 let Inst{27-16} = 0b001100100000;
686 let Inst{7-0} = 0b00000010;
687}
688
689def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
690 [/* For disassembly only; pattern left blank */]>,
691 Requires<[IsARM, HasV6T2]> {
692 let Inst{27-16} = 0b001100100000;
693 let Inst{7-0} = 0b00000011;
694}
695
Johnny Chen2ec5e492010-02-22 21:50:40 +0000696def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
697 "\t$dst, $a, $b",
698 [/* For disassembly only; pattern left blank */]>,
699 Requires<[IsARM, HasV6]> {
700 let Inst{27-20} = 0b01101000;
701 let Inst{7-4} = 0b1011;
702}
703
Johnny Chenf4d81052010-02-12 22:53:19 +0000704def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
705 [/* For disassembly only; pattern left blank */]>,
706 Requires<[IsARM, HasV6T2]> {
707 let Inst{27-16} = 0b001100100000;
708 let Inst{7-0} = 0b00000100;
709}
710
Johnny Chenc6f7b272010-02-11 18:12:29 +0000711// The i32imm operand $val can be used by a debugger to store more information
712// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000713def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000714 [/* For disassembly only; pattern left blank */]>,
715 Requires<[IsARM]> {
716 let Inst{27-20} = 0b00010010;
717 let Inst{7-4} = 0b0111;
718}
719
Johnny Chenb98e1602010-02-12 18:55:33 +0000720// Change Processor State is a system instruction -- for disassembly only.
721// The singleton $opt operand contains the following information:
722// opt{4-0} = mode from Inst{4-0}
723// opt{5} = changemode from Inst{17}
724// opt{8-6} = AIF from Inst{8-6}
725// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000726def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000727 [/* For disassembly only; pattern left blank */]>,
728 Requires<[IsARM]> {
729 let Inst{31-28} = 0b1111;
730 let Inst{27-20} = 0b00010000;
731 let Inst{16} = 0;
732 let Inst{5} = 0;
733}
734
Johnny Chenb92a23f2010-02-21 04:42:01 +0000735// Preload signals the memory system of possible future data/instruction access.
736// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000737//
738// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
739// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000740multiclass APreLoad<bit data, bit read, string opc> {
741
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000742 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000743 !strconcat(opc, "\t[$base, $imm]"), []> {
744 let Inst{31-26} = 0b111101;
745 let Inst{25} = 0; // 0 for immediate form
746 let Inst{24} = data;
747 let Inst{22} = read;
748 let Inst{21-20} = 0b01;
749 }
750
751 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
752 !strconcat(opc, "\t$addr"), []> {
753 let Inst{31-26} = 0b111101;
754 let Inst{25} = 1; // 1 for register form
755 let Inst{24} = data;
756 let Inst{22} = read;
757 let Inst{21-20} = 0b01;
758 let Inst{4} = 0;
759 }
760}
761
762defm PLD : APreLoad<1, 1, "pld">;
763defm PLDW : APreLoad<1, 0, "pldw">;
764defm PLI : APreLoad<0, 1, "pli">;
765
Johnny Chena1e76212010-02-13 02:51:09 +0000766def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
767 [/* For disassembly only; pattern left blank */]>,
768 Requires<[IsARM]> {
769 let Inst{31-28} = 0b1111;
770 let Inst{27-20} = 0b00010000;
771 let Inst{16} = 1;
772 let Inst{9} = 1;
773 let Inst{7-4} = 0b0000;
774}
775
776def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
777 [/* For disassembly only; pattern left blank */]>,
778 Requires<[IsARM]> {
779 let Inst{31-28} = 0b1111;
780 let Inst{27-20} = 0b00010000;
781 let Inst{16} = 1;
782 let Inst{9} = 0;
783 let Inst{7-4} = 0b0000;
784}
785
Johnny Chenf4d81052010-02-12 22:53:19 +0000786def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000787 [/* For disassembly only; pattern left blank */]>,
788 Requires<[IsARM, HasV7]> {
789 let Inst{27-16} = 0b001100100000;
790 let Inst{7-4} = 0b1111;
791}
792
Johnny Chenba6e0332010-02-11 17:14:31 +0000793// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000794// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
795// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000796let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000797def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000798 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000799 Requires<[IsARM]> {
800 let Inst{27-25} = 0b011;
801 let Inst{24-20} = 0b11111;
802 let Inst{7-5} = 0b111;
803 let Inst{4} = 0b1;
804}
805
Evan Cheng12c3a532008-11-06 17:48:05 +0000806// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000807let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000808def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000809 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000810 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000811
Evan Cheng325474e2008-01-07 23:56:57 +0000812let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000813def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000814 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000815 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000816
Evan Chengd87293c2008-11-06 08:47:38 +0000817def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000818 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000819 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
820
Evan Chengd87293c2008-11-06 08:47:38 +0000821def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000822 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000823 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
824
Evan Chengd87293c2008-11-06 08:47:38 +0000825def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000826 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000827 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000830 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000831 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
832}
Chris Lattner13c63102008-01-06 05:55:01 +0000833let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000834def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000835 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000836 [(store GPR:$src, addrmodepc:$addr)]>;
837
Evan Chengd87293c2008-11-06 08:47:38 +0000838def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000839 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000840 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
841
Evan Chengd87293c2008-11-06 08:47:38 +0000842def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000843 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000844 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
845}
Evan Cheng12c3a532008-11-06 17:48:05 +0000846} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000847
Evan Chenge07715c2009-06-23 05:25:29 +0000848
849// LEApcrel - Load a pc-relative address into a register without offending the
850// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000851let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000852let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000853def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000854 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000855 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000856
Evan Cheng023dd3f2009-06-24 23:14:45 +0000857def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000858 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000859 Pseudo, IIC_iALUi,
860 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000861 let Inst{25} = 1;
862}
Evan Chengea420b22010-05-19 01:52:25 +0000863} // neverHasSideEffects
Evan Chenge07715c2009-06-23 05:25:29 +0000864
Evan Chenga8e29892007-01-19 07:51:42 +0000865//===----------------------------------------------------------------------===//
866// Control Flow Instructions.
867//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000868
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000869let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
870 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000871 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000872 "bx", "\tlr", [(ARMretflag)]>,
873 Requires<[IsARM, HasV4T]> {
874 let Inst{3-0} = 0b1110;
875 let Inst{7-4} = 0b0001;
876 let Inst{19-8} = 0b111111111111;
877 let Inst{27-20} = 0b00010010;
878 }
879
880 // ARMV4 only
881 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
882 "mov", "\tpc, lr", [(ARMretflag)]>,
883 Requires<[IsARM, NoV4T]> {
884 let Inst{11-0} = 0b000000001110;
885 let Inst{15-12} = 0b1111;
886 let Inst{19-16} = 0b0000;
887 let Inst{27-20} = 0b00011010;
888 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000889}
Rafael Espindola27185192006-09-29 21:20:16 +0000890
Bob Wilson04ea6e52009-10-28 00:37:03 +0000891// Indirect branches
892let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000893 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000894 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000895 [(brind GPR:$dst)]>,
896 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000897 let Inst{7-4} = 0b0001;
898 let Inst{19-8} = 0b111111111111;
899 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000900 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000901 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000902
903 // ARMV4 only
904 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
905 [(brind GPR:$dst)]>,
906 Requires<[IsARM, NoV4T]> {
907 let Inst{11-4} = 0b00000000;
908 let Inst{15-12} = 0b1111;
909 let Inst{19-16} = 0b0000;
910 let Inst{27-20} = 0b00011010;
911 let Inst{31-28} = 0b1110;
912 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000913}
914
Evan Chenga8e29892007-01-19 07:51:42 +0000915// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000916// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000917let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
918 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000919 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
920 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000921 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000922 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000923 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000924
Bob Wilson54fc1242009-06-22 21:01:46 +0000925// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000926let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000927 Defs = [R0, R1, R2, R3, R12, LR,
928 D0, D1, D2, D3, D4, D5, D6, D7,
929 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000930 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000931 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000932 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000933 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000934 Requires<[IsARM, IsNotDarwin]> {
935 let Inst{31-28} = 0b1110;
936 }
Evan Cheng277f0742007-06-19 21:05:09 +0000937
Evan Cheng12c3a532008-11-06 17:48:05 +0000938 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000939 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000940 [(ARMcall_pred tglobaladdr:$func)]>,
941 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000942
Evan Chenga8e29892007-01-19 07:51:42 +0000943 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000944 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000945 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000946 [(ARMcall GPR:$func)]>,
947 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000948 let Inst{7-4} = 0b0011;
949 let Inst{19-8} = 0b111111111111;
950 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000951 }
952
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000953 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000954 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
955 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000956 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000957 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000958 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000959 let Inst{7-4} = 0b0001;
960 let Inst{19-8} = 0b111111111111;
961 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000962 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000963
964 // ARMv4
965 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
966 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
967 [(ARMcall_nolink tGPR:$func)]>,
968 Requires<[IsARM, NoV4T, IsNotDarwin]> {
969 let Inst{11-4} = 0b00000000;
970 let Inst{15-12} = 0b1111;
971 let Inst{19-16} = 0b0000;
972 let Inst{27-20} = 0b00011010;
973 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000974}
975
976// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000977let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000978 Defs = [R0, R1, R2, R3, R9, R12, LR,
979 D0, D1, D2, D3, D4, D5, D6, D7,
980 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000981 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000982 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000983 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000984 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
985 let Inst{31-28} = 0b1110;
986 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000987
988 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000989 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000990 [(ARMcall_pred tglobaladdr:$func)]>,
991 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000992
993 // ARMv5T and above
994 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000995 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000996 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
997 let Inst{7-4} = 0b0011;
998 let Inst{19-8} = 0b111111111111;
999 let Inst{27-20} = 0b00010010;
1000 }
1001
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001002 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001003 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1004 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001005 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001006 [(ARMcall_nolink tGPR:$func)]>,
1007 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001008 let Inst{7-4} = 0b0001;
1009 let Inst{19-8} = 0b111111111111;
1010 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001011 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001012
1013 // ARMv4
1014 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1015 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1016 [(ARMcall_nolink tGPR:$func)]>,
1017 Requires<[IsARM, NoV4T, IsDarwin]> {
1018 let Inst{11-4} = 0b00000000;
1019 let Inst{15-12} = 0b1111;
1020 let Inst{19-16} = 0b0000;
1021 let Inst{27-20} = 0b00011010;
1022 }
Rafael Espindola35574632006-07-18 17:00:30 +00001023}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001024
David Goodwin1a8f36e2009-08-12 18:31:53 +00001025let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001026 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001027 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001028 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001029 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001030 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001031
Owen Anderson20ab2902007-11-12 07:39:39 +00001032 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001033 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001034 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001035 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001036 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001037 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001038 let Inst{20} = 0; // S Bit
1039 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001040 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001041 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001042 def BR_JTm : JTI<(outs),
1043 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001044 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001045 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1046 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001047 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001048 let Inst{20} = 1; // L bit
1049 let Inst{21} = 0; // W bit
1050 let Inst{22} = 0; // B bit
1051 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001052 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001053 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001054 def BR_JTadd : JTI<(outs),
1055 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001056 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001057 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1058 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001059 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001060 let Inst{20} = 0; // S bit
1061 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001062 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001063 }
1064 } // isNotDuplicable = 1, isIndirectBranch = 1
1065 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001066
Evan Chengc85e8322007-07-05 07:13:32 +00001067 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001068 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001069 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001070 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001071 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001072}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001073
Johnny Chena1e76212010-02-13 02:51:09 +00001074// Branch and Exchange Jazelle -- for disassembly only
1075def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1076 [/* For disassembly only; pattern left blank */]> {
1077 let Inst{23-20} = 0b0010;
1078 //let Inst{19-8} = 0xfff;
1079 let Inst{7-4} = 0b0010;
1080}
1081
Johnny Chen0296f3e2010-02-16 21:59:54 +00001082// Secure Monitor Call is a system instruction -- for disassembly only
1083def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1084 [/* For disassembly only; pattern left blank */]> {
1085 let Inst{23-20} = 0b0110;
1086 let Inst{7-4} = 0b0111;
1087}
1088
Johnny Chen64dfb782010-02-16 20:04:27 +00001089// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001090let isCall = 1 in {
1091def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1092 [/* For disassembly only; pattern left blank */]>;
1093}
1094
Johnny Chenfb566792010-02-17 21:39:10 +00001095// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001096def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1097 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001098 [/* For disassembly only; pattern left blank */]> {
1099 let Inst{31-28} = 0b1111;
1100 let Inst{22-20} = 0b110; // W = 1
1101}
1102
1103def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1104 NoItinerary, "srs${addr:submode}\tsp, $mode",
1105 [/* For disassembly only; pattern left blank */]> {
1106 let Inst{31-28} = 0b1111;
1107 let Inst{22-20} = 0b100; // W = 0
1108}
1109
Johnny Chenfb566792010-02-17 21:39:10 +00001110// Return From Exception is a system instruction -- for disassembly only
1111def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1112 NoItinerary, "rfe${addr:submode}\t$base!",
1113 [/* For disassembly only; pattern left blank */]> {
1114 let Inst{31-28} = 0b1111;
1115 let Inst{22-20} = 0b011; // W = 1
1116}
1117
1118def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1119 NoItinerary, "rfe${addr:submode}\t$base",
1120 [/* For disassembly only; pattern left blank */]> {
1121 let Inst{31-28} = 0b1111;
1122 let Inst{22-20} = 0b001; // W = 0
1123}
1124
Evan Chenga8e29892007-01-19 07:51:42 +00001125//===----------------------------------------------------------------------===//
1126// Load / store Instructions.
1127//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001128
Evan Chenga8e29892007-01-19 07:51:42 +00001129// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001130let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001131def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001132 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001133 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001134
Evan Chengfa775d02007-03-19 07:20:03 +00001135// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001136let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1137 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001138def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001139 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001140
Evan Chenga8e29892007-01-19 07:51:42 +00001141// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001142def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001143 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001144 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001145
Jim Grosbach64171712010-02-16 21:07:46 +00001146def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001147 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001148 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001149
Evan Chenga8e29892007-01-19 07:51:42 +00001150// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001151def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001152 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001153 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001154
David Goodwin5d598aa2009-08-19 18:00:44 +00001155def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001156 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001157 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001158
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001159let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001160// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001161def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001162 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001163 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001164
Evan Chenga8e29892007-01-19 07:51:42 +00001165// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001166def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001167 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001168 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001169
Evan Chengd87293c2008-11-06 08:47:38 +00001170def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001171 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001172 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001173
Evan Chengd87293c2008-11-06 08:47:38 +00001174def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001175 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001176 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001177
Evan Chengd87293c2008-11-06 08:47:38 +00001178def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001179 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001180 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001181
Evan Chengd87293c2008-11-06 08:47:38 +00001182def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001183 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001184 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001185
Evan Chengd87293c2008-11-06 08:47:38 +00001186def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001187 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001188 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Evan Chengd87293c2008-11-06 08:47:38 +00001190def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001191 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001192 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001193
Evan Chengd87293c2008-11-06 08:47:38 +00001194def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001195 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001196 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001197
Evan Chengd87293c2008-11-06 08:47:38 +00001198def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001199 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001200 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001201
Evan Chengd87293c2008-11-06 08:47:38 +00001202def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001203 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001204 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001205
1206// For disassembly only
1207def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1208 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1209 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1210 Requires<[IsARM, HasV5TE]>;
1211
1212// For disassembly only
1213def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1214 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1215 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1216 Requires<[IsARM, HasV5TE]>;
1217
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001218} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001219
Johnny Chenadb561d2010-02-18 03:27:42 +00001220// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001221
1222def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1223 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1224 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1225 let Inst{21} = 1; // overwrite
1226}
1227
1228def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001229 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1230 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1231 let Inst{21} = 1; // overwrite
1232}
1233
1234def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001235 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001236 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1237 let Inst{21} = 1; // overwrite
1238}
1239
1240def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1241 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1242 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1243 let Inst{21} = 1; // overwrite
1244}
1245
1246def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1247 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1248 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001249 let Inst{21} = 1; // overwrite
1250}
1251
Evan Chenga8e29892007-01-19 07:51:42 +00001252// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001253def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001255 [(store GPR:$src, addrmode2:$addr)]>;
1256
1257// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001258def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1259 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001260 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1261
David Goodwin5d598aa2009-08-19 18:00:44 +00001262def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001263 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001264 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1265
1266// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001267let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001268def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001269 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001270 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001271
1272// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001273def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001274 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001275 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001276 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001277 [(set GPR:$base_wb,
1278 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1279
Evan Chengd87293c2008-11-06 08:47:38 +00001280def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001281 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001282 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001283 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001284 [(set GPR:$base_wb,
1285 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1286
Evan Chengd87293c2008-11-06 08:47:38 +00001287def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001288 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001289 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001290 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001291 [(set GPR:$base_wb,
1292 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1293
Evan Chengd87293c2008-11-06 08:47:38 +00001294def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001295 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001296 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001297 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001298 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1299 GPR:$base, am3offset:$offset))]>;
1300
Evan Chengd87293c2008-11-06 08:47:38 +00001301def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001302 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001303 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001304 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001305 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1306 GPR:$base, am2offset:$offset))]>;
1307
Evan Chengd87293c2008-11-06 08:47:38 +00001308def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001309 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001310 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001311 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001312 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1313 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001314
Johnny Chen39a4bb32010-02-18 22:31:18 +00001315// For disassembly only
1316def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1317 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1318 StMiscFrm, IIC_iStoreru,
1319 "strd", "\t$src1, $src2, [$base, $offset]!",
1320 "$base = $base_wb", []>;
1321
1322// For disassembly only
1323def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1324 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1325 StMiscFrm, IIC_iStoreru,
1326 "strd", "\t$src1, $src2, [$base], $offset",
1327 "$base = $base_wb", []>;
1328
Johnny Chenad4df4c2010-03-01 19:22:00 +00001329// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001330
1331def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001332 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001333 StFrm, IIC_iStoreru,
1334 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1335 [/* For disassembly only; pattern left blank */]> {
1336 let Inst{21} = 1; // overwrite
1337}
1338
1339def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001340 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001341 StFrm, IIC_iStoreru,
1342 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1343 [/* For disassembly only; pattern left blank */]> {
1344 let Inst{21} = 1; // overwrite
1345}
1346
Johnny Chenad4df4c2010-03-01 19:22:00 +00001347def STRHT: AI3sthpo<(outs GPR:$base_wb),
1348 (ins GPR:$src, GPR:$base,am3offset:$offset),
1349 StMiscFrm, IIC_iStoreru,
1350 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1351 [/* For disassembly only; pattern left blank */]> {
1352 let Inst{21} = 1; // overwrite
1353}
1354
Evan Chenga8e29892007-01-19 07:51:42 +00001355//===----------------------------------------------------------------------===//
1356// Load / store multiple Instructions.
1357//
1358
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001359let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001360def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001361 reglist:$dsts, variable_ops),
1362 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001363 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001364
Bob Wilson815baeb2010-03-13 01:08:20 +00001365def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1366 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001367 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001368 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001369 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001370} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001371
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001372let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001373def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001374 reglist:$srcs, variable_ops),
1375 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001376 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1377
1378def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1379 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001380 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001381 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001382 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001383} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001384
1385//===----------------------------------------------------------------------===//
1386// Move Instructions.
1387//
1388
Evan Chengcd799b92009-06-12 20:46:18 +00001389let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001390def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001391 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001392 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001393 let Inst{25} = 0;
1394}
1395
Jim Grosbach64171712010-02-16 21:07:46 +00001396def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001397 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001398 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001399 let Inst{25} = 0;
1400}
Evan Chenga2515702007-03-19 07:09:02 +00001401
Evan Chengb3379fb2009-02-05 08:42:55 +00001402let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001403def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001404 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001405 let Inst{25} = 1;
1406}
1407
1408let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001409def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001410 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001411 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001412 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001413 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001414 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001415 let Inst{25} = 1;
1416}
1417
Evan Cheng5adb66a2009-09-28 09:14:39 +00001418let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001419def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1420 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001421 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001422 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001423 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001424 lo16AllZero:$imm))]>, UnaryDP,
1425 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001426 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001427 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001428}
Evan Cheng13ab0202007-07-10 18:08:01 +00001429
Evan Cheng20956592009-10-21 08:15:52 +00001430def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1431 Requires<[IsARM, HasV6T2]>;
1432
David Goodwinca01a8d2009-09-01 18:32:09 +00001433let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001434def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001435 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001436 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001437
1438// These aren't really mov instructions, but we have to define them this way
1439// due to flag operands.
1440
Evan Cheng071a2792007-09-11 19:55:27 +00001441let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001442def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001443 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001444 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001445def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001446 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001447 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001448}
Evan Chenga8e29892007-01-19 07:51:42 +00001449
Evan Chenga8e29892007-01-19 07:51:42 +00001450//===----------------------------------------------------------------------===//
1451// Extend Instructions.
1452//
1453
1454// Sign extenders
1455
Evan Cheng97f48c32008-11-06 22:15:19 +00001456defm SXTB : AI_unary_rrot<0b01101010,
1457 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1458defm SXTH : AI_unary_rrot<0b01101011,
1459 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001460
Evan Cheng97f48c32008-11-06 22:15:19 +00001461defm SXTAB : AI_bin_rrot<0b01101010,
1462 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1463defm SXTAH : AI_bin_rrot<0b01101011,
1464 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001465
Johnny Chen2ec5e492010-02-22 21:50:40 +00001466// For disassembly only
1467defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1468
1469// For disassembly only
1470defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001471
1472// Zero extenders
1473
1474let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001475defm UXTB : AI_unary_rrot<0b01101110,
1476 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1477defm UXTH : AI_unary_rrot<0b01101111,
1478 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1479defm UXTB16 : AI_unary_rrot<0b01101100,
1480 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001481
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001482def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001483 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001484def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001485 (UXTB16r_rot GPR:$Src, 8)>;
1486
Evan Cheng97f48c32008-11-06 22:15:19 +00001487defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001488 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001489defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001490 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001491}
1492
Evan Chenga8e29892007-01-19 07:51:42 +00001493// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001494// For disassembly only
1495defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001496
Evan Chenga8e29892007-01-19 07:51:42 +00001497
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001498def SBFX : I<(outs GPR:$dst),
1499 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1500 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001501 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001502 Requires<[IsARM, HasV6T2]> {
1503 let Inst{27-21} = 0b0111101;
1504 let Inst{6-4} = 0b101;
1505}
1506
1507def UBFX : I<(outs GPR:$dst),
1508 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1509 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001510 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001511 Requires<[IsARM, HasV6T2]> {
1512 let Inst{27-21} = 0b0111111;
1513 let Inst{6-4} = 0b101;
1514}
1515
Evan Chenga8e29892007-01-19 07:51:42 +00001516//===----------------------------------------------------------------------===//
1517// Arithmetic Instructions.
1518//
1519
Jim Grosbach26421962008-10-14 20:36:24 +00001520defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001521 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001522defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001523 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001524
Evan Chengc85e8322007-07-05 07:13:32 +00001525// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001526defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1527 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1528defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001529 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001530
Evan Cheng62674222009-06-25 23:34:10 +00001531defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001532 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001533defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001534 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001535defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001536 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001537defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001538 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001539
Evan Chengc85e8322007-07-05 07:13:32 +00001540// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001541def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001542 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001543 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1544 let Inst{25} = 1;
1545}
Evan Cheng13ab0202007-07-10 18:08:01 +00001546
Evan Chengedda31c2008-11-05 18:35:52 +00001547def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001548 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001549 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001550 let Inst{25} = 0;
1551}
Evan Chengc85e8322007-07-05 07:13:32 +00001552
1553// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001554let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001555def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001556 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001557 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001558 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001559 let Inst{25} = 1;
1560}
Evan Chengedda31c2008-11-05 18:35:52 +00001561def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001562 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001563 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001564 let Inst{20} = 1;
1565 let Inst{25} = 0;
1566}
Evan Cheng071a2792007-09-11 19:55:27 +00001567}
Evan Chengc85e8322007-07-05 07:13:32 +00001568
Evan Cheng62674222009-06-25 23:34:10 +00001569let Uses = [CPSR] in {
1570def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001571 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001572 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1573 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001574 let Inst{25} = 1;
1575}
Evan Cheng62674222009-06-25 23:34:10 +00001576def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001577 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001578 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1579 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001580 let Inst{25} = 0;
1581}
Evan Cheng62674222009-06-25 23:34:10 +00001582}
1583
1584// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001585let Defs = [CPSR], Uses = [CPSR] in {
1586def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001587 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001588 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1589 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001590 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001591 let Inst{25} = 1;
1592}
Evan Cheng1e249e32009-06-25 20:59:23 +00001593def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001594 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001595 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1596 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001597 let Inst{20} = 1;
1598 let Inst{25} = 0;
1599}
Evan Cheng071a2792007-09-11 19:55:27 +00001600}
Evan Cheng2c614c52007-06-06 10:17:05 +00001601
Evan Chenga8e29892007-01-19 07:51:42 +00001602// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1603def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1604 (SUBri GPR:$src, so_imm_neg:$imm)>;
1605
1606//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1607// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1608//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1609// (SBCri GPR:$src, so_imm_neg:$imm)>;
1610
1611// Note: These are implemented in C++ code, because they have to generate
1612// ADD/SUBrs instructions, which use a complex pattern that a xform function
1613// cannot produce.
1614// (mul X, 2^n+1) -> (add (X << n), X)
1615// (mul X, 2^n-1) -> (rsb X, (X << n))
1616
Johnny Chen667d1272010-02-22 18:50:54 +00001617// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001618// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001619class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001620 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001621 opc, "\t$dst, $a, $b",
1622 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001623 let Inst{27-20} = op27_20;
1624 let Inst{7-4} = op7_4;
1625}
1626
Johnny Chen667d1272010-02-22 18:50:54 +00001627// Saturating add/subtract -- for disassembly only
1628
1629def QADD : AAI<0b00010000, 0b0101, "qadd">;
1630def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1631def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1632def QASX : AAI<0b01100010, 0b0011, "qasx">;
1633def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1634def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1635def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1636def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1637def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1638def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1639def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1640def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1641def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1642def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1643def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1644def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1645
1646// Signed/Unsigned add/subtract -- for disassembly only
1647
1648def SASX : AAI<0b01100001, 0b0011, "sasx">;
1649def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1650def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1651def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1652def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1653def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1654def UASX : AAI<0b01100101, 0b0011, "uasx">;
1655def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1656def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1657def USAX : AAI<0b01100101, 0b0101, "usax">;
1658def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1659def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1660
1661// Signed/Unsigned halving add/subtract -- for disassembly only
1662
1663def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1664def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1665def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1666def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1667def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1668def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1669def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1670def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1671def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1672def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1673def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1674def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1675
Johnny Chenadc77332010-02-26 22:04:29 +00001676// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001677
Johnny Chenadc77332010-02-26 22:04:29 +00001678def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001679 MulFrm /* for convenience */, NoItinerary, "usad8",
1680 "\t$dst, $a, $b", []>,
1681 Requires<[IsARM, HasV6]> {
1682 let Inst{27-20} = 0b01111000;
1683 let Inst{15-12} = 0b1111;
1684 let Inst{7-4} = 0b0001;
1685}
1686def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1687 MulFrm /* for convenience */, NoItinerary, "usada8",
1688 "\t$dst, $a, $b, $acc", []>,
1689 Requires<[IsARM, HasV6]> {
1690 let Inst{27-20} = 0b01111000;
1691 let Inst{7-4} = 0b0001;
1692}
1693
1694// Signed/Unsigned saturate -- for disassembly only
1695
1696def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001697 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001698 [/* For disassembly only; pattern left blank */]> {
1699 let Inst{27-21} = 0b0110101;
1700 let Inst{6-4} = 0b001;
1701}
1702
1703def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001704 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001705 [/* For disassembly only; pattern left blank */]> {
1706 let Inst{27-21} = 0b0110101;
1707 let Inst{6-4} = 0b101;
1708}
1709
1710def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1711 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1712 [/* For disassembly only; pattern left blank */]> {
1713 let Inst{27-20} = 0b01101010;
1714 let Inst{7-4} = 0b0011;
1715}
1716
1717def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001718 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001719 [/* For disassembly only; pattern left blank */]> {
1720 let Inst{27-21} = 0b0110111;
1721 let Inst{6-4} = 0b001;
1722}
1723
1724def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001725 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001726 [/* For disassembly only; pattern left blank */]> {
1727 let Inst{27-21} = 0b0110111;
1728 let Inst{6-4} = 0b101;
1729}
1730
1731def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1732 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1733 [/* For disassembly only; pattern left blank */]> {
1734 let Inst{27-20} = 0b01101110;
1735 let Inst{7-4} = 0b0011;
1736}
Evan Chenga8e29892007-01-19 07:51:42 +00001737
1738//===----------------------------------------------------------------------===//
1739// Bitwise Instructions.
1740//
1741
Jim Grosbach26421962008-10-14 20:36:24 +00001742defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001743 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001744defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001745 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001746defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001747 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001748defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001749 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001750
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001751def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001752 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001753 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001754 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1755 Requires<[IsARM, HasV6T2]> {
1756 let Inst{27-21} = 0b0111110;
1757 let Inst{6-0} = 0b0011111;
1758}
1759
Johnny Chenb2503c02010-02-17 06:31:48 +00001760// A8.6.18 BFI - Bitfield insert (Encoding A1)
1761// Added for disassembler with the pattern field purposely left blank.
1762def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1763 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1764 "bfi", "\t$dst, $src, $imm", "",
1765 [/* For disassembly only; pattern left blank */]>,
1766 Requires<[IsARM, HasV6T2]> {
1767 let Inst{27-21} = 0b0111110;
1768 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1769}
1770
David Goodwin5d598aa2009-08-19 18:00:44 +00001771def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001772 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001773 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001774 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001775 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001776}
Evan Chengedda31c2008-11-05 18:35:52 +00001777def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001778 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001779 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1780 let Inst{25} = 0;
1781}
Evan Chengb3379fb2009-02-05 08:42:55 +00001782let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001783def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001784 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001785 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1786 let Inst{25} = 1;
1787}
Evan Chenga8e29892007-01-19 07:51:42 +00001788
1789def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1790 (BICri GPR:$src, so_imm_not:$imm)>;
1791
1792//===----------------------------------------------------------------------===//
1793// Multiply Instructions.
1794//
1795
Evan Cheng8de898a2009-06-26 00:19:44 +00001796let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001797def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001798 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001799 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001800
Evan Chengfbc9d412008-11-06 01:21:28 +00001801def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001802 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001803 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001804
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001805def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001806 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001807 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1808 Requires<[IsARM, HasV6T2]>;
1809
Evan Chenga8e29892007-01-19 07:51:42 +00001810// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001811let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001812let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001813def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001814 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001815 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001816
Evan Chengfbc9d412008-11-06 01:21:28 +00001817def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001818 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001819 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001820}
Evan Chenga8e29892007-01-19 07:51:42 +00001821
1822// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001823def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001824 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001825 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001826
Evan Chengfbc9d412008-11-06 01:21:28 +00001827def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001828 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001829 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Evan Chengfbc9d412008-11-06 01:21:28 +00001831def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001832 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001833 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001834 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001835} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001836
1837// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001838def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001839 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001840 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001841 Requires<[IsARM, HasV6]> {
1842 let Inst{7-4} = 0b0001;
1843 let Inst{15-12} = 0b1111;
1844}
Evan Cheng13ab0202007-07-10 18:08:01 +00001845
Johnny Chen2ec5e492010-02-22 21:50:40 +00001846def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1847 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1848 [/* For disassembly only; pattern left blank */]>,
1849 Requires<[IsARM, HasV6]> {
1850 let Inst{7-4} = 0b0011; // R = 1
1851 let Inst{15-12} = 0b1111;
1852}
1853
Evan Chengfbc9d412008-11-06 01:21:28 +00001854def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001855 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001856 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001857 Requires<[IsARM, HasV6]> {
1858 let Inst{7-4} = 0b0001;
1859}
Evan Chenga8e29892007-01-19 07:51:42 +00001860
Johnny Chen2ec5e492010-02-22 21:50:40 +00001861def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1862 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1863 [/* For disassembly only; pattern left blank */]>,
1864 Requires<[IsARM, HasV6]> {
1865 let Inst{7-4} = 0b0011; // R = 1
1866}
Evan Chenga8e29892007-01-19 07:51:42 +00001867
Evan Chengfbc9d412008-11-06 01:21:28 +00001868def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001869 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001870 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001871 Requires<[IsARM, HasV6]> {
1872 let Inst{7-4} = 0b1101;
1873}
Evan Chenga8e29892007-01-19 07:51:42 +00001874
Johnny Chen2ec5e492010-02-22 21:50:40 +00001875def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1876 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1877 [/* For disassembly only; pattern left blank */]>,
1878 Requires<[IsARM, HasV6]> {
1879 let Inst{7-4} = 0b1111; // R = 1
1880}
1881
Raul Herbster37fb5b12007-08-30 23:25:47 +00001882multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001883 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001884 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001885 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1886 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001887 Requires<[IsARM, HasV5TE]> {
1888 let Inst{5} = 0;
1889 let Inst{6} = 0;
1890 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001891
Evan Chengeb4f52e2008-11-06 03:35:07 +00001892 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001893 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001894 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001895 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001896 Requires<[IsARM, HasV5TE]> {
1897 let Inst{5} = 0;
1898 let Inst{6} = 1;
1899 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001900
Evan Chengeb4f52e2008-11-06 03:35:07 +00001901 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001902 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001903 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001904 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001905 Requires<[IsARM, HasV5TE]> {
1906 let Inst{5} = 1;
1907 let Inst{6} = 0;
1908 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001909
Evan Chengeb4f52e2008-11-06 03:35:07 +00001910 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001911 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001912 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1913 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001914 Requires<[IsARM, HasV5TE]> {
1915 let Inst{5} = 1;
1916 let Inst{6} = 1;
1917 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001918
Evan Chengeb4f52e2008-11-06 03:35:07 +00001919 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001920 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001921 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001922 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001923 Requires<[IsARM, HasV5TE]> {
1924 let Inst{5} = 1;
1925 let Inst{6} = 0;
1926 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001927
Evan Chengeb4f52e2008-11-06 03:35:07 +00001928 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001929 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001930 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001931 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001932 Requires<[IsARM, HasV5TE]> {
1933 let Inst{5} = 1;
1934 let Inst{6} = 1;
1935 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001936}
1937
Raul Herbster37fb5b12007-08-30 23:25:47 +00001938
1939multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001940 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001941 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001942 [(set GPR:$dst, (add GPR:$acc,
1943 (opnode (sext_inreg GPR:$a, i16),
1944 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001945 Requires<[IsARM, HasV5TE]> {
1946 let Inst{5} = 0;
1947 let Inst{6} = 0;
1948 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001949
Evan Chengeb4f52e2008-11-06 03:35:07 +00001950 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001951 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001952 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001953 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001954 Requires<[IsARM, HasV5TE]> {
1955 let Inst{5} = 0;
1956 let Inst{6} = 1;
1957 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001958
Evan Chengeb4f52e2008-11-06 03:35:07 +00001959 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001960 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001961 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001962 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001963 Requires<[IsARM, HasV5TE]> {
1964 let Inst{5} = 1;
1965 let Inst{6} = 0;
1966 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001967
Evan Chengeb4f52e2008-11-06 03:35:07 +00001968 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001969 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1970 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1971 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001972 Requires<[IsARM, HasV5TE]> {
1973 let Inst{5} = 1;
1974 let Inst{6} = 1;
1975 }
Evan Chenga8e29892007-01-19 07:51:42 +00001976
Evan Chengeb4f52e2008-11-06 03:35:07 +00001977 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001978 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001979 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001980 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001981 Requires<[IsARM, HasV5TE]> {
1982 let Inst{5} = 0;
1983 let Inst{6} = 0;
1984 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001985
Evan Chengeb4f52e2008-11-06 03:35:07 +00001986 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001987 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001988 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001989 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001990 Requires<[IsARM, HasV5TE]> {
1991 let Inst{5} = 0;
1992 let Inst{6} = 1;
1993 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001994}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001995
Raul Herbster37fb5b12007-08-30 23:25:47 +00001996defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1997defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001998
Johnny Chen83498e52010-02-12 21:59:23 +00001999// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2000def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2001 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2002 [/* For disassembly only; pattern left blank */]>,
2003 Requires<[IsARM, HasV5TE]> {
2004 let Inst{5} = 0;
2005 let Inst{6} = 0;
2006}
2007
2008def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2009 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2010 [/* For disassembly only; pattern left blank */]>,
2011 Requires<[IsARM, HasV5TE]> {
2012 let Inst{5} = 0;
2013 let Inst{6} = 1;
2014}
2015
2016def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2017 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2018 [/* For disassembly only; pattern left blank */]>,
2019 Requires<[IsARM, HasV5TE]> {
2020 let Inst{5} = 1;
2021 let Inst{6} = 0;
2022}
2023
2024def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2025 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2026 [/* For disassembly only; pattern left blank */]>,
2027 Requires<[IsARM, HasV5TE]> {
2028 let Inst{5} = 1;
2029 let Inst{6} = 1;
2030}
2031
Johnny Chen667d1272010-02-22 18:50:54 +00002032// Helper class for AI_smld -- for disassembly only
2033class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2034 InstrItinClass itin, string opc, string asm>
2035 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2036 let Inst{4} = 1;
2037 let Inst{5} = swap;
2038 let Inst{6} = sub;
2039 let Inst{7} = 0;
2040 let Inst{21-20} = 0b00;
2041 let Inst{22} = long;
2042 let Inst{27-23} = 0b01110;
2043}
2044
2045multiclass AI_smld<bit sub, string opc> {
2046
2047 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2048 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2049
2050 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2051 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2052
2053 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2054 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2055
2056 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2057 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2058
2059}
2060
2061defm SMLA : AI_smld<0, "smla">;
2062defm SMLS : AI_smld<1, "smls">;
2063
Johnny Chen2ec5e492010-02-22 21:50:40 +00002064multiclass AI_sdml<bit sub, string opc> {
2065
2066 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2067 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2068 let Inst{15-12} = 0b1111;
2069 }
2070
2071 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2072 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2073 let Inst{15-12} = 0b1111;
2074 }
2075
2076}
2077
2078defm SMUA : AI_sdml<0, "smua">;
2079defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002080
Evan Chenga8e29892007-01-19 07:51:42 +00002081//===----------------------------------------------------------------------===//
2082// Misc. Arithmetic Instructions.
2083//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002084
David Goodwin5d598aa2009-08-19 18:00:44 +00002085def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002086 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002087 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2088 let Inst{7-4} = 0b0001;
2089 let Inst{11-8} = 0b1111;
2090 let Inst{19-16} = 0b1111;
2091}
Rafael Espindola199dd672006-10-17 13:13:23 +00002092
Jim Grosbach3482c802010-01-18 19:58:49 +00002093def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002094 "rbit", "\t$dst, $src",
2095 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2096 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002097 let Inst{7-4} = 0b0011;
2098 let Inst{11-8} = 0b1111;
2099 let Inst{19-16} = 0b1111;
2100}
2101
David Goodwin5d598aa2009-08-19 18:00:44 +00002102def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002103 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002104 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2105 let Inst{7-4} = 0b0011;
2106 let Inst{11-8} = 0b1111;
2107 let Inst{19-16} = 0b1111;
2108}
Rafael Espindola199dd672006-10-17 13:13:23 +00002109
David Goodwin5d598aa2009-08-19 18:00:44 +00002110def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002111 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002112 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002113 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2114 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2115 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2116 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002117 Requires<[IsARM, HasV6]> {
2118 let Inst{7-4} = 0b1011;
2119 let Inst{11-8} = 0b1111;
2120 let Inst{19-16} = 0b1111;
2121}
Rafael Espindola27185192006-09-29 21:20:16 +00002122
David Goodwin5d598aa2009-08-19 18:00:44 +00002123def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002124 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002125 [(set GPR:$dst,
2126 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002127 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2128 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002129 Requires<[IsARM, HasV6]> {
2130 let Inst{7-4} = 0b1011;
2131 let Inst{11-8} = 0b1111;
2132 let Inst{19-16} = 0b1111;
2133}
Rafael Espindola27185192006-09-29 21:20:16 +00002134
Evan Cheng8b59db32008-11-07 01:41:35 +00002135def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2136 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002137 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002138 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2139 (and (shl GPR:$src2, (i32 imm:$shamt)),
2140 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002141 Requires<[IsARM, HasV6]> {
2142 let Inst{6-4} = 0b001;
2143}
Rafael Espindola27185192006-09-29 21:20:16 +00002144
Evan Chenga8e29892007-01-19 07:51:42 +00002145// Alternate cases for PKHBT where identities eliminate some nodes.
2146def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2147 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2148def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2149 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002150
Rafael Espindolaa2845842006-10-05 16:48:49 +00002151
Evan Cheng8b59db32008-11-07 01:41:35 +00002152def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2153 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002154 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002155 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2156 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002157 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2158 let Inst{6-4} = 0b101;
2159}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002160
Evan Chenga8e29892007-01-19 07:51:42 +00002161// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2162// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002163def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002164 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2165def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2166 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2167 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002168
Evan Chenga8e29892007-01-19 07:51:42 +00002169//===----------------------------------------------------------------------===//
2170// Comparison Instructions...
2171//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002172
Jim Grosbach26421962008-10-14 20:36:24 +00002173defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002174 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002175//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2176// Compare-to-zero still works out, just not the relationals
2177//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2178// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002179
Evan Chenga8e29892007-01-19 07:51:42 +00002180// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002181defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002182 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002183defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002184 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002185
David Goodwinc0309b42009-06-29 15:33:01 +00002186defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2187 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2188defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2189 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002190
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002191//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2192// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002193
David Goodwinc0309b42009-06-29 15:33:01 +00002194def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002195 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002196
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002197
Evan Chenga8e29892007-01-19 07:51:42 +00002198// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002199// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002200// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002201let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002202def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002203 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002204 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002205 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002206 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002207 let Inst{25} = 0;
2208}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002209
Evan Chengd87293c2008-11-06 08:47:38 +00002210def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002211 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002212 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002213 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002214 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002215 let Inst{25} = 0;
2216}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002217
Evan Chengd87293c2008-11-06 08:47:38 +00002218def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002219 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002220 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002221 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002222 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002223 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002224}
Evan Chengea420b22010-05-19 01:52:25 +00002225} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002226
Jim Grosbach3728e962009-12-10 00:11:09 +00002227//===----------------------------------------------------------------------===//
2228// Atomic operations intrinsics
2229//
2230
2231// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002232let hasSideEffects = 1 in {
2233def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002234 Pseudo, NoItinerary,
2235 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002236 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002237 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002238 let Inst{31-4} = 0xf57ff05;
2239 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002240 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002241 let Inst{3-0} = 0b1111;
2242}
Jim Grosbach3728e962009-12-10 00:11:09 +00002243
Jim Grosbachf6b28622009-12-14 18:31:20 +00002244def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002245 Pseudo, NoItinerary,
2246 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002247 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002248 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002249 let Inst{31-4} = 0xf57ff04;
2250 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002251 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002252 let Inst{3-0} = 0b1111;
2253}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002254
2255def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2256 Pseudo, NoItinerary,
2257 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2258 [(ARMMemBarrierV6 GPR:$zero)]>,
2259 Requires<[IsARM, HasV6]> {
2260 // FIXME: add support for options other than a full system DMB
2261 // FIXME: add encoding
2262}
2263
2264def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2265 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002266 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002267 [(ARMSyncBarrierV6 GPR:$zero)]>,
2268 Requires<[IsARM, HasV6]> {
2269 // FIXME: add support for options other than a full system DSB
2270 // FIXME: add encoding
2271}
Jim Grosbach3728e962009-12-10 00:11:09 +00002272}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002273
Johnny Chenfd6037d2010-02-18 00:19:08 +00002274// Helper class for multiclass MemB -- for disassembly only
2275class AMBI<string opc, string asm>
2276 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2277 [/* For disassembly only; pattern left blank */]>,
2278 Requires<[IsARM, HasV7]> {
2279 let Inst{31-20} = 0xf57;
2280}
2281
2282multiclass MemB<bits<4> op7_4, string opc> {
2283
2284 def st : AMBI<opc, "\tst"> {
2285 let Inst{7-4} = op7_4;
2286 let Inst{3-0} = 0b1110;
2287 }
2288
2289 def ish : AMBI<opc, "\tish"> {
2290 let Inst{7-4} = op7_4;
2291 let Inst{3-0} = 0b1011;
2292 }
2293
2294 def ishst : AMBI<opc, "\tishst"> {
2295 let Inst{7-4} = op7_4;
2296 let Inst{3-0} = 0b1010;
2297 }
2298
2299 def nsh : AMBI<opc, "\tnsh"> {
2300 let Inst{7-4} = op7_4;
2301 let Inst{3-0} = 0b0111;
2302 }
2303
2304 def nshst : AMBI<opc, "\tnshst"> {
2305 let Inst{7-4} = op7_4;
2306 let Inst{3-0} = 0b0110;
2307 }
2308
2309 def osh : AMBI<opc, "\tosh"> {
2310 let Inst{7-4} = op7_4;
2311 let Inst{3-0} = 0b0011;
2312 }
2313
2314 def oshst : AMBI<opc, "\toshst"> {
2315 let Inst{7-4} = op7_4;
2316 let Inst{3-0} = 0b0010;
2317 }
2318}
2319
2320// These DMB variants are for disassembly only.
2321defm DMB : MemB<0b0101, "dmb">;
2322
2323// These DSB variants are for disassembly only.
2324defm DSB : MemB<0b0100, "dsb">;
2325
2326// ISB has only full system option -- for disassembly only
2327def ISBsy : AMBI<"isb", ""> {
2328 let Inst{7-4} = 0b0110;
2329 let Inst{3-0} = 0b1111;
2330}
2331
Jim Grosbach66869102009-12-11 18:52:41 +00002332let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002333 let Uses = [CPSR] in {
2334 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2336 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2337 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2338 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2340 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2341 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2342 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2344 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2345 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2346 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2348 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2349 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2350 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2352 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2353 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2354 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2355 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2356 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2357 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2358 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2359 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2360 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2361 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2362 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2364 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2365 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2366 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2367 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2368 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2369 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2370 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2372 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2373 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2374 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2376 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2377 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2378 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2379 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2380 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2381 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2382 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2383 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2384 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2385 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2386 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2387 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2388 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2389 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2390 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2391 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2392 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2393 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2394 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2395 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2396 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2397 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2398 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2399 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2400 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2401 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2402 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2403 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2404 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2405 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2406
2407 def ATOMIC_SWAP_I8 : PseudoInst<
2408 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2409 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2410 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2411 def ATOMIC_SWAP_I16 : PseudoInst<
2412 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2413 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2414 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2415 def ATOMIC_SWAP_I32 : PseudoInst<
2416 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2417 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2418 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2419
Jim Grosbache801dc42009-12-12 01:40:06 +00002420 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2421 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2422 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2423 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2424 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2425 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2426 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2427 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2428 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2429 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2430 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2431 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2432}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002433}
2434
2435let mayLoad = 1 in {
2436def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2437 "ldrexb", "\t$dest, [$ptr]",
2438 []>;
2439def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2440 "ldrexh", "\t$dest, [$ptr]",
2441 []>;
2442def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2443 "ldrex", "\t$dest, [$ptr]",
2444 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002445def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002446 NoItinerary,
2447 "ldrexd", "\t$dest, $dest2, [$ptr]",
2448 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002449}
2450
Jim Grosbach587b0722009-12-16 19:44:06 +00002451let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002452def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002453 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002454 "strexb", "\t$success, $src, [$ptr]",
2455 []>;
2456def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2457 NoItinerary,
2458 "strexh", "\t$success, $src, [$ptr]",
2459 []>;
2460def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002461 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002462 "strex", "\t$success, $src, [$ptr]",
2463 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002464def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002465 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2466 NoItinerary,
2467 "strexd", "\t$success, $src, $src2, [$ptr]",
2468 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002469}
2470
Johnny Chenb9436272010-02-17 22:37:58 +00002471// Clear-Exclusive is for disassembly only.
2472def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2473 [/* For disassembly only; pattern left blank */]>,
2474 Requires<[IsARM, HasV7]> {
2475 let Inst{31-20} = 0xf57;
2476 let Inst{7-4} = 0b0001;
2477}
2478
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002479// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2480let mayLoad = 1 in {
2481def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2482 "swp", "\t$dst, $src, [$ptr]",
2483 [/* For disassembly only; pattern left blank */]> {
2484 let Inst{27-23} = 0b00010;
2485 let Inst{22} = 0; // B = 0
2486 let Inst{21-20} = 0b00;
2487 let Inst{7-4} = 0b1001;
2488}
2489
2490def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2491 "swpb", "\t$dst, $src, [$ptr]",
2492 [/* For disassembly only; pattern left blank */]> {
2493 let Inst{27-23} = 0b00010;
2494 let Inst{22} = 1; // B = 1
2495 let Inst{21-20} = 0b00;
2496 let Inst{7-4} = 0b1001;
2497}
2498}
2499
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002500//===----------------------------------------------------------------------===//
2501// TLS Instructions
2502//
2503
2504// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002505let isCall = 1,
2506 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002507 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002508 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002509 [(set R0, ARMthread_pointer)]>;
2510}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002511
Evan Chenga8e29892007-01-19 07:51:42 +00002512//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002513// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002514// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002515// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002516// Since by its nature we may be coming from some other function to get
2517// here, and we're using the stack frame for the containing function to
2518// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002519// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002520// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002521// except for our own input by listing the relevant registers in Defs. By
2522// doing so, we also cause the prologue/epilogue code to actively preserve
2523// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002524// A constant value is passed in $val, and we use the location as a scratch.
2525let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002526 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2527 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002528 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002529 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002530 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002531 AddrModeNone, SizeSpecial, IndexModeNone,
2532 Pseudo, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002533 "str\tsp, [$src, #+8] ${:comment} eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002534 "add\t$val, pc, #8\n\t"
2535 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002536 "mov\tr0, #0\n\t"
2537 "add\tpc, pc, #0\n\t"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002538 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002539 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2540 Requires<[IsARM, HasVFP2]>;
2541}
2542
2543let Defs =
2544 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ] in {
2545 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2546 AddrModeNone, SizeSpecial, IndexModeNone,
2547 Pseudo, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002548 "str\tsp, [$src, #+8] ${:comment} eh_setjmp begin\n\t"
Bob Wilsonec80e262010-04-09 20:41:18 +00002549 "add\t$val, pc, #8\n\t"
2550 "str\t$val, [$src, #+4]\n\t"
2551 "mov\tr0, #0\n\t"
2552 "add\tpc, pc, #0\n\t"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002553 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002554 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2555 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002556}
2557
2558//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002559// Non-Instruction Patterns
2560//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002561
Evan Chenga8e29892007-01-19 07:51:42 +00002562// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002563
Evan Chenga8e29892007-01-19 07:51:42 +00002564// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002565let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002566def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002567 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002568 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002569 [(set GPR:$dst, so_imm2part:$src)]>,
2570 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002571
Evan Chenga8e29892007-01-19 07:51:42 +00002572def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002573 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2574 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002575def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002576 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2577 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002578def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2579 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2580 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002581def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2582 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2583 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002584
Evan Cheng5adb66a2009-09-28 09:14:39 +00002585// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002586// This is a single pseudo instruction, the benefit is that it can be remat'd
2587// as a single unit instead of having to handle reg inputs.
2588// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002589let isReMaterializable = 1 in
2590def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002591 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002592 [(set GPR:$dst, (i32 imm:$src))]>,
2593 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002594
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002595// ConstantPool, GlobalAddress, and JumpTable
2596def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2597 Requires<[IsARM, DontUseMovt]>;
2598def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2599def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2600 Requires<[IsARM, UseMovt]>;
2601def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2602 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2603
Evan Chenga8e29892007-01-19 07:51:42 +00002604// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002605
Rafael Espindola24357862006-10-19 17:05:03 +00002606
Evan Chenga8e29892007-01-19 07:51:42 +00002607// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002608def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002609 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002610def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002611 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002612
Evan Chenga8e29892007-01-19 07:51:42 +00002613// zextload i1 -> zextload i8
2614def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002615
Evan Chenga8e29892007-01-19 07:51:42 +00002616// extload -> zextload
2617def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2618def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2619def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002620
Evan Cheng83b5cf02008-11-05 23:22:34 +00002621def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2622def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2623
Evan Cheng34b12d22007-01-19 20:27:35 +00002624// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002625def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2626 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002627 (SMULBB GPR:$a, GPR:$b)>;
2628def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2629 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002630def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2631 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002632 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002633def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002634 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002635def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2636 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002637 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002638def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002639 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002640def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2641 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002642 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002643def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002644 (SMULWB GPR:$a, GPR:$b)>;
2645
2646def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002647 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2648 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002649 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2650def : ARMV5TEPat<(add GPR:$acc,
2651 (mul sext_16_node:$a, sext_16_node:$b)),
2652 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2653def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002654 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2655 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002656 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2657def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002658 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002659 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2660def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002661 (mul (sra GPR:$a, (i32 16)),
2662 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002663 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2664def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002665 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002666 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2667def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002668 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2669 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002670 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2671def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002672 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002673 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2674
Evan Chenga8e29892007-01-19 07:51:42 +00002675//===----------------------------------------------------------------------===//
2676// Thumb Support
2677//
2678
2679include "ARMInstrThumb.td"
2680
2681//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002682// Thumb2 Support
2683//
2684
2685include "ARMInstrThumb2.td"
2686
2687//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002688// Floating Point Support
2689//
2690
2691include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002692
2693//===----------------------------------------------------------------------===//
2694// Advanced SIMD (NEON) Support
2695//
2696
2697include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002698
2699//===----------------------------------------------------------------------===//
2700// Coprocessor Instructions. For disassembly only.
2701//
2702
2703def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2704 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2705 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2706 [/* For disassembly only; pattern left blank */]> {
2707 let Inst{4} = 0;
2708}
2709
2710def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2711 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2712 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2713 [/* For disassembly only; pattern left blank */]> {
2714 let Inst{31-28} = 0b1111;
2715 let Inst{4} = 0;
2716}
2717
Johnny Chen64dfb782010-02-16 20:04:27 +00002718class ACI<dag oops, dag iops, string opc, string asm>
2719 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2720 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2721 let Inst{27-25} = 0b110;
2722}
2723
2724multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2725
2726 def _OFFSET : ACI<(outs),
2727 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2728 opc, "\tp$cop, cr$CRd, $addr"> {
2729 let Inst{31-28} = op31_28;
2730 let Inst{24} = 1; // P = 1
2731 let Inst{21} = 0; // W = 0
2732 let Inst{22} = 0; // D = 0
2733 let Inst{20} = load;
2734 }
2735
2736 def _PRE : ACI<(outs),
2737 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2738 opc, "\tp$cop, cr$CRd, $addr!"> {
2739 let Inst{31-28} = op31_28;
2740 let Inst{24} = 1; // P = 1
2741 let Inst{21} = 1; // W = 1
2742 let Inst{22} = 0; // D = 0
2743 let Inst{20} = load;
2744 }
2745
2746 def _POST : ACI<(outs),
2747 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2748 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2749 let Inst{31-28} = op31_28;
2750 let Inst{24} = 0; // P = 0
2751 let Inst{21} = 1; // W = 1
2752 let Inst{22} = 0; // D = 0
2753 let Inst{20} = load;
2754 }
2755
2756 def _OPTION : ACI<(outs),
2757 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2758 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2759 let Inst{31-28} = op31_28;
2760 let Inst{24} = 0; // P = 0
2761 let Inst{23} = 1; // U = 1
2762 let Inst{21} = 0; // W = 0
2763 let Inst{22} = 0; // D = 0
2764 let Inst{20} = load;
2765 }
2766
2767 def L_OFFSET : ACI<(outs),
2768 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002769 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002770 let Inst{31-28} = op31_28;
2771 let Inst{24} = 1; // P = 1
2772 let Inst{21} = 0; // W = 0
2773 let Inst{22} = 1; // D = 1
2774 let Inst{20} = load;
2775 }
2776
2777 def L_PRE : ACI<(outs),
2778 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002779 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002780 let Inst{31-28} = op31_28;
2781 let Inst{24} = 1; // P = 1
2782 let Inst{21} = 1; // W = 1
2783 let Inst{22} = 1; // D = 1
2784 let Inst{20} = load;
2785 }
2786
2787 def L_POST : ACI<(outs),
2788 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002789 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002790 let Inst{31-28} = op31_28;
2791 let Inst{24} = 0; // P = 0
2792 let Inst{21} = 1; // W = 1
2793 let Inst{22} = 1; // D = 1
2794 let Inst{20} = load;
2795 }
2796
2797 def L_OPTION : ACI<(outs),
2798 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002799 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002800 let Inst{31-28} = op31_28;
2801 let Inst{24} = 0; // P = 0
2802 let Inst{23} = 1; // U = 1
2803 let Inst{21} = 0; // W = 0
2804 let Inst{22} = 1; // D = 1
2805 let Inst{20} = load;
2806 }
2807}
2808
2809defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2810defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2811defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2812defm STC2 : LdStCop<0b1111, 0, "stc2">;
2813
Johnny Chen906d57f2010-02-12 01:44:23 +00002814def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2815 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2816 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2817 [/* For disassembly only; pattern left blank */]> {
2818 let Inst{20} = 0;
2819 let Inst{4} = 1;
2820}
2821
2822def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2823 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2824 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2825 [/* For disassembly only; pattern left blank */]> {
2826 let Inst{31-28} = 0b1111;
2827 let Inst{20} = 0;
2828 let Inst{4} = 1;
2829}
2830
2831def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2832 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2833 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2834 [/* For disassembly only; pattern left blank */]> {
2835 let Inst{20} = 1;
2836 let Inst{4} = 1;
2837}
2838
2839def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2840 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2841 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2842 [/* For disassembly only; pattern left blank */]> {
2843 let Inst{31-28} = 0b1111;
2844 let Inst{20} = 1;
2845 let Inst{4} = 1;
2846}
2847
2848def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2849 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2850 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2851 [/* For disassembly only; pattern left blank */]> {
2852 let Inst{23-20} = 0b0100;
2853}
2854
2855def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2856 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2857 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2858 [/* For disassembly only; pattern left blank */]> {
2859 let Inst{31-28} = 0b1111;
2860 let Inst{23-20} = 0b0100;
2861}
2862
2863def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2864 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2865 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2866 [/* For disassembly only; pattern left blank */]> {
2867 let Inst{23-20} = 0b0101;
2868}
2869
2870def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2871 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2872 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2873 [/* For disassembly only; pattern left blank */]> {
2874 let Inst{31-28} = 0b1111;
2875 let Inst{23-20} = 0b0101;
2876}
2877
Johnny Chenb98e1602010-02-12 18:55:33 +00002878//===----------------------------------------------------------------------===//
2879// Move between special register and ARM core register -- for disassembly only
2880//
2881
2882def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2883 [/* For disassembly only; pattern left blank */]> {
2884 let Inst{23-20} = 0b0000;
2885 let Inst{7-4} = 0b0000;
2886}
2887
2888def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2889 [/* For disassembly only; pattern left blank */]> {
2890 let Inst{23-20} = 0b0100;
2891 let Inst{7-4} = 0b0000;
2892}
2893
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002894def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2895 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002896 [/* For disassembly only; pattern left blank */]> {
2897 let Inst{23-20} = 0b0010;
2898 let Inst{7-4} = 0b0000;
2899}
2900
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002901def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2902 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002903 [/* For disassembly only; pattern left blank */]> {
2904 let Inst{23-20} = 0b0010;
2905 let Inst{7-4} = 0b0000;
2906}
2907
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002908def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2909 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002910 [/* For disassembly only; pattern left blank */]> {
2911 let Inst{23-20} = 0b0110;
2912 let Inst{7-4} = 0b0000;
2913}
2914
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002915def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2916 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002917 [/* For disassembly only; pattern left blank */]> {
2918 let Inst{23-20} = 0b0110;
2919 let Inst{7-4} = 0b0000;
2920}