blob: 2b13c0a0049656a6026071c6f7de1d8c07f7ed34 [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000015#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000017#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000019#include "llvm/MC/MCObjectFormat.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000020#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000021#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000022#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000023#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000024#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000025#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000028#include "llvm/Target/TargetRegistry.h"
29#include "llvm/Target/TargetAsmBackend.h"
30using namespace llvm;
31
Daniel Dunbar87190c42010-03-19 09:28:12 +000032static unsigned getFixupKindLog2Size(unsigned Kind) {
33 switch (Kind) {
34 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000035 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000036 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000037 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000038 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000039 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000040 case X86::reloc_riprel_4byte:
41 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000042 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000043 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000044 case FK_Data_4: return 2;
45 case FK_Data_8: return 3;
46 }
47}
48
Chris Lattner9fc05222010-07-07 22:27:31 +000049namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000050class X86MachObjectWriter : public MCMachObjectTargetWriter {
Daniel Dunbar5d05d972010-12-16 17:21:02 +000051public:
52 X86MachObjectWriter(bool Is64Bit, uint32_t CPUType,
53 uint32_t CPUSubtype)
Daniel Dunbarb8742272010-12-17 05:50:29 +000054 : MCMachObjectTargetWriter(Is64Bit, CPUType, CPUSubtype,
55 /*UseAggressiveSymbolFolding=*/Is64Bit) {}
Daniel Dunbarae5abd52010-12-16 16:09:19 +000056};
57
Daniel Dunbar12783d12010-02-21 21:54:14 +000058class X86AsmBackend : public TargetAsmBackend {
59public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000060 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000061 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000062
Daniel Dunbar2761fc42010-12-16 03:20:06 +000063 unsigned getNumFixupKinds() const {
64 return X86::NumTargetFixupKinds;
65 }
66
67 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
68 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
69 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
70 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
71 { "reloc_signed_4byte", 0, 4 * 8, 0},
72 { "reloc_global_offset_table", 0, 4 * 8, 0}
73 };
74
75 if (Kind < FirstTargetFixupKind)
76 return TargetAsmBackend::getFixupKindInfo(Kind);
77
78 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
79 "Invalid kind!");
80 return Infos[Kind - FirstTargetFixupKind];
81 }
82
Rafael Espindola179821a2010-12-06 19:08:48 +000083 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000084 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000085 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000086
Rafael Espindola179821a2010-12-06 19:08:48 +000087 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000088 "Invalid fixup offset!");
89 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000090 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000091 }
Daniel Dunbar82968002010-03-23 01:39:09 +000092
Daniel Dunbar84882522010-05-26 17:45:29 +000093 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +000094
Daniel Dunbar95506d42010-05-26 18:15:06 +000095 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +000096
97 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +000098};
Michael J. Spencerec38de22010-10-10 22:04:20 +000099} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000100
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000101static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000102 switch (Op) {
103 default:
104 return Op;
105
106 case X86::JAE_1: return X86::JAE_4;
107 case X86::JA_1: return X86::JA_4;
108 case X86::JBE_1: return X86::JBE_4;
109 case X86::JB_1: return X86::JB_4;
110 case X86::JE_1: return X86::JE_4;
111 case X86::JGE_1: return X86::JGE_4;
112 case X86::JG_1: return X86::JG_4;
113 case X86::JLE_1: return X86::JLE_4;
114 case X86::JL_1: return X86::JL_4;
115 case X86::JMP_1: return X86::JMP_4;
116 case X86::JNE_1: return X86::JNE_4;
117 case X86::JNO_1: return X86::JNO_4;
118 case X86::JNP_1: return X86::JNP_4;
119 case X86::JNS_1: return X86::JNS_4;
120 case X86::JO_1: return X86::JO_4;
121 case X86::JP_1: return X86::JP_4;
122 case X86::JS_1: return X86::JS_4;
123 }
124}
125
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000126static unsigned getRelaxedOpcodeArith(unsigned Op) {
127 switch (Op) {
128 default:
129 return Op;
130
131 // IMUL
132 case X86::IMUL16rri8: return X86::IMUL16rri;
133 case X86::IMUL16rmi8: return X86::IMUL16rmi;
134 case X86::IMUL32rri8: return X86::IMUL32rri;
135 case X86::IMUL32rmi8: return X86::IMUL32rmi;
136 case X86::IMUL64rri8: return X86::IMUL64rri32;
137 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
138
139 // AND
140 case X86::AND16ri8: return X86::AND16ri;
141 case X86::AND16mi8: return X86::AND16mi;
142 case X86::AND32ri8: return X86::AND32ri;
143 case X86::AND32mi8: return X86::AND32mi;
144 case X86::AND64ri8: return X86::AND64ri32;
145 case X86::AND64mi8: return X86::AND64mi32;
146
147 // OR
148 case X86::OR16ri8: return X86::OR16ri;
149 case X86::OR16mi8: return X86::OR16mi;
150 case X86::OR32ri8: return X86::OR32ri;
151 case X86::OR32mi8: return X86::OR32mi;
152 case X86::OR64ri8: return X86::OR64ri32;
153 case X86::OR64mi8: return X86::OR64mi32;
154
155 // XOR
156 case X86::XOR16ri8: return X86::XOR16ri;
157 case X86::XOR16mi8: return X86::XOR16mi;
158 case X86::XOR32ri8: return X86::XOR32ri;
159 case X86::XOR32mi8: return X86::XOR32mi;
160 case X86::XOR64ri8: return X86::XOR64ri32;
161 case X86::XOR64mi8: return X86::XOR64mi32;
162
163 // ADD
164 case X86::ADD16ri8: return X86::ADD16ri;
165 case X86::ADD16mi8: return X86::ADD16mi;
166 case X86::ADD32ri8: return X86::ADD32ri;
167 case X86::ADD32mi8: return X86::ADD32mi;
168 case X86::ADD64ri8: return X86::ADD64ri32;
169 case X86::ADD64mi8: return X86::ADD64mi32;
170
171 // SUB
172 case X86::SUB16ri8: return X86::SUB16ri;
173 case X86::SUB16mi8: return X86::SUB16mi;
174 case X86::SUB32ri8: return X86::SUB32ri;
175 case X86::SUB32mi8: return X86::SUB32mi;
176 case X86::SUB64ri8: return X86::SUB64ri32;
177 case X86::SUB64mi8: return X86::SUB64mi32;
178
179 // CMP
180 case X86::CMP16ri8: return X86::CMP16ri;
181 case X86::CMP16mi8: return X86::CMP16mi;
182 case X86::CMP32ri8: return X86::CMP32ri;
183 case X86::CMP32mi8: return X86::CMP32mi;
184 case X86::CMP64ri8: return X86::CMP64ri32;
185 case X86::CMP64mi8: return X86::CMP64mi32;
186 }
187}
188
189static unsigned getRelaxedOpcode(unsigned Op) {
190 unsigned R = getRelaxedOpcodeArith(Op);
191 if (R != Op)
192 return R;
193 return getRelaxedOpcodeBranch(Op);
194}
195
Daniel Dunbar84882522010-05-26 17:45:29 +0000196bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000197 // Branches can always be relaxed.
198 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
199 return true;
200
Daniel Dunbar84882522010-05-26 17:45:29 +0000201 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000202 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000203 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000204
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000205
206 // Check if it has an expression and is not RIP relative.
207 bool hasExp = false;
208 bool hasRIP = false;
209 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
210 const MCOperand &Op = Inst.getOperand(i);
211 if (Op.isExpr())
212 hasExp = true;
213
214 if (Op.isReg() && Op.getReg() == X86::RIP)
215 hasRIP = true;
216 }
217
218 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
219 // how we do relaxations?
220 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000221}
222
Daniel Dunbar82968002010-03-23 01:39:09 +0000223// FIXME: Can tblgen help at all here to verify there aren't other instructions
224// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000225void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000226 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000227 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000228
Daniel Dunbar95506d42010-05-26 18:15:06 +0000229 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000230 SmallString<256> Tmp;
231 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000232 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000233 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000234 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000235 }
236
Daniel Dunbar95506d42010-05-26 18:15:06 +0000237 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000238 Res.setOpcode(RelaxedOp);
239}
240
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000241/// WriteNopData - Write optimal nops to the output file for the \arg Count
242/// bytes. This returns the number of bytes written. It may return 0 if
243/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000244bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000245 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000246 // nop
247 {0x90},
248 // xchg %ax,%ax
249 {0x66, 0x90},
250 // nopl (%[re]ax)
251 {0x0f, 0x1f, 0x00},
252 // nopl 0(%[re]ax)
253 {0x0f, 0x1f, 0x40, 0x00},
254 // nopl 0(%[re]ax,%[re]ax,1)
255 {0x0f, 0x1f, 0x44, 0x00, 0x00},
256 // nopw 0(%[re]ax,%[re]ax,1)
257 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
258 // nopl 0L(%[re]ax)
259 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
260 // nopl 0L(%[re]ax,%[re]ax,1)
261 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
262 // nopw 0L(%[re]ax,%[re]ax,1)
263 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
264 // nopw %cs:0L(%[re]ax,%[re]ax,1)
265 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000266 };
267
268 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000269 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
270 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
271 for (uint64_t i = 0, e = Prefixes; i != e; i++)
272 OW->Write8(0x66);
273 const uint64_t Rest = OptimalCount - Prefixes;
274 for (uint64_t i = 0, e = Rest; i != e; i++)
275 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000276
277 // Finish with single byte nops.
278 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
279 OW->Write8(0x90);
280
281 return true;
282}
283
Daniel Dunbar82968002010-03-23 01:39:09 +0000284/* *** */
285
Chris Lattner9fc05222010-07-07 22:27:31 +0000286namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000287class ELFX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000288 MCELFObjectFormat Format;
289
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000290public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000291 Triple::OSType OSType;
292 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
293 : X86AsmBackend(T), OSType(_OSType) {
Rafael Espindola73ffea42010-09-25 05:42:19 +0000294 HasReliableSymbolDifference = true;
295 }
296
Rafael Espindolaf230df92010-10-16 18:23:53 +0000297 virtual const MCObjectFormat &getObjectFormat() const {
298 return Format;
299 }
300
Rafael Espindola73ffea42010-09-25 05:42:19 +0000301 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
302 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
303 return ES.getFlags() & MCSectionELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000304 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000305};
306
Matt Fleming7efaef62010-05-21 11:39:07 +0000307class ELFX86_32AsmBackend : public ELFX86AsmBackend {
308public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000309 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
310 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000311
312 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000313 return createELFObjectWriter(OS, /*Is64Bit=*/false,
314 OSType, ELF::EM_386,
315 /*IsLittleEndian=*/true,
316 /*HasRelocationAddend=*/false);
Matt Fleming453db502010-08-16 18:36:14 +0000317 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000318};
319
320class ELFX86_64AsmBackend : public ELFX86AsmBackend {
321public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000322 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
323 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000324
325 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000326 return createELFObjectWriter(OS, /*Is64Bit=*/true,
327 OSType, ELF::EM_X86_64,
328 /*IsLittleEndian=*/true,
329 /*HasRelocationAddend=*/true);
Matt Fleming453db502010-08-16 18:36:14 +0000330 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000331};
332
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000333class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000334 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000335 MCCOFFObjectFormat Format;
336
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000337public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000338 WindowsX86AsmBackend(const Target &T, bool is64Bit)
339 : X86AsmBackend(T)
340 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000341 }
342
Rafael Espindolaf230df92010-10-16 18:23:53 +0000343 virtual const MCObjectFormat &getObjectFormat() const {
344 return Format;
345 }
346
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000347 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000348 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000349 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000350};
351
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000352class DarwinX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000353 MCMachOObjectFormat Format;
354
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000355public:
356 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000357 : X86AsmBackend(T) { }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000358
Rafael Espindolaf230df92010-10-16 18:23:53 +0000359 virtual const MCObjectFormat &getObjectFormat() const {
360 return Format;
361 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000362};
363
Daniel Dunbard6e59082010-03-15 21:56:50 +0000364class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
365public:
366 DarwinX86_32AsmBackend(const Target &T)
367 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000368
369 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000370 return createMachObjectWriter(new X86MachObjectWriter(
371 /*Is64Bit=*/false,
372 object::mach::CTM_i386,
373 object::mach::CSX86_ALL),
374 OS, /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000375 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000376};
377
378class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
379public:
380 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000381 : DarwinX86AsmBackend(T) {
382 HasReliableSymbolDifference = true;
383 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000384
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000385 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000386 return createMachObjectWriter(new X86MachObjectWriter(
387 /*Is64Bit=*/true,
388 object::mach::CTM_x86_64,
389 object::mach::CSX86_ALL),
390 OS, /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000391 }
392
Daniel Dunbard6e59082010-03-15 21:56:50 +0000393 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
394 // Temporary labels in the string literals sections require symbols. The
395 // issue is that the x86_64 relocation format does not allow symbol +
396 // offset, and so the linker does not have enough information to resolve the
397 // access to the appropriate atom unless an external relocation is used. For
398 // non-cstring sections, we expect the compiler to use a non-temporary label
399 // for anything that could have an addend pointing outside the symbol.
400 //
401 // See <rdar://problem/4765733>.
402 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
403 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
404 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000405
406 virtual bool isSectionAtomizable(const MCSection &Section) const {
407 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
408 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
409 switch (SMO.getType()) {
410 default:
411 return true;
412
413 case MCSectionMachO::S_4BYTE_LITERALS:
414 case MCSectionMachO::S_8BYTE_LITERALS:
415 case MCSectionMachO::S_16BYTE_LITERALS:
416 case MCSectionMachO::S_LITERAL_POINTERS:
417 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
418 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
419 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
420 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
421 case MCSectionMachO::S_INTERPOSING:
422 return false;
423 }
424 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000425};
426
Michael J. Spencerec38de22010-10-10 22:04:20 +0000427} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000428
429TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000430 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000431 switch (Triple(TT).getOS()) {
432 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000433 return new DarwinX86_32AsmBackend(T);
Benjamin Kramer56d23942010-08-04 15:32:40 +0000434 case Triple::MinGW32:
435 case Triple::Cygwin:
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000436 case Triple::Win32:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000437 return new WindowsX86AsmBackend(T, false);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000438 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000439 return new ELFX86_32AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000440 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000441}
442
443TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000444 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000445 switch (Triple(TT).getOS()) {
446 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000447 return new DarwinX86_64AsmBackend(T);
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000448 case Triple::MinGW64:
449 case Triple::Cygwin:
450 case Triple::Win32:
451 return new WindowsX86AsmBackend(T, true);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000452 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000453 return new ELFX86_64AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000454 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000455}