blob: 247da627aaef1cc80ae446f7100fa5c889009630 [file] [log] [blame]
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001//===-- PPC32ISelSimple.cpp - A simple instruction selector PowerPC32 -----===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Misha Brukman98649d12004-06-24 21:54:47 +000010#define DEBUG_TYPE "isel"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000011#include "PowerPC.h"
12#include "PowerPCInstrBuilder.h"
13#include "PowerPCInstrInfo.h"
Misha Brukman3d9a6c22004-08-11 00:09:42 +000014#include "PPC32TargetMachine.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000015#include "llvm/Constants.h"
16#include "llvm/DerivedTypes.h"
17#include "llvm/Function.h"
18#include "llvm/Instructions.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000019#include "llvm/Pass.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000020#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000021#include "llvm/CodeGen/MachineConstantPool.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/MRegisterInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/GetElementPtrTypeIterator.h"
28#include "llvm/Support/InstVisitor.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/Debug.h"
30#include "llvm/ADT/Statistic.h"
Misha Brukman98649d12004-06-24 21:54:47 +000031#include <vector>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000032using namespace llvm;
33
34namespace {
Nate Begemane0c83a82004-10-15 00:50:19 +000035 Statistic<> NumHiAndLo("ppc-codegen", "Number of 32b imms not loaded");
Nate Begemanb816f022004-10-07 22:30:03 +000036
Misha Brukman422791f2004-06-21 17:41:12 +000037 /// TypeClass - Used by the PowerPC backend to group LLVM types by their basic
38 /// PPC Representation.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000039 ///
40 enum TypeClass {
Misha Brukman7e898c32004-07-20 00:41:46 +000041 cByte, cShort, cInt, cFP32, cFP64, cLong
Misha Brukman5dfe3a92004-06-21 16:55:25 +000042 };
43}
44
45/// getClass - Turn a primitive type into a "class" number which is based on the
46/// size of the type, and whether or not it is floating point.
47///
48static inline TypeClass getClass(const Type *Ty) {
Misha Brukman358829f2004-06-21 17:25:55 +000049 switch (Ty->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +000050 case Type::SByteTyID:
51 case Type::UByteTyID: return cByte; // Byte operands are class #0
52 case Type::ShortTyID:
53 case Type::UShortTyID: return cShort; // Short operands are class #1
54 case Type::IntTyID:
55 case Type::UIntTyID:
Misha Brukman2834a4d2004-07-07 20:07:22 +000056 case Type::PointerTyID: return cInt; // Ints and pointers are class #2
Misha Brukman5dfe3a92004-06-21 16:55:25 +000057
Misha Brukman7e898c32004-07-20 00:41:46 +000058 case Type::FloatTyID: return cFP32; // Single float is #3
59 case Type::DoubleTyID: return cFP64; // Double Point is #4
Misha Brukman5dfe3a92004-06-21 16:55:25 +000060
61 case Type::LongTyID:
Misha Brukman7e898c32004-07-20 00:41:46 +000062 case Type::ULongTyID: return cLong; // Longs are class #5
Misha Brukman5dfe3a92004-06-21 16:55:25 +000063 default:
64 assert(0 && "Invalid type to getClass!");
65 return cByte; // not reached
66 }
67}
68
69// getClassB - Just like getClass, but treat boolean values as ints.
70static inline TypeClass getClassB(const Type *Ty) {
Nate Begemanb73a7112004-08-13 09:32:01 +000071 if (Ty == Type::BoolTy) return cByte;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000072 return getClass(Ty);
73}
74
75namespace {
Misha Brukmana1dca552004-09-21 18:22:19 +000076 struct PPC32ISel : public FunctionPass, InstVisitor<PPC32ISel> {
Misha Brukman3d9a6c22004-08-11 00:09:42 +000077 PPC32TargetMachine &TM;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000078 MachineFunction *F; // The function we are compiling into
79 MachineBasicBlock *BB; // The current MBB we are compiling
80 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Misha Brukmanb097f212004-07-26 18:13:24 +000081
Nate Begeman645495d2004-09-23 05:31:33 +000082 /// CollapsedGepOp - This struct is for recording the intermediate results
83 /// used to calculate the base, index, and offset of a GEP instruction.
84 struct CollapsedGepOp {
85 ConstantSInt *offset; // the current offset into the struct/array
86 Value *index; // the index of the array element
87 ConstantUInt *size; // the size of each array element
88 CollapsedGepOp(ConstantSInt *o, Value *i, ConstantUInt *s) :
89 offset(o), index(i), size(s) {}
90 };
91
92 /// FoldedGEP - This struct is for recording the necessary information to
93 /// emit the GEP in a load or store instruction, used by emitGEPOperation.
94 struct FoldedGEP {
95 unsigned base;
96 unsigned index;
97 ConstantSInt *offset;
98 FoldedGEP() : base(0), index(0), offset(0) {}
99 FoldedGEP(unsigned b, unsigned i, ConstantSInt *o) :
100 base(b), index(i), offset(o) {}
101 };
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000102
Misha Brukman2834a4d2004-07-07 20:07:22 +0000103 // External functions used in the Module
Nate Begemanb64af912004-08-10 20:42:36 +0000104 Function *fmodfFn, *fmodFn, *__cmpdi2Fn, *__moddi3Fn, *__divdi3Fn,
105 *__umoddi3Fn, *__udivdi3Fn, *__fixsfdiFn, *__fixdfdiFn, *__fixunssfdiFn,
106 *__fixunsdfdiFn, *__floatdisfFn, *__floatdidfFn, *mallocFn, *freeFn;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000107
Nate Begeman645495d2004-09-23 05:31:33 +0000108 // Mapping between Values and SSA Regs
109 std::map<Value*, unsigned> RegMap;
110
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000111 // MBBMap - Mapping between LLVM BB -> Machine BB
112 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
113
114 // AllocaMap - Mapping from fixed sized alloca instructions to the
115 // FrameIndex for the alloca.
116 std::map<AllocaInst*, unsigned> AllocaMap;
117
Nate Begeman645495d2004-09-23 05:31:33 +0000118 // GEPMap - Mapping between basic blocks and GEP definitions
119 std::map<GetElementPtrInst*, FoldedGEP> GEPMap;
120
Misha Brukmanb097f212004-07-26 18:13:24 +0000121 // A Reg to hold the base address used for global loads and stores, and a
122 // flag to set whether or not we need to emit it for this function.
123 unsigned GlobalBaseReg;
124 bool GlobalBaseInitialized;
125
Misha Brukmana1dca552004-09-21 18:22:19 +0000126 PPC32ISel(TargetMachine &tm):TM(reinterpret_cast<PPC32TargetMachine&>(tm)),
Misha Brukmane2eceb52004-07-23 16:08:20 +0000127 F(0), BB(0) {}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000128
Misha Brukman2834a4d2004-07-07 20:07:22 +0000129 bool doInitialization(Module &M) {
Misha Brukmanb0932592004-07-07 15:36:18 +0000130 // Add external functions that we may call
Nate Begemanb64af912004-08-10 20:42:36 +0000131 Type *i = Type::IntTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000132 Type *d = Type::DoubleTy;
Misha Brukmanf3f63822004-07-08 19:41:16 +0000133 Type *f = Type::FloatTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000134 Type *l = Type::LongTy;
135 Type *ul = Type::ULongTy;
Misha Brukman313efcb2004-07-09 15:45:07 +0000136 Type *voidPtr = PointerType::get(Type::SByteTy);
Misha Brukman7e898c32004-07-20 00:41:46 +0000137 // float fmodf(float, float);
138 fmodfFn = M.getOrInsertFunction("fmodf", f, f, f, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000139 // double fmod(double, double);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000140 fmodFn = M.getOrInsertFunction("fmod", d, d, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000141 // int __cmpdi2(long, long);
142 __cmpdi2Fn = M.getOrInsertFunction("__cmpdi2", i, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000143 // long __moddi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000144 __moddi3Fn = M.getOrInsertFunction("__moddi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000145 // long __divdi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000146 __divdi3Fn = M.getOrInsertFunction("__divdi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000147 // unsigned long __umoddi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000148 __umoddi3Fn = M.getOrInsertFunction("__umoddi3", ul, ul, ul, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000149 // unsigned long __udivdi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000150 __udivdi3Fn = M.getOrInsertFunction("__udivdi3", ul, ul, ul, 0);
Misha Brukman7e898c32004-07-20 00:41:46 +0000151 // long __fixsfdi(float)
Nate Begemanb64af912004-08-10 20:42:36 +0000152 __fixsfdiFn = M.getOrInsertFunction("__fixsfdi", l, f, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000153 // long __fixdfdi(double)
154 __fixdfdiFn = M.getOrInsertFunction("__fixdfdi", l, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000155 // unsigned long __fixunssfdi(float)
156 __fixunssfdiFn = M.getOrInsertFunction("__fixunssfdi", ul, f, 0);
157 // unsigned long __fixunsdfdi(double)
158 __fixunsdfdiFn = M.getOrInsertFunction("__fixunsdfdi", ul, d, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000159 // float __floatdisf(long)
160 __floatdisfFn = M.getOrInsertFunction("__floatdisf", f, l, 0);
161 // double __floatdidf(long)
162 __floatdidfFn = M.getOrInsertFunction("__floatdidf", d, l, 0);
Misha Brukman313efcb2004-07-09 15:45:07 +0000163 // void* malloc(size_t)
164 mallocFn = M.getOrInsertFunction("malloc", voidPtr, Type::UIntTy, 0);
165 // void free(void*)
166 freeFn = M.getOrInsertFunction("free", Type::VoidTy, voidPtr, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000167 return false;
168 }
Misha Brukmand18a31d2004-07-06 22:51:53 +0000169
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000170 /// runOnFunction - Top level implementation of instruction selection for
171 /// the entire function.
172 ///
173 bool runOnFunction(Function &Fn) {
174 // First pass over the function, lower any unknown intrinsic functions
175 // with the IntrinsicLowering class.
176 LowerUnknownIntrinsicFunctionCalls(Fn);
177
178 F = &MachineFunction::construct(&Fn, TM);
179
180 // Create all of the machine basic blocks for the function...
181 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
182 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
183
184 BB = &F->front();
185
Misha Brukmanb097f212004-07-26 18:13:24 +0000186 // Make sure we re-emit a set of the global base reg if necessary
187 GlobalBaseInitialized = false;
188
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000189 // Copy incoming arguments off of the stack...
190 LoadArgumentsToVirtualRegs(Fn);
191
192 // Instruction select everything except PHI nodes
193 visit(Fn);
194
195 // Select the PHI nodes
196 SelectPHINodes();
197
Nate Begeman645495d2004-09-23 05:31:33 +0000198 GEPMap.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000199 RegMap.clear();
200 MBBMap.clear();
201 AllocaMap.clear();
202 F = 0;
203 // We always build a machine code representation for the function
204 return true;
205 }
206
207 virtual const char *getPassName() const {
208 return "PowerPC Simple Instruction Selection";
209 }
210
211 /// visitBasicBlock - This method is called when we are visiting a new basic
212 /// block. This simply creates a new MachineBasicBlock to emit code into
213 /// and adds it to the current MachineFunction. Subsequent visit* for
214 /// instructions will be invoked for all instructions in the basic block.
215 ///
216 void visitBasicBlock(BasicBlock &LLVM_BB) {
217 BB = MBBMap[&LLVM_BB];
218 }
219
220 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
221 /// function, lowering any calls to unknown intrinsic functions into the
222 /// equivalent LLVM code.
223 ///
224 void LowerUnknownIntrinsicFunctionCalls(Function &F);
225
226 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
227 /// from the stack into virtual registers.
228 ///
229 void LoadArgumentsToVirtualRegs(Function &F);
230
231 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
232 /// because we have to generate our sources into the source basic blocks,
233 /// not the current one.
234 ///
235 void SelectPHINodes();
236
237 // Visitation methods for various instructions. These methods simply emit
238 // fixed PowerPC code for each instruction.
239
Chris Lattner289a49a2004-10-16 18:13:47 +0000240 // Control flow operators.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000241 void visitReturnInst(ReturnInst &RI);
242 void visitBranchInst(BranchInst &BI);
Chris Lattner289a49a2004-10-16 18:13:47 +0000243 void visitUnreachableInst(UnreachableInst &UI) {}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000244
245 struct ValueRecord {
246 Value *Val;
247 unsigned Reg;
248 const Type *Ty;
249 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
250 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
251 };
Misha Brukmanb097f212004-07-26 18:13:24 +0000252
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000253 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000254 const std::vector<ValueRecord> &Args, bool isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000255 void visitCallInst(CallInst &I);
256 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
257
258 // Arithmetic operators
259 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
260 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
261 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
262 void visitMul(BinaryOperator &B);
263
264 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
265 void visitRem(BinaryOperator &B) { visitDivRem(B); }
266 void visitDivRem(BinaryOperator &B);
267
268 // Bitwise operators
269 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
270 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
271 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
272
273 // Comparison operators...
274 void visitSetCondInst(SetCondInst &I);
275 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
276 MachineBasicBlock *MBB,
277 MachineBasicBlock::iterator MBBI);
278 void visitSelectInst(SelectInst &SI);
279
280
281 // Memory Instructions
282 void visitLoadInst(LoadInst &I);
283 void visitStoreInst(StoreInst &I);
284 void visitGetElementPtrInst(GetElementPtrInst &I);
285 void visitAllocaInst(AllocaInst &I);
286 void visitMallocInst(MallocInst &I);
287 void visitFreeInst(FreeInst &I);
288
289 // Other operators
290 void visitShiftInst(ShiftInst &I);
291 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
292 void visitCastInst(CastInst &I);
293 void visitVANextInst(VANextInst &I);
294 void visitVAArgInst(VAArgInst &I);
295
296 void visitInstruction(Instruction &I) {
297 std::cerr << "Cannot instruction select: " << I;
298 abort();
299 }
300
Nate Begemanb47321b2004-08-20 09:56:22 +0000301 unsigned ExtendOrClear(MachineBasicBlock *MBB,
302 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +0000303 Value *Op0);
Nate Begemanb47321b2004-08-20 09:56:22 +0000304
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000305 /// promote32 - Make a value 32-bits wide, and put it somewhere.
306 ///
307 void promote32(unsigned targetReg, const ValueRecord &VR);
308
309 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
310 /// constant expression GEP support.
311 ///
312 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +0000313 GetElementPtrInst *GEPI, bool foldGEP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000314
315 /// emitCastOperation - Common code shared between visitCastInst and
316 /// constant expression cast support.
317 ///
318 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
319 Value *Src, const Type *DestTy, unsigned TargetReg);
320
Nate Begemanb816f022004-10-07 22:30:03 +0000321
322 /// emitBinaryConstOperation - Used by several functions to emit simple
323 /// arithmetic and logical operations with constants on a register rather
324 /// than a Value.
325 ///
326 void emitBinaryConstOperation(MachineBasicBlock *MBB,
327 MachineBasicBlock::iterator IP,
328 unsigned Op0Reg, ConstantInt *Op1,
329 unsigned Opcode, unsigned DestReg);
330
331 /// emitSimpleBinaryOperation - Implement simple binary operators for
332 /// integral types. OperatorClass is one of: 0 for Add, 1 for Sub,
333 /// 2 for And, 3 for Or, 4 for Xor.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000334 ///
335 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
336 MachineBasicBlock::iterator IP,
337 Value *Op0, Value *Op1,
338 unsigned OperatorClass, unsigned TargetReg);
339
340 /// emitBinaryFPOperation - This method handles emission of floating point
341 /// Add (0), Sub (1), Mul (2), and Div (3) operations.
342 void emitBinaryFPOperation(MachineBasicBlock *BB,
343 MachineBasicBlock::iterator IP,
344 Value *Op0, Value *Op1,
345 unsigned OperatorClass, unsigned TargetReg);
346
347 void emitMultiply(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
348 Value *Op0, Value *Op1, unsigned TargetReg);
349
Misha Brukman1013ef52004-07-21 20:09:08 +0000350 void doMultiply(MachineBasicBlock *MBB,
351 MachineBasicBlock::iterator IP,
352 unsigned DestReg, Value *Op0, Value *Op1);
353
354 /// doMultiplyConst - This method will multiply the value in Op0Reg by the
355 /// value of the ContantInt *CI
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000356 void doMultiplyConst(MachineBasicBlock *MBB,
Misha Brukman1013ef52004-07-21 20:09:08 +0000357 MachineBasicBlock::iterator IP,
358 unsigned DestReg, Value *Op0, ConstantInt *CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000359
360 void emitDivRemOperation(MachineBasicBlock *BB,
361 MachineBasicBlock::iterator IP,
362 Value *Op0, Value *Op1, bool isDiv,
363 unsigned TargetReg);
364
365 /// emitSetCCOperation - Common code shared between visitSetCondInst and
366 /// constant expression support.
367 ///
368 void emitSetCCOperation(MachineBasicBlock *BB,
369 MachineBasicBlock::iterator IP,
370 Value *Op0, Value *Op1, unsigned Opcode,
371 unsigned TargetReg);
372
373 /// emitShiftOperation - Common code shared between visitShiftInst and
374 /// constant expression support.
375 ///
376 void emitShiftOperation(MachineBasicBlock *MBB,
377 MachineBasicBlock::iterator IP,
378 Value *Op, Value *ShiftAmount, bool isLeftShift,
379 const Type *ResultTy, unsigned DestReg);
380
381 /// emitSelectOperation - Common code shared between visitSelectInst and the
382 /// constant expression support.
Misha Brukmanb097f212004-07-26 18:13:24 +0000383 ///
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000384 void emitSelectOperation(MachineBasicBlock *MBB,
385 MachineBasicBlock::iterator IP,
386 Value *Cond, Value *TrueVal, Value *FalseVal,
387 unsigned DestReg);
388
Misha Brukmanb097f212004-07-26 18:13:24 +0000389 /// copyGlobalBaseToRegister - Output the instructions required to put the
390 /// base address to use for accessing globals into a register.
391 ///
Misha Brukmana1dca552004-09-21 18:22:19 +0000392 void copyGlobalBaseToRegister(MachineBasicBlock *MBB,
393 MachineBasicBlock::iterator IP,
394 unsigned R);
Misha Brukmanb097f212004-07-26 18:13:24 +0000395
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000396 /// copyConstantToRegister - Output the instructions required to put the
397 /// specified constant into the specified register.
398 ///
399 void copyConstantToRegister(MachineBasicBlock *MBB,
400 MachineBasicBlock::iterator MBBI,
401 Constant *C, unsigned Reg);
402
403 void emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
404 unsigned LHS, unsigned RHS);
405
406 /// makeAnotherReg - This method returns the next register number we haven't
407 /// yet used.
408 ///
409 /// Long values are handled somewhat specially. They are always allocated
410 /// as pairs of 32 bit integer values. The register number returned is the
Misha Brukman1013ef52004-07-21 20:09:08 +0000411 /// high 32 bits of the long value, and the regNum+1 is the low 32 bits.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000412 ///
413 unsigned makeAnotherReg(const Type *Ty) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000414 assert(dynamic_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo()) &&
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000415 "Current target doesn't have PPC reg info??");
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000416 const PPC32RegisterInfo *PPCRI =
417 static_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo());
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000418 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Nate Begemanb64af912004-08-10 20:42:36 +0000419 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Type::IntTy);
420 // Create the upper part
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000421 F->getSSARegMap()->createVirtualRegister(RC);
Nate Begemanb64af912004-08-10 20:42:36 +0000422 // Create the lower part.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000423 return F->getSSARegMap()->createVirtualRegister(RC)-1;
424 }
425
426 // Add the mapping of regnumber => reg class to MachineFunction
Nate Begemanb64af912004-08-10 20:42:36 +0000427 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Ty);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000428 return F->getSSARegMap()->createVirtualRegister(RC);
429 }
430
431 /// getReg - This method turns an LLVM value into a register number.
432 ///
433 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
434 unsigned getReg(Value *V) {
435 // Just append to the end of the current bb.
436 MachineBasicBlock::iterator It = BB->end();
437 return getReg(V, BB, It);
438 }
439 unsigned getReg(Value *V, MachineBasicBlock *MBB,
440 MachineBasicBlock::iterator IPt);
Misha Brukman1013ef52004-07-21 20:09:08 +0000441
442 /// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
443 /// is okay to use as an immediate argument to a certain binary operation
Nate Begemanb816f022004-10-07 22:30:03 +0000444 bool canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode,
445 bool Shifted);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000446
447 /// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
448 /// that is to be statically allocated with the initial stack frame
449 /// adjustment.
450 unsigned getFixedSizedAllocaFI(AllocaInst *AI);
451 };
452}
453
454/// dyn_castFixedAlloca - If the specified value is a fixed size alloca
455/// instruction in the entry block, return it. Otherwise, return a null
456/// pointer.
457static AllocaInst *dyn_castFixedAlloca(Value *V) {
458 if (AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
459 BasicBlock *BB = AI->getParent();
460 if (isa<ConstantUInt>(AI->getArraySize()) && BB ==&BB->getParent()->front())
461 return AI;
462 }
463 return 0;
464}
465
466/// getReg - This method turns an LLVM value into a register number.
467///
Misha Brukmana1dca552004-09-21 18:22:19 +0000468unsigned PPC32ISel::getReg(Value *V, MachineBasicBlock *MBB,
469 MachineBasicBlock::iterator IPt) {
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000470 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattnera51e4f62004-07-18 18:45:01 +0000471 unsigned Reg = makeAnotherReg(V->getType());
472 copyConstantToRegister(MBB, IPt, C, Reg);
473 return Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000474 } else if (AllocaInst *AI = dyn_castFixedAlloca(V)) {
475 unsigned Reg = makeAnotherReg(V->getType());
476 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5b570812004-08-10 22:47:03 +0000477 addFrameReference(BuildMI(*MBB, IPt, PPC::ADDI, 2, Reg), FI, 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000478 return Reg;
479 }
480
481 unsigned &Reg = RegMap[V];
482 if (Reg == 0) {
483 Reg = makeAnotherReg(V->getType());
484 RegMap[V] = Reg;
485 }
486
487 return Reg;
488}
489
Misha Brukman1013ef52004-07-21 20:09:08 +0000490/// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
491/// is okay to use as an immediate argument to a certain binary operator.
Nate Begemanb816f022004-10-07 22:30:03 +0000492/// The shifted argument determines if the immediate is suitable to be used with
493/// the PowerPC instructions such as addis which concatenate 16 bits of the
494/// immediate with 16 bits of zeroes.
Misha Brukman1013ef52004-07-21 20:09:08 +0000495///
Nate Begemanb816f022004-10-07 22:30:03 +0000496bool PPC32ISel::canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode,
497 bool Shifted) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000498 ConstantSInt *Op1Cs;
499 ConstantUInt *Op1Cu;
Nate Begemanb816f022004-10-07 22:30:03 +0000500
501 // For shifted immediates, any value with the low halfword cleared may be used
502 if (Shifted) {
Nate Begemanbdf69842004-10-08 02:49:24 +0000503 if (((int32_t)CI->getRawValue() & 0x0000FFFF) == 0)
Nate Begemanb816f022004-10-07 22:30:03 +0000504 return true;
Nate Begemanbdf69842004-10-08 02:49:24 +0000505 else
506 return false;
Nate Begemanb816f022004-10-07 22:30:03 +0000507 }
Misha Brukman1013ef52004-07-21 20:09:08 +0000508
509 // ADDI, Compare, and non-indexed Load take SIMM
Nate Begemanb816f022004-10-07 22:30:03 +0000510 bool cond1 = (Opcode < 2)
Nate Begemana41fc772004-09-29 02:35:05 +0000511 && ((int32_t)CI->getRawValue() <= 32767)
512 && ((int32_t)CI->getRawValue() >= -32768);
Misha Brukman1013ef52004-07-21 20:09:08 +0000513
Misha Brukman1013ef52004-07-21 20:09:08 +0000514 // ANDIo, ORI, and XORI take unsigned values
Nate Begemanb816f022004-10-07 22:30:03 +0000515 bool cond2 = (Opcode >= 2)
Misha Brukman2ed17ca2004-07-22 15:58:04 +0000516 && (Op1Cs = dyn_cast<ConstantSInt>(CI))
517 && (Op1Cs->getValue() >= 0)
Nate Begemana41fc772004-09-29 02:35:05 +0000518 && (Op1Cs->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000519
520 // ANDIo, ORI, and XORI take UIMMs, so they can be larger
Nate Begemanb816f022004-10-07 22:30:03 +0000521 bool cond3 = (Opcode >= 2)
Misha Brukman17a90002004-07-21 20:22:06 +0000522 && (Op1Cu = dyn_cast<ConstantUInt>(CI))
523 && (Op1Cu->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000524
Nate Begemanb816f022004-10-07 22:30:03 +0000525 if (cond1 || cond2 || cond3)
Misha Brukman1013ef52004-07-21 20:09:08 +0000526 return true;
527
528 return false;
529}
530
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000531/// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
532/// that is to be statically allocated with the initial stack frame
533/// adjustment.
Misha Brukmana1dca552004-09-21 18:22:19 +0000534unsigned PPC32ISel::getFixedSizedAllocaFI(AllocaInst *AI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000535 // Already computed this?
536 std::map<AllocaInst*, unsigned>::iterator I = AllocaMap.lower_bound(AI);
537 if (I != AllocaMap.end() && I->first == AI) return I->second;
538
539 const Type *Ty = AI->getAllocatedType();
540 ConstantUInt *CUI = cast<ConstantUInt>(AI->getArraySize());
541 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
542 TySize *= CUI->getValue(); // Get total allocated size...
543 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
544
545 // Create a new stack object using the frame manager...
546 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
547 AllocaMap.insert(I, std::make_pair(AI, FrameIdx));
548 return FrameIdx;
549}
550
551
Misha Brukmanb097f212004-07-26 18:13:24 +0000552/// copyGlobalBaseToRegister - Output the instructions required to put the
553/// base address to use for accessing globals into a register.
554///
Misha Brukmana1dca552004-09-21 18:22:19 +0000555void PPC32ISel::copyGlobalBaseToRegister(MachineBasicBlock *MBB,
556 MachineBasicBlock::iterator IP,
557 unsigned R) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000558 if (!GlobalBaseInitialized) {
559 // Insert the set of GlobalBaseReg into the first MBB of the function
560 MachineBasicBlock &FirstMBB = F->front();
561 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
562 GlobalBaseReg = makeAnotherReg(Type::IntTy);
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000563 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
Nate Begemanda721e72004-09-27 05:08:17 +0000564 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg).addReg(PPC::LR);
Misha Brukmanb097f212004-07-26 18:13:24 +0000565 GlobalBaseInitialized = true;
566 }
567 // Emit our copy of GlobalBaseReg to the destination register in the
568 // current MBB
Misha Brukman5b570812004-08-10 22:47:03 +0000569 BuildMI(*MBB, IP, PPC::OR, 2, R).addReg(GlobalBaseReg)
Misha Brukmanb097f212004-07-26 18:13:24 +0000570 .addReg(GlobalBaseReg);
571}
572
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000573/// copyConstantToRegister - Output the instructions required to put the
574/// specified constant into the specified register.
575///
Misha Brukmana1dca552004-09-21 18:22:19 +0000576void PPC32ISel::copyConstantToRegister(MachineBasicBlock *MBB,
577 MachineBasicBlock::iterator IP,
578 Constant *C, unsigned R) {
Chris Lattner289a49a2004-10-16 18:13:47 +0000579 if (isa<UndefValue>(C)) {
580 BuildMI(*MBB, IP, PPC::IMPLICIT_DEF, 0, R);
581 return;
582 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000583 if (C->getType()->isIntegral()) {
584 unsigned Class = getClassB(C->getType());
585
586 if (Class == cLong) {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000587 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
588 uint64_t uval = CUI->getValue();
589 unsigned hiUVal = uval >> 32;
590 unsigned loUVal = uval;
591 ConstantUInt *CUHi = ConstantUInt::get(Type::UIntTy, hiUVal);
592 ConstantUInt *CULo = ConstantUInt::get(Type::UIntTy, loUVal);
593 copyConstantToRegister(MBB, IP, CUHi, R);
594 copyConstantToRegister(MBB, IP, CULo, R+1);
595 return;
596 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
597 int64_t sval = CSI->getValue();
598 int hiSVal = sval >> 32;
599 int loSVal = sval;
600 ConstantSInt *CSHi = ConstantSInt::get(Type::IntTy, hiSVal);
601 ConstantSInt *CSLo = ConstantSInt::get(Type::IntTy, loSVal);
602 copyConstantToRegister(MBB, IP, CSHi, R);
603 copyConstantToRegister(MBB, IP, CSLo, R+1);
604 return;
Misha Brukman7e898c32004-07-20 00:41:46 +0000605 } else {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000606 std::cerr << "Unhandled long constant type!\n";
607 abort();
608 }
609 }
610
611 assert(Class <= cInt && "Type not handled yet!");
612
613 // Handle bool
614 if (C->getType() == Type::BoolTy) {
Misha Brukman5b570812004-08-10 22:47:03 +0000615 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(C == ConstantBool::True);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000616 return;
617 }
618
619 // Handle int
620 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
621 unsigned uval = CUI->getValue();
622 if (uval < 32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000623 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(uval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000624 } else {
625 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000626 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(uval >> 16);
Nate Begemanb816f022004-10-07 22:30:03 +0000627 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(uval & 0xFFFF);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000628 }
629 return;
630 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
631 int sval = CSI->getValue();
632 if (sval < 32768 && sval >= -32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000633 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(sval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000634 } else {
635 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000636 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(sval >> 16);
Nate Begemanb816f022004-10-07 22:30:03 +0000637 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(sval & 0xFFFF);
Misha Brukman7e898c32004-07-20 00:41:46 +0000638 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000639 return;
640 }
Misha Brukmana0af38c2004-07-28 19:13:49 +0000641 std::cerr << "Unhandled integer constant!\n";
642 abort();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000643 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000644 // We need to spill the constant to memory...
645 MachineConstantPool *CP = F->getConstantPool();
646 unsigned CPI = CP->getConstantPoolIndex(CFP);
647 const Type *Ty = CFP->getType();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000648
Misha Brukmand18a31d2004-07-06 22:51:53 +0000649 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Misha Brukmanfc879c32004-07-08 18:02:38 +0000650
Misha Brukmanb097f212004-07-26 18:13:24 +0000651 // Load addr of constant to reg; constant is located at base + distance
652 unsigned GlobalBase = makeAnotherReg(Type::IntTy);
Misha Brukmanfc879c32004-07-08 18:02:38 +0000653 unsigned Reg1 = makeAnotherReg(Type::IntTy);
Nate Begeman07a73752004-08-17 07:17:44 +0000654 unsigned Opcode = (Ty == Type::FloatTy) ? PPC::LFS : PPC::LFD;
Misha Brukmanb097f212004-07-26 18:13:24 +0000655 // Move value at base + distance into return reg
656 copyGlobalBaseToRegister(MBB, IP, GlobalBase);
Misha Brukman5b570812004-08-10 22:47:03 +0000657 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, Reg1).addReg(GlobalBase)
Misha Brukmanfc879c32004-07-08 18:02:38 +0000658 .addConstantPoolIndex(CPI);
Nate Begemaned428532004-09-04 05:00:00 +0000659 BuildMI(*MBB, IP, Opcode, 2, R).addConstantPoolIndex(CPI).addReg(Reg1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000660 } else if (isa<ConstantPointerNull>(C)) {
661 // Copy zero (null pointer) to the register.
Misha Brukman5b570812004-08-10 22:47:03 +0000662 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(0);
Chris Lattner67910e12004-07-18 07:29:35 +0000663 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000664 // GV is located at base + distance
Nate Begemaned428532004-09-04 05:00:00 +0000665
Misha Brukmanb097f212004-07-26 18:13:24 +0000666 unsigned GlobalBase = makeAnotherReg(Type::IntTy);
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000667 unsigned TmpReg = makeAnotherReg(GV->getType());
Nate Begeman81d265d2004-08-19 05:20:54 +0000668 unsigned Opcode = (GV->hasWeakLinkage()
669 || GV->isExternal()
670 || dyn_cast<Function>(GV)) ? PPC::LWZ : PPC::LA;
Misha Brukmanb097f212004-07-26 18:13:24 +0000671
672 // Move value at base + distance into return reg
673 copyGlobalBaseToRegister(MBB, IP, GlobalBase);
Misha Brukman5b570812004-08-10 22:47:03 +0000674 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, TmpReg).addReg(GlobalBase)
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000675 .addGlobalAddress(GV);
Nate Begemaned428532004-09-04 05:00:00 +0000676 BuildMI(*MBB, IP, Opcode, 2, R).addGlobalAddress(GV).addReg(TmpReg);
Misha Brukmane2eceb52004-07-23 16:08:20 +0000677
678 // Add the GV to the list of things whose addresses have been taken.
679 TM.AddressTaken.insert(GV);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000680 } else {
Chris Lattner76e2df22004-07-15 02:14:30 +0000681 std::cerr << "Offending constant: " << *C << "\n";
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000682 assert(0 && "Type not handled yet!");
683 }
684}
685
686/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
687/// the stack into virtual registers.
Misha Brukmana1dca552004-09-21 18:22:19 +0000688void PPC32ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
Chris Lattner3ea93462004-08-06 06:58:50 +0000689 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000690 unsigned GPR_remaining = 8;
691 unsigned FPR_remaining = 13;
Misha Brukmand18a31d2004-07-06 22:51:53 +0000692 unsigned GPR_idx = 0, FPR_idx = 0;
693 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000694 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
695 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000696 };
697 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000698 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
699 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Misha Brukmand18a31d2004-07-06 22:51:53 +0000700 };
Misha Brukman422791f2004-06-21 17:41:12 +0000701
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000702 MachineFrameInfo *MFI = F->getFrameInfo();
Misha Brukmand18a31d2004-07-06 22:51:53 +0000703
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000704 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
705 bool ArgLive = !I->use_empty();
706 unsigned Reg = ArgLive ? getReg(*I) : 0;
707 int FI; // Frame object index
708
709 switch (getClassB(I->getType())) {
710 case cByte:
711 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000712 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000713 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000714 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
715 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000716 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000717 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000718 addFrameReference(BuildMI(BB, PPC::LBZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000719 }
720 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000721 break;
722 case cShort:
723 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000724 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000725 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000726 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
727 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000728 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000729 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000730 addFrameReference(BuildMI(BB, PPC::LHZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000731 }
732 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000733 break;
734 case cInt:
735 if (ArgLive) {
736 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000737 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000738 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
739 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000740 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000741 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000742 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000743 }
744 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000745 break;
746 case cLong:
747 if (ArgLive) {
748 FI = MFI->CreateFixedObject(8, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000749 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +0000750 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
751 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx+1]);
752 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukman313efcb2004-07-09 15:45:07 +0000753 .addReg(GPR[GPR_idx]);
Misha Brukman5b570812004-08-10 22:47:03 +0000754 BuildMI(BB, PPC::OR, 2, Reg+1).addReg(GPR[GPR_idx+1])
Misha Brukman313efcb2004-07-09 15:45:07 +0000755 .addReg(GPR[GPR_idx+1]);
Misha Brukman422791f2004-06-21 17:41:12 +0000756 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000757 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
758 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg+1), FI, 4);
Misha Brukman422791f2004-06-21 17:41:12 +0000759 }
760 }
Misha Brukman1013ef52004-07-21 20:09:08 +0000761 // longs require 4 additional bytes and use 2 GPRs
762 ArgOffset += 4;
Misha Brukman422791f2004-06-21 17:41:12 +0000763 if (GPR_remaining > 1) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000764 GPR_remaining--;
Misha Brukman422791f2004-06-21 17:41:12 +0000765 GPR_idx++;
766 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000767 break;
Misha Brukman7e898c32004-07-20 00:41:46 +0000768 case cFP32:
769 if (ArgLive) {
770 FI = MFI->CreateFixedObject(4, ArgOffset);
771
Misha Brukman422791f2004-06-21 17:41:12 +0000772 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000773 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
774 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukmand18a31d2004-07-06 22:51:53 +0000775 FPR_remaining--;
776 FPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000777 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000778 addFrameReference(BuildMI(BB, PPC::LFS, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000779 }
780 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000781 break;
782 case cFP64:
783 if (ArgLive) {
784 FI = MFI->CreateFixedObject(8, ArgOffset);
785
786 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000787 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
788 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukman7e898c32004-07-20 00:41:46 +0000789 FPR_remaining--;
790 FPR_idx++;
791 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000792 addFrameReference(BuildMI(BB, PPC::LFD, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000793 }
794 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000795
796 // doubles require 4 additional bytes and use 2 GPRs of param space
797 ArgOffset += 4;
798 if (GPR_remaining > 0) {
799 GPR_remaining--;
800 GPR_idx++;
801 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000802 break;
803 default:
804 assert(0 && "Unhandled argument type!");
805 }
806 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Misha Brukman422791f2004-06-21 17:41:12 +0000807 if (GPR_remaining > 0) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000808 GPR_remaining--; // uses up 2 GPRs
809 GPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000810 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000811 }
812
813 // If the function takes variable number of arguments, add a frame offset for
814 // the start of the first vararg value... this is used to expand
815 // llvm.va_start.
816 if (Fn.getFunctionType()->isVarArg())
Misha Brukmanb097f212004-07-26 18:13:24 +0000817 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000818}
819
820
821/// SelectPHINodes - Insert machine code to generate phis. This is tricky
822/// because we have to generate our sources into the source basic blocks, not
823/// the current one.
824///
Misha Brukmana1dca552004-09-21 18:22:19 +0000825void PPC32ISel::SelectPHINodes() {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000826 const TargetInstrInfo &TII = *TM.getInstrInfo();
827 const Function &LF = *F->getFunction(); // The LLVM function...
828 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
829 const BasicBlock *BB = I;
830 MachineBasicBlock &MBB = *MBBMap[I];
831
832 // Loop over all of the PHI nodes in the LLVM basic block...
833 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
834 for (BasicBlock::const_iterator I = BB->begin();
835 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
836
837 // Create a new machine instr PHI node, and insert it.
838 unsigned PHIReg = getReg(*PN);
839 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000840 PPC::PHI, PN->getNumOperands(), PHIReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000841
842 MachineInstr *LongPhiMI = 0;
843 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
844 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000845 PPC::PHI, PN->getNumOperands(), PHIReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000846
847 // PHIValues - Map of blocks to incoming virtual registers. We use this
848 // so that we only initialize one incoming value for a particular block,
849 // even if the block has multiple entries in the PHI node.
850 //
851 std::map<MachineBasicBlock*, unsigned> PHIValues;
852
853 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
Misha Brukman313efcb2004-07-09 15:45:07 +0000854 MachineBasicBlock *PredMBB = 0;
855 for (MachineBasicBlock::pred_iterator PI = MBB.pred_begin (),
856 PE = MBB.pred_end (); PI != PE; ++PI)
857 if (PN->getIncomingBlock(i) == (*PI)->getBasicBlock()) {
858 PredMBB = *PI;
859 break;
860 }
861 assert (PredMBB && "Couldn't find incoming machine-cfg edge for phi");
862
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000863 unsigned ValReg;
864 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
865 PHIValues.lower_bound(PredMBB);
866
867 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
868 // We already inserted an initialization of the register for this
869 // predecessor. Recycle it.
870 ValReg = EntryIt->second;
Misha Brukman47225442004-07-23 22:35:49 +0000871 } else {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000872 // Get the incoming value into a virtual register.
873 //
874 Value *Val = PN->getIncomingValue(i);
875
876 // If this is a constant or GlobalValue, we may have to insert code
877 // into the basic block to compute it into a virtual register.
878 if ((isa<Constant>(Val) && !isa<ConstantExpr>(Val)) ||
879 isa<GlobalValue>(Val)) {
880 // Simple constants get emitted at the end of the basic block,
881 // before any terminator instructions. We "know" that the code to
882 // move a constant into a register will never clobber any flags.
883 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
884 } else {
885 // Because we don't want to clobber any values which might be in
886 // physical registers with the computation of this constant (which
887 // might be arbitrarily complex if it is a constant expression),
888 // just insert the computation at the top of the basic block.
889 MachineBasicBlock::iterator PI = PredMBB->begin();
Misha Brukman47225442004-07-23 22:35:49 +0000890
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000891 // Skip over any PHI nodes though!
Misha Brukman5b570812004-08-10 22:47:03 +0000892 while (PI != PredMBB->end() && PI->getOpcode() == PPC::PHI)
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000893 ++PI;
Misha Brukman47225442004-07-23 22:35:49 +0000894
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000895 ValReg = getReg(Val, PredMBB, PI);
896 }
897
898 // Remember that we inserted a value for this PHI for this predecessor
899 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
900 }
901
902 PhiMI->addRegOperand(ValReg);
903 PhiMI->addMachineBasicBlockOperand(PredMBB);
904 if (LongPhiMI) {
905 LongPhiMI->addRegOperand(ValReg+1);
906 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
907 }
908 }
909
910 // Now that we emitted all of the incoming values for the PHI node, make
911 // sure to reposition the InsertPoint after the PHI that we just added.
912 // This is needed because we might have inserted a constant into this
913 // block, right after the PHI's which is before the old insert point!
914 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
915 ++PHIInsertPoint;
916 }
917 }
918}
919
920
921// canFoldSetCCIntoBranchOrSelect - Return the setcc instruction if we can fold
922// it into the conditional branch or select instruction which is the only user
923// of the cc instruction. This is the case if the conditional branch is the
924// only user of the setcc, and if the setcc is in the same basic block as the
Misha Brukman1013ef52004-07-21 20:09:08 +0000925// conditional branch.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000926//
927static SetCondInst *canFoldSetCCIntoBranchOrSelect(Value *V) {
928 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
929 if (SCI->hasOneUse()) {
930 Instruction *User = cast<Instruction>(SCI->use_back());
931 if ((isa<BranchInst>(User) || isa<SelectInst>(User)) &&
Misha Brukmanbebde752004-07-16 21:06:24 +0000932 SCI->getParent() == User->getParent())
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000933 return SCI;
934 }
935 return 0;
936}
937
Misha Brukmanb097f212004-07-26 18:13:24 +0000938// canFoldGEPIntoLoadOrStore - Return the GEP instruction if we can fold it into
939// the load or store instruction that is the only user of the GEP.
940//
941static GetElementPtrInst *canFoldGEPIntoLoadOrStore(Value *V) {
Nate Begeman645495d2004-09-23 05:31:33 +0000942 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(V)) {
943 bool AllUsesAreMem = true;
944 for (Value::use_iterator I = GEPI->use_begin(), E = GEPI->use_end();
945 I != E; ++I) {
946 Instruction *User = cast<Instruction>(*I);
947
948 // If the GEP is the target of a store, but not the source, then we are ok
949 // to fold it.
Misha Brukmanb097f212004-07-26 18:13:24 +0000950 if (isa<StoreInst>(User) &&
951 GEPI->getParent() == User->getParent() &&
952 User->getOperand(0) != GEPI &&
Nate Begeman645495d2004-09-23 05:31:33 +0000953 User->getOperand(1) == GEPI)
954 continue;
955
956 // If the GEP is the source of a load, then we're always ok to fold it
Misha Brukmanb097f212004-07-26 18:13:24 +0000957 if (isa<LoadInst>(User) &&
958 GEPI->getParent() == User->getParent() &&
Nate Begeman645495d2004-09-23 05:31:33 +0000959 User->getOperand(0) == GEPI)
960 continue;
961
962 // if we got to this point, than the instruction was not a load or store
963 // that we are capable of folding the GEP into.
964 AllUsesAreMem = false;
965 break;
Misha Brukmanb097f212004-07-26 18:13:24 +0000966 }
Nate Begeman645495d2004-09-23 05:31:33 +0000967 if (AllUsesAreMem)
968 return GEPI;
969 }
Misha Brukmanb097f212004-07-26 18:13:24 +0000970 return 0;
971}
972
973
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000974// Return a fixed numbering for setcc instructions which does not depend on the
975// order of the opcodes.
976//
977static unsigned getSetCCNumber(unsigned Opcode) {
Misha Brukmane9c65512004-07-06 15:32:44 +0000978 switch (Opcode) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000979 default: assert(0 && "Unknown setcc instruction!");
980 case Instruction::SetEQ: return 0;
981 case Instruction::SetNE: return 1;
982 case Instruction::SetLT: return 2;
983 case Instruction::SetGE: return 3;
984 case Instruction::SetGT: return 4;
985 case Instruction::SetLE: return 5;
986 }
987}
988
Misha Brukmane9c65512004-07-06 15:32:44 +0000989static unsigned getPPCOpcodeForSetCCNumber(unsigned Opcode) {
990 switch (Opcode) {
991 default: assert(0 && "Unknown setcc instruction!");
Misha Brukman5b570812004-08-10 22:47:03 +0000992 case Instruction::SetEQ: return PPC::BEQ;
993 case Instruction::SetNE: return PPC::BNE;
994 case Instruction::SetLT: return PPC::BLT;
995 case Instruction::SetGE: return PPC::BGE;
996 case Instruction::SetGT: return PPC::BGT;
997 case Instruction::SetLE: return PPC::BLE;
Misha Brukmane9c65512004-07-06 15:32:44 +0000998 }
999}
1000
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001001/// emitUCOM - emits an unordered FP compare.
Misha Brukmana1dca552004-09-21 18:22:19 +00001002void PPC32ISel::emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
1003 unsigned LHS, unsigned RHS) {
Misha Brukman5b570812004-08-10 22:47:03 +00001004 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(LHS).addReg(RHS);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001005}
1006
Misha Brukmana1dca552004-09-21 18:22:19 +00001007unsigned PPC32ISel::ExtendOrClear(MachineBasicBlock *MBB,
1008 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +00001009 Value *Op0) {
Nate Begeman0e5e5f52004-08-22 08:10:15 +00001010 const Type *CompTy = Op0->getType();
1011 unsigned Reg = getReg(Op0, MBB, IP);
Nate Begemanb47321b2004-08-20 09:56:22 +00001012 unsigned Class = getClassB(CompTy);
1013
Nate Begeman1b99fd32004-09-29 03:45:33 +00001014 // Since we know that boolean values will be either zero or one, we don't
1015 // have to extend or clear them.
1016 if (CompTy == Type::BoolTy)
1017 return Reg;
1018
Nate Begemanb47321b2004-08-20 09:56:22 +00001019 // Before we do a comparison or SetCC, we have to make sure that we truncate
1020 // the source registers appropriately.
1021 if (Class == cByte) {
1022 unsigned TmpReg = makeAnotherReg(CompTy);
1023 if (CompTy->isSigned())
1024 BuildMI(*MBB, IP, PPC::EXTSB, 1, TmpReg).addReg(Reg);
1025 else
1026 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1027 .addImm(24).addImm(31);
1028 Reg = TmpReg;
1029 } else if (Class == cShort) {
1030 unsigned TmpReg = makeAnotherReg(CompTy);
1031 if (CompTy->isSigned())
1032 BuildMI(*MBB, IP, PPC::EXTSH, 1, TmpReg).addReg(Reg);
1033 else
1034 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1035 .addImm(16).addImm(31);
1036 Reg = TmpReg;
1037 }
1038 return Reg;
1039}
1040
Misha Brukmanbebde752004-07-16 21:06:24 +00001041/// EmitComparison - emits a comparison of the two operands, returning the
1042/// extended setcc code to use. The result is in CR0.
1043///
Misha Brukmana1dca552004-09-21 18:22:19 +00001044unsigned PPC32ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
1045 MachineBasicBlock *MBB,
1046 MachineBasicBlock::iterator IP) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001047 // The arguments are already supposed to be of the same type.
1048 const Type *CompTy = Op0->getType();
1049 unsigned Class = getClassB(CompTy);
Nate Begemana2de1022004-09-22 04:40:25 +00001050 unsigned Op0r = ExtendOrClear(MBB, IP, Op0);
Misha Brukmanb097f212004-07-26 18:13:24 +00001051
Misha Brukman1013ef52004-07-21 20:09:08 +00001052 // Use crand for lt, gt and crandc for le, ge
Misha Brukman5b570812004-08-10 22:47:03 +00001053 unsigned CROpcode = (OpNum == 2 || OpNum == 4) ? PPC::CRAND : PPC::CRANDC;
Misha Brukman1013ef52004-07-21 20:09:08 +00001054 // ? cr1[lt] : cr1[gt]
1055 unsigned CR1field = (OpNum == 2 || OpNum == 3) ? 4 : 5;
1056 // ? cr0[lt] : cr0[gt]
1057 unsigned CR0field = (OpNum == 2 || OpNum == 5) ? 0 : 1;
Misha Brukman5b570812004-08-10 22:47:03 +00001058 unsigned Opcode = CompTy->isSigned() ? PPC::CMPW : PPC::CMPLW;
1059 unsigned OpcodeImm = CompTy->isSigned() ? PPC::CMPWI : PPC::CMPLWI;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001060
1061 // Special case handling of: cmp R, i
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001062 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001063 if (Class == cByte || Class == cShort || Class == cInt) {
Misha Brukman1013ef52004-07-21 20:09:08 +00001064 unsigned Op1v = CI->getRawValue() & 0xFFFF;
Nate Begeman43d64ea2004-08-15 06:42:28 +00001065 unsigned OpClass = (CompTy->isSigned()) ? 0 : 2;
1066
Misha Brukman1013ef52004-07-21 20:09:08 +00001067 // Treat compare like ADDI for the purposes of immediate suitability
Nate Begemanb816f022004-10-07 22:30:03 +00001068 if (canUseAsImmediateForOpcode(CI, OpClass, false)) {
Misha Brukman5b570812004-08-10 22:47:03 +00001069 BuildMI(*MBB, IP, OpcodeImm, 2, PPC::CR0).addReg(Op0r).addSImm(Op1v);
Misha Brukman422791f2004-06-21 17:41:12 +00001070 } else {
1071 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00001072 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman422791f2004-06-21 17:41:12 +00001073 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001074 return OpNum;
1075 } else {
1076 assert(Class == cLong && "Unknown integer class!");
1077 unsigned LowCst = CI->getRawValue();
1078 unsigned HiCst = CI->getRawValue() >> 32;
1079 if (OpNum < 2) { // seteq, setne
Misha Brukman1013ef52004-07-21 20:09:08 +00001080 unsigned LoLow = makeAnotherReg(Type::IntTy);
1081 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1082 unsigned HiLow = makeAnotherReg(Type::IntTy);
1083 unsigned HiTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001084 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman47225442004-07-23 22:35:49 +00001085
Misha Brukman5b570812004-08-10 22:47:03 +00001086 BuildMI(*MBB, IP, PPC::XORI, 2, LoLow).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001087 .addImm(LowCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001088 BuildMI(*MBB, IP, PPC::XORIS, 2, LoTmp).addReg(LoLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001089 .addImm(LowCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001090 BuildMI(*MBB, IP, PPC::XORI, 2, HiLow).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00001091 .addImm(HiCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001092 BuildMI(*MBB, IP, PPC::XORIS, 2, HiTmp).addReg(HiLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001093 .addImm(HiCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001094 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001095 return OpNum;
1096 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001097 unsigned ConstReg = makeAnotherReg(CompTy);
Misha Brukmanbebde752004-07-16 21:06:24 +00001098 copyConstantToRegister(MBB, IP, CI, ConstReg);
Misha Brukman47225442004-07-23 22:35:49 +00001099
Misha Brukman1013ef52004-07-21 20:09:08 +00001100 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001101 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r)
Misha Brukmanbebde752004-07-16 21:06:24 +00001102 .addReg(ConstReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001103 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001104 .addReg(ConstReg+1);
Misha Brukman5b570812004-08-10 22:47:03 +00001105 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1106 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001107 .addImm(2);
Misha Brukman422791f2004-06-21 17:41:12 +00001108 return OpNum;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001109 }
1110 }
1111 }
1112
1113 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman1013ef52004-07-21 20:09:08 +00001114
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001115 switch (Class) {
1116 default: assert(0 && "Unknown type class!");
1117 case cByte:
1118 case cShort:
1119 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001120 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001121 break;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001122
Misha Brukman7e898c32004-07-20 00:41:46 +00001123 case cFP32:
1124 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001125 emitUCOM(MBB, IP, Op0r, Op1r);
1126 break;
1127
1128 case cLong:
1129 if (OpNum < 2) { // seteq, setne
1130 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1131 unsigned HiTmp = makeAnotherReg(Type::IntTy);
1132 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001133 BuildMI(*MBB, IP, PPC::XOR, 2, HiTmp).addReg(Op0r).addReg(Op1r);
1134 BuildMI(*MBB, IP, PPC::XOR, 2, LoTmp).addReg(Op0r+1).addReg(Op1r+1);
1135 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001136 break; // Allow the sete or setne to be generated from flags set by OR
1137 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001138 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
1139 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman1013ef52004-07-21 20:09:08 +00001140
1141 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001142 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
1143 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1).addReg(Op1r+1);
1144 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1145 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001146 .addImm(2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001147 return OpNum;
1148 }
1149 }
1150 return OpNum;
1151}
1152
Misha Brukmand18a31d2004-07-06 22:51:53 +00001153/// visitSetCondInst - emit code to calculate the condition via
1154/// EmitComparison(), and possibly store a 0 or 1 to a register as a result
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001155///
Misha Brukmana1dca552004-09-21 18:22:19 +00001156void PPC32ISel::visitSetCondInst(SetCondInst &I) {
Misha Brukmand18a31d2004-07-06 22:51:53 +00001157 if (canFoldSetCCIntoBranchOrSelect(&I))
Misha Brukmane9c65512004-07-06 15:32:44 +00001158 return;
Misha Brukmanbebde752004-07-16 21:06:24 +00001159
Nate Begemana2de1022004-09-22 04:40:25 +00001160 MachineBasicBlock::iterator MI = BB->end();
1161 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
1162 const Type *Ty = Op0->getType();
1163 unsigned Class = getClassB(Ty);
Nate Begemana96c4af2004-08-21 20:42:14 +00001164 unsigned Opcode = I.getOpcode();
Nate Begemana2de1022004-09-22 04:40:25 +00001165 unsigned OpNum = getSetCCNumber(Opcode);
1166 unsigned DestReg = getReg(I);
1167
1168 // If the comparison type is byte, short, or int, then we can emit a
1169 // branchless version of the SetCC that puts 0 (false) or 1 (true) in the
1170 // destination register.
1171 if (Class <= cInt) {
1172 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
1173
1174 if (CI && CI->getRawValue() == 0) {
Nate Begemana2de1022004-09-22 04:40:25 +00001175 unsigned Op0Reg = ExtendOrClear(BB, MI, Op0);
1176
1177 // comparisons against constant zero and negative one often have shorter
1178 // and/or faster sequences than the set-and-branch general case, handled
1179 // below.
1180 switch(OpNum) {
1181 case 0: { // eq0
1182 unsigned TempReg = makeAnotherReg(Type::IntTy);
1183 BuildMI(*BB, MI, PPC::CNTLZW, 1, TempReg).addReg(Op0Reg);
1184 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(TempReg).addImm(27)
1185 .addImm(5).addImm(31);
1186 break;
1187 }
1188 case 1: { // ne0
1189 unsigned TempReg = makeAnotherReg(Type::IntTy);
1190 BuildMI(*BB, MI, PPC::ADDIC, 2, TempReg).addReg(Op0Reg).addSImm(-1);
1191 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(TempReg).addReg(Op0Reg);
1192 break;
1193 }
1194 case 2: { // lt0, always false if unsigned
1195 if (Ty->isSigned())
1196 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(1)
1197 .addImm(31).addImm(31);
1198 else
1199 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(0);
1200 break;
1201 }
1202 case 3: { // ge0, always true if unsigned
1203 if (Ty->isSigned()) {
1204 unsigned TempReg = makeAnotherReg(Type::IntTy);
1205 BuildMI(*BB, MI, PPC::RLWINM, 4, TempReg).addReg(Op0Reg).addImm(1)
1206 .addImm(31).addImm(31);
1207 BuildMI(*BB, MI, PPC::XORI, 2, DestReg).addReg(TempReg).addImm(1);
1208 } else {
1209 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(1);
1210 }
1211 break;
1212 }
1213 case 4: { // gt0, equivalent to ne0 if unsigned
1214 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1215 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1216 if (Ty->isSigned()) {
1217 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1218 BuildMI(*BB, MI, PPC::ANDC, 2, Temp2).addReg(Temp1).addReg(Op0Reg);
1219 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1220 .addImm(31).addImm(31);
1221 } else {
1222 BuildMI(*BB, MI, PPC::ADDIC, 2, Temp1).addReg(Op0Reg).addSImm(-1);
1223 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(Temp1).addReg(Op0Reg);
1224 }
1225 break;
1226 }
1227 case 5: { // le0, equivalent to eq0 if unsigned
1228 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1229 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1230 if (Ty->isSigned()) {
1231 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1232 BuildMI(*BB, MI, PPC::ORC, 2, Temp2).addReg(Op0Reg).addReg(Temp1);
1233 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1234 .addImm(31).addImm(31);
1235 } else {
1236 BuildMI(*BB, MI, PPC::CNTLZW, 1, Temp1).addReg(Op0Reg);
1237 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp1).addImm(27)
1238 .addImm(5).addImm(31);
1239 }
1240 break;
1241 }
1242 } // switch
1243 return;
1244 }
1245 }
Nate Begemanb47321b2004-08-20 09:56:22 +00001246 unsigned PPCOpcode = getPPCOpcodeForSetCCNumber(Opcode);
Nate Begemana96c4af2004-08-21 20:42:14 +00001247
1248 // Create an iterator with which to insert the MBB for copying the false value
1249 // and the MBB to hold the PHI instruction for this SetCC.
Misha Brukman425ff242004-07-01 21:34:10 +00001250 MachineBasicBlock *thisMBB = BB;
1251 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001252 ilist<MachineBasicBlock>::iterator It = BB;
1253 ++It;
1254
Misha Brukman425ff242004-07-01 21:34:10 +00001255 // thisMBB:
1256 // ...
1257 // cmpTY cr0, r1, r2
Misha Brukman425ff242004-07-01 21:34:10 +00001258 // %TrueValue = li 1
Nate Begemana96c4af2004-08-21 20:42:14 +00001259 // bCC sinkMBB
Nate Begemana2de1022004-09-22 04:40:25 +00001260 EmitComparison(Opcode, Op0, Op1, BB, BB->end());
Misha Brukmane2eceb52004-07-23 16:08:20 +00001261 unsigned TrueValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001262 BuildMI(BB, PPC::LI, 1, TrueValue).addSImm(1);
Nate Begemana96c4af2004-08-21 20:42:14 +00001263 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1264 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1265 BuildMI(BB, PPCOpcode, 2).addReg(PPC::CR0).addMBB(sinkMBB);
1266 F->getBasicBlockList().insert(It, copy0MBB);
1267 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001268 // Update machine-CFG edges
Nate Begemana96c4af2004-08-21 20:42:14 +00001269 BB->addSuccessor(copy0MBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001270 BB->addSuccessor(sinkMBB);
1271
Misha Brukman1013ef52004-07-21 20:09:08 +00001272 // copy0MBB:
1273 // %FalseValue = li 0
1274 // fallthrough
1275 BB = copy0MBB;
1276 unsigned FalseValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001277 BuildMI(BB, PPC::LI, 1, FalseValue).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00001278 // Update machine-CFG edges
1279 BB->addSuccessor(sinkMBB);
1280
Misha Brukman425ff242004-07-01 21:34:10 +00001281 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001282 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukman425ff242004-07-01 21:34:10 +00001283 // ...
1284 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001285 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Nate Begemana96c4af2004-08-21 20:42:14 +00001286 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001287}
1288
Misha Brukmana1dca552004-09-21 18:22:19 +00001289void PPC32ISel::visitSelectInst(SelectInst &SI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001290 unsigned DestReg = getReg(SI);
1291 MachineBasicBlock::iterator MII = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00001292 emitSelectOperation(BB, MII, SI.getCondition(), SI.getTrueValue(),
1293 SI.getFalseValue(), DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001294}
1295
1296/// emitSelect - Common code shared between visitSelectInst and the constant
1297/// expression support.
Misha Brukmana1dca552004-09-21 18:22:19 +00001298void PPC32ISel::emitSelectOperation(MachineBasicBlock *MBB,
1299 MachineBasicBlock::iterator IP,
1300 Value *Cond, Value *TrueVal,
1301 Value *FalseVal, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001302 unsigned SelectClass = getClassB(TrueVal->getType());
Misha Brukman7e898c32004-07-20 00:41:46 +00001303 unsigned Opcode;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001304
Misha Brukmanbebde752004-07-16 21:06:24 +00001305 // See if we can fold the setcc into the select instruction, or if we have
1306 // to get the register of the Cond value
Misha Brukmanbebde752004-07-16 21:06:24 +00001307 if (SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(Cond)) {
1308 // We successfully folded the setcc into the select instruction.
Misha Brukmanbebde752004-07-16 21:06:24 +00001309 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Nate Begeman087d5d92004-10-06 09:53:04 +00001310 if (OpNum >= 2 && OpNum <= 5) {
1311 unsigned SetCondClass = getClassB(SCI->getOperand(0)->getType());
1312 if ((SetCondClass == cFP32 || SetCondClass == cFP64) &&
1313 (SelectClass == cFP32 || SelectClass == cFP64)) {
1314 unsigned CondReg = getReg(SCI->getOperand(0), MBB, IP);
1315 unsigned TrueReg = getReg(TrueVal, MBB, IP);
1316 unsigned FalseReg = getReg(FalseVal, MBB, IP);
1317 // if the comparison of the floating point value used to for the select
1318 // is against 0, then we can emit an fsel without subtraction.
1319 ConstantFP *Op1C = dyn_cast<ConstantFP>(SCI->getOperand(1));
1320 if (Op1C && (Op1C->isExactlyValue(-0.0) || Op1C->isExactlyValue(0.0))) {
1321 switch(OpNum) {
1322 case 2: // LT
1323 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1324 .addReg(FalseReg).addReg(TrueReg);
1325 break;
1326 case 3: // GE == !LT
1327 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1328 .addReg(TrueReg).addReg(FalseReg);
1329 break;
1330 case 4: { // GT
1331 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1332 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1333 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1334 .addReg(FalseReg).addReg(TrueReg);
1335 }
1336 break;
1337 case 5: { // LE == !GT
1338 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1339 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1340 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1341 .addReg(TrueReg).addReg(FalseReg);
1342 }
1343 break;
1344 default:
1345 assert(0 && "Invalid SetCC opcode to fsel");
1346 abort();
1347 break;
1348 }
1349 } else {
1350 unsigned OtherCondReg = getReg(SCI->getOperand(1), MBB, IP);
1351 unsigned SelectReg = makeAnotherReg(SCI->getOperand(0)->getType());
1352 switch(OpNum) {
1353 case 2: // LT
1354 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1355 .addReg(OtherCondReg);
1356 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1357 .addReg(FalseReg).addReg(TrueReg);
1358 break;
1359 case 3: // GE == !LT
1360 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1361 .addReg(OtherCondReg);
1362 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1363 .addReg(TrueReg).addReg(FalseReg);
1364 break;
1365 case 4: // GT
1366 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1367 .addReg(CondReg);
1368 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1369 .addReg(FalseReg).addReg(TrueReg);
1370 break;
1371 case 5: // LE == !GT
1372 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1373 .addReg(CondReg);
1374 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1375 .addReg(TrueReg).addReg(FalseReg);
1376 break;
1377 default:
1378 assert(0 && "Invalid SetCC opcode to fsel");
1379 abort();
1380 break;
1381 }
1382 }
Nate Begeman087d5d92004-10-06 09:53:04 +00001383 return;
1384 }
1385 }
Misha Brukman47225442004-07-23 22:35:49 +00001386 OpNum = EmitComparison(OpNum, SCI->getOperand(0),SCI->getOperand(1),MBB,IP);
Misha Brukmanbebde752004-07-16 21:06:24 +00001387 Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
1388 } else {
1389 unsigned CondReg = getReg(Cond, MBB, IP);
Nate Begemaned428532004-09-04 05:00:00 +00001390 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
Misha Brukmanbebde752004-07-16 21:06:24 +00001391 Opcode = getPPCOpcodeForSetCCNumber(Instruction::SetNE);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001392 }
Misha Brukmanbebde752004-07-16 21:06:24 +00001393
1394 MachineBasicBlock *thisMBB = BB;
1395 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001396 ilist<MachineBasicBlock>::iterator It = BB;
1397 ++It;
Misha Brukmanbebde752004-07-16 21:06:24 +00001398
Nate Begemana96c4af2004-08-21 20:42:14 +00001399 // thisMBB:
1400 // ...
1401 // cmpTY cr0, r1, r2
Nate Begeman1f49e862004-09-29 05:00:31 +00001402 // bCC copy1MBB
1403 // fallthrough --> copy0MBB
Misha Brukmanbebde752004-07-16 21:06:24 +00001404 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001405 MachineBasicBlock *copy1MBB = new MachineBasicBlock(LLVM_BB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001406 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001407 BuildMI(BB, Opcode, 2).addReg(PPC::CR0).addMBB(copy1MBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001408 F->getBasicBlockList().insert(It, copy0MBB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001409 F->getBasicBlockList().insert(It, copy1MBB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001410 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001411 // Update machine-CFG edges
Misha Brukmanbebde752004-07-16 21:06:24 +00001412 BB->addSuccessor(copy0MBB);
Nate Begeman1f49e862004-09-29 05:00:31 +00001413 BB->addSuccessor(copy1MBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001414
Misha Brukman1013ef52004-07-21 20:09:08 +00001415 // copy0MBB:
1416 // %FalseValue = ...
Nate Begeman1f49e862004-09-29 05:00:31 +00001417 // b sinkMBB
Misha Brukman1013ef52004-07-21 20:09:08 +00001418 BB = copy0MBB;
1419 unsigned FalseValue = getReg(FalseVal, BB, BB->begin());
Nate Begeman1f49e862004-09-29 05:00:31 +00001420 BuildMI(BB, PPC::B, 1).addMBB(sinkMBB);
1421 // Update machine-CFG edges
1422 BB->addSuccessor(sinkMBB);
1423
1424 // copy1MBB:
1425 // %TrueValue = ...
1426 // fallthrough
1427 BB = copy1MBB;
1428 unsigned TrueValue = getReg(TrueVal, BB, BB->begin());
Misha Brukman1013ef52004-07-21 20:09:08 +00001429 // Update machine-CFG edges
1430 BB->addSuccessor(sinkMBB);
1431
Misha Brukmanbebde752004-07-16 21:06:24 +00001432 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001433 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukmanbebde752004-07-16 21:06:24 +00001434 // ...
1435 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001436 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Nate Begeman1f49e862004-09-29 05:00:31 +00001437 .addMBB(copy0MBB).addReg(TrueValue).addMBB(copy1MBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001438
Misha Brukmana31f1f72004-07-21 20:30:18 +00001439 // For a register pair representing a long value, define the second reg
Nate Begemana96c4af2004-08-21 20:42:14 +00001440 // FIXME: Can this really be correct for selecting longs?
Nate Begeman8d963e62004-08-11 03:30:55 +00001441 if (getClassB(TrueVal->getType()) == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00001442 BuildMI(BB, PPC::LI, 1, DestReg+1).addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001443 return;
1444}
1445
1446
1447
1448/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
1449/// operand, in the specified target register.
1450///
Misha Brukmana1dca552004-09-21 18:22:19 +00001451void PPC32ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001452 bool isUnsigned = VR.Ty->isUnsigned() || VR.Ty == Type::BoolTy;
1453
1454 Value *Val = VR.Val;
1455 const Type *Ty = VR.Ty;
1456 if (Val) {
1457 if (Constant *C = dyn_cast<Constant>(Val)) {
1458 Val = ConstantExpr::getCast(C, Type::IntTy);
Chris Lattner74a806c2004-08-11 07:34:50 +00001459 if (isa<ConstantExpr>(Val)) // Could not fold
1460 Val = C;
1461 else
1462 Ty = Type::IntTy; // Folded!
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001463 }
1464
Misha Brukman2fec9902004-06-21 20:22:03 +00001465 // If this is a simple constant, just emit a load directly to avoid the copy
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001466 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
1467 int TheVal = CI->getRawValue() & 0xFFFFFFFF;
1468
1469 if (TheVal < 32768 && TheVal >= -32768) {
Misha Brukman5b570812004-08-10 22:47:03 +00001470 BuildMI(BB, PPC::LI, 1, targetReg).addSImm(TheVal);
Misha Brukman422791f2004-06-21 17:41:12 +00001471 } else {
1472 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001473 BuildMI(BB, PPC::LIS, 1, TmpReg).addSImm(TheVal >> 16);
1474 BuildMI(BB, PPC::ORI, 2, targetReg).addReg(TmpReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00001475 .addImm(TheVal & 0xFFFF);
Misha Brukman422791f2004-06-21 17:41:12 +00001476 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001477 return;
1478 }
1479 }
1480
1481 // Make sure we have the register number for this value...
1482 unsigned Reg = Val ? getReg(Val) : VR.Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001483 switch (getClassB(Ty)) {
1484 case cByte:
1485 // Extend value into target register (8->32)
Nate Begeman1b99fd32004-09-29 03:45:33 +00001486 if (Ty == Type::BoolTy)
1487 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
1488 else if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001489 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001490 .addZImm(24).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001491 else
Misha Brukman5b570812004-08-10 22:47:03 +00001492 BuildMI(BB, PPC::EXTSB, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001493 break;
1494 case cShort:
1495 // Extend value into target register (16->32)
1496 if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001497 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001498 .addZImm(16).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001499 else
Misha Brukman5b570812004-08-10 22:47:03 +00001500 BuildMI(BB, PPC::EXTSH, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001501 break;
1502 case cInt:
1503 // Move value into target register (32->32)
Misha Brukman5b570812004-08-10 22:47:03 +00001504 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001505 break;
1506 default:
1507 assert(0 && "Unpromotable operand class in promote32");
1508 }
1509}
1510
Misha Brukman2fec9902004-06-21 20:22:03 +00001511/// visitReturnInst - implemented with BLR
1512///
Misha Brukmana1dca552004-09-21 18:22:19 +00001513void PPC32ISel::visitReturnInst(ReturnInst &I) {
Misha Brukmand47bbf72004-06-25 19:04:27 +00001514 // Only do the processing if this is a non-void return
1515 if (I.getNumOperands() > 0) {
1516 Value *RetVal = I.getOperand(0);
1517 switch (getClassB(RetVal->getType())) {
1518 case cByte: // integral return values: extend or move into r3 and return
1519 case cShort:
1520 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001521 promote32(PPC::R3, ValueRecord(RetVal));
Misha Brukmand47bbf72004-06-25 19:04:27 +00001522 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001523 case cFP32:
1524 case cFP64: { // Floats & Doubles: Return in f1
Misha Brukmand47bbf72004-06-25 19:04:27 +00001525 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001526 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(RetReg);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001527 break;
1528 }
1529 case cLong: {
1530 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001531 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(RetReg).addReg(RetReg);
1532 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(RetReg+1).addReg(RetReg+1);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001533 break;
1534 }
1535 default:
1536 visitInstruction(I);
1537 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001538 }
Misha Brukman5b570812004-08-10 22:47:03 +00001539 BuildMI(BB, PPC::BLR, 1).addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001540}
1541
1542// getBlockAfter - Return the basic block which occurs lexically after the
1543// specified one.
1544static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1545 Function::iterator I = BB; ++I; // Get iterator to next block
1546 return I != BB->getParent()->end() ? &*I : 0;
1547}
1548
1549/// visitBranchInst - Handle conditional and unconditional branches here. Note
1550/// that since code layout is frozen at this point, that if we are trying to
1551/// jump to a block that is the immediate successor of the current block, we can
1552/// just make a fall-through (but we don't currently).
1553///
Misha Brukmana1dca552004-09-21 18:22:19 +00001554void PPC32ISel::visitBranchInst(BranchInst &BI) {
Misha Brukman2fec9902004-06-21 20:22:03 +00001555 // Update machine-CFG edges
Misha Brukmane2eceb52004-07-23 16:08:20 +00001556 BB->addSuccessor(MBBMap[BI.getSuccessor(0)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001557 if (BI.isConditional())
Misha Brukmane2eceb52004-07-23 16:08:20 +00001558 BB->addSuccessor(MBBMap[BI.getSuccessor(1)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001559
1560 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
Misha Brukmane9c65512004-07-06 15:32:44 +00001561
Misha Brukman2fec9902004-06-21 20:22:03 +00001562 if (!BI.isConditional()) { // Unconditional branch?
Misha Brukmane9c65512004-07-06 15:32:44 +00001563 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001564 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001565 return;
Misha Brukman2fec9902004-06-21 20:22:03 +00001566 }
1567
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001568 // See if we can fold the setcc into the branch itself...
1569 SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(BI.getCondition());
1570 if (SCI == 0) {
1571 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1572 // computed some other way...
1573 unsigned condReg = getReg(BI.getCondition());
Misha Brukman5b570812004-08-10 22:47:03 +00001574 BuildMI(BB, PPC::CMPLI, 3, PPC::CR0).addImm(0).addReg(condReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00001575 .addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001576 if (BI.getSuccessor(1) == NextBB) {
1577 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001578 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(PPC::BNE)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001579 .addMBB(MBBMap[BI.getSuccessor(0)])
1580 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001581 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001582 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(PPC::BEQ)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001583 .addMBB(MBBMap[BI.getSuccessor(1)])
1584 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001585 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001586 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001587 }
1588 return;
1589 }
1590
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001591 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Misha Brukmane9c65512004-07-06 15:32:44 +00001592 unsigned Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001593 MachineBasicBlock::iterator MII = BB->end();
1594 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001595
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001596 if (BI.getSuccessor(0) != NextBB) {
Misha Brukman5b570812004-08-10 22:47:03 +00001597 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001598 .addMBB(MBBMap[BI.getSuccessor(0)])
1599 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001600 if (BI.getSuccessor(1) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001601 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001602 } else {
1603 // Change to the inverse condition...
1604 if (BI.getSuccessor(1) != NextBB) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001605 Opcode = PPC32InstrInfo::invertPPCBranchOpcode(Opcode);
Misha Brukman5b570812004-08-10 22:47:03 +00001606 BuildMI(BB, PPC::COND_BRANCH, 3).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001607 .addMBB(MBBMap[BI.getSuccessor(1)])
1608 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001609 }
1610 }
1611}
1612
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001613/// doCall - This emits an abstract call instruction, setting up the arguments
1614/// and the return value as appropriate. For the actual function call itself,
1615/// it inserts the specified CallMI instruction into the stream.
1616///
1617/// FIXME: See Documentation at the following URL for "correct" behavior
1618/// <http://developer.apple.com/documentation/DeveloperTools/Conceptual/MachORuntime/2rt_powerpc_abi/chapter_9_section_5.html>
Misha Brukmana1dca552004-09-21 18:22:19 +00001619void PPC32ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
1620 const std::vector<ValueRecord> &Args, bool isVarArg) {
Chris Lattner3ea93462004-08-06 06:58:50 +00001621 // Count how many bytes are to be pushed on the stack, including the linkage
1622 // area, and parameter passing area.
1623 unsigned NumBytes = 24;
1624 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001625
1626 if (!Args.empty()) {
1627 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1628 switch (getClassB(Args[i].Ty)) {
1629 case cByte: case cShort: case cInt:
1630 NumBytes += 4; break;
1631 case cLong:
1632 NumBytes += 8; break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001633 case cFP32:
1634 NumBytes += 4; break;
1635 case cFP64:
1636 NumBytes += 8; break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001637 break;
1638 default: assert(0 && "Unknown class!");
1639 }
1640
Nate Begeman865075e2004-08-16 01:50:22 +00001641 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1642 // plus 32 bytes of argument space in case any called code gets funky on us.
1643 if (NumBytes < 56) NumBytes = 56;
Chris Lattner3ea93462004-08-06 06:58:50 +00001644
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001645 // Adjust the stack pointer for the new arguments...
Chris Lattner3ea93462004-08-06 06:58:50 +00001646 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001647 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001648
1649 // Arguments go on the stack in reverse order, as specified by the ABI.
Misha Brukman7e898c32004-07-20 00:41:46 +00001650 // Offset to the paramater area on the stack is 24.
Misha Brukmand18a31d2004-07-06 22:51:53 +00001651 int GPR_remaining = 8, FPR_remaining = 13;
Misha Brukmanfc879c32004-07-08 18:02:38 +00001652 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001653 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001654 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1655 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001656 };
Misha Brukmand18a31d2004-07-06 22:51:53 +00001657 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001658 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6,
1659 PPC::F7, PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12,
1660 PPC::F13
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001661 };
Misha Brukman422791f2004-06-21 17:41:12 +00001662
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001663 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1664 unsigned ArgReg;
1665 switch (getClassB(Args[i].Ty)) {
1666 case cByte:
1667 case cShort:
1668 // Promote arg to 32 bits wide into a temporary register...
1669 ArgReg = makeAnotherReg(Type::UIntTy);
1670 promote32(ArgReg, Args[i]);
Misha Brukman422791f2004-06-21 17:41:12 +00001671
1672 // Reg or stack?
1673 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001674 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001675 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001676 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001677 }
1678 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001679 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1680 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001681 }
1682 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001683 case cInt:
1684 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1685
Misha Brukman422791f2004-06-21 17:41:12 +00001686 // Reg or stack?
1687 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001688 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001689 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001690 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001691 }
1692 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001693 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1694 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001695 }
1696 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001697 case cLong:
Misha Brukman422791f2004-06-21 17:41:12 +00001698 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001699
Misha Brukmanec6319a2004-07-20 15:51:37 +00001700 // Reg or stack? Note that PPC calling conventions state that long args
1701 // are passed rN = hi, rN+1 = lo, opposite of LLVM.
Misha Brukman422791f2004-06-21 17:41:12 +00001702 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001703 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanec6319a2004-07-20 15:51:37 +00001704 .addReg(ArgReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001705 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx+1]).addReg(ArgReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001706 .addReg(ArgReg+1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001707 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1708 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001709 }
1710 if (GPR_remaining <= 1 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001711 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1712 .addReg(PPC::R1);
1713 BuildMI(BB, PPC::STW, 3).addReg(ArgReg+1).addSImm(ArgOffset+4)
1714 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001715 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001716
1717 ArgOffset += 4; // 8 byte entry, not 4.
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001718 GPR_remaining -= 1; // uses up 2 GPRs
1719 GPR_idx += 1;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001720 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001721 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001722 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman7e898c32004-07-20 00:41:46 +00001723 // Reg or stack?
1724 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001725 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001726 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1727 FPR_remaining--;
1728 FPR_idx++;
1729
1730 // If this is a vararg function, and there are GPRs left, also
1731 // pass the float in an int. Otherwise, put it on the stack.
1732 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001733 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1734 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001735 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001736 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx])
Nate Begeman293d88c2004-08-13 04:45:14 +00001737 .addSImm(ArgOffset).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001738 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1739 }
Misha Brukman1916bf92004-06-24 21:56:15 +00001740 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001741 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001742 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1743 .addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001744 }
1745 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001746 case cFP64:
1747 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1748 // Reg or stack?
1749 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001750 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001751 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1752 FPR_remaining--;
1753 FPR_idx++;
1754 // For vararg functions, must pass doubles via int regs as well
1755 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001756 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1757 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001758
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001759 // Doubles can be split across reg + stack for varargs
1760 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001761 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx]).addSImm(ArgOffset)
1762 .addReg(PPC::R1);
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001763 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1764 }
1765 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001766 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx+1])
1767 .addSImm(ArgOffset+4).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001768 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
1769 }
1770 }
1771 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001772 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1773 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001774 }
1775 // Doubles use 8 bytes, and 2 GPRs worth of param space
1776 ArgOffset += 4;
1777 GPR_remaining--;
1778 GPR_idx++;
1779 break;
1780
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001781 default: assert(0 && "Unknown class!");
1782 }
1783 ArgOffset += 4;
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001784 GPR_remaining--;
1785 GPR_idx++;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001786 }
1787 } else {
Nate Begeman865075e2004-08-16 01:50:22 +00001788 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001789 }
Nate Begeman43d64ea2004-08-15 06:42:28 +00001790
Misha Brukman5b570812004-08-10 22:47:03 +00001791 BuildMI(BB, PPC::IMPLICIT_DEF, 0, PPC::LR);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001792 BB->push_back(CallMI);
Chris Lattner3ea93462004-08-06 06:58:50 +00001793
1794 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001795 BuildMI(BB, PPC::ADJCALLSTACKUP, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001796
1797 // If there is a return value, scavenge the result from the location the call
1798 // leaves it in...
1799 //
1800 if (Ret.Ty != Type::VoidTy) {
1801 unsigned DestClass = getClassB(Ret.Ty);
1802 switch (DestClass) {
1803 case cByte:
1804 case cShort:
1805 case cInt:
1806 // Integral results are in r3
Misha Brukman5b570812004-08-10 22:47:03 +00001807 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
Misha Brukmane327e492004-06-24 23:53:24 +00001808 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001809 case cFP32: // Floating-point return values live in f1
Misha Brukman7e898c32004-07-20 00:41:46 +00001810 case cFP64:
Misha Brukman5b570812004-08-10 22:47:03 +00001811 BuildMI(BB, PPC::FMR, 1, Ret.Reg).addReg(PPC::F1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001812 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001813 case cLong: // Long values are in r3:r4
Misha Brukman5b570812004-08-10 22:47:03 +00001814 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
1815 BuildMI(BB, PPC::OR, 2, Ret.Reg+1).addReg(PPC::R4).addReg(PPC::R4);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001816 break;
1817 default: assert(0 && "Unknown class!");
1818 }
1819 }
1820}
1821
1822
1823/// visitCallInst - Push args on stack and do a procedure call instruction.
Misha Brukmana1dca552004-09-21 18:22:19 +00001824void PPC32ISel::visitCallInst(CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001825 MachineInstr *TheCall;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001826 Function *F = CI.getCalledFunction();
1827 if (F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001828 // Is it an intrinsic function call?
1829 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
1830 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1831 return;
1832 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001833 // Emit a CALL instruction with PC-relative displacement.
Misha Brukman5b570812004-08-10 22:47:03 +00001834 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(F, true);
Misha Brukmane2eceb52004-07-23 16:08:20 +00001835 // Add it to the set of functions called to be used by the Printer
1836 TM.CalledFunctions.insert(F);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001837 } else { // Emit an indirect call through the CTR
1838 unsigned Reg = getReg(CI.getCalledValue());
Nate Begeman43d64ea2004-08-15 06:42:28 +00001839 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Reg).addReg(Reg);
1840 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
1841 TheCall = BuildMI(PPC::CALLindirect, 2).addZImm(20).addZImm(0)
1842 .addReg(PPC::R12);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001843 }
1844
1845 std::vector<ValueRecord> Args;
1846 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
1847 Args.push_back(ValueRecord(CI.getOperand(i)));
1848
1849 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001850 bool isVarArg = F ? F->getFunctionType()->isVarArg() : true;
1851 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args, isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001852}
1853
1854
1855/// dyncastIsNan - Return the operand of an isnan operation if this is an isnan.
1856///
1857static Value *dyncastIsNan(Value *V) {
1858 if (CallInst *CI = dyn_cast<CallInst>(V))
1859 if (Function *F = CI->getCalledFunction())
Misha Brukmana2916ce2004-06-21 17:58:36 +00001860 if (F->getIntrinsicID() == Intrinsic::isunordered)
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001861 return CI->getOperand(1);
1862 return 0;
1863}
1864
1865/// isOnlyUsedByUnorderedComparisons - Return true if this value is only used by
1866/// or's whos operands are all calls to the isnan predicate.
1867static bool isOnlyUsedByUnorderedComparisons(Value *V) {
1868 assert(dyncastIsNan(V) && "The value isn't an isnan call!");
1869
1870 // Check all uses, which will be or's of isnans if this predicate is true.
1871 for (Value::use_iterator UI = V->use_begin(), E = V->use_end(); UI != E;++UI){
1872 Instruction *I = cast<Instruction>(*UI);
1873 if (I->getOpcode() != Instruction::Or) return false;
1874 if (I->getOperand(0) != V && !dyncastIsNan(I->getOperand(0))) return false;
1875 if (I->getOperand(1) != V && !dyncastIsNan(I->getOperand(1))) return false;
1876 }
1877
1878 return true;
1879}
1880
1881/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1882/// function, lowering any calls to unknown intrinsic functions into the
1883/// equivalent LLVM code.
1884///
Misha Brukmana1dca552004-09-21 18:22:19 +00001885void PPC32ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001886 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1887 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1888 if (CallInst *CI = dyn_cast<CallInst>(I++))
1889 if (Function *F = CI->getCalledFunction())
1890 switch (F->getIntrinsicID()) {
1891 case Intrinsic::not_intrinsic:
1892 case Intrinsic::vastart:
1893 case Intrinsic::vacopy:
1894 case Intrinsic::vaend:
1895 case Intrinsic::returnaddress:
1896 case Intrinsic::frameaddress:
Misha Brukmanb097f212004-07-26 18:13:24 +00001897 // FIXME: should lower these ourselves
Misha Brukmana2916ce2004-06-21 17:58:36 +00001898 // case Intrinsic::isunordered:
Misha Brukmanb097f212004-07-26 18:13:24 +00001899 // case Intrinsic::memcpy: -> doCall(). system memcpy almost
1900 // guaranteed to be faster than anything we generate ourselves
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001901 // We directly implement these intrinsics
1902 break;
1903 case Intrinsic::readio: {
1904 // On PPC, memory operations are in-order. Lower this intrinsic
1905 // into a volatile load.
1906 Instruction *Before = CI->getPrev();
1907 LoadInst * LI = new LoadInst(CI->getOperand(1), "", true, CI);
1908 CI->replaceAllUsesWith(LI);
1909 BB->getInstList().erase(CI);
1910 break;
1911 }
1912 case Intrinsic::writeio: {
1913 // On PPC, memory operations are in-order. Lower this intrinsic
1914 // into a volatile store.
1915 Instruction *Before = CI->getPrev();
Misha Brukman8d442c22004-07-14 15:29:51 +00001916 StoreInst *SI = new StoreInst(CI->getOperand(1),
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001917 CI->getOperand(2), true, CI);
Misha Brukman8d442c22004-07-14 15:29:51 +00001918 CI->replaceAllUsesWith(SI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001919 BB->getInstList().erase(CI);
1920 break;
1921 }
1922 default:
1923 // All other intrinsic calls we must lower.
1924 Instruction *Before = CI->getPrev();
1925 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
1926 if (Before) { // Move iterator to instruction after call
1927 I = Before; ++I;
1928 } else {
1929 I = BB->begin();
1930 }
1931 }
1932}
1933
Misha Brukmana1dca552004-09-21 18:22:19 +00001934void PPC32ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001935 unsigned TmpReg1, TmpReg2, TmpReg3;
1936 switch (ID) {
1937 case Intrinsic::vastart:
1938 // Get the address of the first vararg value...
1939 TmpReg1 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001940 addFrameReference(BuildMI(BB, PPC::ADDI, 2, TmpReg1), VarArgsFrameIndex,
Misha Brukmanec6319a2004-07-20 15:51:37 +00001941 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001942 return;
1943
1944 case Intrinsic::vacopy:
1945 TmpReg1 = getReg(CI);
1946 TmpReg2 = getReg(CI.getOperand(1));
Misha Brukman5b570812004-08-10 22:47:03 +00001947 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(TmpReg2).addReg(TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001948 return;
1949 case Intrinsic::vaend: return;
1950
1951 case Intrinsic::returnaddress:
Misha Brukmanec6319a2004-07-20 15:51:37 +00001952 TmpReg1 = getReg(CI);
1953 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1954 MachineFrameInfo *MFI = F->getFrameInfo();
1955 unsigned NumBytes = MFI->getStackSize();
1956
Misha Brukman5b570812004-08-10 22:47:03 +00001957 BuildMI(BB, PPC::LWZ, 2, TmpReg1).addSImm(NumBytes+8)
1958 .addReg(PPC::R1);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001959 } else {
1960 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001961 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001962 }
1963 return;
1964
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001965 case Intrinsic::frameaddress:
1966 TmpReg1 = getReg(CI);
1967 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00001968 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001969 } else {
1970 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001971 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001972 }
1973 return;
Misha Brukmanb097f212004-07-26 18:13:24 +00001974
Misha Brukmana2916ce2004-06-21 17:58:36 +00001975#if 0
1976 // This may be useful for supporting isunordered
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001977 case Intrinsic::isnan:
1978 // If this is only used by 'isunordered' style comparisons, don't emit it.
1979 if (isOnlyUsedByUnorderedComparisons(&CI)) return;
1980 TmpReg1 = getReg(CI.getOperand(1));
1981 emitUCOM(BB, BB->end(), TmpReg1, TmpReg1);
Misha Brukman422791f2004-06-21 17:41:12 +00001982 TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001983 BuildMI(BB, PPC::MFCR, TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001984 TmpReg3 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001985 BuildMI(BB, PPC::RLWINM, 4, TmpReg3).addReg(TmpReg2).addImm(4).addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001986 return;
Misha Brukmana2916ce2004-06-21 17:58:36 +00001987#endif
1988
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001989 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
1990 }
1991}
1992
1993/// visitSimpleBinary - Implement simple binary operators for integral types...
1994/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1995/// Xor.
1996///
Misha Brukmana1dca552004-09-21 18:22:19 +00001997void PPC32ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001998 unsigned DestReg = getReg(B);
1999 MachineBasicBlock::iterator MI = BB->end();
2000 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
2001 unsigned Class = getClassB(B.getType());
2002
2003 emitSimpleBinaryOperation(BB, MI, Op0, Op1, OperatorClass, DestReg);
2004}
2005
2006/// emitBinaryFPOperation - This method handles emission of floating point
2007/// Add (0), Sub (1), Mul (2), and Div (3) operations.
Misha Brukmana1dca552004-09-21 18:22:19 +00002008void PPC32ISel::emitBinaryFPOperation(MachineBasicBlock *BB,
2009 MachineBasicBlock::iterator IP,
2010 Value *Op0, Value *Op1,
2011 unsigned OperatorClass, unsigned DestReg){
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002012
Nate Begeman6d1e2df2004-08-14 22:11:38 +00002013 static const unsigned OpcodeTab[][4] = {
2014 { PPC::FADDS, PPC::FSUBS, PPC::FMULS, PPC::FDIVS }, // Float
2015 { PPC::FADD, PPC::FSUB, PPC::FMUL, PPC::FDIV }, // Double
2016 };
2017
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002018 // Special case: R1 = op <const fp>, R2
Misha Brukmana596f8c2004-07-13 15:35:45 +00002019 if (ConstantFP *Op0C = dyn_cast<ConstantFP>(Op0))
2020 if (Op0C->isExactlyValue(-0.0) && OperatorClass == 1) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002021 // -0.0 - X === -X
2022 unsigned op1Reg = getReg(Op1, BB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002023 BuildMI(*BB, IP, PPC::FNEG, 1, DestReg).addReg(op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002024 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002025 }
2026
Nate Begeman81d265d2004-08-19 05:20:54 +00002027 unsigned Opcode = OpcodeTab[Op0->getType() == Type::DoubleTy][OperatorClass];
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002028 unsigned Op0r = getReg(Op0, BB, IP);
2029 unsigned Op1r = getReg(Op1, BB, IP);
2030 BuildMI(*BB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
2031}
2032
Nate Begemanb816f022004-10-07 22:30:03 +00002033// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
2034// returns zero when the input is not exactly a power of two.
2035static unsigned ExactLog2(unsigned Val) {
2036 if (Val == 0 || (Val & (Val-1))) return 0;
2037 unsigned Count = 0;
2038 while (Val != 1) {
2039 Val >>= 1;
2040 ++Count;
2041 }
2042 return Count;
2043}
2044
Nate Begemanbdf69842004-10-08 02:49:24 +00002045// isRunOfOnes - returns true if Val consists of one contiguous run of 1's with
2046// any number of 0's on either side. the 1's are allowed to wrap from LSB to
2047// MSB. so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
2048// not, since all 1's are not contiguous.
2049static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
2050 bool isRun = true;
2051 MB = 0;
2052 ME = 0;
2053
2054 // look for first set bit
2055 int i = 0;
2056 for (; i < 32; i++) {
2057 if ((Val & (1 << (31 - i))) != 0) {
2058 MB = i;
2059 ME = i;
2060 break;
2061 }
2062 }
2063
2064 // look for last set bit
2065 for (; i < 32; i++) {
2066 if ((Val & (1 << (31 - i))) == 0)
2067 break;
2068 ME = i;
2069 }
2070
2071 // look for next set bit
2072 for (; i < 32; i++) {
2073 if ((Val & (1 << (31 - i))) != 0)
2074 break;
2075 }
2076
2077 // if we exhausted all the bits, we found a match at this point for 0*1*0*
2078 if (i == 32)
2079 return true;
2080
2081 // since we just encountered more 1's, if it doesn't wrap around to the
2082 // most significant bit of the word, then we did not find a match to 1*0*1* so
2083 // exit.
2084 if (MB != 0)
2085 return false;
2086
2087 // look for last set bit
2088 for (MB = i; i < 32; i++) {
2089 if ((Val & (1 << (31 - i))) == 0)
2090 break;
2091 }
2092
2093 // if we exhausted all the bits, then we found a match for 1*0*1*, otherwise,
2094 // the value is not a run of ones.
2095 if (i == 32)
2096 return true;
2097 return false;
2098}
2099
Nate Begemanb816f022004-10-07 22:30:03 +00002100/// emitBinaryConstOperation - Implement simple binary operators for integral
2101/// types with a constant operand. Opcode is one of: 0 for Add, 1 for Sub,
2102/// 2 for And, 3 for Or, 4 for Xor, and 5 for Subtract-From.
2103///
2104void PPC32ISel::emitBinaryConstOperation(MachineBasicBlock *MBB,
2105 MachineBasicBlock::iterator IP,
2106 unsigned Op0Reg, ConstantInt *Op1,
2107 unsigned Opcode, unsigned DestReg) {
2108 static const unsigned OpTab[] = {
2109 PPC::ADD, PPC::SUB, PPC::AND, PPC::OR, PPC::XOR, PPC::SUBF
2110 };
2111 static const unsigned ImmOpTab[2][6] = {
2112 { PPC::ADDI, PPC::ADDI, PPC::ANDIo, PPC::ORI, PPC::XORI, PPC::SUBFIC },
2113 { PPC::ADDIS, PPC::ADDIS, PPC::ANDISo, PPC::ORIS, PPC::XORIS, PPC::SUBFIC }
2114 };
2115
2116 // Handle subtract now by inverting the constant value
2117 ConstantInt *CI = Op1;
2118 if (Opcode == 1) {
2119 ConstantSInt *CSI = dyn_cast<ConstantSInt>(Op1);
2120 CI = ConstantSInt::get(Op1->getType(), -CSI->getValue());
2121 }
2122
2123 // xor X, -1 -> not X
2124 if (Opcode == 4) {
Chris Lattner289a49a2004-10-16 18:13:47 +00002125 ConstantInt *CI = dyn_cast<ConstantSInt>(Op1);
2126 if (CI && CI->isAllOnesValue()) {
Nate Begemanb816f022004-10-07 22:30:03 +00002127 BuildMI(*MBB, IP, PPC::NOR, 2, DestReg).addReg(Op0Reg).addReg(Op0Reg);
2128 return;
2129 }
2130 }
Nate Begemanbdf69842004-10-08 02:49:24 +00002131
2132 if (Opcode == 2) {
2133 unsigned MB, ME, mask = CI->getRawValue();
2134 if (isRunOfOnes(mask, MB, ME)) {
Nate Begemanbdf69842004-10-08 02:49:24 +00002135 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(0)
2136 .addImm(MB).addImm(ME);
2137 return;
2138 }
2139 }
Nate Begemanb816f022004-10-07 22:30:03 +00002140
Nate Begemane0c83a82004-10-15 00:50:19 +00002141 // PowerPC 16 bit signed immediates are sign extended before use by the
2142 // instruction. Therefore, we can only split up an add of a reg with a 32 bit
2143 // immediate into addis and addi if the sign bit of the low 16 bits is cleared
2144 // so that for register A, const imm X, we don't end up with
2145 // A + XXXX0000 + FFFFXXXX.
2146 bool WontSignExtend = (0 == (Op1->getRawValue() & 0x8000));
2147
Nate Begemanb816f022004-10-07 22:30:03 +00002148 // For Add, Sub, and SubF the instruction takes a signed immediate. For And,
2149 // Or, and Xor, the instruction takes an unsigned immediate. There is no
2150 // shifted immediate form of SubF so disallow its opcode for those constants.
2151 if (canUseAsImmediateForOpcode(CI, Opcode, false)) {
2152 if (Opcode < 2 || Opcode == 5)
2153 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(Op0Reg)
2154 .addSImm(Op1->getRawValue());
2155 else
2156 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(Op0Reg)
2157 .addZImm(Op1->getRawValue());
2158 } else if (canUseAsImmediateForOpcode(CI, Opcode, true) && (Opcode < 5)) {
2159 if (Opcode < 2)
2160 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, DestReg).addReg(Op0Reg)
2161 .addSImm(Op1->getRawValue() >> 16);
2162 else
2163 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, DestReg).addReg(Op0Reg)
2164 .addZImm(Op1->getRawValue() >> 16);
Nate Begemane0c83a82004-10-15 00:50:19 +00002165 } else if ((Opcode < 2 && WontSignExtend) || Opcode == 3 || Opcode == 4) {
2166 unsigned TmpReg = makeAnotherReg(Op1->getType());
2167 ++NumHiAndLo;
2168 if (Opcode < 2) {
2169 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, TmpReg).addReg(Op0Reg)
2170 .addSImm(Op1->getRawValue() >> 16);
2171 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(TmpReg)
2172 .addSImm(Op1->getRawValue());
2173 } else {
2174 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, TmpReg).addReg(Op0Reg)
2175 .addZImm(Op1->getRawValue() >> 16);
2176 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(TmpReg)
2177 .addZImm(Op1->getRawValue());
2178 }
Nate Begemanb816f022004-10-07 22:30:03 +00002179 } else {
2180 unsigned Op1Reg = getReg(Op1, MBB, IP);
2181 BuildMI(*MBB, IP, OpTab[Opcode], 2, DestReg).addReg(Op0Reg).addReg(Op1Reg);
2182 }
2183}
2184
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002185/// emitSimpleBinaryOperation - Implement simple binary operators for integral
2186/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
2187/// Or, 4 for Xor.
2188///
Misha Brukmana1dca552004-09-21 18:22:19 +00002189void PPC32ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
2190 MachineBasicBlock::iterator IP,
2191 Value *Op0, Value *Op1,
2192 unsigned OperatorClass,
2193 unsigned DestReg) {
Misha Brukman422791f2004-06-21 17:41:12 +00002194 // Arithmetic and Bitwise operators
Misha Brukman911afde2004-06-25 14:50:41 +00002195 static const unsigned OpcodeTab[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002196 PPC::ADD, PPC::SUB, PPC::AND, PPC::OR, PPC::XOR
Misha Brukman422791f2004-06-21 17:41:12 +00002197 };
Nate Begemanb816f022004-10-07 22:30:03 +00002198 static const unsigned LongOpTab[2][5] = {
2199 { PPC::ADDC, PPC::SUBC, PPC::AND, PPC::OR, PPC::XOR },
2200 { PPC::ADDE, PPC::SUBFE, PPC::AND, PPC::OR, PPC::XOR }
Misha Brukman422791f2004-06-21 17:41:12 +00002201 };
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002202
Nate Begemanb816f022004-10-07 22:30:03 +00002203 unsigned Class = getClassB(Op0->getType());
2204
Misha Brukman7e898c32004-07-20 00:41:46 +00002205 if (Class == cFP32 || Class == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002206 assert(OperatorClass < 2 && "No logical ops for FP!");
2207 emitBinaryFPOperation(MBB, IP, Op0, Op1, OperatorClass, DestReg);
2208 return;
2209 }
2210
2211 if (Op0->getType() == Type::BoolTy) {
2212 if (OperatorClass == 3)
2213 // If this is an or of two isnan's, emit an FP comparison directly instead
2214 // of or'ing two isnan's together.
2215 if (Value *LHS = dyncastIsNan(Op0))
2216 if (Value *RHS = dyncastIsNan(Op1)) {
2217 unsigned Op0Reg = getReg(RHS, MBB, IP), Op1Reg = getReg(LHS, MBB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00002218 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002219 emitUCOM(MBB, IP, Op0Reg, Op1Reg);
Misha Brukman5b570812004-08-10 22:47:03 +00002220 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
2221 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(TmpReg).addImm(4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002222 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002223 return;
2224 }
2225 }
2226
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002227 // Special case: op <const int>, Reg
Nate Begemanb816f022004-10-07 22:30:03 +00002228 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0))
Misha Brukman1013ef52004-07-21 20:09:08 +00002229 if (Class != cLong) {
Nate Begemanb816f022004-10-07 22:30:03 +00002230 unsigned Opcode = (OperatorClass == 1) ? 5 : OperatorClass;
2231 unsigned Op1r = getReg(Op1, MBB, IP);
2232 emitBinaryConstOperation(MBB, IP, Op1r, CI, Opcode, DestReg);
2233 return;
2234 }
2235 // Special case: op Reg, <const int>
2236 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1))
2237 if (Class != cLong) {
2238 unsigned Op0r = getReg(Op0, MBB, IP);
2239 emitBinaryConstOperation(MBB, IP, Op0r, CI, OperatorClass, DestReg);
Misha Brukman1013ef52004-07-21 20:09:08 +00002240 return;
2241 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002242
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002243 // We couldn't generate an immediate variant of the op, load both halves into
2244 // registers and emit the appropriate opcode.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002245 unsigned Op0r = getReg(Op0, MBB, IP);
2246 unsigned Op1r = getReg(Op1, MBB, IP);
2247
2248 if (Class != cLong) {
Misha Brukman422791f2004-06-21 17:41:12 +00002249 unsigned Opcode = OpcodeTab[OperatorClass];
2250 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002251 } else {
Nate Begemanb816f022004-10-07 22:30:03 +00002252 BuildMI(*MBB, IP, LongOpTab[0][OperatorClass], 2, DestReg+1).addReg(Op0r+1)
Misha Brukman7e898c32004-07-20 00:41:46 +00002253 .addReg(Op1r+1);
Nate Begemanb816f022004-10-07 22:30:03 +00002254 BuildMI(*MBB, IP, LongOpTab[1][OperatorClass], 2, DestReg).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00002255 .addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002256 }
2257 return;
2258}
2259
Misha Brukman1013ef52004-07-21 20:09:08 +00002260/// doMultiply - Emit appropriate instructions to multiply together the
2261/// Values Op0 and Op1, and put the result in DestReg.
Misha Brukman2fec9902004-06-21 20:22:03 +00002262///
Misha Brukmana1dca552004-09-21 18:22:19 +00002263void PPC32ISel::doMultiply(MachineBasicBlock *MBB,
2264 MachineBasicBlock::iterator IP,
2265 unsigned DestReg, Value *Op0, Value *Op1) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002266 unsigned Class0 = getClass(Op0->getType());
2267 unsigned Class1 = getClass(Op1->getType());
2268
2269 unsigned Op0r = getReg(Op0, MBB, IP);
2270 unsigned Op1r = getReg(Op1, MBB, IP);
2271
2272 // 64 x 64 -> 64
2273 if (Class0 == cLong && Class1 == cLong) {
2274 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2275 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2276 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2277 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002278 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r+1);
2279 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
2280 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Op1r);
2281 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2282 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r+1);
2283 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002284 return;
2285 }
2286
2287 // 64 x 32 or less, promote 32 to 64 and do a 64 x 64
2288 if (Class0 == cLong && Class1 <= cInt) {
2289 unsigned Tmp0 = makeAnotherReg(Type::IntTy);
2290 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2291 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2292 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2293 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
2294 if (Op1->getType()->isSigned())
Misha Brukman5b570812004-08-10 22:47:03 +00002295 BuildMI(*MBB, IP, PPC::SRAWI, 2, Tmp0).addReg(Op1r).addImm(31);
Misha Brukman1013ef52004-07-21 20:09:08 +00002296 else
Misha Brukman5b570812004-08-10 22:47:03 +00002297 BuildMI(*MBB, IP, PPC::LI, 2, Tmp0).addSImm(0);
2298 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r);
2299 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r);
2300 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Tmp0);
2301 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2302 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r);
2303 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002304 return;
2305 }
2306
2307 // 32 x 32 -> 32
2308 if (Class0 <= cInt && Class1 <= cInt) {
Misha Brukman5b570812004-08-10 22:47:03 +00002309 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002310 return;
2311 }
2312
2313 assert(0 && "doMultiply cannot operate on unknown type!");
2314}
2315
2316/// doMultiplyConst - This method will multiply the value in Op0 by the
2317/// value of the ContantInt *CI
Misha Brukmana1dca552004-09-21 18:22:19 +00002318void PPC32ISel::doMultiplyConst(MachineBasicBlock *MBB,
2319 MachineBasicBlock::iterator IP,
2320 unsigned DestReg, Value *Op0, ConstantInt *CI) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002321 unsigned Class = getClass(Op0->getType());
2322
2323 // Mul op0, 0 ==> 0
2324 if (CI->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00002325 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002326 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002327 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002328 return;
Misha Brukman1013ef52004-07-21 20:09:08 +00002329 }
2330
2331 // Mul op0, 1 ==> op0
2332 if (CI->equalsInt(1)) {
2333 unsigned Op0r = getReg(Op0, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002334 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(Op0r).addReg(Op0r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002335 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002336 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(Op0r+1).addReg(Op0r+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002337 return;
2338 }
2339
2340 // If the element size is exactly a power of 2, use a shift to get it.
Misha Brukman1013ef52004-07-21 20:09:08 +00002341 if (unsigned Shift = ExactLog2(CI->getRawValue())) {
2342 ConstantUInt *ShiftCI = ConstantUInt::get(Type::UByteTy, Shift);
2343 emitShiftOperation(MBB, IP, Op0, ShiftCI, true, Op0->getType(), DestReg);
2344 return;
2345 }
2346
2347 // If 32 bits or less and immediate is in right range, emit mul by immediate
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002348 if (Class == cByte || Class == cShort || Class == cInt) {
Nate Begemanb816f022004-10-07 22:30:03 +00002349 if (canUseAsImmediateForOpcode(CI, 0, false)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002350 unsigned Op0r = getReg(Op0, MBB, IP);
2351 unsigned imm = CI->getRawValue() & 0xFFFF;
Misha Brukman5b570812004-08-10 22:47:03 +00002352 BuildMI(*MBB, IP, PPC::MULLI, 2, DestReg).addReg(Op0r).addSImm(imm);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002353 return;
2354 }
2355 }
2356
Misha Brukman1013ef52004-07-21 20:09:08 +00002357 doMultiply(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002358}
2359
Misha Brukmana1dca552004-09-21 18:22:19 +00002360void PPC32ISel::visitMul(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002361 unsigned ResultReg = getReg(I);
2362
2363 Value *Op0 = I.getOperand(0);
2364 Value *Op1 = I.getOperand(1);
2365
2366 MachineBasicBlock::iterator IP = BB->end();
2367 emitMultiply(BB, IP, Op0, Op1, ResultReg);
2368}
2369
Misha Brukmana1dca552004-09-21 18:22:19 +00002370void PPC32ISel::emitMultiply(MachineBasicBlock *MBB,
2371 MachineBasicBlock::iterator IP,
2372 Value *Op0, Value *Op1, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002373 TypeClass Class = getClass(Op0->getType());
2374
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002375 switch (Class) {
2376 case cByte:
2377 case cShort:
2378 case cInt:
Misha Brukman1013ef52004-07-21 20:09:08 +00002379 case cLong:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002380 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002381 doMultiplyConst(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002382 } else {
Misha Brukman1013ef52004-07-21 20:09:08 +00002383 doMultiply(MBB, IP, DestReg, Op0, Op1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002384 }
2385 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002386 case cFP32:
2387 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002388 emitBinaryFPOperation(MBB, IP, Op0, Op1, 2, DestReg);
2389 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002390 break;
2391 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002392}
2393
2394
2395/// visitDivRem - Handle division and remainder instructions... these
2396/// instruction both require the same instructions to be generated, they just
2397/// select the result from a different register. Note that both of these
2398/// instructions work differently for signed and unsigned operands.
2399///
Misha Brukmana1dca552004-09-21 18:22:19 +00002400void PPC32ISel::visitDivRem(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002401 unsigned ResultReg = getReg(I);
2402 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
2403
2404 MachineBasicBlock::iterator IP = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00002405 emitDivRemOperation(BB, IP, Op0, Op1, I.getOpcode() == Instruction::Div,
2406 ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002407}
2408
Nate Begeman087d5d92004-10-06 09:53:04 +00002409void PPC32ISel::emitDivRemOperation(MachineBasicBlock *MBB,
Misha Brukmana1dca552004-09-21 18:22:19 +00002410 MachineBasicBlock::iterator IP,
2411 Value *Op0, Value *Op1, bool isDiv,
2412 unsigned ResultReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002413 const Type *Ty = Op0->getType();
2414 unsigned Class = getClass(Ty);
2415 switch (Class) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002416 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002417 if (isDiv) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002418 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002419 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002420 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002421 } else {
2422 // Floating point remainder via fmodf(float x, float y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002423 unsigned Op0Reg = getReg(Op0, MBB, IP);
2424 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman7e898c32004-07-20 00:41:46 +00002425 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002426 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodfFn, true);
Misha Brukman7e898c32004-07-20 00:41:46 +00002427 std::vector<ValueRecord> Args;
2428 Args.push_back(ValueRecord(Op0Reg, Type::FloatTy));
2429 Args.push_back(ValueRecord(Op1Reg, Type::FloatTy));
2430 doCall(ValueRecord(ResultReg, Type::FloatTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002431 TM.CalledFunctions.insert(fmodfFn);
Misha Brukman7e898c32004-07-20 00:41:46 +00002432 }
2433 return;
2434 case cFP64:
2435 if (isDiv) {
2436 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002437 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002438 return;
2439 } else {
2440 // Floating point remainder via fmod(double x, double y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002441 unsigned Op0Reg = getReg(Op0, MBB, IP);
2442 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002443 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002444 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodFn, true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002445 std::vector<ValueRecord> Args;
2446 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
2447 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002448 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002449 TM.CalledFunctions.insert(fmodFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002450 }
2451 return;
2452 case cLong: {
Misha Brukman7e898c32004-07-20 00:41:46 +00002453 static Function* const Funcs[] =
Misha Brukman0aa97c62004-07-08 18:27:59 +00002454 { __moddi3Fn, __divdi3Fn, __umoddi3Fn, __udivdi3Fn };
Nate Begeman087d5d92004-10-06 09:53:04 +00002455 unsigned Op0Reg = getReg(Op0, MBB, IP);
2456 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002457 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
2458 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002459 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(Funcs[NameIdx], true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002460
2461 std::vector<ValueRecord> Args;
2462 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
2463 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002464 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00002465 TM.CalledFunctions.insert(Funcs[NameIdx]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002466 return;
2467 }
2468 case cByte: case cShort: case cInt:
2469 break; // Small integrals, handled below...
2470 default: assert(0 && "Unknown class!");
2471 }
2472
2473 // Special case signed division by power of 2.
2474 if (isDiv)
2475 if (ConstantSInt *CI = dyn_cast<ConstantSInt>(Op1)) {
2476 assert(Class != cLong && "This doesn't handle 64-bit divides!");
2477 int V = CI->getValue();
2478
2479 if (V == 1) { // X /s 1 => X
Nate Begeman087d5d92004-10-06 09:53:04 +00002480 unsigned Op0Reg = getReg(Op0, MBB, IP);
2481 BuildMI(*MBB, IP, PPC::OR, 2, ResultReg).addReg(Op0Reg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002482 return;
2483 }
2484
2485 if (V == -1) { // X /s -1 => -X
Nate Begeman087d5d92004-10-06 09:53:04 +00002486 unsigned Op0Reg = getReg(Op0, MBB, IP);
2487 BuildMI(*MBB, IP, PPC::NEG, 1, ResultReg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002488 return;
2489 }
2490
Misha Brukmanec6319a2004-07-20 15:51:37 +00002491 unsigned log2V = ExactLog2(V);
2492 if (log2V != 0 && Ty->isSigned()) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002493 unsigned Op0Reg = getReg(Op0, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002494 unsigned TmpReg = makeAnotherReg(Op0->getType());
Misha Brukmanec6319a2004-07-20 15:51:37 +00002495
Nate Begeman087d5d92004-10-06 09:53:04 +00002496 BuildMI(*MBB, IP, PPC::SRAWI, 2, TmpReg).addReg(Op0Reg).addImm(log2V);
2497 BuildMI(*MBB, IP, PPC::ADDZE, 1, ResultReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002498 return;
2499 }
2500 }
2501
Nate Begeman087d5d92004-10-06 09:53:04 +00002502 unsigned Op0Reg = getReg(Op0, MBB, IP);
2503
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002504 if (isDiv) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002505 unsigned Op1Reg = getReg(Op1, MBB, IP);
2506 unsigned Opcode = Ty->isSigned() ? PPC::DIVW : PPC::DIVWU;
2507 BuildMI(*MBB, IP, Opcode, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002508 } else { // Remainder
Nate Begeman087d5d92004-10-06 09:53:04 +00002509 // FIXME: don't load the CI part of a CI divide twice
2510 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
Misha Brukman422791f2004-06-21 17:41:12 +00002511 unsigned TmpReg1 = makeAnotherReg(Op0->getType());
2512 unsigned TmpReg2 = makeAnotherReg(Op0->getType());
Nate Begeman087d5d92004-10-06 09:53:04 +00002513 emitDivRemOperation(MBB, IP, Op0, Op1, true, TmpReg1);
Nate Begemanb816f022004-10-07 22:30:03 +00002514 if (CI && canUseAsImmediateForOpcode(CI, 0, false)) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002515 BuildMI(*MBB, IP, PPC::MULLI, 2, TmpReg2).addReg(TmpReg1)
2516 .addSImm(CI->getRawValue());
2517 } else {
2518 unsigned Op1Reg = getReg(Op1, MBB, IP);
2519 BuildMI(*MBB, IP, PPC::MULLW, 2, TmpReg2).addReg(TmpReg1).addReg(Op1Reg);
2520 }
2521 BuildMI(*MBB, IP, PPC::SUBF, 2, ResultReg).addReg(TmpReg2).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002522 }
2523}
2524
2525
2526/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
2527/// for constant immediate shift values, and for constant immediate
2528/// shift values equal to 1. Even the general case is sort of special,
2529/// because the shift amount has to be in CL, not just any old register.
2530///
Misha Brukmana1dca552004-09-21 18:22:19 +00002531void PPC32ISel::visitShiftInst(ShiftInst &I) {
Misha Brukmane2eceb52004-07-23 16:08:20 +00002532 MachineBasicBlock::iterator IP = BB->end();
2533 emitShiftOperation(BB, IP, I.getOperand(0), I.getOperand(1),
2534 I.getOpcode() == Instruction::Shl, I.getType(),
2535 getReg(I));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002536}
2537
2538/// emitShiftOperation - Common code shared between visitShiftInst and
2539/// constant expression support.
Misha Brukman2fec9902004-06-21 20:22:03 +00002540///
Misha Brukmana1dca552004-09-21 18:22:19 +00002541void PPC32ISel::emitShiftOperation(MachineBasicBlock *MBB,
2542 MachineBasicBlock::iterator IP,
2543 Value *Op, Value *ShiftAmount,
2544 bool isLeftShift, const Type *ResultTy,
2545 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002546 unsigned SrcReg = getReg (Op, MBB, IP);
2547 bool isSigned = ResultTy->isSigned ();
2548 unsigned Class = getClass (ResultTy);
2549
2550 // Longs, as usual, are handled specially...
2551 if (Class == cLong) {
2552 // If we have a constant shift, we can generate much more efficient code
2553 // than otherwise...
2554 //
2555 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2556 unsigned Amount = CUI->getValue();
2557 if (Amount < 32) {
2558 if (isLeftShift) {
Misha Brukman422791f2004-06-21 17:41:12 +00002559 // FIXME: RLWIMI is a use-and-def of DestReg+1, but that violates SSA
Misha Brukman5b570812004-08-10 22:47:03 +00002560 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002561 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5b570812004-08-10 22:47:03 +00002562 BuildMI(*MBB, IP, PPC::RLWIMI, 5).addReg(DestReg).addReg(SrcReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00002563 .addImm(Amount).addImm(32-Amount).addImm(31);
Misha Brukman5b570812004-08-10 22:47:03 +00002564 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00002565 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002566 } else {
Misha Brukman422791f2004-06-21 17:41:12 +00002567 // FIXME: RLWIMI is a use-and-def of DestReg, but that violates SSA
Misha Brukman5b570812004-08-10 22:47:03 +00002568 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002569 .addImm(32-Amount).addImm(Amount).addImm(31);
Misha Brukman5b570812004-08-10 22:47:03 +00002570 BuildMI(*MBB, IP, PPC::RLWIMI, 5).addReg(DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002571 .addImm(32-Amount).addImm(0).addImm(Amount-1);
Misha Brukman5b570812004-08-10 22:47:03 +00002572 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002573 .addImm(32-Amount).addImm(Amount).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002574 }
2575 } else { // Shifting more than 32 bits
2576 Amount -= 32;
2577 if (isLeftShift) {
2578 if (Amount != 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00002579 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002580 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002581 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002582 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002583 .addReg(SrcReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002584 }
Misha Brukman5b570812004-08-10 22:47:03 +00002585 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002586 } else {
2587 if (Amount != 0) {
2588 if (isSigned)
Misha Brukman5b570812004-08-10 22:47:03 +00002589 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002590 .addImm(Amount);
2591 else
Misha Brukman5b570812004-08-10 22:47:03 +00002592 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002593 .addImm(32-Amount).addImm(Amount).addImm(31);
2594 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002595 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002596 .addReg(SrcReg);
2597 }
Misha Brukman5b570812004-08-10 22:47:03 +00002598 BuildMI(*MBB, IP,PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002599 }
2600 }
2601 } else {
2602 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
2603 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00002604 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
2605 unsigned TmpReg4 = makeAnotherReg(Type::IntTy);
2606 unsigned TmpReg5 = makeAnotherReg(Type::IntTy);
2607 unsigned TmpReg6 = makeAnotherReg(Type::IntTy);
2608 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2609
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002610 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002611 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002612 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002613 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg2).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002614 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002615 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg3).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002616 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002617 BuildMI(*MBB, IP, PPC::OR, 2,TmpReg4).addReg(TmpReg2).addReg(TmpReg3);
2618 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002619 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002620 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg6).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002621 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002622 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002623 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002624 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002625 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002626 } else {
Nate Begemanf2f07812004-08-29 08:19:32 +00002627 if (isSigned) { // shift right algebraic
2628 MachineBasicBlock *TmpMBB =new MachineBasicBlock(BB->getBasicBlock());
2629 MachineBasicBlock *PhiMBB =new MachineBasicBlock(BB->getBasicBlock());
2630 MachineBasicBlock *OldMBB = BB;
2631 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2632 F->getBasicBlockList().insert(It, TmpMBB);
2633 F->getBasicBlockList().insert(It, PhiMBB);
2634 BB->addSuccessor(TmpMBB);
2635 BB->addSuccessor(PhiMBB);
2636
2637 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
2638 .addSImm(32);
2639 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
2640 .addReg(ShiftAmountReg);
2641 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
2642 .addReg(TmpReg1);
2643 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
2644 .addReg(TmpReg3);
2645 BuildMI(*MBB, IP, PPC::ADDICo, 2, TmpReg5).addReg(ShiftAmountReg)
2646 .addSImm(-32);
2647 BuildMI(*MBB, IP, PPC::SRAW, 2, TmpReg6).addReg(SrcReg)
2648 .addReg(TmpReg5);
2649 BuildMI(*MBB, IP, PPC::SRAW, 2, DestReg).addReg(SrcReg)
2650 .addReg(ShiftAmountReg);
2651 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2652
2653 // OrMBB:
2654 // Select correct least significant half if the shift amount > 32
2655 BB = TmpMBB;
2656 unsigned OrReg = makeAnotherReg(Type::IntTy);
2657 BuildMI(BB, PPC::OR, 2, OrReg).addReg(TmpReg6).addImm(TmpReg6);
2658 TmpMBB->addSuccessor(PhiMBB);
2659
2660 BB = PhiMBB;
2661 BuildMI(BB, PPC::PHI, 4, DestReg+1).addReg(TmpReg4).addMBB(OldMBB)
2662 .addReg(OrReg).addMBB(TmpMBB);
2663 } else { // shift right logical
Misha Brukman5b570812004-08-10 22:47:03 +00002664 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002665 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002666 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002667 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002668 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002669 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002670 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
Misha Brukman2fec9902004-06-21 20:22:03 +00002671 .addReg(TmpReg3);
Misha Brukman5b570812004-08-10 22:47:03 +00002672 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002673 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002674 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg6).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002675 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002676 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002677 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002678 BuildMI(*MBB, IP, PPC::SRW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002679 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002680 }
2681 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002682 }
2683 return;
2684 }
2685
2686 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2687 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
2688 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
2689 unsigned Amount = CUI->getValue();
2690
Misha Brukman422791f2004-06-21 17:41:12 +00002691 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002692 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002693 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman422791f2004-06-21 17:41:12 +00002694 } else {
Misha Brukman2fec9902004-06-21 20:22:03 +00002695 if (isSigned) {
Misha Brukman5b570812004-08-10 22:47:03 +00002696 BuildMI(*MBB, IP, PPC::SRAWI,2,DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukman2fec9902004-06-21 20:22:03 +00002697 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002698 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002699 .addImm(32-Amount).addImm(Amount).addImm(31);
2700 }
Misha Brukman422791f2004-06-21 17:41:12 +00002701 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002702 } else { // The shift amount is non-constant.
2703 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2704
Misha Brukman422791f2004-06-21 17:41:12 +00002705 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002706 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002707 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002708 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002709 BuildMI(*MBB, IP, isSigned ? PPC::SRAW : PPC::SRW, 2, DestReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002710 .addReg(SrcReg).addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002711 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002712 }
2713}
2714
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002715/// LoadNeedsSignExtend - On PowerPC, there is no load byte with sign extend.
2716/// Therefore, if this is a byte load and the destination type is signed, we
Nate Begeman35b020d2004-10-06 11:03:30 +00002717/// would normally need to also emit a sign extend instruction after the load.
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002718/// However, store instructions don't care whether a signed type was sign
2719/// extended across a whole register. Also, a SetCC instruction will emit its
2720/// own sign extension to force the value into the appropriate range, so we
2721/// need not emit it here. Ideally, this kind of thing wouldn't be necessary
2722/// once LLVM's type system is improved.
2723static bool LoadNeedsSignExtend(LoadInst &LI) {
2724 if (cByte == getClassB(LI.getType()) && LI.getType()->isSigned()) {
2725 bool AllUsesAreStoresOrSetCC = true;
Nate Begeman35b020d2004-10-06 11:03:30 +00002726 for (Value::use_iterator I = LI.use_begin(), E = LI.use_end(); I != E; ++I){
Chris Lattner7c348e12004-10-06 16:28:24 +00002727 if (isa<SetCondInst>(*I))
Nate Begeman35b020d2004-10-06 11:03:30 +00002728 continue;
Chris Lattner7c348e12004-10-06 16:28:24 +00002729 if (StoreInst *SI = dyn_cast<StoreInst>(*I))
Nate Begemanb816f022004-10-07 22:30:03 +00002730 if (cByte == getClassB(SI->getOperand(0)->getType()))
Nate Begeman35b020d2004-10-06 11:03:30 +00002731 continue;
2732 AllUsesAreStoresOrSetCC = false;
2733 break;
2734 }
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002735 if (!AllUsesAreStoresOrSetCC)
2736 return true;
2737 }
2738 return false;
2739}
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002740
Misha Brukmanb097f212004-07-26 18:13:24 +00002741/// visitLoadInst - Implement LLVM load instructions. Pretty straightforward
2742/// mapping of LLVM classes to PPC load instructions, with the exception of
2743/// signed byte loads, which need a sign extension following them.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002744///
Misha Brukmana1dca552004-09-21 18:22:19 +00002745void PPC32ISel::visitLoadInst(LoadInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002746 // Immediate opcodes, for reg+imm addressing
2747 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002748 PPC::LBZ, PPC::LHZ, PPC::LWZ,
2749 PPC::LFS, PPC::LFD, PPC::LWZ
Misha Brukmanb097f212004-07-26 18:13:24 +00002750 };
2751 // Indexed opcodes, for reg+reg addressing
2752 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002753 PPC::LBZX, PPC::LHZX, PPC::LWZX,
2754 PPC::LFSX, PPC::LFDX, PPC::LWZX
Misha Brukman2fec9902004-06-21 20:22:03 +00002755 };
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002756
Misha Brukmanb097f212004-07-26 18:13:24 +00002757 unsigned Class = getClassB(I.getType());
2758 unsigned ImmOpcode = ImmOpcodes[Class];
2759 unsigned IdxOpcode = IdxOpcodes[Class];
2760 unsigned DestReg = getReg(I);
2761 Value *SourceAddr = I.getOperand(0);
2762
Misha Brukman5b570812004-08-10 22:47:03 +00002763 if (Class == cShort && I.getType()->isSigned()) ImmOpcode = PPC::LHA;
2764 if (Class == cShort && I.getType()->isSigned()) IdxOpcode = PPC::LHAX;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002765
Misha Brukmanb097f212004-07-26 18:13:24 +00002766 if (AllocaInst *AI = dyn_castFixedAlloca(SourceAddr)) {
Misha Brukman422791f2004-06-21 17:41:12 +00002767 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002768 if (Class == cLong) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002769 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
2770 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg+1), FI, 4);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002771 } else if (LoadNeedsSignExtend(I)) {
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002772 unsigned TmpReg = makeAnotherReg(I.getType());
Misha Brukmanb097f212004-07-26 18:13:24 +00002773 addFrameReference(BuildMI(BB, ImmOpcode, 2, TmpReg), FI);
Misha Brukman5b570812004-08-10 22:47:03 +00002774 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002775 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00002776 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +00002777 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002778 return;
2779 }
2780
Nate Begeman645495d2004-09-23 05:31:33 +00002781 // If the offset fits in 16 bits, we can emit a reg+imm load, otherwise, we
2782 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00002783 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002784
Nate Begeman645495d2004-09-23 05:31:33 +00002785 // Generate the code for the GEP and get the components of the folded GEP
2786 emitGEPOperation(BB, BB->end(), GEPI, true);
2787 unsigned baseReg = GEPMap[GEPI].base;
2788 unsigned indexReg = GEPMap[GEPI].index;
2789 ConstantSInt *offset = GEPMap[GEPI].offset;
2790
2791 if (Class != cLong) {
2792 unsigned TmpReg = makeAnotherReg(I.getType());
2793 if (indexReg == 0)
Misha Brukmanb097f212004-07-26 18:13:24 +00002794 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(offset->getValue())
2795 .addReg(baseReg);
Nate Begeman645495d2004-09-23 05:31:33 +00002796 else
2797 BuildMI(BB, IdxOpcode, 2, TmpReg).addReg(indexReg).addReg(baseReg);
2798 if (LoadNeedsSignExtend(I))
Misha Brukman5b570812004-08-10 22:47:03 +00002799 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00002800 else
2801 BuildMI(BB, PPC::OR, 2, DestReg).addReg(TmpReg).addReg(TmpReg);
2802 } else {
2803 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00002804 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002805 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00002806 BuildMI(BB, IdxOpcode, 2, DestReg).addReg(indexReg).addReg(baseReg);
2807 BuildMI(BB, IdxOpcode, 2, DestReg+1).addReg(indexPlus4).addReg(baseReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002808 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002809 return;
2810 }
2811
2812 // The fallback case, where the load was from a source that could not be
2813 // folded into the load instruction.
2814 unsigned SrcAddrReg = getReg(SourceAddr);
2815
2816 if (Class == cLong) {
2817 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
2818 BuildMI(BB, ImmOpcode, 2, DestReg+1).addSImm(4).addReg(SrcAddrReg);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002819 } else if (LoadNeedsSignExtend(I)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002820 unsigned TmpReg = makeAnotherReg(I.getType());
2821 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002822 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00002823 } else {
2824 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002825 }
2826}
2827
2828/// visitStoreInst - Implement LLVM store instructions
2829///
Misha Brukmana1dca552004-09-21 18:22:19 +00002830void PPC32ISel::visitStoreInst(StoreInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002831 // Immediate opcodes, for reg+imm addressing
2832 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002833 PPC::STB, PPC::STH, PPC::STW,
2834 PPC::STFS, PPC::STFD, PPC::STW
Misha Brukmanb097f212004-07-26 18:13:24 +00002835 };
2836 // Indexed opcodes, for reg+reg addressing
2837 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002838 PPC::STBX, PPC::STHX, PPC::STWX,
2839 PPC::STFSX, PPC::STFDX, PPC::STWX
Misha Brukmanb097f212004-07-26 18:13:24 +00002840 };
2841
2842 Value *SourceAddr = I.getOperand(1);
2843 const Type *ValTy = I.getOperand(0)->getType();
2844 unsigned Class = getClassB(ValTy);
2845 unsigned ImmOpcode = ImmOpcodes[Class];
2846 unsigned IdxOpcode = IdxOpcodes[Class];
2847 unsigned ValReg = getReg(I.getOperand(0));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002848
Nate Begeman645495d2004-09-23 05:31:33 +00002849 // If the offset fits in 16 bits, we can emit a reg+imm store, otherwise, we
2850 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00002851 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Nate Begeman645495d2004-09-23 05:31:33 +00002852 // Generate the code for the GEP and get the components of the folded GEP
2853 emitGEPOperation(BB, BB->end(), GEPI, true);
2854 unsigned baseReg = GEPMap[GEPI].base;
2855 unsigned indexReg = GEPMap[GEPI].index;
2856 ConstantSInt *offset = GEPMap[GEPI].offset;
Misha Brukmanb097f212004-07-26 18:13:24 +00002857
Nate Begeman645495d2004-09-23 05:31:33 +00002858 if (Class != cLong) {
2859 if (indexReg == 0)
2860 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(offset->getValue())
2861 .addReg(baseReg);
2862 else
2863 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg)
2864 .addReg(baseReg);
2865 } else {
2866 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00002867 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002868 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00002869 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg).addReg(baseReg);
2870 BuildMI(BB, IdxOpcode, 3).addReg(ValReg+1).addReg(indexPlus4)
2871 .addReg(baseReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00002872 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002873 return;
2874 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002875
2876 // If the store address wasn't the only use of a GEP, we fall back to the
2877 // standard path: store the ValReg at the value in AddressReg.
2878 unsigned AddressReg = getReg(I.getOperand(1));
2879 if (Class == cLong) {
2880 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
2881 BuildMI(BB, ImmOpcode, 3).addReg(ValReg+1).addSImm(4).addReg(AddressReg);
2882 return;
2883 }
2884 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002885}
2886
2887
2888/// visitCastInst - Here we have various kinds of copying with or without sign
2889/// extension going on.
2890///
Misha Brukmana1dca552004-09-21 18:22:19 +00002891void PPC32ISel::visitCastInst(CastInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002892 Value *Op = CI.getOperand(0);
2893
2894 unsigned SrcClass = getClassB(Op->getType());
2895 unsigned DestClass = getClassB(CI.getType());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002896
2897 // If this is a cast from a 32-bit integer to a Long type, and the only uses
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002898 // of the cast are GEP instructions, then the cast does not need to be
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002899 // generated explicitly, it will be folded into the GEP.
2900 if (DestClass == cLong && SrcClass == cInt) {
2901 bool AllUsesAreGEPs = true;
2902 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2903 if (!isa<GetElementPtrInst>(*I)) {
2904 AllUsesAreGEPs = false;
2905 break;
2906 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002907 if (AllUsesAreGEPs) return;
2908 }
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002909
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002910 unsigned DestReg = getReg(CI);
2911 MachineBasicBlock::iterator MI = BB->end();
Nate Begeman1e67d4d2004-08-19 08:07:50 +00002912
2913 // If this is a cast from an byte, short, or int to an integer type of equal
2914 // or lesser width, and all uses of the cast are store instructions then dont
2915 // emit them, as the store instruction will implicitly not store the zero or
2916 // sign extended bytes.
2917 if (SrcClass <= cInt && SrcClass >= DestClass) {
2918 bool AllUsesAreStoresOrSetCC = true;
2919 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2920 if (!isa<StoreInst>(*I) && !isa<SetCondInst>(*I)) {
2921 AllUsesAreStoresOrSetCC = false;
2922 break;
2923 }
2924 // Turn this cast directly into a move instruction, which the register
2925 // allocator will deal with.
2926 if (AllUsesAreStoresOrSetCC) {
2927 unsigned SrcReg = getReg(Op, BB, MI);
2928 BuildMI(*BB, MI, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
2929 return;
2930 }
2931 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002932 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
2933}
2934
2935/// emitCastOperation - Common code shared between visitCastInst and constant
2936/// expression cast support.
2937///
Misha Brukmana1dca552004-09-21 18:22:19 +00002938void PPC32ISel::emitCastOperation(MachineBasicBlock *MBB,
2939 MachineBasicBlock::iterator IP,
2940 Value *Src, const Type *DestTy,
2941 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002942 const Type *SrcTy = Src->getType();
2943 unsigned SrcClass = getClassB(SrcTy);
2944 unsigned DestClass = getClassB(DestTy);
Misha Brukman7e898c32004-07-20 00:41:46 +00002945 unsigned SrcReg = getReg(Src, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002946
2947 // Implement casts to bool by using compare on the operand followed by set if
2948 // not zero on the result.
2949 if (DestTy == Type::BoolTy) {
2950 switch (SrcClass) {
2951 case cByte:
Misha Brukman422791f2004-06-21 17:41:12 +00002952 case cShort:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002953 case cInt: {
2954 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002955 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg).addSImm(-1);
2956 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg).addReg(SrcReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002957 break;
2958 }
2959 case cLong: {
2960 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2961 unsigned SrcReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002962 BuildMI(*MBB, IP, PPC::OR, 2, SrcReg2).addReg(SrcReg).addReg(SrcReg+1);
2963 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg2).addSImm(-1);
2964 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg)
Misha Brukmanbf417a62004-07-20 20:43:05 +00002965 .addReg(SrcReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002966 break;
2967 }
Misha Brukman7e898c32004-07-20 00:41:46 +00002968 case cFP32:
2969 case cFP64:
Nate Begemanf2f07812004-08-29 08:19:32 +00002970 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2971 unsigned ConstZero = getReg(ConstantFP::get(Type::DoubleTy, 0.0), BB, IP);
2972 BuildMI(*MBB, IP, PPC::FCMPU, PPC::CR7).addReg(SrcReg).addReg(ConstZero);
2973 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
2974 BuildMI(*MBB, IP, PPC::RLWINM, DestReg).addReg(TmpReg).addImm(31)
2975 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002976 }
2977 return;
2978 }
2979
Misha Brukman7e898c32004-07-20 00:41:46 +00002980 // Handle cast of Float -> Double
2981 if (SrcClass == cFP32 && DestClass == cFP64) {
Misha Brukman5b570812004-08-10 22:47:03 +00002982 BuildMI(*MBB, IP, PPC::FMR, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002983 return;
2984 }
2985
2986 // Handle cast of Double -> Float
2987 if (SrcClass == cFP64 && DestClass == cFP32) {
Misha Brukman5b570812004-08-10 22:47:03 +00002988 BuildMI(*MBB, IP, PPC::FRSP, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002989 return;
2990 }
2991
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002992 // Handle casts from integer to floating point now...
Misha Brukman7e898c32004-07-20 00:41:46 +00002993 if (DestClass == cFP32 || DestClass == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002994
Misha Brukman422791f2004-06-21 17:41:12 +00002995 // Emit a library call for long to float conversion
2996 if (SrcClass == cLong) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002997 Function *floatFn = (DestClass == cFP32) ? __floatdisfFn : __floatdidfFn;
Nate Begemanf2f07812004-08-29 08:19:32 +00002998 if (SrcTy->isSigned()) {
2999 std::vector<ValueRecord> Args;
3000 Args.push_back(ValueRecord(SrcReg, SrcTy));
3001 MachineInstr *TheCall =
3002 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3003 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
3004 TM.CalledFunctions.insert(floatFn);
3005 } else {
3006 std::vector<ValueRecord> CmpArgs, ClrArgs, SetArgs;
3007 unsigned ZeroLong = getReg(ConstantUInt::get(SrcTy, 0));
3008 unsigned CondReg = makeAnotherReg(Type::IntTy);
3009
3010 // Update machine-CFG edges
3011 MachineBasicBlock *ClrMBB = new MachineBasicBlock(BB->getBasicBlock());
3012 MachineBasicBlock *SetMBB = new MachineBasicBlock(BB->getBasicBlock());
3013 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3014 MachineBasicBlock *OldMBB = BB;
3015 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3016 F->getBasicBlockList().insert(It, ClrMBB);
3017 F->getBasicBlockList().insert(It, SetMBB);
3018 F->getBasicBlockList().insert(It, PhiMBB);
3019 BB->addSuccessor(ClrMBB);
3020 BB->addSuccessor(SetMBB);
3021
3022 CmpArgs.push_back(ValueRecord(SrcReg, SrcTy));
3023 CmpArgs.push_back(ValueRecord(ZeroLong, SrcTy));
3024 MachineInstr *TheCall =
3025 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(__cmpdi2Fn, true);
3026 doCall(ValueRecord(CondReg, Type::IntTy), TheCall, CmpArgs, false);
3027 TM.CalledFunctions.insert(__cmpdi2Fn);
3028 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
3029 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(SetMBB);
3030
3031 // ClrMBB
3032 BB = ClrMBB;
3033 unsigned ClrReg = makeAnotherReg(DestTy);
3034 ClrArgs.push_back(ValueRecord(SrcReg, SrcTy));
3035 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3036 doCall(ValueRecord(ClrReg, DestTy), TheCall, ClrArgs, false);
3037 TM.CalledFunctions.insert(floatFn);
3038 BuildMI(BB, PPC::B, 1).addMBB(PhiMBB);
3039 BB->addSuccessor(PhiMBB);
3040
3041 // SetMBB
3042 BB = SetMBB;
3043 unsigned SetReg = makeAnotherReg(DestTy);
3044 unsigned CallReg = makeAnotherReg(DestTy);
3045 unsigned ShiftedReg = makeAnotherReg(SrcTy);
3046 ConstantSInt *Const1 = ConstantSInt::get(Type::IntTy, 1);
3047 emitShiftOperation(BB, BB->end(), Src, Const1, false, SrcTy, ShiftedReg);
3048 SetArgs.push_back(ValueRecord(ShiftedReg, SrcTy));
3049 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3050 doCall(ValueRecord(CallReg, DestTy), TheCall, SetArgs, false);
3051 TM.CalledFunctions.insert(floatFn);
3052 unsigned SetOpcode = (DestClass == cFP32) ? PPC::FADDS : PPC::FADD;
3053 BuildMI(BB, SetOpcode, 2, SetReg).addReg(CallReg).addReg(CallReg);
3054 BB->addSuccessor(PhiMBB);
3055
3056 // PhiMBB
3057 BB = PhiMBB;
3058 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(ClrReg).addMBB(ClrMBB)
3059 .addReg(SetReg).addMBB(SetMBB);
3060 }
Misha Brukman422791f2004-06-21 17:41:12 +00003061 return;
3062 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003063
Misha Brukman7e898c32004-07-20 00:41:46 +00003064 // Make sure we're dealing with a full 32 bits
3065 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3066 promote32(TmpReg, ValueRecord(SrcReg, SrcTy));
3067
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003068 SrcReg = TmpReg;
Misha Brukman422791f2004-06-21 17:41:12 +00003069
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003070 // Spill the integer to memory and reload it from there.
Misha Brukman422791f2004-06-21 17:41:12 +00003071 // Also spill room for a special conversion constant
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003072 int ValueFrameIdx =
3073 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
3074
Nate Begeman81d265d2004-08-19 05:20:54 +00003075 MachineConstantPool *CP = F->getConstantPool();
Misha Brukman422791f2004-06-21 17:41:12 +00003076 unsigned constantHi = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00003077 unsigned TempF = makeAnotherReg(Type::DoubleTy);
3078
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003079 if (!SrcTy->isSigned()) {
Nate Begeman81d265d2004-08-19 05:20:54 +00003080 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000000p52);
3081 unsigned ConstF = getReg(CFP, BB, IP);
Nate Begemanf2f07812004-08-29 08:19:32 +00003082 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3083 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003084 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003085 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(SrcReg),
Misha Brukman2fec9902004-06-21 20:22:03 +00003086 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003087 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3088 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003089 } else {
Nate Begeman81d265d2004-08-19 05:20:54 +00003090 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000008p52);
3091 unsigned ConstF = getReg(CFP, BB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00003092 unsigned TempLo = makeAnotherReg(Type::IntTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003093 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3094 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003095 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003096 BuildMI(*MBB, IP, PPC::XORIS, 2, TempLo).addReg(SrcReg).addImm(0x8000);
3097 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(TempLo),
Misha Brukman2fec9902004-06-21 20:22:03 +00003098 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003099 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3100 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003101 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003102 return;
3103 }
3104
3105 // Handle casts from floating point to integer now...
Misha Brukman7e898c32004-07-20 00:41:46 +00003106 if (SrcClass == cFP32 || SrcClass == cFP64) {
Nate Begemanb64af912004-08-10 20:42:36 +00003107 static Function* const Funcs[] =
3108 { __fixsfdiFn, __fixdfdiFn, __fixunssfdiFn, __fixunsdfdiFn };
Misha Brukman422791f2004-06-21 17:41:12 +00003109 // emit library call
3110 if (DestClass == cLong) {
Nate Begemanb64af912004-08-10 20:42:36 +00003111 bool isDouble = SrcClass == cFP64;
3112 unsigned nameIndex = 2 * DestTy->isSigned() + isDouble;
Misha Brukman422791f2004-06-21 17:41:12 +00003113 std::vector<ValueRecord> Args;
3114 Args.push_back(ValueRecord(SrcReg, SrcTy));
Nate Begemanb64af912004-08-10 20:42:36 +00003115 Function *floatFn = Funcs[nameIndex];
Misha Brukman2fec9902004-06-21 20:22:03 +00003116 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003117 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003118 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003119 TM.CalledFunctions.insert(floatFn);
Misha Brukman422791f2004-06-21 17:41:12 +00003120 return;
3121 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003122
3123 int ValueFrameIdx =
Nate Begeman43d64ea2004-08-15 06:42:28 +00003124 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003125
Misha Brukman7e898c32004-07-20 00:41:46 +00003126 if (DestTy->isSigned()) {
Misha Brukman4c14f332004-07-23 01:11:19 +00003127 unsigned TempReg = makeAnotherReg(Type::DoubleTy);
3128
3129 // Convert to integer in the FP reg and store it to a stack slot
Nate Begemanf2f07812004-08-29 08:19:32 +00003130 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, TempReg).addReg(SrcReg);
3131 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3)
Misha Brukman4c14f332004-07-23 01:11:19 +00003132 .addReg(TempReg), ValueFrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003133
3134 // There is no load signed byte opcode, so we must emit a sign extend for
3135 // that particular size. Make sure to source the new integer from the
3136 // correct offset.
Misha Brukman4c14f332004-07-23 01:11:19 +00003137 if (DestClass == cByte) {
3138 unsigned TempReg2 = makeAnotherReg(DestTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003139 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, TempReg2),
Misha Brukmanb097f212004-07-26 18:13:24 +00003140 ValueFrameIdx, 7);
Nate Begemanf2f07812004-08-29 08:19:32 +00003141 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(TempReg2);
Misha Brukman4c14f332004-07-23 01:11:19 +00003142 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00003143 int offset = (DestClass == cShort) ? 6 : 4;
Misha Brukman5b570812004-08-10 22:47:03 +00003144 unsigned LoadOp = (DestClass == cShort) ? PPC::LHA : PPC::LWZ;
Nate Begemanf2f07812004-08-29 08:19:32 +00003145 addFrameReference(BuildMI(*MBB, IP, LoadOp, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003146 ValueFrameIdx, offset);
Misha Brukman4c14f332004-07-23 01:11:19 +00003147 }
Misha Brukman7e898c32004-07-20 00:41:46 +00003148 } else {
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003149 unsigned Zero = getReg(ConstantFP::get(Type::DoubleTy, 0.0f));
3150 double maxInt = (1LL << 32) - 1;
3151 unsigned MaxInt = getReg(ConstantFP::get(Type::DoubleTy, maxInt));
3152 double border = 1LL << 31;
3153 unsigned Border = getReg(ConstantFP::get(Type::DoubleTy, border));
3154 unsigned UseZero = makeAnotherReg(Type::DoubleTy);
3155 unsigned UseMaxInt = makeAnotherReg(Type::DoubleTy);
3156 unsigned UseChoice = makeAnotherReg(Type::DoubleTy);
3157 unsigned TmpReg = makeAnotherReg(Type::DoubleTy);
3158 unsigned TmpReg2 = makeAnotherReg(Type::DoubleTy);
3159 unsigned ConvReg = makeAnotherReg(Type::DoubleTy);
3160 unsigned IntTmp = makeAnotherReg(Type::IntTy);
3161 unsigned XorReg = makeAnotherReg(Type::IntTy);
3162 int FrameIdx =
3163 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
3164 // Update machine-CFG edges
3165 MachineBasicBlock *XorMBB = new MachineBasicBlock(BB->getBasicBlock());
3166 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3167 MachineBasicBlock *OldMBB = BB;
3168 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3169 F->getBasicBlockList().insert(It, XorMBB);
3170 F->getBasicBlockList().insert(It, PhiMBB);
3171 BB->addSuccessor(XorMBB);
3172 BB->addSuccessor(PhiMBB);
3173
3174 // Convert from floating point to unsigned 32-bit value
3175 // Use 0 if incoming value is < 0.0
Nate Begemanf2f07812004-08-29 08:19:32 +00003176 BuildMI(*MBB, IP, PPC::FSEL, 3, UseZero).addReg(SrcReg).addReg(SrcReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003177 .addReg(Zero);
3178 // Use 2**32 - 1 if incoming value is >= 2**32
Nate Begemanf2f07812004-08-29 08:19:32 +00003179 BuildMI(*MBB, IP, PPC::FSUB, 2, UseMaxInt).addReg(MaxInt).addReg(SrcReg);
3180 BuildMI(*MBB, IP, PPC::FSEL, 3, UseChoice).addReg(UseMaxInt)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003181 .addReg(UseZero).addReg(MaxInt);
3182 // Subtract 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003183 BuildMI(*MBB, IP, PPC::FSUB, 2, TmpReg).addReg(UseChoice).addReg(Border);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003184 // Use difference if >= 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003185 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(UseChoice)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003186 .addReg(Border);
Nate Begemanf2f07812004-08-29 08:19:32 +00003187 BuildMI(*MBB, IP, PPC::FSEL, 3, TmpReg2).addReg(TmpReg).addReg(TmpReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003188 .addReg(UseChoice);
3189 // Convert to integer
Nate Begemanf2f07812004-08-29 08:19:32 +00003190 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, ConvReg).addReg(TmpReg2);
3191 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3).addReg(ConvReg),
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003192 FrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003193 if (DestClass == cByte) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003194 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003195 FrameIdx, 7);
3196 } else if (DestClass == cShort) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003197 addFrameReference(BuildMI(*MBB, IP, PPC::LHZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003198 FrameIdx, 6);
3199 } if (DestClass == cInt) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003200 addFrameReference(BuildMI(*MBB, IP, PPC::LWZ, 2, IntTmp),
Misha Brukmanb097f212004-07-26 18:13:24 +00003201 FrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003202 BuildMI(*MBB, IP, PPC::BLT, 2).addReg(PPC::CR0).addMBB(PhiMBB);
3203 BuildMI(*MBB, IP, PPC::B, 1).addMBB(XorMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003204
Misha Brukmanb097f212004-07-26 18:13:24 +00003205 // XorMBB:
3206 // add 2**31 if input was >= 2**31
3207 BB = XorMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00003208 BuildMI(BB, PPC::XORIS, 2, XorReg).addReg(IntTmp).addImm(0x8000);
Misha Brukmanb097f212004-07-26 18:13:24 +00003209 XorMBB->addSuccessor(PhiMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003210
Misha Brukmanb097f212004-07-26 18:13:24 +00003211 // PhiMBB:
3212 // DestReg = phi [ IntTmp, OldMBB ], [ XorReg, XorMBB ]
3213 BB = PhiMBB;
Misha Brukmand2cbb872004-08-19 21:00:12 +00003214 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(IntTmp).addMBB(OldMBB)
Misha Brukmanb097f212004-07-26 18:13:24 +00003215 .addReg(XorReg).addMBB(XorMBB);
3216 }
3217 }
3218 return;
3219 }
3220
3221 // Check our invariants
3222 assert((SrcClass <= cInt || SrcClass == cLong) &&
3223 "Unhandled source class for cast operation!");
3224 assert((DestClass <= cInt || DestClass == cLong) &&
3225 "Unhandled destination class for cast operation!");
3226
3227 bool sourceUnsigned = SrcTy->isUnsigned() || SrcTy == Type::BoolTy;
3228 bool destUnsigned = DestTy->isUnsigned();
3229
3230 // Unsigned -> Unsigned, clear if larger,
3231 if (sourceUnsigned && destUnsigned) {
3232 // handle long dest class now to keep switch clean
3233 if (DestClass == cLong) {
3234 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003235 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3236 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003237 .addReg(SrcReg+1);
3238 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003239 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3240 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003241 .addReg(SrcReg);
3242 }
3243 return;
3244 }
3245
3246 // handle u{ byte, short, int } x u{ byte, short, int }
3247 unsigned clearBits = (SrcClass == cByte || DestClass == cByte) ? 24 : 16;
3248 switch (SrcClass) {
3249 case cByte:
3250 case cShort:
3251 if (SrcClass == DestClass)
Misha Brukman5b570812004-08-10 22:47:03 +00003252 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003253 else
Misha Brukman5b570812004-08-10 22:47:03 +00003254 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003255 .addImm(0).addImm(clearBits).addImm(31);
3256 break;
3257 case cLong:
3258 ++SrcReg;
3259 // Fall through
3260 case cInt:
3261 if (DestClass == cInt)
Misha Brukman5b570812004-08-10 22:47:03 +00003262 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003263 else
Misha Brukman5b570812004-08-10 22:47:03 +00003264 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003265 .addImm(0).addImm(clearBits).addImm(31);
3266 break;
3267 }
3268 return;
3269 }
3270
3271 // Signed -> Signed
3272 if (!sourceUnsigned && !destUnsigned) {
3273 // handle long dest class now to keep switch clean
3274 if (DestClass == cLong) {
3275 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003276 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3277 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003278 .addReg(SrcReg+1);
3279 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003280 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3281 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003282 .addReg(SrcReg);
3283 }
3284 return;
3285 }
3286
3287 // handle { byte, short, int } x { byte, short, int }
3288 switch (SrcClass) {
3289 case cByte:
3290 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003291 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003292 else
Misha Brukman5b570812004-08-10 22:47:03 +00003293 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003294 break;
3295 case cShort:
3296 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003297 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003298 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003299 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003300 else
Misha Brukman5b570812004-08-10 22:47:03 +00003301 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003302 break;
3303 case cLong:
3304 ++SrcReg;
3305 // Fall through
3306 case cInt:
3307 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003308 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003309 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003310 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003311 else
Misha Brukman5b570812004-08-10 22:47:03 +00003312 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003313 break;
3314 }
3315 return;
3316 }
3317
3318 // Unsigned -> Signed
3319 if (sourceUnsigned && !destUnsigned) {
3320 // handle long dest class now to keep switch clean
3321 if (DestClass == cLong) {
3322 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003323 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3324 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1).
Misha Brukmanb097f212004-07-26 18:13:24 +00003325 addReg(SrcReg+1);
3326 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003327 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3328 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003329 .addReg(SrcReg);
3330 }
3331 return;
3332 }
3333
3334 // handle u{ byte, short, int } -> { byte, short, int }
3335 switch (SrcClass) {
3336 case cByte:
3337 if (DestClass == cByte)
3338 // uByte 255 -> signed byte == -1
Misha Brukman5b570812004-08-10 22:47:03 +00003339 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003340 else
3341 // uByte 255 -> signed short/int == 255
Misha Brukman5b570812004-08-10 22:47:03 +00003342 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003343 .addImm(24).addImm(31);
3344 break;
3345 case cShort:
3346 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003347 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003348 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003349 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003350 else
Misha Brukman5b570812004-08-10 22:47:03 +00003351 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003352 .addImm(16).addImm(31);
3353 break;
3354 case cLong:
3355 ++SrcReg;
3356 // Fall through
3357 case cInt:
3358 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003359 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003360 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003361 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003362 else
Misha Brukman5b570812004-08-10 22:47:03 +00003363 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003364 break;
3365 }
3366 return;
3367 }
3368
3369 // Signed -> Unsigned
3370 if (!sourceUnsigned && destUnsigned) {
3371 // handle long dest class now to keep switch clean
3372 if (DestClass == cLong) {
3373 if (SrcClass == cLong) {
Misha Brukman5b570812004-08-10 22:47:03 +00003374 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3375 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukmanb097f212004-07-26 18:13:24 +00003376 .addReg(SrcReg+1);
3377 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00003378 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3379 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003380 .addReg(SrcReg);
3381 }
3382 return;
3383 }
3384
3385 // handle { byte, short, int } -> u{ byte, short, int }
3386 unsigned clearBits = (DestClass == cByte) ? 24 : 16;
3387 switch (SrcClass) {
3388 case cByte:
3389 case cShort:
3390 if (DestClass == cByte || DestClass == cShort)
3391 // sbyte -1 -> ubyte 0x000000FF
Misha Brukman5b570812004-08-10 22:47:03 +00003392 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003393 .addImm(0).addImm(clearBits).addImm(31);
3394 else
3395 // sbyte -1 -> ubyte 0xFFFFFFFF
Misha Brukman5b570812004-08-10 22:47:03 +00003396 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003397 break;
3398 case cLong:
3399 ++SrcReg;
3400 // Fall through
3401 case cInt:
3402 if (DestClass == cInt)
Misha Brukman5b570812004-08-10 22:47:03 +00003403 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003404 else
Misha Brukman5b570812004-08-10 22:47:03 +00003405 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003406 .addImm(0).addImm(clearBits).addImm(31);
3407 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00003408 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003409 return;
3410 }
3411
3412 // Anything we haven't handled already, we can't (yet) handle at all.
Misha Brukmanb097f212004-07-26 18:13:24 +00003413 std::cerr << "Unhandled cast from " << SrcTy->getDescription()
3414 << "to " << DestTy->getDescription() << '\n';
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003415 abort();
3416}
3417
3418/// visitVANextInst - Implement the va_next instruction...
3419///
Misha Brukmana1dca552004-09-21 18:22:19 +00003420void PPC32ISel::visitVANextInst(VANextInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003421 unsigned VAList = getReg(I.getOperand(0));
3422 unsigned DestReg = getReg(I);
3423
3424 unsigned Size;
Misha Brukman358829f2004-06-21 17:25:55 +00003425 switch (I.getArgType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003426 default:
3427 std::cerr << I;
3428 assert(0 && "Error: bad type for va_next instruction!");
3429 return;
3430 case Type::PointerTyID:
3431 case Type::UIntTyID:
3432 case Type::IntTyID:
3433 Size = 4;
3434 break;
3435 case Type::ULongTyID:
3436 case Type::LongTyID:
3437 case Type::DoubleTyID:
3438 Size = 8;
3439 break;
3440 }
3441
3442 // Increment the VAList pointer...
Misha Brukman5b570812004-08-10 22:47:03 +00003443 BuildMI(BB, PPC::ADDI, 2, DestReg).addReg(VAList).addSImm(Size);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003444}
3445
Misha Brukmana1dca552004-09-21 18:22:19 +00003446void PPC32ISel::visitVAArgInst(VAArgInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003447 unsigned VAList = getReg(I.getOperand(0));
3448 unsigned DestReg = getReg(I);
3449
Misha Brukman358829f2004-06-21 17:25:55 +00003450 switch (I.getType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003451 default:
3452 std::cerr << I;
3453 assert(0 && "Error: bad type for va_next instruction!");
3454 return;
3455 case Type::PointerTyID:
3456 case Type::UIntTyID:
3457 case Type::IntTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003458 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003459 break;
3460 case Type::ULongTyID:
3461 case Type::LongTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003462 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
3463 BuildMI(BB, PPC::LWZ, 2, DestReg+1).addSImm(4).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003464 break;
Misha Brukmanb097f212004-07-26 18:13:24 +00003465 case Type::FloatTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003466 BuildMI(BB, PPC::LFS, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukmanb097f212004-07-26 18:13:24 +00003467 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003468 case Type::DoubleTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003469 BuildMI(BB, PPC::LFD, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003470 break;
3471 }
3472}
3473
3474/// visitGetElementPtrInst - instruction-select GEP instructions
3475///
Misha Brukmana1dca552004-09-21 18:22:19 +00003476void PPC32ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003477 if (canFoldGEPIntoLoadOrStore(&I))
3478 return;
3479
Nate Begeman645495d2004-09-23 05:31:33 +00003480 emitGEPOperation(BB, BB->end(), &I, false);
3481}
3482
Misha Brukman1013ef52004-07-21 20:09:08 +00003483/// emitGEPOperation - Common code shared between visitGetElementPtrInst and
3484/// constant expression GEP support.
3485///
Misha Brukmana1dca552004-09-21 18:22:19 +00003486void PPC32ISel::emitGEPOperation(MachineBasicBlock *MBB,
3487 MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +00003488 GetElementPtrInst *GEPI, bool GEPIsFolded) {
3489 // If we've already emitted this particular GEP, just return to avoid
3490 // multiple definitions of the base register.
Nate Begemana41fc772004-09-29 02:35:05 +00003491 if (GEPIsFolded && (GEPMap[GEPI].base != 0))
Nate Begeman645495d2004-09-23 05:31:33 +00003492 return;
Nate Begeman645495d2004-09-23 05:31:33 +00003493
3494 Value *Src = GEPI->getOperand(0);
3495 User::op_iterator IdxBegin = GEPI->op_begin()+1;
3496 User::op_iterator IdxEnd = GEPI->op_end();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003497 const TargetData &TD = TM.getTargetData();
3498 const Type *Ty = Src->getType();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003499 int64_t constValue = 0;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003500
3501 // Record the operations to emit the GEP in a vector so that we can emit them
3502 // after having analyzed the entire instruction.
Misha Brukmanb097f212004-07-26 18:13:24 +00003503 std::vector<CollapsedGepOp> ops;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003504
Misha Brukman1013ef52004-07-21 20:09:08 +00003505 // GEPs have zero or more indices; we must perform a struct access
3506 // or array access for each one.
3507 for (GetElementPtrInst::op_iterator oi = IdxBegin, oe = IdxEnd; oi != oe;
3508 ++oi) {
3509 Value *idx = *oi;
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003510 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00003511 // It's a struct access. idx is the index into the structure,
3512 // which names the field. Use the TargetData structure to
3513 // pick out what the layout of the structure is in memory.
3514 // Use the (constant) structure index's value to find the
3515 // right byte offset from the StructLayout class's list of
3516 // structure member offsets.
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003517 unsigned fieldIndex = cast<ConstantUInt>(idx)->getValue();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003518
3519 // StructType member offsets are always constant values. Add it to the
3520 // running total.
Nate Begeman645495d2004-09-23 05:31:33 +00003521 constValue += TD.getStructLayout(StTy)->MemberOffsets[fieldIndex];
Misha Brukmane2eceb52004-07-23 16:08:20 +00003522
Nate Begeman645495d2004-09-23 05:31:33 +00003523 // The next type is the member of the structure selected by the index.
Misha Brukmane2eceb52004-07-23 16:08:20 +00003524 Ty = StTy->getElementType (fieldIndex);
Nate Begeman645495d2004-09-23 05:31:33 +00003525 } else if (const SequentialType *SqTy = dyn_cast<SequentialType>(Ty)) {
Misha Brukman313efcb2004-07-09 15:45:07 +00003526 // Many GEP instructions use a [cast (int/uint) to LongTy] as their
3527 // operand. Handle this case directly now...
3528 if (CastInst *CI = dyn_cast<CastInst>(idx))
3529 if (CI->getOperand(0)->getType() == Type::IntTy ||
3530 CI->getOperand(0)->getType() == Type::UIntTy)
3531 idx = CI->getOperand(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00003532
Misha Brukmane2eceb52004-07-23 16:08:20 +00003533 // It's an array or pointer access: [ArraySize x ElementType].
3534 // We want to add basePtrReg to (idxReg * sizeof ElementType). First, we
3535 // must find the size of the pointed-to type (Not coincidentally, the next
3536 // type is the type of the elements in the array).
Misha Brukman1013ef52004-07-21 20:09:08 +00003537 Ty = SqTy->getElementType();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003538 unsigned elementSize = TD.getTypeSize(Ty);
Misha Brukman1013ef52004-07-21 20:09:08 +00003539
Misha Brukmane2eceb52004-07-23 16:08:20 +00003540 if (ConstantInt *C = dyn_cast<ConstantInt>(idx)) {
Misha Brukmane2eceb52004-07-23 16:08:20 +00003541 if (ConstantSInt *CS = dyn_cast<ConstantSInt>(C))
3542 constValue += CS->getValue() * elementSize;
3543 else if (ConstantUInt *CU = dyn_cast<ConstantUInt>(C))
3544 constValue += CU->getValue() * elementSize;
3545 else
3546 assert(0 && "Invalid ConstantInt GEP index type!");
3547 } else {
Nate Begeman645495d2004-09-23 05:31:33 +00003548 // Push current gep state to this point as an add and multiply
3549 ops.push_back(CollapsedGepOp(
3550 ConstantSInt::get(Type::IntTy, constValue),
3551 idx, ConstantUInt::get(Type::UIntTy, elementSize)));
3552
Misha Brukmane2eceb52004-07-23 16:08:20 +00003553 constValue = 0;
Misha Brukman313efcb2004-07-09 15:45:07 +00003554 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003555 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003556 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003557 // Emit instructions for all the collapsed ops
Nate Begeman645495d2004-09-23 05:31:33 +00003558 unsigned indexReg = 0;
Misha Brukmanb097f212004-07-26 18:13:24 +00003559 for(std::vector<CollapsedGepOp>::iterator cgo_i = ops.begin(),
Misha Brukmane2eceb52004-07-23 16:08:20 +00003560 cgo_e = ops.end(); cgo_i != cgo_e; ++cgo_i) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003561 CollapsedGepOp& cgo = *cgo_i;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003562
Nate Begeman645495d2004-09-23 05:31:33 +00003563 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
3564 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
3565 doMultiplyConst(MBB, IP, TmpReg1, cgo.index, cgo.size);
Nate Begemanb816f022004-10-07 22:30:03 +00003566 emitBinaryConstOperation(MBB, IP, TmpReg1, cgo.offset, 0, TmpReg2);
Nate Begeman645495d2004-09-23 05:31:33 +00003567
3568 if (indexReg == 0)
3569 indexReg = TmpReg2;
3570 else {
3571 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
3572 BuildMI(*MBB, IP, PPC::ADD, 2, TmpReg3).addReg(indexReg).addReg(TmpReg2);
3573 indexReg = TmpReg3;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003574 }
Misha Brukman2fec9902004-06-21 20:22:03 +00003575 }
Nate Begeman645495d2004-09-23 05:31:33 +00003576
3577 // We now have a base register, an index register, and possibly a constant
3578 // remainder. If the GEP is going to be folded, we try to generate the
3579 // optimal addressing mode.
3580 unsigned TargetReg = getReg(GEPI, MBB, IP);
3581 unsigned basePtrReg = getReg(Src, MBB, IP);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003582 ConstantSInt *remainder = ConstantSInt::get(Type::IntTy, constValue);
3583
Misha Brukmanb097f212004-07-26 18:13:24 +00003584 // If we are emitting this during a fold, copy the current base register to
3585 // the target, and save the current constant offset so the folding load or
3586 // store can try and use it as an immediate.
3587 if (GEPIsFolded) {
Nate Begeman645495d2004-09-23 05:31:33 +00003588 if (indexReg == 0) {
Nate Begemanb816f022004-10-07 22:30:03 +00003589 if (!canUseAsImmediateForOpcode(remainder, 0, false)) {
Nate Begeman645495d2004-09-23 05:31:33 +00003590 indexReg = getReg(remainder, MBB, IP);
3591 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003592 }
Nate Begeman645495d2004-09-23 05:31:33 +00003593 } else {
3594 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Nate Begemanb816f022004-10-07 22:30:03 +00003595 emitBinaryConstOperation(MBB, IP, indexReg, remainder, 0, TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003596 indexReg = TmpReg;
3597 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003598 }
Misha Brukman5b570812004-08-10 22:47:03 +00003599 BuildMI (*MBB, IP, PPC::OR, 2, TargetReg).addReg(basePtrReg)
Nate Begemanb64af912004-08-10 20:42:36 +00003600 .addReg(basePtrReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003601 GEPMap[GEPI] = FoldedGEP(TargetReg, indexReg, remainder);
Misha Brukmanb097f212004-07-26 18:13:24 +00003602 return;
3603 }
Nate Begemanb64af912004-08-10 20:42:36 +00003604
Nate Begeman645495d2004-09-23 05:31:33 +00003605 // We're not folding, so collapse the base, index, and any remainder into the
3606 // destination register.
3607 if (indexReg != 0) {
Nate Begemanb64af912004-08-10 20:42:36 +00003608 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Nate Begeman645495d2004-09-23 05:31:33 +00003609 BuildMI(*MBB, IP, PPC::ADD, 2, TmpReg).addReg(indexReg).addReg(basePtrReg);
Nate Begemanb64af912004-08-10 20:42:36 +00003610 basePtrReg = TmpReg;
3611 }
Nate Begemanb816f022004-10-07 22:30:03 +00003612 emitBinaryConstOperation(MBB, IP, basePtrReg, remainder, 0, TargetReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003613}
3614
3615/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
3616/// frame manager, otherwise do it the hard way.
3617///
Misha Brukmana1dca552004-09-21 18:22:19 +00003618void PPC32ISel::visitAllocaInst(AllocaInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003619 // If this is a fixed size alloca in the entry block for the function, we
3620 // statically stack allocate the space, so we don't need to do anything here.
3621 //
3622 if (dyn_castFixedAlloca(&I)) return;
3623
3624 // Find the data size of the alloca inst's getAllocatedType.
3625 const Type *Ty = I.getAllocatedType();
3626 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
3627
3628 // Create a register to hold the temporary result of multiplying the type size
3629 // constant by the variable amount.
3630 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003631
3632 // TotalSizeReg = mul <numelements>, <TypeSize>
3633 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003634 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, TySize);
3635 doMultiplyConst(BB, MBBI, TotalSizeReg, I.getArraySize(), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003636
3637 // AddedSize = add <TotalSizeReg>, 15
3638 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003639 BuildMI(BB, PPC::ADDI, 2, AddedSizeReg).addReg(TotalSizeReg).addSImm(15);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003640
3641 // AlignedSize = and <AddedSize>, ~15
3642 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003643 BuildMI(BB, PPC::RLWINM, 4, AlignedSize).addReg(AddedSizeReg).addImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00003644 .addImm(0).addImm(27);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003645
3646 // Subtract size from stack pointer, thereby allocating some space.
Misha Brukman5b570812004-08-10 22:47:03 +00003647 BuildMI(BB, PPC::SUB, 2, PPC::R1).addReg(PPC::R1).addReg(AlignedSize);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003648
3649 // Put a pointer to the space into the result register, by copying
3650 // the stack pointer.
Misha Brukman5b570812004-08-10 22:47:03 +00003651 BuildMI(BB, PPC::OR, 2, getReg(I)).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003652
3653 // Inform the Frame Information that we have just allocated a variable-sized
3654 // object.
3655 F->getFrameInfo()->CreateVariableSizedObject();
3656}
3657
3658/// visitMallocInst - Malloc instructions are code generated into direct calls
3659/// to the library malloc.
3660///
Misha Brukmana1dca552004-09-21 18:22:19 +00003661void PPC32ISel::visitMallocInst(MallocInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003662 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
3663 unsigned Arg;
3664
3665 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
3666 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
3667 } else {
3668 Arg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003669 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003670 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, AllocSize);
3671 doMultiplyConst(BB, MBBI, Arg, I.getOperand(0), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003672 }
3673
3674 std::vector<ValueRecord> Args;
3675 Args.push_back(ValueRecord(Arg, Type::UIntTy));
Misha Brukman2fec9902004-06-21 20:22:03 +00003676 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003677 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(mallocFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003678 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003679 TM.CalledFunctions.insert(mallocFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003680}
3681
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003682/// visitFreeInst - Free instructions are code gen'd to call the free libc
3683/// function.
3684///
Misha Brukmana1dca552004-09-21 18:22:19 +00003685void PPC32ISel::visitFreeInst(FreeInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003686 std::vector<ValueRecord> Args;
3687 Args.push_back(ValueRecord(I.getOperand(0)));
Misha Brukman2fec9902004-06-21 20:22:03 +00003688 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003689 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(freeFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003690 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args, false);
Misha Brukmane2eceb52004-07-23 16:08:20 +00003691 TM.CalledFunctions.insert(freeFn);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003692}
3693
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003694/// createPPC32ISelSimple - This pass converts an LLVM function into a machine
3695/// code representation is a very simple peep-hole fashion.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003696///
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003697FunctionPass *llvm::createPPC32ISelSimple(TargetMachine &TM) {
Misha Brukmana1dca552004-09-21 18:22:19 +00003698 return new PPC32ISel(TM);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003699}