blob: e5b10a7ec83a4b8425b1d4decf3bb319c5ab8e91 [file] [log] [blame]
Sean Callanan8ed9f512009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
17#include "X86DisassemblerShared.h"
18#include "X86RecognizableInstr.h"
19#include "X86ModRMFilters.h"
20
21#include "llvm/Support/ErrorHandling.h"
22
23#include <string>
24
25using namespace llvm;
26
Sean Callanan9492be82010-02-12 23:39:46 +000027#define MRM_MAPPING \
28 MAP(C1, 33) \
Chris Lattnera599de22010-02-13 00:41:14 +000029 MAP(C2, 34) \
30 MAP(C3, 35) \
31 MAP(C4, 36) \
32 MAP(C8, 37) \
33 MAP(C9, 38) \
34 MAP(E8, 39) \
35 MAP(F0, 40) \
Duncan Sands34727662010-07-12 08:16:59 +000036 MAP(F8, 41) \
Rafael Espindola87ca0e02011-02-22 00:35:18 +000037 MAP(F9, 42) \
38 MAP(D0, 45) \
Craig Topper9e3d0b32012-02-18 08:19:49 +000039 MAP(D1, 46) \
40 MAP(D8, 47) \
41 MAP(D9, 48) \
42 MAP(DA, 49) \
43 MAP(DB, 50) \
44 MAP(DC, 51) \
45 MAP(DD, 52) \
46 MAP(DE, 53) \
47 MAP(DF, 54)
Sean Callanan9492be82010-02-12 23:39:46 +000048
Sean Callanan8ed9f512009-12-19 02:59:52 +000049// A clone of X86 since we can't depend on something that is generated.
50namespace X86Local {
51 enum {
52 Pseudo = 0,
53 RawFrm = 1,
54 AddRegFrm = 2,
55 MRMDestReg = 3,
56 MRMDestMem = 4,
57 MRMSrcReg = 5,
58 MRMSrcMem = 6,
59 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
60 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
61 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
62 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanan9492be82010-02-12 23:39:46 +000063 MRMInitReg = 32,
Sean Callanan9492be82010-02-12 23:39:46 +000064#define MAP(from, to) MRM_##from = to,
65 MRM_MAPPING
66#undef MAP
Sean Callanan6aeb2e32010-10-04 22:45:51 +000067 RawFrmImm8 = 43,
68 RawFrmImm16 = 44,
Sean Callanan9492be82010-02-12 23:39:46 +000069 lastMRM
Sean Callanan8ed9f512009-12-19 02:59:52 +000070 };
71
72 enum {
73 TB = 1,
74 REP = 2,
75 D8 = 3, D9 = 4, DA = 5, DB = 6,
76 DC = 7, DD = 8, DE = 9, DF = 10,
77 XD = 11, XS = 12,
Chris Lattner0d8db8e2010-02-12 02:06:33 +000078 T8 = 13, P_TA = 14,
Craig Topper75485d62011-10-23 07:34:00 +000079 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19
Sean Callanan8ed9f512009-12-19 02:59:52 +000080 };
81}
Sean Callanan9492be82010-02-12 23:39:46 +000082
83// If rows are added to the opcode extension tables, then corresponding entries
84// must be added here.
85//
86// If the row corresponds to a single byte (i.e., 8f), then add an entry for
87// that byte to ONE_BYTE_EXTENSION_TABLES.
88//
89// If the row corresponds to two bytes where the first is 0f, add an entry for
90// the second byte to TWO_BYTE_EXTENSION_TABLES.
91//
92// If the row corresponds to some other set of bytes, you will need to modify
93// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
94// to the X86 TD files, except in two cases: if the first two bytes of such a
95// new combination are 0f 38 or 0f 3a, you just have to add maps called
96// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
97// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
98// in RecognizableInstr::emitDecodePath().
99
Sean Callanan8ed9f512009-12-19 02:59:52 +0000100#define ONE_BYTE_EXTENSION_TABLES \
101 EXTENSION_TABLE(80) \
102 EXTENSION_TABLE(81) \
103 EXTENSION_TABLE(82) \
104 EXTENSION_TABLE(83) \
105 EXTENSION_TABLE(8f) \
106 EXTENSION_TABLE(c0) \
107 EXTENSION_TABLE(c1) \
108 EXTENSION_TABLE(c6) \
109 EXTENSION_TABLE(c7) \
110 EXTENSION_TABLE(d0) \
111 EXTENSION_TABLE(d1) \
112 EXTENSION_TABLE(d2) \
113 EXTENSION_TABLE(d3) \
114 EXTENSION_TABLE(f6) \
115 EXTENSION_TABLE(f7) \
116 EXTENSION_TABLE(fe) \
117 EXTENSION_TABLE(ff)
118
119#define TWO_BYTE_EXTENSION_TABLES \
120 EXTENSION_TABLE(00) \
121 EXTENSION_TABLE(01) \
122 EXTENSION_TABLE(18) \
123 EXTENSION_TABLE(71) \
124 EXTENSION_TABLE(72) \
125 EXTENSION_TABLE(73) \
126 EXTENSION_TABLE(ae) \
Sean Callanan8ed9f512009-12-19 02:59:52 +0000127 EXTENSION_TABLE(ba) \
128 EXTENSION_TABLE(c7)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000129
Craig Topper566f2332011-10-15 20:46:47 +0000130#define THREE_BYTE_38_EXTENSION_TABLES \
131 EXTENSION_TABLE(F3)
132
Sean Callanan8ed9f512009-12-19 02:59:52 +0000133using namespace X86Disassembler;
134
135/// needsModRMForDecode - Indicates whether a particular instruction requires a
136/// ModR/M byte for the instruction to be properly decoded. For example, a
137/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
138/// 0b11.
139///
140/// @param form - The form of the instruction.
141/// @return - true if the form implies that a ModR/M byte is required, false
142/// otherwise.
143static bool needsModRMForDecode(uint8_t form) {
144 if (form == X86Local::MRMDestReg ||
145 form == X86Local::MRMDestMem ||
146 form == X86Local::MRMSrcReg ||
147 form == X86Local::MRMSrcMem ||
148 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
149 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
150 return true;
151 else
152 return false;
153}
154
155/// isRegFormat - Indicates whether a particular form requires the Mod field of
156/// the ModR/M byte to be 0b11.
157///
158/// @param form - The form of the instruction.
159/// @return - true if the form implies that Mod must be 0b11, false
160/// otherwise.
161static bool isRegFormat(uint8_t form) {
162 if (form == X86Local::MRMDestReg ||
163 form == X86Local::MRMSrcReg ||
164 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
165 return true;
166 else
167 return false;
168}
169
170/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
171/// Useful for switch statements and the like.
172///
173/// @param init - A reference to the BitsInit to be decoded.
174/// @return - The field, with the first bit in the BitsInit as the lowest
175/// order bit.
David Greene05bce0b2011-07-29 22:43:06 +0000176static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000177 int width = init.getNumBits();
178
179 assert(width <= 8 && "Field is too large for uint8_t!");
180
181 int index;
182 uint8_t mask = 0x01;
183
184 uint8_t ret = 0;
185
186 for (index = 0; index < width; index++) {
David Greene05bce0b2011-07-29 22:43:06 +0000187 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan8ed9f512009-12-19 02:59:52 +0000188 ret |= mask;
189
190 mask <<= 1;
191 }
192
193 return ret;
194}
195
196/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
197/// name of the field.
198///
199/// @param rec - The record from which to extract the value.
200/// @param name - The name of the field in the record.
201/// @return - The field, as translated by byteFromBitsInit().
202static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greene05bce0b2011-07-29 22:43:06 +0000203 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan8ed9f512009-12-19 02:59:52 +0000204 return byteFromBitsInit(*bits);
205}
206
207RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
208 const CodeGenInstruction &insn,
209 InstrUID uid) {
210 UID = uid;
211
212 Rec = insn.TheDef;
213 Name = Rec->getName();
214 Spec = &tables.specForUID(UID);
215
216 if (!Rec->isSubClassOf("X86Inst")) {
217 ShouldBeEmitted = false;
218 return;
219 }
220
221 Prefix = byteFromRec(Rec, "Prefix");
222 Opcode = byteFromRec(Rec, "Opcode");
223 Form = byteFromRec(Rec, "FormBits");
224 SegOvr = byteFromRec(Rec, "SegOvrBits");
225
226 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
227 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000228 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000229 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperb53fa8b2011-10-16 07:55:05 +0000230 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000231 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Toppere6a3a292011-12-30 05:20:36 +0000232 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topper6744a172011-10-04 06:30:42 +0000233 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000234 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
235 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
236
237 Name = Rec->getName();
238 AsmString = Rec->getValueAsString("AsmString");
239
Chris Lattnerc240bb02010-11-01 04:03:32 +0000240 Operands = &insn.Operands.OperandList;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000241
Kevin Enderby98f213c2011-09-02 18:03:03 +0000242 IsSSE = (HasOpSizePrefix && (Name.find("16") == Name.npos)) ||
243 (Name.find("CRC32") != Name.npos);
Sean Callanana21e2ea2011-03-15 01:23:15 +0000244 HasFROperands = hasFROperands();
245 HasVEX_LPrefix = has256BitOperands() || Rec->getValueAsBit("hasVEX_L");
Craig Topper17730842011-10-16 03:51:13 +0000246
Eli Friedman71052592011-07-16 02:41:28 +0000247 // Check for 64-bit inst which does not require REX
Craig Topper4da632e2011-09-23 06:57:25 +0000248 Is32Bit = false;
Eli Friedman71052592011-07-16 02:41:28 +0000249 Is64Bit = false;
250 // FIXME: Is there some better way to check for In64BitMode?
251 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
252 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Craig Topper4da632e2011-09-23 06:57:25 +0000253 if (Predicates[i]->getName().find("32Bit") != Name.npos) {
254 Is32Bit = true;
255 break;
256 }
Eli Friedman71052592011-07-16 02:41:28 +0000257 if (Predicates[i]->getName().find("64Bit") != Name.npos) {
258 Is64Bit = true;
259 break;
260 }
261 }
262 // FIXME: These instructions aren't marked as 64-bit in any way
263 Is64Bit |= Rec->getName() == "JMP64pcrel32" ||
264 Rec->getName() == "MASKMOVDQU64" ||
265 Rec->getName() == "POPFS64" ||
266 Rec->getName() == "POPGS64" ||
267 Rec->getName() == "PUSHFS64" ||
268 Rec->getName() == "PUSHGS64" ||
269 Rec->getName() == "REX64_PREFIX" ||
Eli Friedman71052592011-07-16 02:41:28 +0000270 Rec->getName().find("MOV64") != Name.npos ||
271 Rec->getName().find("PUSH64") != Name.npos ||
272 Rec->getName().find("POP64") != Name.npos;
273
Sean Callanan8ed9f512009-12-19 02:59:52 +0000274 ShouldBeEmitted = true;
275}
276
277void RecognizableInstr::processInstr(DisassemblerTables &tables,
Kevin Enderbyfff64ca2011-08-29 22:06:28 +0000278 const CodeGenInstruction &insn,
Sean Callanan8ed9f512009-12-19 02:59:52 +0000279 InstrUID uid)
280{
Daniel Dunbar40728862010-05-20 20:20:32 +0000281 // Ignore "asm parser only" instructions.
282 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
283 return;
284
Sean Callanan8ed9f512009-12-19 02:59:52 +0000285 RecognizableInstr recogInstr(tables, insn, uid);
286
287 recogInstr.emitInstructionSpecifier(tables);
288
289 if (recogInstr.shouldBeEmitted())
290 recogInstr.emitDecodePath(tables);
291}
292
293InstructionContext RecognizableInstr::insnContext() const {
294 InstructionContext insnContext;
295
Craig Topperb53fa8b2011-10-16 07:55:05 +0000296 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperc8eb8802011-11-06 23:04:08 +0000297 if (HasVEX_LPrefix && HasVEX_WPrefix) {
298 if (HasOpSizePrefix)
299 insnContext = IC_VEX_L_W_OPSIZE;
300 else
301 llvm_unreachable("Don't support VEX.L and VEX.W together");
302 } else if (HasOpSizePrefix && HasVEX_LPrefix)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000303 insnContext = IC_VEX_L_OPSIZE;
304 else if (HasOpSizePrefix && HasVEX_WPrefix)
305 insnContext = IC_VEX_W_OPSIZE;
306 else if (HasOpSizePrefix)
307 insnContext = IC_VEX_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000308 else if (HasVEX_LPrefix &&
309 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000310 insnContext = IC_VEX_L_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000311 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
312 Prefix == X86Local::T8XD ||
313 Prefix == X86Local::TAXD))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000314 insnContext = IC_VEX_L_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000315 else if (HasVEX_WPrefix &&
316 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000317 insnContext = IC_VEX_W_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000318 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
319 Prefix == X86Local::T8XD ||
320 Prefix == X86Local::TAXD))
Sean Callanana21e2ea2011-03-15 01:23:15 +0000321 insnContext = IC_VEX_W_XD;
322 else if (HasVEX_WPrefix)
323 insnContext = IC_VEX_W;
324 else if (HasVEX_LPrefix)
325 insnContext = IC_VEX_L;
Craig Topper75485d62011-10-23 07:34:00 +0000326 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
327 Prefix == X86Local::TAXD)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000328 insnContext = IC_VEX_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000329 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000330 insnContext = IC_VEX_XS;
331 else
332 insnContext = IC_VEX;
Eli Friedman71052592011-07-16 02:41:28 +0000333 } else if (Is64Bit || HasREX_WPrefix) {
Sean Callanan8ed9f512009-12-19 02:59:52 +0000334 if (HasREX_WPrefix && HasOpSizePrefix)
335 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper75485d62011-10-23 07:34:00 +0000336 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
337 Prefix == X86Local::T8XD ||
338 Prefix == X86Local::TAXD))
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000339 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000340 else if (HasOpSizePrefix &&
341 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Topper29480fd2011-10-11 04:34:23 +0000342 insnContext = IC_64BIT_XS_OPSIZE;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000343 else if (HasOpSizePrefix)
344 insnContext = IC_64BIT_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000345 else if (HasREX_WPrefix &&
346 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000347 insnContext = IC_64BIT_REXW_XS;
Craig Topper75485d62011-10-23 07:34:00 +0000348 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
349 Prefix == X86Local::T8XD ||
350 Prefix == X86Local::TAXD))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000351 insnContext = IC_64BIT_REXW_XD;
Craig Topper75485d62011-10-23 07:34:00 +0000352 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
353 Prefix == X86Local::TAXD)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000354 insnContext = IC_64BIT_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000355 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000356 insnContext = IC_64BIT_XS;
357 else if (HasREX_WPrefix)
358 insnContext = IC_64BIT_REXW;
359 else
360 insnContext = IC_64BIT;
361 } else {
Craig Topper75485d62011-10-23 07:34:00 +0000362 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
363 Prefix == X86Local::T8XD ||
364 Prefix == X86Local::TAXD))
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000365 insnContext = IC_XD_OPSIZE;
Craig Topperee62e4f2011-10-16 16:50:08 +0000366 else if (HasOpSizePrefix &&
367 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Topper29480fd2011-10-11 04:34:23 +0000368 insnContext = IC_XS_OPSIZE;
Kevin Enderby98f213c2011-09-02 18:03:03 +0000369 else if (HasOpSizePrefix)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000370 insnContext = IC_OPSIZE;
Craig Topper75485d62011-10-23 07:34:00 +0000371 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
372 Prefix == X86Local::TAXD)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000373 insnContext = IC_XD;
Craig Topperee62e4f2011-10-16 16:50:08 +0000374 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
375 Prefix == X86Local::REP)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000376 insnContext = IC_XS;
377 else
378 insnContext = IC;
379 }
380
381 return insnContext;
382}
383
384RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callanana21e2ea2011-03-15 01:23:15 +0000385 ///////////////////
386 // FILTER_STRONG
387 //
388
Sean Callanan8ed9f512009-12-19 02:59:52 +0000389 // Filter out intrinsics
390
391 if (!Rec->isSubClassOf("X86Inst"))
392 return FILTER_STRONG;
393
394 if (Form == X86Local::Pseudo ||
Craig Topper03819792011-09-11 21:41:45 +0000395 (IsCodeGenOnly && Name.find("_REV") == Name.npos))
Sean Callanan8ed9f512009-12-19 02:59:52 +0000396 return FILTER_STRONG;
397
Sean Callanan80443f92010-02-24 02:56:25 +0000398 if (Form == X86Local::MRMInitReg)
399 return FILTER_STRONG;
Sean Callanana21e2ea2011-03-15 01:23:15 +0000400
401
Sean Callanana21e2ea2011-03-15 01:23:15 +0000402 // Filter out artificial instructions
403
Craig Topper787a88f2011-11-19 05:48:20 +0000404 if (Name.find("_Int") != Name.npos ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000405 Name.find("Int_") != Name.npos ||
406 Name.find("_NOREX") != Name.npos ||
Craig Topper787a88f2011-11-19 05:48:20 +0000407 Name.find("2SDL") != Name.npos ||
408 Name == "LOCK_PREFIX")
Sean Callanana21e2ea2011-03-15 01:23:15 +0000409 return FILTER_STRONG;
410
411 // Filter out instructions with segment override prefixes.
412 // They're too messy to handle now and we'll special case them if needed.
413
414 if (SegOvr)
415 return FILTER_STRONG;
416
417 // Filter out instructions that can't be printed.
418
419 if (AsmString.size() == 0)
420 return FILTER_STRONG;
421
422 // Filter out instructions with subreg operands.
423
424 if (AsmString.find("subreg") != AsmString.npos)
425 return FILTER_STRONG;
426
427 /////////////////
428 // FILTER_WEAK
429 //
430
431
Sean Callanan8ed9f512009-12-19 02:59:52 +0000432 // Filter out instructions with a LOCK prefix;
433 // prefer forms that do not have the prefix
434 if (HasLockPrefix)
435 return FILTER_WEAK;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000436
Sean Callanana21e2ea2011-03-15 01:23:15 +0000437 // Filter out alternate forms of AVX instructions
438 if (Name.find("_alt") != Name.npos ||
439 Name.find("XrYr") != Name.npos ||
Craig Toppere1b4a1a2011-10-01 19:54:56 +0000440 (Name.find("r64r") != Name.npos && Name.find("r64r64") == Name.npos) ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000441 Name.find("_64mr") != Name.npos ||
442 Name.find("Xrr") != Name.npos ||
443 Name.find("rr64") != Name.npos)
444 return FILTER_WEAK;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000445
446 // Special cases.
Dale Johannesen86097c32010-09-07 18:10:56 +0000447
Sean Callanan8ed9f512009-12-19 02:59:52 +0000448 if (Name.find("PCMPISTRI") != Name.npos && Name != "PCMPISTRI")
449 return FILTER_WEAK;
450 if (Name.find("PCMPESTRI") != Name.npos && Name != "PCMPESTRI")
451 return FILTER_WEAK;
452
453 if (Name.find("MOV") != Name.npos && Name.find("r0") != Name.npos)
454 return FILTER_WEAK;
455 if (Name.find("MOVZ") != Name.npos && Name.find("MOVZX") == Name.npos)
456 return FILTER_WEAK;
457 if (Name.find("Fs") != Name.npos)
458 return FILTER_WEAK;
Craig Topper787a88f2011-11-19 05:48:20 +0000459 if (Name == "PUSH64i16" ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000460 Name == "MOVPQI2QImr" ||
Sean Callanana21e2ea2011-03-15 01:23:15 +0000461 Name == "VMOVPQI2QImr" ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000462 Name == "MMX_MOVD64rrv164" ||
Sean Callanan8ed9f512009-12-19 02:59:52 +0000463 Name == "MOV64ri64i32" ||
Craig Topper787a88f2011-11-19 05:48:20 +0000464 Name == "VMASKMOVDQU64" ||
465 Name == "VEXTRACTPSrr64" ||
466 Name == "VMOVQd64rr" ||
467 Name == "VMOVQs64rr")
Sean Callanan8ed9f512009-12-19 02:59:52 +0000468 return FILTER_WEAK;
469
Sean Callanan8ed9f512009-12-19 02:59:52 +0000470 if (HasFROperands && Name.find("MOV") != Name.npos &&
471 ((Name.find("2") != Name.npos && Name.find("32") == Name.npos) ||
472 (Name.find("to") != Name.npos)))
473 return FILTER_WEAK;
474
475 return FILTER_NORMAL;
476}
Sean Callanana21e2ea2011-03-15 01:23:15 +0000477
478bool RecognizableInstr::hasFROperands() const {
479 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
480 unsigned numOperands = OperandList.size();
481
482 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
483 const std::string &recName = OperandList[operandIndex].Rec->getName();
484
485 if (recName.find("FR") != recName.npos)
486 return true;
487 }
488 return false;
489}
490
491bool RecognizableInstr::has256BitOperands() const {
492 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
493 unsigned numOperands = OperandList.size();
494
495 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
496 const std::string &recName = OperandList[operandIndex].Rec->getName();
497
498 if (!recName.compare("VR256") || !recName.compare("f256mem")) {
499 return true;
500 }
501 }
502 return false;
503}
Sean Callanan8ed9f512009-12-19 02:59:52 +0000504
505void RecognizableInstr::handleOperand(
506 bool optional,
507 unsigned &operandIndex,
508 unsigned &physicalOperandIndex,
509 unsigned &numPhysicalOperands,
510 unsigned *operandMapping,
511 OperandEncoding (*encodingFromString)(const std::string&, bool hasOpSizePrefix)) {
512 if (optional) {
513 if (physicalOperandIndex >= numPhysicalOperands)
514 return;
515 } else {
516 assert(physicalOperandIndex < numPhysicalOperands);
517 }
518
519 while (operandMapping[operandIndex] != operandIndex) {
520 Spec->operands[operandIndex].encoding = ENCODING_DUP;
521 Spec->operands[operandIndex].type =
522 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
523 ++operandIndex;
524 }
525
526 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callanana21e2ea2011-03-15 01:23:15 +0000527
Sean Callanan8ed9f512009-12-19 02:59:52 +0000528 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
529 HasOpSizePrefix);
530 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callanana21e2ea2011-03-15 01:23:15 +0000531 IsSSE,
532 HasREX_WPrefix,
533 HasOpSizePrefix);
Sean Callanan8ed9f512009-12-19 02:59:52 +0000534
535 ++operandIndex;
536 ++physicalOperandIndex;
537}
538
539void RecognizableInstr::emitInstructionSpecifier(DisassemblerTables &tables) {
540 Spec->name = Name;
541
542 if (!Rec->isSubClassOf("X86Inst"))
543 return;
544
545 switch (filter()) {
546 case FILTER_WEAK:
547 Spec->filtered = true;
548 break;
549 case FILTER_STRONG:
550 ShouldBeEmitted = false;
551 return;
552 case FILTER_NORMAL:
553 break;
554 }
555
556 Spec->insnContext = insnContext();
557
Chris Lattnerc240bb02010-11-01 04:03:32 +0000558 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000559
560 unsigned operandIndex;
561 unsigned numOperands = OperandList.size();
562 unsigned numPhysicalOperands = 0;
563
564 // operandMapping maps from operands in OperandList to their originals.
565 // If operandMapping[i] != i, then the entry is a duplicate.
566 unsigned operandMapping[X86_MAX_OPERANDS];
567
568 bool hasFROperands = false;
569
Craig Topper06f554d2011-12-30 06:23:39 +0000570 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000571
572 for (operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
573 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerc240bb02010-11-01 04:03:32 +0000574 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera7d479c2010-02-10 01:45:28 +0000575 OperandList[operandIndex].Constraints[0];
576 if (Constraint.isTied()) {
577 operandMapping[operandIndex] = Constraint.getTiedOperand();
Sean Callanan8ed9f512009-12-19 02:59:52 +0000578 } else {
579 ++numPhysicalOperands;
580 operandMapping[operandIndex] = operandIndex;
581 }
582 } else {
583 ++numPhysicalOperands;
584 operandMapping[operandIndex] = operandIndex;
585 }
586
587 const std::string &recName = OperandList[operandIndex].Rec->getName();
588
589 if (recName.find("FR") != recName.npos)
590 hasFROperands = true;
591 }
592
593 if (hasFROperands && Name.find("MOV") != Name.npos &&
594 ((Name.find("2") != Name.npos && Name.find("32") == Name.npos) ||
595 (Name.find("to") != Name.npos)))
596 ShouldBeEmitted = false;
597
598 if (!ShouldBeEmitted)
599 return;
600
601#define HANDLE_OPERAND(class) \
602 handleOperand(false, \
603 operandIndex, \
604 physicalOperandIndex, \
605 numPhysicalOperands, \
606 operandMapping, \
607 class##EncodingFromString);
608
609#define HANDLE_OPTIONAL(class) \
610 handleOperand(true, \
611 operandIndex, \
612 physicalOperandIndex, \
613 numPhysicalOperands, \
614 operandMapping, \
615 class##EncodingFromString);
616
617 // operandIndex should always be < numOperands
618 operandIndex = 0;
619 // physicalOperandIndex should always be < numPhysicalOperands
620 unsigned physicalOperandIndex = 0;
621
622 switch (Form) {
623 case X86Local::RawFrm:
624 // Operand 1 (optional) is an address or immediate.
625 // Operand 2 (optional) is an immediate.
626 assert(numPhysicalOperands <= 2 &&
627 "Unexpected number of operands for RawFrm");
628 HANDLE_OPTIONAL(relocation)
629 HANDLE_OPTIONAL(immediate)
630 break;
631 case X86Local::AddRegFrm:
632 // Operand 1 is added to the opcode.
633 // Operand 2 (optional) is an address.
634 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
635 "Unexpected number of operands for AddRegFrm");
636 HANDLE_OPERAND(opcodeModifier)
637 HANDLE_OPTIONAL(relocation)
638 break;
639 case X86Local::MRMDestReg:
640 // Operand 1 is a register operand in the R/M field.
641 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper3daa5c22011-08-30 07:09:35 +0000642 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000643 // Operand 3 (optional) is an immediate.
Craig Topper3daa5c22011-08-30 07:09:35 +0000644 if (HasVEX_4VPrefix)
645 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
646 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
647 else
648 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
649 "Unexpected number of operands for MRMDestRegFrm");
650
Sean Callanan8ed9f512009-12-19 02:59:52 +0000651 HANDLE_OPERAND(rmRegister)
Craig Topper3daa5c22011-08-30 07:09:35 +0000652
653 if (HasVEX_4VPrefix)
654 // FIXME: In AVX, the register below becomes the one encoded
655 // in ModRMVEX and the one above the one in the VEX.VVVV field
656 HANDLE_OPERAND(vvvvRegister)
657
Sean Callanan8ed9f512009-12-19 02:59:52 +0000658 HANDLE_OPERAND(roRegister)
659 HANDLE_OPTIONAL(immediate)
660 break;
661 case X86Local::MRMDestMem:
662 // Operand 1 is a memory operand (possibly SIB-extended)
663 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper3daa5c22011-08-30 07:09:35 +0000664 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000665 // Operand 3 (optional) is an immediate.
Craig Topper3daa5c22011-08-30 07:09:35 +0000666 if (HasVEX_4VPrefix)
667 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
668 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
669 else
670 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
671 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan8ed9f512009-12-19 02:59:52 +0000672 HANDLE_OPERAND(memory)
Craig Topper3daa5c22011-08-30 07:09:35 +0000673
674 if (HasVEX_4VPrefix)
675 // FIXME: In AVX, the register below becomes the one encoded
676 // in ModRMVEX and the one above the one in the VEX.VVVV field
677 HANDLE_OPERAND(vvvvRegister)
678
Sean Callanan8ed9f512009-12-19 02:59:52 +0000679 HANDLE_OPERAND(roRegister)
680 HANDLE_OPTIONAL(immediate)
681 break;
682 case X86Local::MRMSrcReg:
683 // Operand 1 is a register operand in the Reg/Opcode field.
684 // Operand 2 is a register operand in the R/M field.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000685 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000686 // Operand 3 (optional) is an immediate.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000687
Craig Topperb53fa8b2011-10-16 07:55:05 +0000688 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper06f554d2011-12-30 06:23:39 +0000689 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Sean Callanana21e2ea2011-03-15 01:23:15 +0000690 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
691 else
692 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
693 "Unexpected number of operands for MRMSrcRegFrm");
694
695 HANDLE_OPERAND(roRegister)
Craig Topper17730842011-10-16 03:51:13 +0000696
Craig Topperb53fa8b2011-10-16 07:55:05 +0000697 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000698 // FIXME: In AVX, the register below becomes the one encoded
699 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callanana21e2ea2011-03-15 01:23:15 +0000700 HANDLE_OPERAND(vvvvRegister)
Craig Topper17730842011-10-16 03:51:13 +0000701
Craig Toppere6a3a292011-12-30 05:20:36 +0000702 if (HasMemOp4Prefix)
703 HANDLE_OPERAND(immediate)
704
Sean Callanana21e2ea2011-03-15 01:23:15 +0000705 HANDLE_OPERAND(rmRegister)
Craig Topper17730842011-10-16 03:51:13 +0000706
Craig Topperb53fa8b2011-10-16 07:55:05 +0000707 if (HasVEX_4VOp3Prefix)
Craig Topper17730842011-10-16 03:51:13 +0000708 HANDLE_OPERAND(vvvvRegister)
709
Craig Topper06f554d2011-12-30 06:23:39 +0000710 if (!HasMemOp4Prefix)
711 HANDLE_OPTIONAL(immediate)
712 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan8ed9f512009-12-19 02:59:52 +0000713 break;
714 case X86Local::MRMSrcMem:
715 // Operand 1 is a register operand in the Reg/Opcode field.
716 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callanana21e2ea2011-03-15 01:23:15 +0000717 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan8ed9f512009-12-19 02:59:52 +0000718 // Operand 3 (optional) is an immediate.
Craig Topperb53fa8b2011-10-16 07:55:05 +0000719
720 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper06f554d2011-12-30 06:23:39 +0000721 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Sean Callanana21e2ea2011-03-15 01:23:15 +0000722 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
723 else
724 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
725 "Unexpected number of operands for MRMSrcMemFrm");
726
Sean Callanan8ed9f512009-12-19 02:59:52 +0000727 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000728
Craig Topperb53fa8b2011-10-16 07:55:05 +0000729 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000730 // FIXME: In AVX, the register below becomes the one encoded
731 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callanana21e2ea2011-03-15 01:23:15 +0000732 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000733
Craig Toppere6a3a292011-12-30 05:20:36 +0000734 if (HasMemOp4Prefix)
735 HANDLE_OPERAND(immediate)
736
Sean Callanan8ed9f512009-12-19 02:59:52 +0000737 HANDLE_OPERAND(memory)
Craig Topper17730842011-10-16 03:51:13 +0000738
Craig Topperb53fa8b2011-10-16 07:55:05 +0000739 if (HasVEX_4VOp3Prefix)
Craig Topper17730842011-10-16 03:51:13 +0000740 HANDLE_OPERAND(vvvvRegister)
741
Craig Topper06f554d2011-12-30 06:23:39 +0000742 if (!HasMemOp4Prefix)
743 HANDLE_OPTIONAL(immediate)
744 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan8ed9f512009-12-19 02:59:52 +0000745 break;
746 case X86Local::MRM0r:
747 case X86Local::MRM1r:
748 case X86Local::MRM2r:
749 case X86Local::MRM3r:
750 case X86Local::MRM4r:
751 case X86Local::MRM5r:
752 case X86Local::MRM6r:
753 case X86Local::MRM7r:
754 // Operand 1 is a register operand in the R/M field.
755 // Operand 2 (optional) is an immediate or relocation.
Sean Callanana21e2ea2011-03-15 01:23:15 +0000756 if (HasVEX_4VPrefix)
757 assert(numPhysicalOperands <= 3 &&
Craig Topper566f2332011-10-15 20:46:47 +0000758 "Unexpected number of operands for MRMnRFrm with VEX_4V");
Sean Callanana21e2ea2011-03-15 01:23:15 +0000759 else
760 assert(numPhysicalOperands <= 2 &&
761 "Unexpected number of operands for MRMnRFrm");
762 if (HasVEX_4VPrefix)
Craig Topper566f2332011-10-15 20:46:47 +0000763 HANDLE_OPERAND(vvvvRegister)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000764 HANDLE_OPTIONAL(rmRegister)
765 HANDLE_OPTIONAL(relocation)
766 break;
767 case X86Local::MRM0m:
768 case X86Local::MRM1m:
769 case X86Local::MRM2m:
770 case X86Local::MRM3m:
771 case X86Local::MRM4m:
772 case X86Local::MRM5m:
773 case X86Local::MRM6m:
774 case X86Local::MRM7m:
775 // Operand 1 is a memory operand (possibly SIB-extended)
776 // Operand 2 (optional) is an immediate or relocation.
Craig Topper566f2332011-10-15 20:46:47 +0000777 if (HasVEX_4VPrefix)
778 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
779 "Unexpected number of operands for MRMnMFrm");
780 else
781 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
782 "Unexpected number of operands for MRMnMFrm");
783 if (HasVEX_4VPrefix)
784 HANDLE_OPERAND(vvvvRegister)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000785 HANDLE_OPERAND(memory)
786 HANDLE_OPTIONAL(relocation)
787 break;
Sean Callanan6aeb2e32010-10-04 22:45:51 +0000788 case X86Local::RawFrmImm8:
789 // operand 1 is a 16-bit immediate
790 // operand 2 is an 8-bit immediate
791 assert(numPhysicalOperands == 2 &&
792 "Unexpected number of operands for X86Local::RawFrmImm8");
793 HANDLE_OPERAND(immediate)
794 HANDLE_OPERAND(immediate)
795 break;
796 case X86Local::RawFrmImm16:
797 // operand 1 is a 16-bit immediate
798 // operand 2 is a 16-bit immediate
799 HANDLE_OPERAND(immediate)
800 HANDLE_OPERAND(immediate)
801 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000802 case X86Local::MRMInitReg:
803 // Ignored.
804 break;
805 }
806
807 #undef HANDLE_OPERAND
808 #undef HANDLE_OPTIONAL
809}
810
811void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
812 // Special cases where the LLVM tables are not complete
813
Sean Callanan9492be82010-02-12 23:39:46 +0000814#define MAP(from, to) \
815 case X86Local::MRM_##from: \
816 filter = new ExactFilter(0x##from); \
817 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000818
819 OpcodeType opcodeType = (OpcodeType)-1;
820
821 ModRMFilter* filter = NULL;
822 uint8_t opcodeToSet = 0;
823
824 switch (Prefix) {
825 // Extended two-byte opcodes can start with f2 0f, f3 0f, or 0f
826 case X86Local::XD:
827 case X86Local::XS:
828 case X86Local::TB:
829 opcodeType = TWOBYTE;
830
831 switch (Opcode) {
Sean Callanan95a5a7d2010-02-13 01:48:34 +0000832 default:
833 if (needsModRMForDecode(Form))
834 filter = new ModFilter(isRegFormat(Form));
835 else
836 filter = new DumbFilter();
837 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000838#define EXTENSION_TABLE(n) case 0x##n:
839 TWO_BYTE_EXTENSION_TABLES
840#undef EXTENSION_TABLE
841 switch (Form) {
842 default:
843 llvm_unreachable("Unhandled two-byte extended opcode");
844 case X86Local::MRM0r:
845 case X86Local::MRM1r:
846 case X86Local::MRM2r:
847 case X86Local::MRM3r:
848 case X86Local::MRM4r:
849 case X86Local::MRM5r:
850 case X86Local::MRM6r:
851 case X86Local::MRM7r:
852 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
853 break;
854 case X86Local::MRM0m:
855 case X86Local::MRM1m:
856 case X86Local::MRM2m:
857 case X86Local::MRM3m:
858 case X86Local::MRM4m:
859 case X86Local::MRM5m:
860 case X86Local::MRM6m:
861 case X86Local::MRM7m:
862 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
863 break;
Sean Callanan9492be82010-02-12 23:39:46 +0000864 MRM_MAPPING
Sean Callanan8ed9f512009-12-19 02:59:52 +0000865 } // switch (Form)
866 break;
Sean Callanan95a5a7d2010-02-13 01:48:34 +0000867 } // switch (Opcode)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000868 opcodeToSet = Opcode;
869 break;
870 case X86Local::T8:
Craig Topperee62e4f2011-10-16 16:50:08 +0000871 case X86Local::T8XD:
872 case X86Local::T8XS:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000873 opcodeType = THREEBYTE_38;
Craig Topper566f2332011-10-15 20:46:47 +0000874 switch (Opcode) {
875 default:
876 if (needsModRMForDecode(Form))
877 filter = new ModFilter(isRegFormat(Form));
878 else
879 filter = new DumbFilter();
880 break;
881#define EXTENSION_TABLE(n) case 0x##n:
882 THREE_BYTE_38_EXTENSION_TABLES
883#undef EXTENSION_TABLE
884 switch (Form) {
885 default:
886 llvm_unreachable("Unhandled two-byte extended opcode");
887 case X86Local::MRM0r:
888 case X86Local::MRM1r:
889 case X86Local::MRM2r:
890 case X86Local::MRM3r:
891 case X86Local::MRM4r:
892 case X86Local::MRM5r:
893 case X86Local::MRM6r:
894 case X86Local::MRM7r:
895 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
896 break;
897 case X86Local::MRM0m:
898 case X86Local::MRM1m:
899 case X86Local::MRM2m:
900 case X86Local::MRM3m:
901 case X86Local::MRM4m:
902 case X86Local::MRM5m:
903 case X86Local::MRM6m:
904 case X86Local::MRM7m:
905 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
906 break;
907 MRM_MAPPING
908 } // switch (Form)
909 break;
910 } // switch (Opcode)
Sean Callanan8ed9f512009-12-19 02:59:52 +0000911 opcodeToSet = Opcode;
912 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000913 case X86Local::P_TA:
Craig Topper75485d62011-10-23 07:34:00 +0000914 case X86Local::TAXD:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000915 opcodeType = THREEBYTE_3A;
916 if (needsModRMForDecode(Form))
917 filter = new ModFilter(isRegFormat(Form));
918 else
919 filter = new DumbFilter();
920 opcodeToSet = Opcode;
921 break;
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +0000922 case X86Local::A6:
923 opcodeType = THREEBYTE_A6;
924 if (needsModRMForDecode(Form))
925 filter = new ModFilter(isRegFormat(Form));
926 else
927 filter = new DumbFilter();
928 opcodeToSet = Opcode;
929 break;
930 case X86Local::A7:
931 opcodeType = THREEBYTE_A7;
932 if (needsModRMForDecode(Form))
933 filter = new ModFilter(isRegFormat(Form));
934 else
935 filter = new DumbFilter();
936 opcodeToSet = Opcode;
937 break;
Sean Callanan8ed9f512009-12-19 02:59:52 +0000938 case X86Local::D8:
939 case X86Local::D9:
940 case X86Local::DA:
941 case X86Local::DB:
942 case X86Local::DC:
943 case X86Local::DD:
944 case X86Local::DE:
945 case X86Local::DF:
946 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
947 opcodeType = ONEBYTE;
948 if (Form == X86Local::AddRegFrm) {
949 Spec->modifierType = MODIFIER_MODRM;
950 Spec->modifierBase = Opcode;
951 filter = new AddRegEscapeFilter(Opcode);
952 } else {
953 filter = new EscapeFilter(true, Opcode);
954 }
955 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
956 break;
Craig Topper842f58f2011-09-11 20:23:20 +0000957 case X86Local::REP:
Sean Callanan8ed9f512009-12-19 02:59:52 +0000958 default:
959 opcodeType = ONEBYTE;
960 switch (Opcode) {
961#define EXTENSION_TABLE(n) case 0x##n:
962 ONE_BYTE_EXTENSION_TABLES
963#undef EXTENSION_TABLE
964 switch (Form) {
965 default:
966 llvm_unreachable("Fell through the cracks of a single-byte "
967 "extended opcode");
968 case X86Local::MRM0r:
969 case X86Local::MRM1r:
970 case X86Local::MRM2r:
971 case X86Local::MRM3r:
972 case X86Local::MRM4r:
973 case X86Local::MRM5r:
974 case X86Local::MRM6r:
975 case X86Local::MRM7r:
976 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
977 break;
978 case X86Local::MRM0m:
979 case X86Local::MRM1m:
980 case X86Local::MRM2m:
981 case X86Local::MRM3m:
982 case X86Local::MRM4m:
983 case X86Local::MRM5m:
984 case X86Local::MRM6m:
985 case X86Local::MRM7m:
986 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
987 break;
Sean Callanan9492be82010-02-12 23:39:46 +0000988 MRM_MAPPING
Sean Callanan8ed9f512009-12-19 02:59:52 +0000989 } // switch (Form)
990 break;
991 case 0xd8:
992 case 0xd9:
993 case 0xda:
994 case 0xdb:
995 case 0xdc:
996 case 0xdd:
997 case 0xde:
998 case 0xdf:
999 filter = new EscapeFilter(false, Form - X86Local::MRM0m);
1000 break;
1001 default:
1002 if (needsModRMForDecode(Form))
1003 filter = new ModFilter(isRegFormat(Form));
1004 else
1005 filter = new DumbFilter();
1006 break;
1007 } // switch (Opcode)
1008 opcodeToSet = Opcode;
1009 } // switch (Prefix)
1010
1011 assert(opcodeType != (OpcodeType)-1 &&
1012 "Opcode type not set");
1013 assert(filter && "Filter not set");
1014
1015 if (Form == X86Local::AddRegFrm) {
1016 if(Spec->modifierType != MODIFIER_MODRM) {
1017 assert(opcodeToSet < 0xf9 &&
1018 "Not enough room for all ADDREG_FRM operands");
1019
1020 uint8_t currentOpcode;
1021
1022 for (currentOpcode = opcodeToSet;
1023 currentOpcode < opcodeToSet + 8;
1024 ++currentOpcode)
1025 tables.setTableFields(opcodeType,
1026 insnContext(),
1027 currentOpcode,
1028 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001029 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001030
1031 Spec->modifierType = MODIFIER_OPCODE;
1032 Spec->modifierBase = opcodeToSet;
1033 } else {
1034 // modifierBase was set where MODIFIER_MODRM was set
1035 tables.setTableFields(opcodeType,
1036 insnContext(),
1037 opcodeToSet,
1038 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001039 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001040 }
1041 } else {
1042 tables.setTableFields(opcodeType,
1043 insnContext(),
1044 opcodeToSet,
1045 *filter,
Craig Topper6744a172011-10-04 06:30:42 +00001046 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan8ed9f512009-12-19 02:59:52 +00001047
1048 Spec->modifierType = MODIFIER_NONE;
1049 Spec->modifierBase = opcodeToSet;
1050 }
1051
1052 delete filter;
Sean Callanan9492be82010-02-12 23:39:46 +00001053
1054#undef MAP
Sean Callanan8ed9f512009-12-19 02:59:52 +00001055}
1056
1057#define TYPE(str, type) if (s == str) return type;
1058OperandType RecognizableInstr::typeFromString(const std::string &s,
1059 bool isSSE,
1060 bool hasREX_WPrefix,
1061 bool hasOpSizePrefix) {
1062 if (isSSE) {
1063 // For SSE instructions, we ignore the OpSize prefix and force operand
1064 // sizes.
1065 TYPE("GR16", TYPE_R16)
1066 TYPE("GR32", TYPE_R32)
1067 TYPE("GR64", TYPE_R64)
1068 }
1069 if(hasREX_WPrefix) {
1070 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1071 // is special.
1072 TYPE("GR32", TYPE_R32)
1073 }
1074 if(!hasOpSizePrefix) {
1075 // For instructions without an OpSize prefix, a declared 16-bit register or
1076 // immediate encoding is special.
1077 TYPE("GR16", TYPE_R16)
1078 TYPE("i16imm", TYPE_IMM16)
1079 }
1080 TYPE("i16mem", TYPE_Mv)
1081 TYPE("i16imm", TYPE_IMMv)
1082 TYPE("i16i8imm", TYPE_IMMv)
1083 TYPE("GR16", TYPE_Rv)
1084 TYPE("i32mem", TYPE_Mv)
1085 TYPE("i32imm", TYPE_IMMv)
1086 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +00001087 TYPE("u32u8imm", TYPE_IMM32)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001088 TYPE("GR32", TYPE_Rv)
1089 TYPE("i64mem", TYPE_Mv)
1090 TYPE("i64i32imm", TYPE_IMM64)
1091 TYPE("i64i8imm", TYPE_IMM64)
1092 TYPE("GR64", TYPE_R64)
1093 TYPE("i8mem", TYPE_M8)
1094 TYPE("i8imm", TYPE_IMM8)
1095 TYPE("GR8", TYPE_R8)
1096 TYPE("VR128", TYPE_XMM128)
1097 TYPE("f128mem", TYPE_M128)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001098 TYPE("f256mem", TYPE_M256)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001099 TYPE("FR64", TYPE_XMM64)
1100 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001101 TYPE("sdmem", TYPE_M64FP)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001102 TYPE("FR32", TYPE_XMM32)
1103 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001104 TYPE("ssmem", TYPE_M32FP)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001105 TYPE("RST", TYPE_ST)
1106 TYPE("i128mem", TYPE_M128)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001107 TYPE("i256mem", TYPE_M256)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001108 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattner9fc05222010-07-07 22:27:31 +00001109 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001110 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan5edca812010-04-07 21:42:19 +00001111 TYPE("SSECC", TYPE_IMM3)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001112 TYPE("brtarget", TYPE_RELv)
Owen Andersonc2666002010-12-13 19:31:11 +00001113 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001114 TYPE("brtarget8", TYPE_REL8)
1115 TYPE("f80mem", TYPE_M80FP)
Sean Callanan7fb35a22009-12-22 21:12:55 +00001116 TYPE("lea32mem", TYPE_LEA)
1117 TYPE("lea64_32mem", TYPE_LEA)
1118 TYPE("lea64mem", TYPE_LEA)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001119 TYPE("VR64", TYPE_MM64)
1120 TYPE("i64imm", TYPE_IMMv)
1121 TYPE("opaque32mem", TYPE_M1616)
1122 TYPE("opaque48mem", TYPE_M1632)
1123 TYPE("opaque80mem", TYPE_M1664)
1124 TYPE("opaque512mem", TYPE_M512)
1125 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1126 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanan1a8b7892010-05-06 20:59:00 +00001127 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001128 TYPE("offset8", TYPE_MOFFS8)
1129 TYPE("offset16", TYPE_MOFFS16)
1130 TYPE("offset32", TYPE_MOFFS32)
1131 TYPE("offset64", TYPE_MOFFS64)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001132 TYPE("VR256", TYPE_XMM256)
Craig Topper7ea16b02011-10-06 06:44:41 +00001133 TYPE("GR16_NOAX", TYPE_Rv)
1134 TYPE("GR32_NOAX", TYPE_Rv)
1135 TYPE("GR64_NOAX", TYPE_R64)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001136 errs() << "Unhandled type string " << s << "\n";
1137 llvm_unreachable("Unhandled type string");
1138}
1139#undef TYPE
1140
1141#define ENCODING(str, encoding) if (s == str) return encoding;
1142OperandEncoding RecognizableInstr::immediateEncodingFromString
1143 (const std::string &s,
1144 bool hasOpSizePrefix) {
1145 if(!hasOpSizePrefix) {
1146 // For instructions without an OpSize prefix, a declared 16-bit register or
1147 // immediate encoding is special.
1148 ENCODING("i16imm", ENCODING_IW)
1149 }
1150 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderbyc37d4bb2011-07-27 23:01:50 +00001151 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001152 ENCODING("SSECC", ENCODING_IB)
1153 ENCODING("i16imm", ENCODING_Iv)
1154 ENCODING("i16i8imm", ENCODING_IB)
1155 ENCODING("i32imm", ENCODING_Iv)
1156 ENCODING("i64i32imm", ENCODING_ID)
1157 ENCODING("i64i8imm", ENCODING_IB)
1158 ENCODING("i8imm", ENCODING_IB)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001159 // This is not a typo. Instructions like BLENDVPD put
1160 // register IDs in 8-bit immediates nowadays.
1161 ENCODING("VR256", ENCODING_IB)
1162 ENCODING("VR128", ENCODING_IB)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001163 errs() << "Unhandled immediate encoding " << s << "\n";
1164 llvm_unreachable("Unhandled immediate encoding");
1165}
1166
1167OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1168 (const std::string &s,
1169 bool hasOpSizePrefix) {
1170 ENCODING("GR16", ENCODING_RM)
1171 ENCODING("GR32", ENCODING_RM)
1172 ENCODING("GR64", ENCODING_RM)
1173 ENCODING("GR8", ENCODING_RM)
1174 ENCODING("VR128", ENCODING_RM)
1175 ENCODING("FR64", ENCODING_RM)
1176 ENCODING("FR32", ENCODING_RM)
1177 ENCODING("VR64", ENCODING_RM)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001178 ENCODING("VR256", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001179 errs() << "Unhandled R/M register encoding " << s << "\n";
1180 llvm_unreachable("Unhandled R/M register encoding");
1181}
1182
1183OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1184 (const std::string &s,
1185 bool hasOpSizePrefix) {
1186 ENCODING("GR16", ENCODING_REG)
1187 ENCODING("GR32", ENCODING_REG)
1188 ENCODING("GR64", ENCODING_REG)
1189 ENCODING("GR8", ENCODING_REG)
1190 ENCODING("VR128", ENCODING_REG)
1191 ENCODING("FR64", ENCODING_REG)
1192 ENCODING("FR32", ENCODING_REG)
1193 ENCODING("VR64", ENCODING_REG)
1194 ENCODING("SEGMENT_REG", ENCODING_REG)
1195 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanan1a8b7892010-05-06 20:59:00 +00001196 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001197 ENCODING("VR256", ENCODING_REG)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001198 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1199 llvm_unreachable("Unhandled reg/opcode register encoding");
1200}
1201
Sean Callanana21e2ea2011-03-15 01:23:15 +00001202OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1203 (const std::string &s,
1204 bool hasOpSizePrefix) {
Craig Topper54a11172011-10-14 07:06:56 +00001205 ENCODING("GR32", ENCODING_VVVV)
1206 ENCODING("GR64", ENCODING_VVVV)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001207 ENCODING("FR32", ENCODING_VVVV)
1208 ENCODING("FR64", ENCODING_VVVV)
1209 ENCODING("VR128", ENCODING_VVVV)
1210 ENCODING("VR256", ENCODING_VVVV)
1211 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1212 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1213}
1214
Sean Callanan8ed9f512009-12-19 02:59:52 +00001215OperandEncoding RecognizableInstr::memoryEncodingFromString
1216 (const std::string &s,
1217 bool hasOpSizePrefix) {
1218 ENCODING("i16mem", ENCODING_RM)
1219 ENCODING("i32mem", ENCODING_RM)
1220 ENCODING("i64mem", ENCODING_RM)
1221 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001222 ENCODING("ssmem", ENCODING_RM)
1223 ENCODING("sdmem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001224 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00001225 ENCODING("f256mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001226 ENCODING("f64mem", ENCODING_RM)
1227 ENCODING("f32mem", ENCODING_RM)
1228 ENCODING("i128mem", ENCODING_RM)
Sean Callanana21e2ea2011-03-15 01:23:15 +00001229 ENCODING("i256mem", ENCODING_RM)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001230 ENCODING("f80mem", ENCODING_RM)
1231 ENCODING("lea32mem", ENCODING_RM)
1232 ENCODING("lea64_32mem", ENCODING_RM)
1233 ENCODING("lea64mem", ENCODING_RM)
1234 ENCODING("opaque32mem", ENCODING_RM)
1235 ENCODING("opaque48mem", ENCODING_RM)
1236 ENCODING("opaque80mem", ENCODING_RM)
1237 ENCODING("opaque512mem", ENCODING_RM)
1238 errs() << "Unhandled memory encoding " << s << "\n";
1239 llvm_unreachable("Unhandled memory encoding");
1240}
1241
1242OperandEncoding RecognizableInstr::relocationEncodingFromString
1243 (const std::string &s,
1244 bool hasOpSizePrefix) {
1245 if(!hasOpSizePrefix) {
1246 // For instructions without an OpSize prefix, a declared 16-bit register or
1247 // immediate encoding is special.
1248 ENCODING("i16imm", ENCODING_IW)
1249 }
1250 ENCODING("i16imm", ENCODING_Iv)
1251 ENCODING("i16i8imm", ENCODING_IB)
1252 ENCODING("i32imm", ENCODING_Iv)
1253 ENCODING("i32i8imm", ENCODING_IB)
1254 ENCODING("i64i32imm", ENCODING_ID)
1255 ENCODING("i64i8imm", ENCODING_IB)
1256 ENCODING("i8imm", ENCODING_IB)
1257 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattner9fc05222010-07-07 22:27:31 +00001258 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001259 ENCODING("i32imm_pcrel", ENCODING_ID)
1260 ENCODING("brtarget", ENCODING_Iv)
1261 ENCODING("brtarget8", ENCODING_IB)
1262 ENCODING("i64imm", ENCODING_IO)
1263 ENCODING("offset8", ENCODING_Ia)
1264 ENCODING("offset16", ENCODING_Ia)
1265 ENCODING("offset32", ENCODING_Ia)
1266 ENCODING("offset64", ENCODING_Ia)
1267 errs() << "Unhandled relocation encoding " << s << "\n";
1268 llvm_unreachable("Unhandled relocation encoding");
1269}
1270
1271OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1272 (const std::string &s,
1273 bool hasOpSizePrefix) {
1274 ENCODING("RST", ENCODING_I)
1275 ENCODING("GR32", ENCODING_Rv)
1276 ENCODING("GR64", ENCODING_RO)
1277 ENCODING("GR16", ENCODING_Rv)
1278 ENCODING("GR8", ENCODING_RB)
Craig Topper7ea16b02011-10-06 06:44:41 +00001279 ENCODING("GR16_NOAX", ENCODING_Rv)
1280 ENCODING("GR32_NOAX", ENCODING_Rv)
1281 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan8ed9f512009-12-19 02:59:52 +00001282 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1283 llvm_unreachable("Unhandled opcode modifier encoding");
1284}
Daniel Dunbar9e6d1d12009-12-19 04:16:48 +00001285#undef ENCODING