blob: 39e6c2412f64055bdb4c5d8da168a27f333021c4 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000128 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f32, Expand);
130 setOperationAction(ISD::FCOS , MVT::f32, Expand);
131 setOperationAction(ISD::FREM , MVT::f32, Expand);
132 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000138 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
140 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000142
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
144 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Nate Begemand88fc032006-01-14 03:14:10 +0000146 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
148 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
149 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
150 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
151 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
152 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000153
Nate Begeman35ef9132006-01-11 21:21:00 +0000154 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
156 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT, MVT::i32, Expand);
160 setOperationAction(ISD::SELECT, MVT::i64, Expand);
161 setOperationAction(ISD::SELECT, MVT::f32, Expand);
162 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000164 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
166 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000167
Nate Begeman750ac1b2006-02-01 07:19:44 +0000168 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Nate Begeman81e80972006-03-17 01:40:33 +0000171 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000173
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000175
Chris Lattnerf7605322005-08-31 21:09:52 +0000176 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000178
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000179 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
181 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
184 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
185 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
186 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000187
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000188 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000190
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
193 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
194 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
196
197 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000198 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
200 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000201 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
203 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
204 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
205 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000206 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
208 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Nate Begeman1db3c922008-08-11 17:36:31 +0000210 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000212
213 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000214 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
215 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000216
Nate Begemanacc398c2006-01-25 18:21:52 +0000217 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000219
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000220 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000221 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
222 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000224 setOperationAction(ISD::VAARG, MVT::i64, Custom);
225 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000228 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
230 setOperationAction(ISD::VAEND , MVT::Other, Expand);
231 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
232 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
233 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
234 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000235
Chris Lattner6d92cad2006-03-26 10:06:40 +0000236 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000238
Dale Johannesen53e4e442008-11-07 22:54:33 +0000239 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
249 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
250 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnera7a58542006-06-16 17:34:12 +0000253 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000254 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
256 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
257 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
258 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000259 // This is just the low 32 bits of a (signed) fp->i64 conversion.
260 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000262
Chris Lattner7fbcef72006-03-24 07:53:47 +0000263 // FIXME: disable this lowered code. This generates 64-bit register values,
264 // and we don't model the fact that the top part is clobbered by calls. We
265 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000267 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000268 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000270 }
271
Chris Lattnera7a58542006-06-16 17:34:12 +0000272 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000273 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000277 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
279 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
280 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000281 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000282 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
284 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
285 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000286 }
Evan Chengd30bf012006-03-01 01:11:20 +0000287
Nate Begeman425a9692005-11-29 08:17:20 +0000288 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000289 // First set operation action for all vector types to expand. Then we
290 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
292 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
293 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000294
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000295 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::ADD , VT, Legal);
297 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000298
Chris Lattner7ff7e672006-04-04 17:25:31 +0000299 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000302
303 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000312 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000318 setOperationAction(ISD::MUL , VT, Expand);
319 setOperationAction(ISD::SDIV, VT, Expand);
320 setOperationAction(ISD::SREM, VT, Expand);
321 setOperationAction(ISD::UDIV, VT, Expand);
322 setOperationAction(ISD::UREM, VT, Expand);
323 setOperationAction(ISD::FDIV, VT, Expand);
324 setOperationAction(ISD::FNEG, VT, Expand);
325 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
326 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
327 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
328 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
329 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
330 setOperationAction(ISD::UDIVREM, VT, Expand);
331 setOperationAction(ISD::SDIVREM, VT, Expand);
332 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
333 setOperationAction(ISD::FPOW, VT, Expand);
334 setOperationAction(ISD::CTPOP, VT, Expand);
335 setOperationAction(ISD::CTLZ, VT, Expand);
336 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000337 }
338
Chris Lattner7ff7e672006-04-04 17:25:31 +0000339 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
340 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000342
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::AND , MVT::v4i32, Legal);
344 setOperationAction(ISD::OR , MVT::v4i32, Legal);
345 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
346 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
347 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
348 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000349
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
351 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
352 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
353 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
356 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
357 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
358 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
361 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
364 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
365 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
366 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000367 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000368
Eli Friedman4db5aca2011-08-29 18:23:02 +0000369 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
370 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
371
Duncan Sands03228082008-11-23 15:47:28 +0000372 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000373
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000375 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000376 setExceptionPointerRegister(PPC::X3);
377 setExceptionSelectorRegister(PPC::X4);
378 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000379 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000380 setExceptionPointerRegister(PPC::R3);
381 setExceptionSelectorRegister(PPC::R4);
382 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000384 // We have target-specific dag combine patterns for the following nodes:
385 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000386 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000387 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000388 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000389
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000390 // Darwin long double math library functions have $LDBL128 appended.
391 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000392 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000393 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
394 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000395 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
396 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000397 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
398 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
399 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
400 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
401 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000402 }
403
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000404 setMinFunctionAlignment(2);
405 if (PPCSubTarget.isDarwin())
406 setPrefFunctionAlignment(4);
407
Eli Friedman26689ac2011-08-03 21:06:02 +0000408 setInsertFencesForAtomic(true);
409
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000410 computeRegisterProperties();
411}
412
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000413/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
414/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000415unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000416 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000417 // Darwin passes everything on 4 byte boundary.
418 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
419 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000420 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000421 return 4;
422}
423
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000424const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
425 switch (Opcode) {
426 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000427 case PPCISD::FSEL: return "PPCISD::FSEL";
428 case PPCISD::FCFID: return "PPCISD::FCFID";
429 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
430 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
431 case PPCISD::STFIWX: return "PPCISD::STFIWX";
432 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
433 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
434 case PPCISD::VPERM: return "PPCISD::VPERM";
435 case PPCISD::Hi: return "PPCISD::Hi";
436 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000437 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000438 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
439 case PPCISD::LOAD: return "PPCISD::LOAD";
440 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000441 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
442 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
443 case PPCISD::SRL: return "PPCISD::SRL";
444 case PPCISD::SRA: return "PPCISD::SRA";
445 case PPCISD::SHL: return "PPCISD::SHL";
446 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
447 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000448 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
449 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000450 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000451 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000452 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
453 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000454 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
455 case PPCISD::MFCR: return "PPCISD::MFCR";
456 case PPCISD::VCMP: return "PPCISD::VCMP";
457 case PPCISD::VCMPo: return "PPCISD::VCMPo";
458 case PPCISD::LBRX: return "PPCISD::LBRX";
459 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000460 case PPCISD::LARX: return "PPCISD::LARX";
461 case PPCISD::STCX: return "PPCISD::STCX";
462 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
463 case PPCISD::MFFS: return "PPCISD::MFFS";
464 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
465 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
466 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
467 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000468 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000469 }
470}
471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
473 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000474}
475
Chris Lattner1a635d62006-04-14 06:01:58 +0000476//===----------------------------------------------------------------------===//
477// Node matching predicates, for use by the tblgen matching code.
478//===----------------------------------------------------------------------===//
479
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000480/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000481static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000482 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000483 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000484 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000485 // Maybe this has already been legalized into the constant pool?
486 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000487 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000488 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000489 }
490 return false;
491}
492
Chris Lattnerddb739e2006-04-06 17:23:16 +0000493/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
494/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000495static bool isConstantOrUndef(int Op, int Val) {
496 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000497}
498
499/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
500/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000501bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000502 if (!isUnary) {
503 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000504 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000505 return false;
506 } else {
507 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000508 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
509 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 return false;
511 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000512 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000513}
514
515/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
516/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000517bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000518 if (!isUnary) {
519 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000520 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
521 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000522 return false;
523 } else {
524 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000525 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
526 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
527 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
528 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000529 return false;
530 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000531 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000532}
533
Chris Lattnercaad1632006-04-06 22:02:42 +0000534/// isVMerge - Common function, used to match vmrg* shuffles.
535///
Nate Begeman9008ca62009-04-27 18:41:29 +0000536static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000537 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000539 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000540 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
541 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000542
Chris Lattner116cc482006-04-06 21:11:54 +0000543 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
544 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000545 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000546 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000548 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000549 return false;
550 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000551 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000552}
553
554/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
555/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000556bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000557 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000558 if (!isUnary)
559 return isVMerge(N, UnitSize, 8, 24);
560 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000561}
562
563/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
564/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000565bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000566 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000567 if (!isUnary)
568 return isVMerge(N, UnitSize, 0, 16);
569 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000570}
571
572
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
574/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000575int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000577 "PPC only supports shuffles by bytes!");
578
579 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000580
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581 // Find the first non-undef value in the shuffle mask.
582 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000584 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000585
Chris Lattnerd0608e12006-04-06 18:26:28 +0000586 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000587
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000589 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000591 if (ShiftAmt < i) return -1;
592 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000593
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000597 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000598 return -1;
599 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000600 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000601 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000603 return -1;
604 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000605 return ShiftAmt;
606}
Chris Lattneref819f82006-03-20 06:33:01 +0000607
608/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
609/// specifies a splat of a single element that is suitable for input to
610/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000611bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000613 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000614
Chris Lattner88a99ef2006-03-20 06:37:44 +0000615 // This is a splat operation if each element of the permute is the same, and
616 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000617 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000618
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 // FIXME: Handle UNDEF elements too!
620 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000622
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 // Check that the indices are consecutive, in the case of a multi-byte element
624 // splatted with a v16i8 mask.
625 for (unsigned i = 1; i != EltSize; ++i)
626 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000628
Chris Lattner7ff7e672006-04-04 17:25:31 +0000629 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000630 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000631 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000633 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000634 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000635 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000636}
637
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000638/// isAllNegativeZeroVector - Returns true if all elements of build_vector
639/// are -0.0.
640bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
642
643 APInt APVal, APUndef;
644 unsigned BitSize;
645 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000646
Dale Johannesen1e608812009-11-13 01:45:18 +0000647 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000649 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000650
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000651 return false;
652}
653
Chris Lattneref819f82006-03-20 06:33:01 +0000654/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
655/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000656unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000657 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
658 assert(isSplatShuffleMask(SVOp, EltSize));
659 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000660}
661
Chris Lattnere87192a2006-04-12 17:37:20 +0000662/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000663/// by using a vspltis[bhw] instruction of the specified element size, return
664/// the constant being splatted. The ByteSize field indicates the number of
665/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000666SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
667 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000668
669 // If ByteSize of the splat is bigger than the element size of the
670 // build_vector, then we have a case where we are checking for a splat where
671 // multiple elements of the buildvector are folded together into a single
672 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
673 unsigned EltSize = 16/N->getNumOperands();
674 if (EltSize < ByteSize) {
675 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000676 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000677 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000678
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 // See if all of the elements in the buildvector agree across.
680 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
681 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
682 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000683 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000684
Scott Michelfdc40a02009-02-17 22:15:04 +0000685
Gabor Greifba36cb52008-08-28 21:40:38 +0000686 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
688 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000689 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000690 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000691
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
693 // either constant or undef values that are identical for each chunk. See
694 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000695
Chris Lattner79d9a882006-04-08 07:14:26 +0000696 // Check to see if all of the leading entries are either 0 or -1. If
697 // neither, then this won't fit into the immediate field.
698 bool LeadingZero = true;
699 bool LeadingOnes = true;
700 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000701 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000702
Chris Lattner79d9a882006-04-08 07:14:26 +0000703 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
704 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
705 }
706 // Finally, check the least significant entry.
707 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000708 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000710 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000711 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000713 }
714 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000715 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000717 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000720 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000721
Dan Gohman475871a2008-07-27 21:46:04 +0000722 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000723 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000724
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 // Check to see if this buildvec has a single non-undef value in its elements.
726 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
727 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000728 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000729 OpVal = N->getOperand(i);
730 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000731 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000733
Gabor Greifba36cb52008-08-28 21:40:38 +0000734 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000735
Eli Friedman1a8229b2009-05-24 02:03:36 +0000736 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000737 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000738 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000739 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000740 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000742 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000743 }
744
745 // If the splat value is larger than the element value, then we can never do
746 // this splat. The only case that we could fit the replicated bits into our
747 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000748 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000749
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000750 // If the element value is larger than the splat value, cut it in half and
751 // check to see if the two halves are equal. Continue doing this until we
752 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
753 while (ValSizeInBytes > ByteSize) {
754 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000755
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000756 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000757 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
758 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000759 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000760 }
761
762 // Properly sign extend the value.
763 int ShAmt = (4-ByteSize)*8;
764 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000766 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000767 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000768
Chris Lattner140a58f2006-04-08 06:46:53 +0000769 // Finally, if this value fits in a 5 bit sext field, return it
770 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000772 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000773}
774
Chris Lattner1a635d62006-04-14 06:01:58 +0000775//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000776// Addressing Mode Selection
777//===----------------------------------------------------------------------===//
778
779/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
780/// or 64-bit immediate, and if the value can be accurately represented as a
781/// sign extension from a 16-bit value. If so, this returns true and the
782/// immediate.
783static bool isIntS16Immediate(SDNode *N, short &Imm) {
784 if (N->getOpcode() != ISD::Constant)
785 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000786
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000787 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000789 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000790 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000791 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000792}
Dan Gohman475871a2008-07-27 21:46:04 +0000793static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000794 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000795}
796
797
798/// SelectAddressRegReg - Given the specified addressed, check to see if it
799/// can be represented as an indexed [r+r] operation. Returns false if it
800/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000801bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
802 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000803 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000804 short imm = 0;
805 if (N.getOpcode() == ISD::ADD) {
806 if (isIntS16Immediate(N.getOperand(1), imm))
807 return false; // r+i
808 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
809 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000811 Base = N.getOperand(0);
812 Index = N.getOperand(1);
813 return true;
814 } else if (N.getOpcode() == ISD::OR) {
815 if (isIntS16Immediate(N.getOperand(1), imm))
816 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000818 // If this is an or of disjoint bitfields, we can codegen this as an add
819 // (for better address arithmetic) if the LHS and RHS of the OR are provably
820 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000821 APInt LHSKnownZero, LHSKnownOne;
822 APInt RHSKnownZero, RHSKnownOne;
823 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000824 APInt::getAllOnesValue(N.getOperand(0)
825 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000826 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000828 if (LHSKnownZero.getBoolValue()) {
829 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000830 APInt::getAllOnesValue(N.getOperand(1)
831 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000832 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000833 // If all of the bits are known zero on the LHS or RHS, the add won't
834 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000835 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000836 Base = N.getOperand(0);
837 Index = N.getOperand(1);
838 return true;
839 }
840 }
841 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000842
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000843 return false;
844}
845
846/// Returns true if the address N can be represented by a base register plus
847/// a signed 16-bit displacement [r+imm], and if it is not better
848/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000849bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000850 SDValue &Base,
851 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000852 // FIXME dl should come from parent load or store, not from address
853 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 // If this can be more profitably realized as r+r, fail.
855 if (SelectAddressRegReg(N, Disp, Base, DAG))
856 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 if (N.getOpcode() == ISD::ADD) {
859 short imm = 0;
860 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000862 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
863 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
864 } else {
865 Base = N.getOperand(0);
866 }
867 return true; // [r+i]
868 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
869 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000870 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000871 && "Cannot handle constant offsets yet!");
872 Disp = N.getOperand(1).getOperand(0); // The global address.
873 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
874 Disp.getOpcode() == ISD::TargetConstantPool ||
875 Disp.getOpcode() == ISD::TargetJumpTable);
876 Base = N.getOperand(0);
877 return true; // [&g+r]
878 }
879 } else if (N.getOpcode() == ISD::OR) {
880 short imm = 0;
881 if (isIntS16Immediate(N.getOperand(1), imm)) {
882 // If this is an or of disjoint bitfields, we can codegen this as an add
883 // (for better address arithmetic) if the LHS and RHS of the OR are
884 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000885 APInt LHSKnownZero, LHSKnownOne;
886 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000887 APInt::getAllOnesValue(N.getOperand(0)
888 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000889 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000890
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000891 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 // If all of the bits are known zero on the LHS or RHS, the add won't
893 // carry.
894 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896 return true;
897 }
898 }
899 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
900 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000901
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902 // If this address fits entirely in a 16-bit sext immediate field, codegen
903 // this as "d, 0"
904 short Imm;
905 if (isIntS16Immediate(CN, Imm)) {
906 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000907 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
908 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 return true;
910 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000911
912 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000914 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
915 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000916
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000919
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
921 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000922 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 return true;
924 }
925 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 Disp = DAG.getTargetConstant(0, getPointerTy());
928 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
929 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
930 else
931 Base = N;
932 return true; // [r+0]
933}
934
935/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
936/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000937bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
938 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000939 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940 // Check to see if we can easily represent this as an [r+r] address. This
941 // will fail if it thinks that the address is more profitably represented as
942 // reg+imm, e.g. where imm = 0.
943 if (SelectAddressRegReg(N, Base, Index, DAG))
944 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000946 // If the operand is an addition, always emit this as [r+r], since this is
947 // better (for code size, and execution, as the memop does the add for free)
948 // than emitting an explicit add.
949 if (N.getOpcode() == ISD::ADD) {
950 Base = N.getOperand(0);
951 Index = N.getOperand(1);
952 return true;
953 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000954
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000956 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
957 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000958 Index = N;
959 return true;
960}
961
962/// SelectAddressRegImmShift - Returns true if the address N can be
963/// represented by a base register plus a signed 14-bit displacement
964/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000965bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
966 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000967 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000968 // FIXME dl should come from the parent load or store, not the address
969 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 // If this can be more profitably realized as r+r, fail.
971 if (SelectAddressRegReg(N, Disp, Base, DAG))
972 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000973
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000974 if (N.getOpcode() == ISD::ADD) {
975 short imm = 0;
976 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
979 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
980 } else {
981 Base = N.getOperand(0);
982 }
983 return true; // [r+i]
984 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
985 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000986 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 && "Cannot handle constant offsets yet!");
988 Disp = N.getOperand(1).getOperand(0); // The global address.
989 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
990 Disp.getOpcode() == ISD::TargetConstantPool ||
991 Disp.getOpcode() == ISD::TargetJumpTable);
992 Base = N.getOperand(0);
993 return true; // [&g+r]
994 }
995 } else if (N.getOpcode() == ISD::OR) {
996 short imm = 0;
997 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
998 // If this is an or of disjoint bitfields, we can codegen this as an add
999 // (for better address arithmetic) if the LHS and RHS of the OR are
1000 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001001 APInt LHSKnownZero, LHSKnownOne;
1002 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001003 APInt::getAllOnesValue(N.getOperand(0)
1004 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001005 LHSKnownZero, LHSKnownOne);
1006 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 // If all of the bits are known zero on the LHS or RHS, the add won't
1008 // carry.
1009 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001010 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 return true;
1012 }
1013 }
1014 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001015 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001016 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001017 // If this address fits entirely in a 14-bit sext immediate field, codegen
1018 // this as "d, 0"
1019 short Imm;
1020 if (isIntS16Immediate(CN, Imm)) {
1021 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001022 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1023 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001024 return true;
1025 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001026
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001027 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001029 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1030 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001031
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001032 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1034 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1035 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001036 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001037 return true;
1038 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 }
1040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001041
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001042 Disp = DAG.getTargetConstant(0, getPointerTy());
1043 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1044 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1045 else
1046 Base = N;
1047 return true; // [r+0]
1048}
1049
1050
1051/// getPreIndexedAddressParts - returns true by value, base pointer and
1052/// offset pointer and addressing mode by reference if the node's address
1053/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001054bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1055 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001056 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001057 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001058 // Disabled by default for now.
1059 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001060
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001062 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001063 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1064 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001065 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001067 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001068 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001069 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001070 } else
1071 return false;
1072
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001073 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001074 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001075 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001076
Chris Lattner0851b4f2006-11-15 19:55:13 +00001077 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001078
Chris Lattner0851b4f2006-11-15 19:55:13 +00001079 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001081 // reg + imm
1082 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1083 return false;
1084 } else {
1085 // reg + imm * 4.
1086 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1087 return false;
1088 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001089
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001090 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001091 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1092 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001093 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001094 LD->getExtensionType() == ISD::SEXTLOAD &&
1095 isa<ConstantSDNode>(Offset))
1096 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001097 }
1098
Chris Lattner4eab7142006-11-10 02:08:47 +00001099 AM = ISD::PRE_INC;
1100 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001101}
1102
1103//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001104// LowerOperation implementation
1105//===----------------------------------------------------------------------===//
1106
Chris Lattner1e61e692010-11-15 02:46:57 +00001107/// GetLabelAccessInfo - Return true if we should reference labels using a
1108/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1109static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001110 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1111 HiOpFlags = PPCII::MO_HA16;
1112 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001113
Chris Lattner1e61e692010-11-15 02:46:57 +00001114 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1115 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001116 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001117 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001118 if (isPIC) {
1119 HiOpFlags |= PPCII::MO_PIC_FLAG;
1120 LoOpFlags |= PPCII::MO_PIC_FLAG;
1121 }
1122
1123 // If this is a reference to a global value that requires a non-lazy-ptr, make
1124 // sure that instruction lowering adds it.
1125 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1126 HiOpFlags |= PPCII::MO_NLP_FLAG;
1127 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001128
Chris Lattner6d2ff122010-11-15 03:13:19 +00001129 if (GV->hasHiddenVisibility()) {
1130 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1131 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1132 }
1133 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001134
Chris Lattner1e61e692010-11-15 02:46:57 +00001135 return isPIC;
1136}
1137
1138static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1139 SelectionDAG &DAG) {
1140 EVT PtrVT = HiPart.getValueType();
1141 SDValue Zero = DAG.getConstant(0, PtrVT);
1142 DebugLoc DL = HiPart.getDebugLoc();
1143
1144 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1145 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001146
Chris Lattner1e61e692010-11-15 02:46:57 +00001147 // With PIC, the first instruction is actually "GR+hi(&G)".
1148 if (isPIC)
1149 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1150 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001151
Chris Lattner1e61e692010-11-15 02:46:57 +00001152 // Generate non-pic code that has direct accesses to the constant pool.
1153 // The address of the global is just (hi(&g)+lo(&g)).
1154 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1155}
1156
Scott Michelfdc40a02009-02-17 22:15:04 +00001157SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001158 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001159 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001160 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001161 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001162
Chris Lattner1e61e692010-11-15 02:46:57 +00001163 unsigned MOHiFlag, MOLoFlag;
1164 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1165 SDValue CPIHi =
1166 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1167 SDValue CPILo =
1168 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1169 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001170}
1171
Dan Gohmand858e902010-04-17 15:26:15 +00001172SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001173 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001174 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001175
Chris Lattner1e61e692010-11-15 02:46:57 +00001176 unsigned MOHiFlag, MOLoFlag;
1177 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1178 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1179 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1180 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001181}
1182
Dan Gohmand858e902010-04-17 15:26:15 +00001183SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1184 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001185 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001186
Dan Gohman46510a72010-04-15 01:51:59 +00001187 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001188
Chris Lattner1e61e692010-11-15 02:46:57 +00001189 unsigned MOHiFlag, MOLoFlag;
1190 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1191 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1192 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1193 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1194}
1195
1196SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1197 SelectionDAG &DAG) const {
1198 EVT PtrVT = Op.getValueType();
1199 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1200 DebugLoc DL = GSDN->getDebugLoc();
1201 const GlobalValue *GV = GSDN->getGlobal();
1202
Chris Lattner1e61e692010-11-15 02:46:57 +00001203 // 64-bit SVR4 ABI code is always position-independent.
1204 // The actual address of the GlobalValue is stored in the TOC.
1205 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1206 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1207 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1208 DAG.getRegister(PPC::X2, MVT::i64));
1209 }
1210
Chris Lattner6d2ff122010-11-15 03:13:19 +00001211 unsigned MOHiFlag, MOLoFlag;
1212 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001213
Chris Lattner6d2ff122010-11-15 03:13:19 +00001214 SDValue GAHi =
1215 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1216 SDValue GALo =
1217 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001218
Chris Lattner6d2ff122010-11-15 03:13:19 +00001219 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001220
Chris Lattner6d2ff122010-11-15 03:13:19 +00001221 // If the global reference is actually to a non-lazy-pointer, we have to do an
1222 // extra load to get the address of the global.
1223 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1224 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1225 false, false, 0);
1226 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001227}
1228
Dan Gohmand858e902010-04-17 15:26:15 +00001229SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001230 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001231 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001232
Chris Lattner1a635d62006-04-14 06:01:58 +00001233 // If we're comparing for equality to zero, expose the fact that this is
1234 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1235 // fold the new nodes.
1236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1237 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001238 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001239 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001240 if (VT.bitsLT(MVT::i32)) {
1241 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001242 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001243 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001244 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001245 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1246 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 DAG.getConstant(Log2b, MVT::i32));
1248 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001250 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 // optimized. FIXME: revisit this when we can custom lower all setcc
1252 // optimizations.
1253 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001254 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner1a635d62006-04-14 06:01:58 +00001257 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001258 // by xor'ing the rhs with the lhs, which is faster than setting a
1259 // condition register, reading it back out, and masking the correct bit. The
1260 // normal approach here uses sub to do this instead of xor. Using xor exposes
1261 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001262 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001263 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001264 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001265 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001266 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001267 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001268 }
Dan Gohman475871a2008-07-27 21:46:04 +00001269 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001270}
1271
Dan Gohman475871a2008-07-27 21:46:04 +00001272SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001273 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001274 SDNode *Node = Op.getNode();
1275 EVT VT = Node->getValueType(0);
1276 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1277 SDValue InChain = Node->getOperand(0);
1278 SDValue VAListPtr = Node->getOperand(1);
1279 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1280 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001281
Roman Divackybdb226e2011-06-28 15:30:42 +00001282 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1283
1284 // gpr_index
1285 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1286 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1287 false, false, 0);
1288 InChain = GprIndex.getValue(1);
1289
1290 if (VT == MVT::i64) {
1291 // Check if GprIndex is even
1292 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1293 DAG.getConstant(1, MVT::i32));
1294 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1295 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1296 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1297 DAG.getConstant(1, MVT::i32));
1298 // Align GprIndex to be even if it isn't
1299 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1300 GprIndex);
1301 }
1302
1303 // fpr index is 1 byte after gpr
1304 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1305 DAG.getConstant(1, MVT::i32));
1306
1307 // fpr
1308 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1309 FprPtr, MachinePointerInfo(SV), MVT::i8,
1310 false, false, 0);
1311 InChain = FprIndex.getValue(1);
1312
1313 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1314 DAG.getConstant(8, MVT::i32));
1315
1316 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1317 DAG.getConstant(4, MVT::i32));
1318
1319 // areas
1320 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
1321 MachinePointerInfo(), false, false, 0);
1322 InChain = OverflowArea.getValue(1);
1323
1324 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
1325 MachinePointerInfo(), false, false, 0);
1326 InChain = RegSaveArea.getValue(1);
1327
1328 // select overflow_area if index > 8
1329 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1330 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1331
Roman Divackybdb226e2011-06-28 15:30:42 +00001332 // adjustment constant gpr_index * 4/8
1333 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1334 VT.isInteger() ? GprIndex : FprIndex,
1335 DAG.getConstant(VT.isInteger() ? 4 : 8,
1336 MVT::i32));
1337
1338 // OurReg = RegSaveArea + RegConstant
1339 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1340 RegConstant);
1341
1342 // Floating types are 32 bytes into RegSaveArea
1343 if (VT.isFloatingPoint())
1344 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1345 DAG.getConstant(32, MVT::i32));
1346
1347 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1348 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1349 VT.isInteger() ? GprIndex : FprIndex,
1350 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1351 MVT::i32));
1352
1353 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1354 VT.isInteger() ? VAListPtr : FprPtr,
1355 MachinePointerInfo(SV),
1356 MVT::i8, false, false, 0);
1357
1358 // determine if we should load from reg_save_area or overflow_area
1359 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1360
1361 // increase overflow_area by 4/8 if gpr/fpr > 8
1362 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1363 DAG.getConstant(VT.isInteger() ? 4 : 8,
1364 MVT::i32));
1365
1366 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1367 OverflowAreaPlusN);
1368
1369 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1370 OverflowAreaPtr,
1371 MachinePointerInfo(),
1372 MVT::i32, false, false, 0);
1373
1374 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001375}
1376
Duncan Sands4a544a72011-09-06 13:37:06 +00001377SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1378 SelectionDAG &DAG) const {
1379 return Op.getOperand(0);
1380}
1381
1382SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1383 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001384 SDValue Chain = Op.getOperand(0);
1385 SDValue Trmp = Op.getOperand(1); // trampoline
1386 SDValue FPtr = Op.getOperand(2); // nested function
1387 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001388 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001389
Owen Andersone50ed302009-08-10 22:56:29 +00001390 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001392 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001393 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1394 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001395
Scott Michelfdc40a02009-02-17 22:15:04 +00001396 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001397 TargetLowering::ArgListEntry Entry;
1398
1399 Entry.Ty = IntPtrTy;
1400 Entry.Node = Trmp; Args.push_back(Entry);
1401
1402 // TrampSize == (isPPC64 ? 48 : 40);
1403 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001405 Args.push_back(Entry);
1406
1407 Entry.Node = FPtr; Args.push_back(Entry);
1408 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001409
Bill Wendling77959322008-09-17 00:30:57 +00001410 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1411 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001412 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001413 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001415 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001416 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001417
Duncan Sands4a544a72011-09-06 13:37:06 +00001418 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001419}
1420
Dan Gohman475871a2008-07-27 21:46:04 +00001421SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001422 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001423 MachineFunction &MF = DAG.getMachineFunction();
1424 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1425
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001426 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001427
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001428 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001429 // vastart just stores the address of the VarArgsFrameIndex slot into the
1430 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001431 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001432 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001433 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001434 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1435 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001436 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001437 }
1438
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001439 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001440 // We suppose the given va_list is already allocated.
1441 //
1442 // typedef struct {
1443 // char gpr; /* index into the array of 8 GPRs
1444 // * stored in the register save area
1445 // * gpr=0 corresponds to r3,
1446 // * gpr=1 to r4, etc.
1447 // */
1448 // char fpr; /* index into the array of 8 FPRs
1449 // * stored in the register save area
1450 // * fpr=0 corresponds to f1,
1451 // * fpr=1 to f2, etc.
1452 // */
1453 // char *overflow_arg_area;
1454 // /* location on stack that holds
1455 // * the next overflow argument
1456 // */
1457 // char *reg_save_area;
1458 // /* where r3:r10 and f1:f8 (if saved)
1459 // * are stored
1460 // */
1461 // } va_list[1];
1462
1463
Dan Gohman1e93df62010-04-17 14:41:14 +00001464 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1465 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001466
Nicolas Geoffray01119992007-04-03 13:59:52 +00001467
Owen Andersone50ed302009-08-10 22:56:29 +00001468 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001469
Dan Gohman1e93df62010-04-17 14:41:14 +00001470 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1471 PtrVT);
1472 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1473 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001474
Duncan Sands83ec4b62008-06-06 12:08:01 +00001475 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001477
Duncan Sands83ec4b62008-06-06 12:08:01 +00001478 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001479 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001480
1481 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001482 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001483
Dan Gohman69de1932008-02-06 22:27:42 +00001484 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Nicolas Geoffray01119992007-04-03 13:59:52 +00001486 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001487 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001488 Op.getOperand(1),
1489 MachinePointerInfo(SV),
1490 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001491 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001492 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001493 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Nicolas Geoffray01119992007-04-03 13:59:52 +00001495 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001497 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1498 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001499 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001500 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001501 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001502
Nicolas Geoffray01119992007-04-03 13:59:52 +00001503 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001504 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001505 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1506 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001507 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001508 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001509 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001510
1511 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001512 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1513 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001514 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001515
Chris Lattner1a635d62006-04-14 06:01:58 +00001516}
1517
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001518#include "PPCGenCallingConv.inc"
1519
Duncan Sands1e96bab2010-11-04 10:49:57 +00001520static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001521 CCValAssign::LocInfo &LocInfo,
1522 ISD::ArgFlagsTy &ArgFlags,
1523 CCState &State) {
1524 return true;
1525}
1526
Duncan Sands1e96bab2010-11-04 10:49:57 +00001527static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001528 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001529 CCValAssign::LocInfo &LocInfo,
1530 ISD::ArgFlagsTy &ArgFlags,
1531 CCState &State) {
1532 static const unsigned ArgRegs[] = {
1533 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1534 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1535 };
1536 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001537
Tilmann Schellerffd02002009-07-03 06:45:56 +00001538 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1539
1540 // Skip one register if the first unallocated register has an even register
1541 // number and there are still argument registers available which have not been
1542 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1543 // need to skip a register if RegNum is odd.
1544 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1545 State.AllocateReg(ArgRegs[RegNum]);
1546 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001547
Tilmann Schellerffd02002009-07-03 06:45:56 +00001548 // Always return false here, as this function only makes sure that the first
1549 // unallocated register has an odd register number and does not actually
1550 // allocate a register for the current argument.
1551 return false;
1552}
1553
Duncan Sands1e96bab2010-11-04 10:49:57 +00001554static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001555 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556 CCValAssign::LocInfo &LocInfo,
1557 ISD::ArgFlagsTy &ArgFlags,
1558 CCState &State) {
1559 static const unsigned ArgRegs[] = {
1560 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1561 PPC::F8
1562 };
1563
1564 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565
Tilmann Schellerffd02002009-07-03 06:45:56 +00001566 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1567
1568 // If there is only one Floating-point register left we need to put both f64
1569 // values of a split ppc_fp128 value on the stack.
1570 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1571 State.AllocateReg(ArgRegs[RegNum]);
1572 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001573
Tilmann Schellerffd02002009-07-03 06:45:56 +00001574 // Always return false here, as this function only makes sure that the two f64
1575 // values a ppc_fp128 value is split into are both passed in registers or both
1576 // passed on the stack and does not actually allocate a register for the
1577 // current argument.
1578 return false;
1579}
1580
Chris Lattner9f0bc652007-02-25 05:34:32 +00001581/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001582/// on Darwin.
1583static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001584 static const unsigned FPR[] = {
1585 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001586 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001587 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001588
Chris Lattner9f0bc652007-02-25 05:34:32 +00001589 return FPR;
1590}
1591
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001592/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1593/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001594static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001595 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001596 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001597 if (Flags.isByVal())
1598 ArgSize = Flags.getByValSize();
1599 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1600
1601 return ArgSize;
1602}
1603
Dan Gohman475871a2008-07-27 21:46:04 +00001604SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001606 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 const SmallVectorImpl<ISD::InputArg>
1608 &Ins,
1609 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001610 SmallVectorImpl<SDValue> &InVals)
1611 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001612 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001613 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1614 dl, DAG, InVals);
1615 } else {
1616 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1617 dl, DAG, InVals);
1618 }
1619}
1620
1621SDValue
1622PPCTargetLowering::LowerFormalArguments_SVR4(
1623 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001624 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 const SmallVectorImpl<ISD::InputArg>
1626 &Ins,
1627 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001628 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001630 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001631 // +-----------------------------------+
1632 // +--> | Back chain |
1633 // | +-----------------------------------+
1634 // | | Floating-point register save area |
1635 // | +-----------------------------------+
1636 // | | General register save area |
1637 // | +-----------------------------------+
1638 // | | CR save word |
1639 // | +-----------------------------------+
1640 // | | VRSAVE save word |
1641 // | +-----------------------------------+
1642 // | | Alignment padding |
1643 // | +-----------------------------------+
1644 // | | Vector register save area |
1645 // | +-----------------------------------+
1646 // | | Local variable space |
1647 // | +-----------------------------------+
1648 // | | Parameter list area |
1649 // | +-----------------------------------+
1650 // | | LR save word |
1651 // | +-----------------------------------+
1652 // SP--> +--- | Back chain |
1653 // +-----------------------------------+
1654 //
1655 // Specifications:
1656 // System V Application Binary Interface PowerPC Processor Supplement
1657 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001658
Tilmann Schellerffd02002009-07-03 06:45:56 +00001659 MachineFunction &MF = DAG.getMachineFunction();
1660 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001661 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001662
Owen Andersone50ed302009-08-10 22:56:29 +00001663 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001664 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001665 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001666 unsigned PtrByteSize = 4;
1667
1668 // Assign locations to all of the incoming arguments.
1669 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001670 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1671 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001672
1673 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001674 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001677
Tilmann Schellerffd02002009-07-03 06:45:56 +00001678 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1679 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001680
Tilmann Schellerffd02002009-07-03 06:45:56 +00001681 // Arguments stored in registers.
1682 if (VA.isRegLoc()) {
1683 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001684 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001685
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001687 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001690 RC = PPC::GPRCRegisterClass;
1691 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693 RC = PPC::F4RCRegisterClass;
1694 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696 RC = PPC::F8RCRegisterClass;
1697 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 case MVT::v16i8:
1699 case MVT::v8i16:
1700 case MVT::v4i32:
1701 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001702 RC = PPC::VRRCRegisterClass;
1703 break;
1704 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001705
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001707 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001711 } else {
1712 // Argument stored in memory.
1713 assert(VA.isMemLoc());
1714
1715 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1716 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001717 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718
1719 // Create load nodes to retrieve arguments from the stack.
1720 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001721 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1722 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001723 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001724 }
1725 }
1726
1727 // Assign locations to all of the incoming aggregate by value arguments.
1728 // Aggregates passed by value are stored in the local variable space of the
1729 // caller's stack frame, right above the parameter list area.
1730 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001731 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1732 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001733
1734 // Reserve stack space for the allocations in CCInfo.
1735 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1736
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001738
1739 // Area that is at least reserved in the caller of this function.
1740 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001741
Tilmann Schellerffd02002009-07-03 06:45:56 +00001742 // Set the size that is at least reserved in caller of this function. Tail
1743 // call optimized function's reserved stack space needs to be aligned so that
1744 // taking the difference between two stack areas will result in an aligned
1745 // stack.
1746 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1747
1748 MinReservedArea =
1749 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001750 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001752 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001753 getStackAlignment();
1754 unsigned AlignMask = TargetAlign-1;
1755 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 FI->setMinReservedArea(MinReservedArea);
1758
1759 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001760
Tilmann Schellerffd02002009-07-03 06:45:56 +00001761 // If the function takes variable number of arguments, make a frame index for
1762 // the start of the first vararg value... for expansion of llvm.va_start.
1763 if (isVarArg) {
1764 static const unsigned GPArgRegs[] = {
1765 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1766 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1767 };
1768 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1769
1770 static const unsigned FPArgRegs[] = {
1771 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1772 PPC::F8
1773 };
1774 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1775
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1777 NumGPArgRegs));
1778 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1779 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780
1781 // Make room for NumGPArgRegs and NumFPArgRegs.
1782 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784
Dan Gohman1e93df62010-04-17 14:41:14 +00001785 FuncInfo->setVarArgsStackOffset(
1786 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001787 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788
Dan Gohman1e93df62010-04-17 14:41:14 +00001789 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1790 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001791
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001792 // The fixed integer arguments of a variadic function are stored to the
1793 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1794 // the result of va_next.
1795 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1796 // Get an existing live-in vreg, or add a new one.
1797 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1798 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001799 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001802 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1803 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001804 MemOps.push_back(Store);
1805 // Increment the address by four for the next argument to store
1806 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1807 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1808 }
1809
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001810 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1811 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812 // The double arguments are stored to the VarArgsFrameIndex
1813 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001814 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1815 // Get an existing live-in vreg, or add a new one.
1816 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1817 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001818 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001821 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1822 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 MemOps.push_back(Store);
1824 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826 PtrVT);
1827 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1828 }
1829 }
1830
1831 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001834
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836}
1837
1838SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839PPCTargetLowering::LowerFormalArguments_Darwin(
1840 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001841 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 const SmallVectorImpl<ISD::InputArg>
1843 &Ins,
1844 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001845 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001846 // TODO: add description of PPC stack frame format, or at least some docs.
1847 //
1848 MachineFunction &MF = DAG.getMachineFunction();
1849 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001850 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001851
Owen Andersone50ed302009-08-10 22:56:29 +00001852 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001854 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001855 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001856 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001857
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001858 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001859 // Area that is at least reserved in caller of this function.
1860 unsigned MinReservedArea = ArgOffset;
1861
Chris Lattnerc91a4752006-06-26 22:48:35 +00001862 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001863 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1864 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1865 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001866 static const unsigned GPR_64[] = { // 64-bit registers.
1867 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1868 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1869 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001871 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001872
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001873 static const unsigned VR[] = {
1874 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1875 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1876 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001877
Owen Anderson718cb662007-09-07 04:06:50 +00001878 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001879 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001880 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001881
1882 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Chris Lattnerc91a4752006-06-26 22:48:35 +00001884 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001885
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001886 // In 32-bit non-varargs functions, the stack space for vectors is after the
1887 // stack space for non-vectors. We do not use this space unless we have
1888 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001889 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001890 // that out...for the pathological case, compute VecArgOffset as the
1891 // start of the vector parameter area. Computing VecArgOffset is the
1892 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001893 unsigned VecArgOffset = ArgOffset;
1894 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001896 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001897 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001898 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001900
Duncan Sands276dcbd2008-03-21 09:14:45 +00001901 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001902 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001903 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001905 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1906 VecArgOffset += ArgSize;
1907 continue;
1908 }
1909
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001911 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 case MVT::i32:
1913 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001914 VecArgOffset += isPPC64 ? 8 : 4;
1915 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 case MVT::i64: // PPC64
1917 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001918 VecArgOffset += 8;
1919 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 case MVT::v4f32:
1921 case MVT::v4i32:
1922 case MVT::v8i16:
1923 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001924 // Nothing to do, we're only looking at Nonvector args here.
1925 break;
1926 }
1927 }
1928 }
1929 // We've found where the vector parameter area in memory is. Skip the
1930 // first 12 parameters; these don't use that memory.
1931 VecArgOffset = ((VecArgOffset+15)/16)*16;
1932 VecArgOffset += 12*16;
1933
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001934 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001935 // entry to a function on PPC, the arguments start after the linkage area,
1936 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001937
Dan Gohman475871a2008-07-27 21:46:04 +00001938 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001939 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001940 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001941 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001942 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001943 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001944 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001945 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001946 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001947
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001948 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001949
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001950 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1952 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001953 if (isVarArg || isPPC64) {
1954 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001955 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001956 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001957 PtrByteSize);
1958 } else nAltivecParamsAtEnd++;
1959 } else
1960 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001961 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001962 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001963 PtrByteSize);
1964
Dale Johannesen8419dd62008-03-07 20:27:40 +00001965 // FIXME the codegen can be much improved in some cases.
1966 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001967 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001968 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001969 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001970 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001971 // Objects of size 1 and 2 are right justified, everything else is
1972 // left justified. This means the memory address is adjusted forwards.
1973 if (ObjSize==1 || ObjSize==2) {
1974 CurArgOffset = CurArgOffset + (4 - ObjSize);
1975 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001976 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001977 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001978 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001980 if (ObjSize==1 || ObjSize==2) {
1981 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001982 unsigned VReg;
1983 if (isPPC64)
1984 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1985 else
1986 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001988 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001989 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001990 ObjSize==1 ? MVT::i8 : MVT::i16,
1991 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001992 MemOps.push_back(Store);
1993 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001994 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001995
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001996 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001997
Dale Johannesen7f96f392008-03-08 01:41:42 +00001998 continue;
1999 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002000 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2001 // Store whatever pieces of the object are in registers
2002 // to memory. ArgVal will be address of the beginning of
2003 // the object.
2004 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002005 unsigned VReg;
2006 if (isPPC64)
2007 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2008 else
2009 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002010 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002012 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002013 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2014 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002015 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002016 MemOps.push_back(Store);
2017 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002018 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002019 } else {
2020 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2021 break;
2022 }
2023 }
2024 continue;
2025 }
2026
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002028 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002030 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002031 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002032 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002034 ++GPR_idx;
2035 } else {
2036 needsLoad = true;
2037 ArgSize = PtrByteSize;
2038 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002039 // All int arguments reserve stack space in the Darwin ABI.
2040 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002041 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002042 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002043 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002045 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002046 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002048
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002050 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002052 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002054 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002055 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002057 DAG.getValueType(ObjectVT));
2058
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002060 }
2061
Chris Lattnerc91a4752006-06-26 22:48:35 +00002062 ++GPR_idx;
2063 } else {
2064 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002065 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002066 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002067 // All int arguments reserve stack space in the Darwin ABI.
2068 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002069 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002070
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 case MVT::f32:
2072 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002073 // Every 4 bytes of argument space consumes one of the GPRs available for
2074 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002075 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002076 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002077 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002078 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002079 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002080 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002081 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002082
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002084 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002085 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002086 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002087
Dan Gohman98ca4f22009-08-05 01:29:28 +00002088 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002089 ++FPR_idx;
2090 } else {
2091 needsLoad = true;
2092 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002093
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002094 // All FP arguments reserve stack space in the Darwin ABI.
2095 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002096 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 case MVT::v4f32:
2098 case MVT::v4i32:
2099 case MVT::v8i16:
2100 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002101 // Note that vector arguments in registers don't reserve stack space,
2102 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002103 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002104 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002106 if (isVarArg) {
2107 while ((ArgOffset % 16) != 0) {
2108 ArgOffset += PtrByteSize;
2109 if (GPR_idx != Num_GPR_Regs)
2110 GPR_idx++;
2111 }
2112 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002113 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002114 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002115 ++VR_idx;
2116 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002117 if (!isVarArg && !isPPC64) {
2118 // Vectors go after all the nonvectors.
2119 CurArgOffset = VecArgOffset;
2120 VecArgOffset += 16;
2121 } else {
2122 // Vectors are aligned.
2123 ArgOffset = ((ArgOffset+15)/16)*16;
2124 CurArgOffset = ArgOffset;
2125 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002126 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002127 needsLoad = true;
2128 }
2129 break;
2130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002131
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002132 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002133 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002134 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002135 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002136 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002137 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002138 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002139 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002140 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002142
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002144 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002145
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002146 // Set the size that is at least reserved in caller of this function. Tail
2147 // call optimized function's reserved stack space needs to be aligned so that
2148 // taking the difference between two stack areas will result in an aligned
2149 // stack.
2150 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2151 // Add the Altivec parameters at the end, if needed.
2152 if (nAltivecParamsAtEnd) {
2153 MinReservedArea = ((MinReservedArea+15)/16)*16;
2154 MinReservedArea += 16*nAltivecParamsAtEnd;
2155 }
2156 MinReservedArea =
2157 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002158 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2159 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002160 getStackAlignment();
2161 unsigned AlignMask = TargetAlign-1;
2162 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2163 FI->setMinReservedArea(MinReservedArea);
2164
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002165 // If the function takes variable number of arguments, make a frame index for
2166 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002167 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002168 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002169
Dan Gohman1e93df62010-04-17 14:41:14 +00002170 FuncInfo->setVarArgsFrameIndex(
2171 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002172 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002173 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002174
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002175 // If this function is vararg, store any remaining integer argument regs
2176 // to their spots on the stack so that they may be loaded by deferencing the
2177 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002178 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002179 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002181 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002182 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002183 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002184 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002185
Dan Gohman98ca4f22009-08-05 01:29:28 +00002186 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002187 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2188 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002189 MemOps.push_back(Store);
2190 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002192 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002193 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002194 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002195
Dale Johannesen8419dd62008-03-07 20:27:40 +00002196 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002199
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002201}
2202
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002203/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002204/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002205static unsigned
2206CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2207 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 bool isVarArg,
2209 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002210 const SmallVectorImpl<ISD::OutputArg>
2211 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002212 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002213 unsigned &nAltivecParamsAtEnd) {
2214 // Count how many bytes are to be pushed on the stack, including the linkage
2215 // area, and parameter passing area. We start with 24/48 bytes, which is
2216 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002217 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002218 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002219 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2220
2221 // Add up all the space actually used.
2222 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2223 // they all go in registers, but we must reserve stack space for them for
2224 // possible use by the caller. In varargs or 64-bit calls, parameters are
2225 // assigned stack space in order, with padding so Altivec parameters are
2226 // 16-byte aligned.
2227 nAltivecParamsAtEnd = 0;
2228 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002229 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002230 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002231 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2233 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002234 if (!isVarArg && !isPPC64) {
2235 // Non-varargs Altivec parameters go after all the non-Altivec
2236 // parameters; handle those later so we know how much padding we need.
2237 nAltivecParamsAtEnd++;
2238 continue;
2239 }
2240 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2241 NumBytes = ((NumBytes+15)/16)*16;
2242 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002243 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002244 }
2245
2246 // Allow for Altivec parameters at the end, if needed.
2247 if (nAltivecParamsAtEnd) {
2248 NumBytes = ((NumBytes+15)/16)*16;
2249 NumBytes += 16*nAltivecParamsAtEnd;
2250 }
2251
2252 // The prolog code of the callee may store up to 8 GPR argument registers to
2253 // the stack, allowing va_start to index over them in memory if its varargs.
2254 // Because we cannot tell if this is needed on the caller side, we have to
2255 // conservatively assume that it is needed. As such, make sure we have at
2256 // least enough stack space for the caller to store the 8 GPRs.
2257 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002258 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002259
2260 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002261 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002262 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263 getStackAlignment();
2264 unsigned AlignMask = TargetAlign-1;
2265 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2266 }
2267
2268 return NumBytes;
2269}
2270
2271/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002272/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002273static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002274 unsigned ParamSize) {
2275
Dale Johannesenb60d5192009-11-24 01:09:07 +00002276 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002277
2278 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2279 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2280 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2281 // Remember only if the new adjustement is bigger.
2282 if (SPDiff < FI->getTailCallSPDelta())
2283 FI->setTailCallSPDelta(SPDiff);
2284
2285 return SPDiff;
2286}
2287
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2289/// for tail call optimization. Targets which want to do tail call
2290/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002293 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 bool isVarArg,
2295 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002297 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002298 return false;
2299
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002300 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002302 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002303
Dan Gohman98ca4f22009-08-05 01:29:28 +00002304 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002305 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2307 // Functions containing by val parameters are not supported.
2308 for (unsigned i = 0; i != Ins.size(); i++) {
2309 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2310 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002312
2313 // Non PIC/GOT tail calls are supported.
2314 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2315 return true;
2316
2317 // At the moment we can only do local tail calls (in same module, hidden
2318 // or protected) if we are generating PIC.
2319 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2320 return G->getGlobal()->hasHiddenVisibility()
2321 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002322 }
2323
2324 return false;
2325}
2326
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002327/// isCallCompatibleAddress - Return the immediate to use if the specified
2328/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002329static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002330 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2331 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002332
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002333 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002334 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2335 (Addr << 6 >> 6) != Addr)
2336 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002337
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002338 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002339 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002340}
2341
Dan Gohman844731a2008-05-13 00:00:25 +00002342namespace {
2343
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002344struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002345 SDValue Arg;
2346 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 int FrameIdx;
2348
2349 TailCallArgumentInfo() : FrameIdx(0) {}
2350};
2351
Dan Gohman844731a2008-05-13 00:00:25 +00002352}
2353
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002354/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2355static void
2356StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002357 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002359 SmallVector<SDValue, 8> &MemOpChains,
2360 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002361 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SDValue Arg = TailCallArgs[i].Arg;
2363 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002364 int FI = TailCallArgs[i].FrameIdx;
2365 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002366 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002367 MachinePointerInfo::getFixedStack(FI),
2368 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 }
2370}
2371
2372/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2373/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002374static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002375 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002376 SDValue Chain,
2377 SDValue OldRetAddr,
2378 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379 int SPDiff,
2380 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002381 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002382 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002383 if (SPDiff) {
2384 // Calculate the new stack slot for the return address.
2385 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002386 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002387 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002389 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002391 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002392 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002393 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002394 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002395
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002396 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2397 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002398 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002399 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002400 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002401 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002402 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002403 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2404 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002405 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002406 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002407 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002408 }
2409 return Chain;
2410}
2411
2412/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2413/// the position of the argument.
2414static void
2415CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002417 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2418 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002419 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002420 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423 TailCallArgumentInfo Info;
2424 Info.Arg = Arg;
2425 Info.FrameIdxOp = FIN;
2426 Info.FrameIdx = FI;
2427 TailCallArguments.push_back(Info);
2428}
2429
2430/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2431/// stack slot. Returns the chain as result and the loaded frame pointers in
2432/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002433SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002434 int SPDiff,
2435 SDValue Chain,
2436 SDValue &LROpOut,
2437 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002438 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002439 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002440 if (SPDiff) {
2441 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002443 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002444 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002445 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002446 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002447
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002448 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2449 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002450 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002451 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002452 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002453 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002454 Chain = SDValue(FPOpOut.getNode(), 1);
2455 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002456 }
2457 return Chain;
2458}
2459
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002460/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002461/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002462/// specified by the specific parameter attribute. The copy will be passed as
2463/// a byval function parameter.
2464/// Sometimes what we are copying is the end of a larger object, the part that
2465/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002466static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002467CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002468 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002469 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002470 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002471 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002472 false, false, MachinePointerInfo(0),
2473 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002474}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002475
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002476/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2477/// tail calls.
2478static void
Dan Gohman475871a2008-07-27 21:46:04 +00002479LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2480 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002481 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002482 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002483 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002484 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002486 if (!isTailCall) {
2487 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002488 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002493 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 DAG.getConstant(ArgOffset, PtrVT));
2495 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002496 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2497 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002498 // Calculate and remember argument location.
2499 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2500 TailCallArguments);
2501}
2502
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002503static
2504void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2505 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2506 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2507 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2508 MachineFunction &MF = DAG.getMachineFunction();
2509
2510 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2511 // might overwrite each other in case of tail call optimization.
2512 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002513 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002514 InFlag = SDValue();
2515 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2516 MemOpChains2, dl);
2517 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002519 &MemOpChains2[0], MemOpChains2.size());
2520
2521 // Store the return address to the appropriate stack slot.
2522 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2523 isPPC64, isDarwinABI, dl);
2524
2525 // Emit callseq_end just before tailcall node.
2526 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2527 DAG.getIntPtrConstant(0, true), InFlag);
2528 InFlag = Chain.getValue(1);
2529}
2530
2531static
2532unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2533 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2534 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002535 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002536 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002537
Chris Lattnerb9082582010-11-14 23:42:06 +00002538 bool isPPC64 = PPCSubTarget.isPPC64();
2539 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2540
Owen Andersone50ed302009-08-10 22:56:29 +00002541 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002543 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002544
2545 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2546
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002547 bool needIndirectCall = true;
2548 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002549 // If this is an absolute destination address, use the munged value.
2550 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002551 needIndirectCall = false;
2552 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002553
Chris Lattnerb9082582010-11-14 23:42:06 +00002554 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2555 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2556 // Use indirect calls for ALL functions calls in JIT mode, since the
2557 // far-call stubs may be outside relocation limits for a BL instruction.
2558 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2559 unsigned OpFlags = 0;
2560 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002561 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002562 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002563 (G->getGlobal()->isDeclaration() ||
2564 G->getGlobal()->isWeakForLinker())) {
2565 // PC-relative references to external symbols should go through $stub,
2566 // unless we're building with the leopard linker or later, which
2567 // automatically synthesizes these stubs.
2568 OpFlags = PPCII::MO_DARWIN_STUB;
2569 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002570
Chris Lattnerb9082582010-11-14 23:42:06 +00002571 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2572 // every direct call is) turn it into a TargetGlobalAddress /
2573 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002574 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002575 Callee.getValueType(),
2576 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002577 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002578 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002579 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002580
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002581 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002582 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002583
Chris Lattnerb9082582010-11-14 23:42:06 +00002584 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002585 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002586 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002587 // PC-relative references to external symbols should go through $stub,
2588 // unless we're building with the leopard linker or later, which
2589 // automatically synthesizes these stubs.
2590 OpFlags = PPCII::MO_DARWIN_STUB;
2591 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002592
Chris Lattnerb9082582010-11-14 23:42:06 +00002593 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2594 OpFlags);
2595 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002596 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002597
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002598 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002599 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2600 // to do the call, we can't use PPCISD::CALL.
2601 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002602
2603 if (isSVR4ABI && isPPC64) {
2604 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2605 // entry point, but to the function descriptor (the function entry point
2606 // address is part of the function descriptor though).
2607 // The function descriptor is a three doubleword structure with the
2608 // following fields: function entry point, TOC base address and
2609 // environment pointer.
2610 // Thus for a call through a function pointer, the following actions need
2611 // to be performed:
2612 // 1. Save the TOC of the caller in the TOC save area of its stack
2613 // frame (this is done in LowerCall_Darwin()).
2614 // 2. Load the address of the function entry point from the function
2615 // descriptor.
2616 // 3. Load the TOC of the callee from the function descriptor into r2.
2617 // 4. Load the environment pointer from the function descriptor into
2618 // r11.
2619 // 5. Branch to the function entry point address.
2620 // 6. On return of the callee, the TOC of the caller needs to be
2621 // restored (this is done in FinishCall()).
2622 //
2623 // All those operations are flagged together to ensure that no other
2624 // operations can be scheduled in between. E.g. without flagging the
2625 // operations together, a TOC access in the caller could be scheduled
2626 // between the load of the callee TOC and the branch to the callee, which
2627 // results in the TOC access going through the TOC of the callee instead
2628 // of going through the TOC of the caller, which leads to incorrect code.
2629
2630 // Load the address of the function entry point from the function
2631 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002632 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002633 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2634 InFlag.getNode() ? 3 : 2);
2635 Chain = LoadFuncPtr.getValue(1);
2636 InFlag = LoadFuncPtr.getValue(2);
2637
2638 // Load environment pointer into r11.
2639 // Offset of the environment pointer within the function descriptor.
2640 SDValue PtrOff = DAG.getIntPtrConstant(16);
2641
2642 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2643 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2644 InFlag);
2645 Chain = LoadEnvPtr.getValue(1);
2646 InFlag = LoadEnvPtr.getValue(2);
2647
2648 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2649 InFlag);
2650 Chain = EnvVal.getValue(0);
2651 InFlag = EnvVal.getValue(1);
2652
2653 // Load TOC of the callee into r2. We are using a target-specific load
2654 // with r2 hard coded, because the result of a target-independent load
2655 // would never go directly into r2, since r2 is a reserved register (which
2656 // prevents the register allocator from allocating it), resulting in an
2657 // additional register being allocated and an unnecessary move instruction
2658 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002659 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002660 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2661 Callee, InFlag);
2662 Chain = LoadTOCPtr.getValue(0);
2663 InFlag = LoadTOCPtr.getValue(1);
2664
2665 MTCTROps[0] = Chain;
2666 MTCTROps[1] = LoadFuncPtr;
2667 MTCTROps[2] = InFlag;
2668 }
2669
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002670 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2671 2 + (InFlag.getNode() != 0));
2672 InFlag = Chain.getValue(1);
2673
2674 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002676 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002677 Ops.push_back(Chain);
2678 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2679 Callee.setNode(0);
2680 // Add CTR register as callee so a bctr can be emitted later.
2681 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002682 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002683 }
2684
2685 // If this is a direct call, pass the chain and the callee.
2686 if (Callee.getNode()) {
2687 Ops.push_back(Chain);
2688 Ops.push_back(Callee);
2689 }
2690 // If this is a tail call add stack pointer delta.
2691 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002692 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002693
2694 // Add argument registers to the end of the list so that they are known live
2695 // into the call.
2696 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2697 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2698 RegsToPass[i].second.getValueType()));
2699
2700 return CallOpc;
2701}
2702
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703SDValue
2704PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002705 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706 const SmallVectorImpl<ISD::InputArg> &Ins,
2707 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002708 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002710 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002711 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2712 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002714
2715 // Copy all of the result registers out of their specified physreg.
2716 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2717 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002718 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002719 assert(VA.isRegLoc() && "Can only return in registers!");
2720 Chain = DAG.getCopyFromReg(Chain, dl,
2721 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002723 InFlag = Chain.getValue(2);
2724 }
2725
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002727}
2728
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002730PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2731 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732 SelectionDAG &DAG,
2733 SmallVector<std::pair<unsigned, SDValue>, 8>
2734 &RegsToPass,
2735 SDValue InFlag, SDValue Chain,
2736 SDValue &Callee,
2737 int SPDiff, unsigned NumBytes,
2738 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002739 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002740 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002741 SmallVector<SDValue, 8> Ops;
2742 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2743 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002744 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002745
2746 // When performing tail call optimization the callee pops its arguments off
2747 // the stack. Account for this here so these bytes can be pushed back on in
2748 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2749 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002750 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002751
2752 if (InFlag.getNode())
2753 Ops.push_back(InFlag);
2754
2755 // Emit tail call.
2756 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 // If this is the first return lowered for this function, add the regs
2758 // to the liveout set for the function.
2759 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2760 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002761 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2762 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002763 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2764 for (unsigned i = 0; i != RVLocs.size(); ++i)
2765 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2766 }
2767
2768 assert(((Callee.getOpcode() == ISD::Register &&
2769 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2770 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2771 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2772 isa<ConstantSDNode>(Callee)) &&
2773 "Expecting an global address, external symbol, absolute value or register");
2774
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002776 }
2777
2778 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2779 InFlag = Chain.getValue(1);
2780
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002781 // Add a NOP immediately after the branch instruction when using the 64-bit
2782 // SVR4 ABI. At link time, if caller and callee are in a different module and
2783 // thus have a different TOC, the call will be replaced with a call to a stub
2784 // function which saves the current TOC, loads the TOC of the callee and
2785 // branches to the callee. The NOP will be replaced with a load instruction
2786 // which restores the TOC of the caller from the TOC save slot of the current
2787 // stack frame. If caller and callee belong to the same module (and have the
2788 // same TOC), the NOP will remain unchanged.
2789 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002790 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002791 if (CallOpc == PPCISD::BCTRL_SVR4) {
2792 // This is a call through a function pointer.
2793 // Restore the caller TOC from the save area into R2.
2794 // See PrepareCall() for more information about calls through function
2795 // pointers in the 64-bit SVR4 ABI.
2796 // We are using a target-specific load with r2 hard coded, because the
2797 // result of a target-independent load would never go directly into r2,
2798 // since r2 is a reserved register (which prevents the register allocator
2799 // from allocating it), resulting in an additional register being
2800 // allocated and an unnecessary move instruction being generated.
2801 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2802 InFlag = Chain.getValue(1);
2803 } else {
2804 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002805 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002806 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002807 }
2808
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002809 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2810 DAG.getIntPtrConstant(BytesCalleePops, true),
2811 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002812 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002813 InFlag = Chain.getValue(1);
2814
Dan Gohman98ca4f22009-08-05 01:29:28 +00002815 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2816 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002817}
2818
Dan Gohman98ca4f22009-08-05 01:29:28 +00002819SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002820PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002821 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002822 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002823 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002824 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002825 const SmallVectorImpl<ISD::InputArg> &Ins,
2826 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002827 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002828 if (isTailCall)
2829 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2830 Ins, DAG);
2831
Chris Lattnerb9082582010-11-14 23:42:06 +00002832 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002833 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002834 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002835 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002836
2837 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2838 isTailCall, Outs, OutVals, Ins,
2839 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840}
2841
2842SDValue
2843PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002844 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845 bool isTailCall,
2846 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002847 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848 const SmallVectorImpl<ISD::InputArg> &Ins,
2849 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002850 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002851 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002852 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002853
Dan Gohman98ca4f22009-08-05 01:29:28 +00002854 assert((CallConv == CallingConv::C ||
2855 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002856
Tilmann Schellerffd02002009-07-03 06:45:56 +00002857 unsigned PtrByteSize = 4;
2858
2859 MachineFunction &MF = DAG.getMachineFunction();
2860
2861 // Mark this function as potentially containing a function that contains a
2862 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2863 // and restoring the callers stack pointer in this functions epilog. This is
2864 // done because by tail calling the called function might overwrite the value
2865 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002866 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002867 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002868
Tilmann Schellerffd02002009-07-03 06:45:56 +00002869 // Count how many bytes are to be pushed on the stack, including the linkage
2870 // area, parameter list area and the part of the local variable space which
2871 // contains copies of aggregates which are passed by value.
2872
2873 // Assign locations to all of the outgoing arguments.
2874 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002875 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2876 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002877
2878 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002879 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002880
2881 if (isVarArg) {
2882 // Handle fixed and variable vector arguments differently.
2883 // Fixed vector arguments go into registers as long as registers are
2884 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002885 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002886
Tilmann Schellerffd02002009-07-03 06:45:56 +00002887 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002888 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002889 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002890 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002891
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002893 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2894 CCInfo);
2895 } else {
2896 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2897 ArgFlags, CCInfo);
2898 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002899
Tilmann Schellerffd02002009-07-03 06:45:56 +00002900 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002901#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002902 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002903 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002904#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002905 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002906 }
2907 }
2908 } else {
2909 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002910 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002911 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002912
Tilmann Schellerffd02002009-07-03 06:45:56 +00002913 // Assign locations to all of the outgoing aggregate by value arguments.
2914 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002915 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2916 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002917
2918 // Reserve stack space for the allocations in CCInfo.
2919 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2920
Dan Gohman98ca4f22009-08-05 01:29:28 +00002921 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002922
2923 // Size of the linkage area, parameter list area and the part of the local
2924 // space variable where copies of aggregates which are passed by value are
2925 // stored.
2926 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002927
Tilmann Schellerffd02002009-07-03 06:45:56 +00002928 // Calculate by how many bytes the stack has to be adjusted in case of tail
2929 // call optimization.
2930 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2931
2932 // Adjust the stack pointer for the new arguments...
2933 // These operations are automatically eliminated by the prolog/epilog pass
2934 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2935 SDValue CallSeqStart = Chain;
2936
2937 // Load the return address and frame pointer so it can be moved somewhere else
2938 // later.
2939 SDValue LROp, FPOp;
2940 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2941 dl);
2942
2943 // Set up a copy of the stack pointer for use loading and storing any
2944 // arguments that may not fit in the registers available for argument
2945 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002947
Tilmann Schellerffd02002009-07-03 06:45:56 +00002948 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2949 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2950 SmallVector<SDValue, 8> MemOpChains;
2951
Roman Divacky0aaa9192011-08-30 17:04:16 +00002952 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002953 // Walk the register/memloc assignments, inserting copies/loads.
2954 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2955 i != e;
2956 ++i) {
2957 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002958 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002959 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002960
Tilmann Schellerffd02002009-07-03 06:45:56 +00002961 if (Flags.isByVal()) {
2962 // Argument is an aggregate which is passed by value, thus we need to
2963 // create a copy of it in the local variable space of the current stack
2964 // frame (which is the stack frame of the caller) and pass the address of
2965 // this copy to the callee.
2966 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2967 CCValAssign &ByValVA = ByValArgLocs[j++];
2968 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002969
Tilmann Schellerffd02002009-07-03 06:45:56 +00002970 // Memory reserved in the local variable space of the callers stack frame.
2971 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002972
Tilmann Schellerffd02002009-07-03 06:45:56 +00002973 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2974 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002975
Tilmann Schellerffd02002009-07-03 06:45:56 +00002976 // Create a copy of the argument in the local area of the current
2977 // stack frame.
2978 SDValue MemcpyCall =
2979 CreateCopyOfByValArgument(Arg, PtrOff,
2980 CallSeqStart.getNode()->getOperand(0),
2981 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002982
Tilmann Schellerffd02002009-07-03 06:45:56 +00002983 // This must go outside the CALLSEQ_START..END.
2984 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2985 CallSeqStart.getNode()->getOperand(1));
2986 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2987 NewCallSeqStart.getNode());
2988 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002989
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990 // Pass the address of the aggregate copy on the stack either in a
2991 // physical register or in the parameter list area of the current stack
2992 // frame to the callee.
2993 Arg = PtrOff;
2994 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002995
Tilmann Schellerffd02002009-07-03 06:45:56 +00002996 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00002997 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002998 // Put argument in a physical register.
2999 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3000 } else {
3001 // Put argument in the parameter list area of the current stack frame.
3002 assert(VA.isMemLoc());
3003 unsigned LocMemOffset = VA.getLocMemOffset();
3004
3005 if (!isTailCall) {
3006 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3007 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3008
3009 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003010 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003011 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003012 } else {
3013 // Calculate and remember argument location.
3014 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3015 TailCallArguments);
3016 }
3017 }
3018 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003019
Tilmann Schellerffd02002009-07-03 06:45:56 +00003020 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003021 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003022 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Roman Divacky0aaa9192011-08-30 17:04:16 +00003024 // Set CR6 to true if this is a vararg call with floating args passed in
3025 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003026 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003027 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3028 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003029 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3030 }
3031
Tilmann Schellerffd02002009-07-03 06:45:56 +00003032 // Build a sequence of copy-to-reg nodes chained together with token chain
3033 // and flag operands which copy the outgoing args into the appropriate regs.
3034 SDValue InFlag;
3035 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3036 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3037 RegsToPass[i].second, InFlag);
3038 InFlag = Chain.getValue(1);
3039 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003040
Chris Lattnerb9082582010-11-14 23:42:06 +00003041 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003042 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3043 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003044
Dan Gohman98ca4f22009-08-05 01:29:28 +00003045 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3046 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3047 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003048}
3049
Dan Gohman98ca4f22009-08-05 01:29:28 +00003050SDValue
3051PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003052 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003053 bool isTailCall,
3054 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003055 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003056 const SmallVectorImpl<ISD::InputArg> &Ins,
3057 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003058 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003059
3060 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003061
Owen Andersone50ed302009-08-10 22:56:29 +00003062 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003064 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003065
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003066 MachineFunction &MF = DAG.getMachineFunction();
3067
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003068 // Mark this function as potentially containing a function that contains a
3069 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3070 // and restoring the callers stack pointer in this functions epilog. This is
3071 // done because by tail calling the called function might overwrite the value
3072 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003073 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003074 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3075
3076 unsigned nAltivecParamsAtEnd = 0;
3077
Chris Lattnerabde4602006-05-16 22:56:08 +00003078 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003079 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003080 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003081 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003082 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003083 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003084 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003085
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003086 // Calculate by how many bytes the stack has to be adjusted in case of tail
3087 // call optimization.
3088 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003089
Dan Gohman98ca4f22009-08-05 01:29:28 +00003090 // To protect arguments on the stack from being clobbered in a tail call,
3091 // force all the loads to happen before doing any other lowering.
3092 if (isTailCall)
3093 Chain = DAG.getStackArgumentTokenFactor(Chain);
3094
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003095 // Adjust the stack pointer for the new arguments...
3096 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003097 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003098 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003099
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003100 // Load the return address and frame pointer so it can be move somewhere else
3101 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003102 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003103 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3104 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003105
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003106 // Set up a copy of the stack pointer for use loading and storing any
3107 // arguments that may not fit in the registers available for argument
3108 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003109 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003110 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003112 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003114
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003115 // Figure out which arguments are going to go in registers, and which in
3116 // memory. Also, if this is a vararg function, floating point operations
3117 // must be stored to our stack, and loaded into integer regs as well, if
3118 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003119 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003120 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003121
Chris Lattnerc91a4752006-06-26 22:48:35 +00003122 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003123 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3124 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3125 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003126 static const unsigned GPR_64[] = { // 64-bit registers.
3127 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3128 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3129 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003130 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003131
Chris Lattner9a2a4972006-05-17 06:01:33 +00003132 static const unsigned VR[] = {
3133 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3134 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3135 };
Owen Anderson718cb662007-09-07 04:06:50 +00003136 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003138 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003139
Chris Lattnerc91a4752006-06-26 22:48:35 +00003140 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3141
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003142 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003143 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3144
Dan Gohman475871a2008-07-27 21:46:04 +00003145 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003146 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003147 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003148 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003149
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003150 // PtrOff will be used to store the current argument to the stack if a
3151 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003152 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003153
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003154 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003155
Dale Johannesen39355f92009-02-04 02:34:38 +00003156 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003157
3158 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003160 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3161 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003163 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003164
Dale Johannesen8419dd62008-03-07 20:27:40 +00003165 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003166 if (Flags.isByVal()) {
3167 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003168 if (Size==1 || Size==2) {
3169 // Very small objects are passed right-justified.
3170 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003172 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003173 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003174 MachinePointerInfo(), VT,
3175 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003176 MemOpChains.push_back(Load.getValue(1));
3177 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003178
3179 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003180 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003181 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003182 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003183 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003184 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003185 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003186 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003187 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003188 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003189 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3190 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003191 Chain = CallSeqStart = NewCallSeqStart;
3192 ArgOffset += PtrByteSize;
3193 }
3194 continue;
3195 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003196 // Copy entire object into memory. There are cases where gcc-generated
3197 // code assumes it is there, even if it could be put entirely into
3198 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003199 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003200 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003201 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003202 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003203 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003204 CallSeqStart.getNode()->getOperand(1));
3205 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003206 Chain = CallSeqStart = NewCallSeqStart;
3207 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003208 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003209 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003210 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003211 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003212 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3213 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003214 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003215 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003216 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003217 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003218 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003219 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003220 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003221 }
3222 }
3223 continue;
3224 }
3225
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003227 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 case MVT::i32:
3229 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003230 if (GPR_idx != NumGPRs) {
3231 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003232 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003233 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3234 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003235 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003236 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003237 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003238 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 case MVT::f32:
3240 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003241 if (FPR_idx != NumFPRs) {
3242 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3243
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003244 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003245 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3246 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003247 MemOpChains.push_back(Store);
3248
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003249 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003250 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003251 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3252 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003253 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003254 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003255 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003257 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003258 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003259 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3260 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003261 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003262 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003263 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003264 }
3265 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003266 // If we have any FPRs remaining, we may also have GPRs remaining.
3267 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3268 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003269 if (GPR_idx != NumGPRs)
3270 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003272 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3273 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003274 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003275 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003276 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3277 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003278 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003279 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003280 if (isPPC64)
3281 ArgOffset += 8;
3282 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003284 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 case MVT::v4f32:
3286 case MVT::v4i32:
3287 case MVT::v8i16:
3288 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003289 if (isVarArg) {
3290 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003291 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003292 // V registers; in fact gcc does this only for arguments that are
3293 // prototyped, not for those that match the ... We do it for all
3294 // arguments, seems to work.
3295 while (ArgOffset % 16 !=0) {
3296 ArgOffset += PtrByteSize;
3297 if (GPR_idx != NumGPRs)
3298 GPR_idx++;
3299 }
3300 // We could elide this store in the case where the object fits
3301 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003302 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003303 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003304 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3305 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003306 MemOpChains.push_back(Store);
3307 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003308 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003309 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003310 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003311 MemOpChains.push_back(Load.getValue(1));
3312 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3313 }
3314 ArgOffset += 16;
3315 for (unsigned i=0; i<16; i+=PtrByteSize) {
3316 if (GPR_idx == NumGPRs)
3317 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003318 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003319 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003320 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003321 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003322 MemOpChains.push_back(Load.getValue(1));
3323 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3324 }
3325 break;
3326 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003327
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003328 // Non-varargs Altivec params generally go in registers, but have
3329 // stack space allocated at the end.
3330 if (VR_idx != NumVRs) {
3331 // Doesn't have GPR space allocated.
3332 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3333 } else if (nAltivecParamsAtEnd==0) {
3334 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003335 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3336 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003337 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003338 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003339 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003340 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003341 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003342 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003343 // If all Altivec parameters fit in registers, as they usually do,
3344 // they get stack space following the non-Altivec parameters. We
3345 // don't track this here because nobody below needs it.
3346 // If there are more Altivec parameters than fit in registers emit
3347 // the stores here.
3348 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3349 unsigned j = 0;
3350 // Offset is aligned; skip 1st 12 params which go in V registers.
3351 ArgOffset = ((ArgOffset+15)/16)*16;
3352 ArgOffset += 12*16;
3353 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003354 SDValue Arg = OutVals[i];
3355 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3357 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003358 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003359 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003360 // We are emitting Altivec params in order.
3361 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3362 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003363 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003364 ArgOffset += 16;
3365 }
3366 }
3367 }
3368 }
3369
Chris Lattner9a2a4972006-05-17 06:01:33 +00003370 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003372 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003373
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003374 // Check if this is an indirect call (MTCTR/BCTRL).
3375 // See PrepareCall() for more information about calls through function
3376 // pointers in the 64-bit SVR4 ABI.
3377 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3378 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3379 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3380 !isBLACompatibleAddress(Callee, DAG)) {
3381 // Load r2 into a virtual register and store it to the TOC save area.
3382 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3383 // TOC save area offset.
3384 SDValue PtrOff = DAG.getIntPtrConstant(40);
3385 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003386 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003387 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003388 }
3389
Dale Johannesenf7b73042010-03-09 20:15:42 +00003390 // On Darwin, R12 must contain the address of an indirect callee. This does
3391 // not mean the MTCTR instruction must use R12; it's easier to model this as
3392 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003393 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003394 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3395 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3396 !isBLACompatibleAddress(Callee, DAG))
3397 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3398 PPC::R12), Callee));
3399
Chris Lattner9a2a4972006-05-17 06:01:33 +00003400 // Build a sequence of copy-to-reg nodes chained together with token chain
3401 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003402 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003403 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003404 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003405 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003406 InFlag = Chain.getValue(1);
3407 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003408
Chris Lattnerb9082582010-11-14 23:42:06 +00003409 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003410 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3411 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003412
Dan Gohman98ca4f22009-08-05 01:29:28 +00003413 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3414 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3415 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003416}
3417
Dan Gohman98ca4f22009-08-05 01:29:28 +00003418SDValue
3419PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003420 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003421 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003422 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003423 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003424
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003425 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003426 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3427 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003428 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003429
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003430 // If this is the first return lowered for this function, add the regs to the
3431 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003432 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003433 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003434 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003435 }
3436
Dan Gohman475871a2008-07-27 21:46:04 +00003437 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003438
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003439 // Copy the result values into the output registers.
3440 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3441 CCValAssign &VA = RVLocs[i];
3442 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003443 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003444 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003445 Flag = Chain.getValue(1);
3446 }
3447
Gabor Greifba36cb52008-08-28 21:40:38 +00003448 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003450 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003452}
3453
Dan Gohman475871a2008-07-27 21:46:04 +00003454SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003455 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003456 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003457 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003458
Jim Laskeyefc7e522006-12-04 22:04:42 +00003459 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003460 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003461
3462 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003463 bool isPPC64 = Subtarget.isPPC64();
3464 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003465 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003466
3467 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003468 SDValue Chain = Op.getOperand(0);
3469 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003470
Jim Laskeyefc7e522006-12-04 22:04:42 +00003471 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003472 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3473 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003474 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003475
Jim Laskeyefc7e522006-12-04 22:04:42 +00003476 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003477 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003478
Jim Laskeyefc7e522006-12-04 22:04:42 +00003479 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003480 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003481 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003482}
3483
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003484
3485
Dan Gohman475871a2008-07-27 21:46:04 +00003486SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003487PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003488 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003489 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003490 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003491 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003492
3493 // Get current frame pointer save index. The users of this index will be
3494 // primarily DYNALLOC instructions.
3495 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3496 int RASI = FI->getReturnAddrSaveIndex();
3497
3498 // If the frame pointer save index hasn't been defined yet.
3499 if (!RASI) {
3500 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003501 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003502 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003503 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003504 // Save the result.
3505 FI->setReturnAddrSaveIndex(RASI);
3506 }
3507 return DAG.getFrameIndex(RASI, PtrVT);
3508}
3509
Dan Gohman475871a2008-07-27 21:46:04 +00003510SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003511PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3512 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003513 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003514 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003515 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003516
3517 // Get current frame pointer save index. The users of this index will be
3518 // primarily DYNALLOC instructions.
3519 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3520 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003521
Jim Laskey2f616bf2006-11-16 22:43:37 +00003522 // If the frame pointer save index hasn't been defined yet.
3523 if (!FPSI) {
3524 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003525 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003526 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003527
Jim Laskey2f616bf2006-11-16 22:43:37 +00003528 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003529 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003530 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003531 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003532 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003533 return DAG.getFrameIndex(FPSI, PtrVT);
3534}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003535
Dan Gohman475871a2008-07-27 21:46:04 +00003536SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003537 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003538 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003539 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003540 SDValue Chain = Op.getOperand(0);
3541 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003542 DebugLoc dl = Op.getDebugLoc();
3543
Jim Laskey2f616bf2006-11-16 22:43:37 +00003544 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003545 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003546 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003547 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003548 DAG.getConstant(0, PtrVT), Size);
3549 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003550 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003551 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003552 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003554 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003555}
3556
Chris Lattner1a635d62006-04-14 06:01:58 +00003557/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3558/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003559SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003560 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003561 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3562 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003563 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003564
Chris Lattner1a635d62006-04-14 06:01:58 +00003565 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003566
Chris Lattner1a635d62006-04-14 06:01:58 +00003567 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003568 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003569
Owen Andersone50ed302009-08-10 22:56:29 +00003570 EVT ResVT = Op.getValueType();
3571 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003572 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3573 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003574 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003575
Chris Lattner1a635d62006-04-14 06:01:58 +00003576 // If the RHS of the comparison is a 0.0, we don't need to do the
3577 // subtraction at all.
3578 if (isFloatingPointZero(RHS))
3579 switch (CC) {
3580 default: break; // SETUO etc aren't handled by fsel.
3581 case ISD::SETULT:
3582 case ISD::SETLT:
3583 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003584 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003585 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3587 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003588 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003589 case ISD::SETUGT:
3590 case ISD::SETGT:
3591 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003592 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003593 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3595 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003596 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003599
Dan Gohman475871a2008-07-27 21:46:04 +00003600 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003601 switch (CC) {
3602 default: break; // SETUO etc aren't handled by fsel.
3603 case ISD::SETULT:
3604 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003605 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3607 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003608 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003609 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003610 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003611 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3613 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003614 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003615 case ISD::SETUGT:
3616 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003617 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3619 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003620 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003621 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003622 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003623 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3625 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003626 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003627 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003628 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003629}
3630
Chris Lattner1f873002007-11-28 18:44:47 +00003631// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003632SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003633 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003634 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003635 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 if (Src.getValueType() == MVT::f32)
3637 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003638
Dan Gohman475871a2008-07-27 21:46:04 +00003639 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003641 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003643 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003644 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003646 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 case MVT::i64:
3648 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003649 break;
3650 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003651
Chris Lattner1a635d62006-04-14 06:01:58 +00003652 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003654
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003655 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003656 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3657 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003658
3659 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3660 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003662 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003663 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003664 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003665 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003666}
3667
Dan Gohmand858e902010-04-17 15:26:15 +00003668SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3669 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003670 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003671 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003673 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003674
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003676 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3678 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003679 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003681 return FP;
3682 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003683
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003685 "Unhandled SINT_TO_FP type in custom expander!");
3686 // Since we only generate this in 64-bit mode, we can take advantage of
3687 // 64-bit registers. In particular, sign extend the input value into the
3688 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3689 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003690 MachineFunction &MF = DAG.getMachineFunction();
3691 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003692 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003693 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003694 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003695
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003697 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Chris Lattner1a635d62006-04-14 06:01:58 +00003699 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003700 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003701 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003702 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003703 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3704 SDValue Store =
3705 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3706 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003707 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003708 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3709 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003710
Chris Lattner1a635d62006-04-14 06:01:58 +00003711 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3713 if (Op.getValueType() == MVT::f32)
3714 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003715 return FP;
3716}
3717
Dan Gohmand858e902010-04-17 15:26:15 +00003718SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3719 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003720 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003721 /*
3722 The rounding mode is in bits 30:31 of FPSR, and has the following
3723 settings:
3724 00 Round to nearest
3725 01 Round to 0
3726 10 Round to +inf
3727 11 Round to -inf
3728
3729 FLT_ROUNDS, on the other hand, expects the following:
3730 -1 Undefined
3731 0 Round to 0
3732 1 Round to nearest
3733 2 Round to +inf
3734 3 Round to -inf
3735
3736 To perform the conversion, we do:
3737 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3738 */
3739
3740 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003741 EVT VT = Op.getValueType();
3742 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3743 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003744 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003745
3746 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003748 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003749 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003750
3751 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003752 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003753 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003754 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003755 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003756
3757 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003758 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003759 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003760 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003761 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003762
3763 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 DAG.getNode(ISD::AND, dl, MVT::i32,
3766 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003767 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 DAG.getNode(ISD::SRL, dl, MVT::i32,
3769 DAG.getNode(ISD::AND, dl, MVT::i32,
3770 DAG.getNode(ISD::XOR, dl, MVT::i32,
3771 CWD, DAG.getConstant(3, MVT::i32)),
3772 DAG.getConstant(3, MVT::i32)),
3773 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003774
Dan Gohman475871a2008-07-27 21:46:04 +00003775 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003777
Duncan Sands83ec4b62008-06-06 12:08:01 +00003778 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003779 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003780}
3781
Dan Gohmand858e902010-04-17 15:26:15 +00003782SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003783 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003784 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003785 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003786 assert(Op.getNumOperands() == 3 &&
3787 VT == Op.getOperand(1).getValueType() &&
3788 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003789
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003790 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003791 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003792 SDValue Lo = Op.getOperand(0);
3793 SDValue Hi = Op.getOperand(1);
3794 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003795 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003796
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003797 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003798 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003799 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3800 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3801 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3802 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003803 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003804 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3805 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3806 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003807 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003808 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003809}
3810
Dan Gohmand858e902010-04-17 15:26:15 +00003811SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003812 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003813 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003814 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003815 assert(Op.getNumOperands() == 3 &&
3816 VT == Op.getOperand(1).getValueType() &&
3817 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003818
Dan Gohman9ed06db2008-03-07 20:36:53 +00003819 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003820 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003821 SDValue Lo = Op.getOperand(0);
3822 SDValue Hi = Op.getOperand(1);
3823 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003824 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003825
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003826 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003827 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003828 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3829 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3830 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3831 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003832 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003833 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3834 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3835 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003836 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003837 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003838}
3839
Dan Gohmand858e902010-04-17 15:26:15 +00003840SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003841 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003842 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003843 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003844 assert(Op.getNumOperands() == 3 &&
3845 VT == Op.getOperand(1).getValueType() &&
3846 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003847
Dan Gohman9ed06db2008-03-07 20:36:53 +00003848 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003849 SDValue Lo = Op.getOperand(0);
3850 SDValue Hi = Op.getOperand(1);
3851 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003852 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003853
Dale Johannesenf5d97892009-02-04 01:48:28 +00003854 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003855 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003856 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3857 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3858 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3859 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003860 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003861 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3862 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3863 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003864 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003865 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003866 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003867}
3868
3869//===----------------------------------------------------------------------===//
3870// Vector related lowering.
3871//
3872
Chris Lattner4a998b92006-04-17 06:00:21 +00003873/// BuildSplatI - Build a canonical splati of Val with an element size of
3874/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003875static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003876 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003877 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003878
Owen Andersone50ed302009-08-10 22:56:29 +00003879 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003881 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003882
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003884
Chris Lattner70fa4932006-12-01 01:45:39 +00003885 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3886 if (Val == -1)
3887 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003888
Owen Andersone50ed302009-08-10 22:56:29 +00003889 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003890
Chris Lattner4a998b92006-04-17 06:00:21 +00003891 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003893 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003894 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003895 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3896 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003897 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003898}
3899
Chris Lattnere7c768e2006-04-18 03:24:30 +00003900/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003901/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003902static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003903 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 EVT DestVT = MVT::Other) {
3905 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003906 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003908}
3909
Chris Lattnere7c768e2006-04-18 03:24:30 +00003910/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3911/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003912static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003913 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 DebugLoc dl, EVT DestVT = MVT::Other) {
3915 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003916 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003918}
3919
3920
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003921/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3922/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003923static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003924 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003925 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003926 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3927 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003928
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003930 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003933 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003934}
3935
Chris Lattnerf1b47082006-04-14 05:19:18 +00003936// If this is a case we can't handle, return null and let the default
3937// expansion code take care of it. If we CAN select this case, and if it
3938// selects to a single instruction, return Op. Otherwise, if we can codegen
3939// this case more efficiently than a constant pool load, lower it to the
3940// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003941SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3942 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003943 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003944 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3945 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003946
Bob Wilson24e338e2009-03-02 23:24:16 +00003947 // Check if this is a splat of a constant value.
3948 APInt APSplatBits, APSplatUndef;
3949 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003950 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003951 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003952 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003953 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003954
Bob Wilsonf2950b02009-03-03 19:26:27 +00003955 unsigned SplatBits = APSplatBits.getZExtValue();
3956 unsigned SplatUndef = APSplatUndef.getZExtValue();
3957 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003958
Bob Wilsonf2950b02009-03-03 19:26:27 +00003959 // First, handle single instruction cases.
3960
3961 // All zeros?
3962 if (SplatBits == 0) {
3963 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3965 SDValue Z = DAG.getConstant(0, MVT::i32);
3966 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003967 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003968 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003969 return Op;
3970 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003971
Bob Wilsonf2950b02009-03-03 19:26:27 +00003972 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3973 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3974 (32-SplatBitSize));
3975 if (SextVal >= -16 && SextVal <= 15)
3976 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003977
3978
Bob Wilsonf2950b02009-03-03 19:26:27 +00003979 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003980
Bob Wilsonf2950b02009-03-03 19:26:27 +00003981 // If this value is in the range [-32,30] and is even, use:
3982 // tmp = VSPLTI[bhw], result = add tmp, tmp
3983 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003985 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003986 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003987 }
3988
3989 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3990 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3991 // for fneg/fabs.
3992 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3993 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003995
3996 // Make the VSLW intrinsic, computing 0x8000_0000.
3997 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3998 OnesV, DAG, dl);
3999
4000 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004002 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004003 }
4004
4005 // Check to see if this is a wide variety of vsplti*, binop self cases.
4006 static const signed char SplatCsts[] = {
4007 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4008 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4009 };
4010
4011 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4012 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4013 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4014 int i = SplatCsts[idx];
4015
4016 // Figure out what shift amount will be used by altivec if shifted by i in
4017 // this splat size.
4018 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4019
4020 // vsplti + shl self.
4021 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004023 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4024 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4025 Intrinsic::ppc_altivec_vslw
4026 };
4027 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004028 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004030
Bob Wilsonf2950b02009-03-03 19:26:27 +00004031 // vsplti + srl self.
4032 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004034 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4035 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4036 Intrinsic::ppc_altivec_vsrw
4037 };
4038 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004039 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004040 }
4041
Bob Wilsonf2950b02009-03-03 19:26:27 +00004042 // vsplti + sra self.
4043 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004045 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4046 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4047 Intrinsic::ppc_altivec_vsraw
4048 };
4049 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004050 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004052
Bob Wilsonf2950b02009-03-03 19:26:27 +00004053 // vsplti + rol self.
4054 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4055 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004057 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4058 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4059 Intrinsic::ppc_altivec_vrlw
4060 };
4061 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004062 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004064
Bob Wilsonf2950b02009-03-03 19:26:27 +00004065 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004066 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004068 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004069 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004070 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004071 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004073 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004074 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004075 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004076 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004078 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4079 }
4080 }
4081
4082 // Three instruction sequences.
4083
4084 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4085 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4087 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004088 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004089 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004090 }
4091 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4092 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4094 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004095 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004096 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004098
Dan Gohman475871a2008-07-27 21:46:04 +00004099 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004100}
4101
Chris Lattner59138102006-04-17 05:28:54 +00004102/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4103/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004104static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004105 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004106 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004107 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004108 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004109 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004110
Chris Lattner59138102006-04-17 05:28:54 +00004111 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004112 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004113 OP_VMRGHW,
4114 OP_VMRGLW,
4115 OP_VSPLTISW0,
4116 OP_VSPLTISW1,
4117 OP_VSPLTISW2,
4118 OP_VSPLTISW3,
4119 OP_VSLDOI4,
4120 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004121 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004122 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Chris Lattner59138102006-04-17 05:28:54 +00004124 if (OpNum == OP_COPY) {
4125 if (LHSID == (1*9+2)*9+3) return LHS;
4126 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4127 return RHS;
4128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004129
Dan Gohman475871a2008-07-27 21:46:04 +00004130 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004131 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4132 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004133
Nate Begeman9008ca62009-04-27 18:41:29 +00004134 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004135 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004136 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004137 case OP_VMRGHW:
4138 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4139 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4140 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4141 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4142 break;
4143 case OP_VMRGLW:
4144 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4145 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4146 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4147 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4148 break;
4149 case OP_VSPLTISW0:
4150 for (unsigned i = 0; i != 16; ++i)
4151 ShufIdxs[i] = (i&3)+0;
4152 break;
4153 case OP_VSPLTISW1:
4154 for (unsigned i = 0; i != 16; ++i)
4155 ShufIdxs[i] = (i&3)+4;
4156 break;
4157 case OP_VSPLTISW2:
4158 for (unsigned i = 0; i != 16; ++i)
4159 ShufIdxs[i] = (i&3)+8;
4160 break;
4161 case OP_VSPLTISW3:
4162 for (unsigned i = 0; i != 16; ++i)
4163 ShufIdxs[i] = (i&3)+12;
4164 break;
4165 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004166 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004167 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004168 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004169 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004170 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004171 }
Owen Andersone50ed302009-08-10 22:56:29 +00004172 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004173 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4174 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004176 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004177}
4178
Chris Lattnerf1b47082006-04-14 05:19:18 +00004179/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4180/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4181/// return the code it can be lowered into. Worst case, it can always be
4182/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004183SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004184 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004185 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004186 SDValue V1 = Op.getOperand(0);
4187 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004189 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004190
Chris Lattnerf1b47082006-04-14 05:19:18 +00004191 // Cases that are handled by instructions that take permute immediates
4192 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4193 // selected by the instruction selector.
4194 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4196 PPC::isSplatShuffleMask(SVOp, 2) ||
4197 PPC::isSplatShuffleMask(SVOp, 4) ||
4198 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4199 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4200 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4201 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4202 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4203 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4204 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4205 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4206 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004207 return Op;
4208 }
4209 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004210
Chris Lattnerf1b47082006-04-14 05:19:18 +00004211 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4212 // and produce a fixed permutation. If any of these match, do not lower to
4213 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4215 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4216 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4217 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4218 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4219 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4220 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4221 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4222 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004223 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004224
Chris Lattner59138102006-04-17 05:28:54 +00004225 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4226 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 SmallVector<int, 16> PermMask;
4228 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004229
Chris Lattner59138102006-04-17 05:28:54 +00004230 unsigned PFIndexes[4];
4231 bool isFourElementShuffle = true;
4232 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4233 unsigned EltNo = 8; // Start out undef.
4234 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004236 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004237
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004239 if ((ByteSource & 3) != j) {
4240 isFourElementShuffle = false;
4241 break;
4242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004243
Chris Lattner59138102006-04-17 05:28:54 +00004244 if (EltNo == 8) {
4245 EltNo = ByteSource/4;
4246 } else if (EltNo != ByteSource/4) {
4247 isFourElementShuffle = false;
4248 break;
4249 }
4250 }
4251 PFIndexes[i] = EltNo;
4252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004253
4254 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004255 // perfect shuffle vector to determine if it is cost effective to do this as
4256 // discrete instructions, or whether we should use a vperm.
4257 if (isFourElementShuffle) {
4258 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004259 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004260 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004261
Chris Lattner59138102006-04-17 05:28:54 +00004262 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4263 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004264
Chris Lattner59138102006-04-17 05:28:54 +00004265 // Determining when to avoid vperm is tricky. Many things affect the cost
4266 // of vperm, particularly how many times the perm mask needs to be computed.
4267 // For example, if the perm mask can be hoisted out of a loop or is already
4268 // used (perhaps because there are multiple permutes with the same shuffle
4269 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4270 // the loop requires an extra register.
4271 //
4272 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004273 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004274 // available, if this block is within a loop, we should avoid using vperm
4275 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004276 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004277 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004279
Chris Lattnerf1b47082006-04-14 05:19:18 +00004280 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4281 // vector that will get spilled to the constant pool.
4282 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004283
Chris Lattnerf1b47082006-04-14 05:19:18 +00004284 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4285 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004286 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004287 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004288
Dan Gohman475871a2008-07-27 21:46:04 +00004289 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4291 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004292
Chris Lattnerf1b47082006-04-14 05:19:18 +00004293 for (unsigned j = 0; j != BytesPerElement; ++j)
4294 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004296 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004297
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004299 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004300 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004301}
4302
Chris Lattner90564f22006-04-18 17:59:36 +00004303/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4304/// altivec comparison. If it is, return true and fill in Opc/isDot with
4305/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004306static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004307 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004308 unsigned IntrinsicID =
4309 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004310 CompareOpc = -1;
4311 isDot = false;
4312 switch (IntrinsicID) {
4313 default: return false;
4314 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004315 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4316 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4317 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4318 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4319 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4320 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4321 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4322 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4323 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4324 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4325 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4326 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4327 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004328
Chris Lattner1a635d62006-04-14 06:01:58 +00004329 // Normal Comparisons.
4330 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4331 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4332 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4333 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4334 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4335 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4336 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4337 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4338 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4339 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4340 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4341 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4342 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4343 }
Chris Lattner90564f22006-04-18 17:59:36 +00004344 return true;
4345}
4346
4347/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4348/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004349SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004350 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004351 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4352 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004353 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004354 int CompareOpc;
4355 bool isDot;
4356 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004357 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Chris Lattner90564f22006-04-18 17:59:36 +00004359 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004360 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004361 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004362 Op.getOperand(1), Op.getOperand(2),
4363 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004364 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004365 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004366
Chris Lattner1a635d62006-04-14 06:01:58 +00004367 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004368 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004369 Op.getOperand(2), // LHS
4370 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004372 };
Owen Andersone50ed302009-08-10 22:56:29 +00004373 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004374 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004375 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004376 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004377
Chris Lattner1a635d62006-04-14 06:01:58 +00004378 // Now that we have the comparison, emit a copy from the CR to a GPR.
4379 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4381 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004382 CompNode.getValue(1));
4383
Chris Lattner1a635d62006-04-14 06:01:58 +00004384 // Unpack the result based on how the target uses it.
4385 unsigned BitNo; // Bit # of CR6.
4386 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004387 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004388 default: // Can't happen, don't crash on invalid number though.
4389 case 0: // Return the value of the EQ bit of CR6.
4390 BitNo = 0; InvertBit = false;
4391 break;
4392 case 1: // Return the inverted value of the EQ bit of CR6.
4393 BitNo = 0; InvertBit = true;
4394 break;
4395 case 2: // Return the value of the LT bit of CR6.
4396 BitNo = 2; InvertBit = false;
4397 break;
4398 case 3: // Return the inverted value of the LT bit of CR6.
4399 BitNo = 2; InvertBit = true;
4400 break;
4401 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004402
Chris Lattner1a635d62006-04-14 06:01:58 +00004403 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4405 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004406 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004407 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4408 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004409
Chris Lattner1a635d62006-04-14 06:01:58 +00004410 // If we are supposed to, toggle the bit.
4411 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4413 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004414 return Flags;
4415}
4416
Scott Michelfdc40a02009-02-17 22:15:04 +00004417SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004418 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004419 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004420 // Create a stack slot that is 16-byte aligned.
4421 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004422 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004423 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004424 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004425
Chris Lattner1a635d62006-04-14 06:01:58 +00004426 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004427 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004428 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004429 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004430 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004431 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004432 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004433}
4434
Dan Gohmand858e902010-04-17 15:26:15 +00004435SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004436 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004438 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004439
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4441 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004442
Dan Gohman475871a2008-07-27 21:46:04 +00004443 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004444 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004445
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004446 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004447 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4448 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4449 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004450
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004451 // Low parts multiplied together, generating 32-bit results (we ignore the
4452 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004453 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004455
Dan Gohman475871a2008-07-27 21:46:04 +00004456 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004458 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004459 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004460 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004461 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4462 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004464
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004466
Chris Lattnercea2aa72006-04-18 04:28:57 +00004467 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004468 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004470 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Chris Lattner19a81522006-04-18 03:57:35 +00004472 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004473 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004475 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Chris Lattner19a81522006-04-18 03:57:35 +00004477 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004478 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004480 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004481
Chris Lattner19a81522006-04-18 03:57:35 +00004482 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004484 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 Ops[i*2 ] = 2*i+1;
4486 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004487 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004489 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004490 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004491 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004492}
4493
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004494/// LowerOperation - Provide custom lowering hooks for some operations.
4495///
Dan Gohmand858e902010-04-17 15:26:15 +00004496SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004497 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004498 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004499 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004500 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004501 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004502 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004503 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004504 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004505 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4506 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004507 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004508 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004509
4510 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004511 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004512
Jim Laskeyefc7e522006-12-04 22:04:42 +00004513 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004514 case ISD::DYNAMIC_STACKALLOC:
4515 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004516
Chris Lattner1a635d62006-04-14 06:01:58 +00004517 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004518 case ISD::FP_TO_UINT:
4519 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004520 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004521 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004522 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004523
Chris Lattner1a635d62006-04-14 06:01:58 +00004524 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004525 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4526 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4527 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004528
Chris Lattner1a635d62006-04-14 06:01:58 +00004529 // Vector-related lowering.
4530 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4531 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4532 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4533 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004534 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004535
Chris Lattner3fc027d2007-12-08 06:59:59 +00004536 // Frame & Return address.
4537 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004538 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004539 }
Dan Gohman475871a2008-07-27 21:46:04 +00004540 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004541}
4542
Duncan Sands1607f052008-12-01 11:39:25 +00004543void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4544 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004545 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004546 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004547 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004548 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004549 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004550 assert(false && "Do not know how to custom type legalize this operation!");
4551 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004552 case ISD::VAARG: {
4553 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4554 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4555 return;
4556
4557 EVT VT = N->getValueType(0);
4558
4559 if (VT == MVT::i64) {
4560 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4561
4562 Results.push_back(NewNode);
4563 Results.push_back(NewNode.getValue(1));
4564 }
4565 return;
4566 }
Duncan Sands1607f052008-12-01 11:39:25 +00004567 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 assert(N->getValueType(0) == MVT::ppcf128);
4569 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004570 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004571 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004572 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004573 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004575 DAG.getIntPtrConstant(1));
4576
4577 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4578 // of the long double, and puts FPSCR back the way it was. We do not
4579 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004580 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004581 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4582
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004584 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004585 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004586 MFFSreg = Result.getValue(0);
4587 InFlag = Result.getValue(1);
4588
4589 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004590 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004592 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004593 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004594 InFlag = Result.getValue(0);
4595
4596 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004597 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004599 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004600 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004601 InFlag = Result.getValue(0);
4602
4603 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004604 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004605 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004606 Ops[0] = Lo;
4607 Ops[1] = Hi;
4608 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004609 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004610 FPreg = Result.getValue(0);
4611 InFlag = Result.getValue(1);
4612
4613 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 NodeTys.push_back(MVT::f64);
4615 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004616 Ops[1] = MFFSreg;
4617 Ops[2] = FPreg;
4618 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004619 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004620 FPreg = Result.getValue(0);
4621
4622 // We know the low half is about to be thrown away, so just use something
4623 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004625 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004626 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004627 }
Duncan Sands1607f052008-12-01 11:39:25 +00004628 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004629 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004630 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004631 }
4632}
4633
4634
Chris Lattner1a635d62006-04-14 06:01:58 +00004635//===----------------------------------------------------------------------===//
4636// Other Lowering Code
4637//===----------------------------------------------------------------------===//
4638
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004639MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004640PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004641 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004642 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004643 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4644
4645 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4646 MachineFunction *F = BB->getParent();
4647 MachineFunction::iterator It = BB;
4648 ++It;
4649
4650 unsigned dest = MI->getOperand(0).getReg();
4651 unsigned ptrA = MI->getOperand(1).getReg();
4652 unsigned ptrB = MI->getOperand(2).getReg();
4653 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004654 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004655
4656 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4657 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4658 F->insert(It, loopMBB);
4659 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004660 exitMBB->splice(exitMBB->begin(), BB,
4661 llvm::next(MachineBasicBlock::iterator(MI)),
4662 BB->end());
4663 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004664
4665 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004666 unsigned TmpReg = (!BinOpcode) ? incr :
4667 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004668 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4669 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004670
4671 // thisMBB:
4672 // ...
4673 // fallthrough --> loopMBB
4674 BB->addSuccessor(loopMBB);
4675
4676 // loopMBB:
4677 // l[wd]arx dest, ptr
4678 // add r0, dest, incr
4679 // st[wd]cx. r0, ptr
4680 // bne- loopMBB
4681 // fallthrough --> exitMBB
4682 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004683 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004684 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004685 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004686 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4687 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004688 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004689 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004690 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004691 BB->addSuccessor(loopMBB);
4692 BB->addSuccessor(exitMBB);
4693
4694 // exitMBB:
4695 // ...
4696 BB = exitMBB;
4697 return BB;
4698}
4699
4700MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004701PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004702 MachineBasicBlock *BB,
4703 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004704 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004705 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004706 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4707 // In 64 bit mode we have to use 64 bits for addresses, even though the
4708 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4709 // registers without caring whether they're 32 or 64, but here we're
4710 // doing actual arithmetic on the addresses.
4711 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004712 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004713
4714 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4715 MachineFunction *F = BB->getParent();
4716 MachineFunction::iterator It = BB;
4717 ++It;
4718
4719 unsigned dest = MI->getOperand(0).getReg();
4720 unsigned ptrA = MI->getOperand(1).getReg();
4721 unsigned ptrB = MI->getOperand(2).getReg();
4722 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004723 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004724
4725 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4726 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4727 F->insert(It, loopMBB);
4728 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004729 exitMBB->splice(exitMBB->begin(), BB,
4730 llvm::next(MachineBasicBlock::iterator(MI)),
4731 BB->end());
4732 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004733
4734 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004735 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004736 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4737 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004738 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4739 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4740 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4741 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4742 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4743 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4744 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4745 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4746 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4747 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004748 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004749 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004750 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004751
4752 // thisMBB:
4753 // ...
4754 // fallthrough --> loopMBB
4755 BB->addSuccessor(loopMBB);
4756
4757 // The 4-byte load must be aligned, while a char or short may be
4758 // anywhere in the word. Hence all this nasty bookkeeping code.
4759 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4760 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004761 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004762 // rlwinm ptr, ptr1, 0, 0, 29
4763 // slw incr2, incr, shift
4764 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4765 // slw mask, mask2, shift
4766 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004767 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004768 // add tmp, tmpDest, incr2
4769 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004770 // and tmp3, tmp, mask
4771 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004772 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004773 // bne- loopMBB
4774 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004775 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004776 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004777 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004778 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004779 .addReg(ptrA).addReg(ptrB);
4780 } else {
4781 Ptr1Reg = ptrB;
4782 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004783 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004784 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004785 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004786 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4787 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004788 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004789 .addReg(Ptr1Reg).addImm(0).addImm(61);
4790 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004791 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004792 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004793 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004794 .addReg(incr).addReg(ShiftReg);
4795 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004796 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004797 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004798 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4799 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004800 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004801 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004802 .addReg(Mask2Reg).addReg(ShiftReg);
4803
4804 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004805 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004806 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004807 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004808 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004809 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004810 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004811 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004812 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004813 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004814 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004815 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004816 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004817 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004818 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004819 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004820 BB->addSuccessor(loopMBB);
4821 BB->addSuccessor(exitMBB);
4822
4823 // exitMBB:
4824 // ...
4825 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004826 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4827 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004828 return BB;
4829}
4830
4831MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004832PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004833 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004834 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004835
4836 // To "insert" these instructions we actually have to insert their
4837 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004838 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004839 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004840 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004841
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004842 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004843
4844 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4845 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4846 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4847 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4848 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4849
4850 // The incoming instruction knows the destination vreg to set, the
4851 // condition code register to branch on, the true/false values to
4852 // select between, and a branch opcode to use.
4853
4854 // thisMBB:
4855 // ...
4856 // TrueVal = ...
4857 // cmpTY ccX, r1, r2
4858 // bCC copy1MBB
4859 // fallthrough --> copy0MBB
4860 MachineBasicBlock *thisMBB = BB;
4861 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4862 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4863 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004864 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004865 F->insert(It, copy0MBB);
4866 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004867
4868 // Transfer the remainder of BB and its successor edges to sinkMBB.
4869 sinkMBB->splice(sinkMBB->begin(), BB,
4870 llvm::next(MachineBasicBlock::iterator(MI)),
4871 BB->end());
4872 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4873
Evan Cheng53301922008-07-12 02:23:19 +00004874 // Next, add the true and fallthrough blocks as its successors.
4875 BB->addSuccessor(copy0MBB);
4876 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004877
Dan Gohman14152b42010-07-06 20:24:04 +00004878 BuildMI(BB, dl, TII->get(PPC::BCC))
4879 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4880
Evan Cheng53301922008-07-12 02:23:19 +00004881 // copy0MBB:
4882 // %FalseValue = ...
4883 // # fallthrough to sinkMBB
4884 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004885
Evan Cheng53301922008-07-12 02:23:19 +00004886 // Update machine-CFG edges
4887 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004888
Evan Cheng53301922008-07-12 02:23:19 +00004889 // sinkMBB:
4890 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4891 // ...
4892 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004893 BuildMI(*BB, BB->begin(), dl,
4894 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004895 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4896 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4897 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004898 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4899 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4900 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4901 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004902 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4903 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4904 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4905 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004906
4907 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4908 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4909 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4910 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004911 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4912 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4913 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4914 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004915
4916 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4917 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4918 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4919 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004920 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4921 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4922 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4923 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004924
4925 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4926 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4927 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4928 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004929 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4930 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4931 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4932 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004933
4934 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004935 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004936 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004937 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004938 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004939 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004940 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004941 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004942
4943 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4944 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4945 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4946 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004947 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4948 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4949 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4950 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004951
Dale Johannesen0e55f062008-08-29 18:29:46 +00004952 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4953 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4954 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4955 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4956 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4957 BB = EmitAtomicBinary(MI, BB, false, 0);
4958 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4959 BB = EmitAtomicBinary(MI, BB, true, 0);
4960
Evan Cheng53301922008-07-12 02:23:19 +00004961 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4962 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4963 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4964
4965 unsigned dest = MI->getOperand(0).getReg();
4966 unsigned ptrA = MI->getOperand(1).getReg();
4967 unsigned ptrB = MI->getOperand(2).getReg();
4968 unsigned oldval = MI->getOperand(3).getReg();
4969 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004970 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004971
Dale Johannesen65e39732008-08-25 18:53:26 +00004972 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4973 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4974 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004975 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004976 F->insert(It, loop1MBB);
4977 F->insert(It, loop2MBB);
4978 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004979 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004980 exitMBB->splice(exitMBB->begin(), BB,
4981 llvm::next(MachineBasicBlock::iterator(MI)),
4982 BB->end());
4983 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004984
4985 // thisMBB:
4986 // ...
4987 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004988 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004989
Dale Johannesen65e39732008-08-25 18:53:26 +00004990 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004991 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004992 // cmp[wd] dest, oldval
4993 // bne- midMBB
4994 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004995 // st[wd]cx. newval, ptr
4996 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004997 // b exitBB
4998 // midMBB:
4999 // st[wd]cx. dest, ptr
5000 // exitBB:
5001 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005002 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005003 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005004 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005005 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005007 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5008 BB->addSuccessor(loop2MBB);
5009 BB->addSuccessor(midMBB);
5010
5011 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005012 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005013 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005014 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005015 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005016 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005017 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005018 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005019
Dale Johannesen65e39732008-08-25 18:53:26 +00005020 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005021 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005022 .addReg(dest).addReg(ptrA).addReg(ptrB);
5023 BB->addSuccessor(exitMBB);
5024
Evan Cheng53301922008-07-12 02:23:19 +00005025 // exitMBB:
5026 // ...
5027 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005028 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5029 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5030 // We must use 64-bit registers for addresses when targeting 64-bit,
5031 // since we're actually doing arithmetic on them. Other registers
5032 // can be 32-bit.
5033 bool is64bit = PPCSubTarget.isPPC64();
5034 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5035
5036 unsigned dest = MI->getOperand(0).getReg();
5037 unsigned ptrA = MI->getOperand(1).getReg();
5038 unsigned ptrB = MI->getOperand(2).getReg();
5039 unsigned oldval = MI->getOperand(3).getReg();
5040 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005041 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005042
5043 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5044 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5045 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5046 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5047 F->insert(It, loop1MBB);
5048 F->insert(It, loop2MBB);
5049 F->insert(It, midMBB);
5050 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005051 exitMBB->splice(exitMBB->begin(), BB,
5052 llvm::next(MachineBasicBlock::iterator(MI)),
5053 BB->end());
5054 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005055
5056 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005057 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005058 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5059 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005060 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5061 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5062 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5063 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5064 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5065 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5066 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5067 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5068 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5069 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5070 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5071 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5072 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5073 unsigned Ptr1Reg;
5074 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005075 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005076 // thisMBB:
5077 // ...
5078 // fallthrough --> loopMBB
5079 BB->addSuccessor(loop1MBB);
5080
5081 // The 4-byte load must be aligned, while a char or short may be
5082 // anywhere in the word. Hence all this nasty bookkeeping code.
5083 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5084 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005085 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005086 // rlwinm ptr, ptr1, 0, 0, 29
5087 // slw newval2, newval, shift
5088 // slw oldval2, oldval,shift
5089 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5090 // slw mask, mask2, shift
5091 // and newval3, newval2, mask
5092 // and oldval3, oldval2, mask
5093 // loop1MBB:
5094 // lwarx tmpDest, ptr
5095 // and tmp, tmpDest, mask
5096 // cmpw tmp, oldval3
5097 // bne- midMBB
5098 // loop2MBB:
5099 // andc tmp2, tmpDest, mask
5100 // or tmp4, tmp2, newval3
5101 // stwcx. tmp4, ptr
5102 // bne- loop1MBB
5103 // b exitBB
5104 // midMBB:
5105 // stwcx. tmpDest, ptr
5106 // exitBB:
5107 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005108 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005109 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005110 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005111 .addReg(ptrA).addReg(ptrB);
5112 } else {
5113 Ptr1Reg = ptrB;
5114 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005115 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005116 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005117 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005118 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5119 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005120 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005121 .addReg(Ptr1Reg).addImm(0).addImm(61);
5122 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005123 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005124 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005125 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005126 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005127 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005128 .addReg(oldval).addReg(ShiftReg);
5129 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005130 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005131 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005132 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5133 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5134 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005135 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005136 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005137 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005138 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005139 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005140 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005141 .addReg(OldVal2Reg).addReg(MaskReg);
5142
5143 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005144 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005145 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005146 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5147 .addReg(TmpDestReg).addReg(MaskReg);
5148 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005149 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005150 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005151 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5152 BB->addSuccessor(loop2MBB);
5153 BB->addSuccessor(midMBB);
5154
5155 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005156 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5157 .addReg(TmpDestReg).addReg(MaskReg);
5158 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5159 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5160 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005161 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005162 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005163 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005164 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005165 BB->addSuccessor(loop1MBB);
5166 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005167
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005168 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005169 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005170 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005171 BB->addSuccessor(exitMBB);
5172
5173 // exitMBB:
5174 // ...
5175 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005176 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5177 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005178 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005179 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005180 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005181
Dan Gohman14152b42010-07-06 20:24:04 +00005182 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005183 return BB;
5184}
5185
Chris Lattner1a635d62006-04-14 06:01:58 +00005186//===----------------------------------------------------------------------===//
5187// Target Optimization Hooks
5188//===----------------------------------------------------------------------===//
5189
Duncan Sands25cf2272008-11-24 14:53:14 +00005190SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5191 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005192 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005193 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005194 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005195 switch (N->getOpcode()) {
5196 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005197 case PPCISD::SHL:
5198 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005199 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005200 return N->getOperand(0);
5201 }
5202 break;
5203 case PPCISD::SRL:
5204 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005205 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005206 return N->getOperand(0);
5207 }
5208 break;
5209 case PPCISD::SRA:
5210 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005211 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005212 C->isAllOnesValue()) // -1 >>s V -> -1.
5213 return N->getOperand(0);
5214 }
5215 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005216
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005217 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005218 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005219 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5220 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5221 // We allow the src/dst to be either f32/f64, but the intermediate
5222 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 if (N->getOperand(0).getValueType() == MVT::i64 &&
5224 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005225 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 if (Val.getValueType() == MVT::f32) {
5227 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005228 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005229 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005230
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005232 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005233 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005234 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 if (N->getValueType(0) == MVT::f32) {
5236 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005237 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005238 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005239 }
5240 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005242 // If the intermediate type is i32, we can avoid the load/store here
5243 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005244 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005245 }
5246 }
5247 break;
Chris Lattner51269842006-03-01 05:50:56 +00005248 case ISD::STORE:
5249 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5250 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005251 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005252 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005253 N->getOperand(1).getValueType() == MVT::i32 &&
5254 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005255 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 if (Val.getValueType() == MVT::f32) {
5257 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005258 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005259 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005261 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005262
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005264 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005265 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005266 return Val;
5267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005268
Chris Lattnerd9989382006-07-10 20:56:58 +00005269 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005270 if (cast<StoreSDNode>(N)->isUnindexed() &&
5271 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005272 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 (N->getOperand(1).getValueType() == MVT::i32 ||
5274 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005275 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005276 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 if (BSwapOp.getValueType() == MVT::i16)
5278 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005279
Dan Gohmanc76909a2009-09-25 20:36:54 +00005280 SDValue Ops[] = {
5281 N->getOperand(0), BSwapOp, N->getOperand(2),
5282 DAG.getValueType(N->getOperand(1).getValueType())
5283 };
5284 return
5285 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5286 Ops, array_lengthof(Ops),
5287 cast<StoreSDNode>(N)->getMemoryVT(),
5288 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005289 }
5290 break;
5291 case ISD::BSWAP:
5292 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005293 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005294 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005295 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005296 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005297 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005298 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005299 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005300 LD->getChain(), // Chain
5301 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005302 DAG.getValueType(N->getValueType(0)) // VT
5303 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005304 SDValue BSLoad =
5305 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5306 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5307 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005308
Scott Michelfdc40a02009-02-17 22:15:04 +00005309 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005310 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 if (N->getValueType(0) == MVT::i16)
5312 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Chris Lattnerd9989382006-07-10 20:56:58 +00005314 // First, combine the bswap away. This makes the value produced by the
5315 // load dead.
5316 DCI.CombineTo(N, ResVal);
5317
5318 // Next, combine the load away, we give it a bogus result value but a real
5319 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005320 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005321
Chris Lattnerd9989382006-07-10 20:56:58 +00005322 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005323 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005325
Chris Lattner51269842006-03-01 05:50:56 +00005326 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005327 case PPCISD::VCMP: {
5328 // If a VCMPo node already exists with exactly the same operands as this
5329 // node, use its result instead of this node (VCMPo computes both a CR6 and
5330 // a normal output).
5331 //
5332 if (!N->getOperand(0).hasOneUse() &&
5333 !N->getOperand(1).hasOneUse() &&
5334 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005335
Chris Lattner4468c222006-03-31 06:02:07 +00005336 // Scan all of the users of the LHS, looking for VCMPo's that match.
5337 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Gabor Greifba36cb52008-08-28 21:40:38 +00005339 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005340 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5341 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005342 if (UI->getOpcode() == PPCISD::VCMPo &&
5343 UI->getOperand(1) == N->getOperand(1) &&
5344 UI->getOperand(2) == N->getOperand(2) &&
5345 UI->getOperand(0) == N->getOperand(0)) {
5346 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005347 break;
5348 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005349
Chris Lattner00901202006-04-18 18:28:22 +00005350 // If there is no VCMPo node, or if the flag value has a single use, don't
5351 // transform this.
5352 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5353 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005354
5355 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005356 // chain, this transformation is more complex. Note that multiple things
5357 // could use the value result, which we should ignore.
5358 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005359 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005360 FlagUser == 0; ++UI) {
5361 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005362 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005363 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005364 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005365 FlagUser = User;
5366 break;
5367 }
5368 }
5369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattner00901202006-04-18 18:28:22 +00005371 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5372 // give up for right now.
5373 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005374 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005375 }
5376 break;
5377 }
Chris Lattner90564f22006-04-18 17:59:36 +00005378 case ISD::BR_CC: {
5379 // If this is a branch on an altivec predicate comparison, lower this so
5380 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5381 // lowering is done pre-legalize, because the legalizer lowers the predicate
5382 // compare down to code that is difficult to reassemble.
5383 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005384 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005385 int CompareOpc;
5386 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005387
Chris Lattner90564f22006-04-18 17:59:36 +00005388 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5389 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5390 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5391 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005392
Chris Lattner90564f22006-04-18 17:59:36 +00005393 // If this is a comparison against something other than 0/1, then we know
5394 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005395 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005396 if (Val != 0 && Val != 1) {
5397 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5398 return N->getOperand(0);
5399 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005401 N->getOperand(0), N->getOperand(4));
5402 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005403
Chris Lattner90564f22006-04-18 17:59:36 +00005404 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Chris Lattner90564f22006-04-18 17:59:36 +00005406 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005407 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005408 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005409 LHS.getOperand(2), // LHS of compare
5410 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005412 };
Chris Lattner90564f22006-04-18 17:59:36 +00005413 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005414 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005415 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005416
Chris Lattner90564f22006-04-18 17:59:36 +00005417 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005418 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005419 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005420 default: // Can't happen, don't crash on invalid number though.
5421 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005422 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005423 break;
5424 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005425 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005426 break;
5427 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005428 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005429 break;
5430 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005431 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005432 break;
5433 }
5434
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5436 DAG.getConstant(CompOpc, MVT::i32),
5437 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005438 N->getOperand(4), CompNode.getValue(1));
5439 }
5440 break;
5441 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005442 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005443
Dan Gohman475871a2008-07-27 21:46:04 +00005444 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005445}
5446
Chris Lattner1a635d62006-04-14 06:01:58 +00005447//===----------------------------------------------------------------------===//
5448// Inline Assembly Support
5449//===----------------------------------------------------------------------===//
5450
Dan Gohman475871a2008-07-27 21:46:04 +00005451void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005452 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005453 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005454 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005455 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005456 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005457 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005458 switch (Op.getOpcode()) {
5459 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005460 case PPCISD::LBRX: {
5461 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005462 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005463 KnownZero = 0xFFFF0000;
5464 break;
5465 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005466 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005467 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005468 default: break;
5469 case Intrinsic::ppc_altivec_vcmpbfp_p:
5470 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5471 case Intrinsic::ppc_altivec_vcmpequb_p:
5472 case Intrinsic::ppc_altivec_vcmpequh_p:
5473 case Intrinsic::ppc_altivec_vcmpequw_p:
5474 case Intrinsic::ppc_altivec_vcmpgefp_p:
5475 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5476 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5477 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5478 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5479 case Intrinsic::ppc_altivec_vcmpgtub_p:
5480 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5481 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5482 KnownZero = ~1U; // All bits but the low one are known to be zero.
5483 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005484 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005485 }
5486 }
5487}
5488
5489
Chris Lattner4234f572007-03-25 02:14:49 +00005490/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005491/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005492PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005493PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5494 if (Constraint.size() == 1) {
5495 switch (Constraint[0]) {
5496 default: break;
5497 case 'b':
5498 case 'r':
5499 case 'f':
5500 case 'v':
5501 case 'y':
5502 return C_RegisterClass;
5503 }
5504 }
5505 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005506}
5507
John Thompson44ab89e2010-10-29 17:29:13 +00005508/// Examine constraint type and operand type and determine a weight value.
5509/// This object must already have been set up with the operand type
5510/// and the current alternative constraint selected.
5511TargetLowering::ConstraintWeight
5512PPCTargetLowering::getSingleConstraintMatchWeight(
5513 AsmOperandInfo &info, const char *constraint) const {
5514 ConstraintWeight weight = CW_Invalid;
5515 Value *CallOperandVal = info.CallOperandVal;
5516 // If we don't have a value, we can't do a match,
5517 // but allow it at the lowest weight.
5518 if (CallOperandVal == NULL)
5519 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005520 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005521 // Look at the constraint type.
5522 switch (*constraint) {
5523 default:
5524 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5525 break;
5526 case 'b':
5527 if (type->isIntegerTy())
5528 weight = CW_Register;
5529 break;
5530 case 'f':
5531 if (type->isFloatTy())
5532 weight = CW_Register;
5533 break;
5534 case 'd':
5535 if (type->isDoubleTy())
5536 weight = CW_Register;
5537 break;
5538 case 'v':
5539 if (type->isVectorTy())
5540 weight = CW_Register;
5541 break;
5542 case 'y':
5543 weight = CW_Register;
5544 break;
5545 }
5546 return weight;
5547}
5548
Scott Michelfdc40a02009-02-17 22:15:04 +00005549std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005550PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005551 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005552 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005553 // GCC RS6000 Constraint Letters
5554 switch (Constraint[0]) {
5555 case 'b': // R1-R31
5556 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005558 return std::make_pair(0U, PPC::G8RCRegisterClass);
5559 return std::make_pair(0U, PPC::GPRCRegisterClass);
5560 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005562 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005564 return std::make_pair(0U, PPC::F8RCRegisterClass);
5565 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005566 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005567 return std::make_pair(0U, PPC::VRRCRegisterClass);
5568 case 'y': // crrc
5569 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005570 }
5571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005572
Chris Lattner331d1bc2006-11-02 01:44:04 +00005573 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005574}
Chris Lattner763317d2006-02-07 00:47:13 +00005575
Chris Lattner331d1bc2006-11-02 01:44:04 +00005576
Chris Lattner48884cd2007-08-25 00:47:38 +00005577/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005578/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005579void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005580 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005581 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005582 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005583 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005584
Eric Christopher100c8332011-06-02 23:16:42 +00005585 // Only support length 1 constraints.
5586 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005587
Eric Christopher100c8332011-06-02 23:16:42 +00005588 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005589 switch (Letter) {
5590 default: break;
5591 case 'I':
5592 case 'J':
5593 case 'K':
5594 case 'L':
5595 case 'M':
5596 case 'N':
5597 case 'O':
5598 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005599 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005600 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005601 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005602 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005603 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005604 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005605 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005606 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005607 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005608 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5609 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005610 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005611 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005612 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005613 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005614 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005615 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005616 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005617 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005618 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005619 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005620 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005621 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005622 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005623 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005624 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005625 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005626 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005627 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005628 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005629 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005630 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005631 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005632 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005633 }
5634 break;
5635 }
5636 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005637
Gabor Greifba36cb52008-08-28 21:40:38 +00005638 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005639 Ops.push_back(Result);
5640 return;
5641 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005642
Chris Lattner763317d2006-02-07 00:47:13 +00005643 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005644 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005645}
Evan Chengc4c62572006-03-13 23:20:37 +00005646
Chris Lattnerc9addb72007-03-30 23:15:24 +00005647// isLegalAddressingMode - Return true if the addressing mode represented
5648// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005649bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005650 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005651 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005652
Chris Lattnerc9addb72007-03-30 23:15:24 +00005653 // PPC allows a sign-extended 16-bit immediate field.
5654 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5655 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005656
Chris Lattnerc9addb72007-03-30 23:15:24 +00005657 // No global is ever allowed as a base.
5658 if (AM.BaseGV)
5659 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005660
5661 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005662 switch (AM.Scale) {
5663 case 0: // "r+i" or just "i", depending on HasBaseReg.
5664 break;
5665 case 1:
5666 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5667 return false;
5668 // Otherwise we have r+r or r+i.
5669 break;
5670 case 2:
5671 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5672 return false;
5673 // Allow 2*r as r+r.
5674 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005675 default:
5676 // No other scales are supported.
5677 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005679
Chris Lattnerc9addb72007-03-30 23:15:24 +00005680 return true;
5681}
5682
Evan Chengc4c62572006-03-13 23:20:37 +00005683/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005684/// as the offset of the target addressing mode for load / store of the
5685/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005686bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005687 // PPC allows a sign-extended 16-bit immediate field.
5688 return (V > -(1 << 16) && V < (1 << 16)-1);
5689}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005690
5691bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005692 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005693}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005694
Dan Gohmand858e902010-04-17 15:26:15 +00005695SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5696 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005697 MachineFunction &MF = DAG.getMachineFunction();
5698 MachineFrameInfo *MFI = MF.getFrameInfo();
5699 MFI->setReturnAddressIsTaken(true);
5700
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005701 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005702 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005703
Dale Johannesen08673d22010-05-03 22:59:34 +00005704 // Make sure the function does not optimize away the store of the RA to
5705 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005706 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005707 FuncInfo->setLRStoreRequired();
5708 bool isPPC64 = PPCSubTarget.isPPC64();
5709 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5710
5711 if (Depth > 0) {
5712 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5713 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005714
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005715 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005716 isPPC64? MVT::i64 : MVT::i32);
5717 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5718 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5719 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005720 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005721 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005722
Chris Lattner3fc027d2007-12-08 06:59:59 +00005723 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005724 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005725 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005726 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005727}
5728
Dan Gohmand858e902010-04-17 15:26:15 +00005729SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5730 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005731 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005732 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005733
Owen Andersone50ed302009-08-10 22:56:29 +00005734 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005736
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005737 MachineFunction &MF = DAG.getMachineFunction();
5738 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005739 MFI->setFrameAddressIsTaken(true);
5740 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5741 MFI->getStackSize() &&
5742 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5743 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5744 (is31 ? PPC::R31 : PPC::R1);
5745 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5746 PtrVT);
5747 while (Depth--)
5748 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005749 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005750 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005751}
Dan Gohman54aeea32008-10-21 03:41:46 +00005752
5753bool
5754PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5755 // The PowerPC target isn't yet aware of offsets.
5756 return false;
5757}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005758
Evan Cheng42642d02010-04-01 20:10:42 +00005759/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005760/// and store operations as a result of memset, memcpy, and memmove
5761/// lowering. If DstAlign is zero that means it's safe to destination
5762/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5763/// means there isn't a need to check it against alignment requirement,
5764/// probably because the source does not need to be loaded. If
5765/// 'NonScalarIntSafe' is true, that means it's safe to return a
5766/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005767/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5768/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005769/// It returns EVT::Other if the type should be determined using generic
5770/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005771EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5772 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005773 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005774 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005775 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005776 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005778 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005780 }
5781}