blob: f431d5a5a026aeec0ec478b0fbb5c3e7ed6578ac [file] [log] [blame]
Andrew Trick14e8d712010-10-22 23:09:15 +00001//===-- RegAllocBase.h - basic regalloc interface and driver --*- C++ -*---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RegAllocBase class, which is the skeleton of a basic
11// register allocation algorithm and interface for extending it. It provides the
12// building blocks on which to construct other experimental allocators and test
13// the validity of two principles:
Andrew Trick18c57a82010-11-30 23:18:47 +000014//
Andrew Trick14e8d712010-10-22 23:09:15 +000015// - If virtual and physical register liveness is modeled using intervals, then
16// on-the-fly interference checking is cheap. Furthermore, interferences can be
17// lazily cached and reused.
Andrew Trick18c57a82010-11-30 23:18:47 +000018//
Andrew Trick14e8d712010-10-22 23:09:15 +000019// - Register allocation complexity, and generated code performance is
20// determined by the effectiveness of live range splitting rather than optimal
21// coloring.
22//
23// Following the first principle, interfering checking revolves around the
24// LiveIntervalUnion data structure.
25//
26// To fulfill the second principle, the basic allocator provides a driver for
27// incremental splitting. It essentially punts on the problem of register
28// coloring, instead driving the assignment of virtual to physical registers by
29// the cost of splitting. The basic allocator allows for heuristic reassignment
30// of registers, if a more sophisticated allocator chooses to do that.
31//
32// This framework provides a way to engineer the compile time vs. code
Cameron Zwarich7fb95d42010-12-29 04:42:39 +000033// quality trade-off without relying on a particular theoretical solver.
Andrew Trick14e8d712010-10-22 23:09:15 +000034//
35//===----------------------------------------------------------------------===//
36
37#ifndef LLVM_CODEGEN_REGALLOCBASE
38#define LLVM_CODEGEN_REGALLOCBASE
39
Andrew Trick14e8d712010-10-22 23:09:15 +000040#include "llvm/ADT/OwningPtr.h"
Jakob Stoklund Olesen953af2c2010-12-07 23:18:47 +000041#include "LiveIntervalUnion.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000042
43namespace llvm {
44
Andrew Tricke16eecc2010-10-26 18:34:01 +000045template<typename T> class SmallVectorImpl;
46class TargetRegisterInfo;
Andrew Trick14e8d712010-10-22 23:09:15 +000047class VirtRegMap;
Andrew Tricke16eecc2010-10-26 18:34:01 +000048class LiveIntervals;
Andrew Trickf4baeaf2010-11-10 19:18:47 +000049class Spiller;
Andrew Tricke16eecc2010-10-26 18:34:01 +000050
Andrew Tricke16eecc2010-10-26 18:34:01 +000051// Forward declare a priority queue of live virtual registers. If an
52// implementation needs to prioritize by anything other than spill weight, then
53// this will become an abstract base class with virtual calls to push/get.
54class LiveVirtRegQueue;
Andrew Trick14e8d712010-10-22 23:09:15 +000055
56/// RegAllocBase provides the register allocation driver and interface that can
57/// be extended to add interesting heuristics.
58///
Andrew Trick18c57a82010-11-30 23:18:47 +000059/// Register allocators must override the selectOrSplit() method to implement
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000060/// live range splitting. They must also override enqueue/dequeue to provide an
61/// assignment order.
Andrew Trick14e8d712010-10-22 23:09:15 +000062class RegAllocBase {
Jakob Stoklund Olesen953af2c2010-12-07 23:18:47 +000063 LiveIntervalUnion::Allocator UnionAllocator;
Jakob Stoklund Olesen29267332011-03-16 22:56:11 +000064
65 // Cache tag for PhysReg2LiveUnion entries. Increment whenever virtual
66 // registers may have changed.
67 unsigned UserTag;
68
Andrew Trick14e8d712010-10-22 23:09:15 +000069protected:
Andrew Trick14e8d712010-10-22 23:09:15 +000070 // Array of LiveIntervalUnions indexed by physical register.
Andrew Trick18c57a82010-11-30 23:18:47 +000071 class LiveUnionArray {
72 unsigned NumRegs;
Jakob Stoklund Olesen953af2c2010-12-07 23:18:47 +000073 LiveIntervalUnion *Array;
Andrew Trick14e8d712010-10-22 23:09:15 +000074 public:
Jakob Stoklund Olesen953af2c2010-12-07 23:18:47 +000075 LiveUnionArray(): NumRegs(0), Array(0) {}
76 ~LiveUnionArray() { clear(); }
Andrew Trick14e8d712010-10-22 23:09:15 +000077
Andrew Trick18c57a82010-11-30 23:18:47 +000078 unsigned numRegs() const { return NumRegs; }
Andrew Trick14e8d712010-10-22 23:09:15 +000079
Jakob Stoklund Olesen953af2c2010-12-07 23:18:47 +000080 void init(LiveIntervalUnion::Allocator &, unsigned NRegs);
Andrew Trick14e8d712010-10-22 23:09:15 +000081
82 void clear();
Andrew Trick18c57a82010-11-30 23:18:47 +000083
84 LiveIntervalUnion& operator[](unsigned PhysReg) {
85 assert(PhysReg < NumRegs && "physReg out of bounds");
86 return Array[PhysReg];
Andrew Trick14e8d712010-10-22 23:09:15 +000087 }
88 };
Andrew Trick18c57a82010-11-30 23:18:47 +000089
90 const TargetRegisterInfo *TRI;
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +000091 MachineRegisterInfo *MRI;
Andrew Trick18c57a82010-11-30 23:18:47 +000092 VirtRegMap *VRM;
93 LiveIntervals *LIS;
94 LiveUnionArray PhysReg2LiveUnion;
Andrew Trick14e8d712010-10-22 23:09:15 +000095
Andrew Tricke141a492010-11-08 18:02:08 +000096 // Current queries, one per physreg. They must be reinitialized each time we
97 // query on a new live virtual register.
Andrew Trick18c57a82010-11-30 23:18:47 +000098 OwningArrayPtr<LiveIntervalUnion::Query> Queries;
Andrew Tricke141a492010-11-08 18:02:08 +000099
Jakob Stoklund Olesen29267332011-03-16 22:56:11 +0000100 RegAllocBase(): UserTag(0), TRI(0), MRI(0), VRM(0), LIS(0) {}
Andrew Trick14e8d712010-10-22 23:09:15 +0000101
Andrew Trickf4331062010-10-22 23:33:19 +0000102 virtual ~RegAllocBase() {}
103
Andrew Trick14e8d712010-10-22 23:09:15 +0000104 // A RegAlloc pass should call this before allocatePhysRegs.
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +0000105 void init(VirtRegMap &vrm, LiveIntervals &lis);
Andrew Trick14e8d712010-10-22 23:09:15 +0000106
Andrew Trick8a83d542010-11-11 17:46:29 +0000107 // Get an initialized query to check interferences between lvr and preg. Note
108 // that Query::init must be called at least once for each physical register
Andrew Trick18c57a82010-11-30 23:18:47 +0000109 // before querying a new live virtual register. This ties Queries and
110 // PhysReg2LiveUnion together.
111 LiveIntervalUnion::Query &query(LiveInterval &VirtReg, unsigned PhysReg) {
Jakob Stoklund Olesen29267332011-03-16 22:56:11 +0000112 Queries[PhysReg].init(UserTag, &VirtReg, &PhysReg2LiveUnion[PhysReg]);
Andrew Trick18c57a82010-11-30 23:18:47 +0000113 return Queries[PhysReg];
Andrew Trick8a83d542010-11-11 17:46:29 +0000114 }
Andrew Trick18c57a82010-11-30 23:18:47 +0000115
Andrew Tricke16eecc2010-10-26 18:34:01 +0000116 // The top-level driver. The output is a VirtRegMap that us updated with
117 // physical register assignments.
118 //
119 // If an implementation wants to override the LiveInterval comparator, we
120 // should modify this interface to allow passing in an instance derived from
121 // LiveVirtRegQueue.
122 void allocatePhysRegs();
Andrew Trick14e8d712010-10-22 23:09:15 +0000123
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000124 // Get a temporary reference to a Spiller instance.
125 virtual Spiller &spiller() = 0;
Andrew Trick18c57a82010-11-30 23:18:47 +0000126
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000127 /// enqueue - Add VirtReg to the priority queue of unassigned registers.
128 virtual void enqueue(LiveInterval *LI) = 0;
129
130 /// dequeue - Return the next unassigned register, or NULL.
131 virtual LiveInterval *dequeue() = 0;
Jakob Stoklund Olesend0bec3e2010-12-08 22:22:41 +0000132
Andrew Trick14e8d712010-10-22 23:09:15 +0000133 // A RegAlloc pass should override this to provide the allocation heuristics.
Andrew Tricke16eecc2010-10-26 18:34:01 +0000134 // Each call must guarantee forward progess by returning an available PhysReg
135 // or new set of split live virtual registers. It is up to the splitter to
Andrew Trick14e8d712010-10-22 23:09:15 +0000136 // converge quickly toward fully spilled live ranges.
Andrew Trick18c57a82010-11-30 23:18:47 +0000137 virtual unsigned selectOrSplit(LiveInterval &VirtReg,
Andrew Tricke16eecc2010-10-26 18:34:01 +0000138 SmallVectorImpl<LiveInterval*> &splitLVRs) = 0;
Andrew Trick14e8d712010-10-22 23:09:15 +0000139
140 // A RegAlloc pass should call this when PassManager releases its memory.
141 virtual void releaseMemory();
142
143 // Helper for checking interference between a live virtual register and a
Andrew Tricke141a492010-11-08 18:02:08 +0000144 // physical register, including all its register aliases. If an interference
145 // exists, return the interfering register, which may be preg or an alias.
Andrew Trick18c57a82010-11-30 23:18:47 +0000146 unsigned checkPhysRegInterference(LiveInterval& VirtReg, unsigned PhysReg);
Andrew Tricke141a492010-11-08 18:02:08 +0000147
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000148 /// assign - Assign VirtReg to PhysReg.
149 /// This should not be called from selectOrSplit for the current register.
150 void assign(LiveInterval &VirtReg, unsigned PhysReg);
151
152 /// unassign - Undo a previous assignment of VirtReg to PhysReg.
153 /// This can be invoked from selectOrSplit, but be careful to guarantee that
154 /// allocation is making progress.
155 void unassign(LiveInterval &VirtReg, unsigned PhysReg);
156
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000157 // Helper for spilling all live virtual registers currently unified under preg
158 // that interfere with the most recently queried lvr. Return true if spilling
159 // was successful, and append any new spilled/split intervals to splitLVRs.
Andrew Trick18c57a82010-11-30 23:18:47 +0000160 bool spillInterferences(LiveInterval &VirtReg, unsigned PhysReg,
161 SmallVectorImpl<LiveInterval*> &SplitVRegs);
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000162
Jakob Stoklund Olesen1b19dc12010-12-08 01:06:06 +0000163 /// addMBBLiveIns - Add physreg liveins to basic blocks.
164 void addMBBLiveIns(MachineFunction *);
165
Andrew Trick071d1c02010-11-09 21:04:34 +0000166#ifndef NDEBUG
167 // Verify each LiveIntervalUnion.
168 void verify();
169#endif
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000170
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000171 // Use this group name for NamedRegionTimer.
172 static const char *TimerGroupName;
173
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +0000174public:
175 /// VerifyEnabled - True when -verify-regalloc is given.
176 static bool VerifyEnabled;
177
Andrew Trick18c57a82010-11-30 23:18:47 +0000178private:
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000179 void seedLiveRegs();
Andrew Trick18c57a82010-11-30 23:18:47 +0000180
181 void spillReg(LiveInterval &VirtReg, unsigned PhysReg,
182 SmallVectorImpl<LiveInterval*> &SplitVRegs);
Andrew Trick14e8d712010-10-22 23:09:15 +0000183};
184
Andrew Trick14e8d712010-10-22 23:09:15 +0000185} // end namespace llvm
186
187#endif // !defined(LLVM_CODEGEN_REGALLOCBASE)