blob: f8c17b8ac2d29a089f90080d65a2b6338c95d4c2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000043#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000045#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000046#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000047#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000048using namespace llvm;
49
Jim Grosbache7b52522010-04-14 22:28:31 +000050static cl::opt<bool>
51EnableARMLongCalls("arm-long-calls", cl::Hidden,
52 cl::desc("Generate calls via indirect call instructions."),
53 cl::init(false));
54
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000063static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000064 CCValAssign::LocInfo &LocInfo,
65 ISD::ArgFlagsTy &ArgFlags,
66 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000067static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000068 CCValAssign::LocInfo &LocInfo,
69 ISD::ArgFlagsTy &ArgFlags,
70 CCState &State);
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Evan Chengde8aa4e2010-05-05 18:28:36 +000097 if (llvm::ModelWithRegSequence())
98 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
99 else
100 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000101 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000102 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000104 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 }
109
110 // Promote all bit-wise operations.
111 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000113 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 }
Bob Wilson16330762009-09-16 00:17:28 +0000122
123 // Neon does not support vector divide/remainder operations.
124 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000130}
131
Owen Andersone50ed302009-08-10 22:56:29 +0000132void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135}
136
Owen Andersone50ed302009-08-10 22:56:29 +0000137void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000140}
141
Chris Lattnerf0144122009-07-28 03:13:23 +0000142static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
143 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000144 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000145
Chris Lattner80ec2792009-08-02 00:34:36 +0000146 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000147}
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000150 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000151 Subtarget = &TM.getSubtarget<ARMSubtarget>();
152
Evan Chengb1df8f22007-04-27 08:15:43 +0000153 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000154 // Uses VFP for Thumb libfuncs if available.
155 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
156 // Single-precision floating-point arithmetic.
157 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
158 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
159 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
160 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Double-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
164 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
165 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
166 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Single-precision comparisons.
169 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
170 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
171 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
172 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
173 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
174 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
175 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
176 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
179 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
180 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
183 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 // Double-precision comparisons.
188 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
189 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
190 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
191 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
192 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
193 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
194 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
195 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 // Floating-point to integer conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
209 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
210 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
211 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
212 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Conversions between floating types.
215 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
216 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
217
218 // Integer to floating-point conversions.
219 // i64 conversions are done via library routines even when generating VFP
220 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000221 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
222 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
224 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
225 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
226 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
227 }
Evan Chenga8e29892007-01-19 07:51:42 +0000228 }
229
Bob Wilson2f954612009-05-22 17:38:41 +0000230 // These libcalls are not available in 32-bit.
231 setLibcallName(RTLIB::SHL_I128, 0);
232 setLibcallName(RTLIB::SRL_I128, 0);
233 setLibcallName(RTLIB::SRA_I128, 0);
234
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000235 // Libcalls should use the AAPCS base standard ABI, even if hard float
236 // is in effect, as per the ARM RTABI specification, section 4.1.2.
237 if (Subtarget->isAAPCS_ABI()) {
238 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
239 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
240 CallingConv::ARM_AAPCS);
241 }
242 }
243
David Goodwinf1daf7d2009-07-08 23:10:31 +0000244 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000246 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000248 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
250 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000251
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000254
255 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 addDRTypeForNEON(MVT::v2f32);
257 addDRTypeForNEON(MVT::v8i8);
258 addDRTypeForNEON(MVT::v4i16);
259 addDRTypeForNEON(MVT::v2i32);
260 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000261
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addQRTypeForNEON(MVT::v4f32);
263 addQRTypeForNEON(MVT::v2f64);
264 addQRTypeForNEON(MVT::v16i8);
265 addQRTypeForNEON(MVT::v8i16);
266 addQRTypeForNEON(MVT::v4i32);
267 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000268
Bob Wilson74dc72e2009-09-15 23:55:57 +0000269 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
270 // neither Neon nor VFP support any arithmetic operations on it.
271 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
272 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
273 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
274 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
275 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
276 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
277 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
278 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
279 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
280 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
282 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
283 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
284 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
285 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
286 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
287 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
288 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
289 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
290 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
292 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
293 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
294 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
295
Bob Wilson642b3292009-09-16 00:32:15 +0000296 // Neon does not support some operations on v1i64 and v2i64 types.
297 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
298 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
299 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
300 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
301
Bob Wilson5bafff32009-06-22 23:27:02 +0000302 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
303 setTargetDAGCombine(ISD::SHL);
304 setTargetDAGCombine(ISD::SRL);
305 setTargetDAGCombine(ISD::SRA);
306 setTargetDAGCombine(ISD::SIGN_EXTEND);
307 setTargetDAGCombine(ISD::ZERO_EXTEND);
308 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000309 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000310 }
311
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000312 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000313
314 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000317 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000319
Evan Chenga8e29892007-01-19 07:51:42 +0000320 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000321 if (!Subtarget->isThumb1Only()) {
322 for (unsigned im = (unsigned)ISD::PRE_INC;
323 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setIndexedLoadAction(im, MVT::i1, Legal);
325 setIndexedLoadAction(im, MVT::i8, Legal);
326 setIndexedLoadAction(im, MVT::i16, Legal);
327 setIndexedLoadAction(im, MVT::i32, Legal);
328 setIndexedStoreAction(im, MVT::i1, Legal);
329 setIndexedStoreAction(im, MVT::i8, Legal);
330 setIndexedStoreAction(im, MVT::i16, Legal);
331 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000332 }
Evan Chenga8e29892007-01-19 07:51:42 +0000333 }
334
335 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000336 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::MUL, MVT::i64, Expand);
338 setOperationAction(ISD::MULHU, MVT::i32, Expand);
339 setOperationAction(ISD::MULHS, MVT::i32, Expand);
340 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
341 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000342 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::MUL, MVT::i64, Expand);
344 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000345 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000348 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000349 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000350 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SRL, MVT::i64, Custom);
352 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000353
354 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000356 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000358 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000361 // Only ARMv6 has BSWAP.
362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000364
Evan Chenga8e29892007-01-19 07:51:42 +0000365 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000366 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000367 // v7M has a hardware divider
368 setOperationAction(ISD::SDIV, MVT::i32, Expand);
369 setOperationAction(ISD::UDIV, MVT::i32, Expand);
370 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SREM, MVT::i32, Expand);
372 setOperationAction(ISD::UREM, MVT::i32, Expand);
373 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
374 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
377 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
378 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
379 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000380 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::VASTART, MVT::Other, Custom);
384 setOperationAction(ISD::VAARG, MVT::Other, Expand);
385 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
386 setOperationAction(ISD::VAEND, MVT::Other, Expand);
387 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
388 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000389 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
390 // FIXME: Shouldn't need this, since no register is used, but the legalizer
391 // doesn't yet know how to not do that for SjLj.
392 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000393 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000394 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000395
Jim Grosbach29402132010-05-05 23:44:43 +0000396 if (!Subtarget->hasV6Ops() && (!Subtarget->isThumb2()
397 || !Subtarget->hasT2ExtractPack())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
399 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000400 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000402
David Goodwinf1daf7d2009-07-08 23:10:31 +0000403 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000404 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
405 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000407
408 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::SETCC, MVT::i32, Expand);
412 setOperationAction(ISD::SETCC, MVT::f32, Expand);
413 setOperationAction(ISD::SETCC, MVT::f64, Expand);
414 setOperationAction(ISD::SELECT, MVT::i32, Expand);
415 setOperationAction(ISD::SELECT, MVT::f32, Expand);
416 setOperationAction(ISD::SELECT, MVT::f64, Expand);
417 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
418 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
419 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
422 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
423 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
424 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
425 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000426
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000427 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FSIN, MVT::f64, Expand);
429 setOperationAction(ISD::FSIN, MVT::f32, Expand);
430 setOperationAction(ISD::FCOS, MVT::f32, Expand);
431 setOperationAction(ISD::FCOS, MVT::f64, Expand);
432 setOperationAction(ISD::FREM, MVT::f64, Expand);
433 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000434 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
436 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000437 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FPOW, MVT::f64, Expand);
439 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000440
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000441 // Various VFP goodness
442 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000443 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
444 if (Subtarget->hasVFP2()) {
445 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
446 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
447 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
448 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
449 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000450 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000451 if (!Subtarget->hasFP16()) {
452 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
453 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000454 }
Evan Cheng110cf482008-04-01 01:50:16 +0000455 }
Evan Chenga8e29892007-01-19 07:51:42 +0000456
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000457 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000458 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000459 setTargetDAGCombine(ISD::ADD);
460 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000461
Evan Chenga8e29892007-01-19 07:51:42 +0000462 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000463 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000464
Evan Chengbc9b7542009-08-15 07:59:10 +0000465 // FIXME: If-converter should use instruction latency to determine
466 // profitability rather than relying on fixed limits.
467 if (Subtarget->getCPUString() == "generic") {
468 // Generic (and overly aggressive) if-conversion limits.
469 setIfCvtBlockSizeLimit(10);
470 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000471 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000472 setIfCvtBlockSizeLimit(3);
473 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000474 } else if (Subtarget->hasV6Ops()) {
475 setIfCvtBlockSizeLimit(2);
476 setIfCvtDupBlockSizeLimit(1);
477 } else {
478 setIfCvtBlockSizeLimit(3);
479 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000480 }
481
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000482 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000483 // Do not enable CodePlacementOpt for now: it currently runs after the
484 // ARMConstantIslandPass and messes up branch relaxation and placement
485 // of constant islands.
486 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000487}
488
Evan Chenga8e29892007-01-19 07:51:42 +0000489const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
490 switch (Opcode) {
491 default: return 0;
492 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000493 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
494 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000495 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000496 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
497 case ARMISD::tCALL: return "ARMISD::tCALL";
498 case ARMISD::BRCOND: return "ARMISD::BRCOND";
499 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000500 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000501 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
502 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
503 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000504 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000505 case ARMISD::CMPFP: return "ARMISD::CMPFP";
506 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
507 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
508 case ARMISD::CMOV: return "ARMISD::CMOV";
509 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Jim Grosbach3482c802010-01-18 19:58:49 +0000511 case ARMISD::RBIT: return "ARMISD::RBIT";
512
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 case ARMISD::FTOSI: return "ARMISD::FTOSI";
514 case ARMISD::FTOUI: return "ARMISD::FTOUI";
515 case ARMISD::SITOF: return "ARMISD::SITOF";
516 case ARMISD::UITOF: return "ARMISD::UITOF";
517
Evan Chenga8e29892007-01-19 07:51:42 +0000518 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
519 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
520 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000521
Jim Grosbache5165492009-11-09 00:11:35 +0000522 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
523 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000524
Evan Chengc5942082009-10-28 06:55:03 +0000525 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
526 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
527
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000528 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000529
Evan Cheng86198642009-08-07 00:34:42 +0000530 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
531
Jim Grosbach3728e962009-12-10 00:11:09 +0000532 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
533 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
534
Bob Wilson5bafff32009-06-22 23:27:02 +0000535 case ARMISD::VCEQ: return "ARMISD::VCEQ";
536 case ARMISD::VCGE: return "ARMISD::VCGE";
537 case ARMISD::VCGEU: return "ARMISD::VCGEU";
538 case ARMISD::VCGT: return "ARMISD::VCGT";
539 case ARMISD::VCGTU: return "ARMISD::VCGTU";
540 case ARMISD::VTST: return "ARMISD::VTST";
541
542 case ARMISD::VSHL: return "ARMISD::VSHL";
543 case ARMISD::VSHRs: return "ARMISD::VSHRs";
544 case ARMISD::VSHRu: return "ARMISD::VSHRu";
545 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
546 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
547 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
548 case ARMISD::VSHRN: return "ARMISD::VSHRN";
549 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
550 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
551 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
552 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
553 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
554 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
555 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
556 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
557 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
558 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
559 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
560 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
561 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
562 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000563 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000564 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000565 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000566 case ARMISD::VREV64: return "ARMISD::VREV64";
567 case ARMISD::VREV32: return "ARMISD::VREV32";
568 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000569 case ARMISD::VZIP: return "ARMISD::VZIP";
570 case ARMISD::VUZP: return "ARMISD::VUZP";
571 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000572 case ARMISD::FMAX: return "ARMISD::FMAX";
573 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000574 }
575}
576
Bill Wendlingb4202b82009-07-01 18:50:55 +0000577/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000578unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000579 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000580}
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582//===----------------------------------------------------------------------===//
583// Lowering Code
584//===----------------------------------------------------------------------===//
585
Evan Chenga8e29892007-01-19 07:51:42 +0000586/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
587static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
588 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000589 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000590 case ISD::SETNE: return ARMCC::NE;
591 case ISD::SETEQ: return ARMCC::EQ;
592 case ISD::SETGT: return ARMCC::GT;
593 case ISD::SETGE: return ARMCC::GE;
594 case ISD::SETLT: return ARMCC::LT;
595 case ISD::SETLE: return ARMCC::LE;
596 case ISD::SETUGT: return ARMCC::HI;
597 case ISD::SETUGE: return ARMCC::HS;
598 case ISD::SETULT: return ARMCC::LO;
599 case ISD::SETULE: return ARMCC::LS;
600 }
601}
602
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000603/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
604static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000605 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000606 CondCode2 = ARMCC::AL;
607 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000608 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000609 case ISD::SETEQ:
610 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
611 case ISD::SETGT:
612 case ISD::SETOGT: CondCode = ARMCC::GT; break;
613 case ISD::SETGE:
614 case ISD::SETOGE: CondCode = ARMCC::GE; break;
615 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000616 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000617 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
618 case ISD::SETO: CondCode = ARMCC::VC; break;
619 case ISD::SETUO: CondCode = ARMCC::VS; break;
620 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
621 case ISD::SETUGT: CondCode = ARMCC::HI; break;
622 case ISD::SETUGE: CondCode = ARMCC::PL; break;
623 case ISD::SETLT:
624 case ISD::SETULT: CondCode = ARMCC::LT; break;
625 case ISD::SETLE:
626 case ISD::SETULE: CondCode = ARMCC::LE; break;
627 case ISD::SETNE:
628 case ISD::SETUNE: CondCode = ARMCC::NE; break;
629 }
Evan Chenga8e29892007-01-19 07:51:42 +0000630}
631
Bob Wilson1f595bb2009-04-17 19:07:39 +0000632//===----------------------------------------------------------------------===//
633// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000634//===----------------------------------------------------------------------===//
635
636#include "ARMGenCallingConv.inc"
637
638// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000639static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000640 CCValAssign::LocInfo &LocInfo,
641 CCState &State, bool CanFail) {
642 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
643
644 // Try to get the first register.
645 if (unsigned Reg = State.AllocateReg(RegList, 4))
646 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
647 else {
648 // For the 2nd half of a v2f64, do not fail.
649 if (CanFail)
650 return false;
651
652 // Put the whole thing on the stack.
653 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
654 State.AllocateStack(8, 4),
655 LocVT, LocInfo));
656 return true;
657 }
658
659 // Try to get the second register.
660 if (unsigned Reg = State.AllocateReg(RegList, 4))
661 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
662 else
663 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
664 State.AllocateStack(4, 4),
665 LocVT, LocInfo));
666 return true;
667}
668
Owen Andersone50ed302009-08-10 22:56:29 +0000669static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000670 CCValAssign::LocInfo &LocInfo,
671 ISD::ArgFlagsTy &ArgFlags,
672 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000673 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
674 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000676 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
677 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000678 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000679}
680
681// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000682static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000683 CCValAssign::LocInfo &LocInfo,
684 CCState &State, bool CanFail) {
685 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
686 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
687
688 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
689 if (Reg == 0) {
690 // For the 2nd half of a v2f64, do not just fail.
691 if (CanFail)
692 return false;
693
694 // Put the whole thing on the stack.
695 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
696 State.AllocateStack(8, 8),
697 LocVT, LocInfo));
698 return true;
699 }
700
701 unsigned i;
702 for (i = 0; i < 2; ++i)
703 if (HiRegList[i] == Reg)
704 break;
705
706 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
707 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
708 LocVT, LocInfo));
709 return true;
710}
711
Owen Andersone50ed302009-08-10 22:56:29 +0000712static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000713 CCValAssign::LocInfo &LocInfo,
714 ISD::ArgFlagsTy &ArgFlags,
715 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000716 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
717 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000719 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
720 return false;
721 return true; // we handled it
722}
723
Owen Andersone50ed302009-08-10 22:56:29 +0000724static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000725 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000726 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
727 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
728
Bob Wilsone65586b2009-04-17 20:40:45 +0000729 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
730 if (Reg == 0)
731 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000732
Bob Wilsone65586b2009-04-17 20:40:45 +0000733 unsigned i;
734 for (i = 0; i < 2; ++i)
735 if (HiRegList[i] == Reg)
736 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000737
Bob Wilson5bafff32009-06-22 23:27:02 +0000738 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000739 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000740 LocVT, LocInfo));
741 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000742}
743
Owen Andersone50ed302009-08-10 22:56:29 +0000744static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000745 CCValAssign::LocInfo &LocInfo,
746 ISD::ArgFlagsTy &ArgFlags,
747 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000748 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
749 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000751 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000752 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000753}
754
Owen Andersone50ed302009-08-10 22:56:29 +0000755static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000756 CCValAssign::LocInfo &LocInfo,
757 ISD::ArgFlagsTy &ArgFlags,
758 CCState &State) {
759 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
760 State);
761}
762
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000763/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
764/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000765CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000766 bool Return,
767 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000768 switch (CC) {
769 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000770 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000771 case CallingConv::C:
772 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000773 // Use target triple & subtarget features to do actual dispatch.
774 if (Subtarget->isAAPCS_ABI()) {
775 if (Subtarget->hasVFP2() &&
776 FloatABIType == FloatABI::Hard && !isVarArg)
777 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
778 else
779 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
780 } else
781 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000782 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000783 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000784 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000785 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000786 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000787 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000788 }
789}
790
Dan Gohman98ca4f22009-08-05 01:29:28 +0000791/// LowerCallResult - Lower the result values of a call into the
792/// appropriate copies out of appropriate physical registers.
793SDValue
794ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000795 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000796 const SmallVectorImpl<ISD::InputArg> &Ins,
797 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000798 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000799
Bob Wilson1f595bb2009-04-17 19:07:39 +0000800 // Assign locations to each value returned by this call.
801 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000803 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000804 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000805 CCAssignFnForNode(CallConv, /* Return*/ true,
806 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000807
808 // Copy all of the result registers out of their specified physreg.
809 for (unsigned i = 0; i != RVLocs.size(); ++i) {
810 CCValAssign VA = RVLocs[i];
811
Bob Wilson80915242009-04-25 00:33:20 +0000812 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000813 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000816 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000817 Chain = Lo.getValue(1);
818 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000819 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000821 InFlag);
822 Chain = Hi.getValue(1);
823 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000824 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000825
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 if (VA.getLocVT() == MVT::v2f64) {
827 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
828 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
829 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000830
831 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000833 Chain = Lo.getValue(1);
834 InFlag = Lo.getValue(2);
835 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000837 Chain = Hi.getValue(1);
838 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000839 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
841 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000842 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000843 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000844 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
845 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000846 Chain = Val.getValue(1);
847 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000848 }
Bob Wilson80915242009-04-25 00:33:20 +0000849
850 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000851 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000852 case CCValAssign::Full: break;
853 case CCValAssign::BCvt:
854 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
855 break;
856 }
857
Dan Gohman98ca4f22009-08-05 01:29:28 +0000858 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000859 }
860
Dan Gohman98ca4f22009-08-05 01:29:28 +0000861 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862}
863
864/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
865/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000866/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000867/// a byval function parameter.
868/// Sometimes what we are copying is the end of a larger object, the part that
869/// does not fit in registers.
870static SDValue
871CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
872 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
873 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000875 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000876 /*isVolatile=*/false, /*AlwaysInline=*/false,
877 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000878}
879
Bob Wilsondee46d72009-04-17 20:35:10 +0000880/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000881SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000882ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
883 SDValue StackPtr, SDValue Arg,
884 DebugLoc dl, SelectionDAG &DAG,
885 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000886 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000887 unsigned LocMemOffset = VA.getLocMemOffset();
888 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
889 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
890 if (Flags.isByVal()) {
891 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
892 }
893 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000894 PseudoSourceValue::getStack(), LocMemOffset,
895 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000896}
897
Dan Gohman98ca4f22009-08-05 01:29:28 +0000898void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000899 SDValue Chain, SDValue &Arg,
900 RegsToPassVector &RegsToPass,
901 CCValAssign &VA, CCValAssign &NextVA,
902 SDValue &StackPtr,
903 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000904 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000905
Jim Grosbache5165492009-11-09 00:11:35 +0000906 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000908 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
909
910 if (NextVA.isRegLoc())
911 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
912 else {
913 assert(NextVA.isMemLoc());
914 if (StackPtr.getNode() == 0)
915 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
916
Dan Gohman98ca4f22009-08-05 01:29:28 +0000917 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
918 dl, DAG, NextVA,
919 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000920 }
921}
922
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000924/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
925/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000926SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000927ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000928 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000929 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000930 const SmallVectorImpl<ISD::OutputArg> &Outs,
931 const SmallVectorImpl<ISD::InputArg> &Ins,
932 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000933 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000934 // ARM target does not yet support tail call optimization.
935 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000936
Bob Wilson1f595bb2009-04-17 19:07:39 +0000937 // Analyze operands of the call, assigning locations to each operand.
938 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000939 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
940 *DAG.getContext());
941 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000942 CCAssignFnForNode(CallConv, /* Return*/ false,
943 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000944
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945 // Get a count of how many bytes are to be pushed on the stack.
946 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000947
948 // Adjust the stack pointer for the new arguments...
949 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000950 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000951
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000952 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000953
Bob Wilson5bafff32009-06-22 23:27:02 +0000954 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000955 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000956
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000958 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
960 i != e;
961 ++i, ++realArgIdx) {
962 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000963 SDValue Arg = Outs[realArgIdx].Val;
964 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000965
Bob Wilson1f595bb2009-04-17 19:07:39 +0000966 // Promote the value if needed.
967 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000968 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000969 case CCValAssign::Full: break;
970 case CCValAssign::SExt:
971 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
972 break;
973 case CCValAssign::ZExt:
974 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
975 break;
976 case CCValAssign::AExt:
977 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
978 break;
979 case CCValAssign::BCvt:
980 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
981 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000982 }
983
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000984 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000985 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 if (VA.getLocVT() == MVT::v2f64) {
987 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
988 DAG.getConstant(0, MVT::i32));
989 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
990 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000991
Dan Gohman98ca4f22009-08-05 01:29:28 +0000992 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000993 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
994
995 VA = ArgLocs[++i]; // skip ahead to next loc
996 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000997 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000998 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
999 } else {
1000 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001001
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1003 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001004 }
1005 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001006 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001007 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001008 }
1009 } else if (VA.isRegLoc()) {
1010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1011 } else {
1012 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001013
Dan Gohman98ca4f22009-08-05 01:29:28 +00001014 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1015 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016 }
Evan Chenga8e29892007-01-19 07:51:42 +00001017 }
1018
1019 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001021 &MemOpChains[0], MemOpChains.size());
1022
1023 // Build a sequence of copy-to-reg nodes chained together with token chain
1024 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001025 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001026 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001027 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001028 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001029 InFlag = Chain.getValue(1);
1030 }
1031
Bill Wendling056292f2008-09-16 21:48:12 +00001032 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1033 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1034 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001035 bool isDirect = false;
1036 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001037 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001038 MachineFunction &MF = DAG.getMachineFunction();
1039 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001040
1041 if (EnableARMLongCalls) {
1042 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1043 && "long-calls with non-static relocation model!");
1044 // Handle a global address or an external symbol. If it's not one of
1045 // those, the target's already in a register, so we don't need to do
1046 // anything extra.
1047 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001048 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001049 // Create a constant pool entry for the callee address
1050 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1051 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1052 ARMPCLabelIndex,
1053 ARMCP::CPValue, 0);
1054 // Get the address of the callee into a register
1055 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1056 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1057 Callee = DAG.getLoad(getPointerTy(), dl,
1058 DAG.getEntryNode(), CPAddr,
1059 PseudoSourceValue::getConstantPool(), 0,
1060 false, false, 0);
1061 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1062 const char *Sym = S->getSymbol();
1063
1064 // Create a constant pool entry for the callee address
1065 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1066 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1067 Sym, ARMPCLabelIndex, 0);
1068 // Get the address of the callee into a register
1069 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1070 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1071 Callee = DAG.getLoad(getPointerTy(), dl,
1072 DAG.getEntryNode(), CPAddr,
1073 PseudoSourceValue::getConstantPool(), 0,
1074 false, false, 0);
1075 }
1076 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001077 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001078 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001079 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001080 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001081 getTargetMachine().getRelocationModel() != Reloc::Static;
1082 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001083 // ARM call to a local ARM function is predicable.
1084 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001085 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001086 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001087 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001088 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001089 ARMPCLabelIndex,
1090 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001091 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001093 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001094 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001095 PseudoSourceValue::getConstantPool(), 0,
1096 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001097 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001098 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001099 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001100 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001101 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001102 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001103 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001104 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001105 getTargetMachine().getRelocationModel() != Reloc::Static;
1106 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001107 // tBX takes a register source operand.
1108 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001109 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001110 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001111 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001112 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001113 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001115 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001116 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001117 PseudoSourceValue::getConstantPool(), 0,
1118 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001119 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001120 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001121 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001122 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001123 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001124 }
1125
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001126 // FIXME: handle tail calls differently.
1127 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001128 if (Subtarget->isThumb()) {
1129 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001130 CallOpc = ARMISD::CALL_NOLINK;
1131 else
1132 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1133 } else {
1134 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001135 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1136 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001137 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001138 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001139 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001141 InFlag = Chain.getValue(1);
1142 }
1143
Dan Gohman475871a2008-07-27 21:46:04 +00001144 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001145 Ops.push_back(Chain);
1146 Ops.push_back(Callee);
1147
1148 // Add argument registers to the end of the list so that they are known live
1149 // into the call.
1150 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1151 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1152 RegsToPass[i].second.getValueType()));
1153
Gabor Greifba36cb52008-08-28 21:40:38 +00001154 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001155 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001156 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001158 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001159 InFlag = Chain.getValue(1);
1160
Chris Lattnere563bbc2008-10-11 22:08:30 +00001161 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1162 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001164 InFlag = Chain.getValue(1);
1165
Bob Wilson1f595bb2009-04-17 19:07:39 +00001166 // Handle result values, copying them out of physregs into vregs that we
1167 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1169 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001170}
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172SDValue
1173ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001174 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001176 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001177
Bob Wilsondee46d72009-04-17 20:35:10 +00001178 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001179 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001180
Bob Wilsondee46d72009-04-17 20:35:10 +00001181 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1183 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184
Dan Gohman98ca4f22009-08-05 01:29:28 +00001185 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001186 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1187 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001188
1189 // If this is the first return lowered for this function, add
1190 // the regs to the liveout set for the function.
1191 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1192 for (unsigned i = 0; i != RVLocs.size(); ++i)
1193 if (RVLocs[i].isRegLoc())
1194 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001195 }
1196
Bob Wilson1f595bb2009-04-17 19:07:39 +00001197 SDValue Flag;
1198
1199 // Copy the result values into the output registers.
1200 for (unsigned i = 0, realRVLocIdx = 0;
1201 i != RVLocs.size();
1202 ++i, ++realRVLocIdx) {
1203 CCValAssign &VA = RVLocs[i];
1204 assert(VA.isRegLoc() && "Can only return in registers!");
1205
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001207
1208 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001209 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210 case CCValAssign::Full: break;
1211 case CCValAssign::BCvt:
1212 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1213 break;
1214 }
1215
Bob Wilson1f595bb2009-04-17 19:07:39 +00001216 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001218 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1220 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001221 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001223
1224 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1225 Flag = Chain.getValue(1);
1226 VA = RVLocs[++i]; // skip ahead to next loc
1227 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1228 HalfGPRs.getValue(1), Flag);
1229 Flag = Chain.getValue(1);
1230 VA = RVLocs[++i]; // skip ahead to next loc
1231
1232 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001233 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1234 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001235 }
1236 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1237 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001238 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001240 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001241 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001242 VA = RVLocs[++i]; // skip ahead to next loc
1243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1244 Flag);
1245 } else
1246 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1247
Bob Wilsondee46d72009-04-17 20:35:10 +00001248 // Guarantee that all emitted copies are
1249 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001250 Flag = Chain.getValue(1);
1251 }
1252
1253 SDValue result;
1254 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001256 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001258
1259 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001260}
1261
Bob Wilsonb62d2572009-11-03 00:02:05 +00001262// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1263// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1264// one of the above mentioned nodes. It has to be wrapped because otherwise
1265// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1266// be used to form addressing mode. These wrapped nodes will be selected
1267// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001268static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001269 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001270 // FIXME there is no actual debug info here
1271 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001272 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001273 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001274 if (CP->isMachineConstantPoolEntry())
1275 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1276 CP->getAlignment());
1277 else
1278 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1279 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001281}
1282
Dan Gohmand858e902010-04-17 15:26:15 +00001283SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1284 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1287 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001288 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001289 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001290 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001291 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1292 SDValue CPAddr;
1293 if (RelocM == Reloc::Static) {
1294 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1295 } else {
1296 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001297 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001298 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1299 ARMCP::CPBlockAddress,
1300 PCAdj);
1301 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1302 }
1303 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1304 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001305 PseudoSourceValue::getConstantPool(), 0,
1306 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001307 if (RelocM == Reloc::Static)
1308 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001309 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001310 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001311}
1312
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001313// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001314SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001315ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001316 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001317 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001318 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001319 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001320 MachineFunction &MF = DAG.getMachineFunction();
1321 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1322 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001323 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001324 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001325 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001326 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001328 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001329 PseudoSourceValue::getConstantPool(), 0,
1330 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001332
Evan Chenge7e0d622009-11-06 22:24:13 +00001333 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001334 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001335
1336 // call __tls_get_addr.
1337 ArgListTy Args;
1338 ArgListEntry Entry;
1339 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001340 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001341 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001342 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001343 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001344 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1345 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001347 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001348 return CallResult.first;
1349}
1350
1351// Lower ISD::GlobalTLSAddress using the "initial exec" or
1352// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001353SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001354ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001355 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001356 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001358 SDValue Offset;
1359 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001360 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001361 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001362 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001363
Chris Lattner4fb63d02009-07-15 04:12:33 +00001364 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001365 MachineFunction &MF = DAG.getMachineFunction();
1366 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1367 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1368 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001369 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1370 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001371 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001372 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001373 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001375 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001376 PseudoSourceValue::getConstantPool(), 0,
1377 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001378 Chain = Offset.getValue(1);
1379
Evan Chenge7e0d622009-11-06 22:24:13 +00001380 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001381 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001382
Evan Cheng9eda6892009-10-31 03:39:36 +00001383 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001384 PseudoSourceValue::getConstantPool(), 0,
1385 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001386 } else {
1387 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001388 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001389 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001390 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001391 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001392 PseudoSourceValue::getConstantPool(), 0,
1393 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001394 }
1395
1396 // The address of the thread local variable is the add of the thread
1397 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001398 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001399}
1400
Dan Gohman475871a2008-07-27 21:46:04 +00001401SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001402ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001403 // TODO: implement the "local dynamic" model
1404 assert(Subtarget->isTargetELF() &&
1405 "TLS not implemented for non-ELF targets");
1406 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1407 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1408 // otherwise use the "Local Exec" TLS Model
1409 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1410 return LowerToTLSGeneralDynamicModel(GA, DAG);
1411 else
1412 return LowerToTLSExecModels(GA, DAG);
1413}
1414
Dan Gohman475871a2008-07-27 21:46:04 +00001415SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001416 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001417 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001418 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001419 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001420 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1421 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001422 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001423 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001424 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001425 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001427 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001428 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001429 PseudoSourceValue::getConstantPool(), 0,
1430 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001431 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001432 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001433 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001434 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001435 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001436 PseudoSourceValue::getGOT(), 0,
1437 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001438 return Result;
1439 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001440 // If we have T2 ops, we can materialize the address directly via movt/movw
1441 // pair. This is always cheaper.
1442 if (Subtarget->useMovt()) {
1443 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1444 DAG.getTargetGlobalAddress(GV, PtrVT));
1445 } else {
1446 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1447 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1448 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001449 PseudoSourceValue::getConstantPool(), 0,
1450 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001451 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001452 }
1453}
1454
Dan Gohman475871a2008-07-27 21:46:04 +00001455SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001456 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001457 MachineFunction &MF = DAG.getMachineFunction();
1458 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1459 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001460 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001461 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001462 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001463 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001464 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001465 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001466 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001467 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001468 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001469 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1470 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001471 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001472 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001473 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001474 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001475
Evan Cheng9eda6892009-10-31 03:39:36 +00001476 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001477 PseudoSourceValue::getConstantPool(), 0,
1478 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001479 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001480
1481 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001482 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001483 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001484 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001485
Evan Cheng63476a82009-09-03 07:04:02 +00001486 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001487 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001488 PseudoSourceValue::getGOT(), 0,
1489 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001490
1491 return Result;
1492}
1493
Dan Gohman475871a2008-07-27 21:46:04 +00001494SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001495 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001496 assert(Subtarget->isTargetELF() &&
1497 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001498 MachineFunction &MF = DAG.getMachineFunction();
1499 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1500 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001501 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001502 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001503 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001504 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1505 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001506 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001507 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001509 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001510 PseudoSourceValue::getConstantPool(), 0,
1511 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001512 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001513 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001514}
1515
Jim Grosbach0e0da732009-05-12 23:59:14 +00001516SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001517ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001518 const ARMSubtarget *Subtarget)
1519 const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001520 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001521 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001522 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001523 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001524 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001525 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001526 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1527 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001528 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001529 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001530 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1531 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001532 EVT PtrVT = getPointerTy();
1533 DebugLoc dl = Op.getDebugLoc();
1534 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1535 SDValue CPAddr;
1536 unsigned PCAdj = (RelocM != Reloc::PIC_)
1537 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001538 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001539 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1540 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001541 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001543 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001544 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001545 PseudoSourceValue::getConstantPool(), 0,
1546 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001547 SDValue Chain = Result.getValue(1);
1548
1549 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001550 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001551 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1552 }
1553 return Result;
1554 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001555 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001556 SDValue Val = Subtarget->isThumb() ?
1557 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1558 DAG.getConstant(0, MVT::i32);
1559 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1560 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001561 }
1562}
1563
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001564static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1565 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001566 DebugLoc dl = Op.getDebugLoc();
1567 SDValue Op5 = Op.getOperand(5);
1568 SDValue Res;
1569 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1570 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001571 if (Subtarget->hasV7Ops())
1572 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1573 else
1574 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1575 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001576 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001577 if (Subtarget->hasV7Ops())
1578 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1579 else
1580 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1581 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001582 }
1583 return Res;
1584}
1585
Dan Gohman1e93df62010-04-17 14:41:14 +00001586static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1587 MachineFunction &MF = DAG.getMachineFunction();
1588 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1589
Evan Chenga8e29892007-01-19 07:51:42 +00001590 // vastart just stores the address of the VarArgsFrameIndex slot into the
1591 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001592 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001593 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001594 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001595 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001596 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1597 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001598}
1599
Dan Gohman475871a2008-07-27 21:46:04 +00001600SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001601ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1602 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001603 SDNode *Node = Op.getNode();
1604 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001606 SDValue Chain = Op.getOperand(0);
1607 SDValue Size = Op.getOperand(1);
1608 SDValue Align = Op.getOperand(2);
1609
1610 // Chain the dynamic stack allocation so that it doesn't modify the stack
1611 // pointer when other instructions are using the stack.
1612 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1613
1614 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1615 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1616 if (AlignVal > StackAlign)
1617 // Do this now since selection pass cannot introduce new target
1618 // independent node.
1619 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1620
1621 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1622 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1623 // do even more horrible hack later.
1624 MachineFunction &MF = DAG.getMachineFunction();
1625 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1626 if (AFI->isThumb1OnlyFunction()) {
1627 bool Negate = true;
1628 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1629 if (C) {
1630 uint32_t Val = C->getZExtValue();
1631 if (Val <= 508 && ((Val & 3) == 0))
1632 Negate = false;
1633 }
1634 if (Negate)
1635 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1636 }
1637
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001639 SDValue Ops1[] = { Chain, Size, Align };
1640 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1641 Chain = Res.getValue(1);
1642 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1643 DAG.getIntPtrConstant(0, true), SDValue());
1644 SDValue Ops2[] = { Res, Chain };
1645 return DAG.getMergeValues(Ops2, 2, dl);
1646}
1647
1648SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001649ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1650 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001651 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001652 MachineFunction &MF = DAG.getMachineFunction();
1653 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1654
1655 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001656 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001657 RC = ARM::tGPRRegisterClass;
1658 else
1659 RC = ARM::GPRRegisterClass;
1660
1661 // Transform the arguments stored in physical registers into virtual ones.
1662 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001664
1665 SDValue ArgValue2;
1666 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001668 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001669
1670 // Create load node to retrieve arguments from the stack.
1671 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001672 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001673 PseudoSourceValue::getFixedStack(FI), 0,
1674 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001675 } else {
1676 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001678 }
1679
Jim Grosbache5165492009-11-09 00:11:35 +00001680 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001681}
1682
1683SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001685 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 const SmallVectorImpl<ISD::InputArg>
1687 &Ins,
1688 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001689 SmallVectorImpl<SDValue> &InVals)
1690 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691
Bob Wilson1f595bb2009-04-17 19:07:39 +00001692 MachineFunction &MF = DAG.getMachineFunction();
1693 MachineFrameInfo *MFI = MF.getFrameInfo();
1694
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1696
1697 // Assign locations to all of the incoming arguments.
1698 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1700 *DAG.getContext());
1701 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001702 CCAssignFnForNode(CallConv, /* Return*/ false,
1703 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001704
1705 SmallVector<SDValue, 16> ArgValues;
1706
1707 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1708 CCValAssign &VA = ArgLocs[i];
1709
Bob Wilsondee46d72009-04-17 20:35:10 +00001710 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001711 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001712 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001713
Bob Wilson5bafff32009-06-22 23:27:02 +00001714 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001715 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001716 // f64 and vector types are split up into multiple registers or
1717 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001719 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001721 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001722 SDValue ArgValue2;
1723 if (VA.isMemLoc()) {
1724 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
1725 true, false);
1726 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1727 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1728 PseudoSourceValue::getFixedStack(FI), 0,
1729 false, false, 0);
1730 } else {
1731 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1732 Chain, DAG, dl);
1733 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1735 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001736 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001737 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001738 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1739 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001741
Bob Wilson5bafff32009-06-22 23:27:02 +00001742 } else {
1743 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001744
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001746 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001748 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001749 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001750 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001752 RC = (AFI->isThumb1OnlyFunction() ?
1753 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001754 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001755 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001756
1757 // Transform the arguments in physical registers into virtual ones.
1758 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001760 }
1761
1762 // If this is an 8 or 16-bit value, it is really passed promoted
1763 // to 32 bits. Insert an assert[sz]ext to capture this, then
1764 // truncate to the right size.
1765 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001766 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001767 case CCValAssign::Full: break;
1768 case CCValAssign::BCvt:
1769 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1770 break;
1771 case CCValAssign::SExt:
1772 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1773 DAG.getValueType(VA.getValVT()));
1774 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1775 break;
1776 case CCValAssign::ZExt:
1777 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1778 DAG.getValueType(VA.getValVT()));
1779 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1780 break;
1781 }
1782
Dan Gohman98ca4f22009-08-05 01:29:28 +00001783 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001784
1785 } else { // VA.isRegLoc()
1786
1787 // sanity check
1788 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001789 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001790
1791 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001792 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1793 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001794
Bob Wilsondee46d72009-04-17 20:35:10 +00001795 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001796 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001797 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001798 PseudoSourceValue::getFixedStack(FI), 0,
1799 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001800 }
1801 }
1802
1803 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001804 if (isVarArg) {
1805 static const unsigned GPRArgRegs[] = {
1806 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1807 };
1808
Bob Wilsondee46d72009-04-17 20:35:10 +00001809 unsigned NumGPRs = CCInfo.getFirstUnallocated
1810 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001811
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001812 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1813 unsigned VARegSize = (4 - NumGPRs) * 4;
1814 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001815 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001816 if (VARegSaveSize) {
1817 // If this function is vararg, store any remaining integer argument regs
1818 // to their spots on the stack so that they may be loaded by deferencing
1819 // the result of va_next.
1820 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00001821 AFI->setVarArgsFrameIndex(
1822 MFI->CreateFixedObject(VARegSaveSize,
1823 ArgOffset + VARegSaveSize - VARegSize,
1824 true, false));
1825 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
1826 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001829 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001830 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001831 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001832 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001833 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001834 RC = ARM::GPRRegisterClass;
1835
Bob Wilson998e1252009-04-20 18:36:57 +00001836 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00001838 SDValue Store =
1839 DAG.getStore(Val.getValue(1), dl, Val, FIN,
1840 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()), 0,
1841 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001842 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001843 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001844 DAG.getConstant(4, getPointerTy()));
1845 }
1846 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001849 } else
1850 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00001851 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
1852 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00001853 }
1854
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001856}
1857
1858/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001859static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001860 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001861 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001862 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001863 // Maybe this has already been legalized into the constant pool?
1864 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001866 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00001867 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001868 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001869 }
1870 }
1871 return false;
1872}
1873
Evan Chenga8e29892007-01-19 07:51:42 +00001874/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1875/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001876SDValue
1877ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00001878 SDValue &ARMCC, SelectionDAG &DAG,
1879 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001880 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001881 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001882 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001883 // Constant does not fit, try adjusting it by one?
1884 switch (CC) {
1885 default: break;
1886 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001887 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001888 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001889 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001891 }
1892 break;
1893 case ISD::SETULT:
1894 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001895 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001896 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001898 }
1899 break;
1900 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001901 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001902 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001903 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001905 }
1906 break;
1907 case ISD::SETULE:
1908 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001909 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001910 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001912 }
1913 break;
1914 }
1915 }
1916 }
1917
1918 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001919 ARMISD::NodeType CompareType;
1920 switch (CondCode) {
1921 default:
1922 CompareType = ARMISD::CMP;
1923 break;
1924 case ARMCC::EQ:
1925 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001926 // Uses only Z Flag
1927 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001928 break;
1929 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1931 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001932}
1933
1934/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001935static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001936 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001937 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001938 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001940 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1942 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001943}
1944
Dan Gohmand858e902010-04-17 15:26:15 +00001945SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001946 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001947 SDValue LHS = Op.getOperand(0);
1948 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001949 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SDValue TrueVal = Op.getOperand(2);
1951 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001952 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001953
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001955 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001957 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001958 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001959 }
1960
1961 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001962 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001963
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1965 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001966 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1967 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001968 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001969 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001971 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001972 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001973 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001974 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001975 }
1976 return Result;
1977}
1978
Dan Gohmand858e902010-04-17 15:26:15 +00001979SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001981 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001982 SDValue LHS = Op.getOperand(2);
1983 SDValue RHS = Op.getOperand(3);
1984 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001985 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001986
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001990 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001992 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001993 }
1994
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001996 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001997 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001998
Dale Johannesende064702009-02-06 21:50:26 +00001999 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2001 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2002 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002004 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002005 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002007 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002008 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002009 }
2010 return Res;
2011}
2012
Dan Gohmand858e902010-04-17 15:26:15 +00002013SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002014 SDValue Chain = Op.getOperand(0);
2015 SDValue Table = Op.getOperand(1);
2016 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002017 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002018
Owen Andersone50ed302009-08-10 22:56:29 +00002019 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002020 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2021 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002022 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002025 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2026 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002027 if (Subtarget->isThumb2()) {
2028 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2029 // which does another jump to the destination. This also makes it easier
2030 // to translate it to TBB / TBH later.
2031 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002033 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002034 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002035 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002036 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002037 PseudoSourceValue::getJumpTable(), 0,
2038 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002039 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002040 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002042 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002043 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002044 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002045 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002047 }
Evan Chenga8e29892007-01-19 07:51:42 +00002048}
2049
Bob Wilson76a312b2010-03-19 22:51:32 +00002050static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2051 DebugLoc dl = Op.getDebugLoc();
2052 unsigned Opc;
2053
2054 switch (Op.getOpcode()) {
2055 default:
2056 assert(0 && "Invalid opcode!");
2057 case ISD::FP_TO_SINT:
2058 Opc = ARMISD::FTOSI;
2059 break;
2060 case ISD::FP_TO_UINT:
2061 Opc = ARMISD::FTOUI;
2062 break;
2063 }
2064 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2065 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2066}
2067
2068static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2069 EVT VT = Op.getValueType();
2070 DebugLoc dl = Op.getDebugLoc();
2071 unsigned Opc;
2072
2073 switch (Op.getOpcode()) {
2074 default:
2075 assert(0 && "Invalid opcode!");
2076 case ISD::SINT_TO_FP:
2077 Opc = ARMISD::SITOF;
2078 break;
2079 case ISD::UINT_TO_FP:
2080 Opc = ARMISD::UITOF;
2081 break;
2082 }
2083
2084 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2085 return DAG.getNode(Opc, dl, VT, Op);
2086}
2087
Dan Gohman475871a2008-07-27 21:46:04 +00002088static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002089 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002090 SDValue Tmp0 = Op.getOperand(0);
2091 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002092 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002093 EVT VT = Op.getValueType();
2094 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002095 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2096 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2098 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002099 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002100}
2101
Dan Gohmand858e902010-04-17 15:26:15 +00002102SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002103 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2104 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002105 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002106 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2107 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002108 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002109 ? ARM::R7 : ARM::R11;
2110 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2111 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002112 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2113 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002114 return FrameAddr;
2115}
2116
Dan Gohman475871a2008-07-27 21:46:04 +00002117SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002118ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002119 SDValue Chain,
2120 SDValue Dst, SDValue Src,
2121 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002122 bool isVolatile, bool AlwaysInline,
Dan Gohmand858e902010-04-17 15:26:15 +00002123 const Value *DstSV,
2124 uint64_t DstSVOff,
2125 const Value *SrcSV,
2126 uint64_t SrcSVOff) const {
Evan Cheng4102eb52007-10-22 22:11:27 +00002127 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002128 // This requires 4-byte alignment.
2129 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002130 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002131 // This requires the copy size to be a constant, preferrably
2132 // within a subtarget-specific limit.
2133 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2134 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002135 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002136 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002137 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002138 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002139
2140 unsigned BytesLeft = SizeVal & 3;
2141 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002142 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002144 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002145 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002146 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002147 SDValue TFOps[MAX_LOADS_IN_LDM];
2148 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002149 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002150
Evan Cheng4102eb52007-10-22 22:11:27 +00002151 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2152 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002153 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002154 while (EmittedNumMemOps < NumMemOps) {
2155 for (i = 0;
2156 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002157 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2159 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002160 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002161 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002162 SrcOff += VTSize;
2163 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002165
Evan Cheng4102eb52007-10-22 22:11:27 +00002166 for (i = 0;
2167 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002168 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002169 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2170 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002171 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002172 DstOff += VTSize;
2173 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002175
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002176 EmittedNumMemOps += i;
2177 }
2178
Bob Wilson2dc4f542009-03-20 22:42:55 +00002179 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002180 return Chain;
2181
2182 // Issue loads / stores for the trailing (1 - 3) bytes.
2183 unsigned BytesLeftSave = BytesLeft;
2184 i = 0;
2185 while (BytesLeft) {
2186 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002188 VTSize = 2;
2189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002191 VTSize = 1;
2192 }
2193
Dale Johannesen0f502f62009-02-03 22:26:09 +00002194 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2196 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002197 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002198 TFOps[i] = Loads[i].getValue(1);
2199 ++i;
2200 SrcOff += VTSize;
2201 BytesLeft -= VTSize;
2202 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002204
2205 i = 0;
2206 BytesLeft = BytesLeftSave;
2207 while (BytesLeft) {
2208 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002209 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002210 VTSize = 2;
2211 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002213 VTSize = 1;
2214 }
2215
Dale Johannesen0f502f62009-02-03 22:26:09 +00002216 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2218 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002219 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002220 ++i;
2221 DstOff += VTSize;
2222 BytesLeft -= VTSize;
2223 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002224 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002225}
2226
Bob Wilson9f3f0612010-04-17 05:30:19 +00002227/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2228/// expand a bit convert where either the source or destination type is i64 to
2229/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2230/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2231/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002232static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002233 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2234 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002235 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002236
Bob Wilson9f3f0612010-04-17 05:30:19 +00002237 // This function is only supposed to be called for i64 types, either as the
2238 // source or destination of the bit convert.
2239 EVT SrcVT = Op.getValueType();
2240 EVT DstVT = N->getValueType(0);
2241 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2242 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002243
Bob Wilson9f3f0612010-04-17 05:30:19 +00002244 // Turn i64->f64 into VMOVDRR.
2245 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2247 DAG.getConstant(0, MVT::i32));
2248 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2249 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002250 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002251 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002252
Jim Grosbache5165492009-11-09 00:11:35 +00002253 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002254 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2255 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2256 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2257 // Merge the pieces into a single i64 value.
2258 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2259 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002260
Bob Wilson9f3f0612010-04-17 05:30:19 +00002261 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002262}
2263
Bob Wilson5bafff32009-06-22 23:27:02 +00002264/// getZeroVector - Returns a vector of specified type with all zero elements.
2265///
Owen Andersone50ed302009-08-10 22:56:29 +00002266static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002267 assert(VT.isVector() && "Expected a vector type");
2268
2269 // Zero vectors are used to represent vector negation and in those cases
2270 // will be implemented with the NEON VNEG instruction. However, VNEG does
2271 // not support i64 elements, so sometimes the zero vectors will need to be
2272 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002273 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002274 // to their dest type. This ensures they get CSE'd.
2275 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002276 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2277 SmallVector<SDValue, 8> Ops;
2278 MVT TVT;
2279
2280 if (VT.getSizeInBits() == 64) {
2281 Ops.assign(8, Cst); TVT = MVT::v8i8;
2282 } else {
2283 Ops.assign(16, Cst); TVT = MVT::v16i8;
2284 }
2285 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002286
2287 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2288}
2289
2290/// getOnesVector - Returns a vector of specified type with all bits set.
2291///
Owen Andersone50ed302009-08-10 22:56:29 +00002292static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002293 assert(VT.isVector() && "Expected a vector type");
2294
Bob Wilson929ffa22009-10-30 20:13:25 +00002295 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002296 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002297 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002298 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2299 SmallVector<SDValue, 8> Ops;
2300 MVT TVT;
2301
2302 if (VT.getSizeInBits() == 64) {
2303 Ops.assign(8, Cst); TVT = MVT::v8i8;
2304 } else {
2305 Ops.assign(16, Cst); TVT = MVT::v16i8;
2306 }
2307 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002308
2309 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2310}
2311
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002312/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2313/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002314SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2315 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002316 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2317 EVT VT = Op.getValueType();
2318 unsigned VTBits = VT.getSizeInBits();
2319 DebugLoc dl = Op.getDebugLoc();
2320 SDValue ShOpLo = Op.getOperand(0);
2321 SDValue ShOpHi = Op.getOperand(1);
2322 SDValue ShAmt = Op.getOperand(2);
2323 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002324 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002325
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002326 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2327
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002328 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2329 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2330 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2331 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2332 DAG.getConstant(VTBits, MVT::i32));
2333 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2334 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002335 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002336
2337 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2338 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002339 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002340 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002341 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2342 CCR, Cmp);
2343
2344 SDValue Ops[2] = { Lo, Hi };
2345 return DAG.getMergeValues(Ops, 2, dl);
2346}
2347
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002348/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2349/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002350SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2351 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002352 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2353 EVT VT = Op.getValueType();
2354 unsigned VTBits = VT.getSizeInBits();
2355 DebugLoc dl = Op.getDebugLoc();
2356 SDValue ShOpLo = Op.getOperand(0);
2357 SDValue ShOpHi = Op.getOperand(1);
2358 SDValue ShAmt = Op.getOperand(2);
2359 SDValue ARMCC;
2360
2361 assert(Op.getOpcode() == ISD::SHL_PARTS);
2362 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2363 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2364 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2365 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2366 DAG.getConstant(VTBits, MVT::i32));
2367 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2368 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2369
2370 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2371 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2372 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002373 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002374 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2375 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2376 CCR, Cmp);
2377
2378 SDValue Ops[2] = { Lo, Hi };
2379 return DAG.getMergeValues(Ops, 2, dl);
2380}
2381
Jim Grosbach3482c802010-01-18 19:58:49 +00002382static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2383 const ARMSubtarget *ST) {
2384 EVT VT = N->getValueType(0);
2385 DebugLoc dl = N->getDebugLoc();
2386
2387 if (!ST->hasV6T2Ops())
2388 return SDValue();
2389
2390 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2391 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2392}
2393
Bob Wilson5bafff32009-06-22 23:27:02 +00002394static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2395 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002396 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002397 DebugLoc dl = N->getDebugLoc();
2398
2399 // Lower vector shifts on NEON to use VSHL.
2400 if (VT.isVector()) {
2401 assert(ST->hasNEON() && "unexpected vector shift");
2402
2403 // Left shifts translate directly to the vshiftu intrinsic.
2404 if (N->getOpcode() == ISD::SHL)
2405 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 N->getOperand(0), N->getOperand(1));
2408
2409 assert((N->getOpcode() == ISD::SRA ||
2410 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2411
2412 // NEON uses the same intrinsics for both left and right shifts. For
2413 // right shifts, the shift amounts are negative, so negate the vector of
2414 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002415 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002416 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2417 getZeroVector(ShiftVT, DAG, dl),
2418 N->getOperand(1));
2419 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2420 Intrinsic::arm_neon_vshifts :
2421 Intrinsic::arm_neon_vshiftu);
2422 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 N->getOperand(0), NegatedCount);
2425 }
2426
Eli Friedmance392eb2009-08-22 03:13:10 +00002427 // We can get here for a node like i32 = ISD::SHL i32, i64
2428 if (VT != MVT::i64)
2429 return SDValue();
2430
2431 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002432 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002433
Chris Lattner27a6c732007-11-24 07:07:01 +00002434 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2435 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002436 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002437 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002438
Chris Lattner27a6c732007-11-24 07:07:01 +00002439 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002440 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002441
Chris Lattner27a6c732007-11-24 07:07:01 +00002442 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2444 DAG.getConstant(0, MVT::i32));
2445 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2446 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002447
Chris Lattner27a6c732007-11-24 07:07:01 +00002448 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2449 // captures the result into a carry flag.
2450 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002451 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002452
Chris Lattner27a6c732007-11-24 07:07:01 +00002453 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002455
Chris Lattner27a6c732007-11-24 07:07:01 +00002456 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002458}
2459
Bob Wilson5bafff32009-06-22 23:27:02 +00002460static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2461 SDValue TmpOp0, TmpOp1;
2462 bool Invert = false;
2463 bool Swap = false;
2464 unsigned Opc = 0;
2465
2466 SDValue Op0 = Op.getOperand(0);
2467 SDValue Op1 = Op.getOperand(1);
2468 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002469 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002470 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2471 DebugLoc dl = Op.getDebugLoc();
2472
2473 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2474 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002475 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 case ISD::SETUNE:
2477 case ISD::SETNE: Invert = true; // Fallthrough
2478 case ISD::SETOEQ:
2479 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2480 case ISD::SETOLT:
2481 case ISD::SETLT: Swap = true; // Fallthrough
2482 case ISD::SETOGT:
2483 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2484 case ISD::SETOLE:
2485 case ISD::SETLE: Swap = true; // Fallthrough
2486 case ISD::SETOGE:
2487 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2488 case ISD::SETUGE: Swap = true; // Fallthrough
2489 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2490 case ISD::SETUGT: Swap = true; // Fallthrough
2491 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2492 case ISD::SETUEQ: Invert = true; // Fallthrough
2493 case ISD::SETONE:
2494 // Expand this to (OLT | OGT).
2495 TmpOp0 = Op0;
2496 TmpOp1 = Op1;
2497 Opc = ISD::OR;
2498 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2499 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2500 break;
2501 case ISD::SETUO: Invert = true; // Fallthrough
2502 case ISD::SETO:
2503 // Expand this to (OLT | OGE).
2504 TmpOp0 = Op0;
2505 TmpOp1 = Op1;
2506 Opc = ISD::OR;
2507 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2508 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2509 break;
2510 }
2511 } else {
2512 // Integer comparisons.
2513 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002514 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 case ISD::SETNE: Invert = true;
2516 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2517 case ISD::SETLT: Swap = true;
2518 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2519 case ISD::SETLE: Swap = true;
2520 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2521 case ISD::SETULT: Swap = true;
2522 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2523 case ISD::SETULE: Swap = true;
2524 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2525 }
2526
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002527 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002528 if (Opc == ARMISD::VCEQ) {
2529
2530 SDValue AndOp;
2531 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2532 AndOp = Op0;
2533 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2534 AndOp = Op1;
2535
2536 // Ignore bitconvert.
2537 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2538 AndOp = AndOp.getOperand(0);
2539
2540 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2541 Opc = ARMISD::VTST;
2542 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2543 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2544 Invert = !Invert;
2545 }
2546 }
2547 }
2548
2549 if (Swap)
2550 std::swap(Op0, Op1);
2551
2552 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2553
2554 if (Invert)
2555 Result = DAG.getNOT(dl, Result, VT);
2556
2557 return Result;
2558}
2559
2560/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2561/// VMOV instruction, and if so, return the constant being splatted.
2562static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2563 unsigned SplatBitSize, SelectionDAG &DAG) {
2564 switch (SplatBitSize) {
2565 case 8:
2566 // Any 1-byte value is OK.
2567 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002569
2570 case 16:
2571 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2572 if ((SplatBits & ~0xff) == 0 ||
2573 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002575 break;
2576
2577 case 32:
2578 // NEON's 32-bit VMOV supports splat values where:
2579 // * only one byte is nonzero, or
2580 // * the least significant byte is 0xff and the second byte is nonzero, or
2581 // * the least significant 2 bytes are 0xff and the third is nonzero.
2582 if ((SplatBits & ~0xff) == 0 ||
2583 (SplatBits & ~0xff00) == 0 ||
2584 (SplatBits & ~0xff0000) == 0 ||
2585 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002586 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002587
2588 if ((SplatBits & ~0xffff) == 0 &&
2589 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002591
2592 if ((SplatBits & ~0xffffff) == 0 &&
2593 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002595
2596 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2597 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2598 // VMOV.I32. A (very) minor optimization would be to replicate the value
2599 // and fall through here to test for a valid 64-bit splat. But, then the
2600 // caller would also need to check and handle the change in size.
2601 break;
2602
2603 case 64: {
2604 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2605 uint64_t BitMask = 0xff;
2606 uint64_t Val = 0;
2607 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2608 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2609 Val |= BitMask;
2610 else if ((SplatBits & BitMask) != 0)
2611 return SDValue();
2612 BitMask <<= 8;
2613 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002614 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002615 }
2616
2617 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002618 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002619 break;
2620 }
2621
2622 return SDValue();
2623}
2624
2625/// getVMOVImm - If this is a build_vector of constants which can be
2626/// formed by using a VMOV instruction of the specified element size,
2627/// return the constant being splatted. The ByteSize field indicates the
2628/// number of bytes of each element [1248].
2629SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2630 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2631 APInt SplatBits, SplatUndef;
2632 unsigned SplatBitSize;
2633 bool HasAnyUndefs;
2634 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2635 HasAnyUndefs, ByteSize * 8))
2636 return SDValue();
2637
2638 if (SplatBitSize > ByteSize * 8)
2639 return SDValue();
2640
2641 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2642 SplatBitSize, DAG);
2643}
2644
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002645static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2646 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002647 unsigned NumElts = VT.getVectorNumElements();
2648 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002649 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002650
2651 // If this is a VEXT shuffle, the immediate value is the index of the first
2652 // element. The other shuffle indices must be the successive elements after
2653 // the first one.
2654 unsigned ExpectedElt = Imm;
2655 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002656 // Increment the expected index. If it wraps around, it may still be
2657 // a VEXT but the source vectors must be swapped.
2658 ExpectedElt += 1;
2659 if (ExpectedElt == NumElts * 2) {
2660 ExpectedElt = 0;
2661 ReverseVEXT = true;
2662 }
2663
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002664 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002665 return false;
2666 }
2667
2668 // Adjust the index value if the source operands will be swapped.
2669 if (ReverseVEXT)
2670 Imm -= NumElts;
2671
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002672 return true;
2673}
2674
Bob Wilson8bb9e482009-07-26 00:39:34 +00002675/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2676/// instruction with the specified blocksize. (The order of the elements
2677/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002678static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2679 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002680 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2681 "Only possible block sizes for VREV are: 16, 32, 64");
2682
Bob Wilson8bb9e482009-07-26 00:39:34 +00002683 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002684 if (EltSz == 64)
2685 return false;
2686
2687 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002688 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002689
2690 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2691 return false;
2692
2693 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002694 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002695 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2696 return false;
2697 }
2698
2699 return true;
2700}
2701
Bob Wilsonc692cb72009-08-21 20:54:19 +00002702static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2703 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002704 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2705 if (EltSz == 64)
2706 return false;
2707
Bob Wilsonc692cb72009-08-21 20:54:19 +00002708 unsigned NumElts = VT.getVectorNumElements();
2709 WhichResult = (M[0] == 0 ? 0 : 1);
2710 for (unsigned i = 0; i < NumElts; i += 2) {
2711 if ((unsigned) M[i] != i + WhichResult ||
2712 (unsigned) M[i+1] != i + NumElts + WhichResult)
2713 return false;
2714 }
2715 return true;
2716}
2717
Bob Wilson324f4f12009-12-03 06:40:55 +00002718/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2719/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2720/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2721static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2722 unsigned &WhichResult) {
2723 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2724 if (EltSz == 64)
2725 return false;
2726
2727 unsigned NumElts = VT.getVectorNumElements();
2728 WhichResult = (M[0] == 0 ? 0 : 1);
2729 for (unsigned i = 0; i < NumElts; i += 2) {
2730 if ((unsigned) M[i] != i + WhichResult ||
2731 (unsigned) M[i+1] != i + WhichResult)
2732 return false;
2733 }
2734 return true;
2735}
2736
Bob Wilsonc692cb72009-08-21 20:54:19 +00002737static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2738 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002739 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2740 if (EltSz == 64)
2741 return false;
2742
Bob Wilsonc692cb72009-08-21 20:54:19 +00002743 unsigned NumElts = VT.getVectorNumElements();
2744 WhichResult = (M[0] == 0 ? 0 : 1);
2745 for (unsigned i = 0; i != NumElts; ++i) {
2746 if ((unsigned) M[i] != 2 * i + WhichResult)
2747 return false;
2748 }
2749
2750 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002751 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002752 return false;
2753
2754 return true;
2755}
2756
Bob Wilson324f4f12009-12-03 06:40:55 +00002757/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2758/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2759/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2760static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2761 unsigned &WhichResult) {
2762 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2763 if (EltSz == 64)
2764 return false;
2765
2766 unsigned Half = VT.getVectorNumElements() / 2;
2767 WhichResult = (M[0] == 0 ? 0 : 1);
2768 for (unsigned j = 0; j != 2; ++j) {
2769 unsigned Idx = WhichResult;
2770 for (unsigned i = 0; i != Half; ++i) {
2771 if ((unsigned) M[i + j * Half] != Idx)
2772 return false;
2773 Idx += 2;
2774 }
2775 }
2776
2777 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2778 if (VT.is64BitVector() && EltSz == 32)
2779 return false;
2780
2781 return true;
2782}
2783
Bob Wilsonc692cb72009-08-21 20:54:19 +00002784static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2785 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002786 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2787 if (EltSz == 64)
2788 return false;
2789
Bob Wilsonc692cb72009-08-21 20:54:19 +00002790 unsigned NumElts = VT.getVectorNumElements();
2791 WhichResult = (M[0] == 0 ? 0 : 1);
2792 unsigned Idx = WhichResult * NumElts / 2;
2793 for (unsigned i = 0; i != NumElts; i += 2) {
2794 if ((unsigned) M[i] != Idx ||
2795 (unsigned) M[i+1] != Idx + NumElts)
2796 return false;
2797 Idx += 1;
2798 }
2799
2800 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002801 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002802 return false;
2803
2804 return true;
2805}
2806
Bob Wilson324f4f12009-12-03 06:40:55 +00002807/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2808/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2809/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2810static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2811 unsigned &WhichResult) {
2812 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2813 if (EltSz == 64)
2814 return false;
2815
2816 unsigned NumElts = VT.getVectorNumElements();
2817 WhichResult = (M[0] == 0 ? 0 : 1);
2818 unsigned Idx = WhichResult * NumElts / 2;
2819 for (unsigned i = 0; i != NumElts; i += 2) {
2820 if ((unsigned) M[i] != Idx ||
2821 (unsigned) M[i+1] != Idx)
2822 return false;
2823 Idx += 1;
2824 }
2825
2826 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2827 if (VT.is64BitVector() && EltSz == 32)
2828 return false;
2829
2830 return true;
2831}
2832
2833
Owen Andersone50ed302009-08-10 22:56:29 +00002834static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002835 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002836 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002837 if (ConstVal->isNullValue())
2838 return getZeroVector(VT, DAG, dl);
2839 if (ConstVal->isAllOnesValue())
2840 return getOnesVector(VT, DAG, dl);
2841
Owen Andersone50ed302009-08-10 22:56:29 +00002842 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 if (VT.is64BitVector()) {
2844 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002845 case 8: CanonicalVT = MVT::v8i8; break;
2846 case 16: CanonicalVT = MVT::v4i16; break;
2847 case 32: CanonicalVT = MVT::v2i32; break;
2848 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002849 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002850 }
2851 } else {
2852 assert(VT.is128BitVector() && "unknown splat vector size");
2853 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 case 8: CanonicalVT = MVT::v16i8; break;
2855 case 16: CanonicalVT = MVT::v8i16; break;
2856 case 32: CanonicalVT = MVT::v4i32; break;
2857 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002858 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002859 }
2860 }
2861
2862 // Build a canonical splat for this value.
2863 SmallVector<SDValue, 8> Ops;
2864 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2865 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2866 Ops.size());
2867 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2868}
2869
2870// If this is a case we can't handle, return null and let the default
2871// expansion code take care of it.
2872static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002873 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002875 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002876
2877 APInt SplatBits, SplatUndef;
2878 unsigned SplatBitSize;
2879 bool HasAnyUndefs;
2880 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002881 if (SplatBitSize <= 64) {
2882 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2883 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2884 if (Val.getNode())
2885 return BuildSplat(Val, VT, DAG, dl);
2886 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002887 }
2888
2889 // If there are only 2 elements in a 128-bit vector, insert them into an
2890 // undef vector. This handles the common case for 128-bit vector argument
2891 // passing, where the insertions should be translated to subreg accesses
2892 // with no real instructions.
2893 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2894 SDValue Val = DAG.getUNDEF(VT);
2895 SDValue Op0 = Op.getOperand(0);
2896 SDValue Op1 = Op.getOperand(1);
2897 if (Op0.getOpcode() != ISD::UNDEF)
2898 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2899 DAG.getIntPtrConstant(0));
2900 if (Op1.getOpcode() != ISD::UNDEF)
2901 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2902 DAG.getIntPtrConstant(1));
2903 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002904 }
2905
2906 return SDValue();
2907}
2908
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002909/// isShuffleMaskLegal - Targets can use this to indicate that they only
2910/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2911/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2912/// are assumed to be legal.
2913bool
2914ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2915 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002916 if (VT.getVectorNumElements() == 4 &&
2917 (VT.is128BitVector() || VT.is64BitVector())) {
2918 unsigned PFIndexes[4];
2919 for (unsigned i = 0; i != 4; ++i) {
2920 if (M[i] < 0)
2921 PFIndexes[i] = 8;
2922 else
2923 PFIndexes[i] = M[i];
2924 }
2925
2926 // Compute the index in the perfect shuffle table.
2927 unsigned PFTableIndex =
2928 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2929 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2930 unsigned Cost = (PFEntry >> 30);
2931
2932 if (Cost <= 4)
2933 return true;
2934 }
2935
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002936 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002937 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002938
2939 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2940 isVREVMask(M, VT, 64) ||
2941 isVREVMask(M, VT, 32) ||
2942 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002943 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2944 isVTRNMask(M, VT, WhichResult) ||
2945 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002946 isVZIPMask(M, VT, WhichResult) ||
2947 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2948 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2949 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002950}
2951
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002952/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2953/// the specified operations to build the shuffle.
2954static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2955 SDValue RHS, SelectionDAG &DAG,
2956 DebugLoc dl) {
2957 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2958 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2959 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2960
2961 enum {
2962 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2963 OP_VREV,
2964 OP_VDUP0,
2965 OP_VDUP1,
2966 OP_VDUP2,
2967 OP_VDUP3,
2968 OP_VEXT1,
2969 OP_VEXT2,
2970 OP_VEXT3,
2971 OP_VUZPL, // VUZP, left result
2972 OP_VUZPR, // VUZP, right result
2973 OP_VZIPL, // VZIP, left result
2974 OP_VZIPR, // VZIP, right result
2975 OP_VTRNL, // VTRN, left result
2976 OP_VTRNR // VTRN, right result
2977 };
2978
2979 if (OpNum == OP_COPY) {
2980 if (LHSID == (1*9+2)*9+3) return LHS;
2981 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2982 return RHS;
2983 }
2984
2985 SDValue OpLHS, OpRHS;
2986 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2987 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2988 EVT VT = OpLHS.getValueType();
2989
2990 switch (OpNum) {
2991 default: llvm_unreachable("Unknown shuffle opcode!");
2992 case OP_VREV:
2993 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2994 case OP_VDUP0:
2995 case OP_VDUP1:
2996 case OP_VDUP2:
2997 case OP_VDUP3:
2998 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002999 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003000 case OP_VEXT1:
3001 case OP_VEXT2:
3002 case OP_VEXT3:
3003 return DAG.getNode(ARMISD::VEXT, dl, VT,
3004 OpLHS, OpRHS,
3005 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3006 case OP_VUZPL:
3007 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003008 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003009 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3010 case OP_VZIPL:
3011 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003012 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003013 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3014 case OP_VTRNL:
3015 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003016 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3017 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003018 }
3019}
3020
Bob Wilson5bafff32009-06-22 23:27:02 +00003021static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003022 SDValue V1 = Op.getOperand(0);
3023 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003024 DebugLoc dl = Op.getDebugLoc();
3025 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003026 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003027 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003028
Bob Wilson28865062009-08-13 02:13:04 +00003029 // Convert shuffles that are directly supported on NEON to target-specific
3030 // DAG nodes, instead of keeping them as shuffles and matching them again
3031 // during code selection. This is more efficient and avoids the possibility
3032 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003033 // FIXME: floating-point vectors should be canonicalized to integer vectors
3034 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003035 SVN->getMask(ShuffleMask);
3036
3037 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00003038 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003039 // If this is undef splat, generate it via "just" vdup, if possible.
3040 if (Lane == -1) Lane = 0;
3041
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003042 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3043 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003044 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003045 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003046 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00003047 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003048
3049 bool ReverseVEXT;
3050 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003051 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003052 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003053 std::swap(V1, V2);
3054 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003055 DAG.getConstant(Imm, MVT::i32));
3056 }
3057
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003058 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003059 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003060 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003061 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003062 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003063 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3064
Bob Wilsonc692cb72009-08-21 20:54:19 +00003065 // Check for Neon shuffles that modify both input vectors in place.
3066 // If both results are used, i.e., if there are two shuffles with the same
3067 // source operands and with masks corresponding to both results of one of
3068 // these operations, DAG memoization will ensure that a single node is
3069 // used for both shuffles.
3070 unsigned WhichResult;
3071 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3072 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3073 V1, V2).getValue(WhichResult);
3074 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3075 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3076 V1, V2).getValue(WhichResult);
3077 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3078 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3079 V1, V2).getValue(WhichResult);
3080
Bob Wilson324f4f12009-12-03 06:40:55 +00003081 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3082 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3083 V1, V1).getValue(WhichResult);
3084 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3085 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3086 V1, V1).getValue(WhichResult);
3087 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3088 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3089 V1, V1).getValue(WhichResult);
3090
Bob Wilsonc692cb72009-08-21 20:54:19 +00003091 // If the shuffle is not directly supported and it has 4 elements, use
3092 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003093 if (VT.getVectorNumElements() == 4 &&
3094 (VT.is128BitVector() || VT.is64BitVector())) {
3095 unsigned PFIndexes[4];
3096 for (unsigned i = 0; i != 4; ++i) {
3097 if (ShuffleMask[i] < 0)
3098 PFIndexes[i] = 8;
3099 else
3100 PFIndexes[i] = ShuffleMask[i];
3101 }
3102
3103 // Compute the index in the perfect shuffle table.
3104 unsigned PFTableIndex =
3105 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3106
3107 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3108 unsigned Cost = (PFEntry >> 30);
3109
3110 if (Cost <= 4)
3111 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3112 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003113
Bob Wilson22cac0d2009-08-14 05:16:33 +00003114 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003115}
3116
Bob Wilson5bafff32009-06-22 23:27:02 +00003117static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003118 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003119 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003120 SDValue Vec = Op.getOperand(0);
3121 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003122 assert(VT == MVT::i32 &&
3123 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3124 "unexpected type for custom-lowering vector extract");
3125 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003126}
3127
Bob Wilsona6d65862009-08-03 20:36:38 +00003128static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3129 // The only time a CONCAT_VECTORS operation can have legal types is when
3130 // two 64-bit vectors are concatenated to a 128-bit vector.
3131 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3132 "unexpected CONCAT_VECTORS");
3133 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003135 SDValue Op0 = Op.getOperand(0);
3136 SDValue Op1 = Op.getOperand(1);
3137 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3139 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003140 DAG.getIntPtrConstant(0));
3141 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3143 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003144 DAG.getIntPtrConstant(1));
3145 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003146}
3147
Dan Gohmand858e902010-04-17 15:26:15 +00003148SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003149 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003150 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003151 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003152 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003153 case ISD::GlobalAddress:
3154 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3155 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003156 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003157 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3158 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003159 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003160 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003161 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003162 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003163 case ISD::SINT_TO_FP:
3164 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3165 case ISD::FP_TO_SINT:
3166 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003167 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003168 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003169 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003170 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003171 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3172 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003173 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003175 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003176 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003177 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003178 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003179 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003180 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003181 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3182 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3183 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003184 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003185 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003186 }
Dan Gohman475871a2008-07-27 21:46:04 +00003187 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003188}
3189
Duncan Sands1607f052008-12-01 11:39:25 +00003190/// ReplaceNodeResults - Replace the results of node with an illegal result
3191/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003192void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3193 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003194 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003195 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003196 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003197 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003198 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003199 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003200 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003201 Res = ExpandBIT_CONVERT(N, DAG);
3202 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003203 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003204 case ISD::SRA:
3205 Res = LowerShift(N, DAG, Subtarget);
3206 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003207 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003208 if (Res.getNode())
3209 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003210}
Chris Lattner27a6c732007-11-24 07:07:01 +00003211
Evan Chenga8e29892007-01-19 07:51:42 +00003212//===----------------------------------------------------------------------===//
3213// ARM Scheduler Hooks
3214//===----------------------------------------------------------------------===//
3215
3216MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003217ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3218 MachineBasicBlock *BB,
3219 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003220 unsigned dest = MI->getOperand(0).getReg();
3221 unsigned ptr = MI->getOperand(1).getReg();
3222 unsigned oldval = MI->getOperand(2).getReg();
3223 unsigned newval = MI->getOperand(3).getReg();
3224 unsigned scratch = BB->getParent()->getRegInfo()
3225 .createVirtualRegister(ARM::GPRRegisterClass);
3226 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3227 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003228 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003229
3230 unsigned ldrOpc, strOpc;
3231 switch (Size) {
3232 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003233 case 1:
3234 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3235 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3236 break;
3237 case 2:
3238 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3239 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3240 break;
3241 case 4:
3242 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3243 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3244 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003245 }
3246
3247 MachineFunction *MF = BB->getParent();
3248 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3249 MachineFunction::iterator It = BB;
3250 ++It; // insert the new blocks after the current block
3251
3252 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3253 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3254 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3255 MF->insert(It, loop1MBB);
3256 MF->insert(It, loop2MBB);
3257 MF->insert(It, exitMBB);
3258 exitMBB->transferSuccessors(BB);
3259
3260 // thisMBB:
3261 // ...
3262 // fallthrough --> loop1MBB
3263 BB->addSuccessor(loop1MBB);
3264
3265 // loop1MBB:
3266 // ldrex dest, [ptr]
3267 // cmp dest, oldval
3268 // bne exitMBB
3269 BB = loop1MBB;
3270 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003271 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003272 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003273 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3274 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003275 BB->addSuccessor(loop2MBB);
3276 BB->addSuccessor(exitMBB);
3277
3278 // loop2MBB:
3279 // strex scratch, newval, [ptr]
3280 // cmp scratch, #0
3281 // bne loop1MBB
3282 BB = loop2MBB;
3283 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3284 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003285 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003286 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003287 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3288 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003289 BB->addSuccessor(loop1MBB);
3290 BB->addSuccessor(exitMBB);
3291
3292 // exitMBB:
3293 // ...
3294 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003295
3296 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3297
Jim Grosbach5278eb82009-12-11 01:42:04 +00003298 return BB;
3299}
3300
3301MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003302ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3303 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003304 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3305 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3306
3307 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003308 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003309 MachineFunction::iterator It = BB;
3310 ++It;
3311
3312 unsigned dest = MI->getOperand(0).getReg();
3313 unsigned ptr = MI->getOperand(1).getReg();
3314 unsigned incr = MI->getOperand(2).getReg();
3315 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003316
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003317 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003318 unsigned ldrOpc, strOpc;
3319 switch (Size) {
3320 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003321 case 1:
3322 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003323 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003324 break;
3325 case 2:
3326 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3327 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3328 break;
3329 case 4:
3330 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3331 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3332 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003333 }
3334
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003335 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3336 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3337 MF->insert(It, loopMBB);
3338 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003339 exitMBB->transferSuccessors(BB);
3340
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003341 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003342 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3343 unsigned scratch2 = (!BinOpcode) ? incr :
3344 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3345
3346 // thisMBB:
3347 // ...
3348 // fallthrough --> loopMBB
3349 BB->addSuccessor(loopMBB);
3350
3351 // loopMBB:
3352 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003353 // <binop> scratch2, dest, incr
3354 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003355 // cmp scratch, #0
3356 // bne- loopMBB
3357 // fallthrough --> exitMBB
3358 BB = loopMBB;
3359 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003360 if (BinOpcode) {
3361 // operand order needs to go the other way for NAND
3362 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3363 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3364 addReg(incr).addReg(dest)).addReg(0);
3365 else
3366 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3367 addReg(dest).addReg(incr)).addReg(0);
3368 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003369
3370 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3371 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003372 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003373 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003374 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3375 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003376
3377 BB->addSuccessor(loopMBB);
3378 BB->addSuccessor(exitMBB);
3379
3380 // exitMBB:
3381 // ...
3382 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003383
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003384 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003385
Jim Grosbachc3c23542009-12-14 04:22:04 +00003386 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003387}
3388
3389MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003390ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003391 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003392 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003393 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003394 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003395 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003396 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003397 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003398 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003399
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003400 case ARM::ATOMIC_LOAD_ADD_I8:
3401 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3402 case ARM::ATOMIC_LOAD_ADD_I16:
3403 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3404 case ARM::ATOMIC_LOAD_ADD_I32:
3405 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003406
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003407 case ARM::ATOMIC_LOAD_AND_I8:
3408 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3409 case ARM::ATOMIC_LOAD_AND_I16:
3410 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3411 case ARM::ATOMIC_LOAD_AND_I32:
3412 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003413
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003414 case ARM::ATOMIC_LOAD_OR_I8:
3415 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3416 case ARM::ATOMIC_LOAD_OR_I16:
3417 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3418 case ARM::ATOMIC_LOAD_OR_I32:
3419 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003420
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003421 case ARM::ATOMIC_LOAD_XOR_I8:
3422 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3423 case ARM::ATOMIC_LOAD_XOR_I16:
3424 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3425 case ARM::ATOMIC_LOAD_XOR_I32:
3426 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003427
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003428 case ARM::ATOMIC_LOAD_NAND_I8:
3429 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3430 case ARM::ATOMIC_LOAD_NAND_I16:
3431 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3432 case ARM::ATOMIC_LOAD_NAND_I32:
3433 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003434
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003435 case ARM::ATOMIC_LOAD_SUB_I8:
3436 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3437 case ARM::ATOMIC_LOAD_SUB_I16:
3438 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3439 case ARM::ATOMIC_LOAD_SUB_I32:
3440 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003441
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003442 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3443 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3444 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003445
3446 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3447 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3448 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003449
Evan Cheng007ea272009-08-12 05:17:19 +00003450 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003451 // To "insert" a SELECT_CC instruction, we actually have to insert the
3452 // diamond control-flow pattern. The incoming instruction knows the
3453 // destination vreg to set, the condition code register to branch on, the
3454 // true/false values to select between, and a branch opcode to use.
3455 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003456 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003457 ++It;
3458
3459 // thisMBB:
3460 // ...
3461 // TrueVal = ...
3462 // cmpTY ccX, r1, r2
3463 // bCC copy1MBB
3464 // fallthrough --> copy0MBB
3465 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003466 MachineFunction *F = BB->getParent();
3467 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3468 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003469 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003470 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003471 F->insert(It, copy0MBB);
3472 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003473 // Update machine-CFG edges by first adding all successors of the current
3474 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003475 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003476 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003477 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003478 // Next, remove all successors of the current block, and add the true
3479 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003480 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003481 BB->removeSuccessor(BB->succ_begin());
3482 BB->addSuccessor(copy0MBB);
3483 BB->addSuccessor(sinkMBB);
3484
3485 // copy0MBB:
3486 // %FalseValue = ...
3487 // # fallthrough to sinkMBB
3488 BB = copy0MBB;
3489
3490 // Update machine-CFG edges
3491 BB->addSuccessor(sinkMBB);
3492
3493 // sinkMBB:
3494 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3495 // ...
3496 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003497 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003498 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3499 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3500
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003501 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003502 return BB;
3503 }
Evan Cheng86198642009-08-07 00:34:42 +00003504
3505 case ARM::tANDsp:
3506 case ARM::tADDspr_:
3507 case ARM::tSUBspi_:
3508 case ARM::t2SUBrSPi_:
3509 case ARM::t2SUBrSPi12_:
3510 case ARM::t2SUBrSPs_: {
3511 MachineFunction *MF = BB->getParent();
3512 unsigned DstReg = MI->getOperand(0).getReg();
3513 unsigned SrcReg = MI->getOperand(1).getReg();
3514 bool DstIsDead = MI->getOperand(0).isDead();
3515 bool SrcIsKill = MI->getOperand(1).isKill();
3516
3517 if (SrcReg != ARM::SP) {
3518 // Copy the source to SP from virtual register.
3519 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3520 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3521 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3522 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3523 .addReg(SrcReg, getKillRegState(SrcIsKill));
3524 }
3525
3526 unsigned OpOpc = 0;
3527 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3528 switch (MI->getOpcode()) {
3529 default:
3530 llvm_unreachable("Unexpected pseudo instruction!");
3531 case ARM::tANDsp:
3532 OpOpc = ARM::tAND;
3533 NeedPred = true;
3534 break;
3535 case ARM::tADDspr_:
3536 OpOpc = ARM::tADDspr;
3537 break;
3538 case ARM::tSUBspi_:
3539 OpOpc = ARM::tSUBspi;
3540 break;
3541 case ARM::t2SUBrSPi_:
3542 OpOpc = ARM::t2SUBrSPi;
3543 NeedPred = true; NeedCC = true;
3544 break;
3545 case ARM::t2SUBrSPi12_:
3546 OpOpc = ARM::t2SUBrSPi12;
3547 NeedPred = true;
3548 break;
3549 case ARM::t2SUBrSPs_:
3550 OpOpc = ARM::t2SUBrSPs;
3551 NeedPred = true; NeedCC = true; NeedOp3 = true;
3552 break;
3553 }
3554 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3555 if (OpOpc == ARM::tAND)
3556 AddDefaultT1CC(MIB);
3557 MIB.addReg(ARM::SP);
3558 MIB.addOperand(MI->getOperand(2));
3559 if (NeedOp3)
3560 MIB.addOperand(MI->getOperand(3));
3561 if (NeedPred)
3562 AddDefaultPred(MIB);
3563 if (NeedCC)
3564 AddDefaultCC(MIB);
3565
3566 // Copy the result from SP to virtual register.
3567 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3568 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3569 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3570 BuildMI(BB, dl, TII->get(CopyOpc))
3571 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3572 .addReg(ARM::SP);
3573 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3574 return BB;
3575 }
Evan Chenga8e29892007-01-19 07:51:42 +00003576 }
3577}
3578
3579//===----------------------------------------------------------------------===//
3580// ARM Optimization Hooks
3581//===----------------------------------------------------------------------===//
3582
Chris Lattnerd1980a52009-03-12 06:52:53 +00003583static
3584SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3585 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003586 SelectionDAG &DAG = DCI.DAG;
3587 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003588 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003589 unsigned Opc = N->getOpcode();
3590 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3591 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3592 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3593 ISD::CondCode CC = ISD::SETCC_INVALID;
3594
3595 if (isSlctCC) {
3596 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3597 } else {
3598 SDValue CCOp = Slct.getOperand(0);
3599 if (CCOp.getOpcode() == ISD::SETCC)
3600 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3601 }
3602
3603 bool DoXform = false;
3604 bool InvCC = false;
3605 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3606 "Bad input!");
3607
3608 if (LHS.getOpcode() == ISD::Constant &&
3609 cast<ConstantSDNode>(LHS)->isNullValue()) {
3610 DoXform = true;
3611 } else if (CC != ISD::SETCC_INVALID &&
3612 RHS.getOpcode() == ISD::Constant &&
3613 cast<ConstantSDNode>(RHS)->isNullValue()) {
3614 std::swap(LHS, RHS);
3615 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003616 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003617 Op0.getOperand(0).getValueType();
3618 bool isInt = OpVT.isInteger();
3619 CC = ISD::getSetCCInverse(CC, isInt);
3620
3621 if (!TLI.isCondCodeLegal(CC, OpVT))
3622 return SDValue(); // Inverse operator isn't legal.
3623
3624 DoXform = true;
3625 InvCC = true;
3626 }
3627
3628 if (DoXform) {
3629 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3630 if (isSlctCC)
3631 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3632 Slct.getOperand(0), Slct.getOperand(1), CC);
3633 SDValue CCOp = Slct.getOperand(0);
3634 if (InvCC)
3635 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3636 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3637 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3638 CCOp, OtherOp, Result);
3639 }
3640 return SDValue();
3641}
3642
3643/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3644static SDValue PerformADDCombine(SDNode *N,
3645 TargetLowering::DAGCombinerInfo &DCI) {
3646 // added by evan in r37685 with no testcase.
3647 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003648
Chris Lattnerd1980a52009-03-12 06:52:53 +00003649 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3650 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3651 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3652 if (Result.getNode()) return Result;
3653 }
3654 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3655 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3656 if (Result.getNode()) return Result;
3657 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003658
Chris Lattnerd1980a52009-03-12 06:52:53 +00003659 return SDValue();
3660}
3661
3662/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3663static SDValue PerformSUBCombine(SDNode *N,
3664 TargetLowering::DAGCombinerInfo &DCI) {
3665 // added by evan in r37685 with no testcase.
3666 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003667
Chris Lattnerd1980a52009-03-12 06:52:53 +00003668 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3669 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3670 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3671 if (Result.getNode()) return Result;
3672 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003673
Chris Lattnerd1980a52009-03-12 06:52:53 +00003674 return SDValue();
3675}
3676
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003677/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3678/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003679static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003680 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003681 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003682 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003683 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003684 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003685 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003686}
3687
Bob Wilson5bafff32009-06-22 23:27:02 +00003688/// getVShiftImm - Check if this is a valid build_vector for the immediate
3689/// operand of a vector shift operation, where all the elements of the
3690/// build_vector must have the same constant integer value.
3691static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3692 // Ignore bit_converts.
3693 while (Op.getOpcode() == ISD::BIT_CONVERT)
3694 Op = Op.getOperand(0);
3695 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3696 APInt SplatBits, SplatUndef;
3697 unsigned SplatBitSize;
3698 bool HasAnyUndefs;
3699 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3700 HasAnyUndefs, ElementBits) ||
3701 SplatBitSize > ElementBits)
3702 return false;
3703 Cnt = SplatBits.getSExtValue();
3704 return true;
3705}
3706
3707/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3708/// operand of a vector shift left operation. That value must be in the range:
3709/// 0 <= Value < ElementBits for a left shift; or
3710/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003711static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003712 assert(VT.isVector() && "vector shift count is not a vector type");
3713 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3714 if (! getVShiftImm(Op, ElementBits, Cnt))
3715 return false;
3716 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3717}
3718
3719/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3720/// operand of a vector shift right operation. For a shift opcode, the value
3721/// is positive, but for an intrinsic the value count must be negative. The
3722/// absolute value must be in the range:
3723/// 1 <= |Value| <= ElementBits for a right shift; or
3724/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003725static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003726 int64_t &Cnt) {
3727 assert(VT.isVector() && "vector shift count is not a vector type");
3728 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3729 if (! getVShiftImm(Op, ElementBits, Cnt))
3730 return false;
3731 if (isIntrinsic)
3732 Cnt = -Cnt;
3733 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3734}
3735
3736/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3737static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3738 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3739 switch (IntNo) {
3740 default:
3741 // Don't do anything for most intrinsics.
3742 break;
3743
3744 // Vector shifts: check for immediate versions and lower them.
3745 // Note: This is done during DAG combining instead of DAG legalizing because
3746 // the build_vectors for 64-bit vector element shift counts are generally
3747 // not legal, and it is hard to see their values after they get legalized to
3748 // loads from a constant pool.
3749 case Intrinsic::arm_neon_vshifts:
3750 case Intrinsic::arm_neon_vshiftu:
3751 case Intrinsic::arm_neon_vshiftls:
3752 case Intrinsic::arm_neon_vshiftlu:
3753 case Intrinsic::arm_neon_vshiftn:
3754 case Intrinsic::arm_neon_vrshifts:
3755 case Intrinsic::arm_neon_vrshiftu:
3756 case Intrinsic::arm_neon_vrshiftn:
3757 case Intrinsic::arm_neon_vqshifts:
3758 case Intrinsic::arm_neon_vqshiftu:
3759 case Intrinsic::arm_neon_vqshiftsu:
3760 case Intrinsic::arm_neon_vqshiftns:
3761 case Intrinsic::arm_neon_vqshiftnu:
3762 case Intrinsic::arm_neon_vqshiftnsu:
3763 case Intrinsic::arm_neon_vqrshiftns:
3764 case Intrinsic::arm_neon_vqrshiftnu:
3765 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003766 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003767 int64_t Cnt;
3768 unsigned VShiftOpc = 0;
3769
3770 switch (IntNo) {
3771 case Intrinsic::arm_neon_vshifts:
3772 case Intrinsic::arm_neon_vshiftu:
3773 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3774 VShiftOpc = ARMISD::VSHL;
3775 break;
3776 }
3777 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3778 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3779 ARMISD::VSHRs : ARMISD::VSHRu);
3780 break;
3781 }
3782 return SDValue();
3783
3784 case Intrinsic::arm_neon_vshiftls:
3785 case Intrinsic::arm_neon_vshiftlu:
3786 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3787 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003788 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003789
3790 case Intrinsic::arm_neon_vrshifts:
3791 case Intrinsic::arm_neon_vrshiftu:
3792 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3793 break;
3794 return SDValue();
3795
3796 case Intrinsic::arm_neon_vqshifts:
3797 case Intrinsic::arm_neon_vqshiftu:
3798 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3799 break;
3800 return SDValue();
3801
3802 case Intrinsic::arm_neon_vqshiftsu:
3803 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3804 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003805 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003806
3807 case Intrinsic::arm_neon_vshiftn:
3808 case Intrinsic::arm_neon_vrshiftn:
3809 case Intrinsic::arm_neon_vqshiftns:
3810 case Intrinsic::arm_neon_vqshiftnu:
3811 case Intrinsic::arm_neon_vqshiftnsu:
3812 case Intrinsic::arm_neon_vqrshiftns:
3813 case Intrinsic::arm_neon_vqrshiftnu:
3814 case Intrinsic::arm_neon_vqrshiftnsu:
3815 // Narrowing shifts require an immediate right shift.
3816 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3817 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003818 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003819
3820 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003821 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003822 }
3823
3824 switch (IntNo) {
3825 case Intrinsic::arm_neon_vshifts:
3826 case Intrinsic::arm_neon_vshiftu:
3827 // Opcode already set above.
3828 break;
3829 case Intrinsic::arm_neon_vshiftls:
3830 case Intrinsic::arm_neon_vshiftlu:
3831 if (Cnt == VT.getVectorElementType().getSizeInBits())
3832 VShiftOpc = ARMISD::VSHLLi;
3833 else
3834 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3835 ARMISD::VSHLLs : ARMISD::VSHLLu);
3836 break;
3837 case Intrinsic::arm_neon_vshiftn:
3838 VShiftOpc = ARMISD::VSHRN; break;
3839 case Intrinsic::arm_neon_vrshifts:
3840 VShiftOpc = ARMISD::VRSHRs; break;
3841 case Intrinsic::arm_neon_vrshiftu:
3842 VShiftOpc = ARMISD::VRSHRu; break;
3843 case Intrinsic::arm_neon_vrshiftn:
3844 VShiftOpc = ARMISD::VRSHRN; break;
3845 case Intrinsic::arm_neon_vqshifts:
3846 VShiftOpc = ARMISD::VQSHLs; break;
3847 case Intrinsic::arm_neon_vqshiftu:
3848 VShiftOpc = ARMISD::VQSHLu; break;
3849 case Intrinsic::arm_neon_vqshiftsu:
3850 VShiftOpc = ARMISD::VQSHLsu; break;
3851 case Intrinsic::arm_neon_vqshiftns:
3852 VShiftOpc = ARMISD::VQSHRNs; break;
3853 case Intrinsic::arm_neon_vqshiftnu:
3854 VShiftOpc = ARMISD::VQSHRNu; break;
3855 case Intrinsic::arm_neon_vqshiftnsu:
3856 VShiftOpc = ARMISD::VQSHRNsu; break;
3857 case Intrinsic::arm_neon_vqrshiftns:
3858 VShiftOpc = ARMISD::VQRSHRNs; break;
3859 case Intrinsic::arm_neon_vqrshiftnu:
3860 VShiftOpc = ARMISD::VQRSHRNu; break;
3861 case Intrinsic::arm_neon_vqrshiftnsu:
3862 VShiftOpc = ARMISD::VQRSHRNsu; break;
3863 }
3864
3865 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003867 }
3868
3869 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003870 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003871 int64_t Cnt;
3872 unsigned VShiftOpc = 0;
3873
3874 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3875 VShiftOpc = ARMISD::VSLI;
3876 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3877 VShiftOpc = ARMISD::VSRI;
3878 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003879 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003880 }
3881
3882 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3883 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003885 }
3886
3887 case Intrinsic::arm_neon_vqrshifts:
3888 case Intrinsic::arm_neon_vqrshiftu:
3889 // No immediate versions of these to check for.
3890 break;
3891 }
3892
3893 return SDValue();
3894}
3895
3896/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3897/// lowers them. As with the vector shift intrinsics, this is done during DAG
3898/// combining instead of DAG legalizing because the build_vectors for 64-bit
3899/// vector element shift counts are generally not legal, and it is hard to see
3900/// their values after they get legalized to loads from a constant pool.
3901static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3902 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003903 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003904
3905 // Nothing to be done for scalar shifts.
3906 if (! VT.isVector())
3907 return SDValue();
3908
3909 assert(ST->hasNEON() && "unexpected vector shift");
3910 int64_t Cnt;
3911
3912 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003913 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003914
3915 case ISD::SHL:
3916 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3917 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003919 break;
3920
3921 case ISD::SRA:
3922 case ISD::SRL:
3923 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3924 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3925 ARMISD::VSHRs : ARMISD::VSHRu);
3926 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003928 }
3929 }
3930 return SDValue();
3931}
3932
3933/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3934/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3935static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3936 const ARMSubtarget *ST) {
3937 SDValue N0 = N->getOperand(0);
3938
3939 // Check for sign- and zero-extensions of vector extract operations of 8-
3940 // and 16-bit vector elements. NEON supports these directly. They are
3941 // handled during DAG combining because type legalization will promote them
3942 // to 32-bit types and it is messy to recognize the operations after that.
3943 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3944 SDValue Vec = N0.getOperand(0);
3945 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003946 EVT VT = N->getValueType(0);
3947 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003948 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3949
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 if (VT == MVT::i32 &&
3951 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003952 TLI.isTypeLegal(Vec.getValueType())) {
3953
3954 unsigned Opc = 0;
3955 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003956 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003957 case ISD::SIGN_EXTEND:
3958 Opc = ARMISD::VGETLANEs;
3959 break;
3960 case ISD::ZERO_EXTEND:
3961 case ISD::ANY_EXTEND:
3962 Opc = ARMISD::VGETLANEu;
3963 break;
3964 }
3965 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3966 }
3967 }
3968
3969 return SDValue();
3970}
3971
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003972/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3973/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3974static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3975 const ARMSubtarget *ST) {
3976 // If the target supports NEON, try to use vmax/vmin instructions for f32
3977 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3978 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3979 // a NaN; only do the transformation when it matches that behavior.
3980
3981 // For now only do this when using NEON for FP operations; if using VFP, it
3982 // is not obvious that the benefit outweighs the cost of switching to the
3983 // NEON pipeline.
3984 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3985 N->getValueType(0) != MVT::f32)
3986 return SDValue();
3987
3988 SDValue CondLHS = N->getOperand(0);
3989 SDValue CondRHS = N->getOperand(1);
3990 SDValue LHS = N->getOperand(2);
3991 SDValue RHS = N->getOperand(3);
3992 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3993
3994 unsigned Opcode = 0;
3995 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003996 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003997 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003998 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003999 IsReversed = true ; // x CC y ? y : x
4000 } else {
4001 return SDValue();
4002 }
4003
Bob Wilsone742bb52010-02-24 22:15:53 +00004004 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004005 switch (CC) {
4006 default: break;
4007 case ISD::SETOLT:
4008 case ISD::SETOLE:
4009 case ISD::SETLT:
4010 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004011 case ISD::SETULT:
4012 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004013 // If LHS is NaN, an ordered comparison will be false and the result will
4014 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4015 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4016 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4017 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4018 break;
4019 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4020 // will return -0, so vmin can only be used for unsafe math or if one of
4021 // the operands is known to be nonzero.
4022 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4023 !UnsafeFPMath &&
4024 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4025 break;
4026 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004027 break;
4028
4029 case ISD::SETOGT:
4030 case ISD::SETOGE:
4031 case ISD::SETGT:
4032 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004033 case ISD::SETUGT:
4034 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004035 // If LHS is NaN, an ordered comparison will be false and the result will
4036 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4037 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4038 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4039 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4040 break;
4041 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4042 // will return +0, so vmax can only be used for unsafe math or if one of
4043 // the operands is known to be nonzero.
4044 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4045 !UnsafeFPMath &&
4046 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4047 break;
4048 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004049 break;
4050 }
4051
4052 if (!Opcode)
4053 return SDValue();
4054 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4055}
4056
Dan Gohman475871a2008-07-27 21:46:04 +00004057SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004058 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004059 switch (N->getOpcode()) {
4060 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004061 case ISD::ADD: return PerformADDCombine(N, DCI);
4062 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00004063 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004064 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004065 case ISD::SHL:
4066 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004067 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004068 case ISD::SIGN_EXTEND:
4069 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004070 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4071 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004072 }
Dan Gohman475871a2008-07-27 21:46:04 +00004073 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004074}
4075
Bill Wendlingaf566342009-08-15 21:21:19 +00004076bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4077 if (!Subtarget->hasV6Ops())
4078 // Pre-v6 does not support unaligned mem access.
4079 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004080 else {
4081 // v6+ may or may not support unaligned mem access depending on the system
4082 // configuration.
4083 // FIXME: This is pretty conservative. Should we provide cmdline option to
4084 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004085 if (!Subtarget->isTargetDarwin())
4086 return false;
4087 }
4088
4089 switch (VT.getSimpleVT().SimpleTy) {
4090 default:
4091 return false;
4092 case MVT::i8:
4093 case MVT::i16:
4094 case MVT::i32:
4095 return true;
4096 // FIXME: VLD1 etc with standard alignment is legal.
4097 }
4098}
4099
Evan Chenge6c835f2009-08-14 20:09:37 +00004100static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4101 if (V < 0)
4102 return false;
4103
4104 unsigned Scale = 1;
4105 switch (VT.getSimpleVT().SimpleTy) {
4106 default: return false;
4107 case MVT::i1:
4108 case MVT::i8:
4109 // Scale == 1;
4110 break;
4111 case MVT::i16:
4112 // Scale == 2;
4113 Scale = 2;
4114 break;
4115 case MVT::i32:
4116 // Scale == 4;
4117 Scale = 4;
4118 break;
4119 }
4120
4121 if ((V & (Scale - 1)) != 0)
4122 return false;
4123 V /= Scale;
4124 return V == (V & ((1LL << 5) - 1));
4125}
4126
4127static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4128 const ARMSubtarget *Subtarget) {
4129 bool isNeg = false;
4130 if (V < 0) {
4131 isNeg = true;
4132 V = - V;
4133 }
4134
4135 switch (VT.getSimpleVT().SimpleTy) {
4136 default: return false;
4137 case MVT::i1:
4138 case MVT::i8:
4139 case MVT::i16:
4140 case MVT::i32:
4141 // + imm12 or - imm8
4142 if (isNeg)
4143 return V == (V & ((1LL << 8) - 1));
4144 return V == (V & ((1LL << 12) - 1));
4145 case MVT::f32:
4146 case MVT::f64:
4147 // Same as ARM mode. FIXME: NEON?
4148 if (!Subtarget->hasVFP2())
4149 return false;
4150 if ((V & 3) != 0)
4151 return false;
4152 V >>= 2;
4153 return V == (V & ((1LL << 8) - 1));
4154 }
4155}
4156
Evan Chengb01fad62007-03-12 23:30:29 +00004157/// isLegalAddressImmediate - Return true if the integer value can be used
4158/// as the offset of the target addressing mode for load / store of the
4159/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004160static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004161 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004162 if (V == 0)
4163 return true;
4164
Evan Cheng65011532009-03-09 19:15:00 +00004165 if (!VT.isSimple())
4166 return false;
4167
Evan Chenge6c835f2009-08-14 20:09:37 +00004168 if (Subtarget->isThumb1Only())
4169 return isLegalT1AddressImmediate(V, VT);
4170 else if (Subtarget->isThumb2())
4171 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004172
Evan Chenge6c835f2009-08-14 20:09:37 +00004173 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004174 if (V < 0)
4175 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004177 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 case MVT::i1:
4179 case MVT::i8:
4180 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004181 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004182 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004184 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004185 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 case MVT::f32:
4187 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004188 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004189 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004190 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004191 return false;
4192 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004193 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004194 }
Evan Chenga8e29892007-01-19 07:51:42 +00004195}
4196
Evan Chenge6c835f2009-08-14 20:09:37 +00004197bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4198 EVT VT) const {
4199 int Scale = AM.Scale;
4200 if (Scale < 0)
4201 return false;
4202
4203 switch (VT.getSimpleVT().SimpleTy) {
4204 default: return false;
4205 case MVT::i1:
4206 case MVT::i8:
4207 case MVT::i16:
4208 case MVT::i32:
4209 if (Scale == 1)
4210 return true;
4211 // r + r << imm
4212 Scale = Scale & ~1;
4213 return Scale == 2 || Scale == 4 || Scale == 8;
4214 case MVT::i64:
4215 // r + r
4216 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4217 return true;
4218 return false;
4219 case MVT::isVoid:
4220 // Note, we allow "void" uses (basically, uses that aren't loads or
4221 // stores), because arm allows folding a scale into many arithmetic
4222 // operations. This should be made more precise and revisited later.
4223
4224 // Allow r << imm, but the imm has to be a multiple of two.
4225 if (Scale & 1) return false;
4226 return isPowerOf2_32(Scale);
4227 }
4228}
4229
Chris Lattner37caf8c2007-04-09 23:33:39 +00004230/// isLegalAddressingMode - Return true if the addressing mode represented
4231/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004232bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004233 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004234 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004235 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004236 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004237
Chris Lattner37caf8c2007-04-09 23:33:39 +00004238 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004239 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004240 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004241
Chris Lattner37caf8c2007-04-09 23:33:39 +00004242 switch (AM.Scale) {
4243 case 0: // no scale reg, must be "r+i" or "r", or "i".
4244 break;
4245 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004246 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004247 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004248 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004249 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004250 // ARM doesn't support any R+R*scale+imm addr modes.
4251 if (AM.BaseOffs)
4252 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004253
Bob Wilson2c7dab12009-04-08 17:55:28 +00004254 if (!VT.isSimple())
4255 return false;
4256
Evan Chenge6c835f2009-08-14 20:09:37 +00004257 if (Subtarget->isThumb2())
4258 return isLegalT2ScaledAddressingMode(AM, VT);
4259
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004260 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004262 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 case MVT::i1:
4264 case MVT::i8:
4265 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004266 if (Scale < 0) Scale = -Scale;
4267 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004268 return true;
4269 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004270 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004272 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004273 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004274 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004275 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004276 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004277
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004279 // Note, we allow "void" uses (basically, uses that aren't loads or
4280 // stores), because arm allows folding a scale into many arithmetic
4281 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004282
Chris Lattner37caf8c2007-04-09 23:33:39 +00004283 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004284 if (Scale & 1) return false;
4285 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004286 }
4287 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004288 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004289 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004290}
4291
Evan Cheng77e47512009-11-11 19:05:52 +00004292/// isLegalICmpImmediate - Return true if the specified immediate is legal
4293/// icmp immediate, that is the target has icmp instructions which can compare
4294/// a register against the immediate without having to materialize the
4295/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004296bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004297 if (!Subtarget->isThumb())
4298 return ARM_AM::getSOImmVal(Imm) != -1;
4299 if (Subtarget->isThumb2())
4300 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004301 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004302}
4303
Owen Andersone50ed302009-08-10 22:56:29 +00004304static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004305 bool isSEXTLoad, SDValue &Base,
4306 SDValue &Offset, bool &isInc,
4307 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004308 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4309 return false;
4310
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004312 // AddressingMode 3
4313 Base = Ptr->getOperand(0);
4314 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004315 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004316 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004317 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004318 isInc = false;
4319 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4320 return true;
4321 }
4322 }
4323 isInc = (Ptr->getOpcode() == ISD::ADD);
4324 Offset = Ptr->getOperand(1);
4325 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004327 // AddressingMode 2
4328 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004329 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004330 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004331 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004332 isInc = false;
4333 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4334 Base = Ptr->getOperand(0);
4335 return true;
4336 }
4337 }
4338
4339 if (Ptr->getOpcode() == ISD::ADD) {
4340 isInc = true;
4341 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4342 if (ShOpcVal != ARM_AM::no_shift) {
4343 Base = Ptr->getOperand(1);
4344 Offset = Ptr->getOperand(0);
4345 } else {
4346 Base = Ptr->getOperand(0);
4347 Offset = Ptr->getOperand(1);
4348 }
4349 return true;
4350 }
4351
4352 isInc = (Ptr->getOpcode() == ISD::ADD);
4353 Base = Ptr->getOperand(0);
4354 Offset = Ptr->getOperand(1);
4355 return true;
4356 }
4357
Jim Grosbache5165492009-11-09 00:11:35 +00004358 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004359 return false;
4360}
4361
Owen Andersone50ed302009-08-10 22:56:29 +00004362static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004363 bool isSEXTLoad, SDValue &Base,
4364 SDValue &Offset, bool &isInc,
4365 SelectionDAG &DAG) {
4366 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4367 return false;
4368
4369 Base = Ptr->getOperand(0);
4370 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4371 int RHSC = (int)RHS->getZExtValue();
4372 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4373 assert(Ptr->getOpcode() == ISD::ADD);
4374 isInc = false;
4375 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4376 return true;
4377 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4378 isInc = Ptr->getOpcode() == ISD::ADD;
4379 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4380 return true;
4381 }
4382 }
4383
4384 return false;
4385}
4386
Evan Chenga8e29892007-01-19 07:51:42 +00004387/// getPreIndexedAddressParts - returns true by value, base pointer and
4388/// offset pointer and addressing mode by reference if the node's address
4389/// can be legally represented as pre-indexed load / store address.
4390bool
Dan Gohman475871a2008-07-27 21:46:04 +00004391ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4392 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004393 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004394 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004395 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004396 return false;
4397
Owen Andersone50ed302009-08-10 22:56:29 +00004398 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004399 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004400 bool isSEXTLoad = false;
4401 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4402 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004403 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004404 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4405 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4406 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004407 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004408 } else
4409 return false;
4410
4411 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004412 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004413 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004414 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4415 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004416 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004417 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004418 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004419 if (!isLegal)
4420 return false;
4421
4422 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4423 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004424}
4425
4426/// getPostIndexedAddressParts - returns true by value, base pointer and
4427/// offset pointer and addressing mode by reference if this node can be
4428/// combined with a load / store to form a post-indexed load / store.
4429bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004430 SDValue &Base,
4431 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004432 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004433 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004434 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004435 return false;
4436
Owen Andersone50ed302009-08-10 22:56:29 +00004437 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004438 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004439 bool isSEXTLoad = false;
4440 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004441 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004442 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4443 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004444 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004445 } else
4446 return false;
4447
4448 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004449 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004450 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004451 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004452 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004453 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004454 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4455 isInc, DAG);
4456 if (!isLegal)
4457 return false;
4458
4459 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4460 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004461}
4462
Dan Gohman475871a2008-07-27 21:46:04 +00004463void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004464 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004465 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004466 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004467 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004468 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004469 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004470 switch (Op.getOpcode()) {
4471 default: break;
4472 case ARMISD::CMOV: {
4473 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004474 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004475 if (KnownZero == 0 && KnownOne == 0) return;
4476
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004477 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004478 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4479 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004480 KnownZero &= KnownZeroRHS;
4481 KnownOne &= KnownOneRHS;
4482 return;
4483 }
4484 }
4485}
4486
4487//===----------------------------------------------------------------------===//
4488// ARM Inline Assembly Support
4489//===----------------------------------------------------------------------===//
4490
4491/// getConstraintType - Given a constraint letter, return the type of
4492/// constraint it is for this target.
4493ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004494ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4495 if (Constraint.size() == 1) {
4496 switch (Constraint[0]) {
4497 default: break;
4498 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004499 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004500 }
Evan Chenga8e29892007-01-19 07:51:42 +00004501 }
Chris Lattner4234f572007-03-25 02:14:49 +00004502 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004503}
4504
Bob Wilson2dc4f542009-03-20 22:42:55 +00004505std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004506ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004507 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004508 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004509 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004510 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004511 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004512 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004513 return std::make_pair(0U, ARM::tGPRRegisterClass);
4514 else
4515 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004516 case 'r':
4517 return std::make_pair(0U, ARM::GPRRegisterClass);
4518 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004520 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004521 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004522 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004523 if (VT.getSizeInBits() == 128)
4524 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004525 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004526 }
4527 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004528 if (StringRef("{cc}").equals_lower(Constraint))
4529 return std::make_pair(0U, ARM::CCRRegisterClass);
4530
Evan Chenga8e29892007-01-19 07:51:42 +00004531 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4532}
4533
4534std::vector<unsigned> ARMTargetLowering::
4535getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004536 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004537 if (Constraint.size() != 1)
4538 return std::vector<unsigned>();
4539
4540 switch (Constraint[0]) { // GCC ARM Constraint Letters
4541 default: break;
4542 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004543 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4544 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4545 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004546 case 'r':
4547 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4548 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4549 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4550 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004551 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004552 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004553 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4554 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4555 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4556 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4557 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4558 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4559 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4560 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004561 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004562 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4563 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4564 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4565 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004566 if (VT.getSizeInBits() == 128)
4567 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4568 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004569 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004570 }
4571
4572 return std::vector<unsigned>();
4573}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004574
4575/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4576/// vector. If it is invalid, don't add anything to Ops.
4577void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4578 char Constraint,
4579 bool hasMemory,
4580 std::vector<SDValue>&Ops,
4581 SelectionDAG &DAG) const {
4582 SDValue Result(0, 0);
4583
4584 switch (Constraint) {
4585 default: break;
4586 case 'I': case 'J': case 'K': case 'L':
4587 case 'M': case 'N': case 'O':
4588 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4589 if (!C)
4590 return;
4591
4592 int64_t CVal64 = C->getSExtValue();
4593 int CVal = (int) CVal64;
4594 // None of these constraints allow values larger than 32 bits. Check
4595 // that the value fits in an int.
4596 if (CVal != CVal64)
4597 return;
4598
4599 switch (Constraint) {
4600 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004601 if (Subtarget->isThumb1Only()) {
4602 // This must be a constant between 0 and 255, for ADD
4603 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004604 if (CVal >= 0 && CVal <= 255)
4605 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004606 } else if (Subtarget->isThumb2()) {
4607 // A constant that can be used as an immediate value in a
4608 // data-processing instruction.
4609 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4610 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004611 } else {
4612 // A constant that can be used as an immediate value in a
4613 // data-processing instruction.
4614 if (ARM_AM::getSOImmVal(CVal) != -1)
4615 break;
4616 }
4617 return;
4618
4619 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004620 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004621 // This must be a constant between -255 and -1, for negated ADD
4622 // immediates. This can be used in GCC with an "n" modifier that
4623 // prints the negated value, for use with SUB instructions. It is
4624 // not useful otherwise but is implemented for compatibility.
4625 if (CVal >= -255 && CVal <= -1)
4626 break;
4627 } else {
4628 // This must be a constant between -4095 and 4095. It is not clear
4629 // what this constraint is intended for. Implemented for
4630 // compatibility with GCC.
4631 if (CVal >= -4095 && CVal <= 4095)
4632 break;
4633 }
4634 return;
4635
4636 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004637 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004638 // A 32-bit value where only one byte has a nonzero value. Exclude
4639 // zero to match GCC. This constraint is used by GCC internally for
4640 // constants that can be loaded with a move/shift combination.
4641 // It is not useful otherwise but is implemented for compatibility.
4642 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4643 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004644 } else if (Subtarget->isThumb2()) {
4645 // A constant whose bitwise inverse can be used as an immediate
4646 // value in a data-processing instruction. This can be used in GCC
4647 // with a "B" modifier that prints the inverted value, for use with
4648 // BIC and MVN instructions. It is not useful otherwise but is
4649 // implemented for compatibility.
4650 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4651 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004652 } else {
4653 // A constant whose bitwise inverse can be used as an immediate
4654 // value in a data-processing instruction. This can be used in GCC
4655 // with a "B" modifier that prints the inverted value, for use with
4656 // BIC and MVN instructions. It is not useful otherwise but is
4657 // implemented for compatibility.
4658 if (ARM_AM::getSOImmVal(~CVal) != -1)
4659 break;
4660 }
4661 return;
4662
4663 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004664 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004665 // This must be a constant between -7 and 7,
4666 // for 3-operand ADD/SUB immediate instructions.
4667 if (CVal >= -7 && CVal < 7)
4668 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004669 } else if (Subtarget->isThumb2()) {
4670 // A constant whose negation can be used as an immediate value in a
4671 // data-processing instruction. This can be used in GCC with an "n"
4672 // modifier that prints the negated value, for use with SUB
4673 // instructions. It is not useful otherwise but is implemented for
4674 // compatibility.
4675 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4676 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004677 } else {
4678 // A constant whose negation can be used as an immediate value in a
4679 // data-processing instruction. This can be used in GCC with an "n"
4680 // modifier that prints the negated value, for use with SUB
4681 // instructions. It is not useful otherwise but is implemented for
4682 // compatibility.
4683 if (ARM_AM::getSOImmVal(-CVal) != -1)
4684 break;
4685 }
4686 return;
4687
4688 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004689 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004690 // This must be a multiple of 4 between 0 and 1020, for
4691 // ADD sp + immediate.
4692 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4693 break;
4694 } else {
4695 // A power of two or a constant between 0 and 32. This is used in
4696 // GCC for the shift amount on shifted register operands, but it is
4697 // useful in general for any shift amounts.
4698 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4699 break;
4700 }
4701 return;
4702
4703 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004704 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004705 // This must be a constant between 0 and 31, for shift amounts.
4706 if (CVal >= 0 && CVal <= 31)
4707 break;
4708 }
4709 return;
4710
4711 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004712 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004713 // This must be a multiple of 4 between -508 and 508, for
4714 // ADD/SUB sp = sp + immediate.
4715 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4716 break;
4717 }
4718 return;
4719 }
4720 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4721 break;
4722 }
4723
4724 if (Result.getNode()) {
4725 Ops.push_back(Result);
4726 return;
4727 }
4728 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4729 Ops, DAG);
4730}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004731
4732bool
4733ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4734 // The ARM target isn't yet aware of offsets.
4735 return false;
4736}
Evan Cheng39382422009-10-28 01:44:26 +00004737
4738int ARM::getVFPf32Imm(const APFloat &FPImm) {
4739 APInt Imm = FPImm.bitcastToAPInt();
4740 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4741 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4742 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4743
4744 // We can handle 4 bits of mantissa.
4745 // mantissa = (16+UInt(e:f:g:h))/16.
4746 if (Mantissa & 0x7ffff)
4747 return -1;
4748 Mantissa >>= 19;
4749 if ((Mantissa & 0xf) != Mantissa)
4750 return -1;
4751
4752 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4753 if (Exp < -3 || Exp > 4)
4754 return -1;
4755 Exp = ((Exp+3) & 0x7) ^ 4;
4756
4757 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4758}
4759
4760int ARM::getVFPf64Imm(const APFloat &FPImm) {
4761 APInt Imm = FPImm.bitcastToAPInt();
4762 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4763 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4764 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4765
4766 // We can handle 4 bits of mantissa.
4767 // mantissa = (16+UInt(e:f:g:h))/16.
4768 if (Mantissa & 0xffffffffffffLL)
4769 return -1;
4770 Mantissa >>= 48;
4771 if ((Mantissa & 0xf) != Mantissa)
4772 return -1;
4773
4774 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4775 if (Exp < -3 || Exp > 4)
4776 return -1;
4777 Exp = ((Exp+3) & 0x7) ^ 4;
4778
4779 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4780}
4781
4782/// isFPImmLegal - Returns true if the target can instruction select the
4783/// specified FP immediate natively. If false, the legalizer will
4784/// materialize the FP immediate as a load from a constant pool.
4785bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4786 if (!Subtarget->hasVFP3())
4787 return false;
4788 if (VT == MVT::f32)
4789 return ARM::getVFPf32Imm(Imm) != -1;
4790 if (VT == MVT::f64)
4791 return ARM::getVFPf64Imm(Imm) != -1;
4792 return false;
4793}