blob: 2bfd76bfc5bd7f83a21b63bb5b8e8dc8b95c1d6b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendlingf05b1dc2011-04-05 01:37:43 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 0, []>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000206def imm1_15 : ImmLeaf<i32, [{
207 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000211def imm16_31 : ImmLeaf<i32, [{
212 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000242def imm0_65535 : ImmLeaf<i32, [{
243 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000378def rot_imm : Operand<i32>, ImmLeaf<i32, [{
379 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000415def so_imm : Operand<i32>, ImmLeaf<i32, [{
416 return ARM_AM::getSOImmVal(Imm) != -1;
417 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000418 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000419 let PrintMethod = "printSOImmOperand";
420}
421
Evan Chengc70d1842007-03-20 08:11:30 +0000422// Break so_imm's up into two pieces. This handles immediates with up to 16
423// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
424// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000425def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000426 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000427}]>;
428
429/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
430///
431def arm_i32imm : PatLeaf<(imm), [{
432 if (Subtarget->hasV6T2Ops())
433 return true;
434 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
435}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000436
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000437/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000438def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
439 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000440}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000441
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000442/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000443def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
444 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000446 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000447}
448
Evan Cheng75972122011-01-13 07:58:56 +0000449// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000450// The imm is split into imm{15-12}, imm{11-0}
451//
Evan Cheng75972122011-01-13 07:58:56 +0000452def i32imm_hilo16 : Operand<i32> {
453 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000454}
455
Evan Chenga9688c42010-12-11 04:11:38 +0000456/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
457/// e.g., 0xf000ffff
458def bf_inv_mask_imm : Operand<i32>,
459 PatLeaf<(imm), [{
460 return ARM::isBitFieldInvertedMask(N->getZExtValue());
461}] > {
462 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
463 let PrintMethod = "printBitfieldInvMaskImmOperand";
464}
465
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000466/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000467def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
468 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000469}]>;
470
471/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000472def width_imm : Operand<i32>, ImmLeaf<i32, [{
473 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000474}] > {
475 let EncoderMethod = "getMsbOpValue";
476}
477
Evan Chenga8e29892007-01-19 07:51:42 +0000478// Define ARM specific addressing modes.
479
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000480def MemMode2AsmOperand : AsmOperandClass {
481 let Name = "MemMode2";
482 let SuperClasses = [];
483 let ParserMethod = "tryParseMemMode2Operand";
484}
485
486def MemMode3AsmOperand : AsmOperandClass {
487 let Name = "MemMode3";
488 let SuperClasses = [];
489 let ParserMethod = "tryParseMemMode3Operand";
490}
Jim Grosbach3e556122010-10-26 22:37:02 +0000491
492// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000493//
Jim Grosbach3e556122010-10-26 22:37:02 +0000494def addrmode_imm12 : Operand<i32>,
495 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000496 // 12-bit immediate operand. Note that instructions using this encode
497 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
498 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000499
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000501 let PrintMethod = "printAddrModeImm12Operand";
502 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000503}
Jim Grosbach3e556122010-10-26 22:37:02 +0000504// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000505//
Jim Grosbach3e556122010-10-26 22:37:02 +0000506def ldst_so_reg : Operand<i32>,
507 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000508 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000509 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000510 let PrintMethod = "printAddrMode2Operand";
511 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
512}
513
Jim Grosbach3e556122010-10-26 22:37:02 +0000514// addrmode2 := reg +/- imm12
515// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000516//
517def addrmode2 : Operand<i32>,
518 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000519 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000520 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000521 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
525def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000526 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
527 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000528 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode2OffsetOperand";
530 let MIOperandInfo = (ops GPR, i32imm);
531}
532
533// addrmode3 := reg +/- reg
534// addrmode3 := reg +/- imm8
535//
536def addrmode3 : Operand<i32>,
537 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000538 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000539 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000540 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000541 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
542}
543
544def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000545 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
546 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000548 let PrintMethod = "printAddrMode3OffsetOperand";
549 let MIOperandInfo = (ops GPR, i32imm);
550}
551
Jim Grosbache6913602010-11-03 01:01:43 +0000552// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000553//
Jim Grosbache6913602010-11-03 01:01:43 +0000554def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000555 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000556 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000557}
558
Bill Wendling59914872010-11-08 00:39:58 +0000559def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000560 let Name = "MemMode5";
561 let SuperClasses = [];
562}
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564// addrmode5 := reg +/- imm8*4
565//
566def addrmode5 : Operand<i32>,
567 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
568 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000569 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000570 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000571 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000572}
573
Bob Wilsond3a07652011-02-07 17:43:09 +0000574// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000575//
576def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000577 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000578 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000579 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000581}
582
Bob Wilsonda525062011-02-25 06:42:42 +0000583def am6offset : Operand<i32>,
584 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
585 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000586 let PrintMethod = "printAddrMode6OffsetOperand";
587 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000588 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000589}
590
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000591// Special version of addrmode6 to handle alignment encoding for VLD-dup
592// instructions, specifically VLD4-dup.
593def addrmode6dup : Operand<i32>,
594 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
595 let PrintMethod = "printAddrMode6Operand";
596 let MIOperandInfo = (ops GPR:$addr, i32imm);
597 let EncoderMethod = "getAddrMode6DupAddressOpValue";
598}
599
Evan Chenga8e29892007-01-19 07:51:42 +0000600// addrmodepc := pc + reg
601//
602def addrmodepc : Operand<i32>,
603 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
604 let PrintMethod = "printAddrModePCOperand";
605 let MIOperandInfo = (ops GPR, i32imm);
606}
607
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000608def MemMode7AsmOperand : AsmOperandClass {
609 let Name = "MemMode7";
610 let SuperClasses = [];
611}
612
613// addrmode7 := reg
614// Used by load/store exclusive instructions. Useful to enable right assembly
615// parsing and printing. Not used for any codegen matching.
616//
617def addrmode7 : Operand<i32> {
618 let PrintMethod = "printAddrMode7Operand";
619 let MIOperandInfo = (ops GPR);
620 let ParserMatchClass = MemMode7AsmOperand;
621}
622
Bob Wilson4f38b382009-08-21 21:58:55 +0000623def nohash_imm : Operand<i32> {
624 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000625}
626
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000627def CoprocNumAsmOperand : AsmOperandClass {
628 let Name = "CoprocNum";
629 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000630 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000631}
632
633def CoprocRegAsmOperand : AsmOperandClass {
634 let Name = "CoprocReg";
635 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000636 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000637}
638
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000639def p_imm : Operand<i32> {
640 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000641 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000642}
643
644def c_imm : Operand<i32> {
645 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000646 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000647}
648
Evan Chenga8e29892007-01-19 07:51:42 +0000649//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000650
Evan Cheng37f25d92008-08-28 23:39:26 +0000651include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000652
653//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000654// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000655//
656
Evan Cheng3924f782008-08-29 07:36:24 +0000657/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000658/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000659multiclass AsI1_bin_irs<bits<4> opcod, string opc,
660 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
661 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000662 // The register-immediate version is re-materializable. This is useful
663 // in particular for taking the address of a local.
664 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000665 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
666 iii, opc, "\t$Rd, $Rn, $imm",
667 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
668 bits<4> Rd;
669 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000670 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000671 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000672 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000673 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000674 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000675 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000676 }
Jim Grosbach62547262010-10-11 18:51:51 +0000677 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
678 iir, opc, "\t$Rd, $Rn, $Rm",
679 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000680 bits<4> Rd;
681 bits<4> Rn;
682 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000683 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000684 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000685 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000686 let Inst{15-12} = Rd;
687 let Inst{11-4} = 0b00000000;
688 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000689 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000690 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
691 iis, opc, "\t$Rd, $Rn, $shift",
692 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000693 bits<4> Rd;
694 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000695 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000696 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000697 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000698 let Inst{15-12} = Rd;
699 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000700 }
Evan Chenga8e29892007-01-19 07:51:42 +0000701}
702
Evan Cheng1e249e32009-06-25 20:59:23 +0000703/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000704/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000705let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000706multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
707 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
708 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000709 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
710 iii, opc, "\t$Rd, $Rn, $imm",
711 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
712 bits<4> Rd;
713 bits<4> Rn;
714 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000715 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000716 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000717 let Inst{19-16} = Rn;
718 let Inst{15-12} = Rd;
719 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000720 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
722 iir, opc, "\t$Rd, $Rn, $Rm",
723 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
724 bits<4> Rd;
725 bits<4> Rn;
726 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000728 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000729 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000730 let Inst{19-16} = Rn;
731 let Inst{15-12} = Rd;
732 let Inst{11-4} = 0b00000000;
733 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000734 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000735 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
736 iis, opc, "\t$Rd, $Rn, $shift",
737 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
738 bits<4> Rd;
739 bits<4> Rn;
740 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000741 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000742 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000743 let Inst{19-16} = Rn;
744 let Inst{15-12} = Rd;
745 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000746 }
Evan Cheng071a2792007-09-11 19:55:27 +0000747}
Evan Chengc85e8322007-07-05 07:13:32 +0000748}
749
750/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000751/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000752/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000753let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000754multiclass AI1_cmp_irs<bits<4> opcod, string opc,
755 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
756 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000757 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
758 opc, "\t$Rn, $imm",
759 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000760 bits<4> Rn;
761 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000762 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000763 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000764 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000765 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000766 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000767 }
768 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
769 opc, "\t$Rn, $Rm",
770 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000771 bits<4> Rn;
772 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000773 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000774 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000775 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000776 let Inst{19-16} = Rn;
777 let Inst{15-12} = 0b0000;
778 let Inst{11-4} = 0b00000000;
779 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000780 }
781 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
782 opc, "\t$Rn, $shift",
783 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000784 bits<4> Rn;
785 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000786 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000787 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000788 let Inst{19-16} = Rn;
789 let Inst{15-12} = 0b0000;
790 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000791 }
Evan Cheng071a2792007-09-11 19:55:27 +0000792}
Evan Chenga8e29892007-01-19 07:51:42 +0000793}
794
Evan Cheng576a3962010-09-25 00:49:35 +0000795/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000796/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000797/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000798multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000799 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
800 IIC_iEXTr, opc, "\t$Rd, $Rm",
801 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000802 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000803 bits<4> Rd;
804 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000805 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000806 let Inst{15-12} = Rd;
807 let Inst{11-10} = 0b00;
808 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000809 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000810 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
811 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
812 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000813 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000814 bits<4> Rd;
815 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000816 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000817 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000818 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000819 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000820 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000821 }
Evan Chenga8e29892007-01-19 07:51:42 +0000822}
823
Evan Cheng576a3962010-09-25 00:49:35 +0000824multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000825 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
826 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000827 [/* For disassembly only; pattern left blank */]>,
828 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000830 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000831 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000832 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
833 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000834 [/* For disassembly only; pattern left blank */]>,
835 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000836 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000837 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000838 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000839 }
840}
841
Evan Cheng576a3962010-09-25 00:49:35 +0000842/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000843/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000844multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000845 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
846 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
847 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000848 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000849 bits<4> Rd;
850 bits<4> Rm;
851 bits<4> Rn;
852 let Inst{19-16} = Rn;
853 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000854 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000855 let Inst{9-4} = 0b000111;
856 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000857 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000858 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
859 rot_imm:$rot),
860 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
861 [(set GPR:$Rd, (opnode GPR:$Rn,
862 (rotr GPR:$Rm, rot_imm:$rot)))]>,
863 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000864 bits<4> Rd;
865 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000866 bits<4> Rn;
867 bits<2> rot;
868 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000869 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000870 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000871 let Inst{9-4} = 0b000111;
872 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000873 }
Evan Chenga8e29892007-01-19 07:51:42 +0000874}
875
Johnny Chen2ec5e492010-02-22 21:50:40 +0000876// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000877multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000878 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
879 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000880 [/* For disassembly only; pattern left blank */]>,
881 Requires<[IsARM, HasV6]> {
882 let Inst{11-10} = 0b00;
883 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000884 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
885 rot_imm:$rot),
886 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000887 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000888 Requires<[IsARM, HasV6]> {
889 bits<4> Rn;
890 bits<2> rot;
891 let Inst{19-16} = Rn;
892 let Inst{11-10} = rot;
893 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000894}
895
Evan Cheng62674222009-06-25 23:34:10 +0000896/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
897let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000898multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
899 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
901 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
902 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000903 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000904 bits<4> Rd;
905 bits<4> Rn;
906 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000907 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000908 let Inst{15-12} = Rd;
909 let Inst{19-16} = Rn;
910 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000911 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000912 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
913 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
914 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000915 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000916 bits<4> Rd;
917 bits<4> Rn;
918 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000919 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000920 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000921 let isCommutable = Commutable;
922 let Inst{3-0} = Rm;
923 let Inst{15-12} = Rd;
924 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000925 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000926 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
927 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
928 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000929 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000930 bits<4> Rd;
931 bits<4> Rn;
932 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000933 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000934 let Inst{11-0} = shift;
935 let Inst{15-12} = Rd;
936 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000937 }
Jim Grosbache5165492009-11-09 00:11:35 +0000938}
Owen Anderson78a54692011-04-11 20:12:19 +0000939}
940
Jim Grosbache5165492009-11-09 00:11:35 +0000941// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000942// NOTE: CPSR def omitted because it will be handled by the custom inserter.
943let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000944multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000945 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
946 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000947 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000948 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
949 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +0000950 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
951 let isCommutable = Commutable;
952 }
Andrew Trick1c3af772011-04-23 03:55:32 +0000953 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
954 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000955 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000956}
Evan Chengc85e8322007-07-05 07:13:32 +0000957}
958
Jim Grosbach3e556122010-10-26 22:37:02 +0000959let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000960multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000961 InstrItinClass iir, PatFrag opnode> {
962 // Note: We use the complex addrmode_imm12 rather than just an input
963 // GPR and a constrained immediate so that we can use this to match
964 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000965 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000966 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
967 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000968 bits<4> Rt;
969 bits<17> addr;
970 let Inst{23} = addr{12}; // U (add = ('U' == 1))
971 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000972 let Inst{15-12} = Rt;
973 let Inst{11-0} = addr{11-0}; // imm12
974 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000975 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000976 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
977 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000978 bits<4> Rt;
979 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +0000980 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000981 let Inst{23} = shift{12}; // U (add = ('U' == 1))
982 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000983 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000984 let Inst{11-0} = shift{11-0};
985 }
986}
987}
988
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000989multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000990 InstrItinClass iir, PatFrag opnode> {
991 // Note: We use the complex addrmode_imm12 rather than just an input
992 // GPR and a constrained immediate so that we can use this to match
993 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000994 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000995 (ins GPR:$Rt, addrmode_imm12:$addr),
996 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
997 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
998 bits<4> Rt;
999 bits<17> addr;
1000 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1001 let Inst{19-16} = addr{16-13}; // Rn
1002 let Inst{15-12} = Rt;
1003 let Inst{11-0} = addr{11-0}; // imm12
1004 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001005 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001006 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1007 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1008 bits<4> Rt;
1009 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001010 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001011 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1012 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001013 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001014 let Inst{11-0} = shift{11-0};
1015 }
1016}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001017//===----------------------------------------------------------------------===//
1018// Instructions
1019//===----------------------------------------------------------------------===//
1020
Evan Chenga8e29892007-01-19 07:51:42 +00001021//===----------------------------------------------------------------------===//
1022// Miscellaneous Instructions.
1023//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001024
Evan Chenga8e29892007-01-19 07:51:42 +00001025/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1026/// the function. The first operand is the ID# for this instruction, the second
1027/// is the index into the MachineConstantPool that this is, the third is the
1028/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001029let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001030def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001031PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001032 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001033
Jim Grosbach4642ad32010-02-22 23:10:38 +00001034// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1035// from removing one half of the matched pairs. That breaks PEI, which assumes
1036// these will always be in pairs, and asserts if it finds otherwise. Better way?
1037let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001038def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001039PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001040 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001041
Jim Grosbach64171712010-02-16 21:07:46 +00001042def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001043PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001044 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001045}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001046
Johnny Chenf4d81052010-02-12 22:53:19 +00001047def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001048 [/* For disassembly only; pattern left blank */]>,
1049 Requires<[IsARM, HasV6T2]> {
1050 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001051 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001052 let Inst{7-0} = 0b00000000;
1053}
1054
Johnny Chenf4d81052010-02-12 22:53:19 +00001055def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1056 [/* For disassembly only; pattern left blank */]>,
1057 Requires<[IsARM, HasV6T2]> {
1058 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001059 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001060 let Inst{7-0} = 0b00000001;
1061}
1062
1063def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1064 [/* For disassembly only; pattern left blank */]>,
1065 Requires<[IsARM, HasV6T2]> {
1066 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001067 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001068 let Inst{7-0} = 0b00000010;
1069}
1070
1071def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM, HasV6T2]> {
1074 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001075 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001076 let Inst{7-0} = 0b00000011;
1077}
1078
Johnny Chen2ec5e492010-02-22 21:50:40 +00001079def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1080 "\t$dst, $a, $b",
1081 [/* For disassembly only; pattern left blank */]>,
1082 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001083 bits<4> Rd;
1084 bits<4> Rn;
1085 bits<4> Rm;
1086 let Inst{3-0} = Rm;
1087 let Inst{15-12} = Rd;
1088 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001089 let Inst{27-20} = 0b01101000;
1090 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001091 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001092}
1093
Johnny Chenf4d81052010-02-12 22:53:19 +00001094def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1095 [/* For disassembly only; pattern left blank */]>,
1096 Requires<[IsARM, HasV6T2]> {
1097 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001098 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001099 let Inst{7-0} = 0b00000100;
1100}
1101
Johnny Chenc6f7b272010-02-11 18:12:29 +00001102// The i32imm operand $val can be used by a debugger to store more information
1103// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001104def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001105 [/* For disassembly only; pattern left blank */]>,
1106 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001107 bits<16> val;
1108 let Inst{3-0} = val{3-0};
1109 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001110 let Inst{27-20} = 0b00010010;
1111 let Inst{7-4} = 0b0111;
1112}
1113
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001114// Change Processor State is a system instruction -- for disassembly and
1115// parsing only.
1116// FIXME: Since the asm parser has currently no clean way to handle optional
1117// operands, create 3 versions of the same instruction. Once there's a clean
1118// framework to represent optional operands, change this behavior.
1119class CPS<dag iops, string asm_ops>
1120 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1121 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1122 bits<2> imod;
1123 bits<3> iflags;
1124 bits<5> mode;
1125 bit M;
1126
Johnny Chenb98e1602010-02-12 18:55:33 +00001127 let Inst{31-28} = 0b1111;
1128 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001129 let Inst{19-18} = imod;
1130 let Inst{17} = M; // Enabled if mode is set;
1131 let Inst{16} = 0;
1132 let Inst{8-6} = iflags;
1133 let Inst{5} = 0;
1134 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001135}
1136
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001137let M = 1 in
1138 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1139 "$imod\t$iflags, $mode">;
1140let mode = 0, M = 0 in
1141 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1142
1143let imod = 0, iflags = 0, M = 1 in
1144 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1145
Johnny Chenb92a23f2010-02-21 04:42:01 +00001146// Preload signals the memory system of possible future data/instruction access.
1147// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001148multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001149
Evan Chengdfed19f2010-11-03 06:34:55 +00001150 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001151 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001152 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001153 bits<4> Rt;
1154 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001155 let Inst{31-26} = 0b111101;
1156 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001157 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001158 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001159 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001160 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001161 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001162 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001163 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001164 }
1165
Evan Chengdfed19f2010-11-03 06:34:55 +00001166 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001167 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001168 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001169 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001170 let Inst{31-26} = 0b111101;
1171 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001172 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001173 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001174 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001175 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001176 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001177 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001178 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001179 }
1180}
1181
Evan Cheng416941d2010-11-04 05:19:35 +00001182defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1183defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1184defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001185
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001186def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1187 "setend\t$end",
1188 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001189 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001190 bits<1> end;
1191 let Inst{31-10} = 0b1111000100000001000000;
1192 let Inst{9} = end;
1193 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001194}
1195
Johnny Chenf4d81052010-02-12 22:53:19 +00001196def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001197 [/* For disassembly only; pattern left blank */]>,
1198 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001199 bits<4> opt;
1200 let Inst{27-4} = 0b001100100000111100001111;
1201 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001202}
1203
Johnny Chenba6e0332010-02-11 17:14:31 +00001204// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001205let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001206def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001207 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001208 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001209 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001210}
1211
Evan Cheng12c3a532008-11-06 17:48:05 +00001212// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001213let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001214def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1215 Size4Bytes, IIC_iALUr,
1216 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001217
Evan Cheng325474e2008-01-07 23:56:57 +00001218let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001219def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001220 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001221 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001222
Jim Grosbach53694262010-11-18 01:15:56 +00001223def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001224 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001225 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001226
Jim Grosbach53694262010-11-18 01:15:56 +00001227def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001228 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001229 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001230
Jim Grosbach53694262010-11-18 01:15:56 +00001231def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001232 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001233 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001234
Jim Grosbach53694262010-11-18 01:15:56 +00001235def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001236 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001237 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001238}
Chris Lattner13c63102008-01-06 05:55:01 +00001239let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001240def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001241 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001242
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001243def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001244 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1245 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001246
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001247def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001248 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001249}
Evan Cheng12c3a532008-11-06 17:48:05 +00001250} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001251
Evan Chenge07715c2009-06-23 05:25:29 +00001252
1253// LEApcrel - Load a pc-relative address into a register without offending the
1254// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001255let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001256// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001257// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1258// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001259def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001260 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001261 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001262 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001263 let Inst{27-25} = 0b001;
1264 let Inst{20} = 0;
1265 let Inst{19-16} = 0b1111;
1266 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001267 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001268}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001269def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1270 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001271
1272def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1273 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1274 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001275
Evan Chenga8e29892007-01-19 07:51:42 +00001276//===----------------------------------------------------------------------===//
1277// Control Flow Instructions.
1278//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001279
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001280let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1281 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001282 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001283 "bx", "\tlr", [(ARMretflag)]>,
1284 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001285 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001286 }
1287
1288 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001289 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001290 "mov", "\tpc, lr", [(ARMretflag)]>,
1291 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001292 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001293 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001294}
Rafael Espindola27185192006-09-29 21:20:16 +00001295
Bob Wilson04ea6e52009-10-28 00:37:03 +00001296// Indirect branches
1297let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001298 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001299 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001300 [(brind GPR:$dst)]>,
1301 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001302 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001303 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001304 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001305 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001306
1307 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001308 // FIXME: We would really like to define this as a vanilla ARMPat like:
1309 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1310 // With that, however, we can't set isBranch, isTerminator, etc..
1311 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1312 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1313 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001314}
1315
Evan Cheng1e0eab12010-11-29 22:43:27 +00001316// All calls clobber the non-callee saved registers. SP is marked as
1317// a use to prevent stack-pointer assignments that appear immediately
1318// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001319let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001320 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001321 // FIXME: Do we really need a non-predicated version? If so, it should
1322 // at least be a pseudo instruction expanding to the predicated version
1323 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001324 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001325 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001326 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001327 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001328 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001329 Requires<[IsARM, IsNotDarwin]> {
1330 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001331 bits<24> func;
1332 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001333 }
Evan Cheng277f0742007-06-19 21:05:09 +00001334
Jason W Kim685c3502011-02-04 19:47:15 +00001335 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001336 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001337 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001338 Requires<[IsARM, IsNotDarwin]> {
1339 bits<24> func;
1340 let Inst{23-0} = func;
1341 }
Evan Cheng277f0742007-06-19 21:05:09 +00001342
Evan Chenga8e29892007-01-19 07:51:42 +00001343 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001344 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001345 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001346 [(ARMcall GPR:$func)]>,
1347 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001348 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001349 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001350 let Inst{3-0} = func;
1351 }
1352
1353 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1354 IIC_Br, "blx", "\t$func",
1355 [(ARMcall_pred GPR:$func)]>,
1356 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1357 bits<4> func;
1358 let Inst{27-4} = 0b000100101111111111110011;
1359 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001360 }
1361
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001362 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001363 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001364 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1365 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1366 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001367
1368 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001369 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1370 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1371 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001372}
1373
David Goodwin1a8f36e2009-08-12 18:31:53 +00001374let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001375 // On Darwin R9 is call-clobbered.
1376 // R7 is marked as a use to prevent frame-pointer assignments from being
1377 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001378 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001379 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001380 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1381 Size4Bytes, IIC_Br,
1382 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001383
Jim Grosbachf859a542011-03-12 00:45:26 +00001384 def BLr9_pred : ARMPseudoInst<(outs),
1385 (ins bltarget:$func, pred:$p, variable_ops),
1386 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001387 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001388 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001389
1390 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001391 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1392 Size4Bytes, IIC_Br,
1393 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001394
Jim Grosbachf859a542011-03-12 00:45:26 +00001395 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1396 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001397 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001398 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001399
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001400 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001401 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001402 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1403 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1404 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001405
1406 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001407 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1408 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1409 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001410}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001411
Dale Johannesen51e28e62010-06-03 21:09:53 +00001412// Tail calls.
1413
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001414// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001415let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1416 // Darwin versions.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001417 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001418 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001419 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1420 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001421
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001422 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1423 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001424
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001425 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1426 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001427 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001428
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001429 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1430 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001431 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001432
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001433 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1434 Size4Bytes, IIC_Br,
1435 []>, Requires<[IsARM, IsDarwin]>;
1436
1437 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1438 Size4Bytes, IIC_Br,
1439 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001440 }
1441
1442 // Non-Darwin versions (the difference is R9).
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001443 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001444 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001445 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1446 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001447
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001448 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1449 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001451 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1452 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001453 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001454
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001455 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1456 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001457 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001458
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001459 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1460 Size4Bytes, IIC_Br,
1461 []>, Requires<[IsARM, IsNotDarwin]>;
1462 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1463 Size4Bytes, IIC_Br,
1464 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001465 }
1466}
1467
David Goodwin1a8f36e2009-08-12 18:31:53 +00001468let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001469 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001470 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001471 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001472 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1473 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001474 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1475 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001476
Jim Grosbach2dc77682010-11-29 18:37:44 +00001477 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1478 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001479 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001480 SizeSpecial, IIC_Br,
1481 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001482 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1483 // into i12 and rs suffixed versions.
1484 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001485 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001486 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001487 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001488 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001489 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001490 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001491 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001492 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001493 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001494 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001495 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001496
Evan Chengc85e8322007-07-05 07:13:32 +00001497 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001498 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001499 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001500 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001501 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1502 bits<24> target;
1503 let Inst{23-0} = target;
1504 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001505}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001506
Johnny Chen8901e6f2011-03-31 17:53:50 +00001507// BLX (immediate) -- for disassembly only
1508def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1509 "blx\t$target", [/* pattern left blank */]>,
1510 Requires<[IsARM, HasV5T]> {
1511 let Inst{31-25} = 0b1111101;
1512 bits<25> target;
1513 let Inst{23-0} = target{24-1};
1514 let Inst{24} = target{0};
1515}
1516
Johnny Chena1e76212010-02-13 02:51:09 +00001517// Branch and Exchange Jazelle -- for disassembly only
1518def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1519 [/* For disassembly only; pattern left blank */]> {
1520 let Inst{23-20} = 0b0010;
1521 //let Inst{19-8} = 0xfff;
1522 let Inst{7-4} = 0b0010;
1523}
1524
Johnny Chen0296f3e2010-02-16 21:59:54 +00001525// Secure Monitor Call is a system instruction -- for disassembly only
1526def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1527 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001528 bits<4> opt;
1529 let Inst{23-4} = 0b01100000000000000111;
1530 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001531}
1532
Johnny Chen64dfb782010-02-16 20:04:27 +00001533// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001534let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001535def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001536 [/* For disassembly only; pattern left blank */]> {
1537 bits<24> svc;
1538 let Inst{23-0} = svc;
1539}
Johnny Chen85d5a892010-02-10 18:02:25 +00001540}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001541def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001542
Johnny Chenfb566792010-02-17 21:39:10 +00001543// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001544let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001545def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1546 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001547 [/* For disassembly only; pattern left blank */]> {
1548 let Inst{31-28} = 0b1111;
1549 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001550 let Inst{19-8} = 0xd05;
1551 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001552}
1553
Jim Grosbache6913602010-11-03 01:01:43 +00001554def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1555 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001556 [/* For disassembly only; pattern left blank */]> {
1557 let Inst{31-28} = 0b1111;
1558 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001559 let Inst{19-8} = 0xd05;
1560 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001561}
1562
Johnny Chenfb566792010-02-17 21:39:10 +00001563// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001564def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1565 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001566 [/* For disassembly only; pattern left blank */]> {
1567 let Inst{31-28} = 0b1111;
1568 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001569 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001570}
1571
Jim Grosbache6913602010-11-03 01:01:43 +00001572def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1573 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001574 [/* For disassembly only; pattern left blank */]> {
1575 let Inst{31-28} = 0b1111;
1576 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001577 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001578}
Chris Lattner39ee0362010-10-31 19:10:56 +00001579} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001580
Evan Chenga8e29892007-01-19 07:51:42 +00001581//===----------------------------------------------------------------------===//
1582// Load / store Instructions.
1583//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001584
Evan Chenga8e29892007-01-19 07:51:42 +00001585// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001586
1587
Evan Cheng7e2fe912010-10-28 06:47:08 +00001588defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001589 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001590defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001591 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001592defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001593 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001594defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001595 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001596
Evan Chengfa775d02007-03-19 07:20:03 +00001597// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001598let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1599 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001600def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001601 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1602 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001603 bits<4> Rt;
1604 bits<17> addr;
1605 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1606 let Inst{19-16} = 0b1111;
1607 let Inst{15-12} = Rt;
1608 let Inst{11-0} = addr{11-0}; // imm12
1609}
Evan Chengfa775d02007-03-19 07:20:03 +00001610
Evan Chenga8e29892007-01-19 07:51:42 +00001611// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001612def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001613 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1614 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001615
Evan Chenga8e29892007-01-19 07:51:42 +00001616// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001617def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001618 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1619 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001620
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001621def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001622 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1623 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001624
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001625let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001626// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001627def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1628 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001629 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001630 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001631}
Rafael Espindolac391d162006-10-23 20:34:27 +00001632
Evan Chenga8e29892007-01-19 07:51:42 +00001633// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001634multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001635 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1636 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001637 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1638 // {17-14} Rn
1639 // {13} 1 == Rm, 0 == imm12
1640 // {12} isAdd
1641 // {11-0} imm12/Rm
1642 bits<18> addr;
1643 let Inst{25} = addr{13};
1644 let Inst{23} = addr{12};
1645 let Inst{19-16} = addr{17-14};
1646 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001647 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001648 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001649 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001650 (ins GPR:$Rn, am2offset:$offset),
1651 IndexModePost, LdFrm, itin,
1652 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001653 // {13} 1 == Rm, 0 == imm12
1654 // {12} isAdd
1655 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001656 bits<14> offset;
1657 bits<4> Rn;
1658 let Inst{25} = offset{13};
1659 let Inst{23} = offset{12};
1660 let Inst{19-16} = Rn;
1661 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001662 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001663}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001664
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001665let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001666defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1667defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001668}
Rafael Espindola450856d2006-12-12 00:37:38 +00001669
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001670multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1671 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1672 (ins addrmode3:$addr), IndexModePre,
1673 LdMiscFrm, itin,
1674 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1675 bits<14> addr;
1676 let Inst{23} = addr{8}; // U bit
1677 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1678 let Inst{19-16} = addr{12-9}; // Rn
1679 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1680 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1681 }
1682 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1683 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1684 LdMiscFrm, itin,
1685 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001686 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001687 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001688 let Inst{23} = offset{8}; // U bit
1689 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001690 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001691 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1692 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001693 }
1694}
Rafael Espindola4e307642006-09-08 16:59:47 +00001695
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001696let mayLoad = 1, neverHasSideEffects = 1 in {
1697defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1698defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1699defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001700let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001701def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1702 (ins addrmode3:$addr), IndexModePre,
1703 LdMiscFrm, IIC_iLoad_d_ru,
1704 "ldrd", "\t$Rt, $Rt2, $addr!",
1705 "$addr.base = $Rn_wb", []> {
1706 bits<14> addr;
1707 let Inst{23} = addr{8}; // U bit
1708 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1709 let Inst{19-16} = addr{12-9}; // Rn
1710 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1711 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1712}
1713def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1714 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1715 LdMiscFrm, IIC_iLoad_d_ru,
1716 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1717 "$Rn = $Rn_wb", []> {
1718 bits<10> offset;
1719 bits<4> Rn;
1720 let Inst{23} = offset{8}; // U bit
1721 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1722 let Inst{19-16} = Rn;
1723 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1724 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1725}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001726} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001727} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001728
Johnny Chenadb561d2010-02-18 03:27:42 +00001729// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001730let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001731def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1732 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1733 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1734 // {17-14} Rn
1735 // {13} 1 == Rm, 0 == imm12
1736 // {12} isAdd
1737 // {11-0} imm12/Rm
1738 bits<18> addr;
1739 let Inst{25} = addr{13};
1740 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001741 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001742 let Inst{19-16} = addr{17-14};
1743 let Inst{11-0} = addr{11-0};
1744 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001745}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001746def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1747 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1748 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1749 // {17-14} Rn
1750 // {13} 1 == Rm, 0 == imm12
1751 // {12} isAdd
1752 // {11-0} imm12/Rm
1753 bits<18> addr;
1754 let Inst{25} = addr{13};
1755 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001756 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001757 let Inst{19-16} = addr{17-14};
1758 let Inst{11-0} = addr{11-0};
1759 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001760}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001761def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1762 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1763 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001764 let Inst{21} = 1; // overwrite
1765}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001766def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1767 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1768 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001769 let Inst{21} = 1; // overwrite
1770}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001771def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1772 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1773 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001774 let Inst{21} = 1; // overwrite
1775}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001776}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001777
Evan Chenga8e29892007-01-19 07:51:42 +00001778// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001779
1780// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001781def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001782 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1783 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001784
Evan Chenga8e29892007-01-19 07:51:42 +00001785// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001786let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1787def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001788 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001789 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001790
1791// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001792def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001793 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001794 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001795 "str", "\t$Rt, [$Rn, $offset]!",
1796 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001797 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001798 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001799
Jim Grosbach953557f42010-11-19 21:35:06 +00001800def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001801 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001802 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001803 "str", "\t$Rt, [$Rn], $offset",
1804 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001805 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001806 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001807
Jim Grosbacha1b41752010-11-19 22:06:57 +00001808def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1809 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1810 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001811 "strb", "\t$Rt, [$Rn, $offset]!",
1812 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001813 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1814 GPR:$Rn, am2offset:$offset))]>;
1815def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1816 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1817 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001818 "strb", "\t$Rt, [$Rn], $offset",
1819 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001820 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1821 GPR:$Rn, am2offset:$offset))]>;
1822
Jim Grosbach2dc77682010-11-29 18:37:44 +00001823def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1824 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1825 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001826 "strh", "\t$Rt, [$Rn, $offset]!",
1827 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001828 [(set GPR:$Rn_wb,
1829 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Jim Grosbach2dc77682010-11-29 18:37:44 +00001831def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1832 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1833 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001834 "strh", "\t$Rt, [$Rn], $offset",
1835 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001836 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1837 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001838
Johnny Chen39a4bb32010-02-18 22:31:18 +00001839// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001840let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001841def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1842 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001843 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001844 "strd", "\t$src1, $src2, [$base, $offset]!",
1845 "$base = $base_wb", []>;
1846
1847// For disassembly only
1848def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1849 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001850 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001851 "strd", "\t$src1, $src2, [$base], $offset",
1852 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001853} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001854
Johnny Chenad4df4c2010-03-01 19:22:00 +00001855// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001856
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001857def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1858 IndexModePost, StFrm, IIC_iStore_ru,
1859 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001860 [/* For disassembly only; pattern left blank */]> {
1861 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001862 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1863}
1864
1865def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1866 IndexModePost, StFrm, IIC_iStore_bh_ru,
1867 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1868 [/* For disassembly only; pattern left blank */]> {
1869 let Inst{21} = 1; // overwrite
1870 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001871}
1872
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001873def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001874 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001875 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001876 [/* For disassembly only; pattern left blank */]> {
1877 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001878 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001879}
1880
Evan Chenga8e29892007-01-19 07:51:42 +00001881//===----------------------------------------------------------------------===//
1882// Load / store multiple Instructions.
1883//
1884
Bill Wendling6c470b82010-11-13 09:09:38 +00001885multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1886 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001887 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001888 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1889 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001890 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001891 let Inst{24-23} = 0b01; // Increment After
1892 let Inst{21} = 0; // No writeback
1893 let Inst{20} = L_bit;
1894 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001895 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001896 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1897 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001898 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001899 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001900 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001901 let Inst{20} = L_bit;
1902 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001903 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001904 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1905 IndexModeNone, f, itin,
1906 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1907 let Inst{24-23} = 0b00; // Decrement After
1908 let Inst{21} = 0; // No writeback
1909 let Inst{20} = L_bit;
1910 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001911 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001912 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1913 IndexModeUpd, f, itin_upd,
1914 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1915 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001916 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001917 let Inst{20} = L_bit;
1918 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001919 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001920 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1921 IndexModeNone, f, itin,
1922 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1923 let Inst{24-23} = 0b10; // Decrement Before
1924 let Inst{21} = 0; // No writeback
1925 let Inst{20} = L_bit;
1926 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001927 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001928 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1929 IndexModeUpd, f, itin_upd,
1930 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1931 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001932 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001933 let Inst{20} = L_bit;
1934 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001935 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001936 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1937 IndexModeNone, f, itin,
1938 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1939 let Inst{24-23} = 0b11; // Increment Before
1940 let Inst{21} = 0; // No writeback
1941 let Inst{20} = L_bit;
1942 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001943 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001944 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1945 IndexModeUpd, f, itin_upd,
1946 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1947 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001948 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001949 let Inst{20} = L_bit;
1950 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001951}
Bill Wendling6c470b82010-11-13 09:09:38 +00001952
Bill Wendlingc93989a2010-11-13 11:20:05 +00001953let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001954
1955let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1956defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1957
1958let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1959defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1960
1961} // neverHasSideEffects
1962
Bob Wilson0fef5842011-01-06 19:24:32 +00001963// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001964def : MnemonicAlias<"ldm", "ldmia">;
1965def : MnemonicAlias<"stm", "stmia">;
1966
1967// FIXME: remove when we have a way to marking a MI with these properties.
1968// FIXME: Should pc be an implicit operand like PICADD, etc?
1969let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1970 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001971def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1972 reglist:$regs, variable_ops),
1973 Size4Bytes, IIC_iLoad_mBr, []>,
1974 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001975
Evan Chenga8e29892007-01-19 07:51:42 +00001976//===----------------------------------------------------------------------===//
1977// Move Instructions.
1978//
1979
Evan Chengcd799b92009-06-12 20:46:18 +00001980let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001981def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1982 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1983 bits<4> Rd;
1984 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001985
Johnny Chen103bf952011-04-01 23:30:25 +00001986 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00001987 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001988 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001989 let Inst{3-0} = Rm;
1990 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001991}
1992
Dale Johannesen38d5f042010-06-15 22:24:08 +00001993// A version for the smaller set of tail call registers.
1994let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001995def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001996 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1997 bits<4> Rd;
1998 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001999
Dale Johannesen38d5f042010-06-15 22:24:08 +00002000 let Inst{11-4} = 0b00000000;
2001 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002002 let Inst{3-0} = Rm;
2003 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002004}
2005
Evan Chengf40deed2010-10-27 23:41:30 +00002006def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002007 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002008 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2009 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002010 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002011 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002012 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002013 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002014 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002015 let Inst{25} = 0;
2016}
Evan Chenga2515702007-03-19 07:09:02 +00002017
Evan Chengc4af4632010-11-17 20:13:28 +00002018let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002019def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2020 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002021 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002022 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002023 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002024 let Inst{15-12} = Rd;
2025 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002026 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002027}
2028
Evan Chengc4af4632010-11-17 20:13:28 +00002029let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002030def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002031 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002032 "movw", "\t$Rd, $imm",
2033 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002034 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002035 bits<4> Rd;
2036 bits<16> imm;
2037 let Inst{15-12} = Rd;
2038 let Inst{11-0} = imm{11-0};
2039 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002040 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002041 let Inst{25} = 1;
2042}
2043
Evan Cheng53519f02011-01-21 18:55:51 +00002044def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2045 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002046
2047let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002048def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002049 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002050 "movt", "\t$Rd, $imm",
2051 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002052 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002053 lo16AllZero:$imm))]>, UnaryDP,
2054 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002055 bits<4> Rd;
2056 bits<16> imm;
2057 let Inst{15-12} = Rd;
2058 let Inst{11-0} = imm{11-0};
2059 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002060 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002061 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002062}
Evan Cheng13ab0202007-07-10 18:08:01 +00002063
Evan Cheng53519f02011-01-21 18:55:51 +00002064def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2065 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002066
2067} // Constraints
2068
Evan Cheng20956592009-10-21 08:15:52 +00002069def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2070 Requires<[IsARM, HasV6T2]>;
2071
David Goodwinca01a8d2009-09-01 18:32:09 +00002072let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002073def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002074 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2075 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002076
2077// These aren't really mov instructions, but we have to define them this way
2078// due to flag operands.
2079
Evan Cheng071a2792007-09-11 19:55:27 +00002080let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002081def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002082 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2083 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002084def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002085 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2086 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002087}
Evan Chenga8e29892007-01-19 07:51:42 +00002088
Evan Chenga8e29892007-01-19 07:51:42 +00002089//===----------------------------------------------------------------------===//
2090// Extend Instructions.
2091//
2092
2093// Sign extenders
2094
Evan Cheng576a3962010-09-25 00:49:35 +00002095defm SXTB : AI_ext_rrot<0b01101010,
2096 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2097defm SXTH : AI_ext_rrot<0b01101011,
2098 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002099
Evan Cheng576a3962010-09-25 00:49:35 +00002100defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002101 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002102defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002103 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002104
Johnny Chen2ec5e492010-02-22 21:50:40 +00002105// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002106defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002107
2108// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002109defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002110
2111// Zero extenders
2112
2113let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002114defm UXTB : AI_ext_rrot<0b01101110,
2115 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2116defm UXTH : AI_ext_rrot<0b01101111,
2117 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2118defm UXTB16 : AI_ext_rrot<0b01101100,
2119 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002120
Jim Grosbach542f6422010-07-28 23:25:44 +00002121// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2122// The transformation should probably be done as a combiner action
2123// instead so we can include a check for masking back in the upper
2124// eight bits of the source into the lower eight bits of the result.
2125//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2126// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002127def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002128 (UXTB16r_rot GPR:$Src, 8)>;
2129
Evan Cheng576a3962010-09-25 00:49:35 +00002130defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002131 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002132defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002133 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002134}
2135
Evan Chenga8e29892007-01-19 07:51:42 +00002136// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002137// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002138defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002139
Evan Chenga8e29892007-01-19 07:51:42 +00002140
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002141def SBFX : I<(outs GPR:$Rd),
2142 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002143 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002144 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002145 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002146 bits<4> Rd;
2147 bits<4> Rn;
2148 bits<5> lsb;
2149 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002150 let Inst{27-21} = 0b0111101;
2151 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002152 let Inst{20-16} = width;
2153 let Inst{15-12} = Rd;
2154 let Inst{11-7} = lsb;
2155 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002156}
2157
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002158def UBFX : I<(outs GPR:$Rd),
2159 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002160 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002161 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002162 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002163 bits<4> Rd;
2164 bits<4> Rn;
2165 bits<5> lsb;
2166 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002167 let Inst{27-21} = 0b0111111;
2168 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002169 let Inst{20-16} = width;
2170 let Inst{15-12} = Rd;
2171 let Inst{11-7} = lsb;
2172 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002173}
2174
Evan Chenga8e29892007-01-19 07:51:42 +00002175//===----------------------------------------------------------------------===//
2176// Arithmetic Instructions.
2177//
2178
Jim Grosbach26421962008-10-14 20:36:24 +00002179defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002180 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002181 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002182defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002183 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002184 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002185
Evan Chengc85e8322007-07-05 07:13:32 +00002186// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002187defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002188 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002189 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2190defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002191 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002192 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002193
Evan Cheng62674222009-06-25 23:34:10 +00002194defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002195 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002196defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002197 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002198
2199// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002200let usesCustomInserter = 1 in {
2201defm ADCS : AI1_adde_sube_s_irs<
2202 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2203defm SBCS : AI1_adde_sube_s_irs<
2204 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2205}
Evan Chenga8e29892007-01-19 07:51:42 +00002206
Jim Grosbach84760882010-10-15 18:42:41 +00002207def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2208 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2209 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2210 bits<4> Rd;
2211 bits<4> Rn;
2212 bits<12> imm;
2213 let Inst{25} = 1;
2214 let Inst{15-12} = Rd;
2215 let Inst{19-16} = Rn;
2216 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002217}
Evan Cheng13ab0202007-07-10 18:08:01 +00002218
Bob Wilsoncff71782010-08-05 18:23:43 +00002219// The reg/reg form is only defined for the disassembler; for codegen it is
2220// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002221def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2222 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002223 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002224 bits<4> Rd;
2225 bits<4> Rn;
2226 bits<4> Rm;
2227 let Inst{11-4} = 0b00000000;
2228 let Inst{25} = 0;
2229 let Inst{3-0} = Rm;
2230 let Inst{15-12} = Rd;
2231 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002232}
2233
Jim Grosbach84760882010-10-15 18:42:41 +00002234def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2235 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2236 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2237 bits<4> Rd;
2238 bits<4> Rn;
2239 bits<12> shift;
2240 let Inst{25} = 0;
2241 let Inst{11-0} = shift;
2242 let Inst{15-12} = Rd;
2243 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002244}
Evan Chengc85e8322007-07-05 07:13:32 +00002245
2246// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002247// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2248let usesCustomInserter = 1 in {
2249def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2250 Size4Bytes, IIC_iALUi,
2251 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2252def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2253 Size4Bytes, IIC_iALUr,
2254 [/* For disassembly only; pattern left blank */]>;
2255def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2256 Size4Bytes, IIC_iALUsr,
2257 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002258}
Evan Chengc85e8322007-07-05 07:13:32 +00002259
Evan Cheng62674222009-06-25 23:34:10 +00002260let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002261def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2262 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2263 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002264 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002265 bits<4> Rd;
2266 bits<4> Rn;
2267 bits<12> imm;
2268 let Inst{25} = 1;
2269 let Inst{15-12} = Rd;
2270 let Inst{19-16} = Rn;
2271 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002272}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002273// The reg/reg form is only defined for the disassembler; for codegen it is
2274// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002275def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2276 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002277 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002278 bits<4> Rd;
2279 bits<4> Rn;
2280 bits<4> Rm;
2281 let Inst{11-4} = 0b00000000;
2282 let Inst{25} = 0;
2283 let Inst{3-0} = Rm;
2284 let Inst{15-12} = Rd;
2285 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002286}
Jim Grosbach84760882010-10-15 18:42:41 +00002287def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2288 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2289 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002290 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002291 bits<4> Rd;
2292 bits<4> Rn;
2293 bits<12> shift;
2294 let Inst{25} = 0;
2295 let Inst{11-0} = shift;
2296 let Inst{15-12} = Rd;
2297 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002298}
Evan Cheng62674222009-06-25 23:34:10 +00002299}
2300
Owen Andersonb48c7912011-04-05 23:55:28 +00002301// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2302let usesCustomInserter = 1, Uses = [CPSR] in {
2303def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2304 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002305 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002306def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2307 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002308 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002309}
Evan Cheng2c614c52007-06-06 10:17:05 +00002310
Evan Chenga8e29892007-01-19 07:51:42 +00002311// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002312// The assume-no-carry-in form uses the negation of the input since add/sub
2313// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2314// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2315// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002316def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2317 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002318def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2319 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2320// The with-carry-in form matches bitwise not instead of the negation.
2321// Effectively, the inverse interpretation of the carry flag already accounts
2322// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002323def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002324 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002325def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2326 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002327
2328// Note: These are implemented in C++ code, because they have to generate
2329// ADD/SUBrs instructions, which use a complex pattern that a xform function
2330// cannot produce.
2331// (mul X, 2^n+1) -> (add (X << n), X)
2332// (mul X, 2^n-1) -> (rsb X, (X << n))
2333
Johnny Chen667d1272010-02-22 18:50:54 +00002334// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002335// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002336class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002337 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2338 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2339 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002340 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002341 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002342 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002343 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002344 let Inst{11-4} = op11_4;
2345 let Inst{19-16} = Rn;
2346 let Inst{15-12} = Rd;
2347 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002348}
2349
Johnny Chen667d1272010-02-22 18:50:54 +00002350// Saturating add/subtract -- for disassembly only
2351
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002352def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002353 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2354 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002355def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002356 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2357 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2358def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2359 "\t$Rd, $Rm, $Rn">;
2360def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2361 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002362
2363def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2364def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2365def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2366def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2367def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2368def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2369def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2370def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2371def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2372def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2373def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2374def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002375
2376// Signed/Unsigned add/subtract -- for disassembly only
2377
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002378def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2379def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2380def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2381def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2382def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2383def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2384def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2385def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2386def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2387def USAX : AAI<0b01100101, 0b11110101, "usax">;
2388def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2389def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002390
2391// Signed/Unsigned halving add/subtract -- for disassembly only
2392
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002393def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2394def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2395def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2396def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2397def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2398def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2399def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2400def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2401def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2402def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2403def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2404def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002405
Johnny Chenadc77332010-02-26 22:04:29 +00002406// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002407
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002409 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002410 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002411 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002412 bits<4> Rd;
2413 bits<4> Rn;
2414 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002415 let Inst{27-20} = 0b01111000;
2416 let Inst{15-12} = 0b1111;
2417 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002418 let Inst{19-16} = Rd;
2419 let Inst{11-8} = Rm;
2420 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002421}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002422def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002423 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002424 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002425 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002426 bits<4> Rd;
2427 bits<4> Rn;
2428 bits<4> Rm;
2429 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002430 let Inst{27-20} = 0b01111000;
2431 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002432 let Inst{19-16} = Rd;
2433 let Inst{15-12} = Ra;
2434 let Inst{11-8} = Rm;
2435 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002436}
2437
2438// Signed/Unsigned saturate -- for disassembly only
2439
Jim Grosbach70987fb2010-10-18 23:35:38 +00002440def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2441 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002442 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002443 bits<4> Rd;
2444 bits<5> sat_imm;
2445 bits<4> Rn;
2446 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002447 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002448 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002449 let Inst{20-16} = sat_imm;
2450 let Inst{15-12} = Rd;
2451 let Inst{11-7} = sh{7-3};
2452 let Inst{6} = sh{0};
2453 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002454}
2455
Jim Grosbach70987fb2010-10-18 23:35:38 +00002456def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2457 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002458 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002459 bits<4> Rd;
2460 bits<4> sat_imm;
2461 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002462 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002463 let Inst{11-4} = 0b11110011;
2464 let Inst{15-12} = Rd;
2465 let Inst{19-16} = sat_imm;
2466 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002467}
2468
Jim Grosbach70987fb2010-10-18 23:35:38 +00002469def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2470 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002471 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002472 bits<4> Rd;
2473 bits<5> sat_imm;
2474 bits<4> Rn;
2475 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002476 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002477 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002478 let Inst{15-12} = Rd;
2479 let Inst{11-7} = sh{7-3};
2480 let Inst{6} = sh{0};
2481 let Inst{20-16} = sat_imm;
2482 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002483}
2484
Jim Grosbach70987fb2010-10-18 23:35:38 +00002485def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2486 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002487 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002488 bits<4> Rd;
2489 bits<4> sat_imm;
2490 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002491 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002492 let Inst{11-4} = 0b11110011;
2493 let Inst{15-12} = Rd;
2494 let Inst{19-16} = sat_imm;
2495 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002496}
Evan Chenga8e29892007-01-19 07:51:42 +00002497
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002498def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2499def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002500
Evan Chenga8e29892007-01-19 07:51:42 +00002501//===----------------------------------------------------------------------===//
2502// Bitwise Instructions.
2503//
2504
Jim Grosbach26421962008-10-14 20:36:24 +00002505defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002506 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002507 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002508defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002509 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002510 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002511defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002512 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002513 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002514defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002515 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002516 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002517
Jim Grosbach3fea191052010-10-21 22:03:21 +00002518def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002519 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002520 "bfc", "\t$Rd, $imm", "$src = $Rd",
2521 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002522 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002523 bits<4> Rd;
2524 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002525 let Inst{27-21} = 0b0111110;
2526 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002527 let Inst{15-12} = Rd;
2528 let Inst{11-7} = imm{4-0}; // lsb
2529 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002530}
2531
Johnny Chenb2503c02010-02-17 06:31:48 +00002532// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002533def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002534 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002535 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2536 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002537 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002538 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002539 bits<4> Rd;
2540 bits<4> Rn;
2541 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002542 let Inst{27-21} = 0b0111110;
2543 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002544 let Inst{15-12} = Rd;
2545 let Inst{11-7} = imm{4-0}; // lsb
2546 let Inst{20-16} = imm{9-5}; // width
2547 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002548}
2549
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002550// GNU as only supports this form of bfi (w/ 4 arguments)
2551let isAsmParserOnly = 1 in
2552def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2553 lsb_pos_imm:$lsb, width_imm:$width),
2554 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2555 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2556 []>, Requires<[IsARM, HasV6T2]> {
2557 bits<4> Rd;
2558 bits<4> Rn;
2559 bits<5> lsb;
2560 bits<5> width;
2561 let Inst{27-21} = 0b0111110;
2562 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2563 let Inst{15-12} = Rd;
2564 let Inst{11-7} = lsb;
2565 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2566 let Inst{3-0} = Rn;
2567}
2568
Jim Grosbach36860462010-10-21 22:19:32 +00002569def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2570 "mvn", "\t$Rd, $Rm",
2571 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2572 bits<4> Rd;
2573 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002574 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002575 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002576 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002577 let Inst{15-12} = Rd;
2578 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002579}
Jim Grosbach36860462010-10-21 22:19:32 +00002580def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2581 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2582 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2583 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002584 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002585 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002586 let Inst{19-16} = 0b0000;
2587 let Inst{15-12} = Rd;
2588 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002589}
Evan Chengc4af4632010-11-17 20:13:28 +00002590let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002591def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2592 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2593 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2594 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002595 bits<12> imm;
2596 let Inst{25} = 1;
2597 let Inst{19-16} = 0b0000;
2598 let Inst{15-12} = Rd;
2599 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002600}
Evan Chenga8e29892007-01-19 07:51:42 +00002601
2602def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2603 (BICri GPR:$src, so_imm_not:$imm)>;
2604
2605//===----------------------------------------------------------------------===//
2606// Multiply Instructions.
2607//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002608class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2609 string opc, string asm, list<dag> pattern>
2610 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2611 bits<4> Rd;
2612 bits<4> Rm;
2613 bits<4> Rn;
2614 let Inst{19-16} = Rd;
2615 let Inst{11-8} = Rm;
2616 let Inst{3-0} = Rn;
2617}
2618class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2619 string opc, string asm, list<dag> pattern>
2620 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2621 bits<4> RdLo;
2622 bits<4> RdHi;
2623 bits<4> Rm;
2624 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002625 let Inst{19-16} = RdHi;
2626 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002627 let Inst{11-8} = Rm;
2628 let Inst{3-0} = Rn;
2629}
Evan Chenga8e29892007-01-19 07:51:42 +00002630
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002631let isCommutable = 1 in {
2632let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002633def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2634 pred:$p, cc_out:$s),
2635 Size4Bytes, IIC_iMUL32,
2636 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2637 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002638
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002639def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2640 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002641 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002642 Requires<[IsARM, HasV6]> {
2643 let Inst{15-12} = 0b0000;
2644}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002645}
Evan Chenga8e29892007-01-19 07:51:42 +00002646
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002647let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002648def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2649 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002650 Size4Bytes, IIC_iMAC32,
2651 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002652 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002653 bits<4> Ra;
2654 let Inst{15-12} = Ra;
2655}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002656def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2657 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002658 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2659 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002660 bits<4> Ra;
2661 let Inst{15-12} = Ra;
2662}
Evan Chenga8e29892007-01-19 07:51:42 +00002663
Jim Grosbach65711012010-11-19 22:22:37 +00002664def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2665 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2666 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002667 Requires<[IsARM, HasV6T2]> {
2668 bits<4> Rd;
2669 bits<4> Rm;
2670 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002671 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002672 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002673 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002674 let Inst{11-8} = Rm;
2675 let Inst{3-0} = Rn;
2676}
Evan Chengedcbada2009-07-06 22:05:45 +00002677
Evan Chenga8e29892007-01-19 07:51:42 +00002678// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002679
Evan Chengcd799b92009-06-12 20:46:18 +00002680let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002681let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002682let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002683def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002684 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002685 Size4Bytes, IIC_iMUL64, []>,
2686 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002687
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002688def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2689 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2690 Size4Bytes, IIC_iMUL64, []>,
2691 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002692}
2693
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002694def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2695 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002696 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2697 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002698
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002699def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2700 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002701 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2702 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002703}
Evan Chenga8e29892007-01-19 07:51:42 +00002704
2705// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002706let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002707def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002708 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002709 Size4Bytes, IIC_iMAC64, []>,
2710 Requires<[IsARM, NoV6]>;
2711def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002712 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002713 Size4Bytes, IIC_iMAC64, []>,
2714 Requires<[IsARM, NoV6]>;
2715def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002716 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002717 Size4Bytes, IIC_iMAC64, []>,
2718 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002719
2720}
2721
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002722def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2723 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002724 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2725 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002726def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2727 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002728 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2729 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002730
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002731def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2732 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2733 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2734 Requires<[IsARM, HasV6]> {
2735 bits<4> RdLo;
2736 bits<4> RdHi;
2737 bits<4> Rm;
2738 bits<4> Rn;
2739 let Inst{19-16} = RdLo;
2740 let Inst{15-12} = RdHi;
2741 let Inst{11-8} = Rm;
2742 let Inst{3-0} = Rn;
2743}
Evan Chengcd799b92009-06-12 20:46:18 +00002744} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002745
2746// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002747def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2748 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2749 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002750 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002751 let Inst{15-12} = 0b1111;
2752}
Evan Cheng13ab0202007-07-10 18:08:01 +00002753
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002754def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2755 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002756 [/* For disassembly only; pattern left blank */]>,
2757 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002758 let Inst{15-12} = 0b1111;
2759}
2760
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002761def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2762 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2763 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2764 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2765 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002766
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002767def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2768 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2769 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002770 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002771 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002772
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002773def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2774 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2775 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2776 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2777 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002778
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002779def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2780 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2781 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002782 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002783 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002784
Raul Herbster37fb5b12007-08-30 23:25:47 +00002785multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002786 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2787 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2788 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2789 (sext_inreg GPR:$Rm, i16)))]>,
2790 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002791
Jim Grosbach3870b752010-10-22 18:35:16 +00002792 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2793 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2794 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2795 (sra GPR:$Rm, (i32 16))))]>,
2796 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002797
Jim Grosbach3870b752010-10-22 18:35:16 +00002798 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2799 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2800 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2801 (sext_inreg GPR:$Rm, i16)))]>,
2802 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002803
Jim Grosbach3870b752010-10-22 18:35:16 +00002804 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2805 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2806 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2807 (sra GPR:$Rm, (i32 16))))]>,
2808 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002809
Jim Grosbach3870b752010-10-22 18:35:16 +00002810 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2811 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2812 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2813 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2814 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002815
Jim Grosbach3870b752010-10-22 18:35:16 +00002816 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2817 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2818 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2819 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2820 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002821}
2822
Raul Herbster37fb5b12007-08-30 23:25:47 +00002823
2824multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002825 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002826 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2827 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2828 [(set GPR:$Rd, (add GPR:$Ra,
2829 (opnode (sext_inreg GPR:$Rn, i16),
2830 (sext_inreg GPR:$Rm, i16))))]>,
2831 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002832
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002833 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002834 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2835 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2836 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2837 (sra GPR:$Rm, (i32 16)))))]>,
2838 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002839
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002840 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002841 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2842 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2843 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2844 (sext_inreg GPR:$Rm, i16))))]>,
2845 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002846
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002847 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002848 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2849 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2850 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2851 (sra GPR:$Rm, (i32 16)))))]>,
2852 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002853
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002854 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002855 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2856 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2857 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2858 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2859 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002860
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002861 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002862 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2863 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2864 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2865 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2866 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002867}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002868
Raul Herbster37fb5b12007-08-30 23:25:47 +00002869defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2870defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002871
Johnny Chen83498e52010-02-12 21:59:23 +00002872// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002873def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2874 (ins GPR:$Rn, GPR:$Rm),
2875 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002876 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002877 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002878
Jim Grosbach3870b752010-10-22 18:35:16 +00002879def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2880 (ins GPR:$Rn, GPR:$Rm),
2881 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002882 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002883 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002884
Jim Grosbach3870b752010-10-22 18:35:16 +00002885def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2886 (ins GPR:$Rn, GPR:$Rm),
2887 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002888 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002889 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002890
Jim Grosbach3870b752010-10-22 18:35:16 +00002891def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2892 (ins GPR:$Rn, GPR:$Rm),
2893 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002894 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002895 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002896
Johnny Chen667d1272010-02-22 18:50:54 +00002897// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002898class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2899 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002900 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002901 bits<4> Rn;
2902 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002903 let Inst{4} = 1;
2904 let Inst{5} = swap;
2905 let Inst{6} = sub;
2906 let Inst{7} = 0;
2907 let Inst{21-20} = 0b00;
2908 let Inst{22} = long;
2909 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002910 let Inst{11-8} = Rm;
2911 let Inst{3-0} = Rn;
2912}
2913class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2914 InstrItinClass itin, string opc, string asm>
2915 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2916 bits<4> Rd;
2917 let Inst{15-12} = 0b1111;
2918 let Inst{19-16} = Rd;
2919}
2920class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2921 InstrItinClass itin, string opc, string asm>
2922 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2923 bits<4> Ra;
2924 let Inst{15-12} = Ra;
2925}
2926class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2927 InstrItinClass itin, string opc, string asm>
2928 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2929 bits<4> RdLo;
2930 bits<4> RdHi;
2931 let Inst{19-16} = RdHi;
2932 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002933}
2934
2935multiclass AI_smld<bit sub, string opc> {
2936
Jim Grosbach385e1362010-10-22 19:15:30 +00002937 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2938 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002939
Jim Grosbach385e1362010-10-22 19:15:30 +00002940 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2941 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002942
Jim Grosbach385e1362010-10-22 19:15:30 +00002943 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2944 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2945 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002946
Jim Grosbach385e1362010-10-22 19:15:30 +00002947 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2948 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2949 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002950
2951}
2952
2953defm SMLA : AI_smld<0, "smla">;
2954defm SMLS : AI_smld<1, "smls">;
2955
Johnny Chen2ec5e492010-02-22 21:50:40 +00002956multiclass AI_sdml<bit sub, string opc> {
2957
Jim Grosbach385e1362010-10-22 19:15:30 +00002958 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2959 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2960 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2961 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002962}
2963
2964defm SMUA : AI_sdml<0, "smua">;
2965defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002966
Evan Chenga8e29892007-01-19 07:51:42 +00002967//===----------------------------------------------------------------------===//
2968// Misc. Arithmetic Instructions.
2969//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002970
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002971def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2972 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2973 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002974
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002975def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2976 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2977 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2978 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002979
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002980def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2981 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2982 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002983
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002984def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2985 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2986 [(set GPR:$Rd,
2987 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2988 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2989 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2990 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2991 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002992
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002993def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2994 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2995 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002996 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00002997 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002998 (shl GPR:$Rm, (i32 8))), i16))]>,
2999 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003000
Evan Cheng3f30af32011-03-18 21:52:42 +00003001def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3002 (shl GPR:$Rm, (i32 8))), i16),
3003 (REVSH GPR:$Rm)>;
3004
3005// Need the AddedComplexity or else MOVs + REV would be chosen.
3006let AddedComplexity = 5 in
3007def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3008
Bob Wilsonf955f292010-08-17 17:23:19 +00003009def lsl_shift_imm : SDNodeXForm<imm, [{
3010 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3011 return CurDAG->getTargetConstant(Sh, MVT::i32);
3012}]>;
3013
Eric Christopher8f232d32011-04-28 05:49:04 +00003014def lsl_amt : ImmLeaf<i32, [{
3015 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003016}], lsl_shift_imm>;
3017
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003018def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3019 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3020 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3021 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3022 (and (shl GPR:$Rm, lsl_amt:$sh),
3023 0xFFFF0000)))]>,
3024 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003025
Evan Chenga8e29892007-01-19 07:51:42 +00003026// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003027def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3028 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3029def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3030 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003031
Bob Wilsonf955f292010-08-17 17:23:19 +00003032def asr_shift_imm : SDNodeXForm<imm, [{
3033 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3034 return CurDAG->getTargetConstant(Sh, MVT::i32);
3035}]>;
3036
Eric Christopher8f232d32011-04-28 05:49:04 +00003037def asr_amt : ImmLeaf<i32, [{
3038 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003039}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003040
Bob Wilsondc66eda2010-08-16 22:26:55 +00003041// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3042// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003043def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3044 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3045 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3046 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3047 (and (sra GPR:$Rm, asr_amt:$sh),
3048 0xFFFF)))]>,
3049 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003050
Evan Chenga8e29892007-01-19 07:51:42 +00003051// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3052// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003053def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003054 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003055def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003056 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3057 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003058
Evan Chenga8e29892007-01-19 07:51:42 +00003059//===----------------------------------------------------------------------===//
3060// Comparison Instructions...
3061//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003062
Jim Grosbach26421962008-10-14 20:36:24 +00003063defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003064 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003065 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003066
Jim Grosbach97a884d2010-12-07 20:41:06 +00003067// ARMcmpZ can re-use the above instruction definitions.
3068def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3069 (CMPri GPR:$src, so_imm:$imm)>;
3070def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3071 (CMPrr GPR:$src, GPR:$rhs)>;
3072def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3073 (CMPrs GPR:$src, so_reg:$rhs)>;
3074
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003075// FIXME: We have to be careful when using the CMN instruction and comparison
3076// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003077// results:
3078//
3079// rsbs r1, r1, 0
3080// cmp r0, r1
3081// mov r0, #0
3082// it ls
3083// mov r0, #1
3084//
3085// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003086//
Bill Wendling6165e872010-08-26 18:33:51 +00003087// cmn r0, r1
3088// mov r0, #0
3089// it ls
3090// mov r0, #1
3091//
3092// However, the CMN gives the *opposite* result when r1 is 0. This is because
3093// the carry flag is set in the CMP case but not in the CMN case. In short, the
3094// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3095// value of r0 and the carry bit (because the "carry bit" parameter to
3096// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3097// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3098// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3099// parameter to AddWithCarry is defined as 0).
3100//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003101// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003102//
3103// x = 0
3104// ~x = 0xFFFF FFFF
3105// ~x + 1 = 0x1 0000 0000
3106// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3107//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003108// Therefore, we should disable CMN when comparing against zero, until we can
3109// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3110// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003111//
3112// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3113//
3114// This is related to <rdar://problem/7569620>.
3115//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003116//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3117// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003118
Evan Chenga8e29892007-01-19 07:51:42 +00003119// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003120defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003121 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003122 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003123defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003124 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003125 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003126
David Goodwinc0309b42009-06-29 15:33:01 +00003127defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003128 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003129 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003130
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003131//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3132// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003133
David Goodwinc0309b42009-06-29 15:33:01 +00003134def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003135 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003136
Evan Cheng218977b2010-07-13 19:27:42 +00003137// Pseudo i64 compares for some floating point compares.
3138let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3139 Defs = [CPSR] in {
3140def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003141 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003142 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003143 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3144
3145def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003146 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003147 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3148} // usesCustomInserter
3149
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003150
Evan Chenga8e29892007-01-19 07:51:42 +00003151// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003152// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003153// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003154let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003155def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3156 Size4Bytes, IIC_iCMOVr,
3157 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3158 RegConstraint<"$false = $Rd">;
3159def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3160 (ins GPR:$false, so_reg:$shift, pred:$p),
3161 Size4Bytes, IIC_iCMOVsr,
3162 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3163 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003164
Evan Chengc4af4632010-11-17 20:13:28 +00003165let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003166def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3167 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3168 Size4Bytes, IIC_iMOVi,
3169 []>,
3170 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003171
Evan Chengc4af4632010-11-17 20:13:28 +00003172let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003173def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3174 (ins GPR:$false, so_imm:$imm, pred:$p),
3175 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003176 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003177 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003178
Evan Cheng63f35442010-11-13 02:25:14 +00003179// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003180let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003181def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3182 (ins GPR:$false, i32imm:$src, pred:$p),
3183 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003184
Evan Chengc4af4632010-11-17 20:13:28 +00003185let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003186def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3187 (ins GPR:$false, so_imm:$imm, pred:$p),
3188 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003189 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003190 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003191} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003192
Jim Grosbach3728e962009-12-10 00:11:09 +00003193//===----------------------------------------------------------------------===//
3194// Atomic operations intrinsics
3195//
3196
Bob Wilsonf74a4292010-10-30 00:54:37 +00003197def memb_opt : Operand<i32> {
3198 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003199 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003200}
Jim Grosbach3728e962009-12-10 00:11:09 +00003201
Bob Wilsonf74a4292010-10-30 00:54:37 +00003202// memory barriers protect the atomic sequences
3203let hasSideEffects = 1 in {
3204def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3205 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3206 Requires<[IsARM, HasDB]> {
3207 bits<4> opt;
3208 let Inst{31-4} = 0xf57ff05;
3209 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003210}
Jim Grosbach3728e962009-12-10 00:11:09 +00003211}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003212
Bob Wilsonf74a4292010-10-30 00:54:37 +00003213def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3214 "dsb", "\t$opt",
3215 [/* For disassembly only; pattern left blank */]>,
3216 Requires<[IsARM, HasDB]> {
3217 bits<4> opt;
3218 let Inst{31-4} = 0xf57ff04;
3219 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003220}
3221
Johnny Chenfd6037d2010-02-18 00:19:08 +00003222// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003223def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3224 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003225 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003226 let Inst{3-0} = 0b1111;
3227}
3228
Jim Grosbach66869102009-12-11 18:52:41 +00003229let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003230 let Uses = [CPSR] in {
3231 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003232 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003233 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3234 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003235 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003236 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3237 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003238 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003239 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3240 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003241 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003242 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3243 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003244 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003245 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3246 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003247 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003248 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003249 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3250 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3251 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3252 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3254 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3255 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3256 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3257 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3258 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3260 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003261 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3264 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3267 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3273 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3276 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003279 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3281 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3282 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3284 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3285 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3287 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3288 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3290 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003291 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3300 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3303 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003305 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3306 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003308 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003309 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3311 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3312 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3314 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3315 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3317 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3318 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3320 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003321
3322 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3325 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003327 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3328 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003330 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3331
Jim Grosbache801dc42009-12-12 01:40:06 +00003332 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003334 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3335 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003337 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3338 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003340 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3341}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003342}
3343
3344let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003345def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3346 "ldrexb", "\t$Rt, $addr", []>;
3347def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3348 "ldrexh", "\t$Rt, $addr", []>;
3349def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3350 "ldrex", "\t$Rt, $addr", []>;
3351def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3352 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003353}
3354
Jim Grosbach86875a22010-10-29 19:58:57 +00003355let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003356def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3357 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3358def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3359 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3360def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3361 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003362def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003363 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3364 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003365}
3366
Johnny Chenb9436272010-02-17 22:37:58 +00003367// Clear-Exclusive is for disassembly only.
3368def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3369 [/* For disassembly only; pattern left blank */]>,
3370 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003371 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003372}
3373
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003374// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3375let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003376def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3377 [/* For disassembly only; pattern left blank */]>;
3378def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3379 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003380}
3381
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003382//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003383// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003384//
3385
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003386def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3387 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3388 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003389 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3390 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003391 bits<4> opc1;
3392 bits<4> CRn;
3393 bits<4> CRd;
3394 bits<4> cop;
3395 bits<3> opc2;
3396 bits<4> CRm;
3397
3398 let Inst{3-0} = CRm;
3399 let Inst{4} = 0;
3400 let Inst{7-5} = opc2;
3401 let Inst{11-8} = cop;
3402 let Inst{15-12} = CRd;
3403 let Inst{19-16} = CRn;
3404 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003405}
3406
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003407def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3408 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3409 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003410 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3411 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003412 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003413 bits<4> opc1;
3414 bits<4> CRn;
3415 bits<4> CRd;
3416 bits<4> cop;
3417 bits<3> opc2;
3418 bits<4> CRm;
3419
3420 let Inst{3-0} = CRm;
3421 let Inst{4} = 0;
3422 let Inst{7-5} = opc2;
3423 let Inst{11-8} = cop;
3424 let Inst{15-12} = CRd;
3425 let Inst{19-16} = CRn;
3426 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003427}
3428
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003429class ACI<dag oops, dag iops, string opc, string asm,
3430 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003431 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3432 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003433 let Inst{27-25} = 0b110;
3434}
3435
Johnny Chen670a4562011-04-04 23:39:08 +00003436multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003437
3438 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003439 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3440 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003441 let Inst{31-28} = op31_28;
3442 let Inst{24} = 1; // P = 1
3443 let Inst{21} = 0; // W = 0
3444 let Inst{22} = 0; // D = 0
3445 let Inst{20} = load;
3446 }
3447
3448 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003449 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3450 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003451 let Inst{31-28} = op31_28;
3452 let Inst{24} = 1; // P = 1
3453 let Inst{21} = 1; // W = 1
3454 let Inst{22} = 0; // D = 0
3455 let Inst{20} = load;
3456 }
3457
3458 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003459 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3460 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003461 let Inst{31-28} = op31_28;
3462 let Inst{24} = 0; // P = 0
3463 let Inst{21} = 1; // W = 1
3464 let Inst{22} = 0; // D = 0
3465 let Inst{20} = load;
3466 }
3467
3468 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003469 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3470 ops),
3471 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003472 let Inst{31-28} = op31_28;
3473 let Inst{24} = 0; // P = 0
3474 let Inst{23} = 1; // U = 1
3475 let Inst{21} = 0; // W = 0
3476 let Inst{22} = 0; // D = 0
3477 let Inst{20} = load;
3478 }
3479
3480 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003481 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3482 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003483 let Inst{31-28} = op31_28;
3484 let Inst{24} = 1; // P = 1
3485 let Inst{21} = 0; // W = 0
3486 let Inst{22} = 1; // D = 1
3487 let Inst{20} = load;
3488 }
3489
3490 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003491 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3492 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3493 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003494 let Inst{31-28} = op31_28;
3495 let Inst{24} = 1; // P = 1
3496 let Inst{21} = 1; // W = 1
3497 let Inst{22} = 1; // D = 1
3498 let Inst{20} = load;
3499 }
3500
3501 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003502 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3503 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3504 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003505 let Inst{31-28} = op31_28;
3506 let Inst{24} = 0; // P = 0
3507 let Inst{21} = 1; // W = 1
3508 let Inst{22} = 1; // D = 1
3509 let Inst{20} = load;
3510 }
3511
3512 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003513 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3514 ops),
3515 !strconcat(!strconcat(opc, "l"), cond),
3516 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003517 let Inst{31-28} = op31_28;
3518 let Inst{24} = 0; // P = 0
3519 let Inst{23} = 1; // U = 1
3520 let Inst{21} = 0; // W = 0
3521 let Inst{22} = 1; // D = 1
3522 let Inst{20} = load;
3523 }
3524}
3525
Johnny Chen670a4562011-04-04 23:39:08 +00003526defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3527defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3528defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3529defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003530
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003531//===----------------------------------------------------------------------===//
3532// Move between coprocessor and ARM core register -- for disassembly only
3533//
3534
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003535class MovRCopro<string opc, bit direction, dag oops, dag iops,
3536 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003537 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003538 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003539 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003540 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003541
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003542 bits<4> Rt;
3543 bits<4> cop;
3544 bits<3> opc1;
3545 bits<3> opc2;
3546 bits<4> CRm;
3547 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003548
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003549 let Inst{15-12} = Rt;
3550 let Inst{11-8} = cop;
3551 let Inst{23-21} = opc1;
3552 let Inst{7-5} = opc2;
3553 let Inst{3-0} = CRm;
3554 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003555}
3556
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003557def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003558 (outs),
3559 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3560 c_imm:$CRm, i32imm:$opc2),
3561 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3562 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003563def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003564 (outs GPR:$Rt),
3565 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3566 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003567
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003568def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3569 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3570
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003571class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3572 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003573 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003574 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003575 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003576 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003577 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003578
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003579 bits<4> Rt;
3580 bits<4> cop;
3581 bits<3> opc1;
3582 bits<3> opc2;
3583 bits<4> CRm;
3584 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003585
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003586 let Inst{15-12} = Rt;
3587 let Inst{11-8} = cop;
3588 let Inst{23-21} = opc1;
3589 let Inst{7-5} = opc2;
3590 let Inst{3-0} = CRm;
3591 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003592}
3593
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003594def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003595 (outs),
3596 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3597 c_imm:$CRm, i32imm:$opc2),
3598 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3599 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003600def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003601 (outs GPR:$Rt),
3602 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3603 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003604
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003605def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3606 imm:$CRm, imm:$opc2),
3607 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3608
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003609class MovRRCopro<string opc, bit direction,
3610 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003611 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3612 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003613 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003614 let Inst{23-21} = 0b010;
3615 let Inst{20} = direction;
3616
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003617 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003618 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003619 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003620 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003621 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003622
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003623 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003624 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003625 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003626 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003627 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003628}
3629
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003630def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3631 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3632 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003633def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3634
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003635class MovRRCopro2<string opc, bit direction,
3636 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003637 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003638 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3639 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003640 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003641 let Inst{23-21} = 0b010;
3642 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003643
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003644 bits<4> Rt;
3645 bits<4> Rt2;
3646 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003647 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003648 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003649
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003650 let Inst{15-12} = Rt;
3651 let Inst{19-16} = Rt2;
3652 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003653 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003654 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003655}
3656
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003657def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3658 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3659 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003660def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003661
Johnny Chenb98e1602010-02-12 18:55:33 +00003662//===----------------------------------------------------------------------===//
3663// Move between special register and ARM core register -- for disassembly only
3664//
3665
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003666// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003667def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003668 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003669 bits<4> Rd;
3670 let Inst{23-16} = 0b00001111;
3671 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003672 let Inst{7-4} = 0b0000;
3673}
3674
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003675def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003676 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003677 bits<4> Rd;
3678 let Inst{23-16} = 0b01001111;
3679 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003680 let Inst{7-4} = 0b0000;
3681}
3682
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003683// Move from ARM core register to Special Register
3684//
3685// No need to have both system and application versions, the encodings are the
3686// same and the assembly parser has no way to distinguish between them. The mask
3687// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3688// the mask with the fields to be accessed in the special register.
3689def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3690 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003691 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003692 bits<5> mask;
3693 bits<4> Rn;
3694
3695 let Inst{23} = 0;
3696 let Inst{22} = mask{4}; // R bit
3697 let Inst{21-20} = 0b10;
3698 let Inst{19-16} = mask{3-0};
3699 let Inst{15-12} = 0b1111;
3700 let Inst{11-4} = 0b00000000;
3701 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003702}
3703
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003704def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3705 "msr", "\t$mask, $a",
3706 [/* For disassembly only; pattern left blank */]> {
3707 bits<5> mask;
3708 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003709
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003710 let Inst{23} = 0;
3711 let Inst{22} = mask{4}; // R bit
3712 let Inst{21-20} = 0b10;
3713 let Inst{19-16} = mask{3-0};
3714 let Inst{15-12} = 0b1111;
3715 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003716}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003717
3718//===----------------------------------------------------------------------===//
3719// TLS Instructions
3720//
3721
3722// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003723// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003724// complete with fixup for the aeabi_read_tp function.
3725let isCall = 1,
3726 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3727 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3728 [(set R0, ARMthread_pointer)]>;
3729}
3730
3731//===----------------------------------------------------------------------===//
3732// SJLJ Exception handling intrinsics
3733// eh_sjlj_setjmp() is an instruction sequence to store the return
3734// address and save #0 in R0 for the non-longjmp case.
3735// Since by its nature we may be coming from some other function to get
3736// here, and we're using the stack frame for the containing function to
3737// save/restore registers, we can't keep anything live in regs across
3738// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003739// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003740// except for our own input by listing the relevant registers in Defs. By
3741// doing so, we also cause the prologue/epilogue code to actively preserve
3742// all of the callee-saved resgisters, which is exactly what we want.
3743// A constant value is passed in $val, and we use the location as a scratch.
3744//
3745// These are pseudo-instructions and are lowered to individual MC-insts, so
3746// no encoding information is necessary.
3747let Defs =
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003748 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
3749 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003750 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3751 NoItinerary,
3752 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3753 Requires<[IsARM, HasVFP2]>;
3754}
3755
3756let Defs =
3757 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3758 hasSideEffects = 1, isBarrier = 1 in {
3759 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3760 NoItinerary,
3761 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3762 Requires<[IsARM, NoVFP]>;
3763}
3764
3765// FIXME: Non-Darwin version(s)
3766let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3767 Defs = [ R7, LR, SP ] in {
3768def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3769 NoItinerary,
3770 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3771 Requires<[IsARM, IsDarwin]>;
3772}
3773
3774// eh.sjlj.dispatchsetup pseudo-instruction.
3775// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3776// handled when the pseudo is expanded (which happens before any passes
3777// that need the instruction size).
3778let isBarrier = 1, hasSideEffects = 1 in
3779def Int_eh_sjlj_dispatchsetup :
Bill Wendlingf05b1dc2011-04-05 01:37:43 +00003780 PseudoInst<(outs), (ins), NoItinerary,
3781 [(ARMeh_sjlj_dispatchsetup)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003782 Requires<[IsDarwin]>;
3783
3784//===----------------------------------------------------------------------===//
3785// Non-Instruction Patterns
3786//
3787
3788// Large immediate handling.
3789
3790// 32-bit immediate using two piece so_imms or movw + movt.
3791// This is a single pseudo instruction, the benefit is that it can be remat'd
3792// as a single unit instead of having to handle reg inputs.
3793// FIXME: Remove this when we can do generalized remat.
3794let isReMaterializable = 1, isMoveImm = 1 in
3795def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3796 [(set GPR:$dst, (arm_i32imm:$src))]>,
3797 Requires<[IsARM]>;
3798
3799// Pseudo instruction that combines movw + movt + add pc (if PIC).
3800// It also makes it possible to rematerialize the instructions.
3801// FIXME: Remove this when we can do generalized remat and when machine licm
3802// can properly the instructions.
3803let isReMaterializable = 1 in {
3804def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3805 IIC_iMOVix2addpc,
3806 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3807 Requires<[IsARM, UseMovt]>;
3808
3809def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3810 IIC_iMOVix2,
3811 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3812 Requires<[IsARM, UseMovt]>;
3813
3814let AddedComplexity = 10 in
3815def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3816 IIC_iMOVix2ld,
3817 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3818 Requires<[IsARM, UseMovt]>;
3819} // isReMaterializable
3820
3821// ConstantPool, GlobalAddress, and JumpTable
3822def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3823 Requires<[IsARM, DontUseMovt]>;
3824def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3825def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3826 Requires<[IsARM, UseMovt]>;
3827def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3828 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3829
3830// TODO: add,sub,and, 3-instr forms?
3831
3832// Tail calls
3833def : ARMPat<(ARMtcret tcGPR:$dst),
3834 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3835
3836def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3837 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3838
3839def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3840 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3841
3842def : ARMPat<(ARMtcret tcGPR:$dst),
3843 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3844
3845def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3846 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3847
3848def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3849 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3850
3851// Direct calls
3852def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3853 Requires<[IsARM, IsNotDarwin]>;
3854def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3855 Requires<[IsARM, IsDarwin]>;
3856
3857// zextload i1 -> zextload i8
3858def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3859def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3860
3861// extload -> zextload
3862def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3863def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3864def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3865def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3866
3867def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3868
3869def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3870def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3871
3872// smul* and smla*
3873def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3874 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3875 (SMULBB GPR:$a, GPR:$b)>;
3876def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3877 (SMULBB GPR:$a, GPR:$b)>;
3878def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3879 (sra GPR:$b, (i32 16))),
3880 (SMULBT GPR:$a, GPR:$b)>;
3881def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3882 (SMULBT GPR:$a, GPR:$b)>;
3883def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3884 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3885 (SMULTB GPR:$a, GPR:$b)>;
3886def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3887 (SMULTB GPR:$a, GPR:$b)>;
3888def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3889 (i32 16)),
3890 (SMULWB GPR:$a, GPR:$b)>;
3891def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3892 (SMULWB GPR:$a, GPR:$b)>;
3893
3894def : ARMV5TEPat<(add GPR:$acc,
3895 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3896 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3897 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3898def : ARMV5TEPat<(add GPR:$acc,
3899 (mul sext_16_node:$a, sext_16_node:$b)),
3900 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3901def : ARMV5TEPat<(add GPR:$acc,
3902 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3903 (sra GPR:$b, (i32 16)))),
3904 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3905def : ARMV5TEPat<(add GPR:$acc,
3906 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3907 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3908def : ARMV5TEPat<(add GPR:$acc,
3909 (mul (sra GPR:$a, (i32 16)),
3910 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3911 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3912def : ARMV5TEPat<(add GPR:$acc,
3913 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3914 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3915def : ARMV5TEPat<(add GPR:$acc,
3916 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3917 (i32 16))),
3918 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3919def : ARMV5TEPat<(add GPR:$acc,
3920 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3921 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3922
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003923
3924// Pre-v7 uses MCR for synchronization barriers.
3925def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3926 Requires<[IsARM, HasV6]>;
3927
3928
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003929//===----------------------------------------------------------------------===//
3930// Thumb Support
3931//
3932
3933include "ARMInstrThumb.td"
3934
3935//===----------------------------------------------------------------------===//
3936// Thumb2 Support
3937//
3938
3939include "ARMInstrThumb2.td"
3940
3941//===----------------------------------------------------------------------===//
3942// Floating Point Support
3943//
3944
3945include "ARMInstrVFP.td"
3946
3947//===----------------------------------------------------------------------===//
3948// Advanced SIMD (NEON) Support
3949//
3950
3951include "ARMInstrNEON.td"
3952