blob: d24f483f9be69821c8a04f7cdd3aa51abb0df2af [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Owen Andersone50ed302009-08-10 22:56:29 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
46 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
51 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +000062 return new TargetLoweringObjectFileMachO();
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000063 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000064}
65
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner7c5a3d32005-08-16 17:14:42 +000076 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000077 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
78 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
79 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Evan Chengc5484282006-10-04 00:56:09 +000081 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000084
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Chris Lattner94e509c2006-11-10 23:58:45 +000087 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000098
Dale Johannesen6eaeff22007-10-10 01:01:31 +000099 // This is used in the ppcf128->int sequence. Note it has different semantics
100 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000102
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::SREM, MVT::i32, Expand);
105 setOperationAction(ISD::UREM, MVT::i32, Expand);
106 setOperationAction(ISD::SREM, MVT::i64, Expand);
107 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000108
109 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
111 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
113 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
115 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
117 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000119 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::FSIN , MVT::f64, Expand);
121 setOperationAction(ISD::FCOS , MVT::f64, Expand);
122 setOperationAction(ISD::FREM , MVT::f64, Expand);
123 setOperationAction(ISD::FPOW , MVT::f64, Expand);
124 setOperationAction(ISD::FSIN , MVT::f32, Expand);
125 setOperationAction(ISD::FCOS , MVT::f32, Expand);
126 setOperationAction(ISD::FREM , MVT::f32, Expand);
127 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000130
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000132 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
134 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Nate Begemand88fc032006-01-14 03:14:10 +0000140 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
142 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
144 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
145 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Nate Begeman35ef9132006-01-11 21:21:00 +0000148 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
150 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::SELECT, MVT::i32, Expand);
154 setOperationAction(ISD::SELECT, MVT::i64, Expand);
155 setOperationAction(ISD::SELECT, MVT::f32, Expand);
156 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000158 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
160 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000161
Nate Begeman750ac1b2006-02-01 07:19:44 +0000162 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman81e80972006-03-17 01:40:33 +0000165 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000167
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000169
Chris Lattnerf7605322005-08-31 21:09:52 +0000170 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000172
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000173 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
175 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
178 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
179 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000181
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000182 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000184
Jim Laskeyabf6d172006-01-05 01:25:28 +0000185 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
187 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000398 computeRegisterProperties();
399}
400
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000401/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
402/// function arguments in the caller parameter area.
403unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
404 TargetMachine &TM = getTargetMachine();
405 // Darwin passes everything on 4 byte boundary.
406 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
407 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000408 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 return 4;
410}
411
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000412const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
413 switch (Opcode) {
414 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000415 case PPCISD::FSEL: return "PPCISD::FSEL";
416 case PPCISD::FCFID: return "PPCISD::FCFID";
417 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
418 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
419 case PPCISD::STFIWX: return "PPCISD::STFIWX";
420 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
421 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
422 case PPCISD::VPERM: return "PPCISD::VPERM";
423 case PPCISD::Hi: return "PPCISD::Hi";
424 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000425 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng53301922008-07-12 02:23:19 +0000426 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
427 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
428 case PPCISD::SRL: return "PPCISD::SRL";
429 case PPCISD::SRA: return "PPCISD::SRA";
430 case PPCISD::SHL: return "PPCISD::SHL";
431 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
432 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000433 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
434 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000435 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000436 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000437 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
438 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000439 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
440 case PPCISD::MFCR: return "PPCISD::MFCR";
441 case PPCISD::VCMP: return "PPCISD::VCMP";
442 case PPCISD::VCMPo: return "PPCISD::VCMPo";
443 case PPCISD::LBRX: return "PPCISD::LBRX";
444 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000445 case PPCISD::LARX: return "PPCISD::LARX";
446 case PPCISD::STCX: return "PPCISD::STCX";
447 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
448 case PPCISD::MFFS: return "PPCISD::MFFS";
449 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
450 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
451 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
452 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000453 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000454 }
455}
456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
458 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000459}
460
Bill Wendlingb4202b82009-07-01 18:50:55 +0000461/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000462unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
463 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
464 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
465 else
466 return 2;
467}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000468
Chris Lattner1a635d62006-04-14 06:01:58 +0000469//===----------------------------------------------------------------------===//
470// Node matching predicates, for use by the tblgen matching code.
471//===----------------------------------------------------------------------===//
472
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000473/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000474static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000475 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000476 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000477 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 // Maybe this has already been legalized into the constant pool?
479 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000480 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000481 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000482 }
483 return false;
484}
485
Chris Lattnerddb739e2006-04-06 17:23:16 +0000486/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
487/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000488static bool isConstantOrUndef(int Op, int Val) {
489 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000490}
491
492/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
493/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000494bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000495 if (!isUnary) {
496 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000497 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000498 return false;
499 } else {
500 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000501 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
502 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000503 return false;
504 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000505 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000506}
507
508/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
509/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000510bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000511 if (!isUnary) {
512 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000513 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
514 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000515 return false;
516 } else {
517 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000518 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
519 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
520 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
521 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000522 return false;
523 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000524 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000525}
526
Chris Lattnercaad1632006-04-06 22:02:42 +0000527/// isVMerge - Common function, used to match vmrg* shuffles.
528///
Nate Begeman9008ca62009-04-27 18:41:29 +0000529static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000530 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000532 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000533 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
534 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Chris Lattner116cc482006-04-06 21:11:54 +0000536 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
537 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000538 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000539 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000541 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000542 return false;
543 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000544 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000545}
546
547/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
548/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000549bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
550 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000551 if (!isUnary)
552 return isVMerge(N, UnitSize, 8, 24);
553 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000554}
555
556/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
557/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000558bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
559 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000560 if (!isUnary)
561 return isVMerge(N, UnitSize, 0, 16);
562 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000563}
564
565
Chris Lattnerd0608e12006-04-06 18:26:28 +0000566/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
567/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000568int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000570 "PPC only supports shuffles by bytes!");
571
572 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
573
Chris Lattnerd0608e12006-04-06 18:26:28 +0000574 // Find the first non-undef value in the shuffle mask.
575 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000578
Chris Lattnerd0608e12006-04-06 18:26:28 +0000579 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000580
Nate Begeman9008ca62009-04-27 18:41:29 +0000581 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000584 if (ShiftAmt < i) return -1;
585 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000586
Chris Lattnerf24380e2006-04-06 22:28:36 +0000587 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000589 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000591 return -1;
592 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 return -1;
597 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000598 return ShiftAmt;
599}
Chris Lattneref819f82006-03-20 06:33:01 +0000600
601/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
602/// specifies a splat of a single element that is suitable for input to
603/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000604bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000606 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000607
Chris Lattner88a99ef2006-03-20 06:37:44 +0000608 // This is a splat operation if each element of the permute is the same, and
609 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000610 unsigned ElementBase = N->getMaskElt(0);
611
612 // FIXME: Handle UNDEF elements too!
613 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000614 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000615
Nate Begeman9008ca62009-04-27 18:41:29 +0000616 // Check that the indices are consecutive, in the case of a multi-byte element
617 // splatted with a v16i8 mask.
618 for (unsigned i = 1; i != EltSize; ++i)
619 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000620 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000621
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000624 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000626 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000627 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000629}
630
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000631/// isAllNegativeZeroVector - Returns true if all elements of build_vector
632/// are -0.0.
633bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
635
636 APInt APVal, APUndef;
637 unsigned BitSize;
638 bool HasAnyUndefs;
639
Dale Johannesen1e608812009-11-13 01:45:18 +0000640 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000642 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000643
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000644 return false;
645}
646
Chris Lattneref819f82006-03-20 06:33:01 +0000647/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
648/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000649unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
651 assert(isSplatShuffleMask(SVOp, EltSize));
652 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000653}
654
Chris Lattnere87192a2006-04-12 17:37:20 +0000655/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000656/// by using a vspltis[bhw] instruction of the specified element size, return
657/// the constant being splatted. The ByteSize field indicates the number of
658/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000659SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
660 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000661
662 // If ByteSize of the splat is bigger than the element size of the
663 // build_vector, then we have a case where we are checking for a splat where
664 // multiple elements of the buildvector are folded together into a single
665 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
666 unsigned EltSize = 16/N->getNumOperands();
667 if (EltSize < ByteSize) {
668 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000669 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000670 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000671
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 // See if all of the elements in the buildvector agree across.
673 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
674 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
675 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000676 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000677
Scott Michelfdc40a02009-02-17 22:15:04 +0000678
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
681 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000682 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000684
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
686 // either constant or undef values that are identical for each chunk. See
687 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000688
Chris Lattner79d9a882006-04-08 07:14:26 +0000689 // Check to see if all of the leading entries are either 0 or -1. If
690 // neither, then this won't fit into the immediate field.
691 bool LeadingZero = true;
692 bool LeadingOnes = true;
693 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000694 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000695
Chris Lattner79d9a882006-04-08 07:14:26 +0000696 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
697 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
698 }
699 // Finally, check the least significant entry.
700 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000701 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000706 }
707 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000708 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000710 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000711 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000713 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000714
Dan Gohman475871a2008-07-27 21:46:04 +0000715 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000718 // Check to see if this buildvec has a single non-undef value in its elements.
719 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
720 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000721 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000722 OpVal = N->getOperand(i);
723 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000724 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Gabor Greifba36cb52008-08-28 21:40:38 +0000727 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000728
Eli Friedman1a8229b2009-05-24 02:03:36 +0000729 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000730 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000731 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000732 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000735 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736 }
737
738 // If the splat value is larger than the element value, then we can never do
739 // this splat. The only case that we could fit the replicated bits into our
740 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000741 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000742
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000743 // If the element value is larger than the splat value, cut it in half and
744 // check to see if the two halves are equal. Continue doing this until we
745 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
746 while (ValSizeInBytes > ByteSize) {
747 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000749 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000750 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
751 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000752 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000753 }
754
755 // Properly sign extend the value.
756 int ShAmt = (4-ByteSize)*8;
757 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000758
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000759 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000760 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000761
Chris Lattner140a58f2006-04-08 06:46:53 +0000762 // Finally, if this value fits in a 5 bit sext field, return it
763 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000765 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000766}
767
Chris Lattner1a635d62006-04-14 06:01:58 +0000768//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000769// Addressing Mode Selection
770//===----------------------------------------------------------------------===//
771
772/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
773/// or 64-bit immediate, and if the value can be accurately represented as a
774/// sign extension from a 16-bit value. If so, this returns true and the
775/// immediate.
776static bool isIntS16Immediate(SDNode *N, short &Imm) {
777 if (N->getOpcode() != ISD::Constant)
778 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000780 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000782 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000783 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000785}
Dan Gohman475871a2008-07-27 21:46:04 +0000786static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000787 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788}
789
790
791/// SelectAddressRegReg - Given the specified addressed, check to see if it
792/// can be represented as an indexed [r+r] operation. Returns false if it
793/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000794bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
795 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000796 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000797 short imm = 0;
798 if (N.getOpcode() == ISD::ADD) {
799 if (isIntS16Immediate(N.getOperand(1), imm))
800 return false; // r+i
801 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
802 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000804 Base = N.getOperand(0);
805 Index = N.getOperand(1);
806 return true;
807 } else if (N.getOpcode() == ISD::OR) {
808 if (isIntS16Immediate(N.getOperand(1), imm))
809 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000811 // If this is an or of disjoint bitfields, we can codegen this as an add
812 // (for better address arithmetic) if the LHS and RHS of the OR are provably
813 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000814 APInt LHSKnownZero, LHSKnownOne;
815 APInt RHSKnownZero, RHSKnownOne;
816 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000817 APInt::getAllOnesValue(N.getOperand(0)
818 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000819 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000821 if (LHSKnownZero.getBoolValue()) {
822 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000823 APInt::getAllOnesValue(N.getOperand(1)
824 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000825 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000826 // If all of the bits are known zero on the LHS or RHS, the add won't
827 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000828 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 Base = N.getOperand(0);
830 Index = N.getOperand(1);
831 return true;
832 }
833 }
834 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000835
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000836 return false;
837}
838
839/// Returns true if the address N can be represented by a base register plus
840/// a signed 16-bit displacement [r+imm], and if it is not better
841/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000842bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000843 SDValue &Base,
844 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000845 // FIXME dl should come from parent load or store, not from address
846 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000847 // If this can be more profitably realized as r+r, fail.
848 if (SelectAddressRegReg(N, Disp, Base, DAG))
849 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000850
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000851 if (N.getOpcode() == ISD::ADD) {
852 short imm = 0;
853 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000855 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
856 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
857 } else {
858 Base = N.getOperand(0);
859 }
860 return true; // [r+i]
861 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
862 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000863 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000864 && "Cannot handle constant offsets yet!");
865 Disp = N.getOperand(1).getOperand(0); // The global address.
866 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
867 Disp.getOpcode() == ISD::TargetConstantPool ||
868 Disp.getOpcode() == ISD::TargetJumpTable);
869 Base = N.getOperand(0);
870 return true; // [&g+r]
871 }
872 } else if (N.getOpcode() == ISD::OR) {
873 short imm = 0;
874 if (isIntS16Immediate(N.getOperand(1), imm)) {
875 // If this is an or of disjoint bitfields, we can codegen this as an add
876 // (for better address arithmetic) if the LHS and RHS of the OR are
877 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000878 APInt LHSKnownZero, LHSKnownOne;
879 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000880 APInt::getAllOnesValue(N.getOperand(0)
881 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000882 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000883
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000884 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 // If all of the bits are known zero on the LHS or RHS, the add won't
886 // carry.
887 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 return true;
890 }
891 }
892 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
893 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000895 // If this address fits entirely in a 16-bit sext immediate field, codegen
896 // this as "d, 0"
897 short Imm;
898 if (isIntS16Immediate(CN, Imm)) {
899 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
900 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
901 return true;
902 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000903
904 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000906 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
907 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000908
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
913 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000914 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 return true;
916 }
917 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 Disp = DAG.getTargetConstant(0, getPointerTy());
920 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
921 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
922 else
923 Base = N;
924 return true; // [r+0]
925}
926
927/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
928/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000929bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
930 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000931 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 // Check to see if we can easily represent this as an [r+r] address. This
933 // will fail if it thinks that the address is more profitably represented as
934 // reg+imm, e.g. where imm = 0.
935 if (SelectAddressRegReg(N, Base, Index, DAG))
936 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 // If the operand is an addition, always emit this as [r+r], since this is
939 // better (for code size, and execution, as the memop does the add for free)
940 // than emitting an explicit add.
941 if (N.getOpcode() == ISD::ADD) {
942 Base = N.getOperand(0);
943 Index = N.getOperand(1);
944 return true;
945 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // Otherwise, do it the hard way, using R0 as the base register.
948 Base = DAG.getRegister(PPC::R0, N.getValueType());
949 Index = N;
950 return true;
951}
952
953/// SelectAddressRegImmShift - Returns true if the address N can be
954/// represented by a base register plus a signed 14-bit displacement
955/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000956bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
957 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000958 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000959 // FIXME dl should come from the parent load or store, not the address
960 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961 // If this can be more profitably realized as r+r, fail.
962 if (SelectAddressRegReg(N, Disp, Base, DAG))
963 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000964
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 if (N.getOpcode() == ISD::ADD) {
966 short imm = 0;
967 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
970 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
971 } else {
972 Base = N.getOperand(0);
973 }
974 return true; // [r+i]
975 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
976 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000977 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 && "Cannot handle constant offsets yet!");
979 Disp = N.getOperand(1).getOperand(0); // The global address.
980 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
981 Disp.getOpcode() == ISD::TargetConstantPool ||
982 Disp.getOpcode() == ISD::TargetJumpTable);
983 Base = N.getOperand(0);
984 return true; // [&g+r]
985 }
986 } else if (N.getOpcode() == ISD::OR) {
987 short imm = 0;
988 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
989 // If this is an or of disjoint bitfields, we can codegen this as an add
990 // (for better address arithmetic) if the LHS and RHS of the OR are
991 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000992 APInt LHSKnownZero, LHSKnownOne;
993 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000994 APInt::getAllOnesValue(N.getOperand(0)
995 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000996 LHSKnownZero, LHSKnownOne);
997 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 // If all of the bits are known zero on the LHS or RHS, the add won't
999 // carry.
1000 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 return true;
1003 }
1004 }
1005 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001006 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001007 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001008 // If this address fits entirely in a 14-bit sext immediate field, codegen
1009 // this as "d, 0"
1010 short Imm;
1011 if (isIntS16Immediate(CN, Imm)) {
1012 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1013 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1014 return true;
1015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001016
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001017 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001019 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1020 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001021
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001022 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1024 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1025 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001026 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001027 return true;
1028 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 }
1030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001031
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 Disp = DAG.getTargetConstant(0, getPointerTy());
1033 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1034 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1035 else
1036 Base = N;
1037 return true; // [r+0]
1038}
1039
1040
1041/// getPreIndexedAddressParts - returns true by value, base pointer and
1042/// offset pointer and addressing mode by reference if the node's address
1043/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001044bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1045 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001046 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001047 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001048 // Disabled by default for now.
1049 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001050
Dan Gohman475871a2008-07-27 21:46:04 +00001051 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001052 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1054 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001055 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001058 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001059 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001060 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 } else
1062 return false;
1063
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001064 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001065 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001066 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner0851b4f2006-11-15 19:55:13 +00001068 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattner0851b4f2006-11-15 19:55:13 +00001070 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001072 // reg + imm
1073 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1074 return false;
1075 } else {
1076 // reg + imm * 4.
1077 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1078 return false;
1079 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001080
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001081 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001082 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1083 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001085 LD->getExtensionType() == ISD::SEXTLOAD &&
1086 isa<ConstantSDNode>(Offset))
1087 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001088 }
1089
Chris Lattner4eab7142006-11-10 02:08:47 +00001090 AM = ISD::PRE_INC;
1091 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092}
1093
1094//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001095// LowerOperation implementation
1096//===----------------------------------------------------------------------===//
1097
Scott Michelfdc40a02009-02-17 22:15:04 +00001098SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001099 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001100 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001101 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001102 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1104 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001105 // FIXME there isn't really any debug info here
1106 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001107
1108 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Dale Johannesende064702009-02-06 21:50:26 +00001110 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1111 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001112
Chris Lattner1a635d62006-04-14 06:01:58 +00001113 // If this is a non-darwin platform, we don't support non-static relo models
1114 // yet.
1115 if (TM.getRelocationModel() == Reloc::Static ||
1116 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1117 // Generate non-pic code that has direct accesses to the constant pool.
1118 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001119 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Chris Lattner35d86fe2006-07-26 21:12:04 +00001122 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001123 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001124 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001125 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001126 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001128
Dale Johannesende064702009-02-06 21:50:26 +00001129 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001130 return Lo;
1131}
1132
Dan Gohman475871a2008-07-27 21:46:04 +00001133SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001134 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001135 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001136 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1137 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001138 // FIXME there isn't really any debug loc here
1139 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001140
Nate Begeman37efe672006-04-22 18:53:45 +00001141 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001142
Dale Johannesende064702009-02-06 21:50:26 +00001143 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1144 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001145
Nate Begeman37efe672006-04-22 18:53:45 +00001146 // If this is a non-darwin platform, we don't support non-static relo models
1147 // yet.
1148 if (TM.getRelocationModel() == Reloc::Static ||
1149 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1150 // Generate non-pic code that has direct accesses to the constant pool.
1151 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001152 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001154
Chris Lattner35d86fe2006-07-26 21:12:04 +00001155 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001156 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001157 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001158 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001159 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
Dale Johannesende064702009-02-06 21:50:26 +00001162 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001163 return Lo;
1164}
1165
Scott Michelfdc40a02009-02-17 22:15:04 +00001166SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001167 SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001168 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001169 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001170}
1171
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001172SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1173 EVT PtrVT = Op.getValueType();
1174 DebugLoc DL = Op.getDebugLoc();
1175
1176 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00001177 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001178 SDValue Zero = DAG.getConstant(0, PtrVT);
1179 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1180 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1181
1182 // If this is a non-darwin platform, we don't support non-static relo models
1183 // yet.
1184 const TargetMachine &TM = DAG.getTarget();
1185 if (TM.getRelocationModel() == Reloc::Static ||
1186 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1187 // Generate non-pic code that has direct accesses to globals.
1188 // The address of the global is just (hi(&g)+lo(&g)).
1189 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1190 }
1191
1192 if (TM.getRelocationModel() == Reloc::PIC_) {
1193 // With PIC, the first instruction is actually "GR+hi(&G)".
1194 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1195 DAG.getNode(PPCISD::GlobalBaseReg,
1196 DebugLoc::getUnknownLoc(), PtrVT), Hi);
1197 }
1198
1199 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1200}
1201
Scott Michelfdc40a02009-02-17 22:15:04 +00001202SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001203 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001204 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001205 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1206 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001209 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001210 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Chris Lattner1a635d62006-04-14 06:01:58 +00001212 const TargetMachine &TM = DAG.getTarget();
1213
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001214 // 64-bit SVR4 ABI code is always position-independent.
1215 // The actual address of the GlobalValue is stored in the TOC.
1216 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1217 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1218 DAG.getRegister(PPC::X2, MVT::i64));
1219 }
1220
Dale Johannesen33c960f2009-02-04 20:06:27 +00001221 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1222 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001223
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 // If this is a non-darwin platform, we don't support non-static relo models
1225 // yet.
1226 if (TM.getRelocationModel() == Reloc::Static ||
1227 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1228 // Generate non-pic code that has direct accesses to globals.
1229 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001230 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001232
Chris Lattner35d86fe2006-07-26 21:12:04 +00001233 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001235 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001236 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001237 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001239
Dale Johannesen33c960f2009-02-04 20:06:27 +00001240 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001241
Daniel Dunbar3be03402009-08-02 22:11:08 +00001242 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001244
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 // If the global is weak or external, we have to go through the lazy
1246 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001247 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001248}
1249
Dan Gohman475871a2008-07-27 21:46:04 +00001250SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001252 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001253
Chris Lattner1a635d62006-04-14 06:01:58 +00001254 // If we're comparing for equality to zero, expose the fact that this is
1255 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1256 // fold the new nodes.
1257 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1258 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001259 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001260 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 if (VT.bitsLT(MVT::i32)) {
1262 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001263 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001264 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001265 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001266 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1267 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 DAG.getConstant(Log2b, MVT::i32));
1269 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001271 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001272 // optimized. FIXME: revisit this when we can custom lower all setcc
1273 // optimizations.
1274 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001275 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001277
Chris Lattner1a635d62006-04-14 06:01:58 +00001278 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001279 // by xor'ing the rhs with the lhs, which is faster than setting a
1280 // condition register, reading it back out, and masking the correct bit. The
1281 // normal approach here uses sub to do this instead of xor. Using xor exposes
1282 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001284 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001285 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001286 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001287 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001288 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001289 }
Dan Gohman475871a2008-07-27 21:46:04 +00001290 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001291}
1292
Dan Gohman475871a2008-07-27 21:46:04 +00001293SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001294 int VarArgsFrameIndex,
1295 int VarArgsStackOffset,
1296 unsigned VarArgsNumGPR,
1297 unsigned VarArgsNumFPR,
1298 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Torok Edwinc23197a2009-07-14 16:55:14 +00001300 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001301 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001302}
1303
Bill Wendling77959322008-09-17 00:30:57 +00001304SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1305 SDValue Chain = Op.getOperand(0);
1306 SDValue Trmp = Op.getOperand(1); // trampoline
1307 SDValue FPtr = Op.getOperand(2); // nested function
1308 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001309 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001310
Owen Andersone50ed302009-08-10 22:56:29 +00001311 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001313 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001314 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1315 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001316
Scott Michelfdc40a02009-02-17 22:15:04 +00001317 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001318 TargetLowering::ArgListEntry Entry;
1319
1320 Entry.Ty = IntPtrTy;
1321 Entry.Node = Trmp; Args.push_back(Entry);
1322
1323 // TrampSize == (isPPC64 ? 48 : 40);
1324 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001326 Args.push_back(Entry);
1327
1328 Entry.Node = FPtr; Args.push_back(Entry);
1329 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001330
Bill Wendling77959322008-09-17 00:30:57 +00001331 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1332 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001333 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001334 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001336 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001337 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001338
1339 SDValue Ops[] =
1340 { CallResult.first, CallResult.second };
1341
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001342 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001343}
1344
Dan Gohman475871a2008-07-27 21:46:04 +00001345SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001346 int VarArgsFrameIndex,
1347 int VarArgsStackOffset,
1348 unsigned VarArgsNumGPR,
1349 unsigned VarArgsNumFPR,
1350 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001351 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001352
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001353 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001354 // vastart just stores the address of the VarArgsFrameIndex slot into the
1355 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001356 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001358 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001359 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001360 }
1361
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001362 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001363 // We suppose the given va_list is already allocated.
1364 //
1365 // typedef struct {
1366 // char gpr; /* index into the array of 8 GPRs
1367 // * stored in the register save area
1368 // * gpr=0 corresponds to r3,
1369 // * gpr=1 to r4, etc.
1370 // */
1371 // char fpr; /* index into the array of 8 FPRs
1372 // * stored in the register save area
1373 // * fpr=0 corresponds to f1,
1374 // * fpr=1 to f2, etc.
1375 // */
1376 // char *overflow_arg_area;
1377 // /* location on stack that holds
1378 // * the next overflow argument
1379 // */
1380 // char *reg_save_area;
1381 // /* where r3:r10 and f1:f8 (if saved)
1382 // * are stored
1383 // */
1384 // } va_list[1];
1385
1386
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i32);
1388 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001389
Nicolas Geoffray01119992007-04-03 13:59:52 +00001390
Owen Andersone50ed302009-08-10 22:56:29 +00001391 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001392
Dan Gohman475871a2008-07-27 21:46:04 +00001393 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1394 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001395
Duncan Sands83ec4b62008-06-06 12:08:01 +00001396 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001398
Duncan Sands83ec4b62008-06-06 12:08:01 +00001399 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001400 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001401
1402 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001403 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001404
Dan Gohman69de1932008-02-06 22:27:42 +00001405 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Nicolas Geoffray01119992007-04-03 13:59:52 +00001407 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001408 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 Op.getOperand(1), SV, 0, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001410 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001411 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001412 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001413
Nicolas Geoffray01119992007-04-03 13:59:52 +00001414 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001415 SDValue secondStore =
Owen Anderson825b72b2009-08-11 20:47:22 +00001416 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001417 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001418 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Nicolas Geoffray01119992007-04-03 13:59:52 +00001420 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001421 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001422 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001423 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001424 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001425
1426 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001427 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001428
Chris Lattner1a635d62006-04-14 06:01:58 +00001429}
1430
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001431#include "PPCGenCallingConv.inc"
1432
Owen Andersone50ed302009-08-10 22:56:29 +00001433static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001434 CCValAssign::LocInfo &LocInfo,
1435 ISD::ArgFlagsTy &ArgFlags,
1436 CCState &State) {
1437 return true;
1438}
1439
Owen Andersone50ed302009-08-10 22:56:29 +00001440static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1441 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001442 CCValAssign::LocInfo &LocInfo,
1443 ISD::ArgFlagsTy &ArgFlags,
1444 CCState &State) {
1445 static const unsigned ArgRegs[] = {
1446 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1447 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1448 };
1449 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1450
1451 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1452
1453 // Skip one register if the first unallocated register has an even register
1454 // number and there are still argument registers available which have not been
1455 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1456 // need to skip a register if RegNum is odd.
1457 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1458 State.AllocateReg(ArgRegs[RegNum]);
1459 }
1460
1461 // Always return false here, as this function only makes sure that the first
1462 // unallocated register has an odd register number and does not actually
1463 // allocate a register for the current argument.
1464 return false;
1465}
1466
Owen Andersone50ed302009-08-10 22:56:29 +00001467static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1468 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001469 CCValAssign::LocInfo &LocInfo,
1470 ISD::ArgFlagsTy &ArgFlags,
1471 CCState &State) {
1472 static const unsigned ArgRegs[] = {
1473 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1474 PPC::F8
1475 };
1476
1477 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1478
1479 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1480
1481 // If there is only one Floating-point register left we need to put both f64
1482 // values of a split ppc_fp128 value on the stack.
1483 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1484 State.AllocateReg(ArgRegs[RegNum]);
1485 }
1486
1487 // Always return false here, as this function only makes sure that the two f64
1488 // values a ppc_fp128 value is split into are both passed in registers or both
1489 // passed on the stack and does not actually allocate a register for the
1490 // current argument.
1491 return false;
1492}
1493
Chris Lattner9f0bc652007-02-25 05:34:32 +00001494/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001495/// on Darwin.
1496static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001497 static const unsigned FPR[] = {
1498 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001499 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001500 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001501
Chris Lattner9f0bc652007-02-25 05:34:32 +00001502 return FPR;
1503}
1504
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001505/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1506/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001507static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001508 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001509 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001510 if (Flags.isByVal())
1511 ArgSize = Flags.getByValSize();
1512 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1513
1514 return ArgSize;
1515}
1516
Dan Gohman475871a2008-07-27 21:46:04 +00001517SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001518PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001519 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520 const SmallVectorImpl<ISD::InputArg>
1521 &Ins,
1522 DebugLoc dl, SelectionDAG &DAG,
1523 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001524 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1526 dl, DAG, InVals);
1527 } else {
1528 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1529 dl, DAG, InVals);
1530 }
1531}
1532
1533SDValue
1534PPCTargetLowering::LowerFormalArguments_SVR4(
1535 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001536 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537 const SmallVectorImpl<ISD::InputArg>
1538 &Ins,
1539 DebugLoc dl, SelectionDAG &DAG,
1540 SmallVectorImpl<SDValue> &InVals) {
1541
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001542 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001543 // +-----------------------------------+
1544 // +--> | Back chain |
1545 // | +-----------------------------------+
1546 // | | Floating-point register save area |
1547 // | +-----------------------------------+
1548 // | | General register save area |
1549 // | +-----------------------------------+
1550 // | | CR save word |
1551 // | +-----------------------------------+
1552 // | | VRSAVE save word |
1553 // | +-----------------------------------+
1554 // | | Alignment padding |
1555 // | +-----------------------------------+
1556 // | | Vector register save area |
1557 // | +-----------------------------------+
1558 // | | Local variable space |
1559 // | +-----------------------------------+
1560 // | | Parameter list area |
1561 // | +-----------------------------------+
1562 // | | LR save word |
1563 // | +-----------------------------------+
1564 // SP--> +--- | Back chain |
1565 // +-----------------------------------+
1566 //
1567 // Specifications:
1568 // System V Application Binary Interface PowerPC Processor Supplement
1569 // AltiVec Technology Programming Interface Manual
1570
1571 MachineFunction &MF = DAG.getMachineFunction();
1572 MachineFrameInfo *MFI = MF.getFrameInfo();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001573
Owen Andersone50ed302009-08-10 22:56:29 +00001574 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001575 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001577 unsigned PtrByteSize = 4;
1578
1579 // Assign locations to all of the incoming arguments.
1580 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1582 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001583
1584 // Reserve space for the linkage area on the stack.
1585 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1586
Dan Gohman98ca4f22009-08-05 01:29:28 +00001587 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001588
1589 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1590 CCValAssign &VA = ArgLocs[i];
1591
1592 // Arguments stored in registers.
1593 if (VA.isRegLoc()) {
1594 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001595 EVT ValVT = VA.getValVT();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001596
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001598 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001601 RC = PPC::GPRCRegisterClass;
1602 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001604 RC = PPC::F4RCRegisterClass;
1605 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001607 RC = PPC::F8RCRegisterClass;
1608 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 case MVT::v16i8:
1610 case MVT::v8i16:
1611 case MVT::v4i32:
1612 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001613 RC = PPC::VRRCRegisterClass;
1614 break;
1615 }
1616
1617 // Transform the arguments stored in physical registers into virtual ones.
1618 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001622 } else {
1623 // Argument stored in memory.
1624 assert(VA.isMemLoc());
1625
1626 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1627 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
David Greene3f2bf852009-11-12 20:49:22 +00001628 isImmutable, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001629
1630 // Create load nodes to retrieve arguments from the stack.
1631 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001633 }
1634 }
1635
1636 // Assign locations to all of the incoming aggregate by value arguments.
1637 // Aggregates passed by value are stored in the local variable space of the
1638 // caller's stack frame, right above the parameter list area.
1639 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001641 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001642
1643 // Reserve stack space for the allocations in CCInfo.
1644 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1645
Dan Gohman98ca4f22009-08-05 01:29:28 +00001646 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001647
1648 // Area that is at least reserved in the caller of this function.
1649 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1650
1651 // Set the size that is at least reserved in caller of this function. Tail
1652 // call optimized function's reserved stack space needs to be aligned so that
1653 // taking the difference between two stack areas will result in an aligned
1654 // stack.
1655 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1656
1657 MinReservedArea =
1658 std::max(MinReservedArea,
1659 PPCFrameInfo::getMinCallFrameSize(false, false));
1660
1661 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1662 getStackAlignment();
1663 unsigned AlignMask = TargetAlign-1;
1664 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1665
1666 FI->setMinReservedArea(MinReservedArea);
1667
1668 SmallVector<SDValue, 8> MemOps;
1669
1670 // If the function takes variable number of arguments, make a frame index for
1671 // the start of the first vararg value... for expansion of llvm.va_start.
1672 if (isVarArg) {
1673 static const unsigned GPArgRegs[] = {
1674 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1675 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1676 };
1677 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1678
1679 static const unsigned FPArgRegs[] = {
1680 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1681 PPC::F8
1682 };
1683 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1684
1685 VarArgsNumGPR = CCInfo.getFirstUnallocated(GPArgRegs, NumGPArgRegs);
1686 VarArgsNumFPR = CCInfo.getFirstUnallocated(FPArgRegs, NumFPArgRegs);
1687
1688 // Make room for NumGPArgRegs and NumFPArgRegs.
1689 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691
1692 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001693 CCInfo.getNextStackOffset(),
1694 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001695
David Greene3f2bf852009-11-12 20:49:22 +00001696 VarArgsFrameIndex = MFI->CreateStackObject(Depth, 8, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1698
1699 // The fixed integer arguments of a variadic function are
1700 // stored to the VarArgsFrameIndex on the stack.
1701 unsigned GPRIndex = 0;
1702 for (; GPRIndex != VarArgsNumGPR; ++GPRIndex) {
1703 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001705 MemOps.push_back(Store);
1706 // Increment the address by four for the next argument to store
1707 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1708 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1709 }
1710
1711 // If this function is vararg, store any remaining integer argument regs
1712 // to their spots on the stack so that they may be loaded by deferencing the
1713 // result of va_next.
1714 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1715 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1719 MemOps.push_back(Store);
1720 // Increment the address by four for the next argument to store
1721 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1722 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1723 }
1724
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001725 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1726 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001727
1728 // The double arguments are stored to the VarArgsFrameIndex
1729 // on the stack.
1730 unsigned FPRIndex = 0;
1731 for (FPRIndex = 0; FPRIndex != VarArgsNumFPR; ++FPRIndex) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001732 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001734 MemOps.push_back(Store);
1735 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001736 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737 PtrVT);
1738 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1739 }
1740
1741 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1742 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1743
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001745 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1746 MemOps.push_back(Store);
1747 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001749 PtrVT);
1750 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1751 }
1752 }
1753
1754 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001759}
1760
1761SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762PPCTargetLowering::LowerFormalArguments_Darwin(
1763 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001764 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 const SmallVectorImpl<ISD::InputArg>
1766 &Ins,
1767 DebugLoc dl, SelectionDAG &DAG,
1768 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001769 // TODO: add description of PPC stack frame format, or at least some docs.
1770 //
1771 MachineFunction &MF = DAG.getMachineFunction();
1772 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001773
Owen Andersone50ed302009-08-10 22:56:29 +00001774 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001776 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001778 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001779
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001780 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001781 // Area that is at least reserved in caller of this function.
1782 unsigned MinReservedArea = ArgOffset;
1783
Chris Lattnerc91a4752006-06-26 22:48:35 +00001784 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001785 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1786 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1787 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001788 static const unsigned GPR_64[] = { // 64-bit registers.
1789 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1790 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1791 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001793 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001794
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001795 static const unsigned VR[] = {
1796 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1797 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1798 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001799
Owen Anderson718cb662007-09-07 04:06:50 +00001800 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001801 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001802 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001803
1804 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattnerc91a4752006-06-26 22:48:35 +00001806 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001807
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001808 // In 32-bit non-varargs functions, the stack space for vectors is after the
1809 // stack space for non-vectors. We do not use this space unless we have
1810 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001811 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001812 // that out...for the pathological case, compute VecArgOffset as the
1813 // start of the vector parameter area. Computing VecArgOffset is the
1814 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001815 unsigned VecArgOffset = ArgOffset;
1816 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001817 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001818 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001819 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001820 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001821 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001822
Duncan Sands276dcbd2008-03-21 09:14:45 +00001823 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001824 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001825 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001826 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001827 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1828 VecArgOffset += ArgSize;
1829 continue;
1830 }
1831
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001833 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 case MVT::i32:
1835 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001836 VecArgOffset += isPPC64 ? 8 : 4;
1837 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 case MVT::i64: // PPC64
1839 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001840 VecArgOffset += 8;
1841 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 case MVT::v4f32:
1843 case MVT::v4i32:
1844 case MVT::v8i16:
1845 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001846 // Nothing to do, we're only looking at Nonvector args here.
1847 break;
1848 }
1849 }
1850 }
1851 // We've found where the vector parameter area in memory is. Skip the
1852 // first 12 parameters; these don't use that memory.
1853 VecArgOffset = ((VecArgOffset+15)/16)*16;
1854 VecArgOffset += 12*16;
1855
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001856 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001857 // entry to a function on PPC, the arguments start after the linkage area,
1858 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001859
Dan Gohman475871a2008-07-27 21:46:04 +00001860 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001861 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001863 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001864 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001866 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001867 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001868 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001869
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001870 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001871
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001872 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1874 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001875 if (isVarArg || isPPC64) {
1876 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001878 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001879 PtrByteSize);
1880 } else nAltivecParamsAtEnd++;
1881 } else
1882 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001884 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001885 PtrByteSize);
1886
Dale Johannesen8419dd62008-03-07 20:27:40 +00001887 // FIXME the codegen can be much improved in some cases.
1888 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001889 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001890 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001891 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001892 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001893 // Objects of size 1 and 2 are right justified, everything else is
1894 // left justified. This means the memory address is adjusted forwards.
1895 if (ObjSize==1 || ObjSize==2) {
1896 CurArgOffset = CurArgOffset + (4 - ObjSize);
1897 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001898 // The value of the object is its address.
David Greene3f2bf852009-11-12 20:49:22 +00001899 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001900 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001902 if (ObjSize==1 || ObjSize==2) {
1903 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001904 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001906 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
Dale Johannesen7f96f392008-03-08 01:41:42 +00001908 MemOps.push_back(Store);
1909 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001910 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001911
1912 ArgOffset += PtrByteSize;
1913
Dale Johannesen7f96f392008-03-08 01:41:42 +00001914 continue;
1915 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001916 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1917 // Store whatever pieces of the object are in registers
1918 // to memory. ArgVal will be address of the beginning of
1919 // the object.
1920 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001921 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
David Greene3f2bf852009-11-12 20:49:22 +00001922 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001924 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001925 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001926 MemOps.push_back(Store);
1927 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001928 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001929 } else {
1930 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1931 break;
1932 }
1933 }
1934 continue;
1935 }
1936
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001938 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001940 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001941 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001942 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001944 ++GPR_idx;
1945 } else {
1946 needsLoad = true;
1947 ArgSize = PtrByteSize;
1948 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001949 // All int arguments reserve stack space in the Darwin ABI.
1950 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001951 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001952 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001953 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001955 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001956 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001958
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001960 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001962 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001964 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001965 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001967 DAG.getValueType(ObjectVT));
1968
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001970 }
1971
Chris Lattnerc91a4752006-06-26 22:48:35 +00001972 ++GPR_idx;
1973 } else {
1974 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001975 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001976 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001977 // All int arguments reserve stack space in the Darwin ABI.
1978 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001979 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001980
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 case MVT::f32:
1982 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001983 // Every 4 bytes of argument space consumes one of the GPRs available for
1984 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001985 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001986 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001987 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001988 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001989 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001990 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001991 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001992
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001994 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001995 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001996 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1997
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001999 ++FPR_idx;
2000 } else {
2001 needsLoad = true;
2002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002003
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002004 // All FP arguments reserve stack space in the Darwin ABI.
2005 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002006 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 case MVT::v4f32:
2008 case MVT::v4i32:
2009 case MVT::v8i16:
2010 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002011 // Note that vector arguments in registers don't reserve stack space,
2012 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002013 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002014 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002016 if (isVarArg) {
2017 while ((ArgOffset % 16) != 0) {
2018 ArgOffset += PtrByteSize;
2019 if (GPR_idx != Num_GPR_Regs)
2020 GPR_idx++;
2021 }
2022 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002023 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002024 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002025 ++VR_idx;
2026 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002027 if (!isVarArg && !isPPC64) {
2028 // Vectors go after all the nonvectors.
2029 CurArgOffset = VecArgOffset;
2030 VecArgOffset += 16;
2031 } else {
2032 // Vectors are aligned.
2033 ArgOffset = ((ArgOffset+15)/16)*16;
2034 CurArgOffset = ArgOffset;
2035 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002036 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002037 needsLoad = true;
2038 }
2039 break;
2040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002041
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002042 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002043 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002044 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002045 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 CurArgOffset + (ArgSize - ObjSize),
David Greene3f2bf852009-11-12 20:49:22 +00002047 isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002048 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002049 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002051
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002053 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002054
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002055 // Set the size that is at least reserved in caller of this function. Tail
2056 // call optimized function's reserved stack space needs to be aligned so that
2057 // taking the difference between two stack areas will result in an aligned
2058 // stack.
2059 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2060 // Add the Altivec parameters at the end, if needed.
2061 if (nAltivecParamsAtEnd) {
2062 MinReservedArea = ((MinReservedArea+15)/16)*16;
2063 MinReservedArea += 16*nAltivecParamsAtEnd;
2064 }
2065 MinReservedArea =
2066 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002067 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002068 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2069 getStackAlignment();
2070 unsigned AlignMask = TargetAlign-1;
2071 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2072 FI->setMinReservedArea(MinReservedArea);
2073
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002074 // If the function takes variable number of arguments, make a frame index for
2075 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002076 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002077 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002078
Duncan Sands83ec4b62008-06-06 12:08:01 +00002079 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00002080 Depth, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002081 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002082
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002083 // If this function is vararg, store any remaining integer argument regs
2084 // to their spots on the stack so that they may be loaded by deferencing the
2085 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002086 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002087 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002088
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002089 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002090 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002091 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002092 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002093
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002095 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002096 MemOps.push_back(Store);
2097 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002099 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002100 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002101 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002102
Dale Johannesen8419dd62008-03-07 20:27:40 +00002103 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002104 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002106
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002108}
2109
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002110/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002111/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002112static unsigned
2113CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2114 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002115 bool isVarArg,
2116 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 const SmallVectorImpl<ISD::OutputArg>
2118 &Outs,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002119 unsigned &nAltivecParamsAtEnd) {
2120 // Count how many bytes are to be pushed on the stack, including the linkage
2121 // area, and parameter passing area. We start with 24/48 bytes, which is
2122 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002123 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002125 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2126
2127 // Add up all the space actually used.
2128 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2129 // they all go in registers, but we must reserve stack space for them for
2130 // possible use by the caller. In varargs or 64-bit calls, parameters are
2131 // assigned stack space in order, with padding so Altivec parameters are
2132 // 16-byte aligned.
2133 nAltivecParamsAtEnd = 0;
2134 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 SDValue Arg = Outs[i].Val;
2136 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Owen Andersone50ed302009-08-10 22:56:29 +00002137 EVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002138 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2140 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002141 if (!isVarArg && !isPPC64) {
2142 // Non-varargs Altivec parameters go after all the non-Altivec
2143 // parameters; handle those later so we know how much padding we need.
2144 nAltivecParamsAtEnd++;
2145 continue;
2146 }
2147 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2148 NumBytes = ((NumBytes+15)/16)*16;
2149 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002151 }
2152
2153 // Allow for Altivec parameters at the end, if needed.
2154 if (nAltivecParamsAtEnd) {
2155 NumBytes = ((NumBytes+15)/16)*16;
2156 NumBytes += 16*nAltivecParamsAtEnd;
2157 }
2158
2159 // The prolog code of the callee may store up to 8 GPR argument registers to
2160 // the stack, allowing va_start to index over them in memory if its varargs.
2161 // Because we cannot tell if this is needed on the caller side, we have to
2162 // conservatively assume that it is needed. As such, make sure we have at
2163 // least enough stack space for the caller to store the 8 GPRs.
2164 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002165 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002166
2167 // Tail call needs the stack to be aligned.
2168 if (CC==CallingConv::Fast && PerformTailCallOpt) {
2169 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2170 getStackAlignment();
2171 unsigned AlignMask = TargetAlign-1;
2172 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2173 }
2174
2175 return NumBytes;
2176}
2177
2178/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2179/// adjusted to accomodate the arguments for the tailcall.
2180static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
2181 unsigned ParamSize) {
2182
2183 if (!IsTailCall) return 0;
2184
2185 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2186 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2187 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2188 // Remember only if the new adjustement is bigger.
2189 if (SPDiff < FI->getTailCallSPDelta())
2190 FI->setTailCallSPDelta(SPDiff);
2191
2192 return SPDiff;
2193}
2194
Dan Gohman98ca4f22009-08-05 01:29:28 +00002195/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2196/// for tail call optimization. Targets which want to do tail call
2197/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002200 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 bool isVarArg,
2202 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002203 SelectionDAG& DAG) const {
2204 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002206 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002207
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002209 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002210 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2211 // Functions containing by val parameters are not supported.
2212 for (unsigned i = 0; i != Ins.size(); i++) {
2213 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2214 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002215 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002216
2217 // Non PIC/GOT tail calls are supported.
2218 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2219 return true;
2220
2221 // At the moment we can only do local tail calls (in same module, hidden
2222 // or protected) if we are generating PIC.
2223 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2224 return G->getGlobal()->hasHiddenVisibility()
2225 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002226 }
2227
2228 return false;
2229}
2230
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002231/// isCallCompatibleAddress - Return the immediate to use if the specified
2232/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002233static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002234 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2235 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002236
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002237 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002238 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2239 (Addr << 6 >> 6) != Addr)
2240 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002241
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002242 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002243 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002244}
2245
Dan Gohman844731a2008-05-13 00:00:25 +00002246namespace {
2247
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002248struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue Arg;
2250 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002251 int FrameIdx;
2252
2253 TailCallArgumentInfo() : FrameIdx(0) {}
2254};
2255
Dan Gohman844731a2008-05-13 00:00:25 +00002256}
2257
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002258/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2259static void
2260StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002261 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002262 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002263 SmallVector<SDValue, 8> &MemOpChains,
2264 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002266 SDValue Arg = TailCallArgs[i].Arg;
2267 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002268 int FI = TailCallArgs[i].FrameIdx;
2269 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002270 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002271 PseudoSourceValue::getFixedStack(FI),
Dan Gohmana54cf172008-07-11 22:44:52 +00002272 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002273 }
2274}
2275
2276/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2277/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002278static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue Chain,
2281 SDValue OldRetAddr,
2282 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002283 int SPDiff,
2284 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002285 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002286 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002287 if (SPDiff) {
2288 // Calculate the new stack slot for the return address.
2289 int SlotSize = isPPC64 ? 8 : 4;
2290 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002291 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002292 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
David Greene3f2bf852009-11-12 20:49:22 +00002293 NewRetAddrLoc,
2294 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002296 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002297 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00002298 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002299
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002300 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2301 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002302 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002303 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002304 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002305 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
2306 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002307 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2308 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00002309 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002310 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311 }
2312 return Chain;
2313}
2314
2315/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2316/// the position of the argument.
2317static void
2318CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002319 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002320 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2321 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002322 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002323 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002324 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002325 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326 TailCallArgumentInfo Info;
2327 Info.Arg = Arg;
2328 Info.FrameIdxOp = FIN;
2329 Info.FrameIdx = FI;
2330 TailCallArguments.push_back(Info);
2331}
2332
2333/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2334/// stack slot. Returns the chain as result and the loaded frame pointers in
2335/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002336SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002337 int SPDiff,
2338 SDValue Chain,
2339 SDValue &LROpOut,
2340 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002341 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002342 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002343 if (SPDiff) {
2344 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002346 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002347 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002348 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002349
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002350 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2351 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002352 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002353 FPOpOut = getFramePointerFrameIndex(DAG);
2354 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
2355 Chain = SDValue(FPOpOut.getNode(), 1);
2356 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002357 }
2358 return Chain;
2359}
2360
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002361/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002362/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002363/// specified by the specific parameter attribute. The copy will be passed as
2364/// a byval function parameter.
2365/// Sometimes what we are copying is the end of a larger object, the part that
2366/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002367static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002368CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002369 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002370 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002372 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2373 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002374}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002375
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002376/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2377/// tail calls.
2378static void
Dan Gohman475871a2008-07-27 21:46:04 +00002379LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2380 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002381 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002382 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002383 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2384 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002386 if (!isTailCall) {
2387 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002388 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002393 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002394 DAG.getConstant(ArgOffset, PtrVT));
2395 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002396 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 // Calculate and remember argument location.
2398 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2399 TailCallArguments);
2400}
2401
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002402static
2403void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2404 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2405 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2406 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2407 MachineFunction &MF = DAG.getMachineFunction();
2408
2409 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2410 // might overwrite each other in case of tail call optimization.
2411 SmallVector<SDValue, 8> MemOpChains2;
2412 // Do not flag preceeding copytoreg stuff together with the following stuff.
2413 InFlag = SDValue();
2414 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2415 MemOpChains2, dl);
2416 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002418 &MemOpChains2[0], MemOpChains2.size());
2419
2420 // Store the return address to the appropriate stack slot.
2421 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2422 isPPC64, isDarwinABI, dl);
2423
2424 // Emit callseq_end just before tailcall node.
2425 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2426 DAG.getIntPtrConstant(0, true), InFlag);
2427 InFlag = Chain.getValue(1);
2428}
2429
2430static
2431unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2432 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2433 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002434 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002435 bool isSVR4ABI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002436 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 NodeTys.push_back(MVT::Other); // Returns a chain
2438 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002439
2440 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2441
2442 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2443 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2444 // node so that legalize doesn't hack it.
2445 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2446 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2447 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2448 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2449 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2450 // If this is an absolute destination address, use the munged value.
2451 Callee = SDValue(Dest, 0);
2452 else {
2453 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2454 // to do the call, we can't use PPCISD::CALL.
2455 SDValue MTCTROps[] = {Chain, Callee, InFlag};
2456 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2457 2 + (InFlag.getNode() != 0));
2458 InFlag = Chain.getValue(1);
2459
2460 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 NodeTys.push_back(MVT::Other);
2462 NodeTys.push_back(MVT::Flag);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002463 Ops.push_back(Chain);
2464 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2465 Callee.setNode(0);
2466 // Add CTR register as callee so a bctr can be emitted later.
2467 if (isTailCall)
2468 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2469 }
2470
2471 // If this is a direct call, pass the chain and the callee.
2472 if (Callee.getNode()) {
2473 Ops.push_back(Chain);
2474 Ops.push_back(Callee);
2475 }
2476 // If this is a tail call add stack pointer delta.
2477 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002479
2480 // Add argument registers to the end of the list so that they are known live
2481 // into the call.
2482 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2483 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2484 RegsToPass[i].second.getValueType()));
2485
2486 return CallOpc;
2487}
2488
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489SDValue
2490PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002491 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002492 const SmallVectorImpl<ISD::InputArg> &Ins,
2493 DebugLoc dl, SelectionDAG &DAG,
2494 SmallVectorImpl<SDValue> &InVals) {
2495
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002496 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2498 RVLocs, *DAG.getContext());
2499 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002500
2501 // Copy all of the result registers out of their specified physreg.
2502 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2503 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002504 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002505 assert(VA.isRegLoc() && "Can only return in registers!");
2506 Chain = DAG.getCopyFromReg(Chain, dl,
2507 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002509 InFlag = Chain.getValue(2);
2510 }
2511
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002513}
2514
Dan Gohman98ca4f22009-08-05 01:29:28 +00002515SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002516PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2517 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 SelectionDAG &DAG,
2519 SmallVector<std::pair<unsigned, SDValue>, 8>
2520 &RegsToPass,
2521 SDValue InFlag, SDValue Chain,
2522 SDValue &Callee,
2523 int SPDiff, unsigned NumBytes,
2524 const SmallVectorImpl<ISD::InputArg> &Ins,
2525 SmallVectorImpl<SDValue> &InVals) {
Owen Andersone50ed302009-08-10 22:56:29 +00002526 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002527 SmallVector<SDValue, 8> Ops;
2528 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2529 isTailCall, RegsToPass, Ops, NodeTys,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 PPCSubTarget.isSVR4ABI());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002531
2532 // When performing tail call optimization the callee pops its arguments off
2533 // the stack. Account for this here so these bytes can be pushed back on in
2534 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2535 int BytesCalleePops =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536 (CallConv==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002537
2538 if (InFlag.getNode())
2539 Ops.push_back(InFlag);
2540
2541 // Emit tail call.
2542 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002543 // If this is the first return lowered for this function, add the regs
2544 // to the liveout set for the function.
2545 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2546 SmallVector<CCValAssign, 16> RVLocs;
2547 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2548 *DAG.getContext());
2549 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2550 for (unsigned i = 0; i != RVLocs.size(); ++i)
2551 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2552 }
2553
2554 assert(((Callee.getOpcode() == ISD::Register &&
2555 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2556 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2557 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2558 isa<ConstantSDNode>(Callee)) &&
2559 "Expecting an global address, external symbol, absolute value or register");
2560
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002562 }
2563
2564 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2565 InFlag = Chain.getValue(1);
2566
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002567 // Add a NOP immediately after the branch instruction when using the 64-bit
2568 // SVR4 ABI. At link time, if caller and callee are in a different module and
2569 // thus have a different TOC, the call will be replaced with a call to a stub
2570 // function which saves the current TOC, loads the TOC of the callee and
2571 // branches to the callee. The NOP will be replaced with a load instruction
2572 // which restores the TOC of the caller from the TOC save slot of the current
2573 // stack frame. If caller and callee belong to the same module (and have the
2574 // same TOC), the NOP will remain unchanged.
2575 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
2576 // Insert NOP.
2577 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2578 }
2579
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002580 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2581 DAG.getIntPtrConstant(BytesCalleePops, true),
2582 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002584 InFlag = Chain.getValue(1);
2585
Dan Gohman98ca4f22009-08-05 01:29:28 +00002586 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2587 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002588}
2589
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590SDValue
2591PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002592 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002593 bool isTailCall,
2594 const SmallVectorImpl<ISD::OutputArg> &Outs,
2595 const SmallVectorImpl<ISD::InputArg> &Ins,
2596 DebugLoc dl, SelectionDAG &DAG,
2597 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002598 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002599 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
2600 isTailCall, Outs, Ins,
2601 dl, DAG, InVals);
2602 } else {
2603 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2604 isTailCall, Outs, Ins,
2605 dl, DAG, InVals);
2606 }
2607}
2608
2609SDValue
2610PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002611 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002612 bool isTailCall,
2613 const SmallVectorImpl<ISD::OutputArg> &Outs,
2614 const SmallVectorImpl<ISD::InputArg> &Ins,
2615 DebugLoc dl, SelectionDAG &DAG,
2616 SmallVectorImpl<SDValue> &InVals) {
2617 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002618 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002619
2620 assert((!isTailCall ||
2621 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
2622 "IsEligibleForTailCallOptimization missed a case!");
2623
2624 assert((CallConv == CallingConv::C ||
2625 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002626
Owen Andersone50ed302009-08-10 22:56:29 +00002627 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002628 unsigned PtrByteSize = 4;
2629
2630 MachineFunction &MF = DAG.getMachineFunction();
2631
2632 // Mark this function as potentially containing a function that contains a
2633 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2634 // and restoring the callers stack pointer in this functions epilog. This is
2635 // done because by tail calling the called function might overwrite the value
2636 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman98ca4f22009-08-05 01:29:28 +00002637 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002638 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2639
2640 // Count how many bytes are to be pushed on the stack, including the linkage
2641 // area, parameter list area and the part of the local variable space which
2642 // contains copies of aggregates which are passed by value.
2643
2644 // Assign locations to all of the outgoing arguments.
2645 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002646 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2647 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002648
2649 // Reserve space for the linkage area on the stack.
2650 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2651
2652 if (isVarArg) {
2653 // Handle fixed and variable vector arguments differently.
2654 // Fixed vector arguments go into registers as long as registers are
2655 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002656 unsigned NumArgs = Outs.size();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002657
2658 for (unsigned i = 0; i != NumArgs; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002659 EVT ArgVT = Outs[i].Val.getValueType();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002660 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002661 bool Result;
2662
Dan Gohman98ca4f22009-08-05 01:29:28 +00002663 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002664 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2665 CCInfo);
2666 } else {
2667 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2668 ArgFlags, CCInfo);
2669 }
2670
2671 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002672#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002673 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersone50ed302009-08-10 22:56:29 +00002674 << ArgVT.getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002675#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002676 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002677 }
2678 }
2679 } else {
2680 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002681 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002682 }
2683
2684 // Assign locations to all of the outgoing aggregate by value arguments.
2685 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002686 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002687 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002688
2689 // Reserve stack space for the allocations in CCInfo.
2690 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2691
Dan Gohman98ca4f22009-08-05 01:29:28 +00002692 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002693
2694 // Size of the linkage area, parameter list area and the part of the local
2695 // space variable where copies of aggregates which are passed by value are
2696 // stored.
2697 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2698
2699 // Calculate by how many bytes the stack has to be adjusted in case of tail
2700 // call optimization.
2701 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2702
2703 // Adjust the stack pointer for the new arguments...
2704 // These operations are automatically eliminated by the prolog/epilog pass
2705 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2706 SDValue CallSeqStart = Chain;
2707
2708 // Load the return address and frame pointer so it can be moved somewhere else
2709 // later.
2710 SDValue LROp, FPOp;
2711 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2712 dl);
2713
2714 // Set up a copy of the stack pointer for use loading and storing any
2715 // arguments that may not fit in the registers available for argument
2716 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002717 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002718
2719 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2720 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2721 SmallVector<SDValue, 8> MemOpChains;
2722
2723 // Walk the register/memloc assignments, inserting copies/loads.
2724 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2725 i != e;
2726 ++i) {
2727 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002728 SDValue Arg = Outs[i].Val;
2729 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002730
2731 if (Flags.isByVal()) {
2732 // Argument is an aggregate which is passed by value, thus we need to
2733 // create a copy of it in the local variable space of the current stack
2734 // frame (which is the stack frame of the caller) and pass the address of
2735 // this copy to the callee.
2736 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2737 CCValAssign &ByValVA = ByValArgLocs[j++];
2738 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2739
2740 // Memory reserved in the local variable space of the callers stack frame.
2741 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2742
2743 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2744 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2745
2746 // Create a copy of the argument in the local area of the current
2747 // stack frame.
2748 SDValue MemcpyCall =
2749 CreateCopyOfByValArgument(Arg, PtrOff,
2750 CallSeqStart.getNode()->getOperand(0),
2751 Flags, DAG, dl);
2752
2753 // This must go outside the CALLSEQ_START..END.
2754 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2755 CallSeqStart.getNode()->getOperand(1));
2756 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2757 NewCallSeqStart.getNode());
2758 Chain = CallSeqStart = NewCallSeqStart;
2759
2760 // Pass the address of the aggregate copy on the stack either in a
2761 // physical register or in the parameter list area of the current stack
2762 // frame to the callee.
2763 Arg = PtrOff;
2764 }
2765
2766 if (VA.isRegLoc()) {
2767 // Put argument in a physical register.
2768 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2769 } else {
2770 // Put argument in the parameter list area of the current stack frame.
2771 assert(VA.isMemLoc());
2772 unsigned LocMemOffset = VA.getLocMemOffset();
2773
2774 if (!isTailCall) {
2775 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2776 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2777
2778 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2779 PseudoSourceValue::getStack(), LocMemOffset));
2780 } else {
2781 // Calculate and remember argument location.
2782 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2783 TailCallArguments);
2784 }
2785 }
2786 }
2787
2788 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002789 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002790 &MemOpChains[0], MemOpChains.size());
2791
2792 // Build a sequence of copy-to-reg nodes chained together with token chain
2793 // and flag operands which copy the outgoing args into the appropriate regs.
2794 SDValue InFlag;
2795 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2796 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2797 RegsToPass[i].second, InFlag);
2798 InFlag = Chain.getValue(1);
2799 }
2800
2801 // Set CR6 to true if this is a vararg call.
2802 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002803 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002804 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2805 InFlag = Chain.getValue(1);
2806 }
2807
Tilmann Schellerffd02002009-07-03 06:45:56 +00002808 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002809 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2810 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002811 }
2812
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2814 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2815 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002816}
2817
Dan Gohman98ca4f22009-08-05 01:29:28 +00002818SDValue
2819PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002820 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002821 bool isTailCall,
2822 const SmallVectorImpl<ISD::OutputArg> &Outs,
2823 const SmallVectorImpl<ISD::InputArg> &Ins,
2824 DebugLoc dl, SelectionDAG &DAG,
2825 SmallVectorImpl<SDValue> &InVals) {
2826
2827 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002828
Owen Andersone50ed302009-08-10 22:56:29 +00002829 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002831 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002832
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 MachineFunction &MF = DAG.getMachineFunction();
2834
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 // Mark this function as potentially containing a function that contains a
2836 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2837 // and restoring the callers stack pointer in this functions epilog. This is
2838 // done because by tail calling the called function might overwrite the value
2839 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002841 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2842
2843 unsigned nAltivecParamsAtEnd = 0;
2844
Chris Lattnerabde4602006-05-16 22:56:08 +00002845 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002846 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002847 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002849 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
2850 Outs,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002851 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002852
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002853 // Calculate by how many bytes the stack has to be adjusted in case of tail
2854 // call optimization.
2855 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002856
Dan Gohman98ca4f22009-08-05 01:29:28 +00002857 // To protect arguments on the stack from being clobbered in a tail call,
2858 // force all the loads to happen before doing any other lowering.
2859 if (isTailCall)
2860 Chain = DAG.getStackArgumentTokenFactor(Chain);
2861
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002862 // Adjust the stack pointer for the new arguments...
2863 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002864 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002865 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002866
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002867 // Load the return address and frame pointer so it can be move somewhere else
2868 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002869 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002870 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2871 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002872
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002873 // Set up a copy of the stack pointer for use loading and storing any
2874 // arguments that may not fit in the registers available for argument
2875 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002876 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002877 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002878 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002879 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002880 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002881
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002882 // Figure out which arguments are going to go in registers, and which in
2883 // memory. Also, if this is a vararg function, floating point operations
2884 // must be stored to our stack, and loaded into integer regs as well, if
2885 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002886 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002887 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002888
Chris Lattnerc91a4752006-06-26 22:48:35 +00002889 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002890 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2891 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2892 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002893 static const unsigned GPR_64[] = { // 64-bit registers.
2894 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2895 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2896 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002897 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002898
Chris Lattner9a2a4972006-05-17 06:01:33 +00002899 static const unsigned VR[] = {
2900 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2901 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2902 };
Owen Anderson718cb662007-09-07 04:06:50 +00002903 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002904 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002905 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002906
Chris Lattnerc91a4752006-06-26 22:48:35 +00002907 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2908
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002909 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2911
Dan Gohman475871a2008-07-27 21:46:04 +00002912 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002913 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002914 SDValue Arg = Outs[i].Val;
2915 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002916
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002917 // PtrOff will be used to store the current argument to the stack if a
2918 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002919 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002920
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002921 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002922
Dale Johannesen39355f92009-02-04 02:34:38 +00002923 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002924
2925 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00002926 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002927 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2928 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00002929 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002930 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002931
Dale Johannesen8419dd62008-03-07 20:27:40 +00002932 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002933 if (Flags.isByVal()) {
2934 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002935 if (Size==1 || Size==2) {
2936 // Very small objects are passed right-justified.
2937 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00002938 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002939 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002940 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002941 NULL, 0, VT);
2942 MemOpChains.push_back(Load.getValue(1));
2943 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002944
2945 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002946 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002947 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002948 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002949 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002950 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002951 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002952 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002953 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002954 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002955 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2956 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002957 Chain = CallSeqStart = NewCallSeqStart;
2958 ArgOffset += PtrByteSize;
2959 }
2960 continue;
2961 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002962 // Copy entire object into memory. There are cases where gcc-generated
2963 // code assumes it is there, even if it could be put entirely into
2964 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002966 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002967 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002968 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002969 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002970 CallSeqStart.getNode()->getOperand(1));
2971 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002972 Chain = CallSeqStart = NewCallSeqStart;
2973 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002974 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002975 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002976 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002977 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002978 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002979 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002980 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002981 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002982 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002983 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002984 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002985 }
2986 }
2987 continue;
2988 }
2989
Owen Anderson825b72b2009-08-11 20:47:22 +00002990 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002991 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 case MVT::i32:
2993 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002994 if (GPR_idx != NumGPRs) {
2995 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002996 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002997 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2998 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002999 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003000 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003001 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003002 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003003 case MVT::f32:
3004 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003005 if (FPR_idx != NumFPRs) {
3006 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3007
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003008 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003009 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003010 MemOpChains.push_back(Store);
3011
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003012 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003013 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003014 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003015 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003016 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003017 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003018 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003019 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003020 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3021 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003022 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003023 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003024 }
3025 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003026 // If we have any FPRs remaining, we may also have GPRs remaining.
3027 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3028 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003029 if (GPR_idx != NumGPRs)
3030 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003031 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003032 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3033 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003034 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003035 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003036 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3037 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003038 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003039 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003040 if (isPPC64)
3041 ArgOffset += 8;
3042 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003043 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003044 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 case MVT::v4f32:
3046 case MVT::v4i32:
3047 case MVT::v8i16:
3048 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003049 if (isVarArg) {
3050 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003051 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003052 // V registers; in fact gcc does this only for arguments that are
3053 // prototyped, not for those that match the ... We do it for all
3054 // arguments, seems to work.
3055 while (ArgOffset % 16 !=0) {
3056 ArgOffset += PtrByteSize;
3057 if (GPR_idx != NumGPRs)
3058 GPR_idx++;
3059 }
3060 // We could elide this store in the case where the object fits
3061 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003062 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003063 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003064 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003065 MemOpChains.push_back(Store);
3066 if (VR_idx != NumVRs) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003068 MemOpChains.push_back(Load.getValue(1));
3069 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3070 }
3071 ArgOffset += 16;
3072 for (unsigned i=0; i<16; i+=PtrByteSize) {
3073 if (GPR_idx == NumGPRs)
3074 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003075 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003076 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003077 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003078 MemOpChains.push_back(Load.getValue(1));
3079 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3080 }
3081 break;
3082 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003083
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003084 // Non-varargs Altivec params generally go in registers, but have
3085 // stack space allocated at the end.
3086 if (VR_idx != NumVRs) {
3087 // Doesn't have GPR space allocated.
3088 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3089 } else if (nAltivecParamsAtEnd==0) {
3090 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003091 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3092 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003093 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003094 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003095 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003096 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003097 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003098 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003099 // If all Altivec parameters fit in registers, as they usually do,
3100 // they get stack space following the non-Altivec parameters. We
3101 // don't track this here because nobody below needs it.
3102 // If there are more Altivec parameters than fit in registers emit
3103 // the stores here.
3104 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3105 unsigned j = 0;
3106 // Offset is aligned; skip 1st 12 params which go in V registers.
3107 ArgOffset = ((ArgOffset+15)/16)*16;
3108 ArgOffset += 12*16;
3109 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003110 SDValue Arg = Outs[i].Val;
Owen Andersone50ed302009-08-10 22:56:29 +00003111 EVT ArgType = Arg.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3113 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003114 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003115 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003116 // We are emitting Altivec params in order.
3117 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3118 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003119 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003120 ArgOffset += 16;
3121 }
3122 }
3123 }
3124 }
3125
Chris Lattner9a2a4972006-05-17 06:01:33 +00003126 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003127 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003128 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003129
Chris Lattner9a2a4972006-05-17 06:01:33 +00003130 // Build a sequence of copy-to-reg nodes chained together with token chain
3131 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003132 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003133 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003134 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003135 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003136 InFlag = Chain.getValue(1);
3137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003139 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003140 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3141 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003142 }
3143
Dan Gohman98ca4f22009-08-05 01:29:28 +00003144 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3145 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3146 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003147}
3148
Dan Gohman98ca4f22009-08-05 01:29:28 +00003149SDValue
3150PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003151 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003152 const SmallVectorImpl<ISD::OutputArg> &Outs,
3153 DebugLoc dl, SelectionDAG &DAG) {
3154
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003155 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003156 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3157 RVLocs, *DAG.getContext());
3158 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003159
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003160 // If this is the first return lowered for this function, add the regs to the
3161 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003162 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003163 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003164 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003165 }
3166
Dan Gohman475871a2008-07-27 21:46:04 +00003167 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003168
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003169 // Copy the result values into the output registers.
3170 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3171 CCValAssign &VA = RVLocs[i];
3172 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003173 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003174 Outs[i].Val, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003175 Flag = Chain.getValue(1);
3176 }
3177
Gabor Greifba36cb52008-08-28 21:40:38 +00003178 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003180 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003182}
3183
Dan Gohman475871a2008-07-27 21:46:04 +00003184SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00003185 const PPCSubtarget &Subtarget) {
3186 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003187 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003188
Jim Laskeyefc7e522006-12-04 22:04:42 +00003189 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003190 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003191
3192 // Construct the stack pointer operand.
3193 bool IsPPC64 = Subtarget.isPPC64();
3194 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003195 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003196
3197 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003198 SDValue Chain = Op.getOperand(0);
3199 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003200
Jim Laskeyefc7e522006-12-04 22:04:42 +00003201 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003202 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003203
Jim Laskeyefc7e522006-12-04 22:04:42 +00003204 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003205 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003206
Jim Laskeyefc7e522006-12-04 22:04:42 +00003207 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003208 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003209}
3210
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003211
3212
Dan Gohman475871a2008-07-27 21:46:04 +00003213SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003214PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003215 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003216 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003217 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003218 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003219
3220 // Get current frame pointer save index. The users of this index will be
3221 // primarily DYNALLOC instructions.
3222 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3223 int RASI = FI->getReturnAddrSaveIndex();
3224
3225 // If the frame pointer save index hasn't been defined yet.
3226 if (!RASI) {
3227 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003228 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003229 // Allocate the frame index for frame pointer save area.
David Greene3f2bf852009-11-12 20:49:22 +00003230 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset,
3231 true, false);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003232 // Save the result.
3233 FI->setReturnAddrSaveIndex(RASI);
3234 }
3235 return DAG.getFrameIndex(RASI, PtrVT);
3236}
3237
Dan Gohman475871a2008-07-27 21:46:04 +00003238SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003239PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3240 MachineFunction &MF = DAG.getMachineFunction();
3241 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003242 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003243 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003244
3245 // Get current frame pointer save index. The users of this index will be
3246 // primarily DYNALLOC instructions.
3247 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3248 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003249
Jim Laskey2f616bf2006-11-16 22:43:37 +00003250 // If the frame pointer save index hasn't been defined yet.
3251 if (!FPSI) {
3252 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003253 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64,
3254 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003255
Jim Laskey2f616bf2006-11-16 22:43:37 +00003256 // Allocate the frame index for frame pointer save area.
David Greene3f2bf852009-11-12 20:49:22 +00003257 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset,
3258 true, false);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003259 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003260 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003261 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003262 return DAG.getFrameIndex(FPSI, PtrVT);
3263}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003264
Dan Gohman475871a2008-07-27 21:46:04 +00003265SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003266 SelectionDAG &DAG,
3267 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003268 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003269 SDValue Chain = Op.getOperand(0);
3270 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003271 DebugLoc dl = Op.getDebugLoc();
3272
Jim Laskey2f616bf2006-11-16 22:43:37 +00003273 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003274 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003275 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003276 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003277 DAG.getConstant(0, PtrVT), Size);
3278 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003279 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003280 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003281 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003283 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003284}
3285
Chris Lattner1a635d62006-04-14 06:01:58 +00003286/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3287/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00003288SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003289 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003290 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3291 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003292 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003293
Chris Lattner1a635d62006-04-14 06:01:58 +00003294 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003295
Chris Lattner1a635d62006-04-14 06:01:58 +00003296 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003297 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003298
Owen Andersone50ed302009-08-10 22:56:29 +00003299 EVT ResVT = Op.getValueType();
3300 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003301 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3302 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003303 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003304
Chris Lattner1a635d62006-04-14 06:01:58 +00003305 // If the RHS of the comparison is a 0.0, we don't need to do the
3306 // subtraction at all.
3307 if (isFloatingPointZero(RHS))
3308 switch (CC) {
3309 default: break; // SETUO etc aren't handled by fsel.
3310 case ISD::SETULT:
3311 case ISD::SETLT:
3312 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003313 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003314 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3316 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003317 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003318 case ISD::SETUGT:
3319 case ISD::SETGT:
3320 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003321 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003322 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003323 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3324 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003325 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003328
Dan Gohman475871a2008-07-27 21:46:04 +00003329 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003330 switch (CC) {
3331 default: break; // SETUO etc aren't handled by fsel.
3332 case ISD::SETULT:
3333 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003334 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3336 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003337 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003338 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003339 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003340 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3342 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003343 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003344 case ISD::SETUGT:
3345 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003346 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003347 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3348 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003349 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003350 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003351 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003352 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3354 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003355 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003356 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003357 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003358}
3359
Chris Lattner1f873002007-11-28 18:44:47 +00003360// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003361SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003362 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003363 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003364 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 if (Src.getValueType() == MVT::f32)
3366 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003367
Dan Gohman475871a2008-07-27 21:46:04 +00003368 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003370 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003372 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3373 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003375 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 case MVT::i64:
3377 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003378 break;
3379 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003380
Chris Lattner1a635d62006-04-14 06:01:58 +00003381 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003383
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003384 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003385 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003386
3387 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3388 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003390 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003391 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00003392 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003393}
3394
Dan Gohman475871a2008-07-27 21:46:04 +00003395SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003396 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003397 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003399 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003400
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003402 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 MVT::f64, Op.getOperand(0));
3404 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3405 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003406 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003408 return FP;
3409 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003410
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003412 "Unhandled SINT_TO_FP type in custom expander!");
3413 // Since we only generate this in 64-bit mode, we can take advantage of
3414 // 64-bit registers. In particular, sign extend the input value into the
3415 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3416 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003417 MachineFunction &MF = DAG.getMachineFunction();
3418 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003419 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003420 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003421 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003422
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003424 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003425
Chris Lattner1a635d62006-04-14 06:01:58 +00003426 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003427 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00003428 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FrameIdx),
Dan Gohmanc76909a2009-09-25 20:36:54 +00003429 MachineMemOperand::MOStore, 0, 8, 8);
3430 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3431 SDValue Store =
3432 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3433 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003434 // Load the value as a double.
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003436
Chris Lattner1a635d62006-04-14 06:01:58 +00003437 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003438 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3439 if (Op.getValueType() == MVT::f32)
3440 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003441 return FP;
3442}
3443
Dan Gohman475871a2008-07-27 21:46:04 +00003444SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003445 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003446 /*
3447 The rounding mode is in bits 30:31 of FPSR, and has the following
3448 settings:
3449 00 Round to nearest
3450 01 Round to 0
3451 10 Round to +inf
3452 11 Round to -inf
3453
3454 FLT_ROUNDS, on the other hand, expects the following:
3455 -1 Undefined
3456 0 Round to 0
3457 1 Round to nearest
3458 2 Round to +inf
3459 3 Round to -inf
3460
3461 To perform the conversion, we do:
3462 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3463 */
3464
3465 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003466 EVT VT = Op.getValueType();
3467 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3468 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003469 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003470
3471 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 NodeTys.push_back(MVT::f64); // return register
3473 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003474 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003475
3476 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003477 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003478 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003479 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003480 StackSlot, NULL, 0);
3481
3482 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003483 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003484 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003486
3487 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003488 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 DAG.getNode(ISD::AND, dl, MVT::i32,
3490 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003491 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 DAG.getNode(ISD::SRL, dl, MVT::i32,
3493 DAG.getNode(ISD::AND, dl, MVT::i32,
3494 DAG.getNode(ISD::XOR, dl, MVT::i32,
3495 CWD, DAG.getConstant(3, MVT::i32)),
3496 DAG.getConstant(3, MVT::i32)),
3497 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003498
Dan Gohman475871a2008-07-27 21:46:04 +00003499 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003501
Duncan Sands83ec4b62008-06-06 12:08:01 +00003502 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003503 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003504}
3505
Dan Gohman475871a2008-07-27 21:46:04 +00003506SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003507 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003508 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003509 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003510 assert(Op.getNumOperands() == 3 &&
3511 VT == Op.getOperand(1).getValueType() &&
3512 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003513
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003514 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003515 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003516 SDValue Lo = Op.getOperand(0);
3517 SDValue Hi = Op.getOperand(1);
3518 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003519 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003520
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003521 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003522 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003523 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3524 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3525 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3526 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003527 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003528 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3529 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3530 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003531 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003532 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003533}
3534
Dan Gohman475871a2008-07-27 21:46:04 +00003535SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003536 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003537 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003538 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003539 assert(Op.getNumOperands() == 3 &&
3540 VT == Op.getOperand(1).getValueType() &&
3541 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003542
Dan Gohman9ed06db2008-03-07 20:36:53 +00003543 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003544 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003545 SDValue Lo = Op.getOperand(0);
3546 SDValue Hi = Op.getOperand(1);
3547 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003548 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003549
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003550 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003551 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003552 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3553 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3554 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3555 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003556 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003557 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3558 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3559 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003560 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003561 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003562}
3563
Dan Gohman475871a2008-07-27 21:46:04 +00003564SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003565 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003566 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003567 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003568 assert(Op.getNumOperands() == 3 &&
3569 VT == Op.getOperand(1).getValueType() &&
3570 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003571
Dan Gohman9ed06db2008-03-07 20:36:53 +00003572 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003573 SDValue Lo = Op.getOperand(0);
3574 SDValue Hi = Op.getOperand(1);
3575 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003576 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003577
Dale Johannesenf5d97892009-02-04 01:48:28 +00003578 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003579 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003580 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3581 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3582 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3583 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003584 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003585 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3586 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3587 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003588 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003590 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003591}
3592
3593//===----------------------------------------------------------------------===//
3594// Vector related lowering.
3595//
3596
Chris Lattner4a998b92006-04-17 06:00:21 +00003597/// BuildSplatI - Build a canonical splati of Val with an element size of
3598/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003599static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003600 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003601 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003602
Owen Andersone50ed302009-08-10 22:56:29 +00003603 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003605 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003606
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003608
Chris Lattner70fa4932006-12-01 01:45:39 +00003609 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3610 if (Val == -1)
3611 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003612
Owen Andersone50ed302009-08-10 22:56:29 +00003613 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003614
Chris Lattner4a998b92006-04-17 06:00:21 +00003615 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003617 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003618 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003619 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3620 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003621 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003622}
3623
Chris Lattnere7c768e2006-04-18 03:24:30 +00003624/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003625/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003626static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003627 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 EVT DestVT = MVT::Other) {
3629 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003630 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003632}
3633
Chris Lattnere7c768e2006-04-18 03:24:30 +00003634/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3635/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003636static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003637 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 DebugLoc dl, EVT DestVT = MVT::Other) {
3639 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003640 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003642}
3643
3644
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003645/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3646/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003647static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003648 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003649 // Force LHS/RHS to be the right type.
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3651 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003652
Nate Begeman9008ca62009-04-27 18:41:29 +00003653 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003654 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003657 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003658}
3659
Chris Lattnerf1b47082006-04-14 05:19:18 +00003660// If this is a case we can't handle, return null and let the default
3661// expansion code take care of it. If we CAN select this case, and if it
3662// selects to a single instruction, return Op. Otherwise, if we can codegen
3663// this case more efficiently than a constant pool load, lower it to the
3664// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003665SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003666 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003667 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3668 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003669
Bob Wilson24e338e2009-03-02 23:24:16 +00003670 // Check if this is a splat of a constant value.
3671 APInt APSplatBits, APSplatUndef;
3672 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003673 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003674 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003675 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003676 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003677
Bob Wilsonf2950b02009-03-03 19:26:27 +00003678 unsigned SplatBits = APSplatBits.getZExtValue();
3679 unsigned SplatUndef = APSplatUndef.getZExtValue();
3680 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003681
Bob Wilsonf2950b02009-03-03 19:26:27 +00003682 // First, handle single instruction cases.
3683
3684 // All zeros?
3685 if (SplatBits == 0) {
3686 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3688 SDValue Z = DAG.getConstant(0, MVT::i32);
3689 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003690 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003691 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003692 return Op;
3693 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003694
Bob Wilsonf2950b02009-03-03 19:26:27 +00003695 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3696 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3697 (32-SplatBitSize));
3698 if (SextVal >= -16 && SextVal <= 15)
3699 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003700
3701
Bob Wilsonf2950b02009-03-03 19:26:27 +00003702 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003703
Bob Wilsonf2950b02009-03-03 19:26:27 +00003704 // If this value is in the range [-32,30] and is even, use:
3705 // tmp = VSPLTI[bhw], result = add tmp, tmp
3706 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003708 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3709 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3710 }
3711
3712 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3713 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3714 // for fneg/fabs.
3715 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3716 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003718
3719 // Make the VSLW intrinsic, computing 0x8000_0000.
3720 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3721 OnesV, DAG, dl);
3722
3723 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003725 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3726 }
3727
3728 // Check to see if this is a wide variety of vsplti*, binop self cases.
3729 static const signed char SplatCsts[] = {
3730 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3731 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3732 };
3733
3734 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3735 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3736 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3737 int i = SplatCsts[idx];
3738
3739 // Figure out what shift amount will be used by altivec if shifted by i in
3740 // this splat size.
3741 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3742
3743 // vsplti + shl self.
3744 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003746 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3747 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3748 Intrinsic::ppc_altivec_vslw
3749 };
3750 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003751 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003752 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003753
Bob Wilsonf2950b02009-03-03 19:26:27 +00003754 // vsplti + srl self.
3755 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003757 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3758 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3759 Intrinsic::ppc_altivec_vsrw
3760 };
3761 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003762 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003763 }
3764
Bob Wilsonf2950b02009-03-03 19:26:27 +00003765 // vsplti + sra self.
3766 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003768 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3769 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3770 Intrinsic::ppc_altivec_vsraw
3771 };
3772 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3773 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003775
Bob Wilsonf2950b02009-03-03 19:26:27 +00003776 // vsplti + rol self.
3777 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3778 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003780 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3781 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3782 Intrinsic::ppc_altivec_vrlw
3783 };
3784 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3785 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003787
Bob Wilsonf2950b02009-03-03 19:26:27 +00003788 // t = vsplti c, result = vsldoi t, t, 1
3789 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003791 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003792 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003793 // t = vsplti c, result = vsldoi t, t, 2
3794 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003796 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003797 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003798 // t = vsplti c, result = vsldoi t, t, 3
3799 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003801 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3802 }
3803 }
3804
3805 // Three instruction sequences.
3806
3807 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3808 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3810 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003811 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3812 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3813 }
3814 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3815 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3817 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003818 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3819 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003820 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003821
Dan Gohman475871a2008-07-27 21:46:04 +00003822 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003823}
3824
Chris Lattner59138102006-04-17 05:28:54 +00003825/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3826/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003827static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003828 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003829 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003830 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003831 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003832 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003833
Chris Lattner59138102006-04-17 05:28:54 +00003834 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003835 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003836 OP_VMRGHW,
3837 OP_VMRGLW,
3838 OP_VSPLTISW0,
3839 OP_VSPLTISW1,
3840 OP_VSPLTISW2,
3841 OP_VSPLTISW3,
3842 OP_VSLDOI4,
3843 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003844 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003845 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003846
Chris Lattner59138102006-04-17 05:28:54 +00003847 if (OpNum == OP_COPY) {
3848 if (LHSID == (1*9+2)*9+3) return LHS;
3849 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3850 return RHS;
3851 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003852
Dan Gohman475871a2008-07-27 21:46:04 +00003853 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003854 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3855 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003856
Nate Begeman9008ca62009-04-27 18:41:29 +00003857 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003858 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003859 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00003860 case OP_VMRGHW:
3861 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3862 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3863 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3864 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3865 break;
3866 case OP_VMRGLW:
3867 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3868 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3869 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3870 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3871 break;
3872 case OP_VSPLTISW0:
3873 for (unsigned i = 0; i != 16; ++i)
3874 ShufIdxs[i] = (i&3)+0;
3875 break;
3876 case OP_VSPLTISW1:
3877 for (unsigned i = 0; i != 16; ++i)
3878 ShufIdxs[i] = (i&3)+4;
3879 break;
3880 case OP_VSPLTISW2:
3881 for (unsigned i = 0; i != 16; ++i)
3882 ShufIdxs[i] = (i&3)+8;
3883 break;
3884 case OP_VSPLTISW3:
3885 for (unsigned i = 0; i != 16; ++i)
3886 ShufIdxs[i] = (i&3)+12;
3887 break;
3888 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003889 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003890 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003891 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003892 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003893 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003894 }
Owen Andersone50ed302009-08-10 22:56:29 +00003895 EVT VT = OpLHS.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3897 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3898 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003900}
3901
Chris Lattnerf1b47082006-04-14 05:19:18 +00003902/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3903/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3904/// return the code it can be lowered into. Worst case, it can always be
3905/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003906SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003908 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003909 SDValue V1 = Op.getOperand(0);
3910 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00003912 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003913
Chris Lattnerf1b47082006-04-14 05:19:18 +00003914 // Cases that are handled by instructions that take permute immediates
3915 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3916 // selected by the instruction selector.
3917 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3919 PPC::isSplatShuffleMask(SVOp, 2) ||
3920 PPC::isSplatShuffleMask(SVOp, 4) ||
3921 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3922 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3923 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3924 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3925 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3926 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3927 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3928 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3929 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003930 return Op;
3931 }
3932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003933
Chris Lattnerf1b47082006-04-14 05:19:18 +00003934 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3935 // and produce a fixed permutation. If any of these match, do not lower to
3936 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00003937 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3938 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3939 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3940 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3941 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3942 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3943 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3944 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3945 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003946 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003947
Chris Lattner59138102006-04-17 05:28:54 +00003948 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3949 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00003950 SmallVector<int, 16> PermMask;
3951 SVOp->getMask(PermMask);
3952
Chris Lattner59138102006-04-17 05:28:54 +00003953 unsigned PFIndexes[4];
3954 bool isFourElementShuffle = true;
3955 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3956 unsigned EltNo = 8; // Start out undef.
3957 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00003958 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003959 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003960
Nate Begeman9008ca62009-04-27 18:41:29 +00003961 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003962 if ((ByteSource & 3) != j) {
3963 isFourElementShuffle = false;
3964 break;
3965 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003966
Chris Lattner59138102006-04-17 05:28:54 +00003967 if (EltNo == 8) {
3968 EltNo = ByteSource/4;
3969 } else if (EltNo != ByteSource/4) {
3970 isFourElementShuffle = false;
3971 break;
3972 }
3973 }
3974 PFIndexes[i] = EltNo;
3975 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003976
3977 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003978 // perfect shuffle vector to determine if it is cost effective to do this as
3979 // discrete instructions, or whether we should use a vperm.
3980 if (isFourElementShuffle) {
3981 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003982 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003983 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003984
Chris Lattner59138102006-04-17 05:28:54 +00003985 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3986 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003987
Chris Lattner59138102006-04-17 05:28:54 +00003988 // Determining when to avoid vperm is tricky. Many things affect the cost
3989 // of vperm, particularly how many times the perm mask needs to be computed.
3990 // For example, if the perm mask can be hoisted out of a loop or is already
3991 // used (perhaps because there are multiple permutes with the same shuffle
3992 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3993 // the loop requires an extra register.
3994 //
3995 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003996 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003997 // available, if this block is within a loop, we should avoid using vperm
3998 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003999 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004000 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004001 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004002
Chris Lattnerf1b47082006-04-14 05:19:18 +00004003 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4004 // vector that will get spilled to the constant pool.
4005 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004006
Chris Lattnerf1b47082006-04-14 05:19:18 +00004007 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4008 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004009 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004010 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004011
Dan Gohman475871a2008-07-27 21:46:04 +00004012 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4014 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004015
Chris Lattnerf1b47082006-04-14 05:19:18 +00004016 for (unsigned j = 0; j != BytesPerElement; ++j)
4017 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004020
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004022 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004023 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004024}
4025
Chris Lattner90564f22006-04-18 17:59:36 +00004026/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4027/// altivec comparison. If it is, return true and fill in Opc/isDot with
4028/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004029static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004030 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004031 unsigned IntrinsicID =
4032 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004033 CompareOpc = -1;
4034 isDot = false;
4035 switch (IntrinsicID) {
4036 default: return false;
4037 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004038 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4039 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4040 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4041 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4042 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4043 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4044 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4045 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4046 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4047 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4048 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4049 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4050 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004051
Chris Lattner1a635d62006-04-14 06:01:58 +00004052 // Normal Comparisons.
4053 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4054 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4055 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4056 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4057 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4058 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4059 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4060 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4061 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4062 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4063 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4064 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4065 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4066 }
Chris Lattner90564f22006-04-18 17:59:36 +00004067 return true;
4068}
4069
4070/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4071/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004072SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004073 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00004074 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4075 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004076 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004077 int CompareOpc;
4078 bool isDot;
4079 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004080 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004081
Chris Lattner90564f22006-04-18 17:59:36 +00004082 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004083 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004084 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00004085 Op.getOperand(1), Op.getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004087 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004089
Chris Lattner1a635d62006-04-14 06:01:58 +00004090 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004091 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004092 Op.getOperand(2), // LHS
4093 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004095 };
Owen Andersone50ed302009-08-10 22:56:29 +00004096 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004097 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004099 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004100
Chris Lattner1a635d62006-04-14 06:01:58 +00004101 // Now that we have the comparison, emit a copy from the CR to a GPR.
4102 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4104 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004105 CompNode.getValue(1));
4106
Chris Lattner1a635d62006-04-14 06:01:58 +00004107 // Unpack the result based on how the target uses it.
4108 unsigned BitNo; // Bit # of CR6.
4109 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004110 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004111 default: // Can't happen, don't crash on invalid number though.
4112 case 0: // Return the value of the EQ bit of CR6.
4113 BitNo = 0; InvertBit = false;
4114 break;
4115 case 1: // Return the inverted value of the EQ bit of CR6.
4116 BitNo = 0; InvertBit = true;
4117 break;
4118 case 2: // Return the value of the LT bit of CR6.
4119 BitNo = 2; InvertBit = false;
4120 break;
4121 case 3: // Return the inverted value of the LT bit of CR6.
4122 BitNo = 2; InvertBit = true;
4123 break;
4124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004125
Chris Lattner1a635d62006-04-14 06:01:58 +00004126 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4128 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004129 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4131 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004132
Chris Lattner1a635d62006-04-14 06:01:58 +00004133 // If we are supposed to, toggle the bit.
4134 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4136 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004137 return Flags;
4138}
4139
Scott Michelfdc40a02009-02-17 22:15:04 +00004140SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004141 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004142 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004143 // Create a stack slot that is 16-byte aligned.
4144 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004145 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004146 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004147 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004148
Chris Lattner1a635d62006-04-14 06:01:58 +00004149 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004150 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00004151 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004152 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004153 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004154}
4155
Dan Gohman475871a2008-07-27 21:46:04 +00004156SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004157 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004159 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4162 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Dan Gohman475871a2008-07-27 21:46:04 +00004164 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004165 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004167 // Shrinkify inputs to v8i16.
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4169 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4170 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004172 // Low parts multiplied together, generating 32-bit results (we ignore the
4173 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004174 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
Dan Gohman475871a2008-07-27 21:46:04 +00004177 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004179 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004180 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004181 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4183 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004184 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004185
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004187
Chris Lattnercea2aa72006-04-18 04:28:57 +00004188 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004189 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004191 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004192
Chris Lattner19a81522006-04-18 03:57:35 +00004193 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004194 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 LHS, RHS, DAG, dl, MVT::v8i16);
4196 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004197
Chris Lattner19a81522006-04-18 03:57:35 +00004198 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004199 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 LHS, RHS, DAG, dl, MVT::v8i16);
4201 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004202
Chris Lattner19a81522006-04-18 03:57:35 +00004203 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004205 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 Ops[i*2 ] = 2*i+1;
4207 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004208 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004210 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004211 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004212 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004213}
4214
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004215/// LowerOperation - Provide custom lowering hooks for some operations.
4216///
Dan Gohman475871a2008-07-27 21:46:04 +00004217SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004218 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004219 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004220 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004221 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004222 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004223 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004224 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004225 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004226 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004227 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004228 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4229 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004230
4231 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004232 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4233 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
4234
Jim Laskeyefc7e522006-12-04 22:04:42 +00004235 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004236 case ISD::DYNAMIC_STACKALLOC:
4237 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004238
Chris Lattner1a635d62006-04-14 06:01:58 +00004239 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004240 case ISD::FP_TO_UINT:
4241 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004242 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004243 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004244 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004245
Chris Lattner1a635d62006-04-14 06:01:58 +00004246 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004247 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4248 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4249 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004250
Chris Lattner1a635d62006-04-14 06:01:58 +00004251 // Vector-related lowering.
4252 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4253 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4254 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4255 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004256 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004257
Chris Lattner3fc027d2007-12-08 06:59:59 +00004258 // Frame & Return address.
4259 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004260 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004261 }
Dan Gohman475871a2008-07-27 21:46:04 +00004262 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004263}
4264
Duncan Sands1607f052008-12-01 11:39:25 +00004265void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4266 SmallVectorImpl<SDValue>&Results,
4267 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004268 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004269 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004270 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004271 assert(false && "Do not know how to custom type legalize this operation!");
4272 return;
4273 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 assert(N->getValueType(0) == MVT::ppcf128);
4275 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004276 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004278 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004279 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004281 DAG.getIntPtrConstant(1));
4282
4283 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4284 // of the long double, and puts FPSCR back the way it was. We do not
4285 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004286 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004287 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4288
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 NodeTys.push_back(MVT::f64); // Return register
4290 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004291 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004292 MFFSreg = Result.getValue(0);
4293 InFlag = Result.getValue(1);
4294
4295 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 NodeTys.push_back(MVT::Flag); // Returns a flag
4297 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004298 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004299 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004300 InFlag = Result.getValue(0);
4301
4302 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 NodeTys.push_back(MVT::Flag); // Returns a flag
4304 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004305 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004306 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004307 InFlag = Result.getValue(0);
4308
4309 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 NodeTys.push_back(MVT::f64); // result of add
4311 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004312 Ops[0] = Lo;
4313 Ops[1] = Hi;
4314 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004315 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004316 FPreg = Result.getValue(0);
4317 InFlag = Result.getValue(1);
4318
4319 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 NodeTys.push_back(MVT::f64);
4321 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004322 Ops[1] = MFFSreg;
4323 Ops[2] = FPreg;
4324 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004325 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004326 FPreg = Result.getValue(0);
4327
4328 // We know the low half is about to be thrown away, so just use something
4329 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004330 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004331 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004332 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004333 }
Duncan Sands1607f052008-12-01 11:39:25 +00004334 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004335 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004336 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004337 }
4338}
4339
4340
Chris Lattner1a635d62006-04-14 06:01:58 +00004341//===----------------------------------------------------------------------===//
4342// Other Lowering Code
4343//===----------------------------------------------------------------------===//
4344
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004345MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004346PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004347 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004348 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004349 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4350
4351 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4352 MachineFunction *F = BB->getParent();
4353 MachineFunction::iterator It = BB;
4354 ++It;
4355
4356 unsigned dest = MI->getOperand(0).getReg();
4357 unsigned ptrA = MI->getOperand(1).getReg();
4358 unsigned ptrB = MI->getOperand(2).getReg();
4359 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004360 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004361
4362 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4363 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4364 F->insert(It, loopMBB);
4365 F->insert(It, exitMBB);
4366 exitMBB->transferSuccessors(BB);
4367
4368 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004369 unsigned TmpReg = (!BinOpcode) ? incr :
4370 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004371 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4372 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004373
4374 // thisMBB:
4375 // ...
4376 // fallthrough --> loopMBB
4377 BB->addSuccessor(loopMBB);
4378
4379 // loopMBB:
4380 // l[wd]arx dest, ptr
4381 // add r0, dest, incr
4382 // st[wd]cx. r0, ptr
4383 // bne- loopMBB
4384 // fallthrough --> exitMBB
4385 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004386 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004387 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004388 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004389 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4390 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004391 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004392 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004393 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004394 BB->addSuccessor(loopMBB);
4395 BB->addSuccessor(exitMBB);
4396
4397 // exitMBB:
4398 // ...
4399 BB = exitMBB;
4400 return BB;
4401}
4402
4403MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004404PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004405 MachineBasicBlock *BB,
4406 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004407 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004408 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004409 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4410 // In 64 bit mode we have to use 64 bits for addresses, even though the
4411 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4412 // registers without caring whether they're 32 or 64, but here we're
4413 // doing actual arithmetic on the addresses.
4414 bool is64bit = PPCSubTarget.isPPC64();
4415
4416 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4417 MachineFunction *F = BB->getParent();
4418 MachineFunction::iterator It = BB;
4419 ++It;
4420
4421 unsigned dest = MI->getOperand(0).getReg();
4422 unsigned ptrA = MI->getOperand(1).getReg();
4423 unsigned ptrB = MI->getOperand(2).getReg();
4424 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004425 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004426
4427 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4428 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4429 F->insert(It, loopMBB);
4430 F->insert(It, exitMBB);
4431 exitMBB->transferSuccessors(BB);
4432
4433 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004434 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004435 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4436 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004437 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4438 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4439 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4440 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4441 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4442 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4443 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4444 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4445 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4446 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004447 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004448 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004449 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004450
4451 // thisMBB:
4452 // ...
4453 // fallthrough --> loopMBB
4454 BB->addSuccessor(loopMBB);
4455
4456 // The 4-byte load must be aligned, while a char or short may be
4457 // anywhere in the word. Hence all this nasty bookkeeping code.
4458 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4459 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004460 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004461 // rlwinm ptr, ptr1, 0, 0, 29
4462 // slw incr2, incr, shift
4463 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4464 // slw mask, mask2, shift
4465 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004466 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004467 // add tmp, tmpDest, incr2
4468 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004469 // and tmp3, tmp, mask
4470 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004471 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004472 // bne- loopMBB
4473 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004474 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004475
4476 if (ptrA!=PPC::R0) {
4477 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004478 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004479 .addReg(ptrA).addReg(ptrB);
4480 } else {
4481 Ptr1Reg = ptrB;
4482 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004483 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004484 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004485 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004486 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4487 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004488 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004489 .addReg(Ptr1Reg).addImm(0).addImm(61);
4490 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004491 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004492 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004493 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004494 .addReg(incr).addReg(ShiftReg);
4495 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004496 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004497 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004498 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4499 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004500 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004501 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004502 .addReg(Mask2Reg).addReg(ShiftReg);
4503
4504 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004505 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004506 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004507 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004508 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004509 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004510 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004511 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004512 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004513 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004514 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004515 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004516 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004517 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004518 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004519 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004520 BB->addSuccessor(loopMBB);
4521 BB->addSuccessor(exitMBB);
4522
4523 // exitMBB:
4524 // ...
4525 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004526 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004527 return BB;
4528}
4529
4530MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004531PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00004532 MachineBasicBlock *BB,
4533 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004534 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004535
4536 // To "insert" these instructions we actually have to insert their
4537 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004538 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004539 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004540 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004541
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004542 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004543
4544 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4545 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4546 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4547 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4548 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4549
4550 // The incoming instruction knows the destination vreg to set, the
4551 // condition code register to branch on, the true/false values to
4552 // select between, and a branch opcode to use.
4553
4554 // thisMBB:
4555 // ...
4556 // TrueVal = ...
4557 // cmpTY ccX, r1, r2
4558 // bCC copy1MBB
4559 // fallthrough --> copy0MBB
4560 MachineBasicBlock *thisMBB = BB;
4561 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4562 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4563 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004564 DebugLoc dl = MI->getDebugLoc();
4565 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004566 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4567 F->insert(It, copy0MBB);
4568 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00004569 // Update machine-CFG edges by first adding all successors of the current
Evan Cheng53301922008-07-12 02:23:19 +00004570 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00004571 // Also inform sdisel of the edge changes.
4572 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
4573 E = BB->succ_end(); I != E; ++I) {
4574 EM->insert(std::make_pair(*I, sinkMBB));
4575 sinkMBB->addSuccessor(*I);
4576 }
4577 // Next, remove all successors of the current block, and add the true
4578 // and fallthrough blocks as its successors.
4579 while (!BB->succ_empty())
4580 BB->removeSuccessor(BB->succ_begin());
Evan Cheng53301922008-07-12 02:23:19 +00004581 // Next, add the true and fallthrough blocks as its successors.
4582 BB->addSuccessor(copy0MBB);
4583 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004584
Evan Cheng53301922008-07-12 02:23:19 +00004585 // copy0MBB:
4586 // %FalseValue = ...
4587 // # fallthrough to sinkMBB
4588 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004589
Evan Cheng53301922008-07-12 02:23:19 +00004590 // Update machine-CFG edges
4591 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004592
Evan Cheng53301922008-07-12 02:23:19 +00004593 // sinkMBB:
4594 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4595 // ...
4596 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004597 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004598 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4599 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4600 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004601 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4602 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4603 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4604 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004605 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4606 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4607 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4608 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004609
4610 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4611 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4612 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4613 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004614 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4615 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4616 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4617 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004618
4619 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4620 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4621 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4622 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004623 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4624 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4625 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4626 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004627
4628 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4629 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4630 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4631 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004632 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4633 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4634 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4635 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004636
4637 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004638 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004639 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004640 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004641 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004642 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004643 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004644 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004645
4646 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4647 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4648 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4649 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004650 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4651 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4652 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4653 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004654
Dale Johannesen0e55f062008-08-29 18:29:46 +00004655 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4656 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4657 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4658 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4659 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4660 BB = EmitAtomicBinary(MI, BB, false, 0);
4661 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4662 BB = EmitAtomicBinary(MI, BB, true, 0);
4663
Evan Cheng53301922008-07-12 02:23:19 +00004664 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4665 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4666 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4667
4668 unsigned dest = MI->getOperand(0).getReg();
4669 unsigned ptrA = MI->getOperand(1).getReg();
4670 unsigned ptrB = MI->getOperand(2).getReg();
4671 unsigned oldval = MI->getOperand(3).getReg();
4672 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004673 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004674
Dale Johannesen65e39732008-08-25 18:53:26 +00004675 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4676 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4677 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004678 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004679 F->insert(It, loop1MBB);
4680 F->insert(It, loop2MBB);
4681 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004682 F->insert(It, exitMBB);
4683 exitMBB->transferSuccessors(BB);
4684
4685 // thisMBB:
4686 // ...
4687 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004688 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004689
Dale Johannesen65e39732008-08-25 18:53:26 +00004690 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004691 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004692 // cmp[wd] dest, oldval
4693 // bne- midMBB
4694 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004695 // st[wd]cx. newval, ptr
4696 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004697 // b exitBB
4698 // midMBB:
4699 // st[wd]cx. dest, ptr
4700 // exitBB:
4701 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004702 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004703 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004704 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004705 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004706 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004707 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4708 BB->addSuccessor(loop2MBB);
4709 BB->addSuccessor(midMBB);
4710
4711 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004712 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004713 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004714 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004715 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004716 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004717 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004718 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004719
Dale Johannesen65e39732008-08-25 18:53:26 +00004720 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004721 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004722 .addReg(dest).addReg(ptrA).addReg(ptrB);
4723 BB->addSuccessor(exitMBB);
4724
Evan Cheng53301922008-07-12 02:23:19 +00004725 // exitMBB:
4726 // ...
4727 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004728 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4729 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4730 // We must use 64-bit registers for addresses when targeting 64-bit,
4731 // since we're actually doing arithmetic on them. Other registers
4732 // can be 32-bit.
4733 bool is64bit = PPCSubTarget.isPPC64();
4734 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4735
4736 unsigned dest = MI->getOperand(0).getReg();
4737 unsigned ptrA = MI->getOperand(1).getReg();
4738 unsigned ptrB = MI->getOperand(2).getReg();
4739 unsigned oldval = MI->getOperand(3).getReg();
4740 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004741 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004742
4743 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4744 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4745 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4746 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4747 F->insert(It, loop1MBB);
4748 F->insert(It, loop2MBB);
4749 F->insert(It, midMBB);
4750 F->insert(It, exitMBB);
4751 exitMBB->transferSuccessors(BB);
4752
4753 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004754 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004755 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4756 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004757 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4758 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4759 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4760 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4761 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4762 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4763 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4764 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4765 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4766 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4767 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4768 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4769 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4770 unsigned Ptr1Reg;
4771 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4772 // thisMBB:
4773 // ...
4774 // fallthrough --> loopMBB
4775 BB->addSuccessor(loop1MBB);
4776
4777 // The 4-byte load must be aligned, while a char or short may be
4778 // anywhere in the word. Hence all this nasty bookkeeping code.
4779 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4780 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004781 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004782 // rlwinm ptr, ptr1, 0, 0, 29
4783 // slw newval2, newval, shift
4784 // slw oldval2, oldval,shift
4785 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4786 // slw mask, mask2, shift
4787 // and newval3, newval2, mask
4788 // and oldval3, oldval2, mask
4789 // loop1MBB:
4790 // lwarx tmpDest, ptr
4791 // and tmp, tmpDest, mask
4792 // cmpw tmp, oldval3
4793 // bne- midMBB
4794 // loop2MBB:
4795 // andc tmp2, tmpDest, mask
4796 // or tmp4, tmp2, newval3
4797 // stwcx. tmp4, ptr
4798 // bne- loop1MBB
4799 // b exitBB
4800 // midMBB:
4801 // stwcx. tmpDest, ptr
4802 // exitBB:
4803 // srw dest, tmpDest, shift
4804 if (ptrA!=PPC::R0) {
4805 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004806 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004807 .addReg(ptrA).addReg(ptrB);
4808 } else {
4809 Ptr1Reg = ptrB;
4810 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004811 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004812 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004813 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004814 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4815 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004816 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004817 .addReg(Ptr1Reg).addImm(0).addImm(61);
4818 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004819 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004820 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004821 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004822 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004823 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004824 .addReg(oldval).addReg(ShiftReg);
4825 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004826 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004827 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004828 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4829 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4830 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004831 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004832 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004833 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004834 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004835 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004836 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004837 .addReg(OldVal2Reg).addReg(MaskReg);
4838
4839 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004840 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004841 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004842 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4843 .addReg(TmpDestReg).addReg(MaskReg);
4844 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004845 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004846 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004847 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4848 BB->addSuccessor(loop2MBB);
4849 BB->addSuccessor(midMBB);
4850
4851 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004852 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4853 .addReg(TmpDestReg).addReg(MaskReg);
4854 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4855 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4856 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004857 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004858 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004859 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004860 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004861 BB->addSuccessor(loop1MBB);
4862 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004863
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004864 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004865 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004866 .addReg(PPC::R0).addReg(PtrReg);
4867 BB->addSuccessor(exitMBB);
4868
4869 // exitMBB:
4870 // ...
4871 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004872 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004873 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004874 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00004875 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004876
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004877 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004878 return BB;
4879}
4880
Chris Lattner1a635d62006-04-14 06:01:58 +00004881//===----------------------------------------------------------------------===//
4882// Target Optimization Hooks
4883//===----------------------------------------------------------------------===//
4884
Duncan Sands25cf2272008-11-24 14:53:14 +00004885SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4886 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004887 TargetMachine &TM = getTargetMachine();
4888 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004889 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004890 switch (N->getOpcode()) {
4891 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004892 case PPCISD::SHL:
4893 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004894 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004895 return N->getOperand(0);
4896 }
4897 break;
4898 case PPCISD::SRL:
4899 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004900 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004901 return N->getOperand(0);
4902 }
4903 break;
4904 case PPCISD::SRA:
4905 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004906 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004907 C->isAllOnesValue()) // -1 >>s V -> -1.
4908 return N->getOperand(0);
4909 }
4910 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004911
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004912 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004913 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004914 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4915 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4916 // We allow the src/dst to be either f32/f64, but the intermediate
4917 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 if (N->getOperand(0).getValueType() == MVT::i64 &&
4919 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004920 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 if (Val.getValueType() == MVT::f32) {
4922 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004923 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004924 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004925
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004927 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00004928 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004929 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00004930 if (N->getValueType(0) == MVT::f32) {
4931 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004932 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004933 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004934 }
4935 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004937 // If the intermediate type is i32, we can avoid the load/store here
4938 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004939 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004940 }
4941 }
4942 break;
Chris Lattner51269842006-03-01 05:50:56 +00004943 case ISD::STORE:
4944 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4945 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004946 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004947 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004948 N->getOperand(1).getValueType() == MVT::i32 &&
4949 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004950 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 if (Val.getValueType() == MVT::f32) {
4952 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004953 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004954 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004956 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004957
Owen Anderson825b72b2009-08-11 20:47:22 +00004958 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004959 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004960 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004961 return Val;
4962 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004963
Chris Lattnerd9989382006-07-10 20:56:58 +00004964 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00004965 if (cast<StoreSDNode>(N)->isUnindexed() &&
4966 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004967 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 (N->getOperand(1).getValueType() == MVT::i32 ||
4969 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004970 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004971 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00004972 if (BSwapOp.getValueType() == MVT::i16)
4973 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004974
Dan Gohmanc76909a2009-09-25 20:36:54 +00004975 SDValue Ops[] = {
4976 N->getOperand(0), BSwapOp, N->getOperand(2),
4977 DAG.getValueType(N->getOperand(1).getValueType())
4978 };
4979 return
4980 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
4981 Ops, array_lengthof(Ops),
4982 cast<StoreSDNode>(N)->getMemoryVT(),
4983 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00004984 }
4985 break;
4986 case ISD::BSWAP:
4987 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004988 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004989 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004990 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004991 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004992 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004993 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00004994 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004995 LD->getChain(), // Chain
4996 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00004997 DAG.getValueType(N->getValueType(0)) // VT
4998 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00004999 SDValue BSLoad =
5000 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5001 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5002 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005003
Scott Michelfdc40a02009-02-17 22:15:04 +00005004 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005005 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 if (N->getValueType(0) == MVT::i16)
5007 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005008
Chris Lattnerd9989382006-07-10 20:56:58 +00005009 // First, combine the bswap away. This makes the value produced by the
5010 // load dead.
5011 DCI.CombineTo(N, ResVal);
5012
5013 // Next, combine the load away, we give it a bogus result value but a real
5014 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005015 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005016
Chris Lattnerd9989382006-07-10 20:56:58 +00005017 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005018 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005020
Chris Lattner51269842006-03-01 05:50:56 +00005021 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005022 case PPCISD::VCMP: {
5023 // If a VCMPo node already exists with exactly the same operands as this
5024 // node, use its result instead of this node (VCMPo computes both a CR6 and
5025 // a normal output).
5026 //
5027 if (!N->getOperand(0).hasOneUse() &&
5028 !N->getOperand(1).hasOneUse() &&
5029 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
Chris Lattner4468c222006-03-31 06:02:07 +00005031 // Scan all of the users of the LHS, looking for VCMPo's that match.
5032 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005033
Gabor Greifba36cb52008-08-28 21:40:38 +00005034 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005035 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5036 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005037 if (UI->getOpcode() == PPCISD::VCMPo &&
5038 UI->getOperand(1) == N->getOperand(1) &&
5039 UI->getOperand(2) == N->getOperand(2) &&
5040 UI->getOperand(0) == N->getOperand(0)) {
5041 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005042 break;
5043 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005044
Chris Lattner00901202006-04-18 18:28:22 +00005045 // If there is no VCMPo node, or if the flag value has a single use, don't
5046 // transform this.
5047 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5048 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005049
5050 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005051 // chain, this transformation is more complex. Note that multiple things
5052 // could use the value result, which we should ignore.
5053 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005054 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005055 FlagUser == 0; ++UI) {
5056 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005057 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005058 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005059 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005060 FlagUser = User;
5061 break;
5062 }
5063 }
5064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005065
Chris Lattner00901202006-04-18 18:28:22 +00005066 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5067 // give up for right now.
5068 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005069 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005070 }
5071 break;
5072 }
Chris Lattner90564f22006-04-18 17:59:36 +00005073 case ISD::BR_CC: {
5074 // If this is a branch on an altivec predicate comparison, lower this so
5075 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5076 // lowering is done pre-legalize, because the legalizer lowers the predicate
5077 // compare down to code that is difficult to reassemble.
5078 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005079 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005080 int CompareOpc;
5081 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005082
Chris Lattner90564f22006-04-18 17:59:36 +00005083 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5084 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5085 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5086 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Chris Lattner90564f22006-04-18 17:59:36 +00005088 // If this is a comparison against something other than 0/1, then we know
5089 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005090 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005091 if (Val != 0 && Val != 1) {
5092 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5093 return N->getOperand(0);
5094 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005096 N->getOperand(0), N->getOperand(4));
5097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Chris Lattner90564f22006-04-18 17:59:36 +00005099 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Chris Lattner90564f22006-04-18 17:59:36 +00005101 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005102 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005103 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005104 LHS.getOperand(2), // LHS of compare
5105 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005107 };
Chris Lattner90564f22006-04-18 17:59:36 +00005108 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00005109 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005110 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattner90564f22006-04-18 17:59:36 +00005112 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005113 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005114 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005115 default: // Can't happen, don't crash on invalid number though.
5116 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005117 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005118 break;
5119 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005120 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005121 break;
5122 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005123 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005124 break;
5125 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005126 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005127 break;
5128 }
5129
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5131 DAG.getConstant(CompOpc, MVT::i32),
5132 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005133 N->getOperand(4), CompNode.getValue(1));
5134 }
5135 break;
5136 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005138
Dan Gohman475871a2008-07-27 21:46:04 +00005139 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005140}
5141
Chris Lattner1a635d62006-04-14 06:01:58 +00005142//===----------------------------------------------------------------------===//
5143// Inline Assembly Support
5144//===----------------------------------------------------------------------===//
5145
Dan Gohman475871a2008-07-27 21:46:04 +00005146void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005147 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005148 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005149 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005150 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005151 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005152 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005153 switch (Op.getOpcode()) {
5154 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005155 case PPCISD::LBRX: {
5156 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005157 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005158 KnownZero = 0xFFFF0000;
5159 break;
5160 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005161 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005162 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005163 default: break;
5164 case Intrinsic::ppc_altivec_vcmpbfp_p:
5165 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5166 case Intrinsic::ppc_altivec_vcmpequb_p:
5167 case Intrinsic::ppc_altivec_vcmpequh_p:
5168 case Intrinsic::ppc_altivec_vcmpequw_p:
5169 case Intrinsic::ppc_altivec_vcmpgefp_p:
5170 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5171 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5172 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5173 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5174 case Intrinsic::ppc_altivec_vcmpgtub_p:
5175 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5176 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5177 KnownZero = ~1U; // All bits but the low one are known to be zero.
5178 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005179 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005180 }
5181 }
5182}
5183
5184
Chris Lattner4234f572007-03-25 02:14:49 +00005185/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005186/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005187PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005188PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5189 if (Constraint.size() == 1) {
5190 switch (Constraint[0]) {
5191 default: break;
5192 case 'b':
5193 case 'r':
5194 case 'f':
5195 case 'v':
5196 case 'y':
5197 return C_RegisterClass;
5198 }
5199 }
5200 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005201}
5202
Scott Michelfdc40a02009-02-17 22:15:04 +00005203std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005204PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005205 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005206 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005207 // GCC RS6000 Constraint Letters
5208 switch (Constraint[0]) {
5209 case 'b': // R1-R31
5210 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005212 return std::make_pair(0U, PPC::G8RCRegisterClass);
5213 return std::make_pair(0U, PPC::GPRCRegisterClass);
5214 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005215 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005216 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005218 return std::make_pair(0U, PPC::F8RCRegisterClass);
5219 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005220 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005221 return std::make_pair(0U, PPC::VRRCRegisterClass);
5222 case 'y': // crrc
5223 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005224 }
5225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005226
Chris Lattner331d1bc2006-11-02 01:44:04 +00005227 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005228}
Chris Lattner763317d2006-02-07 00:47:13 +00005229
Chris Lattner331d1bc2006-11-02 01:44:04 +00005230
Chris Lattner48884cd2007-08-25 00:47:38 +00005231/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00005232/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5233/// it means one of the asm constraint of the inline asm instruction being
5234/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00005235void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00005236 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00005237 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005238 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005239 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005240 switch (Letter) {
5241 default: break;
5242 case 'I':
5243 case 'J':
5244 case 'K':
5245 case 'L':
5246 case 'M':
5247 case 'N':
5248 case 'O':
5249 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005250 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005251 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005252 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005253 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005254 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005255 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005256 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005257 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005258 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005259 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5260 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005261 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005262 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005263 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005264 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005265 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005266 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005267 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005268 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005269 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005270 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005271 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005272 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005273 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005274 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005275 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005276 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005277 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005278 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005279 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005280 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005281 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005282 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005283 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005284 }
5285 break;
5286 }
5287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Gabor Greifba36cb52008-08-28 21:40:38 +00005289 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005290 Ops.push_back(Result);
5291 return;
5292 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005293
Chris Lattner763317d2006-02-07 00:47:13 +00005294 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00005295 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005296}
Evan Chengc4c62572006-03-13 23:20:37 +00005297
Chris Lattnerc9addb72007-03-30 23:15:24 +00005298// isLegalAddressingMode - Return true if the addressing mode represented
5299// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005300bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005301 const Type *Ty) const {
5302 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005303
Chris Lattnerc9addb72007-03-30 23:15:24 +00005304 // PPC allows a sign-extended 16-bit immediate field.
5305 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5306 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005307
Chris Lattnerc9addb72007-03-30 23:15:24 +00005308 // No global is ever allowed as a base.
5309 if (AM.BaseGV)
5310 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005311
5312 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005313 switch (AM.Scale) {
5314 case 0: // "r+i" or just "i", depending on HasBaseReg.
5315 break;
5316 case 1:
5317 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5318 return false;
5319 // Otherwise we have r+r or r+i.
5320 break;
5321 case 2:
5322 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5323 return false;
5324 // Allow 2*r as r+r.
5325 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005326 default:
5327 // No other scales are supported.
5328 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005330
Chris Lattnerc9addb72007-03-30 23:15:24 +00005331 return true;
5332}
5333
Evan Chengc4c62572006-03-13 23:20:37 +00005334/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005335/// as the offset of the target addressing mode for load / store of the
5336/// given type.
5337bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005338 // PPC allows a sign-extended 16-bit immediate field.
5339 return (V > -(1 << 16) && V < (1 << 16)-1);
5340}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005341
5342bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005343 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005344}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005345
Dan Gohman475871a2008-07-27 21:46:04 +00005346SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005347 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005348 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005349 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005350 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005351
5352 MachineFunction &MF = DAG.getMachineFunction();
5353 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005354
Chris Lattner3fc027d2007-12-08 06:59:59 +00005355 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005357
5358 // Make sure the function really does not optimize away the store of the RA
5359 // to the stack.
5360 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00005361 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00005362 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005363}
5364
Dan Gohman475871a2008-07-27 21:46:04 +00005365SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00005366 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005367 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005368 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005369 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Owen Andersone50ed302009-08-10 22:56:29 +00005371 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005373
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005374 MachineFunction &MF = DAG.getMachineFunction();
5375 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005376 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005377 && MFI->getStackSize();
5378
5379 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00005380 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005382 else
Dale Johannesena05dca42009-02-04 23:02:30 +00005383 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 MVT::i32);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005385}
Dan Gohman54aeea32008-10-21 03:41:46 +00005386
5387bool
5388PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5389 // The PowerPC target isn't yet aware of offsets.
5390 return false;
5391}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005392
Owen Andersone50ed302009-08-10 22:56:29 +00005393EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Tilmann Schellerffd02002009-07-03 06:45:56 +00005394 bool isSrcConst, bool isSrcStr,
5395 SelectionDAG &DAG) const {
5396 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005397 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005398 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005400 }
5401}