blob: a149ca4e2e1008fe2179499dd3731a6985ae0df0 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Devang Patel24f20e02009-08-22 17:12:53 +0000376 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
383 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000384 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
388 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
389 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000391 setExceptionPointerRegister(X86::RAX);
392 setExceptionSelectorRegister(X86::RDX);
393 } else {
394 setExceptionPointerRegister(X86::EAX);
395 setExceptionSelectorRegister(X86::EDX);
396 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
398 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000403
Nate Begemanacc398c2006-01-25 18:21:52 +0000404 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VASTART , MVT::Other, Custom);
406 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Custom);
409 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VAARG , MVT::Other, Expand);
412 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 }
Evan Chengae642192007-03-02 23:16:35 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
416 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000421 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000423
Evan Chengc7ce29b2009-02-13 22:36:38 +0000424 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000425 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
428 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000429
Evan Cheng223547a2006-01-31 22:28:30 +0000430 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FABS , MVT::f64, Custom);
432 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000433
434 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::FNEG , MVT::f64, Custom);
436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000437
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
440 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000441
Evan Chengd25e9e82006-02-02 00:28:23 +0000442 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FSIN , MVT::f64, Expand);
444 setOperationAction(ISD::FCOS , MVT::f64, Expand);
445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000447
Chris Lattnera54aa942006-01-29 06:26:08 +0000448 // Expand FP immediates into loads from the stack, except for the special
449 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 addLegalFPImmediate(APFloat(+0.0)); // xorpd
451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000452 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453 // Use SSE for f32, x87 for f64.
454 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
456 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
461 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
470 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FSIN , MVT::f32, Expand);
472 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
Nate Begemane1795842008-02-14 08:57:00 +0000474 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475 addLegalFPImmediate(APFloat(+0.0f)); // xorps
476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
480
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
483 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000485 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000487 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
489 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
492 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
494 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000495
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
498 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000499 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000500 addLegalFPImmediate(APFloat(+0.0)); // FLD0
501 addLegalFPImmediate(APFloat(+1.0)); // FLD1
502 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
503 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000504 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
505 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
506 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
507 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000508 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000509
Dale Johannesen59a58732007-08-05 18:49:15 +0000510 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000511 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
513 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
514 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000515 {
516 bool ignored;
517 APFloat TmpFlt(+0.0);
518 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
519 &ignored);
520 addLegalFPImmediate(TmpFlt); // FLD0
521 TmpFlt.changeSign();
522 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
523 APFloat TmpFlt2(+1.0);
524 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt2); // FLD1
527 TmpFlt2.changeSign();
528 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
529 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000530
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
533 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000534 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000535 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000536
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000537 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
540 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::FLOG, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
544 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP, MVT::f80, Expand);
546 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000547
Mon P Wangf007a8b2008-11-06 05:31:54 +0000548 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000549 // (for widening) or expand (for scalarization). Then we will selectively
550 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
552 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
553 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
569 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000601 }
602
Evan Chengc7ce29b2009-02-13 22:36:38 +0000603 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
604 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000605 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
609 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
610 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
613 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
614 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
615 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
618 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
619 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
620 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
623 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000624
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::AND, MVT::v8i8, Promote);
626 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v4i16, Promote);
628 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
631 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::OR, MVT::v8i8, Promote);
634 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v4i16, Promote);
636 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v2i32, Promote);
638 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
639 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000640
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
646 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
647 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000648
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
656 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
657 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
662 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
663 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
667 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
668 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
672 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
673 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
678 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
679 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
680 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
681 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
682 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
684 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
685 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 }
687
Evan Cheng92722532009-03-26 23:06:32 +0000688 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
692 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
693 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
694 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
695 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
696 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
697 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
698 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
699 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
700 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
701 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 }
704
Evan Cheng92722532009-03-26 23:06:32 +0000705 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000707
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000708 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
709 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
712 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
713 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
716 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
717 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
718 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
719 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
720 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
721 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
722 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
723 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
724 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
725 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
726 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
727 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
728 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
729 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
730 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
734 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
735 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000736
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
738 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
740 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000742
Evan Cheng2c3ae372006-04-12 21:21:57 +0000743 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
745 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000747 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000748 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000749 // Do not attempt to custom lower non-128-bit vectors
750 if (!VT.is128BitVector())
751 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::BUILD_VECTOR,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::VECTOR_SHUFFLE,
755 VT.getSimpleVT().SimpleTy, Custom);
756 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
757 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000758 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000759
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
761 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
762 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
763 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
764 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
765 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000766
Nate Begemancdd1eec2008-02-12 22:51:28 +0000767 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
769 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000770 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000772 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
774 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000775 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000776
777 // Do not attempt to promote non-128-bit vectors
778 if (!VT.is128BitVector()) {
779 continue;
780 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000789 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000794
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
797 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
798 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
799 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
802 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000803 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
805 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000806 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000807 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Nate Begeman14d12ca2008-02-11 04:19:36 +0000809 if (Subtarget->hasSSE41()) {
810 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
813 // i8 and i16 vectors are custom , because the source register and source
814 // source memory operand types are not the same width. f32 vectors are
815 // custom since the immediate controlling the insert encodes additional
816 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
820 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
824 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
825 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826
827 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 }
831 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000835 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
David Greene9b9838d2009-06-29 16:47:10 +0000837 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
840 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
841 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
844 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
845 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
846 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
847 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
848 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
849 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
850 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
851 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
852 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
853 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
854 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
855 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
856 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
857 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000858
859 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
861 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
862 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
863 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
864 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
865 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
866 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
867 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
868 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
869 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
870 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
871 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
873 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000874
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
876 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
877 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
878 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
881 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
882 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
883 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
887 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
893#if 0
894 // Not sure we want to do this since there are no 256-bit integer
895 // operations in AVX
896
897 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
898 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
900 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000901
902 // Do not attempt to custom lower non-power-of-2 vectors
903 if (!isPowerOf2_32(VT.getVectorNumElements()))
904 continue;
905
906 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
907 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
909 }
910
911 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000914 }
David Greene9b9838d2009-06-29 16:47:10 +0000915#endif
916
917#if 0
918 // Not sure we want to do this since there are no 256-bit integer
919 // operations in AVX
920
921 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
922 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
924 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000925
926 if (!VT.is256BitVector()) {
927 continue;
928 }
929 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000939 }
940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943 }
944
Evan Cheng6be2c582006-04-05 23:38:46 +0000945 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000947
Bill Wendling74c37652008-12-09 22:08:41 +0000948 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::SADDO, MVT::i32, Custom);
950 setOperationAction(ISD::SADDO, MVT::i64, Custom);
951 setOperationAction(ISD::UADDO, MVT::i32, Custom);
952 setOperationAction(ISD::UADDO, MVT::i64, Custom);
953 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
954 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
955 setOperationAction(ISD::USUBO, MVT::i32, Custom);
956 setOperationAction(ISD::USUBO, MVT::i64, Custom);
957 setOperationAction(ISD::SMULO, MVT::i32, Custom);
958 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000959
Evan Chengd54f2d52009-03-31 19:38:51 +0000960 if (!Subtarget->is64Bit()) {
961 // These libcalls are not available in 32-bit.
962 setLibcallName(RTLIB::SHL_I128, 0);
963 setLibcallName(RTLIB::SRL_I128, 0);
964 setLibcallName(RTLIB::SRA_I128, 0);
965 }
966
Evan Cheng206ee9d2006-07-07 08:33:52 +0000967 // We have target-specific dag combine patterns for the following nodes:
968 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000969 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000970 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000971 setTargetDAGCombine(ISD::SHL);
972 setTargetDAGCombine(ISD::SRA);
973 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000974 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000975 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000976 if (Subtarget->is64Bit())
977 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000979 computeRegisterProperties();
980
Evan Cheng87ed7162006-02-14 08:25:08 +0000981 // FIXME: These should be based on subtarget info. Plus, the values should
982 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000983 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
984 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
985 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000986 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000987 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000988}
989
Scott Michel5b8f82e2008-03-10 15:42:14 +0000990
Owen Anderson825b72b2009-08-11 20:47:22 +0000991MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
992 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993}
994
995
Evan Cheng29286502008-01-23 23:17:41 +0000996/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
997/// the desired ByVal argument alignment.
998static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
999 if (MaxAlign == 16)
1000 return;
1001 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1002 if (VTy->getBitWidth() == 128)
1003 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001004 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1005 unsigned EltAlign = 0;
1006 getMaxByValAlign(ATy->getElementType(), EltAlign);
1007 if (EltAlign > MaxAlign)
1008 MaxAlign = EltAlign;
1009 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1010 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1011 unsigned EltAlign = 0;
1012 getMaxByValAlign(STy->getElementType(i), EltAlign);
1013 if (EltAlign > MaxAlign)
1014 MaxAlign = EltAlign;
1015 if (MaxAlign == 16)
1016 break;
1017 }
1018 }
1019 return;
1020}
1021
1022/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1023/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001024/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1025/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001026unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001027 if (Subtarget->is64Bit()) {
1028 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001029 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (TyAlign > 8)
1031 return TyAlign;
1032 return 8;
1033 }
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001036 if (Subtarget->hasSSE1())
1037 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001038 return Align;
1039}
Chris Lattner2b02a442007-02-25 08:29:00 +00001040
Evan Chengf0df0312008-05-15 08:39:06 +00001041/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001042/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001043/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001045EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001046X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001047 bool isSrcConst, bool isSrcStr,
1048 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001049 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1050 // linux. This is because the stack realignment code can't handle certain
1051 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001052 const Function *F = DAG.getMachineFunction().getFunction();
1053 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1054 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001057 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001059 }
Evan Chengf0df0312008-05-15 08:39:06 +00001060 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 return MVT::i64;
1062 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001063}
1064
Evan Chengcc415862007-11-09 01:32:10 +00001065/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1066/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001067SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001068 SelectionDAG &DAG) const {
1069 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001070 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001071 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001072 // This doesn't have DebugLoc associated with it, but is not really the
1073 // same as a Register.
1074 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1075 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001076 return Table;
1077}
1078
Bill Wendlingb4202b82009-07-01 18:50:55 +00001079/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001080unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001081 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001082}
1083
Chris Lattner2b02a442007-02-25 08:29:00 +00001084//===----------------------------------------------------------------------===//
1085// Return Value Calling Convention Implementation
1086//===----------------------------------------------------------------------===//
1087
Chris Lattner59ed56b2007-02-28 04:55:35 +00001088#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001090bool
1091X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1092 const SmallVectorImpl<EVT> &OutTys,
1093 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1094 SelectionDAG &DAG) {
1095 SmallVector<CCValAssign, 16> RVLocs;
1096 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1097 RVLocs, *DAG.getContext());
1098 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1099}
1100
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101SDValue
1102X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001103 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 const SmallVectorImpl<ISD::OutputArg> &Outs,
1105 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattner9774c912007-02-27 05:28:59 +00001107 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1109 RVLocs, *DAG.getContext());
1110 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001111
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001112 // If this is the first return lowered for this function, add the regs to the
1113 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001114 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001115 for (unsigned i = 0; i != RVLocs.size(); ++i)
1116 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001117 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Dan Gohman475871a2008-07-27 21:46:04 +00001120 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001121
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001123 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1124 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001125 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001126
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001127 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001128 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1129 CCValAssign &VA = RVLocs[i];
1130 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattner447ff682008-03-11 03:23:40 +00001133 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1134 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001135 if (VA.getLocReg() == X86::ST0 ||
1136 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001137 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1138 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001139 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001141 RetOps.push_back(ValToCopy);
1142 // Don't emit a copytoreg.
1143 continue;
1144 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001145
Evan Cheng242b38b2009-02-23 09:03:22 +00001146 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1147 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001148 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001149 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001150 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001152 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001154 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001155 }
1156
Dale Johannesendd64c412009-02-04 00:33:20 +00001157 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001158 Flag = Chain.getValue(1);
1159 }
Dan Gohman61a92132008-04-21 23:59:07 +00001160
1161 // The x86-64 ABI for returning structs by value requires that we copy
1162 // the sret argument into %rax for the return. We saved the argument into
1163 // a virtual register in the entry block, so now we copy the value out
1164 // and into %rax.
1165 if (Subtarget->is64Bit() &&
1166 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1167 MachineFunction &MF = DAG.getMachineFunction();
1168 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1169 unsigned Reg = FuncInfo->getSRetReturnReg();
1170 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001172 FuncInfo->setSRetReturnReg(Reg);
1173 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001174 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001175
Dale Johannesendd64c412009-02-04 00:33:20 +00001176 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001177 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001178
1179 // RAX now acts like a return value.
1180 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Chris Lattner447ff682008-03-11 03:23:40 +00001183 RetOps[0] = Chain; // Update chain.
1184
1185 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001186 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001187 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
1189 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001191}
1192
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193/// LowerCallResult - Lower the result values of a call into the
1194/// appropriate copies out of appropriate physical registers.
1195///
1196SDValue
1197X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001198 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 const SmallVectorImpl<ISD::InputArg> &Ins,
1200 DebugLoc dl, SelectionDAG &DAG,
1201 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001202
Chris Lattnere32bbf62007-02-28 07:09:55 +00001203 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001204 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001205 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001207 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
Chris Lattner3085e152007-02-25 08:59:22 +00001210 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001211 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001212 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001213 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Torok Edwin3f142c32009-02-01 18:15:56 +00001215 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001218 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001219 }
1220
Chris Lattner8e6da152008-03-10 21:08:41 +00001221 // If this is a call to a function that returns an fp value on the floating
1222 // point stack, but where we prefer to use the value in xmm registers, copy
1223 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if ((VA.getLocReg() == X86::ST0 ||
1225 VA.getLocReg() == X86::ST1) &&
1226 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001229
Evan Cheng79fb3b42009-02-20 20:43:02 +00001230 SDValue Val;
1231 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1233 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1234 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1238 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001239 } else {
1240 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 Val = Chain.getValue(0);
1243 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001244 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1245 } else {
1246 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1247 CopyVT, InFlag).getValue(1);
1248 Val = Chain.getValue(0);
1249 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001250 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001251
Dan Gohman37eed792009-02-04 17:28:58 +00001252 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 // Round the F80 the right size, which also moves to the appropriate xmm
1254 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001255 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001256 // This truncation won't change the value.
1257 DAG.getIntPtrConstant(1));
1258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001259
Dan Gohman98ca4f22009-08-05 01:29:28 +00001260 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001261 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001262
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001264}
1265
1266
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001267//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001269//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001270// StdCall calling convention seems to be standard for many Windows' API
1271// routines and around. It differs from C calling convention just a little:
1272// callee should clean up the stack, not caller. Symbols should be also
1273// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001274// For info on fast calling convention see Fast Calling Convention (tail call)
1275// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001276
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001278/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1280 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001281 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001284}
1285
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001286/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001287/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001288static bool
1289ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1290 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001291 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001292
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001294}
1295
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001296/// IsCalleePop - Determines whether the callee is required to pop its
1297/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001298bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001299 if (IsVarArg)
1300 return false;
1301
Dan Gohman095cc292008-09-13 01:54:27 +00001302 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001303 default:
1304 return false;
1305 case CallingConv::X86_StdCall:
1306 return !Subtarget->is64Bit();
1307 case CallingConv::X86_FastCall:
1308 return !Subtarget->is64Bit();
1309 case CallingConv::Fast:
1310 return PerformTailCallOpt;
1311 }
1312}
1313
Dan Gohman095cc292008-09-13 01:54:27 +00001314/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1315/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001316CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001317 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001318 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001319 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001320 else
1321 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001322 }
1323
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 if (CC == CallingConv::X86_FastCall)
1325 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001326 else if (CC == CallingConv::Fast)
1327 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001328 else
1329 return CC_X86_32_C;
1330}
1331
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332/// NameDecorationForCallConv - Selects the appropriate decoration to
1333/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001334NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001335X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001337 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001339 return StdCall;
1340 return None;
1341}
1342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001343
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001344/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1345/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001346/// the specific parameter attribute. The copy will be passed as a byval
1347/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001348static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001349CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001350 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1351 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001353 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001354 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001355}
1356
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357SDValue
1358X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001359 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 const SmallVectorImpl<ISD::InputArg> &Ins,
1361 DebugLoc dl, SelectionDAG &DAG,
1362 const CCValAssign &VA,
1363 MachineFrameInfo *MFI,
1364 unsigned i) {
1365
Rafael Espindola7effac52007-09-14 15:48:13 +00001366 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1368 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001369 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001370 EVT ValVT;
1371
1372 // If value is passed by pointer we have address passed instead of the value
1373 // itself.
1374 if (VA.getLocInfo() == CCValAssign::Indirect)
1375 ValVT = VA.getLocVT();
1376 else
1377 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001378
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001379 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001380 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001381 // In case of tail call optimization mark all arguments mutable. Since they
1382 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001383 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001384 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001385 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001386 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001387 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001388 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001389 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001390}
1391
Dan Gohman475871a2008-07-27 21:46:04 +00001392SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001394 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 bool isVarArg,
1396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl,
1398 SelectionDAG &DAG,
1399 SmallVectorImpl<SDValue> &InVals) {
1400
Evan Cheng1bc78042006-04-26 01:20:17 +00001401 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001403
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 const Function* Fn = MF.getFunction();
1405 if (Fn->hasExternalLinkage() &&
1406 Subtarget->isTargetCygMing() &&
1407 Fn->getName() == "main")
1408 FuncInfo->setForceFramePointer(true);
1409
1410 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001411 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Evan Cheng1bc78042006-04-26 01:20:17 +00001413 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001415 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001416
Dan Gohman98ca4f22009-08-05 01:29:28 +00001417 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001418 "Var args not supported with calling convention fastcc");
1419
Chris Lattner638402b2007-02-28 07:00:42 +00001420 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001421 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1423 ArgLocs, *DAG.getContext());
1424 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001425
Chris Lattnerf39f7712007-02-28 05:46:49 +00001426 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001427 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001428 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1429 CCValAssign &VA = ArgLocs[i];
1430 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1431 // places.
1432 assert(VA.getValNo() != LastVal &&
1433 "Don't support value assigned to multiple locs yet");
1434 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001435
Chris Lattnerf39f7712007-02-28 05:46:49 +00001436 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001437 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001438 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001440 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001442 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001446 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001447 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001448 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001449 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1450 RC = X86::VR64RegisterClass;
1451 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001452 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001453
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001454 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Chris Lattnerf39f7712007-02-28 05:46:49 +00001457 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1458 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1459 // right size.
1460 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001461 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001462 DAG.getValueType(VA.getValVT()));
1463 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001464 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001466 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001467 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001468
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001469 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001470 // Handle MMX values passed in XMM regs.
1471 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001472 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1473 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001474 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1475 } else
1476 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001477 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001478 } else {
1479 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001481 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001482
1483 // If value is passed via pointer - do a load.
1484 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001486
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001488 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001489
Dan Gohman61a92132008-04-21 23:59:07 +00001490 // The x86-64 ABI for returning structs by value requires that we copy
1491 // the sret argument into %rax for the return. Save the argument into
1492 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001493 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001494 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1495 unsigned Reg = FuncInfo->getSRetReturnReg();
1496 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001498 FuncInfo->setSRetReturnReg(Reg);
1499 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001502 }
1503
Chris Lattnerf39f7712007-02-28 05:46:49 +00001504 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001505 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001508
Evan Cheng1bc78042006-04-26 01:20:17 +00001509 // If the function takes variable number of arguments, make a frame index for
1510 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001512 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001513 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001514 }
1515 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001516 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1517
1518 // FIXME: We should really autogenerate these arrays
1519 static const unsigned GPR64ArgRegsWin64[] = {
1520 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001522 static const unsigned XMMArgRegsWin64[] = {
1523 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1524 };
1525 static const unsigned GPR64ArgRegs64Bit[] = {
1526 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1527 };
1528 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001529 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1530 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1531 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001532 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1533
1534 if (IsWin64) {
1535 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1536 GPR64ArgRegs = GPR64ArgRegsWin64;
1537 XMMArgRegs = XMMArgRegsWin64;
1538 } else {
1539 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1540 GPR64ArgRegs = GPR64ArgRegs64Bit;
1541 XMMArgRegs = XMMArgRegs64Bit;
1542 }
1543 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1544 TotalNumIntRegs);
1545 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1546 TotalNumXMMRegs);
1547
Devang Patel578efa92009-06-05 21:57:13 +00001548 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001549 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001550 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001551 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001552 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001553 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001554 // Kernel mode asks for SSE to be disabled, so don't push them
1555 // on the stack.
1556 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001557
Gordon Henriksen86737662008-01-05 16:56:59 +00001558 // For X86-64, if there are vararg parameters that are passed via
1559 // registers, then we must store them to their spots on the stack so they
1560 // may be loaded by deferencing the result of va_next.
1561 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001562 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1563 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001564 TotalNumXMMRegs * 16, 16,
1565 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001566
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001568 SmallVector<SDValue, 8> MemOps;
1569 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001570 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001571 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001572 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1573 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001574 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1575 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001577 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001578 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001579 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001580 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001581 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001582 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001584
Dan Gohmanface41a2009-08-16 21:24:25 +00001585 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1586 // Now store the XMM (fp + vector) parameter registers.
1587 SmallVector<SDValue, 11> SaveXMMOps;
1588 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001589
Dan Gohmanface41a2009-08-16 21:24:25 +00001590 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1591 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1592 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001593
Dan Gohmanface41a2009-08-16 21:24:25 +00001594 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1595 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001596
Dan Gohmanface41a2009-08-16 21:24:25 +00001597 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1598 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1599 X86::VR128RegisterClass);
1600 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1601 SaveXMMOps.push_back(Val);
1602 }
1603 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1604 MVT::Other,
1605 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001606 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001607
1608 if (!MemOps.empty())
1609 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1610 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001611 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001612 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001613
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001616 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001617 BytesCallerReserves = 0;
1618 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001619 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001620 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001622 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001624 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001625
Gordon Henriksen86737662008-01-05 16:56:59 +00001626 if (!Is64Bit) {
1627 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001629 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1630 }
Evan Cheng25caf632006-05-23 21:06:34 +00001631
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001632 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001633
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001635}
1636
Dan Gohman475871a2008-07-27 21:46:04 +00001637SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1639 SDValue StackPtr, SDValue Arg,
1640 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001641 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001643 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001644 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001645 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001646 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001647 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001648 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001649 }
Dale Johannesenace16102009-02-03 19:33:06 +00001650 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001651 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001652}
1653
Bill Wendling64e87322009-01-16 19:25:27 +00001654/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001655/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001656SDValue
1657X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001658 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001659 SDValue Chain,
1660 bool IsTailCall,
1661 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001662 int FPDiff,
1663 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001664 if (!IsTailCall || FPDiff==0) return Chain;
1665
1666 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001667 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001668 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001669
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001670 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001671 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001672 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001673}
1674
1675/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1676/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001677static SDValue
1678EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001679 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001680 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001681 // Store the return address to the appropriate stack slot.
1682 if (!FPDiff) return Chain;
1683 // Calculate the new stack slot for the return address.
1684 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001685 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001686 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1687 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001689 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001690 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001691 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001692 return Chain;
1693}
1694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695SDValue
1696X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001697 CallingConv::ID CallConv, bool isVarArg,
1698 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 const SmallVectorImpl<ISD::OutputArg> &Outs,
1700 const SmallVectorImpl<ISD::InputArg> &Ins,
1701 DebugLoc dl, SelectionDAG &DAG,
1702 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 MachineFunction &MF = DAG.getMachineFunction();
1705 bool Is64Bit = Subtarget->is64Bit();
1706 bool IsStructRet = CallIsStructReturn(Outs);
1707
1708 assert((!isTailCall ||
1709 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1710 "IsEligibleForTailCallOptimization missed a case!");
1711 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001712 "Var args not supported with calling convention fastcc");
1713
Chris Lattner638402b2007-02-28 07:00:42 +00001714 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001715 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1717 ArgLocs, *DAG.getContext());
1718 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001719
Chris Lattner423c5f42007-02-28 05:31:48 +00001720 // Get a count of how many bytes are to be pushed on the stack.
1721 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001723 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001727 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001728 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001729 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1730 FPDiff = NumBytesCallerPushed - NumBytes;
1731
1732 // Set the delta of movement of the returnaddr stackslot.
1733 // But only set if delta is greater than previous delta.
1734 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1735 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1736 }
1737
Chris Lattnere563bbc2008-10-11 22:08:30 +00001738 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001739
Dan Gohman475871a2008-07-27 21:46:04 +00001740 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001741 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001743 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001744
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1746 SmallVector<SDValue, 8> MemOpChains;
1747 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001748
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001749 // Walk the register/memloc assignments, inserting copies/loads. In the case
1750 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001751 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1752 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 SDValue Arg = Outs[i].Val;
1755 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001756 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001757
Chris Lattner423c5f42007-02-28 05:31:48 +00001758 // Promote the value if needed.
1759 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001760 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001761 case CCValAssign::Full: break;
1762 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001763 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 break;
1765 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001766 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001767 break;
1768 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001769 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1770 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1772 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1773 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001774 } else
1775 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1776 break;
1777 case CCValAssign::BCvt:
1778 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001779 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001780 case CCValAssign::Indirect: {
1781 // Store the argument.
1782 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001783 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001784 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001785 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001786 Arg = SpillSlot;
1787 break;
1788 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001789 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Chris Lattner423c5f42007-02-28 05:31:48 +00001791 if (VA.isRegLoc()) {
1792 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1793 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001795 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001796 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001797 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001798
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1800 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001801 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001802 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001803 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001804
Evan Cheng32fe1032006-05-25 00:59:30 +00001805 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001807 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001808
Evan Cheng347d5f72006-04-28 21:29:37 +00001809 // Build a sequence of copy-to-reg nodes chained together with token chain
1810 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001812 // Tail call byval lowering might overwrite argument registers so in case of
1813 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001815 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001817 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001818 InFlag = Chain.getValue(1);
1819 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001820
Eric Christopherfd179292009-08-27 18:07:15 +00001821
Chris Lattner88e1fd52009-07-09 04:24:46 +00001822 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001823 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1824 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001826 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1827 DAG.getNode(X86ISD::GlobalBaseReg,
1828 DebugLoc::getUnknownLoc(),
1829 getPointerTy()),
1830 InFlag);
1831 InFlag = Chain.getValue(1);
1832 } else {
1833 // If we are tail calling and generating PIC/GOT style code load the
1834 // address of the callee into ECX. The value in ecx is used as target of
1835 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1836 // for tail calls on PIC/GOT architectures. Normally we would just put the
1837 // address of GOT into ebx and then call target@PLT. But for tail calls
1838 // ebx would be restored (since ebx is callee saved) before jumping to the
1839 // target@PLT.
1840
1841 // Note: The actual moving to ECX is done further down.
1842 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1843 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1844 !G->getGlobal()->hasProtectedVisibility())
1845 Callee = LowerGlobalAddress(Callee, DAG);
1846 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001847 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001848 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001849 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001850
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 if (Is64Bit && isVarArg) {
1852 // From AMD64 ABI document:
1853 // For calls that may call functions that use varargs or stdargs
1854 // (prototype-less calls or calls to functions containing ellipsis (...) in
1855 // the declaration) %al is used as hidden argument to specify the number
1856 // of SSE registers used. The contents of %al do not need to match exactly
1857 // the number of registers, but must be an ubound on the number of SSE
1858 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001859
1860 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 // Count the number of XMM registers allocated.
1862 static const unsigned XMMArgRegs[] = {
1863 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1864 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1865 };
1866 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001867 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001868 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001869
Dale Johannesendd64c412009-02-04 00:33:20 +00001870 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 InFlag = Chain.getValue(1);
1873 }
1874
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001875
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001876 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 if (isTailCall) {
1878 // Force all the incoming stack arguments to be loaded from the stack
1879 // before any new outgoing arguments are stored to the stack, because the
1880 // outgoing stack slots may alias the incoming argument stack slots, and
1881 // the alias isn't otherwise explicit. This is slightly more conservative
1882 // than necessary, because it means that each store effectively depends
1883 // on every argument instead of just those arguments it would clobber.
1884 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1885
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SmallVector<SDValue, 8> MemOpChains2;
1887 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001889 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001890 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001891 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1892 CCValAssign &VA = ArgLocs[i];
1893 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001894 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 SDValue Arg = Outs[i].Val;
1896 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 // Create frame index.
1898 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001899 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001900 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001901 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001902
Duncan Sands276dcbd2008-03-21 09:14:45 +00001903 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001904 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001905 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001906 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001907 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001908 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001909 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001910
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1912 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001913 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001914 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001915 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001916 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001918 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001919 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 }
1921 }
1922
1923 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001925 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001926
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001927 // Copy arguments to their registers.
1928 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001929 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001930 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001931 InFlag = Chain.getValue(1);
1932 }
Dan Gohman475871a2008-07-27 21:46:04 +00001933 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001934
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001936 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001937 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001938 }
1939
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001940 bool WasGlobalOrExternal = false;
1941 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
1942 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
1943 // In the 64-bit large code model, we have to make all calls
1944 // through a register, since the call instruction's 32-bit
1945 // pc-relative offset may not be large enough to hold the whole
1946 // address.
1947 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1948 WasGlobalOrExternal = true;
1949 // If the callee is a GlobalAddress node (quite common, every direct call
1950 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
1951 // it.
1952
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001953 // We should use extra load for direct calls to dllimported functions in
1954 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001955 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001956 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001957 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001958
Chris Lattner48a7d022009-07-09 05:02:21 +00001959 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1960 // external symbols most go through the PLT in PIC mode. If the symbol
1961 // has hidden or protected visibility, or if it is static or local, then
1962 // we don't need to use the PLT - we can directly call it.
1963 if (Subtarget->isTargetELF() &&
1964 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001965 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001966 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001967 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001968 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1969 Subtarget->getDarwinVers() < 9) {
1970 // PC-relative references to external symbols should go through $stub,
1971 // unless we're building with the leopard linker or later, which
1972 // automatically synthesizes these stubs.
1973 OpFlags = X86II::MO_DARWIN_STUB;
1974 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001975
Chris Lattner74e726e2009-07-09 05:27:35 +00001976 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001977 G->getOffset(), OpFlags);
1978 }
Bill Wendling056292f2008-09-16 21:48:12 +00001979 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001980 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00001981 unsigned char OpFlags = 0;
1982
1983 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1984 // symbols should go through the PLT.
1985 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001986 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001987 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001988 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001989 Subtarget->getDarwinVers() < 9) {
1990 // PC-relative references to external symbols should go through $stub,
1991 // unless we're building with the leopard linker or later, which
1992 // automatically synthesizes these stubs.
1993 OpFlags = X86II::MO_DARWIN_STUB;
1994 }
Eric Christopherfd179292009-08-27 18:07:15 +00001995
Chris Lattner48a7d022009-07-09 05:02:21 +00001996 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1997 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001998 }
1999
2000 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002001 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002002
Dale Johannesendd64c412009-02-04 00:33:20 +00002003 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002004 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 Callee,InFlag);
2006 Callee = DAG.getRegister(Opc, getPointerTy());
2007 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002008 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002010
Chris Lattnerd96d0722007-02-25 06:40:16 +00002011 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002013 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002014
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002016 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2017 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002018 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002020
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002021 Ops.push_back(Chain);
2022 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002023
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002026
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 // Add argument registers to the end of the list so that they are known live
2028 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002029 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2030 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2031 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Evan Cheng586ccac2008-03-18 23:36:35 +00002033 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002035 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2036
2037 // Add an implicit use of AL for x86 vararg functions.
2038 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002040
Gabor Greifba36cb52008-08-28 21:40:38 +00002041 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002042 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002043
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 if (isTailCall) {
2045 // If this is the first return lowered for this function, add the regs
2046 // to the liveout set for the function.
2047 if (MF.getRegInfo().liveout_empty()) {
2048 SmallVector<CCValAssign, 16> RVLocs;
2049 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2050 *DAG.getContext());
2051 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2052 for (unsigned i = 0; i != RVLocs.size(); ++i)
2053 if (RVLocs[i].isRegLoc())
2054 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057 assert(((Callee.getOpcode() == ISD::Register &&
2058 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2059 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2060 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2061 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2062 "Expecting an global address, external symbol, or register");
2063
2064 return DAG.getNode(X86ISD::TC_RETURN, dl,
2065 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 }
2067
Dale Johannesenace16102009-02-03 19:33:06 +00002068 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002069 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002070
Chris Lattner2d297092006-05-23 18:50:38 +00002071 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002072 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002073 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002074 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002076 // If this is is a call to a struct-return function, the callee
2077 // pops the hidden struct pointer, so we have to push it back.
2078 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002079 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002081 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002082
Gordon Henriksenae636f82008-01-03 16:47:34 +00002083 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002084 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002085 DAG.getIntPtrConstant(NumBytes, true),
2086 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2087 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002088 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002089 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002090
Chris Lattner3085e152007-02-25 08:59:22 +00002091 // Handle result values, copying them out of physregs into vregs that we
2092 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2094 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002095}
2096
Evan Cheng25ab6902006-09-08 06:48:29 +00002097
2098//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002099// Fast Calling Convention (tail call) implementation
2100//===----------------------------------------------------------------------===//
2101
2102// Like std call, callee cleans arguments, convention except that ECX is
2103// reserved for storing the tail called function address. Only 2 registers are
2104// free for argument passing (inreg). Tail call optimization is performed
2105// provided:
2106// * tailcallopt is enabled
2107// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002108// On X86_64 architecture with GOT-style position independent code only local
2109// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002110// To keep the stack aligned according to platform abi the function
2111// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2112// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002113// If a tail called function callee has more arguments than the caller the
2114// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002115// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002116// original REtADDR, but before the saved framepointer or the spilled registers
2117// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2118// stack layout:
2119// arg1
2120// arg2
2121// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002122// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002123// move area ]
2124// (possible EBP)
2125// ESI
2126// EDI
2127// local1 ..
2128
2129/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2130/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002131unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002132 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002133 MachineFunction &MF = DAG.getMachineFunction();
2134 const TargetMachine &TM = MF.getTarget();
2135 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2136 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002137 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002138 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002139 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002140 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2141 // Number smaller than 12 so just add the difference.
2142 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2143 } else {
2144 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002145 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002146 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002147 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002148 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002149}
2150
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2152/// for tail call optimization. Targets which want to do tail call
2153/// optimization should implement this function.
2154bool
2155X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002156 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 bool isVarArg,
2158 const SmallVectorImpl<ISD::InputArg> &Ins,
2159 SelectionDAG& DAG) const {
2160 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002161 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002163}
2164
Dan Gohman3df24e62008-09-03 23:12:08 +00002165FastISel *
2166X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002167 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002168 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002169 DenseMap<const Value *, unsigned> &vm,
2170 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002171 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002172 DenseMap<const AllocaInst *, int> &am
2173#ifndef NDEBUG
2174 , SmallSet<Instruction*, 8> &cil
2175#endif
2176 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002177 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002178#ifndef NDEBUG
2179 , cil
2180#endif
2181 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002182}
2183
2184
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002185//===----------------------------------------------------------------------===//
2186// Other Lowering Hooks
2187//===----------------------------------------------------------------------===//
2188
2189
Dan Gohman475871a2008-07-27 21:46:04 +00002190SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002191 MachineFunction &MF = DAG.getMachineFunction();
2192 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2193 int ReturnAddrIndex = FuncInfo->getRAIndex();
2194
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002195 if (ReturnAddrIndex == 0) {
2196 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002197 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002198 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2199 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002200 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002201 }
2202
Evan Cheng25ab6902006-09-08 06:48:29 +00002203 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002204}
2205
2206
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002207bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2208 bool hasSymbolicDisplacement) {
2209 // Offset should fit into 32 bit immediate field.
2210 if (!isInt32(Offset))
2211 return false;
2212
2213 // If we don't have a symbolic displacement - we don't have any extra
2214 // restrictions.
2215 if (!hasSymbolicDisplacement)
2216 return true;
2217
2218 // FIXME: Some tweaks might be needed for medium code model.
2219 if (M != CodeModel::Small && M != CodeModel::Kernel)
2220 return false;
2221
2222 // For small code model we assume that latest object is 16MB before end of 31
2223 // bits boundary. We may also accept pretty large negative constants knowing
2224 // that all objects are in the positive half of address space.
2225 if (M == CodeModel::Small && Offset < 16*1024*1024)
2226 return true;
2227
2228 // For kernel code model we know that all object resist in the negative half
2229 // of 32bits address space. We may not accept negative offsets, since they may
2230 // be just off and we may accept pretty large positive ones.
2231 if (M == CodeModel::Kernel && Offset > 0)
2232 return true;
2233
2234 return false;
2235}
2236
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002237/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2238/// specific condition code, returning the condition code and the LHS/RHS of the
2239/// comparison to make.
2240static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2241 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002242 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002243 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2244 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2245 // X > -1 -> X == 0, jump !sign.
2246 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002247 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002248 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2249 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002250 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002251 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002252 // X < 1 -> X <= 0
2253 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002254 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002255 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002256 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002257
Evan Chengd9558e02006-01-06 00:43:03 +00002258 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002259 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002260 case ISD::SETEQ: return X86::COND_E;
2261 case ISD::SETGT: return X86::COND_G;
2262 case ISD::SETGE: return X86::COND_GE;
2263 case ISD::SETLT: return X86::COND_L;
2264 case ISD::SETLE: return X86::COND_LE;
2265 case ISD::SETNE: return X86::COND_NE;
2266 case ISD::SETULT: return X86::COND_B;
2267 case ISD::SETUGT: return X86::COND_A;
2268 case ISD::SETULE: return X86::COND_BE;
2269 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002270 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002272
Chris Lattner4c78e022008-12-23 23:42:27 +00002273 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002274
Chris Lattner4c78e022008-12-23 23:42:27 +00002275 // If LHS is a foldable load, but RHS is not, flip the condition.
2276 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2277 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2278 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2279 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002280 }
2281
Chris Lattner4c78e022008-12-23 23:42:27 +00002282 switch (SetCCOpcode) {
2283 default: break;
2284 case ISD::SETOLT:
2285 case ISD::SETOLE:
2286 case ISD::SETUGT:
2287 case ISD::SETUGE:
2288 std::swap(LHS, RHS);
2289 break;
2290 }
2291
2292 // On a floating point condition, the flags are set as follows:
2293 // ZF PF CF op
2294 // 0 | 0 | 0 | X > Y
2295 // 0 | 0 | 1 | X < Y
2296 // 1 | 0 | 0 | X == Y
2297 // 1 | 1 | 1 | unordered
2298 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002299 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002300 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002301 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002302 case ISD::SETOLT: // flipped
2303 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002304 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002305 case ISD::SETOLE: // flipped
2306 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002307 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002308 case ISD::SETUGT: // flipped
2309 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002310 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002311 case ISD::SETUGE: // flipped
2312 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002313 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002314 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002315 case ISD::SETNE: return X86::COND_NE;
2316 case ISD::SETUO: return X86::COND_P;
2317 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002318 case ISD::SETOEQ:
2319 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002320 }
Evan Chengd9558e02006-01-06 00:43:03 +00002321}
2322
Evan Cheng4a460802006-01-11 00:33:36 +00002323/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2324/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002325/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002326static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002327 switch (X86CC) {
2328 default:
2329 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002330 case X86::COND_B:
2331 case X86::COND_BE:
2332 case X86::COND_E:
2333 case X86::COND_P:
2334 case X86::COND_A:
2335 case X86::COND_AE:
2336 case X86::COND_NE:
2337 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002338 return true;
2339 }
2340}
2341
Evan Chengeb2f9692009-10-27 19:56:55 +00002342/// isFPImmLegal - Returns true if the target can instruction select the
2343/// specified FP immediate natively. If false, the legalizer will
2344/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002345bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002346 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2347 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2348 return true;
2349 }
2350 return false;
2351}
2352
Nate Begeman9008ca62009-04-27 18:41:29 +00002353/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2354/// the specified range (L, H].
2355static bool isUndefOrInRange(int Val, int Low, int Hi) {
2356 return (Val < 0) || (Val >= Low && Val < Hi);
2357}
2358
2359/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2360/// specified value.
2361static bool isUndefOrEqual(int Val, int CmpVal) {
2362 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002363 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002364 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002365}
2366
Nate Begeman9008ca62009-04-27 18:41:29 +00002367/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2368/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2369/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002370static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002372 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 return (Mask[0] < 2 && Mask[1] < 2);
2375 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002376}
2377
Nate Begeman9008ca62009-04-27 18:41:29 +00002378bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002379 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002380 N->getMask(M);
2381 return ::isPSHUFDMask(M, N->getValueType(0));
2382}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002383
Nate Begeman9008ca62009-04-27 18:41:29 +00002384/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2385/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002386static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002388 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002389
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 // Lower quadword copied in order or undef.
2391 for (int i = 0; i != 4; ++i)
2392 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002393 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002394
Evan Cheng506d3df2006-03-29 23:07:14 +00002395 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002396 for (int i = 4; i != 8; ++i)
2397 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002398 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002399
Evan Cheng506d3df2006-03-29 23:07:14 +00002400 return true;
2401}
2402
Nate Begeman9008ca62009-04-27 18:41:29 +00002403bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002404 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002405 N->getMask(M);
2406 return ::isPSHUFHWMask(M, N->getValueType(0));
2407}
Evan Cheng506d3df2006-03-29 23:07:14 +00002408
Nate Begeman9008ca62009-04-27 18:41:29 +00002409/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2410/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002411static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002412 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002413 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002414
Rafael Espindola15684b22009-04-24 12:40:33 +00002415 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002416 for (int i = 4; i != 8; ++i)
2417 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002418 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002419
Rafael Espindola15684b22009-04-24 12:40:33 +00002420 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002421 for (int i = 0; i != 4; ++i)
2422 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002423 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002424
Rafael Espindola15684b22009-04-24 12:40:33 +00002425 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002426}
2427
Nate Begeman9008ca62009-04-27 18:41:29 +00002428bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002429 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002430 N->getMask(M);
2431 return ::isPSHUFLWMask(M, N->getValueType(0));
2432}
2433
Nate Begemana09008b2009-10-19 02:17:23 +00002434/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2435/// is suitable for input to PALIGNR.
2436static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2437 bool hasSSSE3) {
2438 int i, e = VT.getVectorNumElements();
2439
2440 // Do not handle v2i64 / v2f64 shuffles with palignr.
2441 if (e < 4 || !hasSSSE3)
2442 return false;
2443
2444 for (i = 0; i != e; ++i)
2445 if (Mask[i] >= 0)
2446 break;
2447
2448 // All undef, not a palignr.
2449 if (i == e)
2450 return false;
2451
2452 // Determine if it's ok to perform a palignr with only the LHS, since we
2453 // don't have access to the actual shuffle elements to see if RHS is undef.
2454 bool Unary = Mask[i] < (int)e;
2455 bool NeedsUnary = false;
2456
2457 int s = Mask[i] - i;
2458
2459 // Check the rest of the elements to see if they are consecutive.
2460 for (++i; i != e; ++i) {
2461 int m = Mask[i];
2462 if (m < 0)
2463 continue;
2464
2465 Unary = Unary && (m < (int)e);
2466 NeedsUnary = NeedsUnary || (m < s);
2467
2468 if (NeedsUnary && !Unary)
2469 return false;
2470 if (Unary && m != ((s+i) & (e-1)))
2471 return false;
2472 if (!Unary && m != (s+i))
2473 return false;
2474 }
2475 return true;
2476}
2477
2478bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2479 SmallVector<int, 8> M;
2480 N->getMask(M);
2481 return ::isPALIGNRMask(M, N->getValueType(0), true);
2482}
2483
Evan Cheng14aed5e2006-03-24 01:18:28 +00002484/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2485/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002486static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002487 int NumElems = VT.getVectorNumElements();
2488 if (NumElems != 2 && NumElems != 4)
2489 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002490
Nate Begeman9008ca62009-04-27 18:41:29 +00002491 int Half = NumElems / 2;
2492 for (int i = 0; i < Half; ++i)
2493 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002494 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 for (int i = Half; i < NumElems; ++i)
2496 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002497 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002498
Evan Cheng14aed5e2006-03-24 01:18:28 +00002499 return true;
2500}
2501
Nate Begeman9008ca62009-04-27 18:41:29 +00002502bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2503 SmallVector<int, 8> M;
2504 N->getMask(M);
2505 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002506}
2507
Evan Cheng213d2cf2007-05-17 18:45:50 +00002508/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002509/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2510/// half elements to come from vector 1 (which would equal the dest.) and
2511/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002512static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002513 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002514
2515 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002517
Nate Begeman9008ca62009-04-27 18:41:29 +00002518 int Half = NumElems / 2;
2519 for (int i = 0; i < Half; ++i)
2520 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002521 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002522 for (int i = Half; i < NumElems; ++i)
2523 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002524 return false;
2525 return true;
2526}
2527
Nate Begeman9008ca62009-04-27 18:41:29 +00002528static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2529 SmallVector<int, 8> M;
2530 N->getMask(M);
2531 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002532}
2533
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002534/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2535/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002536bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2537 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002538 return false;
2539
Evan Cheng2064a2b2006-03-28 06:50:32 +00002540 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002541 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2542 isUndefOrEqual(N->getMaskElt(1), 7) &&
2543 isUndefOrEqual(N->getMaskElt(2), 2) &&
2544 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002545}
2546
Nate Begeman0b10b912009-11-07 23:17:15 +00002547/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2548/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2549/// <2, 3, 2, 3>
2550bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2551 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2552
2553 if (NumElems != 4)
2554 return false;
2555
2556 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2557 isUndefOrEqual(N->getMaskElt(1), 3) &&
2558 isUndefOrEqual(N->getMaskElt(2), 2) &&
2559 isUndefOrEqual(N->getMaskElt(3), 3);
2560}
2561
Evan Cheng5ced1d82006-04-06 23:23:56 +00002562/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2563/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002564bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2565 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002566
Evan Cheng5ced1d82006-04-06 23:23:56 +00002567 if (NumElems != 2 && NumElems != 4)
2568 return false;
2569
Evan Chengc5cdff22006-04-07 21:53:05 +00002570 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002571 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002572 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002573
Evan Chengc5cdff22006-04-07 21:53:05 +00002574 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002575 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002576 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002577
2578 return true;
2579}
2580
Nate Begeman0b10b912009-11-07 23:17:15 +00002581/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2582/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2583bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002585
Evan Cheng5ced1d82006-04-06 23:23:56 +00002586 if (NumElems != 2 && NumElems != 4)
2587 return false;
2588
Evan Chengc5cdff22006-04-07 21:53:05 +00002589 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002590 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002591 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002592
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 for (unsigned i = 0; i < NumElems/2; ++i)
2594 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002595 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002596
2597 return true;
2598}
2599
Evan Cheng0038e592006-03-28 00:39:58 +00002600/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2601/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002602static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002603 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002605 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002607
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2609 int BitI = Mask[i];
2610 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002611 if (!isUndefOrEqual(BitI, j))
2612 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002613 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002614 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002615 return false;
2616 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002617 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002618 return false;
2619 }
Evan Cheng0038e592006-03-28 00:39:58 +00002620 }
Evan Cheng0038e592006-03-28 00:39:58 +00002621 return true;
2622}
2623
Nate Begeman9008ca62009-04-27 18:41:29 +00002624bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2625 SmallVector<int, 8> M;
2626 N->getMask(M);
2627 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002628}
2629
Evan Cheng4fcb9222006-03-28 02:43:26 +00002630/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2631/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002632static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002633 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002634 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002635 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002636 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2639 int BitI = Mask[i];
2640 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002641 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002642 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002643 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002644 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002645 return false;
2646 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002647 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002648 return false;
2649 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002650 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002651 return true;
2652}
2653
Nate Begeman9008ca62009-04-27 18:41:29 +00002654bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2655 SmallVector<int, 8> M;
2656 N->getMask(M);
2657 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002658}
2659
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002660/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2661/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2662/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002663static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002665 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002666 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002667
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2669 int BitI = Mask[i];
2670 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002671 if (!isUndefOrEqual(BitI, j))
2672 return false;
2673 if (!isUndefOrEqual(BitI1, j))
2674 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002675 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002676 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002677}
2678
Nate Begeman9008ca62009-04-27 18:41:29 +00002679bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2680 SmallVector<int, 8> M;
2681 N->getMask(M);
2682 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2683}
2684
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002685/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2686/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2687/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002688static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002690 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2691 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002692
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2694 int BitI = Mask[i];
2695 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002696 if (!isUndefOrEqual(BitI, j))
2697 return false;
2698 if (!isUndefOrEqual(BitI1, j))
2699 return false;
2700 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002701 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002702}
2703
Nate Begeman9008ca62009-04-27 18:41:29 +00002704bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2705 SmallVector<int, 8> M;
2706 N->getMask(M);
2707 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2708}
2709
Evan Cheng017dcc62006-04-21 01:05:10 +00002710/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2711/// specifies a shuffle of elements that is suitable for input to MOVSS,
2712/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002713static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002714 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002715 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002716
2717 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002718
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002720 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002721
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 for (int i = 1; i < NumElts; ++i)
2723 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002724 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002725
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002726 return true;
2727}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2730 SmallVector<int, 8> M;
2731 N->getMask(M);
2732 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002733}
2734
Evan Cheng017dcc62006-04-21 01:05:10 +00002735/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2736/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002737/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002738static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 bool V2IsSplat = false, bool V2IsUndef = false) {
2740 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002741 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002743
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002745 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002746
Nate Begeman9008ca62009-04-27 18:41:29 +00002747 for (int i = 1; i < NumOps; ++i)
2748 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2749 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2750 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002751 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002752
Evan Cheng39623da2006-04-20 08:58:49 +00002753 return true;
2754}
2755
Nate Begeman9008ca62009-04-27 18:41:29 +00002756static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002757 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 SmallVector<int, 8> M;
2759 N->getMask(M);
2760 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002761}
2762
Evan Chengd9539472006-04-14 21:59:03 +00002763/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2764/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002765bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2766 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002767 return false;
2768
2769 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002770 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 int Elt = N->getMaskElt(i);
2772 if (Elt >= 0 && Elt != 1)
2773 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002774 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002775
2776 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002777 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 int Elt = N->getMaskElt(i);
2779 if (Elt >= 0 && Elt != 3)
2780 return false;
2781 if (Elt == 3)
2782 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002783 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002784 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002785 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002786 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002787}
2788
2789/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2790/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002791bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2792 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002793 return false;
2794
2795 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 for (unsigned i = 0; i < 2; ++i)
2797 if (N->getMaskElt(i) > 0)
2798 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002799
2800 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002801 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 int Elt = N->getMaskElt(i);
2803 if (Elt >= 0 && Elt != 2)
2804 return false;
2805 if (Elt == 2)
2806 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002807 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002809 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002810}
2811
Evan Cheng0b457f02008-09-25 20:50:48 +00002812/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2813/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002814bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2815 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002816
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 for (int i = 0; i < e; ++i)
2818 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002819 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002820 for (int i = 0; i < e; ++i)
2821 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002822 return false;
2823 return true;
2824}
2825
Evan Cheng63d33002006-03-22 08:01:21 +00002826/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002827/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002828unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2830 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2831
Evan Chengb9df0ca2006-03-22 02:53:00 +00002832 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2833 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 for (int i = 0; i < NumOperands; ++i) {
2835 int Val = SVOp->getMaskElt(NumOperands-i-1);
2836 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002837 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002838 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002839 if (i != NumOperands - 1)
2840 Mask <<= Shift;
2841 }
Evan Cheng63d33002006-03-22 08:01:21 +00002842 return Mask;
2843}
2844
Evan Cheng506d3df2006-03-29 23:07:14 +00002845/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002846/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002847unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002849 unsigned Mask = 0;
2850 // 8 nodes, but we only care about the last 4.
2851 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 int Val = SVOp->getMaskElt(i);
2853 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002854 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002855 if (i != 4)
2856 Mask <<= 2;
2857 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002858 return Mask;
2859}
2860
2861/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002862/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002863unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002864 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002865 unsigned Mask = 0;
2866 // 8 nodes, but we only care about the first 4.
2867 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 int Val = SVOp->getMaskElt(i);
2869 if (Val >= 0)
2870 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002871 if (i != 0)
2872 Mask <<= 2;
2873 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002874 return Mask;
2875}
2876
Nate Begemana09008b2009-10-19 02:17:23 +00002877/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2878/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2879unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2880 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2881 EVT VVT = N->getValueType(0);
2882 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2883 int Val = 0;
2884
2885 unsigned i, e;
2886 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2887 Val = SVOp->getMaskElt(i);
2888 if (Val >= 0)
2889 break;
2890 }
2891 return (Val - i) * EltSize;
2892}
2893
Evan Cheng37b73872009-07-30 08:33:02 +00002894/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2895/// constant +0.0.
2896bool X86::isZeroNode(SDValue Elt) {
2897 return ((isa<ConstantSDNode>(Elt) &&
2898 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2899 (isa<ConstantFPSDNode>(Elt) &&
2900 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2901}
2902
Nate Begeman9008ca62009-04-27 18:41:29 +00002903/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2904/// their permute mask.
2905static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2906 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002907 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002908 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002910
Nate Begeman5a5ca152009-04-29 05:20:52 +00002911 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 int idx = SVOp->getMaskElt(i);
2913 if (idx < 0)
2914 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002915 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002917 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002919 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2921 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002922}
2923
Evan Cheng779ccea2007-12-07 21:30:01 +00002924/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2925/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002926static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002927 unsigned NumElems = VT.getVectorNumElements();
2928 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 int idx = Mask[i];
2930 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002931 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002932 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002934 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002936 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002937}
2938
Evan Cheng533a0aa2006-04-19 20:35:22 +00002939/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2940/// match movhlps. The lower half elements should come from upper half of
2941/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002942/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002943static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2944 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002945 return false;
2946 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002948 return false;
2949 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002951 return false;
2952 return true;
2953}
2954
Evan Cheng5ced1d82006-04-06 23:23:56 +00002955/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002956/// is promoted to a vector. It also returns the LoadSDNode by reference if
2957/// required.
2958static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002959 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2960 return false;
2961 N = N->getOperand(0).getNode();
2962 if (!ISD::isNON_EXTLoad(N))
2963 return false;
2964 if (LD)
2965 *LD = cast<LoadSDNode>(N);
2966 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002967}
2968
Evan Cheng533a0aa2006-04-19 20:35:22 +00002969/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2970/// match movlp{s|d}. The lower half elements should come from lower half of
2971/// V1 (and in order), and the upper half elements should come from the upper
2972/// half of V2 (and in order). And since V1 will become the source of the
2973/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002974static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2975 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002976 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002977 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002978 // Is V2 is a vector load, don't do this transformation. We will try to use
2979 // load folding shufps op.
2980 if (ISD::isNON_EXTLoad(V2))
2981 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002982
Nate Begeman5a5ca152009-04-29 05:20:52 +00002983 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002984
Evan Cheng533a0aa2006-04-19 20:35:22 +00002985 if (NumElems != 2 && NumElems != 4)
2986 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002987 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002989 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002990 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002992 return false;
2993 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002994}
2995
Evan Cheng39623da2006-04-20 08:58:49 +00002996/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2997/// all the same.
2998static bool isSplatVector(SDNode *N) {
2999 if (N->getOpcode() != ISD::BUILD_VECTOR)
3000 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003001
Dan Gohman475871a2008-07-27 21:46:04 +00003002 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003003 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3004 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003005 return false;
3006 return true;
3007}
3008
Evan Cheng213d2cf2007-05-17 18:45:50 +00003009/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003010/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003011/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003012static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue V1 = N->getOperand(0);
3014 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003015 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3016 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003018 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003020 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3021 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003022 if (Opc != ISD::BUILD_VECTOR ||
3023 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 return false;
3025 } else if (Idx >= 0) {
3026 unsigned Opc = V1.getOpcode();
3027 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3028 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003029 if (Opc != ISD::BUILD_VECTOR ||
3030 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003031 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003032 }
3033 }
3034 return true;
3035}
3036
3037/// getZeroVector - Returns a vector of specified type with all zero elements.
3038///
Owen Andersone50ed302009-08-10 22:56:29 +00003039static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003040 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003041 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003042
Chris Lattner8a594482007-11-25 00:24:49 +00003043 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3044 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003045 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003046 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003047 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3048 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003049 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003050 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3051 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003052 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003053 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3054 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003055 }
Dale Johannesenace16102009-02-03 19:33:06 +00003056 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003057}
3058
Chris Lattner8a594482007-11-25 00:24:49 +00003059/// getOnesVector - Returns a vector of specified type with all bits set.
3060///
Owen Andersone50ed302009-08-10 22:56:29 +00003061static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003062 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003063
Chris Lattner8a594482007-11-25 00:24:49 +00003064 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3065 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003066 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003067 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003068 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003069 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003070 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003072 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003073}
3074
3075
Evan Cheng39623da2006-04-20 08:58:49 +00003076/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3077/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003078static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003079 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003080 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003081
Evan Cheng39623da2006-04-20 08:58:49 +00003082 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 SmallVector<int, 8> MaskVec;
3084 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003085
Nate Begeman5a5ca152009-04-29 05:20:52 +00003086 for (unsigned i = 0; i != NumElems; ++i) {
3087 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 MaskVec[i] = NumElems;
3089 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003090 }
Evan Cheng39623da2006-04-20 08:58:49 +00003091 }
Evan Cheng39623da2006-04-20 08:58:49 +00003092 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3094 SVOp->getOperand(1), &MaskVec[0]);
3095 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003096}
3097
Evan Cheng017dcc62006-04-21 01:05:10 +00003098/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3099/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003100static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 SDValue V2) {
3102 unsigned NumElems = VT.getVectorNumElements();
3103 SmallVector<int, 8> Mask;
3104 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003105 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 Mask.push_back(i);
3107 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003108}
3109
Nate Begeman9008ca62009-04-27 18:41:29 +00003110/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003111static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 SDValue V2) {
3113 unsigned NumElems = VT.getVectorNumElements();
3114 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003115 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 Mask.push_back(i);
3117 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003118 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003120}
3121
Nate Begeman9008ca62009-04-27 18:41:29 +00003122/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003123static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 SDValue V2) {
3125 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003126 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003128 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 Mask.push_back(i + Half);
3130 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003131 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003133}
3134
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003135/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003136static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 bool HasSSE2) {
3138 if (SV->getValueType(0).getVectorNumElements() <= 4)
3139 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003140
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003142 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 DebugLoc dl = SV->getDebugLoc();
3144 SDValue V1 = SV->getOperand(0);
3145 int NumElems = VT.getVectorNumElements();
3146 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003147
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 // unpack elements to the correct location
3149 while (NumElems > 4) {
3150 if (EltNo < NumElems/2) {
3151 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3152 } else {
3153 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3154 EltNo -= NumElems/2;
3155 }
3156 NumElems >>= 1;
3157 }
Eric Christopherfd179292009-08-27 18:07:15 +00003158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 // Perform the splat.
3160 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003161 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3163 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003164}
3165
Evan Chengba05f722006-04-21 23:03:30 +00003166/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003167/// vector of zero or undef vector. This produces a shuffle where the low
3168/// element of V2 is swizzled into the zero/undef vector, landing at element
3169/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003170static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003171 bool isZero, bool HasSSE2,
3172 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003173 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003174 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3176 unsigned NumElems = VT.getVectorNumElements();
3177 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003178 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 // If this is the insertion idx, put the low elt of V2 here.
3180 MaskVec.push_back(i == Idx ? NumElems : i);
3181 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003182}
3183
Evan Chengf26ffe92008-05-29 08:22:04 +00003184/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3185/// a shuffle that is zero.
3186static
Nate Begeman9008ca62009-04-27 18:41:29 +00003187unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3188 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003189 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003191 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 int Idx = SVOp->getMaskElt(Index);
3193 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003194 ++NumZeros;
3195 continue;
3196 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003198 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003199 ++NumZeros;
3200 else
3201 break;
3202 }
3203 return NumZeros;
3204}
3205
3206/// isVectorShift - Returns true if the shuffle can be implemented as a
3207/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003208/// FIXME: split into pslldqi, psrldqi, palignr variants.
3209static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003210 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003212
3213 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003215 if (!NumZeros) {
3216 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003218 if (!NumZeros)
3219 return false;
3220 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003221 bool SeenV1 = false;
3222 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 for (int i = NumZeros; i < NumElems; ++i) {
3224 int Val = isLeft ? (i - NumZeros) : i;
3225 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3226 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003227 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003229 SeenV1 = true;
3230 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003231 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003232 SeenV2 = true;
3233 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003235 return false;
3236 }
3237 if (SeenV1 && SeenV2)
3238 return false;
3239
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003241 ShAmt = NumZeros;
3242 return true;
3243}
3244
3245
Evan Chengc78d3b42006-04-24 18:01:45 +00003246/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3247///
Dan Gohman475871a2008-07-27 21:46:04 +00003248static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003249 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003250 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003251 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003252 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003253
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003254 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003256 bool First = true;
3257 for (unsigned i = 0; i < 16; ++i) {
3258 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3259 if (ThisIsNonZero && First) {
3260 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003262 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003264 First = false;
3265 }
3266
3267 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003268 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003269 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3270 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003271 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003273 }
3274 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3276 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3277 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003278 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003280 } else
3281 ThisElt = LastElt;
3282
Gabor Greifba36cb52008-08-28 21:40:38 +00003283 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003285 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003286 }
3287 }
3288
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003290}
3291
Bill Wendlinga348c562007-03-22 18:42:45 +00003292/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003293///
Dan Gohman475871a2008-07-27 21:46:04 +00003294static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003295 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003296 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003297 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003298 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003299
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003300 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003301 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003302 bool First = true;
3303 for (unsigned i = 0; i < 8; ++i) {
3304 bool isNonZero = (NonZeros & (1 << i)) != 0;
3305 if (isNonZero) {
3306 if (First) {
3307 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003309 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003311 First = false;
3312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003313 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003315 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003316 }
3317 }
3318
3319 return V;
3320}
3321
Evan Chengf26ffe92008-05-29 08:22:04 +00003322/// getVShift - Return a vector logical shift node.
3323///
Owen Andersone50ed302009-08-10 22:56:29 +00003324static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 unsigned NumBits, SelectionDAG &DAG,
3326 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003327 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003329 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003330 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3331 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3332 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003333 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003334}
3335
Dan Gohman475871a2008-07-27 21:46:04 +00003336SDValue
3337X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003338 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003339 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003340 if (ISD::isBuildVectorAllZeros(Op.getNode())
3341 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003342 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3343 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3344 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003346 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003347
Gabor Greifba36cb52008-08-28 21:40:38 +00003348 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003349 return getOnesVector(Op.getValueType(), DAG, dl);
3350 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003351 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003352
Owen Andersone50ed302009-08-10 22:56:29 +00003353 EVT VT = Op.getValueType();
3354 EVT ExtVT = VT.getVectorElementType();
3355 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003356
3357 unsigned NumElems = Op.getNumOperands();
3358 unsigned NumZero = 0;
3359 unsigned NumNonZero = 0;
3360 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003361 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003362 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003363 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003364 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003365 if (Elt.getOpcode() == ISD::UNDEF)
3366 continue;
3367 Values.insert(Elt);
3368 if (Elt.getOpcode() != ISD::Constant &&
3369 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003370 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003371 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003372 NumZero++;
3373 else {
3374 NonZeros |= (1 << i);
3375 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003376 }
3377 }
3378
Dan Gohman7f321562007-06-25 16:23:39 +00003379 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003380 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003381 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003382 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003383
Chris Lattner67f453a2008-03-09 05:42:06 +00003384 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003385 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003386 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003387 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003388
Chris Lattner62098042008-03-09 01:05:04 +00003389 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3390 // the value are obviously zero, truncate the value to i32 and do the
3391 // insertion that way. Only do this if the value is non-constant or if the
3392 // value is a constant being inserted into element 0. It is cheaper to do
3393 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003395 (!IsAllConstants || Idx == 0)) {
3396 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3397 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3399 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003400
Chris Lattner62098042008-03-09 01:05:04 +00003401 // Truncate the value (which may itself be a constant) to i32, and
3402 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003404 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003405 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3406 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003407
Chris Lattner62098042008-03-09 01:05:04 +00003408 // Now we have our 32-bit value zero extended in the low element of
3409 // a vector. If Idx != 0, swizzle it into place.
3410 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 SmallVector<int, 4> Mask;
3412 Mask.push_back(Idx);
3413 for (unsigned i = 1; i != VecElts; ++i)
3414 Mask.push_back(i);
3415 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003416 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003418 }
Dale Johannesenace16102009-02-03 19:33:06 +00003419 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003420 }
3421 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003422
Chris Lattner19f79692008-03-08 22:59:52 +00003423 // If we have a constant or non-constant insertion into the low element of
3424 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3425 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003426 // depending on what the source datatype is.
3427 if (Idx == 0) {
3428 if (NumZero == 0) {
3429 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3431 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003432 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3433 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3434 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3435 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3437 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3438 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003439 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3440 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3441 Subtarget->hasSSE2(), DAG);
3442 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3443 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003444 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003445
3446 // Is it a vector logical left shift?
3447 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003448 X86::isZeroNode(Op.getOperand(0)) &&
3449 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003450 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003451 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003452 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003453 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003454 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003455 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003456
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003457 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003458 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003459
Chris Lattner19f79692008-03-08 22:59:52 +00003460 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3461 // is a non-constant being inserted into an element other than the low one,
3462 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3463 // movd/movss) to move this into the low element, then shuffle it into
3464 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003465 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003466 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003467
Evan Cheng0db9fe62006-04-25 20:13:52 +00003468 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003469 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3470 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003471 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003472 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003473 MaskVec.push_back(i == Idx ? 0 : 1);
3474 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003475 }
3476 }
3477
Chris Lattner67f453a2008-03-09 05:42:06 +00003478 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3479 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003480 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003481
Dan Gohmana3941172007-07-24 22:55:08 +00003482 // A vector full of immediates; various special cases are already
3483 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003484 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003485 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003486
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003487 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003488 if (EVTBits == 64) {
3489 if (NumNonZero == 1) {
3490 // One half is zero or undef.
3491 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003492 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003493 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003494 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3495 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003496 }
Dan Gohman475871a2008-07-27 21:46:04 +00003497 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003498 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003499
3500 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003501 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003502 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003503 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003504 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003505 }
3506
Bill Wendling826f36f2007-03-28 00:57:11 +00003507 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003509 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003510 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003511 }
3512
3513 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003514 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003515 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003516 if (NumElems == 4 && NumZero > 0) {
3517 for (unsigned i = 0; i < 4; ++i) {
3518 bool isZero = !(NonZeros & (1 << i));
3519 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003520 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003521 else
Dale Johannesenace16102009-02-03 19:33:06 +00003522 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003523 }
3524
3525 for (unsigned i = 0; i < 2; ++i) {
3526 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3527 default: break;
3528 case 0:
3529 V[i] = V[i*2]; // Must be a zero vector.
3530 break;
3531 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003533 break;
3534 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003536 break;
3537 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003539 break;
3540 }
3541 }
3542
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003544 bool Reverse = (NonZeros & 0x3) == 2;
3545 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003547 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3548 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003549 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3550 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003551 }
3552
3553 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3555 // values to be inserted is equal to the number of elements, in which case
3556 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003557 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003559 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 getSubtarget()->hasSSE41()) {
3561 V[0] = DAG.getUNDEF(VT);
3562 for (unsigned i = 0; i < NumElems; ++i)
3563 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3564 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3565 Op.getOperand(i), DAG.getIntPtrConstant(i));
3566 return V[0];
3567 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003568 // Expand into a number of unpckl*.
3569 // e.g. for v4f32
3570 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3571 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3572 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003573 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003574 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003575 NumElems >>= 1;
3576 while (NumElems != 0) {
3577 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003579 NumElems >>= 1;
3580 }
3581 return V[0];
3582 }
3583
Dan Gohman475871a2008-07-27 21:46:04 +00003584 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003585}
3586
Nate Begemanb9a47b82009-02-23 08:49:38 +00003587// v8i16 shuffles - Prefer shuffles in the following order:
3588// 1. [all] pshuflw, pshufhw, optional move
3589// 2. [ssse3] 1 x pshufb
3590// 3. [ssse3] 2 x pshufb + 1 x por
3591// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003592static
Nate Begeman9008ca62009-04-27 18:41:29 +00003593SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3594 SelectionDAG &DAG, X86TargetLowering &TLI) {
3595 SDValue V1 = SVOp->getOperand(0);
3596 SDValue V2 = SVOp->getOperand(1);
3597 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003598 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003599
Nate Begemanb9a47b82009-02-23 08:49:38 +00003600 // Determine if more than 1 of the words in each of the low and high quadwords
3601 // of the result come from the same quadword of one of the two inputs. Undef
3602 // mask values count as coming from any quadword, for better codegen.
3603 SmallVector<unsigned, 4> LoQuad(4);
3604 SmallVector<unsigned, 4> HiQuad(4);
3605 BitVector InputQuads(4);
3606 for (unsigned i = 0; i < 8; ++i) {
3607 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003609 MaskVals.push_back(EltIdx);
3610 if (EltIdx < 0) {
3611 ++Quad[0];
3612 ++Quad[1];
3613 ++Quad[2];
3614 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003615 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003616 }
3617 ++Quad[EltIdx / 4];
3618 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003619 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003620
Nate Begemanb9a47b82009-02-23 08:49:38 +00003621 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003622 unsigned MaxQuad = 1;
3623 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003624 if (LoQuad[i] > MaxQuad) {
3625 BestLoQuad = i;
3626 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003627 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003628 }
3629
Nate Begemanb9a47b82009-02-23 08:49:38 +00003630 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003631 MaxQuad = 1;
3632 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003633 if (HiQuad[i] > MaxQuad) {
3634 BestHiQuad = i;
3635 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003636 }
3637 }
3638
Nate Begemanb9a47b82009-02-23 08:49:38 +00003639 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003640 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003641 // single pshufb instruction is necessary. If There are more than 2 input
3642 // quads, disable the next transformation since it does not help SSSE3.
3643 bool V1Used = InputQuads[0] || InputQuads[1];
3644 bool V2Used = InputQuads[2] || InputQuads[3];
3645 if (TLI.getSubtarget()->hasSSSE3()) {
3646 if (InputQuads.count() == 2 && V1Used && V2Used) {
3647 BestLoQuad = InputQuads.find_first();
3648 BestHiQuad = InputQuads.find_next(BestLoQuad);
3649 }
3650 if (InputQuads.count() > 2) {
3651 BestLoQuad = -1;
3652 BestHiQuad = -1;
3653 }
3654 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003655
Nate Begemanb9a47b82009-02-23 08:49:38 +00003656 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3657 // the shuffle mask. If a quad is scored as -1, that means that it contains
3658 // words from all 4 input quadwords.
3659 SDValue NewV;
3660 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 SmallVector<int, 8> MaskV;
3662 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3663 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003664 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3666 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3667 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003668
Nate Begemanb9a47b82009-02-23 08:49:38 +00003669 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3670 // source words for the shuffle, to aid later transformations.
3671 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003672 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003673 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003674 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003675 if (idx != (int)i)
3676 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003677 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003678 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003679 AllWordsInNewV = false;
3680 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003681 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003682
Nate Begemanb9a47b82009-02-23 08:49:38 +00003683 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3684 if (AllWordsInNewV) {
3685 for (int i = 0; i != 8; ++i) {
3686 int idx = MaskVals[i];
3687 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003688 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003689 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003690 if ((idx != i) && idx < 4)
3691 pshufhw = false;
3692 if ((idx != i) && idx > 3)
3693 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003694 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003695 V1 = NewV;
3696 V2Used = false;
3697 BestLoQuad = 0;
3698 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003699 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003700
Nate Begemanb9a47b82009-02-23 08:49:38 +00003701 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3702 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003703 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003704 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003706 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003707 }
Eric Christopherfd179292009-08-27 18:07:15 +00003708
Nate Begemanb9a47b82009-02-23 08:49:38 +00003709 // If we have SSSE3, and all words of the result are from 1 input vector,
3710 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3711 // is present, fall back to case 4.
3712 if (TLI.getSubtarget()->hasSSSE3()) {
3713 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003714
Nate Begemanb9a47b82009-02-23 08:49:38 +00003715 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003716 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003717 // mask, and elements that come from V1 in the V2 mask, so that the two
3718 // results can be OR'd together.
3719 bool TwoInputs = V1Used && V2Used;
3720 for (unsigned i = 0; i != 8; ++i) {
3721 int EltIdx = MaskVals[i] * 2;
3722 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3724 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003725 continue;
3726 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3728 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003729 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003731 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003732 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003734 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003736
Nate Begemanb9a47b82009-02-23 08:49:38 +00003737 // Calculate the shuffle mask for the second input, shuffle it, and
3738 // OR it with the first shuffled input.
3739 pshufbMask.clear();
3740 for (unsigned i = 0; i != 8; ++i) {
3741 int EltIdx = MaskVals[i] * 2;
3742 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3744 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003745 continue;
3746 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3748 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003749 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003751 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003752 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 MVT::v16i8, &pshufbMask[0], 16));
3754 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3755 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003756 }
3757
3758 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3759 // and update MaskVals with new element order.
3760 BitVector InOrder(8);
3761 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003762 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003763 for (int i = 0; i != 4; ++i) {
3764 int idx = MaskVals[i];
3765 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003766 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003767 InOrder.set(i);
3768 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003769 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003770 InOrder.set(i);
3771 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003772 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003773 }
3774 }
3775 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003778 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003779 }
Eric Christopherfd179292009-08-27 18:07:15 +00003780
Nate Begemanb9a47b82009-02-23 08:49:38 +00003781 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3782 // and update MaskVals with the new element order.
3783 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003785 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003786 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003787 for (unsigned i = 4; i != 8; ++i) {
3788 int idx = MaskVals[i];
3789 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003791 InOrder.set(i);
3792 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003794 InOrder.set(i);
3795 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003797 }
3798 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003801 }
Eric Christopherfd179292009-08-27 18:07:15 +00003802
Nate Begemanb9a47b82009-02-23 08:49:38 +00003803 // In case BestHi & BestLo were both -1, which means each quadword has a word
3804 // from each of the four input quadwords, calculate the InOrder bitvector now
3805 // before falling through to the insert/extract cleanup.
3806 if (BestLoQuad == -1 && BestHiQuad == -1) {
3807 NewV = V1;
3808 for (int i = 0; i != 8; ++i)
3809 if (MaskVals[i] < 0 || MaskVals[i] == i)
3810 InOrder.set(i);
3811 }
Eric Christopherfd179292009-08-27 18:07:15 +00003812
Nate Begemanb9a47b82009-02-23 08:49:38 +00003813 // The other elements are put in the right place using pextrw and pinsrw.
3814 for (unsigned i = 0; i != 8; ++i) {
3815 if (InOrder[i])
3816 continue;
3817 int EltIdx = MaskVals[i];
3818 if (EltIdx < 0)
3819 continue;
3820 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003822 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003824 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003826 DAG.getIntPtrConstant(i));
3827 }
3828 return NewV;
3829}
3830
3831// v16i8 shuffles - Prefer shuffles in the following order:
3832// 1. [ssse3] 1 x pshufb
3833// 2. [ssse3] 2 x pshufb + 1 x por
3834// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3835static
Nate Begeman9008ca62009-04-27 18:41:29 +00003836SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3837 SelectionDAG &DAG, X86TargetLowering &TLI) {
3838 SDValue V1 = SVOp->getOperand(0);
3839 SDValue V2 = SVOp->getOperand(1);
3840 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003841 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003843
Nate Begemanb9a47b82009-02-23 08:49:38 +00003844 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003845 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003846 // present, fall back to case 3.
3847 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3848 bool V1Only = true;
3849 bool V2Only = true;
3850 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003851 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003852 if (EltIdx < 0)
3853 continue;
3854 if (EltIdx < 16)
3855 V2Only = false;
3856 else
3857 V1Only = false;
3858 }
Eric Christopherfd179292009-08-27 18:07:15 +00003859
Nate Begemanb9a47b82009-02-23 08:49:38 +00003860 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3861 if (TLI.getSubtarget()->hasSSSE3()) {
3862 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003863
Nate Begemanb9a47b82009-02-23 08:49:38 +00003864 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003865 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003866 //
3867 // Otherwise, we have elements from both input vectors, and must zero out
3868 // elements that come from V2 in the first mask, and V1 in the second mask
3869 // so that we can OR them together.
3870 bool TwoInputs = !(V1Only || V2Only);
3871 for (unsigned i = 0; i != 16; ++i) {
3872 int EltIdx = MaskVals[i];
3873 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003875 continue;
3876 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003878 }
3879 // If all the elements are from V2, assign it to V1 and return after
3880 // building the first pshufb.
3881 if (V2Only)
3882 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003884 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003886 if (!TwoInputs)
3887 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003888
Nate Begemanb9a47b82009-02-23 08:49:38 +00003889 // Calculate the shuffle mask for the second input, shuffle it, and
3890 // OR it with the first shuffled input.
3891 pshufbMask.clear();
3892 for (unsigned i = 0; i != 16; ++i) {
3893 int EltIdx = MaskVals[i];
3894 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003896 continue;
3897 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003899 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003901 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 MVT::v16i8, &pshufbMask[0], 16));
3903 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 }
Eric Christopherfd179292009-08-27 18:07:15 +00003905
Nate Begemanb9a47b82009-02-23 08:49:38 +00003906 // No SSSE3 - Calculate in place words and then fix all out of place words
3907 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3908 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3910 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003911 SDValue NewV = V2Only ? V2 : V1;
3912 for (int i = 0; i != 8; ++i) {
3913 int Elt0 = MaskVals[i*2];
3914 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003915
Nate Begemanb9a47b82009-02-23 08:49:38 +00003916 // This word of the result is all undef, skip it.
3917 if (Elt0 < 0 && Elt1 < 0)
3918 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003919
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 // This word of the result is already in the correct place, skip it.
3921 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3922 continue;
3923 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3924 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003925
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3927 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3928 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003929
3930 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3931 // using a single extract together, load it and store it.
3932 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003934 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003936 DAG.getIntPtrConstant(i));
3937 continue;
3938 }
3939
Nate Begemanb9a47b82009-02-23 08:49:38 +00003940 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003941 // source byte is not also odd, shift the extracted word left 8 bits
3942 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003943 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003945 DAG.getIntPtrConstant(Elt1 / 2));
3946 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003948 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003949 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3951 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003952 }
3953 // If Elt0 is defined, extract it from the appropriate source. If the
3954 // source byte is not also even, shift the extracted word right 8 bits. If
3955 // Elt1 was also defined, OR the extracted values together before
3956 // inserting them in the result.
3957 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003959 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3960 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003962 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003963 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3965 DAG.getConstant(0x00FF, MVT::i16));
3966 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003967 : InsElt0;
3968 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003970 DAG.getIntPtrConstant(i));
3971 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003973}
3974
Evan Cheng7a831ce2007-12-15 03:00:47 +00003975/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3976/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3977/// done when every pair / quad of shuffle mask elements point to elements in
3978/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003979/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3980static
Nate Begeman9008ca62009-04-27 18:41:29 +00003981SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3982 SelectionDAG &DAG,
3983 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003984 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 SDValue V1 = SVOp->getOperand(0);
3986 SDValue V2 = SVOp->getOperand(1);
3987 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003988 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003990 EVT MaskEltVT = MaskVT.getVectorElementType();
3991 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003993 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 case MVT::v4f32: NewVT = MVT::v2f64; break;
3995 case MVT::v4i32: NewVT = MVT::v2i64; break;
3996 case MVT::v8i16: NewVT = MVT::v4i32; break;
3997 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003998 }
3999
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004000 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004001 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004003 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004005 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 int Scale = NumElems / NewWidth;
4007 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004008 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 int StartIdx = -1;
4010 for (int j = 0; j < Scale; ++j) {
4011 int EltIdx = SVOp->getMaskElt(i+j);
4012 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004013 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004015 StartIdx = EltIdx - (EltIdx % Scale);
4016 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004017 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004018 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 if (StartIdx == -1)
4020 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004021 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004023 }
4024
Dale Johannesenace16102009-02-03 19:33:06 +00004025 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4026 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004028}
4029
Evan Chengd880b972008-05-09 21:53:03 +00004030/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004031///
Owen Andersone50ed302009-08-10 22:56:29 +00004032static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 SDValue SrcOp, SelectionDAG &DAG,
4034 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004036 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004037 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004038 LD = dyn_cast<LoadSDNode>(SrcOp);
4039 if (!LD) {
4040 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4041 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004042 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4043 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004044 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4045 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004046 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004047 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004049 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4050 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4051 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4052 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004053 SrcOp.getOperand(0)
4054 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004055 }
4056 }
4057 }
4058
Dale Johannesenace16102009-02-03 19:33:06 +00004059 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4060 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004061 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004062 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004063}
4064
Evan Chengace3c172008-07-22 21:13:36 +00004065/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4066/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004067static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004068LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4069 SDValue V1 = SVOp->getOperand(0);
4070 SDValue V2 = SVOp->getOperand(1);
4071 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004072 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004073
Evan Chengace3c172008-07-22 21:13:36 +00004074 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004075 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 SmallVector<int, 8> Mask1(4U, -1);
4077 SmallVector<int, 8> PermMask;
4078 SVOp->getMask(PermMask);
4079
Evan Chengace3c172008-07-22 21:13:36 +00004080 unsigned NumHi = 0;
4081 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004082 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004083 int Idx = PermMask[i];
4084 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004085 Locs[i] = std::make_pair(-1, -1);
4086 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4088 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004089 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004091 NumLo++;
4092 } else {
4093 Locs[i] = std::make_pair(1, NumHi);
4094 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004096 NumHi++;
4097 }
4098 }
4099 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004100
Evan Chengace3c172008-07-22 21:13:36 +00004101 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004102 // If no more than two elements come from either vector. This can be
4103 // implemented with two shuffles. First shuffle gather the elements.
4104 // The second shuffle, which takes the first shuffle as both of its
4105 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004107
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004109
Evan Chengace3c172008-07-22 21:13:36 +00004110 for (unsigned i = 0; i != 4; ++i) {
4111 if (Locs[i].first == -1)
4112 continue;
4113 else {
4114 unsigned Idx = (i < 2) ? 0 : 4;
4115 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004117 }
4118 }
4119
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004121 } else if (NumLo == 3 || NumHi == 3) {
4122 // Otherwise, we must have three elements from one vector, call it X, and
4123 // one element from the other, call it Y. First, use a shufps to build an
4124 // intermediate vector with the one element from Y and the element from X
4125 // that will be in the same half in the final destination (the indexes don't
4126 // matter). Then, use a shufps to build the final vector, taking the half
4127 // containing the element from Y from the intermediate, and the other half
4128 // from X.
4129 if (NumHi == 3) {
4130 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004132 std::swap(V1, V2);
4133 }
4134
4135 // Find the element from V2.
4136 unsigned HiIndex;
4137 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 int Val = PermMask[HiIndex];
4139 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004140 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004141 if (Val >= 4)
4142 break;
4143 }
4144
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 Mask1[0] = PermMask[HiIndex];
4146 Mask1[1] = -1;
4147 Mask1[2] = PermMask[HiIndex^1];
4148 Mask1[3] = -1;
4149 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004150
4151 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 Mask1[0] = PermMask[0];
4153 Mask1[1] = PermMask[1];
4154 Mask1[2] = HiIndex & 1 ? 6 : 4;
4155 Mask1[3] = HiIndex & 1 ? 4 : 6;
4156 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004157 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 Mask1[0] = HiIndex & 1 ? 2 : 0;
4159 Mask1[1] = HiIndex & 1 ? 0 : 2;
4160 Mask1[2] = PermMask[2];
4161 Mask1[3] = PermMask[3];
4162 if (Mask1[2] >= 0)
4163 Mask1[2] += 4;
4164 if (Mask1[3] >= 0)
4165 Mask1[3] += 4;
4166 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004167 }
Evan Chengace3c172008-07-22 21:13:36 +00004168 }
4169
4170 // Break it into (shuffle shuffle_hi, shuffle_lo).
4171 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 SmallVector<int,8> LoMask(4U, -1);
4173 SmallVector<int,8> HiMask(4U, -1);
4174
4175 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004176 unsigned MaskIdx = 0;
4177 unsigned LoIdx = 0;
4178 unsigned HiIdx = 2;
4179 for (unsigned i = 0; i != 4; ++i) {
4180 if (i == 2) {
4181 MaskPtr = &HiMask;
4182 MaskIdx = 1;
4183 LoIdx = 0;
4184 HiIdx = 2;
4185 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 int Idx = PermMask[i];
4187 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004188 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004190 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004192 LoIdx++;
4193 } else {
4194 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004196 HiIdx++;
4197 }
4198 }
4199
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4201 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4202 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004203 for (unsigned i = 0; i != 4; ++i) {
4204 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004206 } else {
4207 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004209 }
4210 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004212}
4213
Dan Gohman475871a2008-07-27 21:46:04 +00004214SDValue
4215X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004217 SDValue V1 = Op.getOperand(0);
4218 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004219 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004220 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004222 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004223 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4224 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004225 bool V1IsSplat = false;
4226 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004227
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004229 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004230
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 // Promote splats to v4f32.
4232 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004233 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 return Op;
4235 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004236 }
4237
Evan Cheng7a831ce2007-12-15 03:00:47 +00004238 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4239 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004242 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004243 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004244 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004246 // FIXME: Figure out a cleaner way to do this.
4247 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004248 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004250 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4252 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4253 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004254 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004255 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4257 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004258 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004260 }
4261 }
Eric Christopherfd179292009-08-27 18:07:15 +00004262
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 if (X86::isPSHUFDMask(SVOp))
4264 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004265
Evan Chengf26ffe92008-05-29 08:22:04 +00004266 // Check if this can be converted into a logical shift.
4267 bool isLeft = false;
4268 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004269 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 bool isShift = getSubtarget()->hasSSE2() &&
4271 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004272 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004273 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004274 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004275 EVT EltVT = VT.getVectorElementType();
4276 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004277 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004278 }
Eric Christopherfd179292009-08-27 18:07:15 +00004279
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004281 if (V1IsUndef)
4282 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004283 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004284 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004285 if (!isMMX)
4286 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004287 }
Eric Christopherfd179292009-08-27 18:07:15 +00004288
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 // FIXME: fold these into legal mask.
4290 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4291 X86::isMOVSLDUPMask(SVOp) ||
4292 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004293 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004295 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 if (ShouldXformToMOVHLPS(SVOp) ||
4298 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4299 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004300
Evan Chengf26ffe92008-05-29 08:22:04 +00004301 if (isShift) {
4302 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004303 EVT EltVT = VT.getVectorElementType();
4304 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004305 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004306 }
Eric Christopherfd179292009-08-27 18:07:15 +00004307
Evan Cheng9eca5e82006-10-25 21:49:50 +00004308 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004309 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4310 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004311 V1IsSplat = isSplatVector(V1.getNode());
4312 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004313
Chris Lattner8a594482007-11-25 00:24:49 +00004314 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004315 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 Op = CommuteVectorShuffle(SVOp, DAG);
4317 SVOp = cast<ShuffleVectorSDNode>(Op);
4318 V1 = SVOp->getOperand(0);
4319 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004320 std::swap(V1IsSplat, V2IsSplat);
4321 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004322 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004323 }
4324
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4326 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004327 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 return V1;
4329 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4330 // the instruction selector will not match, so get a canonical MOVL with
4331 // swapped operands to undo the commute.
4332 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004333 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004334
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4336 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4337 X86::isUNPCKLMask(SVOp) ||
4338 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004339 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004340
Evan Cheng9bbbb982006-10-25 20:48:19 +00004341 if (V2IsSplat) {
4342 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004343 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004344 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 SDValue NewMask = NormalizeMask(SVOp, DAG);
4346 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4347 if (NSVOp != SVOp) {
4348 if (X86::isUNPCKLMask(NSVOp, true)) {
4349 return NewMask;
4350 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4351 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004352 }
4353 }
4354 }
4355
Evan Cheng9eca5e82006-10-25 21:49:50 +00004356 if (Commuted) {
4357 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 // FIXME: this seems wrong.
4359 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4360 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4361 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4362 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4363 X86::isUNPCKLMask(NewSVOp) ||
4364 X86::isUNPCKHMask(NewSVOp))
4365 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004366 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004367
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004369
4370 // Normalize the node to match x86 shuffle ops if needed
4371 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4372 return CommuteVectorShuffle(SVOp, DAG);
4373
4374 // Check for legal shuffle and return?
4375 SmallVector<int, 16> PermMask;
4376 SVOp->getMask(PermMask);
4377 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004378 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004379
Evan Cheng14b32e12007-12-11 01:46:18 +00004380 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004383 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004384 return NewOp;
4385 }
4386
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004389 if (NewOp.getNode())
4390 return NewOp;
4391 }
Eric Christopherfd179292009-08-27 18:07:15 +00004392
Evan Chengace3c172008-07-22 21:13:36 +00004393 // Handle all 4 wide cases with a number of shuffles except for MMX.
4394 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004396
Dan Gohman475871a2008-07-27 21:46:04 +00004397 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004398}
4399
Dan Gohman475871a2008-07-27 21:46:04 +00004400SDValue
4401X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004402 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004403 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004404 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004405 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004407 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004409 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004410 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004411 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004412 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4413 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4414 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4416 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004417 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004419 Op.getOperand(0)),
4420 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004422 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004424 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004425 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004427 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4428 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004429 // result has a single use which is a store or a bitcast to i32. And in
4430 // the case of a store, it's not worth it if the index is a constant 0,
4431 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004432 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004433 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004434 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004435 if ((User->getOpcode() != ISD::STORE ||
4436 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4437 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004438 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004440 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4442 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004443 Op.getOperand(0)),
4444 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4446 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004447 // ExtractPS works with constant index.
4448 if (isa<ConstantSDNode>(Op.getOperand(1)))
4449 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004450 }
Dan Gohman475871a2008-07-27 21:46:04 +00004451 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004452}
4453
4454
Dan Gohman475871a2008-07-27 21:46:04 +00004455SDValue
4456X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004457 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004458 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004459
Evan Cheng62a3f152008-03-24 21:52:23 +00004460 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004461 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004462 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004463 return Res;
4464 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004465
Owen Andersone50ed302009-08-10 22:56:29 +00004466 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004467 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004468 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004469 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004470 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004471 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004472 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4474 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004475 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004477 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004478 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004479 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4480 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004481 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004482 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004483 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004484 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004485 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004486 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004487 if (Idx == 0)
4488 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004489
Evan Cheng0db9fe62006-04-25 20:13:52 +00004490 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004492 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004493 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004495 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004496 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004497 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004498 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4499 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4500 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004501 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004502 if (Idx == 0)
4503 return Op;
4504
4505 // UNPCKHPD the element to the lowest double word, then movsd.
4506 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4507 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004509 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004510 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004511 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004512 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004513 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004514 }
4515
Dan Gohman475871a2008-07-27 21:46:04 +00004516 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004517}
4518
Dan Gohman475871a2008-07-27 21:46:04 +00004519SDValue
4520X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004521 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004522 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004523 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004524
Dan Gohman475871a2008-07-27 21:46:04 +00004525 SDValue N0 = Op.getOperand(0);
4526 SDValue N1 = Op.getOperand(1);
4527 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004528
Dan Gohman8a55ce42009-09-23 21:02:20 +00004529 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004530 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004531 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4532 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004533 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4534 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 if (N1.getValueType() != MVT::i32)
4536 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4537 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004538 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004539 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004540 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004541 // Bits [7:6] of the constant are the source select. This will always be
4542 // zero here. The DAG Combiner may combine an extract_elt index into these
4543 // bits. For example (insert (extract, 3), 2) could be matched by putting
4544 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004545 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004546 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004547 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004548 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004549 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004550 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004552 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004553 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004554 // PINSR* works with constant index.
4555 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004556 }
Dan Gohman475871a2008-07-27 21:46:04 +00004557 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004558}
4559
Dan Gohman475871a2008-07-27 21:46:04 +00004560SDValue
4561X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004562 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004563 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004564
4565 if (Subtarget->hasSSE41())
4566 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4567
Dan Gohman8a55ce42009-09-23 21:02:20 +00004568 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004569 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004570
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004571 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004572 SDValue N0 = Op.getOperand(0);
4573 SDValue N1 = Op.getOperand(1);
4574 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004575
Dan Gohman8a55ce42009-09-23 21:02:20 +00004576 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004577 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4578 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004579 if (N1.getValueType() != MVT::i32)
4580 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4581 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004582 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004583 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004584 }
Dan Gohman475871a2008-07-27 21:46:04 +00004585 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004586}
4587
Dan Gohman475871a2008-07-27 21:46:04 +00004588SDValue
4589X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004590 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 if (Op.getValueType() == MVT::v2f32)
4592 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4593 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4594 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004595 Op.getOperand(0))));
4596
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4598 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004599
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4601 EVT VT = MVT::v2i32;
4602 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004603 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004604 case MVT::v16i8:
4605 case MVT::v8i16:
4606 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004607 break;
4608 }
Dale Johannesenace16102009-02-03 19:33:06 +00004609 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4610 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004611}
4612
Bill Wendling056292f2008-09-16 21:48:12 +00004613// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4614// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4615// one of the above mentioned nodes. It has to be wrapped because otherwise
4616// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4617// be used to form addressing mode. These wrapped nodes will be selected
4618// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004619SDValue
4620X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004622
Chris Lattner41621a22009-06-26 19:22:52 +00004623 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4624 // global base reg.
4625 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004626 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004627 CodeModel::Model M = getTargetMachine().getCodeModel();
4628
Chris Lattner4f066492009-07-11 20:29:19 +00004629 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004630 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004631 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004632 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004633 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004634 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004635 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004636
Evan Cheng1606e8e2009-03-13 07:51:59 +00004637 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004638 CP->getAlignment(),
4639 CP->getOffset(), OpFlag);
4640 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004641 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004642 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004643 if (OpFlag) {
4644 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004645 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004646 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004647 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004648 }
4649
4650 return Result;
4651}
4652
Chris Lattner18c59872009-06-27 04:16:01 +00004653SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4654 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004655
Chris Lattner18c59872009-06-27 04:16:01 +00004656 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4657 // global base reg.
4658 unsigned char OpFlag = 0;
4659 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004660 CodeModel::Model M = getTargetMachine().getCodeModel();
4661
Chris Lattner4f066492009-07-11 20:29:19 +00004662 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004663 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004664 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004665 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004666 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004667 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004668 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004669
Chris Lattner18c59872009-06-27 04:16:01 +00004670 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4671 OpFlag);
4672 DebugLoc DL = JT->getDebugLoc();
4673 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004674
Chris Lattner18c59872009-06-27 04:16:01 +00004675 // With PIC, the address is actually $g + Offset.
4676 if (OpFlag) {
4677 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4678 DAG.getNode(X86ISD::GlobalBaseReg,
4679 DebugLoc::getUnknownLoc(), getPointerTy()),
4680 Result);
4681 }
Eric Christopherfd179292009-08-27 18:07:15 +00004682
Chris Lattner18c59872009-06-27 04:16:01 +00004683 return Result;
4684}
4685
4686SDValue
4687X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4688 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004689
Chris Lattner18c59872009-06-27 04:16:01 +00004690 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4691 // global base reg.
4692 unsigned char OpFlag = 0;
4693 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004694 CodeModel::Model M = getTargetMachine().getCodeModel();
4695
Chris Lattner4f066492009-07-11 20:29:19 +00004696 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004697 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004698 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004699 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004700 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004701 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004702 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004703
Chris Lattner18c59872009-06-27 04:16:01 +00004704 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004705
Chris Lattner18c59872009-06-27 04:16:01 +00004706 DebugLoc DL = Op.getDebugLoc();
4707 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004708
4709
Chris Lattner18c59872009-06-27 04:16:01 +00004710 // With PIC, the address is actually $g + Offset.
4711 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004712 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004713 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4714 DAG.getNode(X86ISD::GlobalBaseReg,
4715 DebugLoc::getUnknownLoc(),
4716 getPointerTy()),
4717 Result);
4718 }
Eric Christopherfd179292009-08-27 18:07:15 +00004719
Chris Lattner18c59872009-06-27 04:16:01 +00004720 return Result;
4721}
4722
Dan Gohman475871a2008-07-27 21:46:04 +00004723SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004724X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004725 // Create the TargetBlockAddressAddress node.
4726 unsigned char OpFlags =
4727 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004728 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004729 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4730 DebugLoc dl = Op.getDebugLoc();
4731 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4732 /*isTarget=*/true, OpFlags);
4733
Dan Gohmanf705adb2009-10-30 01:28:02 +00004734 if (Subtarget->isPICStyleRIPRel() &&
4735 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004736 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4737 else
4738 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004739
Dan Gohman29cbade2009-11-20 23:18:13 +00004740 // With PIC, the address is actually $g + Offset.
4741 if (isGlobalRelativeToPICBase(OpFlags)) {
4742 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4743 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4744 Result);
4745 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004746
4747 return Result;
4748}
4749
4750SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004751X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004752 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004753 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004754 // Create the TargetGlobalAddress node, folding in the constant
4755 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004756 unsigned char OpFlags =
4757 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004758 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004759 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004760 if (OpFlags == X86II::MO_NO_FLAG &&
4761 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004762 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004763 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004764 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004765 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004766 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004767 }
Eric Christopherfd179292009-08-27 18:07:15 +00004768
Chris Lattner4f066492009-07-11 20:29:19 +00004769 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004770 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004771 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4772 else
4773 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004774
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004775 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004776 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004777 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4778 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004779 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004780 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004781
Chris Lattner36c25012009-07-10 07:34:39 +00004782 // For globals that require a load from a stub to get the address, emit the
4783 // load.
4784 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004785 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004786 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004787
Dan Gohman6520e202008-10-18 02:06:02 +00004788 // If there was a non-zero offset that we didn't fold, create an explicit
4789 // addition for it.
4790 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004791 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004792 DAG.getConstant(Offset, getPointerTy()));
4793
Evan Cheng0db9fe62006-04-25 20:13:52 +00004794 return Result;
4795}
4796
Evan Chengda43bcf2008-09-24 00:05:32 +00004797SDValue
4798X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4799 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004800 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004801 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004802}
4803
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004804static SDValue
4805GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004806 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004807 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004809 DebugLoc dl = GA->getDebugLoc();
4810 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4811 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004812 GA->getOffset(),
4813 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004814 if (InFlag) {
4815 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004816 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004817 } else {
4818 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004819 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004820 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004821 SDValue Flag = Chain.getValue(1);
4822 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004823}
4824
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004825// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004826static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004827LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004828 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004829 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004830 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4831 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004832 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004833 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004834 PtrVT), InFlag);
4835 InFlag = Chain.getValue(1);
4836
Chris Lattnerb903bed2009-06-26 21:20:29 +00004837 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004838}
4839
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004840// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004841static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004842LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004843 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004844 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4845 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004846}
4847
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004848// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4849// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004850static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004851 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004852 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004853 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004854 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004855 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4856 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004857 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004859
4860 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4861 NULL, 0);
4862
Chris Lattnerb903bed2009-06-26 21:20:29 +00004863 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004864 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4865 // initialexec.
4866 unsigned WrapperKind = X86ISD::Wrapper;
4867 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004868 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004869 } else if (is64Bit) {
4870 assert(model == TLSModel::InitialExec);
4871 OperandFlags = X86II::MO_GOTTPOFF;
4872 WrapperKind = X86ISD::WrapperRIP;
4873 } else {
4874 assert(model == TLSModel::InitialExec);
4875 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004876 }
Eric Christopherfd179292009-08-27 18:07:15 +00004877
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004878 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4879 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004880 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004881 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004882 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004883
Rafael Espindola9a580232009-02-27 13:37:18 +00004884 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004885 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004886 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004887
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004888 // The address of the thread local variable is the add of the thread
4889 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004890 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004891}
4892
Dan Gohman475871a2008-07-27 21:46:04 +00004893SDValue
4894X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004895 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004896 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004897 assert(Subtarget->isTargetELF() &&
4898 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004899 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004900 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004901
Chris Lattnerb903bed2009-06-26 21:20:29 +00004902 // If GV is an alias then use the aliasee for determining
4903 // thread-localness.
4904 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4905 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004906
Chris Lattnerb903bed2009-06-26 21:20:29 +00004907 TLSModel::Model model = getTLSModel(GV,
4908 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004909
Chris Lattnerb903bed2009-06-26 21:20:29 +00004910 switch (model) {
4911 case TLSModel::GeneralDynamic:
4912 case TLSModel::LocalDynamic: // not implemented
4913 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004914 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004915 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004916
Chris Lattnerb903bed2009-06-26 21:20:29 +00004917 case TLSModel::InitialExec:
4918 case TLSModel::LocalExec:
4919 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4920 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004921 }
Eric Christopherfd179292009-08-27 18:07:15 +00004922
Torok Edwinc23197a2009-07-14 16:55:14 +00004923 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004924 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004925}
4926
Evan Cheng0db9fe62006-04-25 20:13:52 +00004927
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004928/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004929/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004930SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004931 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004932 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004933 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004934 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004935 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004936 SDValue ShOpLo = Op.getOperand(0);
4937 SDValue ShOpHi = Op.getOperand(1);
4938 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004939 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004940 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004941 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004942
Dan Gohman475871a2008-07-27 21:46:04 +00004943 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004944 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004945 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4946 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004947 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004948 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4949 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004950 }
Evan Chenge3413162006-01-09 18:33:28 +00004951
Owen Anderson825b72b2009-08-11 20:47:22 +00004952 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4953 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004954 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004956
Dan Gohman475871a2008-07-27 21:46:04 +00004957 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004958 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004959 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4960 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004961
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004962 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004963 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4964 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004965 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004966 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4967 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004968 }
4969
Dan Gohman475871a2008-07-27 21:46:04 +00004970 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004971 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004972}
Evan Chenga3195e82006-01-12 22:54:21 +00004973
Dan Gohman475871a2008-07-27 21:46:04 +00004974SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004975 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004976
4977 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004979 return Op;
4980 }
4981 return SDValue();
4982 }
4983
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004985 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004986
Eli Friedman36df4992009-05-27 00:47:34 +00004987 // These are really Legal; return the operand so the caller accepts it as
4988 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004990 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004992 Subtarget->is64Bit()) {
4993 return Op;
4994 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004995
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004996 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004997 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004998 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004999 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005000 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005001 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005002 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005003 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005004 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5005}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006
Owen Andersone50ed302009-08-10 22:56:29 +00005007SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005008 SDValue StackSlot,
5009 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005010 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005011 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005012 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005013 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005014 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005015 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005016 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005017 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005018 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005019 Ops.push_back(Chain);
5020 Ops.push_back(StackSlot);
5021 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00005022 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00005023 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005024
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005025 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005027 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005028
5029 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5030 // shouldn't be necessary except that RFP cannot be live across
5031 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005032 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005033 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005034 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005036 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005037 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005039 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005040 Ops.push_back(DAG.getValueType(Op.getValueType()));
5041 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005042 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5043 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005044 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005045 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005046
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 return Result;
5048}
5049
Bill Wendling8b8a6362009-01-17 03:56:04 +00005050// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5051SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5052 // This algorithm is not obvious. Here it is in C code, more or less:
5053 /*
5054 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5055 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5056 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005057
Bill Wendling8b8a6362009-01-17 03:56:04 +00005058 // Copy ints to xmm registers.
5059 __m128i xh = _mm_cvtsi32_si128( hi );
5060 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005061
Bill Wendling8b8a6362009-01-17 03:56:04 +00005062 // Combine into low half of a single xmm register.
5063 __m128i x = _mm_unpacklo_epi32( xh, xl );
5064 __m128d d;
5065 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005066
Bill Wendling8b8a6362009-01-17 03:56:04 +00005067 // Merge in appropriate exponents to give the integer bits the right
5068 // magnitude.
5069 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005070
Bill Wendling8b8a6362009-01-17 03:56:04 +00005071 // Subtract away the biases to deal with the IEEE-754 double precision
5072 // implicit 1.
5073 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005074
Bill Wendling8b8a6362009-01-17 03:56:04 +00005075 // All conversions up to here are exact. The correctly rounded result is
5076 // calculated using the current rounding mode using the following
5077 // horizontal add.
5078 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5079 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5080 // store doesn't really need to be here (except
5081 // maybe to zero the other double)
5082 return sd;
5083 }
5084 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005085
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005086 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005087 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005088
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005089 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005090 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005091 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5092 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5093 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5094 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005095 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005096 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005097
Bill Wendling8b8a6362009-01-17 03:56:04 +00005098 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005099 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005100 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005101 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005102 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005103 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005104 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005105
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5107 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005108 Op.getOperand(0),
5109 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5111 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005112 Op.getOperand(0),
5113 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5115 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005116 PseudoSourceValue::getConstantPool(), 0,
5117 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005118 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5119 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5120 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005121 PseudoSourceValue::getConstantPool(), 0,
5122 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005124
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005125 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005126 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5128 DAG.getUNDEF(MVT::v2f64), ShufMask);
5129 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5130 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005131 DAG.getIntPtrConstant(0));
5132}
5133
Bill Wendling8b8a6362009-01-17 03:56:04 +00005134// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5135SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005136 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005137 // FP constant to bias correct the final result.
5138 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005140
5141 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5143 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005144 Op.getOperand(0),
5145 DAG.getIntPtrConstant(0)));
5146
Owen Anderson825b72b2009-08-11 20:47:22 +00005147 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5148 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005149 DAG.getIntPtrConstant(0));
5150
5151 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5153 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005154 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 MVT::v2f64, Load)),
5156 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005157 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 MVT::v2f64, Bias)));
5159 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5160 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005161 DAG.getIntPtrConstant(0));
5162
5163 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005164 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005165
5166 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005167 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005168
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005170 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005171 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005173 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005174 }
5175
5176 // Handle final rounding.
5177 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005178}
5179
5180SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005181 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005182 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005183
Evan Chenga06ec9e2009-01-19 08:08:22 +00005184 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5185 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5186 // the optimization here.
5187 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005188 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005189
Owen Andersone50ed302009-08-10 22:56:29 +00005190 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005192 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005193 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005194 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005195
Bill Wendling8b8a6362009-01-17 03:56:04 +00005196 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005197 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005198 return LowerUINT_TO_FP_i32(Op, DAG);
5199 }
5200
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005202
5203 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005205 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5206 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5207 getPointerTy(), StackSlot, WordOff);
5208 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5209 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005211 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005213}
5214
Dan Gohman475871a2008-07-27 21:46:04 +00005215std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005216FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005217 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005218
Owen Andersone50ed302009-08-10 22:56:29 +00005219 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005220
5221 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5223 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005224 }
5225
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5227 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005228 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005229
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005230 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005232 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005233 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005234 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005236 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005237 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005238
Evan Cheng87c89352007-10-15 20:11:21 +00005239 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5240 // stack slot.
5241 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005242 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005243 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005244 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005245
Evan Cheng0db9fe62006-04-25 20:13:52 +00005246 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005248 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5250 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5251 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005253
Dan Gohman475871a2008-07-27 21:46:04 +00005254 SDValue Chain = DAG.getEntryNode();
5255 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005256 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005258 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005259 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005261 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005262 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5263 };
Dale Johannesenace16102009-02-03 19:33:06 +00005264 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005266 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5268 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005269
Evan Cheng0db9fe62006-04-25 20:13:52 +00005270 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005271 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005273
Chris Lattner27a6c732007-11-24 07:07:01 +00005274 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275}
5276
Dan Gohman475871a2008-07-27 21:46:04 +00005277SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005278 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 if (Op.getValueType() == MVT::v2i32 &&
5280 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005281 return Op;
5282 }
5283 return SDValue();
5284 }
5285
Eli Friedman948e95a2009-05-23 09:59:16 +00005286 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005287 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005288 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5289 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005290
Chris Lattner27a6c732007-11-24 07:07:01 +00005291 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005292 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005293 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005294}
5295
Eli Friedman948e95a2009-05-23 09:59:16 +00005296SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5297 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5298 SDValue FIST = Vals.first, StackSlot = Vals.second;
5299 assert(FIST.getNode() && "Unexpected failure");
5300
5301 // Load the result.
5302 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5303 FIST, StackSlot, NULL, 0);
5304}
5305
Dan Gohman475871a2008-07-27 21:46:04 +00005306SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005307 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005308 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005309 EVT VT = Op.getValueType();
5310 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005311 if (VT.isVector())
5312 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005315 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005316 CV.push_back(C);
5317 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005319 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005320 CV.push_back(C);
5321 CV.push_back(C);
5322 CV.push_back(C);
5323 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005324 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005325 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005326 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005327 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005328 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005329 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005330 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331}
5332
Dan Gohman475871a2008-07-27 21:46:04 +00005333SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005334 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005335 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005336 EVT VT = Op.getValueType();
5337 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005338 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005339 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005340 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005342 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005343 CV.push_back(C);
5344 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005346 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005347 CV.push_back(C);
5348 CV.push_back(C);
5349 CV.push_back(C);
5350 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005352 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005353 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005354 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005355 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005356 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005357 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005358 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005359 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5360 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005361 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005363 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005364 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005365 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366}
5367
Dan Gohman475871a2008-07-27 21:46:04 +00005368SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005369 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005370 SDValue Op0 = Op.getOperand(0);
5371 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005372 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005373 EVT VT = Op.getValueType();
5374 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005375
5376 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005377 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005378 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005379 SrcVT = VT;
5380 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005381 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005382 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005383 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005384 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005385 }
5386
5387 // At this point the operands and the result should have the same
5388 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005389
Evan Cheng68c47cb2007-01-05 07:55:56 +00005390 // First get the sign bit of second operand.
5391 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005393 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5394 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005395 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005396 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5397 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5398 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5399 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005400 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005401 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005402 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005403 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005404 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005405 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005406 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005407
5408 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005409 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005410 // Op0 is MVT::f32, Op1 is MVT::f64.
5411 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5412 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5413 DAG.getConstant(32, MVT::i32));
5414 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5415 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005416 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005417 }
5418
Evan Cheng73d6cf12007-01-05 21:37:56 +00005419 // Clear first operand sign bit.
5420 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005422 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5423 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005424 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005425 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5426 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5427 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5428 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005429 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005430 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005431 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005432 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005433 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005434 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005435 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005436
5437 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005438 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005439}
5440
Dan Gohman076aee32009-03-04 19:44:21 +00005441/// Emit nodes that will be selected as "test Op0,Op0", or something
5442/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005443SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5444 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005445 DebugLoc dl = Op.getDebugLoc();
5446
Dan Gohman31125812009-03-07 01:58:32 +00005447 // CF and OF aren't always set the way we want. Determine which
5448 // of these we need.
5449 bool NeedCF = false;
5450 bool NeedOF = false;
5451 switch (X86CC) {
5452 case X86::COND_A: case X86::COND_AE:
5453 case X86::COND_B: case X86::COND_BE:
5454 NeedCF = true;
5455 break;
5456 case X86::COND_G: case X86::COND_GE:
5457 case X86::COND_L: case X86::COND_LE:
5458 case X86::COND_O: case X86::COND_NO:
5459 NeedOF = true;
5460 break;
5461 default: break;
5462 }
5463
Dan Gohman076aee32009-03-04 19:44:21 +00005464 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005465 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5466 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5467 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005468 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005469 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005470 switch (Op.getNode()->getOpcode()) {
5471 case ISD::ADD:
5472 // Due to an isel shortcoming, be conservative if this add is likely to
5473 // be selected as part of a load-modify-store instruction. When the root
5474 // node in a match is a store, isel doesn't know how to remap non-chain
5475 // non-flag uses of other nodes in the match, such as the ADD in this
5476 // case. This leads to the ADD being left around and reselected, with
5477 // the result being two adds in the output.
5478 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5479 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5480 if (UI->getOpcode() == ISD::STORE)
5481 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005482 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005483 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5484 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005485 if (C->getAPIntValue() == 1) {
5486 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005487 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005488 break;
5489 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005490 // An add of negative one (subtract of one) will be selected as a DEC.
5491 if (C->getAPIntValue().isAllOnesValue()) {
5492 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005493 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005494 break;
5495 }
5496 }
Dan Gohman076aee32009-03-04 19:44:21 +00005497 // Otherwise use a regular EFLAGS-setting add.
5498 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005499 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005500 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005501 case ISD::AND: {
5502 // If the primary and result isn't used, don't bother using X86ISD::AND,
5503 // because a TEST instruction will be better.
5504 bool NonFlagUse = false;
5505 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5506 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5507 if (UI->getOpcode() != ISD::BRCOND &&
5508 UI->getOpcode() != ISD::SELECT &&
5509 UI->getOpcode() != ISD::SETCC) {
5510 NonFlagUse = true;
5511 break;
5512 }
5513 if (!NonFlagUse)
5514 break;
5515 }
5516 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005517 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005518 case ISD::OR:
5519 case ISD::XOR:
5520 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005521 // likely to be selected as part of a load-modify-store instruction.
5522 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5523 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5524 if (UI->getOpcode() == ISD::STORE)
5525 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005526 // Otherwise use a regular EFLAGS-setting instruction.
5527 switch (Op.getNode()->getOpcode()) {
5528 case ISD::SUB: Opcode = X86ISD::SUB; break;
5529 case ISD::OR: Opcode = X86ISD::OR; break;
5530 case ISD::XOR: Opcode = X86ISD::XOR; break;
5531 case ISD::AND: Opcode = X86ISD::AND; break;
5532 default: llvm_unreachable("unexpected operator!");
5533 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005534 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005535 break;
5536 case X86ISD::ADD:
5537 case X86ISD::SUB:
5538 case X86ISD::INC:
5539 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005540 case X86ISD::OR:
5541 case X86ISD::XOR:
5542 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005543 return SDValue(Op.getNode(), 1);
5544 default:
5545 default_case:
5546 break;
5547 }
5548 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005550 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005551 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005552 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005553 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005554 DAG.ReplaceAllUsesWith(Op, New);
5555 return SDValue(New.getNode(), 1);
5556 }
5557 }
5558
5559 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005561 DAG.getConstant(0, Op.getValueType()));
5562}
5563
5564/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5565/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005566SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5567 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005568 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5569 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005570 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005571
5572 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005574}
5575
Dan Gohman475871a2008-07-27 21:46:04 +00005576SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005578 SDValue Op0 = Op.getOperand(0);
5579 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005580 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005581 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005582
Dan Gohmane5af2d32009-01-29 01:59:02 +00005583 // Lower (X & (1 << N)) == 0 to BT(X, N).
5584 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5585 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005586 if (Op0.getOpcode() == ISD::AND &&
5587 Op0.hasOneUse() &&
5588 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005589 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005590 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005591 SDValue LHS, RHS;
5592 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5593 if (ConstantSDNode *Op010C =
5594 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5595 if (Op010C->getZExtValue() == 1) {
5596 LHS = Op0.getOperand(0);
5597 RHS = Op0.getOperand(1).getOperand(1);
5598 }
5599 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5600 if (ConstantSDNode *Op000C =
5601 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5602 if (Op000C->getZExtValue() == 1) {
5603 LHS = Op0.getOperand(1);
5604 RHS = Op0.getOperand(0).getOperand(1);
5605 }
5606 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5607 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5608 SDValue AndLHS = Op0.getOperand(0);
5609 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5610 LHS = AndLHS.getOperand(0);
5611 RHS = AndLHS.getOperand(1);
5612 }
5613 }
Evan Cheng0488db92007-09-25 01:57:46 +00005614
Dan Gohmane5af2d32009-01-29 01:59:02 +00005615 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005616 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5617 // instruction. Since the shift amount is in-range-or-undefined, we know
5618 // that doing a bittest on the i16 value is ok. We extend to i32 because
5619 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 if (LHS.getValueType() == MVT::i8)
5621 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005622
5623 // If the operand types disagree, extend the shift amount to match. Since
5624 // BT ignores high bits (like shifts) we can use anyextend.
5625 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005626 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005627
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005629 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5631 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005632 }
5633 }
5634
5635 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5636 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005637 if (X86CC == X86::COND_INVALID)
5638 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005639
Dan Gohman31125812009-03-07 01:58:32 +00005640 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5642 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005643}
5644
Dan Gohman475871a2008-07-27 21:46:04 +00005645SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5646 SDValue Cond;
5647 SDValue Op0 = Op.getOperand(0);
5648 SDValue Op1 = Op.getOperand(1);
5649 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005650 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005651 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5652 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005653 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005654
5655 if (isFP) {
5656 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005657 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5659 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005660 bool Swap = false;
5661
5662 switch (SetCCOpcode) {
5663 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005664 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005665 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005666 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005667 case ISD::SETGT: Swap = true; // Fallthrough
5668 case ISD::SETLT:
5669 case ISD::SETOLT: SSECC = 1; break;
5670 case ISD::SETOGE:
5671 case ISD::SETGE: Swap = true; // Fallthrough
5672 case ISD::SETLE:
5673 case ISD::SETOLE: SSECC = 2; break;
5674 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005675 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005676 case ISD::SETNE: SSECC = 4; break;
5677 case ISD::SETULE: Swap = true;
5678 case ISD::SETUGE: SSECC = 5; break;
5679 case ISD::SETULT: Swap = true;
5680 case ISD::SETUGT: SSECC = 6; break;
5681 case ISD::SETO: SSECC = 7; break;
5682 }
5683 if (Swap)
5684 std::swap(Op0, Op1);
5685
Nate Begemanfb8ead02008-07-25 19:05:58 +00005686 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005687 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005688 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005689 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5691 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005692 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005693 }
5694 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005695 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5697 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005698 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005699 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005700 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005701 }
5702 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005704 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005705
Nate Begeman30a0de92008-07-17 16:51:19 +00005706 // We are handling one of the integer comparisons here. Since SSE only has
5707 // GT and EQ comparisons for integer, swapping operands and multiple
5708 // operations may be required for some comparisons.
5709 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5710 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005711
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005713 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 case MVT::v8i8:
5715 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5716 case MVT::v4i16:
5717 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5718 case MVT::v2i32:
5719 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5720 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005721 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005722
Nate Begeman30a0de92008-07-17 16:51:19 +00005723 switch (SetCCOpcode) {
5724 default: break;
5725 case ISD::SETNE: Invert = true;
5726 case ISD::SETEQ: Opc = EQOpc; break;
5727 case ISD::SETLT: Swap = true;
5728 case ISD::SETGT: Opc = GTOpc; break;
5729 case ISD::SETGE: Swap = true;
5730 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5731 case ISD::SETULT: Swap = true;
5732 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5733 case ISD::SETUGE: Swap = true;
5734 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5735 }
5736 if (Swap)
5737 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005738
Nate Begeman30a0de92008-07-17 16:51:19 +00005739 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5740 // bits of the inputs before performing those operations.
5741 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005742 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005743 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5744 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005745 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005746 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5747 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005748 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5749 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005750 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005751
Dale Johannesenace16102009-02-03 19:33:06 +00005752 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005753
5754 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005755 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005756 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005757
Nate Begeman30a0de92008-07-17 16:51:19 +00005758 return Result;
5759}
Evan Cheng0488db92007-09-25 01:57:46 +00005760
Evan Cheng370e5342008-12-03 08:38:43 +00005761// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005762static bool isX86LogicalCmp(SDValue Op) {
5763 unsigned Opc = Op.getNode()->getOpcode();
5764 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5765 return true;
5766 if (Op.getResNo() == 1 &&
5767 (Opc == X86ISD::ADD ||
5768 Opc == X86ISD::SUB ||
5769 Opc == X86ISD::SMUL ||
5770 Opc == X86ISD::UMUL ||
5771 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005772 Opc == X86ISD::DEC ||
5773 Opc == X86ISD::OR ||
5774 Opc == X86ISD::XOR ||
5775 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005776 return true;
5777
5778 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005779}
5780
Dan Gohman475871a2008-07-27 21:46:04 +00005781SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005782 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005783 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005784 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005785 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005786
Dan Gohman1a492952009-10-20 16:22:37 +00005787 if (Cond.getOpcode() == ISD::SETCC) {
5788 SDValue NewCond = LowerSETCC(Cond, DAG);
5789 if (NewCond.getNode())
5790 Cond = NewCond;
5791 }
Evan Cheng734503b2006-09-11 02:19:56 +00005792
Evan Cheng3f41d662007-10-08 22:16:29 +00005793 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5794 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005795 if (Cond.getOpcode() == X86ISD::SETCC) {
5796 CC = Cond.getOperand(0);
5797
Dan Gohman475871a2008-07-27 21:46:04 +00005798 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005799 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005800 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005801
Evan Cheng3f41d662007-10-08 22:16:29 +00005802 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005803 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005804 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005805 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005806
Chris Lattnerd1980a52009-03-12 06:52:53 +00005807 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5808 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005809 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005810 addTest = false;
5811 }
5812 }
5813
5814 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005816 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005817 }
5818
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005820 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005821 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5822 // condition is true.
5823 Ops.push_back(Op.getOperand(2));
5824 Ops.push_back(Op.getOperand(1));
5825 Ops.push_back(CC);
5826 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005827 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005828}
5829
Evan Cheng370e5342008-12-03 08:38:43 +00005830// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5831// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5832// from the AND / OR.
5833static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5834 Opc = Op.getOpcode();
5835 if (Opc != ISD::OR && Opc != ISD::AND)
5836 return false;
5837 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5838 Op.getOperand(0).hasOneUse() &&
5839 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5840 Op.getOperand(1).hasOneUse());
5841}
5842
Evan Cheng961d6d42009-02-02 08:19:07 +00005843// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5844// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005845static bool isXor1OfSetCC(SDValue Op) {
5846 if (Op.getOpcode() != ISD::XOR)
5847 return false;
5848 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5849 if (N1C && N1C->getAPIntValue() == 1) {
5850 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5851 Op.getOperand(0).hasOneUse();
5852 }
5853 return false;
5854}
5855
Dan Gohman475871a2008-07-27 21:46:04 +00005856SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005857 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005858 SDValue Chain = Op.getOperand(0);
5859 SDValue Cond = Op.getOperand(1);
5860 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005861 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005862 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005863
Dan Gohman1a492952009-10-20 16:22:37 +00005864 if (Cond.getOpcode() == ISD::SETCC) {
5865 SDValue NewCond = LowerSETCC(Cond, DAG);
5866 if (NewCond.getNode())
5867 Cond = NewCond;
5868 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005869#if 0
5870 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005871 else if (Cond.getOpcode() == X86ISD::ADD ||
5872 Cond.getOpcode() == X86ISD::SUB ||
5873 Cond.getOpcode() == X86ISD::SMUL ||
5874 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005875 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005876#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005877
Evan Cheng3f41d662007-10-08 22:16:29 +00005878 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5879 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005880 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005881 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005882
Dan Gohman475871a2008-07-27 21:46:04 +00005883 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005884 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005885 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005886 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005887 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005888 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005889 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005890 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005891 default: break;
5892 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005893 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005894 // These can only come from an arithmetic instruction with overflow,
5895 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005896 Cond = Cond.getNode()->getOperand(1);
5897 addTest = false;
5898 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005899 }
Evan Cheng0488db92007-09-25 01:57:46 +00005900 }
Evan Cheng370e5342008-12-03 08:38:43 +00005901 } else {
5902 unsigned CondOpc;
5903 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5904 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005905 if (CondOpc == ISD::OR) {
5906 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5907 // two branches instead of an explicit OR instruction with a
5908 // separate test.
5909 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005910 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005911 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005912 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005913 Chain, Dest, CC, Cmp);
5914 CC = Cond.getOperand(1).getOperand(0);
5915 Cond = Cmp;
5916 addTest = false;
5917 }
5918 } else { // ISD::AND
5919 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5920 // two branches instead of an explicit AND instruction with a
5921 // separate test. However, we only do this if this block doesn't
5922 // have a fall-through edge, because this requires an explicit
5923 // jmp when the condition is false.
5924 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005925 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005926 Op.getNode()->hasOneUse()) {
5927 X86::CondCode CCode =
5928 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5929 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005930 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005931 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5932 // Look for an unconditional branch following this conditional branch.
5933 // We need this because we need to reverse the successors in order
5934 // to implement FCMP_OEQ.
5935 if (User.getOpcode() == ISD::BR) {
5936 SDValue FalseBB = User.getOperand(1);
5937 SDValue NewBR =
5938 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5939 assert(NewBR == User);
5940 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005941
Dale Johannesene4d209d2009-02-03 20:21:25 +00005942 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005943 Chain, Dest, CC, Cmp);
5944 X86::CondCode CCode =
5945 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5946 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005948 Cond = Cmp;
5949 addTest = false;
5950 }
5951 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005952 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005953 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5954 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5955 // It should be transformed during dag combiner except when the condition
5956 // is set by a arithmetics with overflow node.
5957 X86::CondCode CCode =
5958 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5959 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005960 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005961 Cond = Cond.getOperand(0).getOperand(1);
5962 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005963 }
Evan Cheng0488db92007-09-25 01:57:46 +00005964 }
5965
5966 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005967 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005968 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005969 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005970 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005971 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005972}
5973
Anton Korobeynikove060b532007-04-17 19:34:00 +00005974
5975// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5976// Calls to _alloca is needed to probe the stack when allocating more than 4k
5977// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5978// that the guard pages used by the OS virtual memory manager are allocated in
5979// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005980SDValue
5981X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005982 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005983 assert(Subtarget->isTargetCygMing() &&
5984 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005985 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005986
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005987 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005988 SDValue Chain = Op.getOperand(0);
5989 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005990 // FIXME: Ensure alignment here
5991
Dan Gohman475871a2008-07-27 21:46:04 +00005992 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005993
Owen Andersone50ed302009-08-10 22:56:29 +00005994 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005995 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005996
Chris Lattnere563bbc2008-10-11 22:08:30 +00005997 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005998
Dale Johannesendd64c412009-02-04 00:33:20 +00005999 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006000 Flag = Chain.getValue(1);
6001
Owen Anderson825b72b2009-08-11 20:47:22 +00006002 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006003 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006004 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006005 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006006 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006007 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006008 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006009 Flag = Chain.getValue(1);
6010
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006011 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006012 DAG.getIntPtrConstant(0, true),
6013 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006014 Flag);
6015
Dale Johannesendd64c412009-02-04 00:33:20 +00006016 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006017
Dan Gohman475871a2008-07-27 21:46:04 +00006018 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006019 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006020}
6021
Dan Gohman475871a2008-07-27 21:46:04 +00006022SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006023X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006024 SDValue Chain,
6025 SDValue Dst, SDValue Src,
6026 SDValue Size, unsigned Align,
6027 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006028 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006029 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006030
Bill Wendling6f287b22008-09-30 21:22:07 +00006031 // If not DWORD aligned or size is more than the threshold, call the library.
6032 // The libc version is likely to be faster for these cases. It can use the
6033 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006034 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006035 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006036 ConstantSize->getZExtValue() >
6037 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006038 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006039
6040 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006041 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006042
Bill Wendling6158d842008-10-01 00:59:58 +00006043 if (const char *bzeroEntry = V &&
6044 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006045 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006046 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006047 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006048 TargetLowering::ArgListEntry Entry;
6049 Entry.Node = Dst;
6050 Entry.Ty = IntPtrTy;
6051 Args.push_back(Entry);
6052 Entry.Node = Size;
6053 Args.push_back(Entry);
6054 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006055 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6056 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006057 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006058 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006059 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006060 }
6061
Dan Gohman707e0182008-04-12 04:36:06 +00006062 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006063 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006064 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006065
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006066 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006067 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006068 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006069 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006070 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006071 unsigned BytesLeft = 0;
6072 bool TwoRepStos = false;
6073 if (ValC) {
6074 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006075 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006076
Evan Cheng0db9fe62006-04-25 20:13:52 +00006077 // If the value is a constant, then we can potentially use larger sets.
6078 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006079 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006080 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006081 ValReg = X86::AX;
6082 Val = (Val << 8) | Val;
6083 break;
6084 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006085 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006086 ValReg = X86::EAX;
6087 Val = (Val << 8) | Val;
6088 Val = (Val << 16) | Val;
6089 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006091 ValReg = X86::RAX;
6092 Val = (Val << 32) | Val;
6093 }
6094 break;
6095 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006096 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006097 ValReg = X86::AL;
6098 Count = DAG.getIntPtrConstant(SizeVal);
6099 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006100 }
6101
Owen Anderson825b72b2009-08-11 20:47:22 +00006102 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006103 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006104 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6105 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006106 }
6107
Dale Johannesen0f502f62009-02-03 22:26:09 +00006108 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006109 InFlag);
6110 InFlag = Chain.getValue(1);
6111 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006112 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006113 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006114 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006115 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006116 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006117
Scott Michelfdc40a02009-02-17 22:15:04 +00006118 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006119 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006120 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006121 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006122 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006123 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006124 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006125 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006126
Owen Anderson825b72b2009-08-11 20:47:22 +00006127 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006128 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006129 Ops.push_back(Chain);
6130 Ops.push_back(DAG.getValueType(AVT));
6131 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006132 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006133
Evan Cheng0db9fe62006-04-25 20:13:52 +00006134 if (TwoRepStos) {
6135 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006136 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006137 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006138 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006139 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6140 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006141 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006142 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006143 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006144 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006145 Ops.clear();
6146 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006147 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006148 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006149 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006150 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006151 // Handle the last 1 - 7 bytes.
6152 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006153 EVT AddrVT = Dst.getValueType();
6154 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006155
Dale Johannesen0f502f62009-02-03 22:26:09 +00006156 Chain = DAG.getMemset(Chain, dl,
6157 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006158 DAG.getConstant(Offset, AddrVT)),
6159 Src,
6160 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006161 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006162 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006163
Dan Gohman707e0182008-04-12 04:36:06 +00006164 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006165 return Chain;
6166}
Evan Cheng11e15b32006-04-03 20:53:28 +00006167
Dan Gohman475871a2008-07-27 21:46:04 +00006168SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006169X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006170 SDValue Chain, SDValue Dst, SDValue Src,
6171 SDValue Size, unsigned Align,
6172 bool AlwaysInline,
6173 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006174 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006175 // This requires the copy size to be a constant, preferrably
6176 // within a subtarget-specific limit.
6177 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6178 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006179 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006180 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006181 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006182 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006183
Evan Cheng1887c1c2008-08-21 21:00:15 +00006184 /// If not DWORD aligned, call the library.
6185 if ((Align & 3) != 0)
6186 return SDValue();
6187
6188 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006189 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006190 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006191 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006192
Duncan Sands83ec4b62008-06-06 12:08:01 +00006193 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006194 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006195 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006196 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006197
Dan Gohman475871a2008-07-27 21:46:04 +00006198 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006199 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006200 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006201 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006202 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006203 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006204 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006205 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006206 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006207 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006208 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006209 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006210 InFlag = Chain.getValue(1);
6211
Owen Anderson825b72b2009-08-11 20:47:22 +00006212 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006213 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006214 Ops.push_back(Chain);
6215 Ops.push_back(DAG.getValueType(AVT));
6216 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006217 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006218
Dan Gohman475871a2008-07-27 21:46:04 +00006219 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006220 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006221 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006222 // Handle the last 1 - 7 bytes.
6223 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006224 EVT DstVT = Dst.getValueType();
6225 EVT SrcVT = Src.getValueType();
6226 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006227 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006228 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006229 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006230 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006231 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006232 DAG.getConstant(BytesLeft, SizeVT),
6233 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006234 DstSV, DstSVOff + Offset,
6235 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006236 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006237
Owen Anderson825b72b2009-08-11 20:47:22 +00006238 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006239 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006240}
6241
Dan Gohman475871a2008-07-27 21:46:04 +00006242SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006243 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006244 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006245
Evan Cheng25ab6902006-09-08 06:48:29 +00006246 if (!Subtarget->is64Bit()) {
6247 // vastart just stores the address of the VarArgsFrameIndex slot into the
6248 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006249 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006250 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006251 }
6252
6253 // __va_list_tag:
6254 // gp_offset (0 - 6 * 8)
6255 // fp_offset (48 - 48 + 8 * 16)
6256 // overflow_arg_area (point to parameters coming in memory).
6257 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006258 SmallVector<SDValue, 8> MemOps;
6259 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006260 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006261 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006262 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006263 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006264 MemOps.push_back(Store);
6265
6266 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006267 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006268 FIN, DAG.getIntPtrConstant(4));
6269 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006270 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006271 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006272 MemOps.push_back(Store);
6273
6274 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006275 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006276 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006277 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006278 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006279 MemOps.push_back(Store);
6280
6281 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006282 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006283 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006284 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006285 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006286 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006287 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006288 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006289}
6290
Dan Gohman475871a2008-07-27 21:46:04 +00006291SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006292 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6293 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006294 SDValue Chain = Op.getOperand(0);
6295 SDValue SrcPtr = Op.getOperand(1);
6296 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006297
Torok Edwindac237e2009-07-08 20:53:28 +00006298 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006299 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006300}
6301
Dan Gohman475871a2008-07-27 21:46:04 +00006302SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006303 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006304 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006305 SDValue Chain = Op.getOperand(0);
6306 SDValue DstPtr = Op.getOperand(1);
6307 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006308 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6309 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006310 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006311
Dale Johannesendd64c412009-02-04 00:33:20 +00006312 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006313 DAG.getIntPtrConstant(24), 8, false,
6314 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006315}
6316
Dan Gohman475871a2008-07-27 21:46:04 +00006317SDValue
6318X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006319 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006320 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006321 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006322 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006323 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006324 case Intrinsic::x86_sse_comieq_ss:
6325 case Intrinsic::x86_sse_comilt_ss:
6326 case Intrinsic::x86_sse_comile_ss:
6327 case Intrinsic::x86_sse_comigt_ss:
6328 case Intrinsic::x86_sse_comige_ss:
6329 case Intrinsic::x86_sse_comineq_ss:
6330 case Intrinsic::x86_sse_ucomieq_ss:
6331 case Intrinsic::x86_sse_ucomilt_ss:
6332 case Intrinsic::x86_sse_ucomile_ss:
6333 case Intrinsic::x86_sse_ucomigt_ss:
6334 case Intrinsic::x86_sse_ucomige_ss:
6335 case Intrinsic::x86_sse_ucomineq_ss:
6336 case Intrinsic::x86_sse2_comieq_sd:
6337 case Intrinsic::x86_sse2_comilt_sd:
6338 case Intrinsic::x86_sse2_comile_sd:
6339 case Intrinsic::x86_sse2_comigt_sd:
6340 case Intrinsic::x86_sse2_comige_sd:
6341 case Intrinsic::x86_sse2_comineq_sd:
6342 case Intrinsic::x86_sse2_ucomieq_sd:
6343 case Intrinsic::x86_sse2_ucomilt_sd:
6344 case Intrinsic::x86_sse2_ucomile_sd:
6345 case Intrinsic::x86_sse2_ucomigt_sd:
6346 case Intrinsic::x86_sse2_ucomige_sd:
6347 case Intrinsic::x86_sse2_ucomineq_sd: {
6348 unsigned Opc = 0;
6349 ISD::CondCode CC = ISD::SETCC_INVALID;
6350 switch (IntNo) {
6351 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006352 case Intrinsic::x86_sse_comieq_ss:
6353 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006354 Opc = X86ISD::COMI;
6355 CC = ISD::SETEQ;
6356 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006357 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006358 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006359 Opc = X86ISD::COMI;
6360 CC = ISD::SETLT;
6361 break;
6362 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006363 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006364 Opc = X86ISD::COMI;
6365 CC = ISD::SETLE;
6366 break;
6367 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006368 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006369 Opc = X86ISD::COMI;
6370 CC = ISD::SETGT;
6371 break;
6372 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006373 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006374 Opc = X86ISD::COMI;
6375 CC = ISD::SETGE;
6376 break;
6377 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006378 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006379 Opc = X86ISD::COMI;
6380 CC = ISD::SETNE;
6381 break;
6382 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006383 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006384 Opc = X86ISD::UCOMI;
6385 CC = ISD::SETEQ;
6386 break;
6387 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006388 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006389 Opc = X86ISD::UCOMI;
6390 CC = ISD::SETLT;
6391 break;
6392 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006393 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006394 Opc = X86ISD::UCOMI;
6395 CC = ISD::SETLE;
6396 break;
6397 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006398 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006399 Opc = X86ISD::UCOMI;
6400 CC = ISD::SETGT;
6401 break;
6402 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006403 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006404 Opc = X86ISD::UCOMI;
6405 CC = ISD::SETGE;
6406 break;
6407 case Intrinsic::x86_sse_ucomineq_ss:
6408 case Intrinsic::x86_sse2_ucomineq_sd:
6409 Opc = X86ISD::UCOMI;
6410 CC = ISD::SETNE;
6411 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006412 }
Evan Cheng734503b2006-09-11 02:19:56 +00006413
Dan Gohman475871a2008-07-27 21:46:04 +00006414 SDValue LHS = Op.getOperand(1);
6415 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006416 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006417 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006418 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6419 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6420 DAG.getConstant(X86CC, MVT::i8), Cond);
6421 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006422 }
Eric Christopher71c67532009-07-29 00:28:05 +00006423 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006424 // an integer value, not just an instruction so lower it to the ptest
6425 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006426 case Intrinsic::x86_sse41_ptestz:
6427 case Intrinsic::x86_sse41_ptestc:
6428 case Intrinsic::x86_sse41_ptestnzc:{
6429 unsigned X86CC = 0;
6430 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006431 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006432 case Intrinsic::x86_sse41_ptestz:
6433 // ZF = 1
6434 X86CC = X86::COND_E;
6435 break;
6436 case Intrinsic::x86_sse41_ptestc:
6437 // CF = 1
6438 X86CC = X86::COND_B;
6439 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006440 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006441 // ZF and CF = 0
6442 X86CC = X86::COND_A;
6443 break;
6444 }
Eric Christopherfd179292009-08-27 18:07:15 +00006445
Eric Christopher71c67532009-07-29 00:28:05 +00006446 SDValue LHS = Op.getOperand(1);
6447 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006448 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6449 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6450 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6451 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006452 }
Evan Cheng5759f972008-05-04 09:15:50 +00006453
6454 // Fix vector shift instructions where the last operand is a non-immediate
6455 // i32 value.
6456 case Intrinsic::x86_sse2_pslli_w:
6457 case Intrinsic::x86_sse2_pslli_d:
6458 case Intrinsic::x86_sse2_pslli_q:
6459 case Intrinsic::x86_sse2_psrli_w:
6460 case Intrinsic::x86_sse2_psrli_d:
6461 case Intrinsic::x86_sse2_psrli_q:
6462 case Intrinsic::x86_sse2_psrai_w:
6463 case Intrinsic::x86_sse2_psrai_d:
6464 case Intrinsic::x86_mmx_pslli_w:
6465 case Intrinsic::x86_mmx_pslli_d:
6466 case Intrinsic::x86_mmx_pslli_q:
6467 case Intrinsic::x86_mmx_psrli_w:
6468 case Intrinsic::x86_mmx_psrli_d:
6469 case Intrinsic::x86_mmx_psrli_q:
6470 case Intrinsic::x86_mmx_psrai_w:
6471 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006472 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006473 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006474 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006475
6476 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006477 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006478 switch (IntNo) {
6479 case Intrinsic::x86_sse2_pslli_w:
6480 NewIntNo = Intrinsic::x86_sse2_psll_w;
6481 break;
6482 case Intrinsic::x86_sse2_pslli_d:
6483 NewIntNo = Intrinsic::x86_sse2_psll_d;
6484 break;
6485 case Intrinsic::x86_sse2_pslli_q:
6486 NewIntNo = Intrinsic::x86_sse2_psll_q;
6487 break;
6488 case Intrinsic::x86_sse2_psrli_w:
6489 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6490 break;
6491 case Intrinsic::x86_sse2_psrli_d:
6492 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6493 break;
6494 case Intrinsic::x86_sse2_psrli_q:
6495 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6496 break;
6497 case Intrinsic::x86_sse2_psrai_w:
6498 NewIntNo = Intrinsic::x86_sse2_psra_w;
6499 break;
6500 case Intrinsic::x86_sse2_psrai_d:
6501 NewIntNo = Intrinsic::x86_sse2_psra_d;
6502 break;
6503 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006504 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006505 switch (IntNo) {
6506 case Intrinsic::x86_mmx_pslli_w:
6507 NewIntNo = Intrinsic::x86_mmx_psll_w;
6508 break;
6509 case Intrinsic::x86_mmx_pslli_d:
6510 NewIntNo = Intrinsic::x86_mmx_psll_d;
6511 break;
6512 case Intrinsic::x86_mmx_pslli_q:
6513 NewIntNo = Intrinsic::x86_mmx_psll_q;
6514 break;
6515 case Intrinsic::x86_mmx_psrli_w:
6516 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6517 break;
6518 case Intrinsic::x86_mmx_psrli_d:
6519 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6520 break;
6521 case Intrinsic::x86_mmx_psrli_q:
6522 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6523 break;
6524 case Intrinsic::x86_mmx_psrai_w:
6525 NewIntNo = Intrinsic::x86_mmx_psra_w;
6526 break;
6527 case Intrinsic::x86_mmx_psrai_d:
6528 NewIntNo = Intrinsic::x86_mmx_psra_d;
6529 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006530 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006531 }
6532 break;
6533 }
6534 }
Mon P Wangefa42202009-09-03 19:56:25 +00006535
6536 // The vector shift intrinsics with scalars uses 32b shift amounts but
6537 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6538 // to be zero.
6539 SDValue ShOps[4];
6540 ShOps[0] = ShAmt;
6541 ShOps[1] = DAG.getConstant(0, MVT::i32);
6542 if (ShAmtVT == MVT::v4i32) {
6543 ShOps[2] = DAG.getUNDEF(MVT::i32);
6544 ShOps[3] = DAG.getUNDEF(MVT::i32);
6545 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6546 } else {
6547 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6548 }
6549
Owen Andersone50ed302009-08-10 22:56:29 +00006550 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006551 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006552 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006553 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006554 Op.getOperand(1), ShAmt);
6555 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006556 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006557}
Evan Cheng72261582005-12-20 06:22:03 +00006558
Dan Gohman475871a2008-07-27 21:46:04 +00006559SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006560 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006561 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006562
6563 if (Depth > 0) {
6564 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6565 SDValue Offset =
6566 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006567 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006568 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006569 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006570 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006571 NULL, 0);
6572 }
6573
6574 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006575 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006576 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006577 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006578}
6579
Dan Gohman475871a2008-07-27 21:46:04 +00006580SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006581 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6582 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006583 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006584 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006585 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6586 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006587 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006588 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006589 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006590 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006591}
6592
Dan Gohman475871a2008-07-27 21:46:04 +00006593SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006594 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006595 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006596}
6597
Dan Gohman475871a2008-07-27 21:46:04 +00006598SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006599{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006600 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006601 SDValue Chain = Op.getOperand(0);
6602 SDValue Offset = Op.getOperand(1);
6603 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006604 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006605
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006606 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6607 getPointerTy());
6608 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006609
Dale Johannesene4d209d2009-02-03 20:21:25 +00006610 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006611 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006612 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6613 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006614 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006615 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006616
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006619 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006620}
6621
Dan Gohman475871a2008-07-27 21:46:04 +00006622SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006623 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006624 SDValue Root = Op.getOperand(0);
6625 SDValue Trmp = Op.getOperand(1); // trampoline
6626 SDValue FPtr = Op.getOperand(2); // nested function
6627 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006628 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006629
Dan Gohman69de1932008-02-06 22:27:42 +00006630 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006631
Duncan Sands339e14f2008-01-16 22:55:25 +00006632 const X86InstrInfo *TII =
6633 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6634
Duncan Sandsb116fac2007-07-27 20:02:49 +00006635 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006636 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006637
6638 // Large code-model.
6639
6640 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6641 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6642
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006643 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6644 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006645
6646 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6647
6648 // Load the pointer to the nested function into R11.
6649 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006650 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006651 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006652 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006653
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6655 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006656 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006657
6658 // Load the 'nest' parameter value into R10.
6659 // R10 is specified in X86CallingConv.td
6660 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6662 DAG.getConstant(10, MVT::i64));
6663 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006664 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006665
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6667 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006668 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006669
6670 // Jump to the nested function.
6671 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006672 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6673 DAG.getConstant(20, MVT::i64));
6674 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006675 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006676
6677 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006678 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6679 DAG.getConstant(22, MVT::i64));
6680 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006681 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006682
Dan Gohman475871a2008-07-27 21:46:04 +00006683 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006684 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006685 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006686 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006687 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006688 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006689 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006690 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006691
6692 switch (CC) {
6693 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006694 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006695 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006696 case CallingConv::X86_StdCall: {
6697 // Pass 'nest' parameter in ECX.
6698 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006699 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006700
6701 // Check that ECX wasn't needed by an 'inreg' parameter.
6702 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006703 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006704
Chris Lattner58d74912008-03-12 17:45:29 +00006705 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006706 unsigned InRegCount = 0;
6707 unsigned Idx = 1;
6708
6709 for (FunctionType::param_iterator I = FTy->param_begin(),
6710 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006711 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006712 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006713 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006714
6715 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006716 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006717 }
6718 }
6719 break;
6720 }
6721 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006722 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006723 // Pass 'nest' parameter in EAX.
6724 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006725 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006726 break;
6727 }
6728
Dan Gohman475871a2008-07-27 21:46:04 +00006729 SDValue OutChains[4];
6730 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006731
Owen Anderson825b72b2009-08-11 20:47:22 +00006732 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6733 DAG.getConstant(10, MVT::i32));
6734 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006735
Duncan Sands339e14f2008-01-16 22:55:25 +00006736 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006737 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006738 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006740 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006741
Owen Anderson825b72b2009-08-11 20:47:22 +00006742 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6743 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006744 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006745
Duncan Sands339e14f2008-01-16 22:55:25 +00006746 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6748 DAG.getConstant(5, MVT::i32));
6749 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006750 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006751
Owen Anderson825b72b2009-08-11 20:47:22 +00006752 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6753 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006755
Dan Gohman475871a2008-07-27 21:46:04 +00006756 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006759 }
6760}
6761
Dan Gohman475871a2008-07-27 21:46:04 +00006762SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006763 /*
6764 The rounding mode is in bits 11:10 of FPSR, and has the following
6765 settings:
6766 00 Round to nearest
6767 01 Round to -inf
6768 10 Round to +inf
6769 11 Round to 0
6770
6771 FLT_ROUNDS, on the other hand, expects the following:
6772 -1 Undefined
6773 0 Round to 0
6774 1 Round to nearest
6775 2 Round to +inf
6776 3 Round to -inf
6777
6778 To perform the conversion, we do:
6779 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6780 */
6781
6782 MachineFunction &MF = DAG.getMachineFunction();
6783 const TargetMachine &TM = MF.getTarget();
6784 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6785 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006786 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006787 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006788
6789 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006790 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006791 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006792
Owen Anderson825b72b2009-08-11 20:47:22 +00006793 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006794 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006795
6796 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006798
6799 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006800 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006801 DAG.getNode(ISD::SRL, dl, MVT::i16,
6802 DAG.getNode(ISD::AND, dl, MVT::i16,
6803 CWD, DAG.getConstant(0x800, MVT::i16)),
6804 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006805 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 DAG.getNode(ISD::SRL, dl, MVT::i16,
6807 DAG.getNode(ISD::AND, dl, MVT::i16,
6808 CWD, DAG.getConstant(0x400, MVT::i16)),
6809 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006810
Dan Gohman475871a2008-07-27 21:46:04 +00006811 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 DAG.getNode(ISD::AND, dl, MVT::i16,
6813 DAG.getNode(ISD::ADD, dl, MVT::i16,
6814 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6815 DAG.getConstant(1, MVT::i16)),
6816 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006817
6818
Duncan Sands83ec4b62008-06-06 12:08:01 +00006819 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006820 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006821}
6822
Dan Gohman475871a2008-07-27 21:46:04 +00006823SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006824 EVT VT = Op.getValueType();
6825 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006826 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006827 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006828
6829 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006830 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006831 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006832 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006833 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006834 }
Evan Cheng18efe262007-12-14 02:13:44 +00006835
Evan Cheng152804e2007-12-14 08:30:15 +00006836 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006837 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006838 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006839
6840 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006841 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006842 Ops.push_back(Op);
6843 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006844 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006845 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006846 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006847
6848 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006849 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006850
Owen Anderson825b72b2009-08-11 20:47:22 +00006851 if (VT == MVT::i8)
6852 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006853 return Op;
6854}
6855
Dan Gohman475871a2008-07-27 21:46:04 +00006856SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006857 EVT VT = Op.getValueType();
6858 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006859 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006860 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006861
6862 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006863 if (VT == MVT::i8) {
6864 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006865 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006866 }
Evan Cheng152804e2007-12-14 08:30:15 +00006867
6868 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006869 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006870 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006871
6872 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006873 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006874 Ops.push_back(Op);
6875 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006877 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006878 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006879
Owen Anderson825b72b2009-08-11 20:47:22 +00006880 if (VT == MVT::i8)
6881 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006882 return Op;
6883}
6884
Mon P Wangaf9b9522008-12-18 21:42:19 +00006885SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006886 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006887 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006888 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006889
Mon P Wangaf9b9522008-12-18 21:42:19 +00006890 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6891 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6892 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6893 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6894 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6895 //
6896 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6897 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6898 // return AloBlo + AloBhi + AhiBlo;
6899
6900 SDValue A = Op.getOperand(0);
6901 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006902
Dale Johannesene4d209d2009-02-03 20:21:25 +00006903 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006904 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6905 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006906 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006907 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6908 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006909 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006910 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006911 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006913 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006914 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006915 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006916 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006917 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006918 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6920 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006921 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006922 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6923 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006924 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6925 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006926 return Res;
6927}
6928
6929
Bill Wendling74c37652008-12-09 22:08:41 +00006930SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6931 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6932 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006933 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6934 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006935 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006936 SDValue LHS = N->getOperand(0);
6937 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006938 unsigned BaseOp = 0;
6939 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006940 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006941
6942 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006943 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006944 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006945 // A subtract of one will be selected as a INC. Note that INC doesn't
6946 // set CF, so we can't do this for UADDO.
6947 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6948 if (C->getAPIntValue() == 1) {
6949 BaseOp = X86ISD::INC;
6950 Cond = X86::COND_O;
6951 break;
6952 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006953 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006954 Cond = X86::COND_O;
6955 break;
6956 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006957 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006958 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006959 break;
6960 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006961 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6962 // set CF, so we can't do this for USUBO.
6963 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6964 if (C->getAPIntValue() == 1) {
6965 BaseOp = X86ISD::DEC;
6966 Cond = X86::COND_O;
6967 break;
6968 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006969 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006970 Cond = X86::COND_O;
6971 break;
6972 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006973 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006974 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006975 break;
6976 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006977 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006978 Cond = X86::COND_O;
6979 break;
6980 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006981 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006982 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006983 break;
6984 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006985
Bill Wendling61edeb52008-12-02 01:06:39 +00006986 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006989
Bill Wendling61edeb52008-12-02 01:06:39 +00006990 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006991 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006993
Bill Wendling61edeb52008-12-02 01:06:39 +00006994 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6995 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006996}
6997
Dan Gohman475871a2008-07-27 21:46:04 +00006998SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006999 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007000 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007001 unsigned Reg = 0;
7002 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007004 default:
7005 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 case MVT::i8: Reg = X86::AL; size = 1; break;
7007 case MVT::i16: Reg = X86::AX; size = 2; break;
7008 case MVT::i32: Reg = X86::EAX; size = 4; break;
7009 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007010 assert(Subtarget->is64Bit() && "Node not type legal!");
7011 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007012 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007013 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007014 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007015 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007016 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007017 Op.getOperand(1),
7018 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007019 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007020 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007022 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007023 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007024 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007025 return cpOut;
7026}
7027
Duncan Sands1607f052008-12-01 11:39:25 +00007028SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007029 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007030 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007031 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007032 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007033 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007034 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007035 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7036 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007037 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007038 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7039 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007040 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007041 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007042 rdx.getValue(1)
7043 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007045}
7046
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007047SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7048 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007049 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007050 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007051 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007052 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007053 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007054 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007055 Node->getOperand(0),
7056 Node->getOperand(1), negOp,
7057 cast<AtomicSDNode>(Node)->getSrcValue(),
7058 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007059}
7060
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061/// LowerOperation - Provide custom lowering hooks for some operations.
7062///
Dan Gohman475871a2008-07-27 21:46:04 +00007063SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007064 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007065 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007066 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7067 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007068 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7069 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7070 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7071 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7072 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7073 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7074 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007075 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007076 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007077 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007078 case ISD::SHL_PARTS:
7079 case ISD::SRA_PARTS:
7080 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7081 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007082 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007083 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007084 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007085 case ISD::FABS: return LowerFABS(Op, DAG);
7086 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007087 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007088 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007089 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007090 case ISD::SELECT: return LowerSELECT(Op, DAG);
7091 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007092 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007093 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007094 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007095 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007096 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007097 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7098 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007099 case ISD::FRAME_TO_ARGS_OFFSET:
7100 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007101 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007102 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007103 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007104 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007105 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7106 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007107 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007108 case ISD::SADDO:
7109 case ISD::UADDO:
7110 case ISD::SSUBO:
7111 case ISD::USUBO:
7112 case ISD::SMULO:
7113 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007114 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007115 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007116}
7117
Duncan Sands1607f052008-12-01 11:39:25 +00007118void X86TargetLowering::
7119ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7120 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007121 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007122 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007123 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007124
7125 SDValue Chain = Node->getOperand(0);
7126 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007128 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007129 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007130 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007131 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007133 SDValue Result =
7134 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7135 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007136 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007138 Results.push_back(Result.getValue(2));
7139}
7140
Duncan Sands126d9072008-07-04 11:47:58 +00007141/// ReplaceNodeResults - Replace a node with an illegal result type
7142/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007143void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7144 SmallVectorImpl<SDValue>&Results,
7145 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007146 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007147 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007148 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007149 assert(false && "Do not know how to custom type legalize this operation!");
7150 return;
7151 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007152 std::pair<SDValue,SDValue> Vals =
7153 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007154 SDValue FIST = Vals.first, StackSlot = Vals.second;
7155 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007156 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007157 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007158 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007159 }
7160 return;
7161 }
7162 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007164 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007165 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007167 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007169 eax.getValue(2));
7170 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7171 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007173 Results.push_back(edx.getValue(1));
7174 return;
7175 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007176 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007177 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007179 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007180 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7181 DAG.getConstant(0, MVT::i32));
7182 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7183 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007184 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7185 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007186 cpInL.getValue(1));
7187 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007188 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7189 DAG.getConstant(0, MVT::i32));
7190 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7191 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007192 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007193 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007194 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007195 swapInL.getValue(1));
7196 SDValue Ops[] = { swapInH.getValue(0),
7197 N->getOperand(1),
7198 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007200 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007201 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007202 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007203 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007204 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007205 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007206 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007207 Results.push_back(cpOutH.getValue(1));
7208 return;
7209 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007210 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007211 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7212 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007213 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007214 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7215 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007216 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007217 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7218 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007219 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007220 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7221 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007222 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007223 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7224 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007225 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007226 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7227 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007228 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007229 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7230 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007231 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007232}
7233
Evan Cheng72261582005-12-20 06:22:03 +00007234const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7235 switch (Opcode) {
7236 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007237 case X86ISD::BSF: return "X86ISD::BSF";
7238 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007239 case X86ISD::SHLD: return "X86ISD::SHLD";
7240 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007241 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007242 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007243 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007244 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007245 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007246 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007247 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7248 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7249 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007250 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007251 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007252 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007253 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007254 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007255 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007256 case X86ISD::COMI: return "X86ISD::COMI";
7257 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007258 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007259 case X86ISD::CMOV: return "X86ISD::CMOV";
7260 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007261 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007262 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7263 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007264 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007265 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007266 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007267 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007268 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007269 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7270 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007271 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007272 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007273 case X86ISD::FMAX: return "X86ISD::FMAX";
7274 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007275 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7276 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007277 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007278 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007279 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007280 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007281 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007282 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7283 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007284 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7285 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7286 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7287 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7288 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7289 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007290 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7291 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007292 case X86ISD::VSHL: return "X86ISD::VSHL";
7293 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007294 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7295 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7296 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7297 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7298 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7299 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7300 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7301 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7302 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7303 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007304 case X86ISD::ADD: return "X86ISD::ADD";
7305 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007306 case X86ISD::SMUL: return "X86ISD::SMUL";
7307 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007308 case X86ISD::INC: return "X86ISD::INC";
7309 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007310 case X86ISD::OR: return "X86ISD::OR";
7311 case X86ISD::XOR: return "X86ISD::XOR";
7312 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007313 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007314 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007315 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007316 }
7317}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007318
Chris Lattnerc9addb72007-03-30 23:15:24 +00007319// isLegalAddressingMode - Return true if the addressing mode represented
7320// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007321bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007322 const Type *Ty) const {
7323 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007324 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007325
Chris Lattnerc9addb72007-03-30 23:15:24 +00007326 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007327 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007328 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007329
Chris Lattnerc9addb72007-03-30 23:15:24 +00007330 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007331 unsigned GVFlags =
7332 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007333
Chris Lattnerdfed4132009-07-10 07:38:24 +00007334 // If a reference to this global requires an extra load, we can't fold it.
7335 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007336 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007337
Chris Lattnerdfed4132009-07-10 07:38:24 +00007338 // If BaseGV requires a register for the PIC base, we cannot also have a
7339 // BaseReg specified.
7340 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007341 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007342
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007343 // If lower 4G is not available, then we must use rip-relative addressing.
7344 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7345 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007346 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007347
Chris Lattnerc9addb72007-03-30 23:15:24 +00007348 switch (AM.Scale) {
7349 case 0:
7350 case 1:
7351 case 2:
7352 case 4:
7353 case 8:
7354 // These scales always work.
7355 break;
7356 case 3:
7357 case 5:
7358 case 9:
7359 // These scales are formed with basereg+scalereg. Only accept if there is
7360 // no basereg yet.
7361 if (AM.HasBaseReg)
7362 return false;
7363 break;
7364 default: // Other stuff never works.
7365 return false;
7366 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007367
Chris Lattnerc9addb72007-03-30 23:15:24 +00007368 return true;
7369}
7370
7371
Evan Cheng2bd122c2007-10-26 01:56:11 +00007372bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7373 if (!Ty1->isInteger() || !Ty2->isInteger())
7374 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007375 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7376 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007377 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007378 return false;
7379 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007380}
7381
Owen Andersone50ed302009-08-10 22:56:29 +00007382bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007383 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007384 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007385 unsigned NumBits1 = VT1.getSizeInBits();
7386 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007387 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007388 return false;
7389 return Subtarget->is64Bit() || NumBits1 < 64;
7390}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007391
Dan Gohman97121ba2009-04-08 00:15:30 +00007392bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007393 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007394 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7395 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007396}
7397
Owen Andersone50ed302009-08-10 22:56:29 +00007398bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007399 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007400 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007401}
7402
Owen Andersone50ed302009-08-10 22:56:29 +00007403bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007404 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007406}
7407
Evan Cheng60c07e12006-07-05 22:17:51 +00007408/// isShuffleMaskLegal - Targets can use this to indicate that they only
7409/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7410/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7411/// are assumed to be legal.
7412bool
Eric Christopherfd179292009-08-27 18:07:15 +00007413X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007414 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007415 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007416 if (VT.getSizeInBits() == 64)
7417 return false;
7418
Nate Begemana09008b2009-10-19 02:17:23 +00007419 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007420 return (VT.getVectorNumElements() == 2 ||
7421 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7422 isMOVLMask(M, VT) ||
7423 isSHUFPMask(M, VT) ||
7424 isPSHUFDMask(M, VT) ||
7425 isPSHUFHWMask(M, VT) ||
7426 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007427 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007428 isUNPCKLMask(M, VT) ||
7429 isUNPCKHMask(M, VT) ||
7430 isUNPCKL_v_undef_Mask(M, VT) ||
7431 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007432}
7433
Dan Gohman7d8143f2008-04-09 20:09:42 +00007434bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007435X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007436 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007437 unsigned NumElts = VT.getVectorNumElements();
7438 // FIXME: This collection of masks seems suspect.
7439 if (NumElts == 2)
7440 return true;
7441 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7442 return (isMOVLMask(Mask, VT) ||
7443 isCommutedMOVLMask(Mask, VT, true) ||
7444 isSHUFPMask(Mask, VT) ||
7445 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007446 }
7447 return false;
7448}
7449
7450//===----------------------------------------------------------------------===//
7451// X86 Scheduler Hooks
7452//===----------------------------------------------------------------------===//
7453
Mon P Wang63307c32008-05-05 19:05:59 +00007454// private utility function
7455MachineBasicBlock *
7456X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7457 MachineBasicBlock *MBB,
7458 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007459 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007460 unsigned LoadOpc,
7461 unsigned CXchgOpc,
7462 unsigned copyOpc,
7463 unsigned notOpc,
7464 unsigned EAXreg,
7465 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007466 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007467 // For the atomic bitwise operator, we generate
7468 // thisMBB:
7469 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007470 // ld t1 = [bitinstr.addr]
7471 // op t2 = t1, [bitinstr.val]
7472 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007473 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7474 // bz newMBB
7475 // fallthrough -->nextMBB
7476 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7477 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007478 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007479 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007480
Mon P Wang63307c32008-05-05 19:05:59 +00007481 /// First build the CFG
7482 MachineFunction *F = MBB->getParent();
7483 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007484 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7485 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7486 F->insert(MBBIter, newMBB);
7487 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007488
Mon P Wang63307c32008-05-05 19:05:59 +00007489 // Move all successors to thisMBB to nextMBB
7490 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007491
Mon P Wang63307c32008-05-05 19:05:59 +00007492 // Update thisMBB to fall through to newMBB
7493 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007494
Mon P Wang63307c32008-05-05 19:05:59 +00007495 // newMBB jumps to itself and fall through to nextMBB
7496 newMBB->addSuccessor(nextMBB);
7497 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007498
Mon P Wang63307c32008-05-05 19:05:59 +00007499 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007500 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007501 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007502 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007503 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007504 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007505 int numArgs = bInstr->getNumOperands() - 1;
7506 for (int i=0; i < numArgs; ++i)
7507 argOpers[i] = &bInstr->getOperand(i+1);
7508
7509 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007510 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7511 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007512
Dale Johannesen140be2d2008-08-19 18:47:28 +00007513 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007515 for (int i=0; i <= lastAddrIndx; ++i)
7516 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007517
Dale Johannesen140be2d2008-08-19 18:47:28 +00007518 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007519 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007520 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007521 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007522 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007523 tt = t1;
7524
Dale Johannesen140be2d2008-08-19 18:47:28 +00007525 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007526 assert((argOpers[valArgIndx]->isReg() ||
7527 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007528 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007529 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007530 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007531 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007533 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007534 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007535
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007537 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007538
Dale Johannesene4d209d2009-02-03 20:21:25 +00007539 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007540 for (int i=0; i <= lastAddrIndx; ++i)
7541 (*MIB).addOperand(*argOpers[i]);
7542 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007543 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007544 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7545 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007546
Dale Johannesene4d209d2009-02-03 20:21:25 +00007547 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007548 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007549
Mon P Wang63307c32008-05-05 19:05:59 +00007550 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007551 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007552
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007553 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007554 return nextMBB;
7555}
7556
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007557// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007558MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007559X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7560 MachineBasicBlock *MBB,
7561 unsigned regOpcL,
7562 unsigned regOpcH,
7563 unsigned immOpcL,
7564 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007565 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007566 // For the atomic bitwise operator, we generate
7567 // thisMBB (instructions are in pairs, except cmpxchg8b)
7568 // ld t1,t2 = [bitinstr.addr]
7569 // newMBB:
7570 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7571 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007572 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007573 // mov ECX, EBX <- t5, t6
7574 // mov EAX, EDX <- t1, t2
7575 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7576 // mov t3, t4 <- EAX, EDX
7577 // bz newMBB
7578 // result in out1, out2
7579 // fallthrough -->nextMBB
7580
7581 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7582 const unsigned LoadOpc = X86::MOV32rm;
7583 const unsigned copyOpc = X86::MOV32rr;
7584 const unsigned NotOpc = X86::NOT32r;
7585 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7586 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7587 MachineFunction::iterator MBBIter = MBB;
7588 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007589
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007590 /// First build the CFG
7591 MachineFunction *F = MBB->getParent();
7592 MachineBasicBlock *thisMBB = MBB;
7593 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7594 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7595 F->insert(MBBIter, newMBB);
7596 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007597
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007598 // Move all successors to thisMBB to nextMBB
7599 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007600
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007601 // Update thisMBB to fall through to newMBB
7602 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007603
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007604 // newMBB jumps to itself and fall through to nextMBB
7605 newMBB->addSuccessor(nextMBB);
7606 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007607
Dale Johannesene4d209d2009-02-03 20:21:25 +00007608 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007609 // Insert instructions into newMBB based on incoming instruction
7610 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007611 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007612 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007613 MachineOperand& dest1Oper = bInstr->getOperand(0);
7614 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007615 MachineOperand* argOpers[2 + X86AddrNumOperands];
7616 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007617 argOpers[i] = &bInstr->getOperand(i+2);
7618
7619 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007620 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007621
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007622 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007623 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007624 for (int i=0; i <= lastAddrIndx; ++i)
7625 (*MIB).addOperand(*argOpers[i]);
7626 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007627 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007628 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007629 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007630 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007631 MachineOperand newOp3 = *(argOpers[3]);
7632 if (newOp3.isImm())
7633 newOp3.setImm(newOp3.getImm()+4);
7634 else
7635 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007636 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007637 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007638
7639 // t3/4 are defined later, at the bottom of the loop
7640 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7641 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007642 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007643 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007644 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007645 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7646
7647 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7648 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007649 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007650 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7651 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007652 } else {
7653 tt1 = t1;
7654 tt2 = t2;
7655 }
7656
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007657 int valArgIndx = lastAddrIndx + 1;
7658 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007659 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007660 "invalid operand");
7661 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7662 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007663 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007664 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007665 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007666 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007667 if (regOpcL != X86::MOV32rr)
7668 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007669 (*MIB).addOperand(*argOpers[valArgIndx]);
7670 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007671 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007672 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007673 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007674 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007675 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007676 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007677 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007678 if (regOpcH != X86::MOV32rr)
7679 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007680 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007681
Dale Johannesene4d209d2009-02-03 20:21:25 +00007682 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007683 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007684 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007685 MIB.addReg(t2);
7686
Dale Johannesene4d209d2009-02-03 20:21:25 +00007687 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007688 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007689 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007690 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007691
Dale Johannesene4d209d2009-02-03 20:21:25 +00007692 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007693 for (int i=0; i <= lastAddrIndx; ++i)
7694 (*MIB).addOperand(*argOpers[i]);
7695
7696 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007697 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7698 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007699
Dale Johannesene4d209d2009-02-03 20:21:25 +00007700 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007701 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007702 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007703 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007704
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007705 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007706 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007707
7708 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7709 return nextMBB;
7710}
7711
7712// private utility function
7713MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007714X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7715 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007716 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007717 // For the atomic min/max operator, we generate
7718 // thisMBB:
7719 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007720 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007721 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007722 // cmp t1, t2
7723 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007724 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007725 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7726 // bz newMBB
7727 // fallthrough -->nextMBB
7728 //
7729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7730 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007731 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007732 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007733
Mon P Wang63307c32008-05-05 19:05:59 +00007734 /// First build the CFG
7735 MachineFunction *F = MBB->getParent();
7736 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007737 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7738 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7739 F->insert(MBBIter, newMBB);
7740 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007741
Dan Gohmand6708ea2009-08-15 01:38:56 +00007742 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007743 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007744
Mon P Wang63307c32008-05-05 19:05:59 +00007745 // Update thisMBB to fall through to newMBB
7746 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007747
Mon P Wang63307c32008-05-05 19:05:59 +00007748 // newMBB jumps to newMBB and fall through to nextMBB
7749 newMBB->addSuccessor(nextMBB);
7750 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007751
Dale Johannesene4d209d2009-02-03 20:21:25 +00007752 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007753 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007754 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007755 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007756 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007757 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007758 int numArgs = mInstr->getNumOperands() - 1;
7759 for (int i=0; i < numArgs; ++i)
7760 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007761
Mon P Wang63307c32008-05-05 19:05:59 +00007762 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007763 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7764 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007765
Mon P Wangab3e7472008-05-05 22:56:23 +00007766 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007767 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007768 for (int i=0; i <= lastAddrIndx; ++i)
7769 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007770
Mon P Wang63307c32008-05-05 19:05:59 +00007771 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007772 assert((argOpers[valArgIndx]->isReg() ||
7773 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007774 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007775
7776 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007777 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007778 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007779 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007780 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007781 (*MIB).addOperand(*argOpers[valArgIndx]);
7782
Dale Johannesene4d209d2009-02-03 20:21:25 +00007783 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007784 MIB.addReg(t1);
7785
Dale Johannesene4d209d2009-02-03 20:21:25 +00007786 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007787 MIB.addReg(t1);
7788 MIB.addReg(t2);
7789
7790 // Generate movc
7791 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007792 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007793 MIB.addReg(t2);
7794 MIB.addReg(t1);
7795
7796 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007797 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007798 for (int i=0; i <= lastAddrIndx; ++i)
7799 (*MIB).addOperand(*argOpers[i]);
7800 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007801 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007802 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7803 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007804
Dale Johannesene4d209d2009-02-03 20:21:25 +00007805 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007806 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007807
Mon P Wang63307c32008-05-05 19:05:59 +00007808 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007809 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007810
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007811 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007812 return nextMBB;
7813}
7814
Eric Christopherf83a5de2009-08-27 18:08:16 +00007815// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7816// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007817MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007818X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007819 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007820
7821 MachineFunction *F = BB->getParent();
7822 DebugLoc dl = MI->getDebugLoc();
7823 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7824
7825 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007826 if (memArg)
7827 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7828 else
7829 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007830
7831 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7832
7833 for (unsigned i = 0; i < numArgs; ++i) {
7834 MachineOperand &Op = MI->getOperand(i+1);
7835
7836 if (!(Op.isReg() && Op.isImplicit()))
7837 MIB.addOperand(Op);
7838 }
7839
7840 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7841 .addReg(X86::XMM0);
7842
7843 F->DeleteMachineInstr(MI);
7844
7845 return BB;
7846}
7847
7848MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007849X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7850 MachineInstr *MI,
7851 MachineBasicBlock *MBB) const {
7852 // Emit code to save XMM registers to the stack. The ABI says that the
7853 // number of registers to save is given in %al, so it's theoretically
7854 // possible to do an indirect jump trick to avoid saving all of them,
7855 // however this code takes a simpler approach and just executes all
7856 // of the stores if %al is non-zero. It's less code, and it's probably
7857 // easier on the hardware branch predictor, and stores aren't all that
7858 // expensive anyway.
7859
7860 // Create the new basic blocks. One block contains all the XMM stores,
7861 // and one block is the final destination regardless of whether any
7862 // stores were performed.
7863 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7864 MachineFunction *F = MBB->getParent();
7865 MachineFunction::iterator MBBIter = MBB;
7866 ++MBBIter;
7867 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7868 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7869 F->insert(MBBIter, XMMSaveMBB);
7870 F->insert(MBBIter, EndMBB);
7871
7872 // Set up the CFG.
7873 // Move any original successors of MBB to the end block.
7874 EndMBB->transferSuccessors(MBB);
7875 // The original block will now fall through to the XMM save block.
7876 MBB->addSuccessor(XMMSaveMBB);
7877 // The XMMSaveMBB will fall through to the end block.
7878 XMMSaveMBB->addSuccessor(EndMBB);
7879
7880 // Now add the instructions.
7881 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7882 DebugLoc DL = MI->getDebugLoc();
7883
7884 unsigned CountReg = MI->getOperand(0).getReg();
7885 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7886 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7887
7888 if (!Subtarget->isTargetWin64()) {
7889 // If %al is 0, branch around the XMM save block.
7890 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7891 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7892 MBB->addSuccessor(EndMBB);
7893 }
7894
7895 // In the XMM save block, save all the XMM argument registers.
7896 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7897 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007898 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007899 F->getMachineMemOperand(
7900 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7901 MachineMemOperand::MOStore, Offset,
7902 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007903 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7904 .addFrameIndex(RegSaveFrameIndex)
7905 .addImm(/*Scale=*/1)
7906 .addReg(/*IndexReg=*/0)
7907 .addImm(/*Disp=*/Offset)
7908 .addReg(/*Segment=*/0)
7909 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007910 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007911 }
7912
7913 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7914
7915 return EndMBB;
7916}
Mon P Wang63307c32008-05-05 19:05:59 +00007917
Evan Cheng60c07e12006-07-05 22:17:51 +00007918MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007919X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007920 MachineBasicBlock *BB,
7921 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007922 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7923 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007924
Chris Lattner52600972009-09-02 05:57:00 +00007925 // To "insert" a SELECT_CC instruction, we actually have to insert the
7926 // diamond control-flow pattern. The incoming instruction knows the
7927 // destination vreg to set, the condition code register to branch on, the
7928 // true/false values to select between, and a branch opcode to use.
7929 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7930 MachineFunction::iterator It = BB;
7931 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007932
Chris Lattner52600972009-09-02 05:57:00 +00007933 // thisMBB:
7934 // ...
7935 // TrueVal = ...
7936 // cmpTY ccX, r1, r2
7937 // bCC copy1MBB
7938 // fallthrough --> copy0MBB
7939 MachineBasicBlock *thisMBB = BB;
7940 MachineFunction *F = BB->getParent();
7941 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7942 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7943 unsigned Opc =
7944 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7945 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7946 F->insert(It, copy0MBB);
7947 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007948 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007949 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007950 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007951 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007952 E = BB->succ_end(); I != E; ++I) {
7953 EM->insert(std::make_pair(*I, sinkMBB));
7954 sinkMBB->addSuccessor(*I);
7955 }
7956 // Next, remove all successors of the current block, and add the true
7957 // and fallthrough blocks as its successors.
7958 while (!BB->succ_empty())
7959 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007960 // Add the true and fallthrough blocks as its successors.
7961 BB->addSuccessor(copy0MBB);
7962 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007963
Chris Lattner52600972009-09-02 05:57:00 +00007964 // copy0MBB:
7965 // %FalseValue = ...
7966 // # fallthrough to sinkMBB
7967 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007968
Chris Lattner52600972009-09-02 05:57:00 +00007969 // Update machine-CFG edges
7970 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007971
Chris Lattner52600972009-09-02 05:57:00 +00007972 // sinkMBB:
7973 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7974 // ...
7975 BB = sinkMBB;
7976 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7977 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7978 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7979
7980 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7981 return BB;
7982}
7983
7984
7985MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007986X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007987 MachineBasicBlock *BB,
7988 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007989 switch (MI->getOpcode()) {
7990 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007991 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007992 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007993 case X86::CMOV_FR32:
7994 case X86::CMOV_FR64:
7995 case X86::CMOV_V4F32:
7996 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007997 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007998 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007999
Dale Johannesen849f2142007-07-03 00:53:03 +00008000 case X86::FP32_TO_INT16_IN_MEM:
8001 case X86::FP32_TO_INT32_IN_MEM:
8002 case X86::FP32_TO_INT64_IN_MEM:
8003 case X86::FP64_TO_INT16_IN_MEM:
8004 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008005 case X86::FP64_TO_INT64_IN_MEM:
8006 case X86::FP80_TO_INT16_IN_MEM:
8007 case X86::FP80_TO_INT32_IN_MEM:
8008 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008009 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8010 DebugLoc DL = MI->getDebugLoc();
8011
Evan Cheng60c07e12006-07-05 22:17:51 +00008012 // Change the floating point control register to use "round towards zero"
8013 // mode when truncating to an integer value.
8014 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008015 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008016 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008017
8018 // Load the old value of the high byte of the control word...
8019 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008020 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008021 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008022 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008023
8024 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008025 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008026 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008027
8028 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008029 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008030
8031 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008032 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008033 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008034
8035 // Get the X86 opcode to use.
8036 unsigned Opc;
8037 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008038 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008039 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8040 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8041 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8042 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8043 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8044 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008045 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8046 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8047 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008048 }
8049
8050 X86AddressMode AM;
8051 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008052 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008053 AM.BaseType = X86AddressMode::RegBase;
8054 AM.Base.Reg = Op.getReg();
8055 } else {
8056 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008057 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008058 }
8059 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008060 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008061 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008062 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008063 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008064 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008065 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008066 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008067 AM.GV = Op.getGlobal();
8068 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008069 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008070 }
Chris Lattner52600972009-09-02 05:57:00 +00008071 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008072 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008073
8074 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008075 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008076
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008077 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008078 return BB;
8079 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008080 // String/text processing lowering.
8081 case X86::PCMPISTRM128REG:
8082 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8083 case X86::PCMPISTRM128MEM:
8084 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8085 case X86::PCMPESTRM128REG:
8086 return EmitPCMP(MI, BB, 5, false /* in mem */);
8087 case X86::PCMPESTRM128MEM:
8088 return EmitPCMP(MI, BB, 5, true /* in mem */);
8089
8090 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008091 case X86::ATOMAND32:
8092 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008093 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008094 X86::LCMPXCHG32, X86::MOV32rr,
8095 X86::NOT32r, X86::EAX,
8096 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008097 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008098 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8099 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008100 X86::LCMPXCHG32, X86::MOV32rr,
8101 X86::NOT32r, X86::EAX,
8102 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008103 case X86::ATOMXOR32:
8104 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008105 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008106 X86::LCMPXCHG32, X86::MOV32rr,
8107 X86::NOT32r, X86::EAX,
8108 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008109 case X86::ATOMNAND32:
8110 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008111 X86::AND32ri, X86::MOV32rm,
8112 X86::LCMPXCHG32, X86::MOV32rr,
8113 X86::NOT32r, X86::EAX,
8114 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008115 case X86::ATOMMIN32:
8116 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8117 case X86::ATOMMAX32:
8118 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8119 case X86::ATOMUMIN32:
8120 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8121 case X86::ATOMUMAX32:
8122 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008123
8124 case X86::ATOMAND16:
8125 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8126 X86::AND16ri, X86::MOV16rm,
8127 X86::LCMPXCHG16, X86::MOV16rr,
8128 X86::NOT16r, X86::AX,
8129 X86::GR16RegisterClass);
8130 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008131 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008132 X86::OR16ri, X86::MOV16rm,
8133 X86::LCMPXCHG16, X86::MOV16rr,
8134 X86::NOT16r, X86::AX,
8135 X86::GR16RegisterClass);
8136 case X86::ATOMXOR16:
8137 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8138 X86::XOR16ri, X86::MOV16rm,
8139 X86::LCMPXCHG16, X86::MOV16rr,
8140 X86::NOT16r, X86::AX,
8141 X86::GR16RegisterClass);
8142 case X86::ATOMNAND16:
8143 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8144 X86::AND16ri, X86::MOV16rm,
8145 X86::LCMPXCHG16, X86::MOV16rr,
8146 X86::NOT16r, X86::AX,
8147 X86::GR16RegisterClass, true);
8148 case X86::ATOMMIN16:
8149 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8150 case X86::ATOMMAX16:
8151 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8152 case X86::ATOMUMIN16:
8153 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8154 case X86::ATOMUMAX16:
8155 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8156
8157 case X86::ATOMAND8:
8158 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8159 X86::AND8ri, X86::MOV8rm,
8160 X86::LCMPXCHG8, X86::MOV8rr,
8161 X86::NOT8r, X86::AL,
8162 X86::GR8RegisterClass);
8163 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008164 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008165 X86::OR8ri, X86::MOV8rm,
8166 X86::LCMPXCHG8, X86::MOV8rr,
8167 X86::NOT8r, X86::AL,
8168 X86::GR8RegisterClass);
8169 case X86::ATOMXOR8:
8170 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8171 X86::XOR8ri, X86::MOV8rm,
8172 X86::LCMPXCHG8, X86::MOV8rr,
8173 X86::NOT8r, X86::AL,
8174 X86::GR8RegisterClass);
8175 case X86::ATOMNAND8:
8176 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8177 X86::AND8ri, X86::MOV8rm,
8178 X86::LCMPXCHG8, X86::MOV8rr,
8179 X86::NOT8r, X86::AL,
8180 X86::GR8RegisterClass, true);
8181 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008182 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008183 case X86::ATOMAND64:
8184 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008185 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008186 X86::LCMPXCHG64, X86::MOV64rr,
8187 X86::NOT64r, X86::RAX,
8188 X86::GR64RegisterClass);
8189 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008190 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8191 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008192 X86::LCMPXCHG64, X86::MOV64rr,
8193 X86::NOT64r, X86::RAX,
8194 X86::GR64RegisterClass);
8195 case X86::ATOMXOR64:
8196 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008197 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008198 X86::LCMPXCHG64, X86::MOV64rr,
8199 X86::NOT64r, X86::RAX,
8200 X86::GR64RegisterClass);
8201 case X86::ATOMNAND64:
8202 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8203 X86::AND64ri32, X86::MOV64rm,
8204 X86::LCMPXCHG64, X86::MOV64rr,
8205 X86::NOT64r, X86::RAX,
8206 X86::GR64RegisterClass, true);
8207 case X86::ATOMMIN64:
8208 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8209 case X86::ATOMMAX64:
8210 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8211 case X86::ATOMUMIN64:
8212 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8213 case X86::ATOMUMAX64:
8214 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008215
8216 // This group does 64-bit operations on a 32-bit host.
8217 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008218 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008219 X86::AND32rr, X86::AND32rr,
8220 X86::AND32ri, X86::AND32ri,
8221 false);
8222 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008223 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224 X86::OR32rr, X86::OR32rr,
8225 X86::OR32ri, X86::OR32ri,
8226 false);
8227 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008228 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008229 X86::XOR32rr, X86::XOR32rr,
8230 X86::XOR32ri, X86::XOR32ri,
8231 false);
8232 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008233 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234 X86::AND32rr, X86::AND32rr,
8235 X86::AND32ri, X86::AND32ri,
8236 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008237 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008238 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239 X86::ADD32rr, X86::ADC32rr,
8240 X86::ADD32ri, X86::ADC32ri,
8241 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008242 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008243 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008244 X86::SUB32rr, X86::SBB32rr,
8245 X86::SUB32ri, X86::SBB32ri,
8246 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008247 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008248 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008249 X86::MOV32rr, X86::MOV32rr,
8250 X86::MOV32ri, X86::MOV32ri,
8251 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008252 case X86::VASTART_SAVE_XMM_REGS:
8253 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008254 }
8255}
8256
8257//===----------------------------------------------------------------------===//
8258// X86 Optimization Hooks
8259//===----------------------------------------------------------------------===//
8260
Dan Gohman475871a2008-07-27 21:46:04 +00008261void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008262 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008263 APInt &KnownZero,
8264 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008265 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008266 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008267 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008268 assert((Opc >= ISD::BUILTIN_OP_END ||
8269 Opc == ISD::INTRINSIC_WO_CHAIN ||
8270 Opc == ISD::INTRINSIC_W_CHAIN ||
8271 Opc == ISD::INTRINSIC_VOID) &&
8272 "Should use MaskedValueIsZero if you don't know whether Op"
8273 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008274
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008275 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008276 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008277 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008278 case X86ISD::ADD:
8279 case X86ISD::SUB:
8280 case X86ISD::SMUL:
8281 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008282 case X86ISD::INC:
8283 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008284 case X86ISD::OR:
8285 case X86ISD::XOR:
8286 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008287 // These nodes' second result is a boolean.
8288 if (Op.getResNo() == 0)
8289 break;
8290 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008291 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008292 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8293 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008294 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008295 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008296}
Chris Lattner259e97c2006-01-31 19:43:35 +00008297
Evan Cheng206ee9d2006-07-07 08:33:52 +00008298/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008299/// node is a GlobalAddress + offset.
8300bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8301 GlobalValue* &GA, int64_t &Offset) const{
8302 if (N->getOpcode() == X86ISD::Wrapper) {
8303 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008304 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008305 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008306 return true;
8307 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008308 }
Evan Chengad4196b2008-05-12 19:56:52 +00008309 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008310}
8311
Evan Chengad4196b2008-05-12 19:56:52 +00008312static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8313 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008314 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008315 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008316 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008317 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008318 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008319 return false;
8320}
8321
Nate Begeman9008ca62009-04-27 18:41:29 +00008322static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008323 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008324 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008325 SelectionDAG &DAG, MachineFrameInfo *MFI,
8326 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008327 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008328 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008329 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008330 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008331 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008332 return false;
8333 continue;
8334 }
8335
Dan Gohman475871a2008-07-27 21:46:04 +00008336 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008337 if (!Elt.getNode() ||
8338 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008339 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008340 if (!LDBase) {
8341 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008342 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008343 LDBase = cast<LoadSDNode>(Elt.getNode());
8344 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008345 continue;
8346 }
8347 if (Elt.getOpcode() == ISD::UNDEF)
8348 continue;
8349
Nate Begemanabc01992009-06-05 21:37:30 +00008350 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008351 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008352 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008353 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008354 }
8355 return true;
8356}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008357
8358/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8359/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8360/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008361/// order. In the case of v2i64, it will see if it can rewrite the
8362/// shuffle to be an appropriate build vector so it can take advantage of
8363// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008364static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008365 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008366 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008367 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008368 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008369 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8370 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008371
Eli Friedman7a5e5552009-06-07 06:52:44 +00008372 if (VT.getSizeInBits() != 128)
8373 return SDValue();
8374
Mon P Wang1e955802009-04-03 02:43:30 +00008375 // Try to combine a vector_shuffle into a 128-bit load.
8376 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008377 LoadSDNode *LD = NULL;
8378 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008379 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008380 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008381 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008382
Eli Friedman7a5e5552009-06-07 06:52:44 +00008383 if (LastLoadedElt == NumElems - 1) {
8384 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8385 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8386 LD->getSrcValue(), LD->getSrcValueOffset(),
8387 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008388 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008389 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008390 LD->isVolatile(), LD->getAlignment());
8391 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008392 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008393 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8394 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008395 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8396 }
8397 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008398}
Evan Chengd880b972008-05-09 21:53:03 +00008399
Chris Lattner83e6c992006-10-04 06:57:07 +00008400/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008401static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008402 const X86Subtarget *Subtarget) {
8403 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008404 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008405 // Get the LHS/RHS of the select.
8406 SDValue LHS = N->getOperand(1);
8407 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008408
Dan Gohman670e5392009-09-21 18:03:22 +00008409 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8410 // instructions have the peculiarity that if either operand is a NaN,
8411 // they chose what we call the RHS operand (and as such are not symmetric).
8412 // It happens that this matches the semantics of the common C idiom
8413 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008414 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008415 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008416 Cond.getOpcode() == ISD::SETCC) {
8417 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008418
Chris Lattner47b4ce82009-03-11 05:48:52 +00008419 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008420 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008421 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8422 switch (CC) {
8423 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008424 case ISD::SETULT:
8425 // This can be a min if we can prove that at least one of the operands
8426 // is not a nan.
8427 if (!FiniteOnlyFPMath()) {
8428 if (DAG.isKnownNeverNaN(RHS)) {
8429 // Put the potential NaN in the RHS so that SSE will preserve it.
8430 std::swap(LHS, RHS);
8431 } else if (!DAG.isKnownNeverNaN(LHS))
8432 break;
8433 }
8434 Opcode = X86ISD::FMIN;
8435 break;
8436 case ISD::SETOLE:
8437 // This can be a min if we can prove that at least one of the operands
8438 // is not a nan.
8439 if (!FiniteOnlyFPMath()) {
8440 if (DAG.isKnownNeverNaN(LHS)) {
8441 // Put the potential NaN in the RHS so that SSE will preserve it.
8442 std::swap(LHS, RHS);
8443 } else if (!DAG.isKnownNeverNaN(RHS))
8444 break;
8445 }
8446 Opcode = X86ISD::FMIN;
8447 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008448 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008449 // This can be a min, but if either operand is a NaN we need it to
8450 // preserve the original LHS.
8451 std::swap(LHS, RHS);
8452 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008453 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008454 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008455 Opcode = X86ISD::FMIN;
8456 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008457
Dan Gohman670e5392009-09-21 18:03:22 +00008458 case ISD::SETOGE:
8459 // This can be a max if we can prove that at least one of the operands
8460 // is not a nan.
8461 if (!FiniteOnlyFPMath()) {
8462 if (DAG.isKnownNeverNaN(LHS)) {
8463 // Put the potential NaN in the RHS so that SSE will preserve it.
8464 std::swap(LHS, RHS);
8465 } else if (!DAG.isKnownNeverNaN(RHS))
8466 break;
8467 }
8468 Opcode = X86ISD::FMAX;
8469 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008470 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008471 // This can be a max if we can prove that at least one of the operands
8472 // is not a nan.
8473 if (!FiniteOnlyFPMath()) {
8474 if (DAG.isKnownNeverNaN(RHS)) {
8475 // Put the potential NaN in the RHS so that SSE will preserve it.
8476 std::swap(LHS, RHS);
8477 } else if (!DAG.isKnownNeverNaN(LHS))
8478 break;
8479 }
8480 Opcode = X86ISD::FMAX;
8481 break;
8482 case ISD::SETUGE:
8483 // This can be a max, but if either operand is a NaN we need it to
8484 // preserve the original LHS.
8485 std::swap(LHS, RHS);
8486 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008487 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008488 case ISD::SETGE:
8489 Opcode = X86ISD::FMAX;
8490 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008491 }
Dan Gohman670e5392009-09-21 18:03:22 +00008492 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008493 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8494 switch (CC) {
8495 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008496 case ISD::SETOGE:
8497 // This can be a min if we can prove that at least one of the operands
8498 // is not a nan.
8499 if (!FiniteOnlyFPMath()) {
8500 if (DAG.isKnownNeverNaN(RHS)) {
8501 // Put the potential NaN in the RHS so that SSE will preserve it.
8502 std::swap(LHS, RHS);
8503 } else if (!DAG.isKnownNeverNaN(LHS))
8504 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008505 }
Dan Gohman670e5392009-09-21 18:03:22 +00008506 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008507 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008508 case ISD::SETUGT:
8509 // This can be a min if we can prove that at least one of the operands
8510 // is not a nan.
8511 if (!FiniteOnlyFPMath()) {
8512 if (DAG.isKnownNeverNaN(LHS)) {
8513 // Put the potential NaN in the RHS so that SSE will preserve it.
8514 std::swap(LHS, RHS);
8515 } else if (!DAG.isKnownNeverNaN(RHS))
8516 break;
8517 }
8518 Opcode = X86ISD::FMIN;
8519 break;
8520 case ISD::SETUGE:
8521 // This can be a min, but if either operand is a NaN we need it to
8522 // preserve the original LHS.
8523 std::swap(LHS, RHS);
8524 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008525 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008526 case ISD::SETGE:
8527 Opcode = X86ISD::FMIN;
8528 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008529
Dan Gohman670e5392009-09-21 18:03:22 +00008530 case ISD::SETULT:
8531 // This can be a max if we can prove that at least one of the operands
8532 // is not a nan.
8533 if (!FiniteOnlyFPMath()) {
8534 if (DAG.isKnownNeverNaN(LHS)) {
8535 // Put the potential NaN in the RHS so that SSE will preserve it.
8536 std::swap(LHS, RHS);
8537 } else if (!DAG.isKnownNeverNaN(RHS))
8538 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008539 }
Dan Gohman670e5392009-09-21 18:03:22 +00008540 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008541 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008542 case ISD::SETOLE:
8543 // This can be a max if we can prove that at least one of the operands
8544 // is not a nan.
8545 if (!FiniteOnlyFPMath()) {
8546 if (DAG.isKnownNeverNaN(RHS)) {
8547 // Put the potential NaN in the RHS so that SSE will preserve it.
8548 std::swap(LHS, RHS);
8549 } else if (!DAG.isKnownNeverNaN(LHS))
8550 break;
8551 }
8552 Opcode = X86ISD::FMAX;
8553 break;
8554 case ISD::SETULE:
8555 // This can be a max, but if either operand is a NaN we need it to
8556 // preserve the original LHS.
8557 std::swap(LHS, RHS);
8558 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008559 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008560 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008561 Opcode = X86ISD::FMAX;
8562 break;
8563 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008564 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008565
Chris Lattner47b4ce82009-03-11 05:48:52 +00008566 if (Opcode)
8567 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008568 }
Eric Christopherfd179292009-08-27 18:07:15 +00008569
Chris Lattnerd1980a52009-03-12 06:52:53 +00008570 // If this is a select between two integer constants, try to do some
8571 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008572 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8573 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008574 // Don't do this for crazy integer types.
8575 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8576 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008577 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008578 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008579
Chris Lattnercee56e72009-03-13 05:53:31 +00008580 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008581 // Efficiently invertible.
8582 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8583 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8584 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8585 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008586 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008587 }
Eric Christopherfd179292009-08-27 18:07:15 +00008588
Chris Lattnerd1980a52009-03-12 06:52:53 +00008589 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008590 if (FalseC->getAPIntValue() == 0 &&
8591 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008592 if (NeedsCondInvert) // Invert the condition if needed.
8593 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8594 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008595
Chris Lattnerd1980a52009-03-12 06:52:53 +00008596 // Zero extend the condition if needed.
8597 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008598
Chris Lattnercee56e72009-03-13 05:53:31 +00008599 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008600 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008601 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008602 }
Eric Christopherfd179292009-08-27 18:07:15 +00008603
Chris Lattner97a29a52009-03-13 05:22:11 +00008604 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008605 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008606 if (NeedsCondInvert) // Invert the condition if needed.
8607 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8608 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008609
Chris Lattner97a29a52009-03-13 05:22:11 +00008610 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008611 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8612 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008613 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008614 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008615 }
Eric Christopherfd179292009-08-27 18:07:15 +00008616
Chris Lattnercee56e72009-03-13 05:53:31 +00008617 // Optimize cases that will turn into an LEA instruction. This requires
8618 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008619 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008620 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008621 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008622
Chris Lattnercee56e72009-03-13 05:53:31 +00008623 bool isFastMultiplier = false;
8624 if (Diff < 10) {
8625 switch ((unsigned char)Diff) {
8626 default: break;
8627 case 1: // result = add base, cond
8628 case 2: // result = lea base( , cond*2)
8629 case 3: // result = lea base(cond, cond*2)
8630 case 4: // result = lea base( , cond*4)
8631 case 5: // result = lea base(cond, cond*4)
8632 case 8: // result = lea base( , cond*8)
8633 case 9: // result = lea base(cond, cond*8)
8634 isFastMultiplier = true;
8635 break;
8636 }
8637 }
Eric Christopherfd179292009-08-27 18:07:15 +00008638
Chris Lattnercee56e72009-03-13 05:53:31 +00008639 if (isFastMultiplier) {
8640 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8641 if (NeedsCondInvert) // Invert the condition if needed.
8642 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8643 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008644
Chris Lattnercee56e72009-03-13 05:53:31 +00008645 // Zero extend the condition if needed.
8646 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8647 Cond);
8648 // Scale the condition by the difference.
8649 if (Diff != 1)
8650 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8651 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008652
Chris Lattnercee56e72009-03-13 05:53:31 +00008653 // Add the base if non-zero.
8654 if (FalseC->getAPIntValue() != 0)
8655 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8656 SDValue(FalseC, 0));
8657 return Cond;
8658 }
Eric Christopherfd179292009-08-27 18:07:15 +00008659 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008660 }
8661 }
Eric Christopherfd179292009-08-27 18:07:15 +00008662
Dan Gohman475871a2008-07-27 21:46:04 +00008663 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008664}
8665
Chris Lattnerd1980a52009-03-12 06:52:53 +00008666/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8667static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8668 TargetLowering::DAGCombinerInfo &DCI) {
8669 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008670
Chris Lattnerd1980a52009-03-12 06:52:53 +00008671 // If the flag operand isn't dead, don't touch this CMOV.
8672 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8673 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008674
Chris Lattnerd1980a52009-03-12 06:52:53 +00008675 // If this is a select between two integer constants, try to do some
8676 // optimizations. Note that the operands are ordered the opposite of SELECT
8677 // operands.
8678 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8679 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8680 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8681 // larger than FalseC (the false value).
8682 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008683
Chris Lattnerd1980a52009-03-12 06:52:53 +00008684 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8685 CC = X86::GetOppositeBranchCondition(CC);
8686 std::swap(TrueC, FalseC);
8687 }
Eric Christopherfd179292009-08-27 18:07:15 +00008688
Chris Lattnerd1980a52009-03-12 06:52:53 +00008689 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008690 // This is efficient for any integer data type (including i8/i16) and
8691 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008692 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8693 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008694 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8695 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008696
Chris Lattnerd1980a52009-03-12 06:52:53 +00008697 // Zero extend the condition if needed.
8698 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008699
Chris Lattnerd1980a52009-03-12 06:52:53 +00008700 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8701 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008702 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008703 if (N->getNumValues() == 2) // Dead flag value?
8704 return DCI.CombineTo(N, Cond, SDValue());
8705 return Cond;
8706 }
Eric Christopherfd179292009-08-27 18:07:15 +00008707
Chris Lattnercee56e72009-03-13 05:53:31 +00008708 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8709 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008710 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8711 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008712 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8713 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008714
Chris Lattner97a29a52009-03-13 05:22:11 +00008715 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008716 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8717 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008718 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8719 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008720
Chris Lattner97a29a52009-03-13 05:22:11 +00008721 if (N->getNumValues() == 2) // Dead flag value?
8722 return DCI.CombineTo(N, Cond, SDValue());
8723 return Cond;
8724 }
Eric Christopherfd179292009-08-27 18:07:15 +00008725
Chris Lattnercee56e72009-03-13 05:53:31 +00008726 // Optimize cases that will turn into an LEA instruction. This requires
8727 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008728 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008729 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008730 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008731
Chris Lattnercee56e72009-03-13 05:53:31 +00008732 bool isFastMultiplier = false;
8733 if (Diff < 10) {
8734 switch ((unsigned char)Diff) {
8735 default: break;
8736 case 1: // result = add base, cond
8737 case 2: // result = lea base( , cond*2)
8738 case 3: // result = lea base(cond, cond*2)
8739 case 4: // result = lea base( , cond*4)
8740 case 5: // result = lea base(cond, cond*4)
8741 case 8: // result = lea base( , cond*8)
8742 case 9: // result = lea base(cond, cond*8)
8743 isFastMultiplier = true;
8744 break;
8745 }
8746 }
Eric Christopherfd179292009-08-27 18:07:15 +00008747
Chris Lattnercee56e72009-03-13 05:53:31 +00008748 if (isFastMultiplier) {
8749 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8750 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008751 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8752 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008753 // Zero extend the condition if needed.
8754 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8755 Cond);
8756 // Scale the condition by the difference.
8757 if (Diff != 1)
8758 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8759 DAG.getConstant(Diff, Cond.getValueType()));
8760
8761 // Add the base if non-zero.
8762 if (FalseC->getAPIntValue() != 0)
8763 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8764 SDValue(FalseC, 0));
8765 if (N->getNumValues() == 2) // Dead flag value?
8766 return DCI.CombineTo(N, Cond, SDValue());
8767 return Cond;
8768 }
Eric Christopherfd179292009-08-27 18:07:15 +00008769 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008770 }
8771 }
8772 return SDValue();
8773}
8774
8775
Evan Cheng0b0cd912009-03-28 05:57:29 +00008776/// PerformMulCombine - Optimize a single multiply with constant into two
8777/// in order to implement it with two cheaper instructions, e.g.
8778/// LEA + SHL, LEA + LEA.
8779static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8780 TargetLowering::DAGCombinerInfo &DCI) {
8781 if (DAG.getMachineFunction().
8782 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8783 return SDValue();
8784
8785 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8786 return SDValue();
8787
Owen Andersone50ed302009-08-10 22:56:29 +00008788 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008789 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008790 return SDValue();
8791
8792 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8793 if (!C)
8794 return SDValue();
8795 uint64_t MulAmt = C->getZExtValue();
8796 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8797 return SDValue();
8798
8799 uint64_t MulAmt1 = 0;
8800 uint64_t MulAmt2 = 0;
8801 if ((MulAmt % 9) == 0) {
8802 MulAmt1 = 9;
8803 MulAmt2 = MulAmt / 9;
8804 } else if ((MulAmt % 5) == 0) {
8805 MulAmt1 = 5;
8806 MulAmt2 = MulAmt / 5;
8807 } else if ((MulAmt % 3) == 0) {
8808 MulAmt1 = 3;
8809 MulAmt2 = MulAmt / 3;
8810 }
8811 if (MulAmt2 &&
8812 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8813 DebugLoc DL = N->getDebugLoc();
8814
8815 if (isPowerOf2_64(MulAmt2) &&
8816 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8817 // If second multiplifer is pow2, issue it first. We want the multiply by
8818 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8819 // is an add.
8820 std::swap(MulAmt1, MulAmt2);
8821
8822 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008823 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008824 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008825 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008826 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008827 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008828 DAG.getConstant(MulAmt1, VT));
8829
Eric Christopherfd179292009-08-27 18:07:15 +00008830 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008831 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008832 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008833 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008834 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008835 DAG.getConstant(MulAmt2, VT));
8836
8837 // Do not add new nodes to DAG combiner worklist.
8838 DCI.CombineTo(N, NewMul, false);
8839 }
8840 return SDValue();
8841}
8842
8843
Nate Begeman740ab032009-01-26 00:52:55 +00008844/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8845/// when possible.
8846static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8847 const X86Subtarget *Subtarget) {
8848 // On X86 with SSE2 support, we can transform this to a vector shift if
8849 // all elements are shifted by the same amount. We can't do this in legalize
8850 // because the a constant vector is typically transformed to a constant pool
8851 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008852 if (!Subtarget->hasSSE2())
8853 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008854
Owen Andersone50ed302009-08-10 22:56:29 +00008855 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008856 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008857 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008858
Mon P Wang3becd092009-01-28 08:12:05 +00008859 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008860 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008861 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008862 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008863 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8864 unsigned NumElts = VT.getVectorNumElements();
8865 unsigned i = 0;
8866 for (; i != NumElts; ++i) {
8867 SDValue Arg = ShAmtOp.getOperand(i);
8868 if (Arg.getOpcode() == ISD::UNDEF) continue;
8869 BaseShAmt = Arg;
8870 break;
8871 }
8872 for (; i != NumElts; ++i) {
8873 SDValue Arg = ShAmtOp.getOperand(i);
8874 if (Arg.getOpcode() == ISD::UNDEF) continue;
8875 if (Arg != BaseShAmt) {
8876 return SDValue();
8877 }
8878 }
8879 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008880 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008881 SDValue InVec = ShAmtOp.getOperand(0);
8882 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8883 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8884 unsigned i = 0;
8885 for (; i != NumElts; ++i) {
8886 SDValue Arg = InVec.getOperand(i);
8887 if (Arg.getOpcode() == ISD::UNDEF) continue;
8888 BaseShAmt = Arg;
8889 break;
8890 }
8891 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8892 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8893 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8894 if (C->getZExtValue() == SplatIdx)
8895 BaseShAmt = InVec.getOperand(1);
8896 }
8897 }
8898 if (BaseShAmt.getNode() == 0)
8899 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8900 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008901 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008902 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008903
Mon P Wangefa42202009-09-03 19:56:25 +00008904 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008905 if (EltVT.bitsGT(MVT::i32))
8906 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8907 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008908 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008909
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008910 // The shift amount is identical so we can do a vector shift.
8911 SDValue ValOp = N->getOperand(0);
8912 switch (N->getOpcode()) {
8913 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008914 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008915 break;
8916 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008917 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008918 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008919 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008920 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008921 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008922 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008923 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008924 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008925 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008926 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008927 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008928 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008929 break;
8930 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008931 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008932 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008933 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008934 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008935 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008936 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008937 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008938 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008939 break;
8940 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008941 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008942 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008943 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008944 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008945 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008946 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008947 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008948 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008949 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008950 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008951 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008952 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008953 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008954 }
8955 return SDValue();
8956}
8957
Chris Lattner149a4e52008-02-22 02:09:43 +00008958/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008959static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008960 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008961 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8962 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008963 // A preferable solution to the general problem is to figure out the right
8964 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008965
8966 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008967 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008968 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008969 if (VT.getSizeInBits() != 64)
8970 return SDValue();
8971
Devang Patel578efa92009-06-05 21:57:13 +00008972 const Function *F = DAG.getMachineFunction().getFunction();
8973 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008974 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008975 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008976 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008977 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008978 isa<LoadSDNode>(St->getValue()) &&
8979 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8980 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008981 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008982 LoadSDNode *Ld = 0;
8983 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008984 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008985 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008986 // Must be a store of a load. We currently handle two cases: the load
8987 // is a direct child, and it's under an intervening TokenFactor. It is
8988 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008989 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008990 Ld = cast<LoadSDNode>(St->getChain());
8991 else if (St->getValue().hasOneUse() &&
8992 ChainVal->getOpcode() == ISD::TokenFactor) {
8993 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008994 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008995 TokenFactorIndex = i;
8996 Ld = cast<LoadSDNode>(St->getValue());
8997 } else
8998 Ops.push_back(ChainVal->getOperand(i));
8999 }
9000 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009001
Evan Cheng536e6672009-03-12 05:59:15 +00009002 if (!Ld || !ISD::isNormalLoad(Ld))
9003 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009004
Evan Cheng536e6672009-03-12 05:59:15 +00009005 // If this is not the MMX case, i.e. we are just turning i64 load/store
9006 // into f64 load/store, avoid the transformation if there are multiple
9007 // uses of the loaded value.
9008 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9009 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009010
Evan Cheng536e6672009-03-12 05:59:15 +00009011 DebugLoc LdDL = Ld->getDebugLoc();
9012 DebugLoc StDL = N->getDebugLoc();
9013 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9014 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9015 // pair instead.
9016 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009017 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009018 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9019 Ld->getBasePtr(), Ld->getSrcValue(),
9020 Ld->getSrcValueOffset(), Ld->isVolatile(),
9021 Ld->getAlignment());
9022 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009023 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009024 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009025 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009026 Ops.size());
9027 }
Evan Cheng536e6672009-03-12 05:59:15 +00009028 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009029 St->getSrcValue(), St->getSrcValueOffset(),
9030 St->isVolatile(), St->getAlignment());
9031 }
Evan Cheng536e6672009-03-12 05:59:15 +00009032
9033 // Otherwise, lower to two pairs of 32-bit loads / stores.
9034 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009035 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9036 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009037
Owen Anderson825b72b2009-08-11 20:47:22 +00009038 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009039 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9040 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009041 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009042 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9043 Ld->isVolatile(),
9044 MinAlign(Ld->getAlignment(), 4));
9045
9046 SDValue NewChain = LoLd.getValue(1);
9047 if (TokenFactorIndex != -1) {
9048 Ops.push_back(LoLd);
9049 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009050 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009051 Ops.size());
9052 }
9053
9054 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009055 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9056 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009057
9058 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9059 St->getSrcValue(), St->getSrcValueOffset(),
9060 St->isVolatile(), St->getAlignment());
9061 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9062 St->getSrcValue(),
9063 St->getSrcValueOffset() + 4,
9064 St->isVolatile(),
9065 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009066 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009067 }
Dan Gohman475871a2008-07-27 21:46:04 +00009068 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009069}
9070
Chris Lattner6cf73262008-01-25 06:14:17 +00009071/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9072/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009073static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009074 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9075 // F[X]OR(0.0, x) -> x
9076 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009077 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9078 if (C->getValueAPF().isPosZero())
9079 return N->getOperand(1);
9080 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9081 if (C->getValueAPF().isPosZero())
9082 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009083 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009084}
9085
9086/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009087static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009088 // FAND(0.0, x) -> 0.0
9089 // FAND(x, 0.0) -> 0.0
9090 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9091 if (C->getValueAPF().isPosZero())
9092 return N->getOperand(0);
9093 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9094 if (C->getValueAPF().isPosZero())
9095 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009096 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009097}
9098
Dan Gohmane5af2d32009-01-29 01:59:02 +00009099static SDValue PerformBTCombine(SDNode *N,
9100 SelectionDAG &DAG,
9101 TargetLowering::DAGCombinerInfo &DCI) {
9102 // BT ignores high bits in the bit index operand.
9103 SDValue Op1 = N->getOperand(1);
9104 if (Op1.hasOneUse()) {
9105 unsigned BitWidth = Op1.getValueSizeInBits();
9106 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9107 APInt KnownZero, KnownOne;
9108 TargetLowering::TargetLoweringOpt TLO(DAG);
9109 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9110 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9111 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9112 DCI.CommitTargetLoweringOpt(TLO);
9113 }
9114 return SDValue();
9115}
Chris Lattner83e6c992006-10-04 06:57:07 +00009116
Eli Friedman7a5e5552009-06-07 06:52:44 +00009117static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9118 SDValue Op = N->getOperand(0);
9119 if (Op.getOpcode() == ISD::BIT_CONVERT)
9120 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009121 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009122 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009123 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009124 OpVT.getVectorElementType().getSizeInBits()) {
9125 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9126 }
9127 return SDValue();
9128}
9129
Owen Anderson99177002009-06-29 18:04:45 +00009130// On X86 and X86-64, atomic operations are lowered to locked instructions.
9131// Locked instructions, in turn, have implicit fence semantics (all memory
9132// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009133// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009134// fence-atomic-fence.
9135static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9136 SDValue atomic = N->getOperand(0);
9137 switch (atomic.getOpcode()) {
9138 case ISD::ATOMIC_CMP_SWAP:
9139 case ISD::ATOMIC_SWAP:
9140 case ISD::ATOMIC_LOAD_ADD:
9141 case ISD::ATOMIC_LOAD_SUB:
9142 case ISD::ATOMIC_LOAD_AND:
9143 case ISD::ATOMIC_LOAD_OR:
9144 case ISD::ATOMIC_LOAD_XOR:
9145 case ISD::ATOMIC_LOAD_NAND:
9146 case ISD::ATOMIC_LOAD_MIN:
9147 case ISD::ATOMIC_LOAD_MAX:
9148 case ISD::ATOMIC_LOAD_UMIN:
9149 case ISD::ATOMIC_LOAD_UMAX:
9150 break;
9151 default:
9152 return SDValue();
9153 }
Eric Christopherfd179292009-08-27 18:07:15 +00009154
Owen Anderson99177002009-06-29 18:04:45 +00009155 SDValue fence = atomic.getOperand(0);
9156 if (fence.getOpcode() != ISD::MEMBARRIER)
9157 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009158
Owen Anderson99177002009-06-29 18:04:45 +00009159 switch (atomic.getOpcode()) {
9160 case ISD::ATOMIC_CMP_SWAP:
9161 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9162 atomic.getOperand(1), atomic.getOperand(2),
9163 atomic.getOperand(3));
9164 case ISD::ATOMIC_SWAP:
9165 case ISD::ATOMIC_LOAD_ADD:
9166 case ISD::ATOMIC_LOAD_SUB:
9167 case ISD::ATOMIC_LOAD_AND:
9168 case ISD::ATOMIC_LOAD_OR:
9169 case ISD::ATOMIC_LOAD_XOR:
9170 case ISD::ATOMIC_LOAD_NAND:
9171 case ISD::ATOMIC_LOAD_MIN:
9172 case ISD::ATOMIC_LOAD_MAX:
9173 case ISD::ATOMIC_LOAD_UMIN:
9174 case ISD::ATOMIC_LOAD_UMAX:
9175 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9176 atomic.getOperand(1), atomic.getOperand(2));
9177 default:
9178 return SDValue();
9179 }
9180}
9181
Dan Gohman475871a2008-07-27 21:46:04 +00009182SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009183 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009184 SelectionDAG &DAG = DCI.DAG;
9185 switch (N->getOpcode()) {
9186 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009187 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009188 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009189 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009190 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009191 case ISD::SHL:
9192 case ISD::SRA:
9193 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009194 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009195 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009196 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9197 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009198 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009199 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009200 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009201 }
9202
Dan Gohman475871a2008-07-27 21:46:04 +00009203 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009204}
9205
Evan Cheng60c07e12006-07-05 22:17:51 +00009206//===----------------------------------------------------------------------===//
9207// X86 Inline Assembly Support
9208//===----------------------------------------------------------------------===//
9209
Chris Lattnerb8105652009-07-20 17:51:36 +00009210static bool LowerToBSwap(CallInst *CI) {
9211 // FIXME: this should verify that we are targetting a 486 or better. If not,
9212 // we will turn this bswap into something that will be lowered to logical ops
9213 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9214 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009215
Chris Lattnerb8105652009-07-20 17:51:36 +00009216 // Verify this is a simple bswap.
9217 if (CI->getNumOperands() != 2 ||
9218 CI->getType() != CI->getOperand(1)->getType() ||
9219 !CI->getType()->isInteger())
9220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009221
Chris Lattnerb8105652009-07-20 17:51:36 +00009222 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9223 if (!Ty || Ty->getBitWidth() % 16 != 0)
9224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009225
Chris Lattnerb8105652009-07-20 17:51:36 +00009226 // Okay, we can do this xform, do so now.
9227 const Type *Tys[] = { Ty };
9228 Module *M = CI->getParent()->getParent()->getParent();
9229 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009230
Chris Lattnerb8105652009-07-20 17:51:36 +00009231 Value *Op = CI->getOperand(1);
9232 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009233
Chris Lattnerb8105652009-07-20 17:51:36 +00009234 CI->replaceAllUsesWith(Op);
9235 CI->eraseFromParent();
9236 return true;
9237}
9238
9239bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9240 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9241 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9242
9243 std::string AsmStr = IA->getAsmString();
9244
9245 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9246 std::vector<std::string> AsmPieces;
9247 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9248
9249 switch (AsmPieces.size()) {
9250 default: return false;
9251 case 1:
9252 AsmStr = AsmPieces[0];
9253 AsmPieces.clear();
9254 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9255
9256 // bswap $0
9257 if (AsmPieces.size() == 2 &&
9258 (AsmPieces[0] == "bswap" ||
9259 AsmPieces[0] == "bswapq" ||
9260 AsmPieces[0] == "bswapl") &&
9261 (AsmPieces[1] == "$0" ||
9262 AsmPieces[1] == "${0:q}")) {
9263 // No need to check constraints, nothing other than the equivalent of
9264 // "=r,0" would be valid here.
9265 return LowerToBSwap(CI);
9266 }
9267 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009268 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009269 AsmPieces.size() == 3 &&
9270 AsmPieces[0] == "rorw" &&
9271 AsmPieces[1] == "$$8," &&
9272 AsmPieces[2] == "${0:w}" &&
9273 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9274 return LowerToBSwap(CI);
9275 }
9276 break;
9277 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009278 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009279 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009280 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9281 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9282 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9283 std::vector<std::string> Words;
9284 SplitString(AsmPieces[0], Words, " \t");
9285 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9286 Words.clear();
9287 SplitString(AsmPieces[1], Words, " \t");
9288 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9289 Words.clear();
9290 SplitString(AsmPieces[2], Words, " \t,");
9291 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9292 Words[2] == "%edx") {
9293 return LowerToBSwap(CI);
9294 }
9295 }
9296 }
9297 }
9298 break;
9299 }
9300 return false;
9301}
9302
9303
9304
Chris Lattnerf4dff842006-07-11 02:54:03 +00009305/// getConstraintType - Given a constraint letter, return the type of
9306/// constraint it is for this target.
9307X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009308X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9309 if (Constraint.size() == 1) {
9310 switch (Constraint[0]) {
9311 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009312 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009313 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009314 case 'r':
9315 case 'R':
9316 case 'l':
9317 case 'q':
9318 case 'Q':
9319 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009320 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009321 case 'Y':
9322 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009323 case 'e':
9324 case 'Z':
9325 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009326 default:
9327 break;
9328 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009329 }
Chris Lattner4234f572007-03-25 02:14:49 +00009330 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009331}
9332
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009333/// LowerXConstraint - try to replace an X constraint, which matches anything,
9334/// with another that has more specific requirements based on the type of the
9335/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009336const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009337LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009338 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9339 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009340 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009341 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009342 return "Y";
9343 if (Subtarget->hasSSE1())
9344 return "x";
9345 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009346
Chris Lattner5e764232008-04-26 23:02:14 +00009347 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009348}
9349
Chris Lattner48884cd2007-08-25 00:47:38 +00009350/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9351/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009352void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009353 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009354 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009355 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009356 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009357 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009358
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009359 switch (Constraint) {
9360 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009361 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009362 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009363 if (C->getZExtValue() <= 31) {
9364 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009365 break;
9366 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009367 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009368 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009369 case 'J':
9370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009371 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009372 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9373 break;
9374 }
9375 }
9376 return;
9377 case 'K':
9378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009379 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009380 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9381 break;
9382 }
9383 }
9384 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009385 case 'N':
9386 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009387 if (C->getZExtValue() <= 255) {
9388 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009389 break;
9390 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009391 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009392 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009393 case 'e': {
9394 // 32-bit signed value
9395 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9396 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009397 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9398 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009399 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009400 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009401 break;
9402 }
9403 // FIXME gcc accepts some relocatable values here too, but only in certain
9404 // memory models; it's complicated.
9405 }
9406 return;
9407 }
9408 case 'Z': {
9409 // 32-bit unsigned value
9410 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9411 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009412 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9413 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009414 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9415 break;
9416 }
9417 }
9418 // FIXME gcc accepts some relocatable values here too, but only in certain
9419 // memory models; it's complicated.
9420 return;
9421 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009422 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009423 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009424 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009425 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009426 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009427 break;
9428 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009429
Chris Lattnerdc43a882007-05-03 16:52:29 +00009430 // If we are in non-pic codegen mode, we allow the address of a global (with
9431 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009432 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009433 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009434
Chris Lattner49921962009-05-08 18:23:14 +00009435 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9436 while (1) {
9437 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9438 Offset += GA->getOffset();
9439 break;
9440 } else if (Op.getOpcode() == ISD::ADD) {
9441 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9442 Offset += C->getZExtValue();
9443 Op = Op.getOperand(0);
9444 continue;
9445 }
9446 } else if (Op.getOpcode() == ISD::SUB) {
9447 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9448 Offset += -C->getZExtValue();
9449 Op = Op.getOperand(0);
9450 continue;
9451 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009452 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009453
Chris Lattner49921962009-05-08 18:23:14 +00009454 // Otherwise, this isn't something we can handle, reject it.
9455 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009456 }
Eric Christopherfd179292009-08-27 18:07:15 +00009457
Chris Lattner36c25012009-07-10 07:34:39 +00009458 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009459 // If we require an extra load to get this address, as in PIC mode, we
9460 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009461 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9462 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009463 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009464
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009465 if (hasMemory)
9466 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9467 else
9468 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009469 Result = Op;
9470 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009471 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009472 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009473
Gabor Greifba36cb52008-08-28 21:40:38 +00009474 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009475 Ops.push_back(Result);
9476 return;
9477 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009478 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9479 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009480}
9481
Chris Lattner259e97c2006-01-31 19:43:35 +00009482std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009483getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009484 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009485 if (Constraint.size() == 1) {
9486 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009487 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009488 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009489 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9490 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009491 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009492 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9493 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9494 X86::R10D,X86::R11D,X86::R12D,
9495 X86::R13D,X86::R14D,X86::R15D,
9496 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009497 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009498 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9499 X86::SI, X86::DI, X86::R8W,X86::R9W,
9500 X86::R10W,X86::R11W,X86::R12W,
9501 X86::R13W,X86::R14W,X86::R15W,
9502 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009503 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009504 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9505 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9506 X86::R10B,X86::R11B,X86::R12B,
9507 X86::R13B,X86::R14B,X86::R15B,
9508 X86::BPL, X86::SPL, 0);
9509
Owen Anderson825b72b2009-08-11 20:47:22 +00009510 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009511 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9512 X86::RSI, X86::RDI, X86::R8, X86::R9,
9513 X86::R10, X86::R11, X86::R12,
9514 X86::R13, X86::R14, X86::R15,
9515 X86::RBP, X86::RSP, 0);
9516
9517 break;
9518 }
Eric Christopherfd179292009-08-27 18:07:15 +00009519 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009520 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009521 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009522 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009523 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009524 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009526 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009528 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9529 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009530 }
9531 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009532
Chris Lattner1efa40f2006-02-22 00:56:39 +00009533 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009534}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009535
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009536std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009537X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009538 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009539 // First, see if this is a constraint that directly corresponds to an LLVM
9540 // register class.
9541 if (Constraint.size() == 1) {
9542 // GCC Constraint Letters
9543 switch (Constraint[0]) {
9544 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009545 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009546 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009547 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009548 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009549 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009550 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009551 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009552 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009553 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009554 case 'R': // LEGACY_REGS
9555 if (VT == MVT::i8)
9556 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9557 if (VT == MVT::i16)
9558 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9559 if (VT == MVT::i32 || !Subtarget->is64Bit())
9560 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9561 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009562 case 'f': // FP Stack registers.
9563 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9564 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009565 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009566 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009567 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009568 return std::make_pair(0U, X86::RFP64RegisterClass);
9569 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009570 case 'y': // MMX_REGS if MMX allowed.
9571 if (!Subtarget->hasMMX()) break;
9572 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009573 case 'Y': // SSE_REGS if SSE2 allowed
9574 if (!Subtarget->hasSSE2()) break;
9575 // FALL THROUGH.
9576 case 'x': // SSE_REGS if SSE1 allowed
9577 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009578
Owen Anderson825b72b2009-08-11 20:47:22 +00009579 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009580 default: break;
9581 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009582 case MVT::f32:
9583 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009584 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009585 case MVT::f64:
9586 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009587 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009588 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 case MVT::v16i8:
9590 case MVT::v8i16:
9591 case MVT::v4i32:
9592 case MVT::v2i64:
9593 case MVT::v4f32:
9594 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009595 return std::make_pair(0U, X86::VR128RegisterClass);
9596 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009597 break;
9598 }
9599 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009600
Chris Lattnerf76d1802006-07-31 23:26:50 +00009601 // Use the default implementation in TargetLowering to convert the register
9602 // constraint into a member of a register class.
9603 std::pair<unsigned, const TargetRegisterClass*> Res;
9604 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009605
9606 // Not found as a standard register?
9607 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009608 // Map st(0) -> st(7) -> ST0
9609 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9610 tolower(Constraint[1]) == 's' &&
9611 tolower(Constraint[2]) == 't' &&
9612 Constraint[3] == '(' &&
9613 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9614 Constraint[5] == ')' &&
9615 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009616
Chris Lattner56d77c72009-09-13 22:41:48 +00009617 Res.first = X86::ST0+Constraint[4]-'0';
9618 Res.second = X86::RFP80RegisterClass;
9619 return Res;
9620 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009621
Chris Lattner56d77c72009-09-13 22:41:48 +00009622 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009623 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009624 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009625 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009626 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009627 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009628
9629 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009630 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009631 Res.first = X86::EFLAGS;
9632 Res.second = X86::CCRRegisterClass;
9633 return Res;
9634 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009635
Dale Johannesen330169f2008-11-13 21:52:36 +00009636 // 'A' means EAX + EDX.
9637 if (Constraint == "A") {
9638 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009639 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009640 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009641 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009642 return Res;
9643 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009644
Chris Lattnerf76d1802006-07-31 23:26:50 +00009645 // Otherwise, check to see if this is a register class of the wrong value
9646 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9647 // turn into {ax},{dx}.
9648 if (Res.second->hasType(VT))
9649 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009650
Chris Lattnerf76d1802006-07-31 23:26:50 +00009651 // All of the single-register GCC register classes map their values onto
9652 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9653 // really want an 8-bit or 32-bit register, map to the appropriate register
9654 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009655 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009656 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009657 unsigned DestReg = 0;
9658 switch (Res.first) {
9659 default: break;
9660 case X86::AX: DestReg = X86::AL; break;
9661 case X86::DX: DestReg = X86::DL; break;
9662 case X86::CX: DestReg = X86::CL; break;
9663 case X86::BX: DestReg = X86::BL; break;
9664 }
9665 if (DestReg) {
9666 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009667 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009668 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009669 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009670 unsigned DestReg = 0;
9671 switch (Res.first) {
9672 default: break;
9673 case X86::AX: DestReg = X86::EAX; break;
9674 case X86::DX: DestReg = X86::EDX; break;
9675 case X86::CX: DestReg = X86::ECX; break;
9676 case X86::BX: DestReg = X86::EBX; break;
9677 case X86::SI: DestReg = X86::ESI; break;
9678 case X86::DI: DestReg = X86::EDI; break;
9679 case X86::BP: DestReg = X86::EBP; break;
9680 case X86::SP: DestReg = X86::ESP; break;
9681 }
9682 if (DestReg) {
9683 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009684 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009685 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009687 unsigned DestReg = 0;
9688 switch (Res.first) {
9689 default: break;
9690 case X86::AX: DestReg = X86::RAX; break;
9691 case X86::DX: DestReg = X86::RDX; break;
9692 case X86::CX: DestReg = X86::RCX; break;
9693 case X86::BX: DestReg = X86::RBX; break;
9694 case X86::SI: DestReg = X86::RSI; break;
9695 case X86::DI: DestReg = X86::RDI; break;
9696 case X86::BP: DestReg = X86::RBP; break;
9697 case X86::SP: DestReg = X86::RSP; break;
9698 }
9699 if (DestReg) {
9700 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009701 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009702 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009703 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009704 } else if (Res.second == X86::FR32RegisterClass ||
9705 Res.second == X86::FR64RegisterClass ||
9706 Res.second == X86::VR128RegisterClass) {
9707 // Handle references to XMM physical registers that got mapped into the
9708 // wrong class. This can happen with constraints like {xmm0} where the
9709 // target independent register mapper will just pick the first match it can
9710 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009711 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009712 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009713 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009714 Res.second = X86::FR64RegisterClass;
9715 else if (X86::VR128RegisterClass->hasType(VT))
9716 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009717 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009718
Chris Lattnerf76d1802006-07-31 23:26:50 +00009719 return Res;
9720}
Mon P Wang0c397192008-10-30 08:01:45 +00009721
9722//===----------------------------------------------------------------------===//
9723// X86 Widen vector type
9724//===----------------------------------------------------------------------===//
9725
9726/// getWidenVectorType: given a vector type, returns the type to widen
9727/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009728/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009729/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009730/// scalarizing vs using the wider vector type.
9731
Owen Andersone50ed302009-08-10 22:56:29 +00009732EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009733 assert(VT.isVector());
9734 if (isTypeLegal(VT))
9735 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009736
Mon P Wang0c397192008-10-30 08:01:45 +00009737 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9738 // type based on element type. This would speed up our search (though
9739 // it may not be worth it since the size of the list is relatively
9740 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009741 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009742 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009743
Mon P Wang0c397192008-10-30 08:01:45 +00009744 // On X86, it make sense to widen any vector wider than 1
9745 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009746 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009747
Owen Anderson825b72b2009-08-11 20:47:22 +00009748 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9749 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9750 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009751
9752 if (isTypeLegal(SVT) &&
9753 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009754 SVT.getVectorNumElements() > NElts)
9755 return SVT;
9756 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009757 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009758}