blob: 49f7d9a45f893bb795ba2dd2efb7185a407e2908 [file] [log] [blame]
David Greene25133302007-06-08 17:18:56 +00001//===-- SimpleRegisterCoalescing.cpp - Register Coalescing ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
David Greene25133302007-06-08 17:18:56 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a simple register coalescing pass that attempts to
11// aggressively coalesce every register copy that it can.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng3b1f55e2007-07-31 22:37:44 +000015#define DEBUG_TYPE "regcoalescing"
Evan Chenga461c4d2007-11-05 17:41:38 +000016#include "SimpleRegisterCoalescing.h"
David Greene25133302007-06-08 17:18:56 +000017#include "VirtRegMap.h"
Evan Chenga461c4d2007-11-05 17:41:38 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
David Greene25133302007-06-08 17:18:56 +000019#include "llvm/Value.h"
David Greene25133302007-06-08 17:18:56 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000022#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
David Greene25133302007-06-08 17:18:56 +000024#include "llvm/CodeGen/Passes.h"
David Greene2c17c4d2007-09-06 16:18:45 +000025#include "llvm/CodeGen/RegisterCoalescer.h"
David Greene25133302007-06-08 17:18:56 +000026#include "llvm/Target/TargetInstrInfo.h"
27#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000028#include "llvm/Target/TargetOptions.h"
David Greene25133302007-06-08 17:18:56 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
David Greene25133302007-06-08 17:18:56 +000032#include "llvm/ADT/SmallSet.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
35#include <algorithm>
36#include <cmath>
37using namespace llvm;
38
39STATISTIC(numJoins , "Number of interval joins performed");
Evan Cheng8c08d8c2009-01-23 02:15:19 +000040STATISTIC(numCrossRCs , "Number of cross class joins performed");
Evan Cheng70071432008-02-13 03:01:43 +000041STATISTIC(numCommutes , "Number of instruction commuting performed");
42STATISTIC(numExtends , "Number of copies extended");
Evan Chengcd047082008-08-30 09:09:33 +000043STATISTIC(NumReMats , "Number of instructions re-materialized");
David Greene25133302007-06-08 17:18:56 +000044STATISTIC(numPeep , "Number of identity moves eliminated after coalescing");
45STATISTIC(numAborts , "Number of times interval joining aborted");
Evan Cheng77fde2c2009-02-08 07:48:37 +000046STATISTIC(numDeadValNo, "Number of valno def marked dead");
David Greene25133302007-06-08 17:18:56 +000047
48char SimpleRegisterCoalescing::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000049static cl::opt<bool>
50EnableJoining("join-liveintervals",
51 cl::desc("Coalesce copies (default=true)"),
52 cl::init(true));
David Greene25133302007-06-08 17:18:56 +000053
Dan Gohman844731a2008-05-13 00:00:25 +000054static cl::opt<bool>
55NewHeuristic("new-coalescer-heuristic",
Evan Chenge00f5de2008-06-19 01:39:21 +000056 cl::desc("Use new coalescer heuristic"),
57 cl::init(false), cl::Hidden);
58
59static cl::opt<bool>
Evan Chengc95be592009-07-21 00:22:59 +000060DisableCrossClassJoin("disable-cross-class-join",
61 cl::desc("Avoid coalescing cross register class copies"),
62 cl::init(false), cl::Hidden);
Evan Cheng8fc9a102007-11-06 08:52:21 +000063
Evan Cheng0490dcb2009-04-30 18:39:57 +000064static cl::opt<bool>
65PhysJoinTweak("tweak-phys-join-heuristics",
66 cl::desc("Tweak heuristics for joining phys reg with vr"),
67 cl::init(false), cl::Hidden);
68
Dan Gohman844731a2008-05-13 00:00:25 +000069static RegisterPass<SimpleRegisterCoalescing>
70X("simple-register-coalescing", "Simple Register Coalescing");
David Greene2c17c4d2007-09-06 16:18:45 +000071
Dan Gohman844731a2008-05-13 00:00:25 +000072// Declare that we implement the RegisterCoalescer interface
73static RegisterAnalysisGroup<RegisterCoalescer, true/*The Default*/> V(X);
David Greene25133302007-06-08 17:18:56 +000074
Dan Gohman6ddba2b2008-05-13 02:05:11 +000075const PassInfo *const llvm::SimpleRegisterCoalescingID = &X;
David Greene25133302007-06-08 17:18:56 +000076
77void SimpleRegisterCoalescing::getAnalysisUsage(AnalysisUsage &AU) const {
Evan Chengbbeeb2a2008-09-22 20:58:04 +000078 AU.addRequired<LiveIntervals>();
David Greene25133302007-06-08 17:18:56 +000079 AU.addPreserved<LiveIntervals>();
Evan Chengbbeeb2a2008-09-22 20:58:04 +000080 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000081 AU.addPreserved<MachineLoopInfo>();
82 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000083 if (StrongPHIElim)
84 AU.addPreservedID(StrongPHIEliminationID);
85 else
86 AU.addPreservedID(PHIEliminationID);
David Greene25133302007-06-08 17:18:56 +000087 AU.addPreservedID(TwoAddressInstructionPassID);
David Greene25133302007-06-08 17:18:56 +000088 MachineFunctionPass::getAnalysisUsage(AU);
89}
90
Gabor Greife510b3a2007-07-09 12:00:59 +000091/// AdjustCopiesBackFrom - We found a non-trivially-coalescable copy with IntA
David Greene25133302007-06-08 17:18:56 +000092/// being the source and IntB being the dest, thus this defines a value number
93/// in IntB. If the source value number (in IntA) is defined by a copy from B,
94/// see if we can merge these two pieces of B into a single value number,
95/// eliminating a copy. For example:
96///
97/// A3 = B0
98/// ...
99/// B1 = A3 <- this copy
100///
101/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
102/// value number to be replaced with B0 (which simplifies the B liveinterval).
103///
104/// This returns true if an interval was modified.
105///
Bill Wendling2674d712008-01-04 08:59:18 +0000106bool SimpleRegisterCoalescing::AdjustCopiesBackFrom(LiveInterval &IntA,
107 LiveInterval &IntB,
108 MachineInstr *CopyMI) {
David Greene25133302007-06-08 17:18:56 +0000109 unsigned CopyIdx = li_->getDefIndex(li_->getInstructionIndex(CopyMI));
110
111 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
112 // the example above.
113 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
Dan Gohmanfd246e52009-01-13 20:25:24 +0000114 assert(BLR != IntB.end() && "Live range not found!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000115 VNInfo *BValNo = BLR->valno;
David Greene25133302007-06-08 17:18:56 +0000116
117 // Get the location that B is defined at. Two options: either this value has
118 // an unknown definition point or it is defined at CopyIdx. If unknown, we
119 // can't process it.
Evan Chengc8d044e2008-02-15 18:24:29 +0000120 if (!BValNo->copy) return false;
121 assert(BValNo->def == CopyIdx && "Copy doesn't define the value?");
David Greene25133302007-06-08 17:18:56 +0000122
Evan Cheng70071432008-02-13 03:01:43 +0000123 // AValNo is the value number in A that defines the copy, A3 in the example.
124 LiveInterval::iterator ALR = IntA.FindLiveRangeContaining(CopyIdx-1);
Dan Gohmanfd246e52009-01-13 20:25:24 +0000125 assert(ALR != IntA.end() && "Live range not found!");
Evan Cheng70071432008-02-13 03:01:43 +0000126 VNInfo *AValNo = ALR->valno;
Evan Cheng5379f412008-12-19 20:58:01 +0000127 // If it's re-defined by an early clobber somewhere in the live range, then
128 // it's not safe to eliminate the copy. FIXME: This is a temporary workaround.
129 // See PR3149:
130 // 172 %ECX<def> = MOV32rr %reg1039<kill>
131 // 180 INLINEASM <es:subl $5,$1
132 // sbbl $3,$0>, 10, %EAX<def>, 14, %ECX<earlyclobber,def>, 9, %EAX<kill>,
133 // 36, <fi#0>, 1, %reg0, 0, 9, %ECX<kill>, 36, <fi#1>, 1, %reg0, 0
134 // 188 %EAX<def> = MOV32rr %EAX<kill>
135 // 196 %ECX<def> = MOV32rr %ECX<kill>
136 // 204 %ECX<def> = MOV32rr %ECX<kill>
137 // 212 %EAX<def> = MOV32rr %EAX<kill>
138 // 220 %EAX<def> = MOV32rr %EAX
139 // 228 %reg1039<def> = MOV32rr %ECX<kill>
140 // The early clobber operand ties ECX input to the ECX def.
141 //
142 // The live interval of ECX is represented as this:
143 // %reg20,inf = [46,47:1)[174,230:0) 0@174-(230) 1@46-(47)
144 // The coalescer has no idea there was a def in the middle of [174,230].
Lang Hames857c4e02009-06-17 21:01:20 +0000145 if (AValNo->hasRedefByEC())
Evan Cheng5379f412008-12-19 20:58:01 +0000146 return false;
David Greene25133302007-06-08 17:18:56 +0000147
Evan Cheng70071432008-02-13 03:01:43 +0000148 // If AValNo is defined as a copy from IntB, we can potentially process this.
David Greene25133302007-06-08 17:18:56 +0000149 // Get the instruction that defines this value number.
Evan Chengc8d044e2008-02-15 18:24:29 +0000150 unsigned SrcReg = li_->getVNInfoSourceReg(AValNo);
David Greene25133302007-06-08 17:18:56 +0000151 if (!SrcReg) return false; // Not defined by a copy.
152
153 // If the value number is not defined by a copy instruction, ignore it.
Evan Chengc8d044e2008-02-15 18:24:29 +0000154
David Greene25133302007-06-08 17:18:56 +0000155 // If the source register comes from an interval other than IntB, we can't
156 // handle this.
Evan Chengc8d044e2008-02-15 18:24:29 +0000157 if (SrcReg != IntB.reg) return false;
David Greene25133302007-06-08 17:18:56 +0000158
159 // Get the LiveRange in IntB that this value number starts with.
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000160 LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNo->def-1);
Dan Gohmanfd246e52009-01-13 20:25:24 +0000161 assert(ValLR != IntB.end() && "Live range not found!");
David Greene25133302007-06-08 17:18:56 +0000162
163 // Make sure that the end of the live range is inside the same block as
164 // CopyMI.
165 MachineInstr *ValLREndInst = li_->getInstructionFromIndex(ValLR->end-1);
166 if (!ValLREndInst ||
167 ValLREndInst->getParent() != CopyMI->getParent()) return false;
168
169 // Okay, we now know that ValLR ends in the same block that the CopyMI
170 // live-range starts. If there are no intervening live ranges between them in
171 // IntB, we can merge them.
172 if (ValLR+1 != BLR) return false;
Evan Chengdc5294f2007-08-14 23:19:28 +0000173
174 // If a live interval is a physical register, conservatively check if any
175 // of its sub-registers is overlapping the live interval of the virtual
176 // register. If so, do not coalesce.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000177 if (TargetRegisterInfo::isPhysicalRegister(IntB.reg) &&
178 *tri_->getSubRegisters(IntB.reg)) {
179 for (const unsigned* SR = tri_->getSubRegisters(IntB.reg); *SR; ++SR)
Evan Chengdc5294f2007-08-14 23:19:28 +0000180 if (li_->hasInterval(*SR) && IntA.overlaps(li_->getInterval(*SR))) {
181 DOUT << "Interfere with sub-register ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000182 DEBUG(li_->getInterval(*SR).print(DOUT, tri_));
Evan Chengdc5294f2007-08-14 23:19:28 +0000183 return false;
184 }
185 }
David Greene25133302007-06-08 17:18:56 +0000186
Dan Gohman6f0d0242008-02-10 18:45:23 +0000187 DOUT << "\nExtending: "; IntB.print(DOUT, tri_);
David Greene25133302007-06-08 17:18:56 +0000188
Evan Chenga8d94f12007-08-07 23:49:57 +0000189 unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
David Greene25133302007-06-08 17:18:56 +0000190 // We are about to delete CopyMI, so need to remove it as the 'instruction
Evan Chenga8d94f12007-08-07 23:49:57 +0000191 // that defines this value #'. Update the the valnum with the new defining
192 // instruction #.
Evan Chengc8d044e2008-02-15 18:24:29 +0000193 BValNo->def = FillerStart;
194 BValNo->copy = NULL;
David Greene25133302007-06-08 17:18:56 +0000195
196 // Okay, we can merge them. We need to insert a new liverange:
197 // [ValLR.end, BLR.begin) of either value number, then we merge the
198 // two value numbers.
David Greene25133302007-06-08 17:18:56 +0000199 IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
200
201 // If the IntB live range is assigned to a physical register, and if that
Evan Chenga2e64352009-03-11 00:03:21 +0000202 // physreg has sub-registers, update their live intervals as well.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000203 if (TargetRegisterInfo::isPhysicalRegister(IntB.reg)) {
Evan Chenga2e64352009-03-11 00:03:21 +0000204 for (const unsigned *SR = tri_->getSubRegisters(IntB.reg); *SR; ++SR) {
205 LiveInterval &SRLI = li_->getInterval(*SR);
206 SRLI.addRange(LiveRange(FillerStart, FillerEnd,
Lang Hames857c4e02009-06-17 21:01:20 +0000207 SRLI.getNextValue(FillerStart, 0, true,
208 li_->getVNInfoAllocator())));
David Greene25133302007-06-08 17:18:56 +0000209 }
210 }
211
212 // Okay, merge "B1" into the same value number as "B0".
Evan Cheng25f34a32008-09-15 06:28:41 +0000213 if (BValNo != ValLR->valno) {
214 IntB.addKills(ValLR->valno, BValNo->kills);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000215 IntB.MergeValueNumberInto(BValNo, ValLR->valno);
Evan Cheng25f34a32008-09-15 06:28:41 +0000216 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000217 DOUT << " result = "; IntB.print(DOUT, tri_);
David Greene25133302007-06-08 17:18:56 +0000218 DOUT << "\n";
219
220 // If the source instruction was killing the source register before the
221 // merge, unset the isKill marker given the live range has been extended.
222 int UIdx = ValLREndInst->findRegisterUseOperandIdx(IntB.reg, true);
Evan Cheng25f34a32008-09-15 06:28:41 +0000223 if (UIdx != -1) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000224 ValLREndInst->getOperand(UIdx).setIsKill(false);
Evan Cheng25f34a32008-09-15 06:28:41 +0000225 IntB.removeKill(ValLR->valno, FillerStart);
226 }
Evan Cheng70071432008-02-13 03:01:43 +0000227
228 ++numExtends;
229 return true;
230}
231
Evan Cheng559f4222008-02-16 02:32:17 +0000232/// HasOtherReachingDefs - Return true if there are definitions of IntB
233/// other than BValNo val# that can reach uses of AValno val# of IntA.
234bool SimpleRegisterCoalescing::HasOtherReachingDefs(LiveInterval &IntA,
235 LiveInterval &IntB,
236 VNInfo *AValNo,
237 VNInfo *BValNo) {
238 for (LiveInterval::iterator AI = IntA.begin(), AE = IntA.end();
239 AI != AE; ++AI) {
240 if (AI->valno != AValNo) continue;
241 LiveInterval::Ranges::iterator BI =
242 std::upper_bound(IntB.ranges.begin(), IntB.ranges.end(), AI->start);
243 if (BI != IntB.ranges.begin())
244 --BI;
245 for (; BI != IntB.ranges.end() && AI->end >= BI->start; ++BI) {
246 if (BI->valno == BValNo)
247 continue;
248 if (BI->start <= AI->start && BI->end > AI->start)
249 return true;
250 if (BI->start > AI->start && BI->start < AI->end)
251 return true;
252 }
253 }
254 return false;
255}
256
Evan Cheng70071432008-02-13 03:01:43 +0000257/// RemoveCopyByCommutingDef - We found a non-trivially-coalescable copy with IntA
258/// being the source and IntB being the dest, thus this defines a value number
259/// in IntB. If the source value number (in IntA) is defined by a commutable
260/// instruction and its other operand is coalesced to the copy dest register,
261/// see if we can transform the copy into a noop by commuting the definition. For
262/// example,
263///
264/// A3 = op A2 B0<kill>
265/// ...
266/// B1 = A3 <- this copy
267/// ...
268/// = op A3 <- more uses
269///
270/// ==>
271///
272/// B2 = op B0 A2<kill>
273/// ...
274/// B1 = B2 <- now an identify copy
275/// ...
276/// = op B2 <- more uses
277///
278/// This returns true if an interval was modified.
279///
280bool SimpleRegisterCoalescing::RemoveCopyByCommutingDef(LiveInterval &IntA,
281 LiveInterval &IntB,
282 MachineInstr *CopyMI) {
Evan Cheng70071432008-02-13 03:01:43 +0000283 unsigned CopyIdx = li_->getDefIndex(li_->getInstructionIndex(CopyMI));
284
Evan Chenga9407f52008-02-18 18:56:31 +0000285 // FIXME: For now, only eliminate the copy by commuting its def when the
286 // source register is a virtual register. We want to guard against cases
287 // where the copy is a back edge copy and commuting the def lengthen the
288 // live interval of the source register to the entire loop.
289 if (TargetRegisterInfo::isPhysicalRegister(IntA.reg))
Evan Cheng96cfff02008-02-18 08:40:53 +0000290 return false;
291
Evan Chengc8d044e2008-02-15 18:24:29 +0000292 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
Evan Cheng70071432008-02-13 03:01:43 +0000293 // the example above.
294 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
Dan Gohmanfd246e52009-01-13 20:25:24 +0000295 assert(BLR != IntB.end() && "Live range not found!");
Evan Cheng70071432008-02-13 03:01:43 +0000296 VNInfo *BValNo = BLR->valno;
David Greene25133302007-06-08 17:18:56 +0000297
Evan Cheng70071432008-02-13 03:01:43 +0000298 // Get the location that B is defined at. Two options: either this value has
299 // an unknown definition point or it is defined at CopyIdx. If unknown, we
300 // can't process it.
Evan Chengc8d044e2008-02-15 18:24:29 +0000301 if (!BValNo->copy) return false;
Evan Cheng70071432008-02-13 03:01:43 +0000302 assert(BValNo->def == CopyIdx && "Copy doesn't define the value?");
303
304 // AValNo is the value number in A that defines the copy, A3 in the example.
305 LiveInterval::iterator ALR = IntA.FindLiveRangeContaining(CopyIdx-1);
Dan Gohmanfd246e52009-01-13 20:25:24 +0000306 assert(ALR != IntA.end() && "Live range not found!");
Evan Cheng70071432008-02-13 03:01:43 +0000307 VNInfo *AValNo = ALR->valno;
Evan Chenge35a6d12008-02-13 08:41:08 +0000308 // If other defs can reach uses of this def, then it's not safe to perform
Lang Hames857c4e02009-06-17 21:01:20 +0000309 // the optimization. FIXME: Do isPHIDef and isDefAccurate both need to be
310 // tested?
311 if (AValNo->isPHIDef() || !AValNo->isDefAccurate() ||
312 AValNo->isUnused() || AValNo->hasPHIKill())
Evan Cheng70071432008-02-13 03:01:43 +0000313 return false;
314 MachineInstr *DefMI = li_->getInstructionFromIndex(AValNo->def);
315 const TargetInstrDesc &TID = DefMI->getDesc();
Evan Cheng261ce1d2009-07-10 19:15:51 +0000316 if (!TID.isCommutable())
317 return false;
318 // If DefMI is a two-address instruction then commuting it will change the
319 // destination register.
320 int DefIdx = DefMI->findRegisterDefOperandIdx(IntA.reg);
321 assert(DefIdx != -1);
322 unsigned UseOpIdx;
323 if (!DefMI->isRegTiedToUseOperand(DefIdx, &UseOpIdx))
324 return false;
325 unsigned Op1, Op2, NewDstIdx;
326 if (!tii_->findCommutedOpIndices(DefMI, Op1, Op2))
327 return false;
328 if (Op1 == UseOpIdx)
329 NewDstIdx = Op2;
330 else if (Op2 == UseOpIdx)
331 NewDstIdx = Op1;
332 else
Evan Cheng70071432008-02-13 03:01:43 +0000333 return false;
334
Evan Chengc8d044e2008-02-15 18:24:29 +0000335 MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx);
336 unsigned NewReg = NewDstMO.getReg();
337 if (NewReg != IntB.reg || !NewDstMO.isKill())
Evan Cheng70071432008-02-13 03:01:43 +0000338 return false;
339
340 // Make sure there are no other definitions of IntB that would reach the
341 // uses which the new definition can reach.
Evan Cheng559f4222008-02-16 02:32:17 +0000342 if (HasOtherReachingDefs(IntA, IntB, AValNo, BValNo))
343 return false;
Evan Cheng70071432008-02-13 03:01:43 +0000344
Evan Chenged70cbb32008-03-26 19:03:01 +0000345 // If some of the uses of IntA.reg is already coalesced away, return false.
346 // It's not possible to determine whether it's safe to perform the coalescing.
347 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(IntA.reg),
348 UE = mri_->use_end(); UI != UE; ++UI) {
349 MachineInstr *UseMI = &*UI;
350 unsigned UseIdx = li_->getInstructionIndex(UseMI);
351 LiveInterval::iterator ULR = IntA.FindLiveRangeContaining(UseIdx);
Evan Chengff7a3e52008-04-16 18:48:43 +0000352 if (ULR == IntA.end())
353 continue;
Evan Chenged70cbb32008-03-26 19:03:01 +0000354 if (ULR->valno == AValNo && JoinedCopies.count(UseMI))
355 return false;
356 }
357
Evan Chengcdbcfcc2008-02-13 09:56:03 +0000358 // At this point we have decided that it is legal to do this
359 // transformation. Start by commuting the instruction.
Evan Cheng70071432008-02-13 03:01:43 +0000360 MachineBasicBlock *MBB = DefMI->getParent();
361 MachineInstr *NewMI = tii_->commuteInstruction(DefMI);
Evan Cheng559f4222008-02-16 02:32:17 +0000362 if (!NewMI)
363 return false;
Evan Cheng70071432008-02-13 03:01:43 +0000364 if (NewMI != DefMI) {
365 li_->ReplaceMachineInstrInMaps(DefMI, NewMI);
366 MBB->insert(DefMI, NewMI);
367 MBB->erase(DefMI);
368 }
Evan Cheng6130f662008-03-05 00:59:57 +0000369 unsigned OpIdx = NewMI->findRegisterUseOperandIdx(IntA.reg, false);
Evan Cheng70071432008-02-13 03:01:43 +0000370 NewMI->getOperand(OpIdx).setIsKill();
371
Lang Hames857c4e02009-06-17 21:01:20 +0000372 bool BHasPHIKill = BValNo->hasPHIKill();
Evan Cheng70071432008-02-13 03:01:43 +0000373 SmallVector<VNInfo*, 4> BDeadValNos;
Lang Hamesffd13262009-07-09 03:57:02 +0000374 VNInfo::KillSet BKills;
Evan Cheng70071432008-02-13 03:01:43 +0000375 std::map<unsigned, unsigned> BExtend;
Evan Cheng4ff3f1c2008-03-10 08:11:32 +0000376
377 // If ALR and BLR overlaps and end of BLR extends beyond end of ALR, e.g.
378 // A = or A, B
379 // ...
380 // B = A
381 // ...
382 // C = A<kill>
383 // ...
384 // = B
385 //
386 // then do not add kills of A to the newly created B interval.
387 bool Extended = BLR->end > ALR->end && ALR->end != ALR->start;
388 if (Extended)
389 BExtend[ALR->end] = BLR->end;
390
391 // Update uses of IntA of the specific Val# with IntB.
Evan Chenga2e64352009-03-11 00:03:21 +0000392 bool BHasSubRegs = false;
393 if (TargetRegisterInfo::isPhysicalRegister(IntB.reg))
394 BHasSubRegs = *tri_->getSubRegisters(IntB.reg);
Evan Cheng70071432008-02-13 03:01:43 +0000395 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(IntA.reg),
396 UE = mri_->use_end(); UI != UE;) {
397 MachineOperand &UseMO = UI.getOperand();
Evan Chengcdbcfcc2008-02-13 09:56:03 +0000398 MachineInstr *UseMI = &*UI;
Evan Cheng70071432008-02-13 03:01:43 +0000399 ++UI;
Evan Chengcdbcfcc2008-02-13 09:56:03 +0000400 if (JoinedCopies.count(UseMI))
Evan Chenged70cbb32008-03-26 19:03:01 +0000401 continue;
Evan Cheng70071432008-02-13 03:01:43 +0000402 unsigned UseIdx = li_->getInstructionIndex(UseMI);
403 LiveInterval::iterator ULR = IntA.FindLiveRangeContaining(UseIdx);
Evan Chengff7a3e52008-04-16 18:48:43 +0000404 if (ULR == IntA.end() || ULR->valno != AValNo)
Evan Cheng70071432008-02-13 03:01:43 +0000405 continue;
406 UseMO.setReg(NewReg);
Evan Chengcdbcfcc2008-02-13 09:56:03 +0000407 if (UseMI == CopyMI)
408 continue;
Evan Cheng4ff3f1c2008-03-10 08:11:32 +0000409 if (UseMO.isKill()) {
410 if (Extended)
411 UseMO.setIsKill(false);
412 else
Lang Hamesffd13262009-07-09 03:57:02 +0000413 BKills.push_back(VNInfo::KillInfo(false, li_->getUseIndex(UseIdx)+1));
Evan Cheng4ff3f1c2008-03-10 08:11:32 +0000414 }
Evan Cheng04ee5a12009-01-20 19:12:24 +0000415 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
416 if (!tii_->isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubIdx, DstSubIdx))
Evan Chengcdbcfcc2008-02-13 09:56:03 +0000417 continue;
Evan Chengc8d044e2008-02-15 18:24:29 +0000418 if (DstReg == IntB.reg) {
Evan Chengcdbcfcc2008-02-13 09:56:03 +0000419 // This copy will become a noop. If it's defining a new val#,
420 // remove that val# as well. However this live range is being
421 // extended to the end of the existing live range defined by the copy.
422 unsigned DefIdx = li_->getDefIndex(UseIdx);
Evan Chengff7a3e52008-04-16 18:48:43 +0000423 const LiveRange *DLR = IntB.getLiveRangeContaining(DefIdx);
Lang Hames857c4e02009-06-17 21:01:20 +0000424 BHasPHIKill |= DLR->valno->hasPHIKill();
Evan Chengcdbcfcc2008-02-13 09:56:03 +0000425 assert(DLR->valno->def == DefIdx);
426 BDeadValNos.push_back(DLR->valno);
427 BExtend[DLR->start] = DLR->end;
428 JoinedCopies.insert(UseMI);
429 // If this is a kill but it's going to be removed, the last use
430 // of the same val# is the new kill.
Evan Cheng4ff3f1c2008-03-10 08:11:32 +0000431 if (UseMO.isKill())
Evan Chengcdbcfcc2008-02-13 09:56:03 +0000432 BKills.pop_back();
Evan Cheng70071432008-02-13 03:01:43 +0000433 }
434 }
435
436 // We need to insert a new liverange: [ALR.start, LastUse). It may be we can
437 // simply extend BLR if CopyMI doesn't end the range.
438 DOUT << "\nExtending: "; IntB.print(DOUT, tri_);
439
Evan Cheng739583b2008-06-17 20:11:16 +0000440 // Remove val#'s defined by copies that will be coalesced away.
Evan Chenga597a972009-03-11 22:18:44 +0000441 for (unsigned i = 0, e = BDeadValNos.size(); i != e; ++i) {
442 VNInfo *DeadVNI = BDeadValNos[i];
443 if (BHasSubRegs) {
444 for (const unsigned *SR = tri_->getSubRegisters(IntB.reg); *SR; ++SR) {
445 LiveInterval &SRLI = li_->getInterval(*SR);
446 const LiveRange *SRLR = SRLI.getLiveRangeContaining(DeadVNI->def);
447 SRLI.removeValNo(SRLR->valno);
448 }
449 }
Evan Cheng70071432008-02-13 03:01:43 +0000450 IntB.removeValNo(BDeadValNos[i]);
Evan Chenga597a972009-03-11 22:18:44 +0000451 }
Evan Cheng739583b2008-06-17 20:11:16 +0000452
453 // Extend BValNo by merging in IntA live ranges of AValNo. Val# definition
454 // is updated. Kills are also updated.
455 VNInfo *ValNo = BValNo;
456 ValNo->def = AValNo->def;
457 ValNo->copy = NULL;
458 for (unsigned j = 0, ee = ValNo->kills.size(); j != ee; ++j) {
Lang Hamesffd13262009-07-09 03:57:02 +0000459 unsigned Kill = ValNo->kills[j].killIdx;
Evan Cheng739583b2008-06-17 20:11:16 +0000460 if (Kill != BLR->end)
Lang Hamesffd13262009-07-09 03:57:02 +0000461 BKills.push_back(VNInfo::KillInfo(ValNo->kills[j].isPHIKill, Kill));
Evan Cheng739583b2008-06-17 20:11:16 +0000462 }
463 ValNo->kills.clear();
Evan Cheng70071432008-02-13 03:01:43 +0000464 for (LiveInterval::iterator AI = IntA.begin(), AE = IntA.end();
465 AI != AE; ++AI) {
466 if (AI->valno != AValNo) continue;
467 unsigned End = AI->end;
468 std::map<unsigned, unsigned>::iterator EI = BExtend.find(End);
469 if (EI != BExtend.end())
470 End = EI->second;
471 IntB.addRange(LiveRange(AI->start, End, ValNo));
Evan Chenga2e64352009-03-11 00:03:21 +0000472
473 // If the IntB live range is assigned to a physical register, and if that
474 // physreg has sub-registers, update their live intervals as well.
Evan Chenga597a972009-03-11 22:18:44 +0000475 if (BHasSubRegs) {
Evan Chenga2e64352009-03-11 00:03:21 +0000476 for (const unsigned *SR = tri_->getSubRegisters(IntB.reg); *SR; ++SR) {
477 LiveInterval &SRLI = li_->getInterval(*SR);
478 SRLI.MergeInClobberRange(AI->start, End, li_->getVNInfoAllocator());
479 }
480 }
Evan Cheng70071432008-02-13 03:01:43 +0000481 }
482 IntB.addKills(ValNo, BKills);
Lang Hames857c4e02009-06-17 21:01:20 +0000483 ValNo->setHasPHIKill(BHasPHIKill);
Evan Cheng70071432008-02-13 03:01:43 +0000484
485 DOUT << " result = "; IntB.print(DOUT, tri_);
486 DOUT << "\n";
487
488 DOUT << "\nShortening: "; IntA.print(DOUT, tri_);
489 IntA.removeValNo(AValNo);
490 DOUT << " result = "; IntA.print(DOUT, tri_);
491 DOUT << "\n";
492
493 ++numCommutes;
David Greene25133302007-06-08 17:18:56 +0000494 return true;
495}
496
Evan Cheng961154f2009-02-05 08:45:04 +0000497/// isSameOrFallThroughBB - Return true if MBB == SuccMBB or MBB simply
498/// fallthoughs to SuccMBB.
499static bool isSameOrFallThroughBB(MachineBasicBlock *MBB,
500 MachineBasicBlock *SuccMBB,
501 const TargetInstrInfo *tii_) {
502 if (MBB == SuccMBB)
503 return true;
504 MachineBasicBlock *TBB = 0, *FBB = 0;
505 SmallVector<MachineOperand, 4> Cond;
506 return !tii_->AnalyzeBranch(*MBB, TBB, FBB, Cond) && !TBB && !FBB &&
507 MBB->isSuccessor(SuccMBB);
508}
509
510/// removeRange - Wrapper for LiveInterval::removeRange. This removes a range
511/// from a physical register live interval as well as from the live intervals
512/// of its sub-registers.
513static void removeRange(LiveInterval &li, unsigned Start, unsigned End,
514 LiveIntervals *li_, const TargetRegisterInfo *tri_) {
515 li.removeRange(Start, End, true);
516 if (TargetRegisterInfo::isPhysicalRegister(li.reg)) {
517 for (const unsigned* SR = tri_->getSubRegisters(li.reg); *SR; ++SR) {
518 if (!li_->hasInterval(*SR))
519 continue;
520 LiveInterval &sli = li_->getInterval(*SR);
521 unsigned RemoveEnd = Start;
522 while (RemoveEnd != End) {
523 LiveInterval::iterator LR = sli.FindLiveRangeContaining(Start);
524 if (LR == sli.end())
525 break;
526 RemoveEnd = (LR->end < End) ? LR->end : End;
527 sli.removeRange(Start, RemoveEnd, true);
528 Start = RemoveEnd;
529 }
530 }
531 }
532}
533
534/// TrimLiveIntervalToLastUse - If there is a last use in the same basic block
Evan Cheng86fb9fd2009-02-08 08:24:28 +0000535/// as the copy instruction, trim the live interval to the last use and return
Evan Cheng961154f2009-02-05 08:45:04 +0000536/// true.
537bool
538SimpleRegisterCoalescing::TrimLiveIntervalToLastUse(unsigned CopyIdx,
539 MachineBasicBlock *CopyMBB,
540 LiveInterval &li,
541 const LiveRange *LR) {
542 unsigned MBBStart = li_->getMBBStartIdx(CopyMBB);
543 unsigned LastUseIdx;
544 MachineOperand *LastUse = lastRegisterUse(LR->start, CopyIdx-1, li.reg,
545 LastUseIdx);
546 if (LastUse) {
547 MachineInstr *LastUseMI = LastUse->getParent();
548 if (!isSameOrFallThroughBB(LastUseMI->getParent(), CopyMBB, tii_)) {
549 // r1024 = op
550 // ...
551 // BB1:
552 // = r1024
553 //
554 // BB2:
555 // r1025<dead> = r1024<kill>
556 if (MBBStart < LR->end)
557 removeRange(li, MBBStart, LR->end, li_, tri_);
558 return true;
559 }
560
561 // There are uses before the copy, just shorten the live range to the end
562 // of last use.
563 LastUse->setIsKill();
564 removeRange(li, li_->getDefIndex(LastUseIdx), LR->end, li_, tri_);
Lang Hamesffd13262009-07-09 03:57:02 +0000565 li.addKill(LR->valno, LastUseIdx+1, false);
Evan Cheng961154f2009-02-05 08:45:04 +0000566 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
567 if (tii_->isMoveInstr(*LastUseMI, SrcReg, DstReg, SrcSubIdx, DstSubIdx) &&
568 DstReg == li.reg) {
569 // Last use is itself an identity code.
570 int DeadIdx = LastUseMI->findRegisterDefOperandIdx(li.reg, false, tri_);
571 LastUseMI->getOperand(DeadIdx).setIsDead();
572 }
573 return true;
574 }
575
576 // Is it livein?
577 if (LR->start <= MBBStart && LR->end > MBBStart) {
578 if (LR->start == 0) {
579 assert(TargetRegisterInfo::isPhysicalRegister(li.reg));
580 // Live-in to the function but dead. Remove it from entry live-in set.
581 mf_->begin()->removeLiveIn(li.reg);
582 }
583 // FIXME: Shorten intervals in BBs that reaches this BB.
584 }
585
586 return false;
587}
588
Evan Chengcd047082008-08-30 09:09:33 +0000589/// ReMaterializeTrivialDef - If the source of a copy is defined by a trivial
590/// computation, replace the copy by rematerialize the definition.
591bool SimpleRegisterCoalescing::ReMaterializeTrivialDef(LiveInterval &SrcInt,
592 unsigned DstReg,
Evan Cheng37844532009-07-16 09:20:10 +0000593 unsigned DstSubIdx,
Evan Chengcd047082008-08-30 09:09:33 +0000594 MachineInstr *CopyMI) {
595 unsigned CopyIdx = li_->getUseIndex(li_->getInstructionIndex(CopyMI));
596 LiveInterval::iterator SrcLR = SrcInt.FindLiveRangeContaining(CopyIdx);
Dan Gohmanfd246e52009-01-13 20:25:24 +0000597 assert(SrcLR != SrcInt.end() && "Live range not found!");
Evan Chengcd047082008-08-30 09:09:33 +0000598 VNInfo *ValNo = SrcLR->valno;
599 // If other defs can reach uses of this def, then it's not safe to perform
Lang Hames857c4e02009-06-17 21:01:20 +0000600 // the optimization. FIXME: Do isPHIDef and isDefAccurate both need to be
601 // tested?
602 if (ValNo->isPHIDef() || !ValNo->isDefAccurate() ||
603 ValNo->isUnused() || ValNo->hasPHIKill())
Evan Chengcd047082008-08-30 09:09:33 +0000604 return false;
605 MachineInstr *DefMI = li_->getInstructionFromIndex(ValNo->def);
606 const TargetInstrDesc &TID = DefMI->getDesc();
607 if (!TID.isAsCheapAsAMove())
608 return false;
Evan Cheng54801f782009-02-05 22:24:17 +0000609 if (!DefMI->getDesc().isRematerializable() ||
610 !tii_->isTriviallyReMaterializable(DefMI))
611 return false;
Evan Chengcd047082008-08-30 09:09:33 +0000612 bool SawStore = false;
613 if (!DefMI->isSafeToMove(tii_, SawStore))
614 return false;
Evan Cheng5ad14722009-07-14 00:51:06 +0000615 if (TID.getNumDefs() != 1)
616 return false;
Evan Cheng753480a2009-07-20 19:47:55 +0000617 if (DefMI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) {
618 // Make sure the copy destination register class fits the instruction
619 // definition register class. The mismatch can happen as a result of earlier
620 // extract_subreg, insert_subreg, subreg_to_reg coalescing.
621 const TargetRegisterClass *RC = getInstrOperandRegClass(tri_, TID, 0);
622 if (TargetRegisterInfo::isVirtualRegister(DstReg)) {
623 if (mri_->getRegClass(DstReg) != RC)
624 return false;
625 } else if (!RC->contains(DstReg))
Evan Cheng5ad14722009-07-14 00:51:06 +0000626 return false;
Evan Cheng753480a2009-07-20 19:47:55 +0000627 }
Evan Chengcd047082008-08-30 09:09:33 +0000628
629 unsigned DefIdx = li_->getDefIndex(CopyIdx);
630 const LiveRange *DLR= li_->getInterval(DstReg).getLiveRangeContaining(DefIdx);
631 DLR->valno->copy = NULL;
Evan Cheng195cd3a2008-10-13 18:35:52 +0000632 // Don't forget to update sub-register intervals.
633 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
634 for (const unsigned* SR = tri_->getSubRegisters(DstReg); *SR; ++SR) {
635 if (!li_->hasInterval(*SR))
636 continue;
637 DLR = li_->getInterval(*SR).getLiveRangeContaining(DefIdx);
638 if (DLR && DLR->valno->copy == CopyMI)
639 DLR->valno->copy = NULL;
640 }
641 }
Evan Chengcd047082008-08-30 09:09:33 +0000642
Evan Cheng961154f2009-02-05 08:45:04 +0000643 // If copy kills the source register, find the last use and propagate
644 // kill.
Lang Hames9c992f12009-05-11 23:14:13 +0000645 bool checkForDeadDef = false;
Evan Chengcd047082008-08-30 09:09:33 +0000646 MachineBasicBlock *MBB = CopyMI->getParent();
Evan Cheng961154f2009-02-05 08:45:04 +0000647 if (CopyMI->killsRegister(SrcInt.reg))
Lang Hames9c992f12009-05-11 23:14:13 +0000648 if (!TrimLiveIntervalToLastUse(CopyIdx, MBB, SrcInt, SrcLR)) {
649 checkForDeadDef = true;
650 }
Evan Cheng961154f2009-02-05 08:45:04 +0000651
Dan Gohman3afda6e2008-10-21 03:24:31 +0000652 MachineBasicBlock::iterator MII = next(MachineBasicBlock::iterator(CopyMI));
Evan Cheng37844532009-07-16 09:20:10 +0000653 tii_->reMaterialize(*MBB, MII, DstReg, DstSubIdx, DefMI);
Evan Chengcd047082008-08-30 09:09:33 +0000654 MachineInstr *NewMI = prior(MII);
Lang Hames9c992f12009-05-11 23:14:13 +0000655
656 if (checkForDeadDef) {
Evan Cheng67fcf562009-06-16 07:12:58 +0000657 // PR4090 fix: Trim interval failed because there was no use of the
658 // source interval in this MBB. If the def is in this MBB too then we
659 // should mark it dead:
660 if (DefMI->getParent() == MBB) {
661 DefMI->addRegisterDead(SrcInt.reg, tri_);
662 SrcLR->end = SrcLR->start + 1;
663 }
Lang Hames9c992f12009-05-11 23:14:13 +0000664 }
665
Chris Lattner99cbdff2008-10-11 23:59:03 +0000666 // CopyMI may have implicit operands, transfer them over to the newly
Evan Chengcd047082008-08-30 09:09:33 +0000667 // rematerialized instruction. And update implicit def interval valnos.
668 for (unsigned i = CopyMI->getDesc().getNumOperands(),
669 e = CopyMI->getNumOperands(); i != e; ++i) {
670 MachineOperand &MO = CopyMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000671 if (MO.isReg() && MO.isImplicit())
Evan Chengcd047082008-08-30 09:09:33 +0000672 NewMI->addOperand(MO);
Owen Anderson369e9872008-09-10 20:41:13 +0000673 if (MO.isDef() && li_->hasInterval(MO.getReg())) {
Evan Chengcd047082008-08-30 09:09:33 +0000674 unsigned Reg = MO.getReg();
675 DLR = li_->getInterval(Reg).getLiveRangeContaining(DefIdx);
676 if (DLR && DLR->valno->copy == CopyMI)
677 DLR->valno->copy = NULL;
678 }
679 }
680
681 li_->ReplaceMachineInstrInMaps(CopyMI, NewMI);
Evan Cheng67fcf562009-06-16 07:12:58 +0000682 CopyMI->eraseFromParent();
Evan Chengcd047082008-08-30 09:09:33 +0000683 ReMatCopies.insert(CopyMI);
Evan Cheng20580a12008-09-19 17:38:47 +0000684 ReMatDefs.insert(DefMI);
Evan Chengcd047082008-08-30 09:09:33 +0000685 ++NumReMats;
686 return true;
687}
688
Evan Cheng8fc9a102007-11-06 08:52:21 +0000689/// isBackEdgeCopy - Returns true if CopyMI is a back edge copy.
690///
691bool SimpleRegisterCoalescing::isBackEdgeCopy(MachineInstr *CopyMI,
Evan Cheng7e073ba2008-04-09 20:57:25 +0000692 unsigned DstReg) const {
Evan Cheng8fc9a102007-11-06 08:52:21 +0000693 MachineBasicBlock *MBB = CopyMI->getParent();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000694 const MachineLoop *L = loopInfo->getLoopFor(MBB);
Evan Cheng8fc9a102007-11-06 08:52:21 +0000695 if (!L)
696 return false;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000697 if (MBB != L->getLoopLatch())
Evan Cheng8fc9a102007-11-06 08:52:21 +0000698 return false;
699
Evan Cheng8fc9a102007-11-06 08:52:21 +0000700 LiveInterval &LI = li_->getInterval(DstReg);
701 unsigned DefIdx = li_->getInstructionIndex(CopyMI);
702 LiveInterval::const_iterator DstLR =
703 LI.FindLiveRangeContaining(li_->getDefIndex(DefIdx));
704 if (DstLR == LI.end())
705 return false;
Lang Hamesffd13262009-07-09 03:57:02 +0000706 if (DstLR->valno->kills.size() == 1 && DstLR->valno->kills[0].isPHIKill)
Evan Cheng8fc9a102007-11-06 08:52:21 +0000707 return true;
708 return false;
709}
710
Evan Chengc8d044e2008-02-15 18:24:29 +0000711/// UpdateRegDefsUses - Replace all defs and uses of SrcReg to DstReg and
712/// update the subregister number if it is not zero. If DstReg is a
713/// physical register and the existing subregister number of the def / use
714/// being updated is not zero, make sure to set it to the correct physical
715/// subregister.
716void
717SimpleRegisterCoalescing::UpdateRegDefsUses(unsigned SrcReg, unsigned DstReg,
718 unsigned SubIdx) {
719 bool DstIsPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
720 if (DstIsPhys && SubIdx) {
721 // Figure out the real physical register we are updating with.
722 DstReg = tri_->getSubReg(DstReg, SubIdx);
723 SubIdx = 0;
724 }
725
726 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(SrcReg),
727 E = mri_->reg_end(); I != E; ) {
728 MachineOperand &O = I.getOperand();
Evan Cheng70366b92008-03-21 19:09:30 +0000729 MachineInstr *UseMI = &*I;
Evan Chengc8d044e2008-02-15 18:24:29 +0000730 ++I;
Evan Cheng621d1572008-04-17 00:06:42 +0000731 unsigned OldSubIdx = O.getSubReg();
Evan Chengc8d044e2008-02-15 18:24:29 +0000732 if (DstIsPhys) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000733 unsigned UseDstReg = DstReg;
Evan Cheng621d1572008-04-17 00:06:42 +0000734 if (OldSubIdx)
735 UseDstReg = tri_->getSubReg(DstReg, OldSubIdx);
Evan Chengcd047082008-08-30 09:09:33 +0000736
Evan Cheng04ee5a12009-01-20 19:12:24 +0000737 unsigned CopySrcReg, CopyDstReg, CopySrcSubIdx, CopyDstSubIdx;
738 if (tii_->isMoveInstr(*UseMI, CopySrcReg, CopyDstReg,
739 CopySrcSubIdx, CopyDstSubIdx) &&
Evan Chengcd047082008-08-30 09:09:33 +0000740 CopySrcReg != CopyDstReg &&
741 CopySrcReg == SrcReg && CopyDstReg != UseDstReg) {
742 // If the use is a copy and it won't be coalesced away, and its source
743 // is defined by a trivial computation, try to rematerialize it instead.
Evan Cheng37844532009-07-16 09:20:10 +0000744 if (ReMaterializeTrivialDef(li_->getInterval(SrcReg), CopyDstReg,
745 CopyDstSubIdx, UseMI))
Evan Chengcd047082008-08-30 09:09:33 +0000746 continue;
747 }
748
Evan Chengc8d044e2008-02-15 18:24:29 +0000749 O.setReg(UseDstReg);
750 O.setSubReg(0);
Evan Chengee9e1b02008-09-12 18:13:14 +0000751 continue;
752 }
753
754 // Sub-register indexes goes from small to large. e.g.
755 // RAX: 1 -> AL, 2 -> AX, 3 -> EAX
756 // EAX: 1 -> AL, 2 -> AX
757 // So RAX's sub-register 2 is AX, RAX's sub-regsiter 3 is EAX, whose
758 // sub-register 2 is also AX.
759 if (SubIdx && OldSubIdx && SubIdx != OldSubIdx)
760 assert(OldSubIdx < SubIdx && "Conflicting sub-register index!");
761 else if (SubIdx)
762 O.setSubReg(SubIdx);
763 // Remove would-be duplicated kill marker.
764 if (O.isKill() && UseMI->killsRegister(DstReg))
765 O.setIsKill(false);
766 O.setReg(DstReg);
767
768 // After updating the operand, check if the machine instruction has
769 // become a copy. If so, update its val# information.
Evan Cheng81909b72009-06-22 20:49:32 +0000770 if (JoinedCopies.count(UseMI))
771 continue;
772
Evan Chengee9e1b02008-09-12 18:13:14 +0000773 const TargetInstrDesc &TID = UseMI->getDesc();
Evan Cheng04ee5a12009-01-20 19:12:24 +0000774 unsigned CopySrcReg, CopyDstReg, CopySrcSubIdx, CopyDstSubIdx;
Evan Chengee9e1b02008-09-12 18:13:14 +0000775 if (TID.getNumDefs() == 1 && TID.getNumOperands() > 2 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000776 tii_->isMoveInstr(*UseMI, CopySrcReg, CopyDstReg,
777 CopySrcSubIdx, CopyDstSubIdx) &&
Evan Cheng870e4be2008-09-17 18:36:25 +0000778 CopySrcReg != CopyDstReg &&
779 (TargetRegisterInfo::isVirtualRegister(CopyDstReg) ||
780 allocatableRegs_[CopyDstReg])) {
Evan Chengee9e1b02008-09-12 18:13:14 +0000781 LiveInterval &LI = li_->getInterval(CopyDstReg);
782 unsigned DefIdx = li_->getDefIndex(li_->getInstructionIndex(UseMI));
Evan Cheng81909b72009-06-22 20:49:32 +0000783 if (const LiveRange *DLR = LI.getLiveRangeContaining(DefIdx)) {
784 if (DLR->valno->def == DefIdx)
785 DLR->valno->copy = UseMI;
786 }
Evan Chengc8d044e2008-02-15 18:24:29 +0000787 }
788 }
789}
790
Evan Cheng4ff3f1c2008-03-10 08:11:32 +0000791/// RemoveUnnecessaryKills - Remove kill markers that are no longer accurate
792/// due to live range lengthening as the result of coalescing.
793void SimpleRegisterCoalescing::RemoveUnnecessaryKills(unsigned Reg,
794 LiveInterval &LI) {
795 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
796 UE = mri_->use_end(); UI != UE; ++UI) {
797 MachineOperand &UseMO = UI.getOperand();
798 if (UseMO.isKill()) {
799 MachineInstr *UseMI = UseMO.getParent();
Evan Cheng4ff3f1c2008-03-10 08:11:32 +0000800 unsigned UseIdx = li_->getUseIndex(li_->getInstructionIndex(UseMI));
Evan Chengff7a3e52008-04-16 18:48:43 +0000801 const LiveRange *UI = LI.getLiveRangeContaining(UseIdx);
Evan Cheng068b4ff2008-08-05 07:10:38 +0000802 if (!UI || !LI.isKill(UI->valno, UseIdx+1))
Evan Cheng4ff3f1c2008-03-10 08:11:32 +0000803 UseMO.setIsKill(false);
804 }
805 }
806}
807
Evan Cheng3c88d742008-03-18 08:26:47 +0000808/// removeIntervalIfEmpty - Check if the live interval of a physical register
809/// is empty, if so remove it and also remove the empty intervals of its
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000810/// sub-registers. Return true if live interval is removed.
811static bool removeIntervalIfEmpty(LiveInterval &li, LiveIntervals *li_,
Evan Cheng3c88d742008-03-18 08:26:47 +0000812 const TargetRegisterInfo *tri_) {
813 if (li.empty()) {
Evan Cheng3c88d742008-03-18 08:26:47 +0000814 if (TargetRegisterInfo::isPhysicalRegister(li.reg))
815 for (const unsigned* SR = tri_->getSubRegisters(li.reg); *SR; ++SR) {
816 if (!li_->hasInterval(*SR))
817 continue;
818 LiveInterval &sli = li_->getInterval(*SR);
819 if (sli.empty())
820 li_->removeInterval(*SR);
821 }
Evan Chengd94950c2008-04-16 01:22:28 +0000822 li_->removeInterval(li.reg);
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000823 return true;
Evan Cheng3c88d742008-03-18 08:26:47 +0000824 }
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000825 return false;
Evan Cheng3c88d742008-03-18 08:26:47 +0000826}
827
828/// ShortenDeadCopyLiveRange - Shorten a live range defined by a dead copy.
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000829/// Return true if live interval is removed.
830bool SimpleRegisterCoalescing::ShortenDeadCopyLiveRange(LiveInterval &li,
Evan Chengecb2a8b2008-03-05 22:09:42 +0000831 MachineInstr *CopyMI) {
832 unsigned CopyIdx = li_->getInstructionIndex(CopyMI);
833 LiveInterval::iterator MLR =
834 li.FindLiveRangeContaining(li_->getDefIndex(CopyIdx));
Evan Cheng3c88d742008-03-18 08:26:47 +0000835 if (MLR == li.end())
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000836 return false; // Already removed by ShortenDeadCopySrcLiveRange.
Evan Chengecb2a8b2008-03-05 22:09:42 +0000837 unsigned RemoveStart = MLR->start;
838 unsigned RemoveEnd = MLR->end;
Evan Chenga499eff2009-07-15 21:39:50 +0000839 unsigned DefIdx = li_->getDefIndex(CopyIdx);
Evan Cheng3c88d742008-03-18 08:26:47 +0000840 // Remove the liverange that's defined by this.
Evan Chenga499eff2009-07-15 21:39:50 +0000841 if (RemoveStart == DefIdx && RemoveEnd == DefIdx+1) {
Evan Cheng3c88d742008-03-18 08:26:47 +0000842 removeRange(li, RemoveStart, RemoveEnd, li_, tri_);
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000843 return removeIntervalIfEmpty(li, li_, tri_);
Evan Chengecb2a8b2008-03-05 22:09:42 +0000844 }
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000845 return false;
Evan Cheng3c88d742008-03-18 08:26:47 +0000846}
847
Evan Chengb3990d52008-10-27 23:21:01 +0000848/// RemoveDeadDef - If a def of a live interval is now determined dead, remove
849/// the val# it defines. If the live interval becomes empty, remove it as well.
850bool SimpleRegisterCoalescing::RemoveDeadDef(LiveInterval &li,
851 MachineInstr *DefMI) {
852 unsigned DefIdx = li_->getDefIndex(li_->getInstructionIndex(DefMI));
853 LiveInterval::iterator MLR = li.FindLiveRangeContaining(DefIdx);
854 if (DefIdx != MLR->valno->def)
855 return false;
856 li.removeValNo(MLR->valno);
857 return removeIntervalIfEmpty(li, li_, tri_);
858}
859
Evan Cheng0c284322008-03-26 20:15:49 +0000860/// PropagateDeadness - Propagate the dead marker to the instruction which
861/// defines the val#.
862static void PropagateDeadness(LiveInterval &li, MachineInstr *CopyMI,
863 unsigned &LRStart, LiveIntervals *li_,
864 const TargetRegisterInfo* tri_) {
865 MachineInstr *DefMI =
866 li_->getInstructionFromIndex(li_->getDefIndex(LRStart));
867 if (DefMI && DefMI != CopyMI) {
868 int DeadIdx = DefMI->findRegisterDefOperandIdx(li.reg, false, tri_);
869 if (DeadIdx != -1) {
870 DefMI->getOperand(DeadIdx).setIsDead();
871 // A dead def should have a single cycle interval.
872 ++LRStart;
873 }
874 }
875}
876
Bill Wendlingf2317782008-04-17 05:20:39 +0000877/// ShortenDeadCopySrcLiveRange - Shorten a live range as it's artificially
878/// extended by a dead copy. Mark the last use (if any) of the val# as kill as
879/// ends the live range there. If there isn't another use, then this live range
880/// is dead. Return true if live interval is removed.
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000881bool
Evan Cheng3c88d742008-03-18 08:26:47 +0000882SimpleRegisterCoalescing::ShortenDeadCopySrcLiveRange(LiveInterval &li,
883 MachineInstr *CopyMI) {
884 unsigned CopyIdx = li_->getInstructionIndex(CopyMI);
885 if (CopyIdx == 0) {
886 // FIXME: special case: function live in. It can be a general case if the
887 // first instruction index starts at > 0 value.
888 assert(TargetRegisterInfo::isPhysicalRegister(li.reg));
889 // Live-in to the function but dead. Remove it from entry live-in set.
Evan Chenga971dbd2008-04-24 09:06:33 +0000890 if (mf_->begin()->isLiveIn(li.reg))
891 mf_->begin()->removeLiveIn(li.reg);
Evan Chengff7a3e52008-04-16 18:48:43 +0000892 const LiveRange *LR = li.getLiveRangeContaining(CopyIdx);
Evan Cheng3c88d742008-03-18 08:26:47 +0000893 removeRange(li, LR->start, LR->end, li_, tri_);
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000894 return removeIntervalIfEmpty(li, li_, tri_);
Evan Cheng3c88d742008-03-18 08:26:47 +0000895 }
896
897 LiveInterval::iterator LR = li.FindLiveRangeContaining(CopyIdx-1);
898 if (LR == li.end())
899 // Livein but defined by a phi.
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000900 return false;
Evan Cheng3c88d742008-03-18 08:26:47 +0000901
902 unsigned RemoveStart = LR->start;
903 unsigned RemoveEnd = li_->getDefIndex(CopyIdx)+1;
904 if (LR->end > RemoveEnd)
905 // More uses past this copy? Nothing to do.
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000906 return false;
Evan Cheng3c88d742008-03-18 08:26:47 +0000907
Evan Cheng961154f2009-02-05 08:45:04 +0000908 // If there is a last use in the same bb, we can't remove the live range.
909 // Shorten the live interval and return.
Evan Cheng190424e2009-02-09 08:37:45 +0000910 MachineBasicBlock *CopyMBB = CopyMI->getParent();
911 if (TrimLiveIntervalToLastUse(CopyIdx, CopyMBB, li, LR))
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000912 return false;
Evan Cheng3c88d742008-03-18 08:26:47 +0000913
Evan Chenga499eff2009-07-15 21:39:50 +0000914 // There are other kills of the val#. Nothing to do.
915 if (!li.isOnlyLROfValNo(LR))
916 return false;
917
Evan Cheng190424e2009-02-09 08:37:45 +0000918 MachineBasicBlock *StartMBB = li_->getMBBFromIndex(RemoveStart);
919 if (!isSameOrFallThroughBB(StartMBB, CopyMBB, tii_))
920 // If the live range starts in another mbb and the copy mbb is not a fall
921 // through mbb, then we can only cut the range from the beginning of the
922 // copy mbb.
923 RemoveStart = li_->getMBBStartIdx(CopyMBB) + 1;
924
Evan Cheng77fde2c2009-02-08 07:48:37 +0000925 if (LR->valno->def == RemoveStart) {
926 // If the def MI defines the val# and this copy is the only kill of the
927 // val#, then propagate the dead marker.
Evan Cheng37844532009-07-16 09:20:10 +0000928 PropagateDeadness(li, CopyMI, RemoveStart, li_, tri_);
929 ++numDeadValNo;
930
Evan Cheng190424e2009-02-09 08:37:45 +0000931 if (li.isKill(LR->valno, RemoveEnd))
932 li.removeKill(LR->valno, RemoveEnd);
Evan Cheng77fde2c2009-02-08 07:48:37 +0000933 }
Evan Cheng0c284322008-03-26 20:15:49 +0000934
Evan Cheng190424e2009-02-09 08:37:45 +0000935 removeRange(li, RemoveStart, RemoveEnd, li_, tri_);
Evan Cheng9c1e06e2008-04-16 20:24:25 +0000936 return removeIntervalIfEmpty(li, li_, tri_);
Evan Chengecb2a8b2008-03-05 22:09:42 +0000937}
938
Evan Cheng7e073ba2008-04-09 20:57:25 +0000939/// CanCoalesceWithImpDef - Returns true if the specified copy instruction
940/// from an implicit def to another register can be coalesced away.
941bool SimpleRegisterCoalescing::CanCoalesceWithImpDef(MachineInstr *CopyMI,
942 LiveInterval &li,
943 LiveInterval &ImpLi) const{
944 if (!CopyMI->killsRegister(ImpLi.reg))
945 return false;
Evan Cheng0768f0e2009-07-17 21:06:58 +0000946 // Make sure this is the only use.
947 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(ImpLi.reg),
Evan Cheng7e073ba2008-04-09 20:57:25 +0000948 UE = mri_->use_end(); UI != UE;) {
949 MachineInstr *UseMI = &*UI;
950 ++UI;
Evan Cheng0768f0e2009-07-17 21:06:58 +0000951 if (CopyMI == UseMI || JoinedCopies.count(UseMI))
Evan Cheng7e073ba2008-04-09 20:57:25 +0000952 continue;
Evan Cheng0768f0e2009-07-17 21:06:58 +0000953 return false;
Evan Cheng7e073ba2008-04-09 20:57:25 +0000954 }
955 return true;
956}
957
958
Evan Cheng0490dcb2009-04-30 18:39:57 +0000959/// isWinToJoinVRWithSrcPhysReg - Return true if it's worth while to join a
960/// a virtual destination register with physical source register.
961bool
962SimpleRegisterCoalescing::isWinToJoinVRWithSrcPhysReg(MachineInstr *CopyMI,
963 MachineBasicBlock *CopyMBB,
964 LiveInterval &DstInt,
965 LiveInterval &SrcInt) {
966 // If the virtual register live interval is long but it has low use desity,
967 // do not join them, instead mark the physical register as its allocation
968 // preference.
969 const TargetRegisterClass *RC = mri_->getRegClass(DstInt.reg);
970 unsigned Threshold = allocatableRCRegs_[RC].count() * 2;
971 unsigned Length = li_->getApproximateInstructionCount(DstInt);
972 if (Length > Threshold &&
973 (((float)std::distance(mri_->use_begin(DstInt.reg),
974 mri_->use_end()) / Length) < (1.0 / Threshold)))
975 return false;
976
977 // If the virtual register live interval extends into a loop, turn down
978 // aggressiveness.
979 unsigned CopyIdx = li_->getDefIndex(li_->getInstructionIndex(CopyMI));
980 const MachineLoop *L = loopInfo->getLoopFor(CopyMBB);
981 if (!L) {
982 // Let's see if the virtual register live interval extends into the loop.
983 LiveInterval::iterator DLR = DstInt.FindLiveRangeContaining(CopyIdx);
984 assert(DLR != DstInt.end() && "Live range not found!");
985 DLR = DstInt.FindLiveRangeContaining(DLR->end+1);
986 if (DLR != DstInt.end()) {
987 CopyMBB = li_->getMBBFromIndex(DLR->start);
988 L = loopInfo->getLoopFor(CopyMBB);
989 }
990 }
991
992 if (!L || Length <= Threshold)
993 return true;
994
995 unsigned UseIdx = li_->getUseIndex(CopyIdx);
996 LiveInterval::iterator SLR = SrcInt.FindLiveRangeContaining(UseIdx);
997 MachineBasicBlock *SMBB = li_->getMBBFromIndex(SLR->start);
998 if (loopInfo->getLoopFor(SMBB) != L) {
999 if (!loopInfo->isLoopHeader(CopyMBB))
1000 return false;
1001 // If vr's live interval extends pass the loop header, do not join.
1002 for (MachineBasicBlock::succ_iterator SI = CopyMBB->succ_begin(),
1003 SE = CopyMBB->succ_end(); SI != SE; ++SI) {
1004 MachineBasicBlock *SuccMBB = *SI;
1005 if (SuccMBB == CopyMBB)
1006 continue;
1007 if (DstInt.overlaps(li_->getMBBStartIdx(SuccMBB),
1008 li_->getMBBEndIdx(SuccMBB)+1))
1009 return false;
1010 }
1011 }
1012 return true;
1013}
1014
1015/// isWinToJoinVRWithDstPhysReg - Return true if it's worth while to join a
1016/// copy from a virtual source register to a physical destination register.
1017bool
1018SimpleRegisterCoalescing::isWinToJoinVRWithDstPhysReg(MachineInstr *CopyMI,
1019 MachineBasicBlock *CopyMBB,
1020 LiveInterval &DstInt,
1021 LiveInterval &SrcInt) {
1022 // If the virtual register live interval is long but it has low use desity,
1023 // do not join them, instead mark the physical register as its allocation
1024 // preference.
1025 const TargetRegisterClass *RC = mri_->getRegClass(SrcInt.reg);
1026 unsigned Threshold = allocatableRCRegs_[RC].count() * 2;
1027 unsigned Length = li_->getApproximateInstructionCount(SrcInt);
1028 if (Length > Threshold &&
1029 (((float)std::distance(mri_->use_begin(SrcInt.reg),
1030 mri_->use_end()) / Length) < (1.0 / Threshold)))
1031 return false;
1032
1033 if (SrcInt.empty())
1034 // Must be implicit_def.
1035 return false;
1036
1037 // If the virtual register live interval is defined or cross a loop, turn
1038 // down aggressiveness.
1039 unsigned CopyIdx = li_->getDefIndex(li_->getInstructionIndex(CopyMI));
1040 unsigned UseIdx = li_->getUseIndex(CopyIdx);
1041 LiveInterval::iterator SLR = SrcInt.FindLiveRangeContaining(UseIdx);
1042 assert(SLR != SrcInt.end() && "Live range not found!");
1043 SLR = SrcInt.FindLiveRangeContaining(SLR->start-1);
1044 if (SLR == SrcInt.end())
1045 return true;
1046 MachineBasicBlock *SMBB = li_->getMBBFromIndex(SLR->start);
1047 const MachineLoop *L = loopInfo->getLoopFor(SMBB);
1048
1049 if (!L || Length <= Threshold)
1050 return true;
1051
1052 if (loopInfo->getLoopFor(CopyMBB) != L) {
1053 if (SMBB != L->getLoopLatch())
1054 return false;
1055 // If vr's live interval is extended from before the loop latch, do not
1056 // join.
1057 for (MachineBasicBlock::pred_iterator PI = SMBB->pred_begin(),
1058 PE = SMBB->pred_end(); PI != PE; ++PI) {
1059 MachineBasicBlock *PredMBB = *PI;
1060 if (PredMBB == SMBB)
1061 continue;
1062 if (SrcInt.overlaps(li_->getMBBStartIdx(PredMBB),
1063 li_->getMBBEndIdx(PredMBB)+1))
1064 return false;
1065 }
1066 }
1067 return true;
1068}
1069
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001070/// isWinToJoinCrossClass - Return true if it's profitable to coalesce
1071/// two virtual registers from different register classes.
Evan Chenge00f5de2008-06-19 01:39:21 +00001072bool
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001073SimpleRegisterCoalescing::isWinToJoinCrossClass(unsigned LargeReg,
1074 unsigned SmallReg,
1075 unsigned Threshold) {
Evan Chenge00f5de2008-06-19 01:39:21 +00001076 // Then make sure the intervals are *short*.
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001077 LiveInterval &LargeInt = li_->getInterval(LargeReg);
1078 LiveInterval &SmallInt = li_->getInterval(SmallReg);
1079 unsigned LargeSize = li_->getApproximateInstructionCount(LargeInt);
1080 unsigned SmallSize = li_->getApproximateInstructionCount(SmallInt);
1081 if (SmallSize > Threshold || LargeSize > Threshold)
1082 if ((float)std::distance(mri_->use_begin(SmallReg),
1083 mri_->use_end()) / SmallSize <
1084 (float)std::distance(mri_->use_begin(LargeReg),
1085 mri_->use_end()) / LargeSize)
1086 return false;
1087 return true;
Evan Chenge00f5de2008-06-19 01:39:21 +00001088}
1089
Evan Cheng8db86682008-09-11 20:07:10 +00001090/// HasIncompatibleSubRegDefUse - If we are trying to coalesce a virtual
1091/// register with a physical register, check if any of the virtual register
1092/// operand is a sub-register use or def. If so, make sure it won't result
1093/// in an illegal extract_subreg or insert_subreg instruction. e.g.
1094/// vr1024 = extract_subreg vr1025, 1
1095/// ...
1096/// vr1024 = mov8rr AH
1097/// If vr1024 is coalesced with AH, the extract_subreg is now illegal since
1098/// AH does not have a super-reg whose sub-register 1 is AH.
1099bool
1100SimpleRegisterCoalescing::HasIncompatibleSubRegDefUse(MachineInstr *CopyMI,
1101 unsigned VirtReg,
1102 unsigned PhysReg) {
1103 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(VirtReg),
1104 E = mri_->reg_end(); I != E; ++I) {
1105 MachineOperand &O = I.getOperand();
1106 MachineInstr *MI = &*I;
1107 if (MI == CopyMI || JoinedCopies.count(MI))
1108 continue;
1109 unsigned SubIdx = O.getSubReg();
1110 if (SubIdx && !tri_->getSubReg(PhysReg, SubIdx))
1111 return true;
1112 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
1113 SubIdx = MI->getOperand(2).getImm();
1114 if (O.isUse() && !tri_->getSubReg(PhysReg, SubIdx))
1115 return true;
1116 if (O.isDef()) {
1117 unsigned SrcReg = MI->getOperand(1).getReg();
1118 const TargetRegisterClass *RC =
1119 TargetRegisterInfo::isPhysicalRegister(SrcReg)
1120 ? tri_->getPhysicalRegisterRegClass(SrcReg)
1121 : mri_->getRegClass(SrcReg);
Evan Cheng8a8a0df2009-04-28 18:29:27 +00001122 if (!tri_->getMatchingSuperReg(PhysReg, SubIdx, RC))
Evan Cheng8db86682008-09-11 20:07:10 +00001123 return true;
1124 }
1125 }
Dan Gohman97121ba2009-04-08 00:15:30 +00001126 if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
1127 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
Evan Cheng8db86682008-09-11 20:07:10 +00001128 SubIdx = MI->getOperand(3).getImm();
1129 if (VirtReg == MI->getOperand(0).getReg()) {
1130 if (!tri_->getSubReg(PhysReg, SubIdx))
1131 return true;
1132 } else {
1133 unsigned DstReg = MI->getOperand(0).getReg();
1134 const TargetRegisterClass *RC =
1135 TargetRegisterInfo::isPhysicalRegister(DstReg)
1136 ? tri_->getPhysicalRegisterRegClass(DstReg)
1137 : mri_->getRegClass(DstReg);
Evan Cheng8a8a0df2009-04-28 18:29:27 +00001138 if (!tri_->getMatchingSuperReg(PhysReg, SubIdx, RC))
Evan Cheng8db86682008-09-11 20:07:10 +00001139 return true;
1140 }
1141 }
1142 }
1143 return false;
1144}
1145
Evan Chenge00f5de2008-06-19 01:39:21 +00001146
Evan Chenge08eb9c2009-01-20 06:44:16 +00001147/// CanJoinExtractSubRegToPhysReg - Return true if it's possible to coalesce
1148/// an extract_subreg where dst is a physical register, e.g.
1149/// cl = EXTRACT_SUBREG reg1024, 1
1150bool
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001151SimpleRegisterCoalescing::CanJoinExtractSubRegToPhysReg(unsigned DstReg,
1152 unsigned SrcReg, unsigned SubIdx,
1153 unsigned &RealDstReg) {
Evan Chenge08eb9c2009-01-20 06:44:16 +00001154 const TargetRegisterClass *RC = mri_->getRegClass(SrcReg);
Evan Cheng8a8a0df2009-04-28 18:29:27 +00001155 RealDstReg = tri_->getMatchingSuperReg(DstReg, SubIdx, RC);
Evan Chenge08eb9c2009-01-20 06:44:16 +00001156 assert(RealDstReg && "Invalid extract_subreg instruction!");
1157
1158 // For this type of EXTRACT_SUBREG, conservatively
1159 // check if the live interval of the source register interfere with the
1160 // actual super physical register we are trying to coalesce with.
1161 LiveInterval &RHS = li_->getInterval(SrcReg);
1162 if (li_->hasInterval(RealDstReg) &&
1163 RHS.overlaps(li_->getInterval(RealDstReg))) {
1164 DOUT << "Interfere with register ";
1165 DEBUG(li_->getInterval(RealDstReg).print(DOUT, tri_));
1166 return false; // Not coalescable
1167 }
1168 for (const unsigned* SR = tri_->getSubRegisters(RealDstReg); *SR; ++SR)
1169 if (li_->hasInterval(*SR) && RHS.overlaps(li_->getInterval(*SR))) {
1170 DOUT << "Interfere with sub-register ";
1171 DEBUG(li_->getInterval(*SR).print(DOUT, tri_));
1172 return false; // Not coalescable
1173 }
1174 return true;
1175}
1176
1177/// CanJoinInsertSubRegToPhysReg - Return true if it's possible to coalesce
1178/// an insert_subreg where src is a physical register, e.g.
1179/// reg1024 = INSERT_SUBREG reg1024, c1, 0
1180bool
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001181SimpleRegisterCoalescing::CanJoinInsertSubRegToPhysReg(unsigned DstReg,
1182 unsigned SrcReg, unsigned SubIdx,
1183 unsigned &RealSrcReg) {
Evan Chenge08eb9c2009-01-20 06:44:16 +00001184 const TargetRegisterClass *RC = mri_->getRegClass(DstReg);
Evan Cheng8a8a0df2009-04-28 18:29:27 +00001185 RealSrcReg = tri_->getMatchingSuperReg(SrcReg, SubIdx, RC);
Evan Chenge08eb9c2009-01-20 06:44:16 +00001186 assert(RealSrcReg && "Invalid extract_subreg instruction!");
1187
1188 LiveInterval &RHS = li_->getInterval(DstReg);
1189 if (li_->hasInterval(RealSrcReg) &&
1190 RHS.overlaps(li_->getInterval(RealSrcReg))) {
1191 DOUT << "Interfere with register ";
1192 DEBUG(li_->getInterval(RealSrcReg).print(DOUT, tri_));
1193 return false; // Not coalescable
1194 }
1195 for (const unsigned* SR = tri_->getSubRegisters(RealSrcReg); *SR; ++SR)
1196 if (li_->hasInterval(*SR) && RHS.overlaps(li_->getInterval(*SR))) {
1197 DOUT << "Interfere with sub-register ";
1198 DEBUG(li_->getInterval(*SR).print(DOUT, tri_));
1199 return false; // Not coalescable
1200 }
1201 return true;
1202}
1203
Evan Cheng90f95f82009-06-14 20:22:55 +00001204/// getRegAllocPreference - Return register allocation preference register.
1205///
1206static unsigned getRegAllocPreference(unsigned Reg, MachineFunction &MF,
1207 MachineRegisterInfo *MRI,
1208 const TargetRegisterInfo *TRI) {
1209 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1210 return 0;
Evan Cheng358dec52009-06-15 08:28:29 +00001211 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(Reg);
1212 return TRI->ResolveRegAllocHint(Hint.first, Hint.second, MF);
Evan Cheng90f95f82009-06-14 20:22:55 +00001213}
1214
David Greene25133302007-06-08 17:18:56 +00001215/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
1216/// which are the src/dst of the copy instruction CopyMI. This returns true
Evan Cheng0547bab2007-11-01 06:22:48 +00001217/// if the copy was successfully coalesced away. If it is not currently
1218/// possible to coalesce this interval, but it may be possible if other
1219/// things get coalesced, then it returns true by reference in 'Again'.
Evan Cheng70071432008-02-13 03:01:43 +00001220bool SimpleRegisterCoalescing::JoinCopy(CopyRec &TheCopy, bool &Again) {
Evan Cheng8fc9a102007-11-06 08:52:21 +00001221 MachineInstr *CopyMI = TheCopy.MI;
1222
1223 Again = false;
Evan Chengcd047082008-08-30 09:09:33 +00001224 if (JoinedCopies.count(CopyMI) || ReMatCopies.count(CopyMI))
Evan Cheng8fc9a102007-11-06 08:52:21 +00001225 return false; // Already done.
1226
David Greene25133302007-06-08 17:18:56 +00001227 DOUT << li_->getInstructionIndex(CopyMI) << '\t' << *CopyMI;
1228
Jakob Stoklund Olesen08e791f2009-04-28 16:34:35 +00001229 unsigned SrcReg, DstReg, SrcSubIdx = 0, DstSubIdx = 0;
Evan Chengc8d044e2008-02-15 18:24:29 +00001230 bool isExtSubReg = CopyMI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001231 bool isInsSubReg = CopyMI->getOpcode() == TargetInstrInfo::INSERT_SUBREG;
Dan Gohman97121ba2009-04-08 00:15:30 +00001232 bool isSubRegToReg = CopyMI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG;
Evan Chengc8d044e2008-02-15 18:24:29 +00001233 unsigned SubIdx = 0;
1234 if (isExtSubReg) {
Jakob Stoklund Olesen08e791f2009-04-28 16:34:35 +00001235 DstReg = CopyMI->getOperand(0).getReg();
1236 DstSubIdx = CopyMI->getOperand(0).getSubReg();
1237 SrcReg = CopyMI->getOperand(1).getReg();
1238 SrcSubIdx = CopyMI->getOperand(2).getImm();
Dan Gohman97121ba2009-04-08 00:15:30 +00001239 } else if (isInsSubReg || isSubRegToReg) {
Evan Cheng438d9902009-07-18 04:52:23 +00001240 DstReg = CopyMI->getOperand(0).getReg();
1241 DstSubIdx = CopyMI->getOperand(3).getImm();
1242 SrcReg = CopyMI->getOperand(2).getReg();
1243 SrcSubIdx = CopyMI->getOperand(2).getSubReg();
1244 if (SrcSubIdx && SrcSubIdx != DstSubIdx) {
1245 // r1025 = INSERT_SUBREG r1025, r1024<2>, 2 Then r1024 has already been
1246 // coalesced to a larger register so the subreg indices cancel out.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001247 DOUT << "\tSource of insert_subreg is already coalesced "
1248 << "to another register.\n";
1249 return false; // Not coalescable.
1250 }
Evan Cheng04ee5a12009-01-20 19:12:24 +00001251 } else if (!tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubIdx, DstSubIdx)){
Torok Edwinc23197a2009-07-14 16:55:14 +00001252 llvm_unreachable("Unrecognized copy instruction!");
Evan Cheng70071432008-02-13 03:01:43 +00001253 }
1254
David Greene25133302007-06-08 17:18:56 +00001255 // If they are already joined we continue.
Evan Chengc8d044e2008-02-15 18:24:29 +00001256 if (SrcReg == DstReg) {
Gabor Greife510b3a2007-07-09 12:00:59 +00001257 DOUT << "\tCopy already coalesced.\n";
Evan Cheng0547bab2007-11-01 06:22:48 +00001258 return false; // Not coalescable.
David Greene25133302007-06-08 17:18:56 +00001259 }
1260
Evan Chengc8d044e2008-02-15 18:24:29 +00001261 bool SrcIsPhys = TargetRegisterInfo::isPhysicalRegister(SrcReg);
1262 bool DstIsPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
David Greene25133302007-06-08 17:18:56 +00001263
1264 // If they are both physical registers, we cannot join them.
1265 if (SrcIsPhys && DstIsPhys) {
Gabor Greife510b3a2007-07-09 12:00:59 +00001266 DOUT << "\tCan not coalesce physregs.\n";
Evan Cheng0547bab2007-11-01 06:22:48 +00001267 return false; // Not coalescable.
David Greene25133302007-06-08 17:18:56 +00001268 }
1269
1270 // We only join virtual registers with allocatable physical registers.
Evan Chengc8d044e2008-02-15 18:24:29 +00001271 if (SrcIsPhys && !allocatableRegs_[SrcReg]) {
David Greene25133302007-06-08 17:18:56 +00001272 DOUT << "\tSrc reg is unallocatable physreg.\n";
Evan Cheng0547bab2007-11-01 06:22:48 +00001273 return false; // Not coalescable.
David Greene25133302007-06-08 17:18:56 +00001274 }
Evan Chengc8d044e2008-02-15 18:24:29 +00001275 if (DstIsPhys && !allocatableRegs_[DstReg]) {
David Greene25133302007-06-08 17:18:56 +00001276 DOUT << "\tDst reg is unallocatable physreg.\n";
Evan Cheng0547bab2007-11-01 06:22:48 +00001277 return false; // Not coalescable.
David Greene25133302007-06-08 17:18:56 +00001278 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001279
Jakob Stoklund Olesen08e791f2009-04-28 16:34:35 +00001280 // Check that a physical source register is compatible with dst regclass
1281 if (SrcIsPhys) {
1282 unsigned SrcSubReg = SrcSubIdx ?
1283 tri_->getSubReg(SrcReg, SrcSubIdx) : SrcReg;
1284 const TargetRegisterClass *DstRC = mri_->getRegClass(DstReg);
1285 const TargetRegisterClass *DstSubRC = DstRC;
1286 if (DstSubIdx)
1287 DstSubRC = DstRC->getSubRegisterRegClass(DstSubIdx);
1288 assert(DstSubRC && "Illegal subregister index");
1289 if (!DstSubRC->contains(SrcSubReg)) {
1290 DOUT << "\tIncompatible destination regclass: "
1291 << tri_->getName(SrcSubReg) << " not in " << DstSubRC->getName()
1292 << ".\n";
1293 return false; // Not coalescable.
1294 }
1295 }
1296
1297 // Check that a physical dst register is compatible with source regclass
1298 if (DstIsPhys) {
1299 unsigned DstSubReg = DstSubIdx ?
1300 tri_->getSubReg(DstReg, DstSubIdx) : DstReg;
1301 const TargetRegisterClass *SrcRC = mri_->getRegClass(SrcReg);
1302 const TargetRegisterClass *SrcSubRC = SrcRC;
1303 if (SrcSubIdx)
1304 SrcSubRC = SrcRC->getSubRegisterRegClass(SrcSubIdx);
1305 assert(SrcSubRC && "Illegal subregister index");
1306 if (!SrcSubRC->contains(DstReg)) {
1307 DOUT << "\tIncompatible source regclass: "
1308 << tri_->getName(DstSubReg) << " not in " << SrcSubRC->getName()
1309 << ".\n";
1310 return false; // Not coalescable.
1311 }
1312 }
1313
Evan Chenge00f5de2008-06-19 01:39:21 +00001314 // Should be non-null only when coalescing to a sub-register class.
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001315 bool CrossRC = false;
Evan Cheng52484682009-07-18 02:10:10 +00001316 const TargetRegisterClass *SrcRC= SrcIsPhys ? 0 : mri_->getRegClass(SrcReg);
1317 const TargetRegisterClass *DstRC= DstIsPhys ? 0 : mri_->getRegClass(DstReg);
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001318 const TargetRegisterClass *NewRC = NULL;
Evan Chenge00f5de2008-06-19 01:39:21 +00001319 MachineBasicBlock *CopyMBB = CopyMI->getParent();
Evan Cheng32dfbea2007-10-12 08:50:34 +00001320 unsigned RealDstReg = 0;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001321 unsigned RealSrcReg = 0;
Dan Gohman97121ba2009-04-08 00:15:30 +00001322 if (isExtSubReg || isInsSubReg || isSubRegToReg) {
Evan Cheng7e073ba2008-04-09 20:57:25 +00001323 SubIdx = CopyMI->getOperand(isExtSubReg ? 2 : 3).getImm();
1324 if (SrcIsPhys && isExtSubReg) {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001325 // r1024 = EXTRACT_SUBREG EAX, 0 then r1024 is really going to be
1326 // coalesced with AX.
Evan Cheng621d1572008-04-17 00:06:42 +00001327 unsigned DstSubIdx = CopyMI->getOperand(0).getSubReg();
Evan Cheng639f4932008-04-17 07:58:04 +00001328 if (DstSubIdx) {
1329 // r1024<2> = EXTRACT_SUBREG EAX, 2. Then r1024 has already been
1330 // coalesced to a larger register so the subreg indices cancel out.
1331 if (DstSubIdx != SubIdx) {
1332 DOUT << "\t Sub-register indices mismatch.\n";
1333 return false; // Not coalescable.
1334 }
1335 } else
Evan Cheng621d1572008-04-17 00:06:42 +00001336 SrcReg = tri_->getSubReg(SrcReg, SubIdx);
Evan Chengc8d044e2008-02-15 18:24:29 +00001337 SubIdx = 0;
Dan Gohman97121ba2009-04-08 00:15:30 +00001338 } else if (DstIsPhys && (isInsSubReg || isSubRegToReg)) {
Evan Cheng7e073ba2008-04-09 20:57:25 +00001339 // EAX = INSERT_SUBREG EAX, r1024, 0
Evan Cheng621d1572008-04-17 00:06:42 +00001340 unsigned SrcSubIdx = CopyMI->getOperand(2).getSubReg();
Evan Cheng639f4932008-04-17 07:58:04 +00001341 if (SrcSubIdx) {
1342 // EAX = INSERT_SUBREG EAX, r1024<2>, 2 Then r1024 has already been
1343 // coalesced to a larger register so the subreg indices cancel out.
1344 if (SrcSubIdx != SubIdx) {
1345 DOUT << "\t Sub-register indices mismatch.\n";
1346 return false; // Not coalescable.
1347 }
1348 } else
1349 DstReg = tri_->getSubReg(DstReg, SubIdx);
Evan Cheng7e073ba2008-04-09 20:57:25 +00001350 SubIdx = 0;
Dan Gohman97121ba2009-04-08 00:15:30 +00001351 } else if ((DstIsPhys && isExtSubReg) ||
1352 (SrcIsPhys && (isInsSubReg || isSubRegToReg))) {
1353 if (!isSubRegToReg && CopyMI->getOperand(1).getSubReg()) {
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001354 DOUT << "\tSrc of extract_subreg already coalesced with reg"
1355 << " of a super-class.\n";
1356 return false; // Not coalescable.
1357 }
1358
Evan Cheng7e073ba2008-04-09 20:57:25 +00001359 if (isExtSubReg) {
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001360 if (!CanJoinExtractSubRegToPhysReg(DstReg, SrcReg, SubIdx, RealDstReg))
Evan Cheng0547bab2007-11-01 06:22:48 +00001361 return false; // Not coalescable
Evan Chenge08eb9c2009-01-20 06:44:16 +00001362 } else {
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001363 if (!CanJoinInsertSubRegToPhysReg(DstReg, SrcReg, SubIdx, RealSrcReg))
Evan Chenge08eb9c2009-01-20 06:44:16 +00001364 return false; // Not coalescable
1365 }
Evan Chengc8d044e2008-02-15 18:24:29 +00001366 SubIdx = 0;
Evan Cheng0547bab2007-11-01 06:22:48 +00001367 } else {
Evan Cheng639f4932008-04-17 07:58:04 +00001368 unsigned OldSubIdx = isExtSubReg ? CopyMI->getOperand(0).getSubReg()
1369 : CopyMI->getOperand(2).getSubReg();
1370 if (OldSubIdx) {
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001371 if (OldSubIdx == SubIdx && !differingRegisterClasses(SrcReg, DstReg))
Evan Cheng639f4932008-04-17 07:58:04 +00001372 // r1024<2> = EXTRACT_SUBREG r1025, 2. Then r1024 has already been
1373 // coalesced to a larger register so the subreg indices cancel out.
Evan Cheng8509fcf2008-04-29 01:41:44 +00001374 // Also check if the other larger register is of the same register
1375 // class as the would be resulting register.
Evan Cheng639f4932008-04-17 07:58:04 +00001376 SubIdx = 0;
1377 else {
1378 DOUT << "\t Sub-register indices mismatch.\n";
1379 return false; // Not coalescable.
1380 }
1381 }
1382 if (SubIdx) {
Evan Cheng753480a2009-07-20 19:47:55 +00001383 if (!DstIsPhys && !SrcIsPhys) {
1384 if (isInsSubReg || isSubRegToReg) {
Evan Cheng52484682009-07-18 02:10:10 +00001385 NewRC = tri_->getMatchingSuperRegClass(DstRC, SrcRC, SubIdx);
Evan Cheng753480a2009-07-20 19:47:55 +00001386 } else // extract_subreg {
1387 NewRC = tri_->getMatchingSuperRegClass(SrcRC, DstRC, SubIdx);
Evan Cheng52484682009-07-18 02:10:10 +00001388 }
Evan Cheng753480a2009-07-20 19:47:55 +00001389 if (!NewRC) {
1390 DOUT << "\t Conflicting sub-register indices.\n";
1391 return false; // Not coalescable
Evan Cheng52484682009-07-18 02:10:10 +00001392 }
Evan Cheng753480a2009-07-20 19:47:55 +00001393
Evan Cheng639f4932008-04-17 07:58:04 +00001394 unsigned LargeReg = isExtSubReg ? SrcReg : DstReg;
1395 unsigned SmallReg = isExtSubReg ? DstReg : SrcReg;
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001396 unsigned Limit= allocatableRCRegs_[mri_->getRegClass(SmallReg)].count();
1397 if (!isWinToJoinCrossClass(LargeReg, SmallReg, Limit)) {
1398 Again = true; // May be possible to coalesce later.
1399 return false;
Evan Cheng0547bab2007-11-01 06:22:48 +00001400 }
1401 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001402 }
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001403 } else if (differingRegisterClasses(SrcReg, DstReg)) {
Evan Chengc95be592009-07-21 00:22:59 +00001404 if (DisableCrossClassJoin)
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001405 return false;
1406 CrossRC = true;
1407
1408 // FIXME: What if the result of a EXTRACT_SUBREG is then coalesced
Evan Chengc8d044e2008-02-15 18:24:29 +00001409 // with another? If it's the resulting destination register, then
1410 // the subidx must be propagated to uses (but only those defined
1411 // by the EXTRACT_SUBREG). If it's being coalesced into another
1412 // register, it should be safe because register is assumed to have
1413 // the register class of the super-register.
1414
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001415 // Process moves where one of the registers have a sub-register index.
1416 MachineOperand *DstMO = CopyMI->findRegisterDefOperand(DstReg);
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001417 MachineOperand *SrcMO = CopyMI->findRegisterUseOperand(SrcReg);
Dan Gohman97121ba2009-04-08 00:15:30 +00001418 SubIdx = DstMO->getSubReg();
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001419 if (SubIdx) {
Dan Gohman97121ba2009-04-08 00:15:30 +00001420 if (SrcMO->getSubReg())
1421 // FIXME: can we handle this?
1422 return false;
1423 // This is not an insert_subreg but it looks like one.
Evan Chengaa809fb2009-04-23 20:39:31 +00001424 // e.g. %reg1024:4 = MOV32rr %EAX
Dan Gohman97121ba2009-04-08 00:15:30 +00001425 isInsSubReg = true;
1426 if (SrcIsPhys) {
1427 if (!CanJoinInsertSubRegToPhysReg(DstReg, SrcReg, SubIdx, RealSrcReg))
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001428 return false; // Not coalescable
1429 SubIdx = 0;
1430 }
Dan Gohman97121ba2009-04-08 00:15:30 +00001431 } else {
1432 SubIdx = SrcMO->getSubReg();
1433 if (SubIdx) {
1434 // This is not a extract_subreg but it looks like one.
Evan Chengaa809fb2009-04-23 20:39:31 +00001435 // e.g. %cl = MOV16rr %reg1024:1
Dan Gohman97121ba2009-04-08 00:15:30 +00001436 isExtSubReg = true;
1437 if (DstIsPhys) {
1438 if (!CanJoinExtractSubRegToPhysReg(DstReg, SrcReg, SubIdx,RealDstReg))
1439 return false; // Not coalescable
1440 SubIdx = 0;
1441 }
1442 }
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001443 }
1444
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001445 unsigned LargeReg = SrcReg;
1446 unsigned SmallReg = DstReg;
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001447
1448 // Now determine the register class of the joined register.
1449 if (isExtSubReg) {
1450 if (SubIdx && DstRC && DstRC->isASubClass()) {
1451 // This is a move to a sub-register class. However, the source is a
1452 // sub-register of a larger register class. We don't know what should
1453 // the register class be. FIXME.
1454 Again = true;
1455 return false;
1456 }
Evan Cheng52484682009-07-18 02:10:10 +00001457 if (!DstIsPhys && !SrcIsPhys)
1458 NewRC = SrcRC;
Evan Chengc2cee142009-04-23 20:18:13 +00001459 } else if (!SrcIsPhys && !DstIsPhys) {
Jakob Stoklund Olesen3a155f02009-04-30 21:24:03 +00001460 NewRC = getCommonSubClass(SrcRC, DstRC);
1461 if (!NewRC) {
1462 DOUT << "\tDisjoint regclasses: "
1463 << SrcRC->getName() << ", "
1464 << DstRC->getName() << ".\n";
1465 return false; // Not coalescable.
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001466 }
Jakob Stoklund Olesen3a155f02009-04-30 21:24:03 +00001467 if (DstRC->getSize() > SrcRC->getSize())
1468 std::swap(LargeReg, SmallReg);
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001469 }
1470
Evan Chengc16d37e2009-01-23 05:48:59 +00001471 // If we are joining two virtual registers and the resulting register
1472 // class is more restrictive (fewer register, smaller size). Check if it's
1473 // worth doing the merge.
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001474 if (!SrcIsPhys && !DstIsPhys &&
Evan Chengc16d37e2009-01-23 05:48:59 +00001475 (isExtSubReg || DstRC->isASubClass()) &&
1476 !isWinToJoinCrossClass(LargeReg, SmallReg,
1477 allocatableRCRegs_[NewRC].count())) {
Evan Chenge00f5de2008-06-19 01:39:21 +00001478 DOUT << "\tSrc/Dest are different register classes.\n";
1479 // Allow the coalescer to try again in case either side gets coalesced to
1480 // a physical register that's compatible with the other side. e.g.
1481 // r1024 = MOV32to32_ r1025
Evan Cheng8c08d8c2009-01-23 02:15:19 +00001482 // But later r1024 is assigned EAX then r1025 may be coalesced with EAX.
Evan Chenge00f5de2008-06-19 01:39:21 +00001483 Again = true; // May be possible to coalesce later.
1484 return false;
1485 }
David Greene25133302007-06-08 17:18:56 +00001486 }
Evan Cheng8db86682008-09-11 20:07:10 +00001487
1488 // Will it create illegal extract_subreg / insert_subreg?
1489 if (SrcIsPhys && HasIncompatibleSubRegDefUse(CopyMI, DstReg, SrcReg))
1490 return false;
1491 if (DstIsPhys && HasIncompatibleSubRegDefUse(CopyMI, SrcReg, DstReg))
1492 return false;
David Greene25133302007-06-08 17:18:56 +00001493
Evan Chengc8d044e2008-02-15 18:24:29 +00001494 LiveInterval &SrcInt = li_->getInterval(SrcReg);
1495 LiveInterval &DstInt = li_->getInterval(DstReg);
1496 assert(SrcInt.reg == SrcReg && DstInt.reg == DstReg &&
David Greene25133302007-06-08 17:18:56 +00001497 "Register mapping is horribly broken!");
1498
Dan Gohman6f0d0242008-02-10 18:45:23 +00001499 DOUT << "\t\tInspecting "; SrcInt.print(DOUT, tri_);
1500 DOUT << " and "; DstInt.print(DOUT, tri_);
David Greene25133302007-06-08 17:18:56 +00001501 DOUT << ": ";
1502
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001503 // Save a copy of the virtual register live interval. We'll manually
1504 // merge this into the "real" physical register live interval this is
1505 // coalesced with.
1506 LiveInterval *SavedLI = 0;
1507 if (RealDstReg)
1508 SavedLI = li_->dupInterval(&SrcInt);
1509 else if (RealSrcReg)
1510 SavedLI = li_->dupInterval(&DstInt);
1511
Evan Cheng3c88d742008-03-18 08:26:47 +00001512 // Check if it is necessary to propagate "isDead" property.
Dan Gohman97121ba2009-04-08 00:15:30 +00001513 if (!isExtSubReg && !isInsSubReg && !isSubRegToReg) {
Evan Cheng7e073ba2008-04-09 20:57:25 +00001514 MachineOperand *mopd = CopyMI->findRegisterDefOperand(DstReg, false);
1515 bool isDead = mopd->isDead();
David Greene25133302007-06-08 17:18:56 +00001516
Evan Cheng7e073ba2008-04-09 20:57:25 +00001517 // We need to be careful about coalescing a source physical register with a
1518 // virtual register. Once the coalescing is done, it cannot be broken and
1519 // these are not spillable! If the destination interval uses are far away,
1520 // think twice about coalescing them!
1521 if (!isDead && (SrcIsPhys || DstIsPhys)) {
Evan Cheng0490dcb2009-04-30 18:39:57 +00001522 // If the copy is in a loop, take care not to coalesce aggressively if the
1523 // src is coming in from outside the loop (or the dst is out of the loop).
1524 // If it's not in a loop, then determine whether to join them base purely
1525 // by the length of the interval.
1526 if (PhysJoinTweak) {
1527 if (SrcIsPhys) {
1528 if (!isWinToJoinVRWithSrcPhysReg(CopyMI, CopyMBB, DstInt, SrcInt)) {
Evan Cheng358dec52009-06-15 08:28:29 +00001529 mri_->setRegAllocationHint(DstInt.reg, 0, SrcReg);
Evan Cheng0490dcb2009-04-30 18:39:57 +00001530 ++numAborts;
1531 DOUT << "\tMay tie down a physical register, abort!\n";
1532 Again = true; // May be possible to coalesce later.
1533 return false;
1534 }
1535 } else {
1536 if (!isWinToJoinVRWithDstPhysReg(CopyMI, CopyMBB, DstInt, SrcInt)) {
Evan Cheng358dec52009-06-15 08:28:29 +00001537 mri_->setRegAllocationHint(SrcInt.reg, 0, DstReg);
Evan Cheng0490dcb2009-04-30 18:39:57 +00001538 ++numAborts;
1539 DOUT << "\tMay tie down a physical register, abort!\n";
1540 Again = true; // May be possible to coalesce later.
1541 return false;
1542 }
1543 }
1544 } else {
1545 // If the virtual register live interval is long but it has low use desity,
1546 // do not join them, instead mark the physical register as its allocation
1547 // preference.
1548 LiveInterval &JoinVInt = SrcIsPhys ? DstInt : SrcInt;
1549 unsigned JoinVReg = SrcIsPhys ? DstReg : SrcReg;
1550 unsigned JoinPReg = SrcIsPhys ? SrcReg : DstReg;
1551 const TargetRegisterClass *RC = mri_->getRegClass(JoinVReg);
1552 unsigned Threshold = allocatableRCRegs_[RC].count() * 2;
1553 if (TheCopy.isBackEdge)
1554 Threshold *= 2; // Favors back edge copies.
David Greene25133302007-06-08 17:18:56 +00001555
Evan Cheng0490dcb2009-04-30 18:39:57 +00001556 unsigned Length = li_->getApproximateInstructionCount(JoinVInt);
1557 float Ratio = 1.0 / Threshold;
1558 if (Length > Threshold &&
1559 (((float)std::distance(mri_->use_begin(JoinVReg),
1560 mri_->use_end()) / Length) < Ratio)) {
Evan Cheng358dec52009-06-15 08:28:29 +00001561 mri_->setRegAllocationHint(JoinVInt.reg, 0, JoinPReg);
Evan Cheng0490dcb2009-04-30 18:39:57 +00001562 ++numAborts;
1563 DOUT << "\tMay tie down a physical register, abort!\n";
1564 Again = true; // May be possible to coalesce later.
1565 return false;
1566 }
Evan Cheng7e073ba2008-04-09 20:57:25 +00001567 }
David Greene25133302007-06-08 17:18:56 +00001568 }
1569 }
1570
1571 // Okay, attempt to join these two intervals. On failure, this returns false.
1572 // Otherwise, if one of the intervals being joined is a physreg, this method
1573 // always canonicalizes DstInt to be it. The output "SrcInt" will not have
1574 // been modified, so we can use this information below to update aliases.
Evan Cheng1a66f0a2007-08-28 08:28:51 +00001575 bool Swapped = false;
Evan Chengdb9b1c32008-04-03 16:41:54 +00001576 // If SrcInt is implicitly defined, it's safe to coalesce.
1577 bool isEmpty = SrcInt.empty();
Evan Cheng7e073ba2008-04-09 20:57:25 +00001578 if (isEmpty && !CanCoalesceWithImpDef(CopyMI, DstInt, SrcInt)) {
Evan Chengdb9b1c32008-04-03 16:41:54 +00001579 // Only coalesce an empty interval (defined by implicit_def) with
Evan Cheng7e073ba2008-04-09 20:57:25 +00001580 // another interval which has a valno defined by the CopyMI and the CopyMI
1581 // is a kill of the implicit def.
Evan Chengdb9b1c32008-04-03 16:41:54 +00001582 DOUT << "Not profitable!\n";
1583 return false;
1584 }
1585
1586 if (!isEmpty && !JoinIntervals(DstInt, SrcInt, Swapped)) {
Gabor Greife510b3a2007-07-09 12:00:59 +00001587 // Coalescing failed.
Evan Chengcd047082008-08-30 09:09:33 +00001588
1589 // If definition of source is defined by trivial computation, try
1590 // rematerializing it.
Dan Gohman97121ba2009-04-08 00:15:30 +00001591 if (!isExtSubReg && !isInsSubReg && !isSubRegToReg &&
Evan Cheng37844532009-07-16 09:20:10 +00001592 ReMaterializeTrivialDef(SrcInt, DstReg, DstSubIdx, CopyMI))
Evan Chengcd047082008-08-30 09:09:33 +00001593 return true;
David Greene25133302007-06-08 17:18:56 +00001594
1595 // If we can eliminate the copy without merging the live ranges, do so now.
Dan Gohman97121ba2009-04-08 00:15:30 +00001596 if (!isExtSubReg && !isInsSubReg && !isSubRegToReg &&
Evan Cheng70071432008-02-13 03:01:43 +00001597 (AdjustCopiesBackFrom(SrcInt, DstInt, CopyMI) ||
1598 RemoveCopyByCommutingDef(SrcInt, DstInt, CopyMI))) {
Evan Cheng8fc9a102007-11-06 08:52:21 +00001599 JoinedCopies.insert(CopyMI);
David Greene25133302007-06-08 17:18:56 +00001600 return true;
Evan Cheng8fc9a102007-11-06 08:52:21 +00001601 }
Evan Cheng70071432008-02-13 03:01:43 +00001602
David Greene25133302007-06-08 17:18:56 +00001603 // Otherwise, we are unable to join the intervals.
1604 DOUT << "Interference!\n";
Evan Cheng0547bab2007-11-01 06:22:48 +00001605 Again = true; // May be possible to coalesce later.
David Greene25133302007-06-08 17:18:56 +00001606 return false;
1607 }
1608
Evan Cheng1a66f0a2007-08-28 08:28:51 +00001609 LiveInterval *ResSrcInt = &SrcInt;
1610 LiveInterval *ResDstInt = &DstInt;
1611 if (Swapped) {
Evan Chengc8d044e2008-02-15 18:24:29 +00001612 std::swap(SrcReg, DstReg);
Evan Cheng1a66f0a2007-08-28 08:28:51 +00001613 std::swap(ResSrcInt, ResDstInt);
1614 }
Evan Chengc8d044e2008-02-15 18:24:29 +00001615 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
David Greene25133302007-06-08 17:18:56 +00001616 "LiveInterval::join didn't work right!");
1617
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001618 // If we're about to merge live ranges into a physical register live interval,
David Greene25133302007-06-08 17:18:56 +00001619 // we have to update any aliased register's live ranges to indicate that they
1620 // have clobbered values for this range.
Evan Chengc8d044e2008-02-15 18:24:29 +00001621 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001622 // If this is a extract_subreg where dst is a physical register, e.g.
1623 // cl = EXTRACT_SUBREG reg1024, 1
1624 // then create and update the actual physical register allocated to RHS.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001625 if (RealDstReg || RealSrcReg) {
1626 LiveInterval &RealInt =
1627 li_->getOrCreateInterval(RealDstReg ? RealDstReg : RealSrcReg);
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001628 for (LiveInterval::const_vni_iterator I = SavedLI->vni_begin(),
1629 E = SavedLI->vni_end(); I != E; ++I) {
1630 const VNInfo *ValNo = *I;
1631 VNInfo *NewValNo = RealInt.getNextValue(ValNo->def, ValNo->copy,
Lang Hames857c4e02009-06-17 21:01:20 +00001632 false, // updated at *
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001633 li_->getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00001634 NewValNo->setFlags(ValNo->getFlags()); // * updated here.
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001635 RealInt.addKills(NewValNo, ValNo->kills);
1636 RealInt.MergeValueInAsValue(*SavedLI, ValNo, NewValNo);
Evan Cheng34729252007-10-14 10:08:34 +00001637 }
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001638 RealInt.weight += SavedLI->weight;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001639 DstReg = RealDstReg ? RealDstReg : RealSrcReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001640 }
1641
David Greene25133302007-06-08 17:18:56 +00001642 // Update the liveintervals of sub-registers.
Evan Chengc8d044e2008-02-15 18:24:29 +00001643 for (const unsigned *AS = tri_->getSubRegisters(DstReg); *AS; ++AS)
Evan Cheng32dfbea2007-10-12 08:50:34 +00001644 li_->getOrCreateInterval(*AS).MergeInClobberRanges(*ResSrcInt,
Evan Chengf3bb2e62007-09-05 21:46:51 +00001645 li_->getVNInfoAllocator());
David Greene25133302007-06-08 17:18:56 +00001646 }
1647
Evan Chengc8d044e2008-02-15 18:24:29 +00001648 // If this is a EXTRACT_SUBREG, make sure the result of coalescing is the
1649 // larger super-register.
Dan Gohman97121ba2009-04-08 00:15:30 +00001650 if ((isExtSubReg || isInsSubReg || isSubRegToReg) &&
1651 !SrcIsPhys && !DstIsPhys) {
1652 if ((isExtSubReg && !Swapped) ||
1653 ((isInsSubReg || isSubRegToReg) && Swapped)) {
Evan Cheng90f95f82009-06-14 20:22:55 +00001654 ResSrcInt->Copy(*ResDstInt, mri_, li_->getVNInfoAllocator());
Evan Chengc8d044e2008-02-15 18:24:29 +00001655 std::swap(SrcReg, DstReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001656 std::swap(ResSrcInt, ResDstInt);
1657 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001658 }
1659
Evan Chenge00f5de2008-06-19 01:39:21 +00001660 // Coalescing to a virtual register that is of a sub-register class of the
1661 // other. Make sure the resulting register is set to the right register class.
Evan Cheng52484682009-07-18 02:10:10 +00001662 if (CrossRC)
1663 ++numCrossRCs;
1664
1665 // This may happen even if it's cross-rc coalescing. e.g.
1666 // %reg1026<def> = SUBREG_TO_REG 0, %reg1037<kill>, 4
1667 // reg1026 -> GR64, reg1037 -> GR32_ABCD. The resulting register will have to
1668 // be allocate a register from GR64_ABCD.
1669 if (NewRC)
1670 mri_->setRegClass(DstReg, NewRC);
Evan Chenge00f5de2008-06-19 01:39:21 +00001671
Evan Cheng8fc9a102007-11-06 08:52:21 +00001672 if (NewHeuristic) {
Evan Chengc8d044e2008-02-15 18:24:29 +00001673 // Add all copies that define val# in the source interval into the queue.
Evan Cheng8fc9a102007-11-06 08:52:21 +00001674 for (LiveInterval::const_vni_iterator i = ResSrcInt->vni_begin(),
1675 e = ResSrcInt->vni_end(); i != e; ++i) {
1676 const VNInfo *vni = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001677 // FIXME: Do isPHIDef and isDefAccurate both need to be tested?
1678 if (!vni->def || vni->isUnused() || vni->isPHIDef() || !vni->isDefAccurate())
Evan Chengc8d044e2008-02-15 18:24:29 +00001679 continue;
1680 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +00001681 unsigned NewSrcReg, NewDstReg, NewSrcSubIdx, NewDstSubIdx;
Evan Chengc8d044e2008-02-15 18:24:29 +00001682 if (CopyMI &&
1683 JoinedCopies.count(CopyMI) == 0 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +00001684 tii_->isMoveInstr(*CopyMI, NewSrcReg, NewDstReg,
1685 NewSrcSubIdx, NewDstSubIdx)) {
Evan Chenge00f5de2008-06-19 01:39:21 +00001686 unsigned LoopDepth = loopInfo->getLoopDepth(CopyMBB);
Evan Chengc8d044e2008-02-15 18:24:29 +00001687 JoinQueue->push(CopyRec(CopyMI, LoopDepth,
1688 isBackEdgeCopy(CopyMI, DstReg)));
Evan Cheng8fc9a102007-11-06 08:52:21 +00001689 }
1690 }
1691 }
1692
Evan Chengc8d044e2008-02-15 18:24:29 +00001693 // Remember to delete the copy instruction.
Evan Cheng8fc9a102007-11-06 08:52:21 +00001694 JoinedCopies.insert(CopyMI);
Evan Chengc8d044e2008-02-15 18:24:29 +00001695
Evan Cheng4ff3f1c2008-03-10 08:11:32 +00001696 // Some live range has been lengthened due to colaescing, eliminate the
1697 // unnecessary kills.
1698 RemoveUnnecessaryKills(SrcReg, *ResDstInt);
1699 if (TargetRegisterInfo::isVirtualRegister(DstReg))
1700 RemoveUnnecessaryKills(DstReg, *ResDstInt);
1701
Evan Chengc8d044e2008-02-15 18:24:29 +00001702 UpdateRegDefsUses(SrcReg, DstReg, SubIdx);
1703
Evan Chengcd047082008-08-30 09:09:33 +00001704 // SrcReg is guarateed to be the register whose live interval that is
1705 // being merged.
1706 li_->removeInterval(SrcReg);
1707
Evan Chengf9f1da12009-06-18 02:04:01 +00001708 // Update regalloc hint.
1709 tri_->UpdateRegAllocHint(SrcReg, DstReg, *mf_);
1710
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001711 // Manually deleted the live interval copy.
1712 if (SavedLI) {
1713 SavedLI->clear();
1714 delete SavedLI;
1715 }
1716
Evan Cheng3ef2d602008-09-09 21:44:23 +00001717 // If resulting interval has a preference that no longer fits because of subreg
1718 // coalescing, just clear the preference.
Evan Cheng90f95f82009-06-14 20:22:55 +00001719 unsigned Preference = getRegAllocPreference(ResDstInt->reg, *mf_, mri_, tri_);
1720 if (Preference && (isExtSubReg || isInsSubReg || isSubRegToReg) &&
Evan Cheng40869062008-09-11 18:40:32 +00001721 TargetRegisterInfo::isVirtualRegister(ResDstInt->reg)) {
Evan Cheng3ef2d602008-09-09 21:44:23 +00001722 const TargetRegisterClass *RC = mri_->getRegClass(ResDstInt->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +00001723 if (!RC->contains(Preference))
Evan Cheng358dec52009-06-15 08:28:29 +00001724 mri_->setRegAllocationHint(ResDstInt->reg, 0, 0);
Evan Cheng3ef2d602008-09-09 21:44:23 +00001725 }
1726
Evan Chengdb9b1c32008-04-03 16:41:54 +00001727 DOUT << "\n\t\tJoined. Result = "; ResDstInt->print(DOUT, tri_);
1728 DOUT << "\n";
1729
David Greene25133302007-06-08 17:18:56 +00001730 ++numJoins;
1731 return true;
1732}
1733
1734/// ComputeUltimateVN - Assuming we are going to join two live intervals,
1735/// compute what the resultant value numbers for each value in the input two
1736/// ranges will be. This is complicated by copies between the two which can
1737/// and will commonly cause multiple value numbers to be merged into one.
1738///
1739/// VN is the value number that we're trying to resolve. InstDefiningValue
1740/// keeps track of the new InstDefiningValue assignment for the result
1741/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
1742/// whether a value in this or other is a copy from the opposite set.
1743/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
1744/// already been assigned.
1745///
1746/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
1747/// contains the value number the copy is from.
1748///
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001749static unsigned ComputeUltimateVN(VNInfo *VNI,
1750 SmallVector<VNInfo*, 16> &NewVNInfo,
Evan Chengfadfb5b2007-08-31 21:23:06 +00001751 DenseMap<VNInfo*, VNInfo*> &ThisFromOther,
1752 DenseMap<VNInfo*, VNInfo*> &OtherFromThis,
David Greene25133302007-06-08 17:18:56 +00001753 SmallVector<int, 16> &ThisValNoAssignments,
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001754 SmallVector<int, 16> &OtherValNoAssignments) {
1755 unsigned VN = VNI->id;
1756
David Greene25133302007-06-08 17:18:56 +00001757 // If the VN has already been computed, just return it.
1758 if (ThisValNoAssignments[VN] >= 0)
1759 return ThisValNoAssignments[VN];
1760// assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?");
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001761
David Greene25133302007-06-08 17:18:56 +00001762 // If this val is not a copy from the other val, then it must be a new value
1763 // number in the destination.
Evan Chengfadfb5b2007-08-31 21:23:06 +00001764 DenseMap<VNInfo*, VNInfo*>::iterator I = ThisFromOther.find(VNI);
Evan Chengc14b1442007-08-31 08:04:17 +00001765 if (I == ThisFromOther.end()) {
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001766 NewVNInfo.push_back(VNI);
1767 return ThisValNoAssignments[VN] = NewVNInfo.size()-1;
David Greene25133302007-06-08 17:18:56 +00001768 }
Evan Chengc14b1442007-08-31 08:04:17 +00001769 VNInfo *OtherValNo = I->second;
David Greene25133302007-06-08 17:18:56 +00001770
1771 // Otherwise, this *is* a copy from the RHS. If the other side has already
1772 // been computed, return it.
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001773 if (OtherValNoAssignments[OtherValNo->id] >= 0)
1774 return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo->id];
David Greene25133302007-06-08 17:18:56 +00001775
1776 // Mark this value number as currently being computed, then ask what the
1777 // ultimate value # of the other value is.
1778 ThisValNoAssignments[VN] = -2;
1779 unsigned UltimateVN =
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001780 ComputeUltimateVN(OtherValNo, NewVNInfo, OtherFromThis, ThisFromOther,
1781 OtherValNoAssignments, ThisValNoAssignments);
David Greene25133302007-06-08 17:18:56 +00001782 return ThisValNoAssignments[VN] = UltimateVN;
1783}
1784
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001785static bool InVector(VNInfo *Val, const SmallVector<VNInfo*, 8> &V) {
David Greene25133302007-06-08 17:18:56 +00001786 return std::find(V.begin(), V.end(), Val) != V.end();
1787}
1788
Evan Cheng7e073ba2008-04-09 20:57:25 +00001789/// RangeIsDefinedByCopyFromReg - Return true if the specified live range of
1790/// the specified live interval is defined by a copy from the specified
1791/// register.
1792bool SimpleRegisterCoalescing::RangeIsDefinedByCopyFromReg(LiveInterval &li,
1793 LiveRange *LR,
1794 unsigned Reg) {
1795 unsigned SrcReg = li_->getVNInfoSourceReg(LR->valno);
1796 if (SrcReg == Reg)
1797 return true;
Lang Hames857c4e02009-06-17 21:01:20 +00001798 // FIXME: Do isPHIDef and isDefAccurate both need to be tested?
1799 if ((LR->valno->isPHIDef() || !LR->valno->isDefAccurate()) &&
Evan Cheng7e073ba2008-04-09 20:57:25 +00001800 TargetRegisterInfo::isPhysicalRegister(li.reg) &&
1801 *tri_->getSuperRegisters(li.reg)) {
1802 // It's a sub-register live interval, we may not have precise information.
1803 // Re-compute it.
1804 MachineInstr *DefMI = li_->getInstructionFromIndex(LR->start);
Evan Cheng04ee5a12009-01-20 19:12:24 +00001805 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
1806 if (DefMI &&
1807 tii_->isMoveInstr(*DefMI, SrcReg, DstReg, SrcSubIdx, DstSubIdx) &&
Evan Cheng7e073ba2008-04-09 20:57:25 +00001808 DstReg == li.reg && SrcReg == Reg) {
1809 // Cache computed info.
1810 LR->valno->def = LR->start;
1811 LR->valno->copy = DefMI;
1812 return true;
1813 }
1814 }
1815 return false;
1816}
1817
David Greene25133302007-06-08 17:18:56 +00001818/// SimpleJoin - Attempt to joint the specified interval into this one. The
1819/// caller of this method must guarantee that the RHS only contains a single
1820/// value number and that the RHS is not defined by a copy from this
1821/// interval. This returns false if the intervals are not joinable, or it
1822/// joins them and returns true.
Bill Wendling2674d712008-01-04 08:59:18 +00001823bool SimpleRegisterCoalescing::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS){
David Greene25133302007-06-08 17:18:56 +00001824 assert(RHS.containsOneValue());
1825
1826 // Some number (potentially more than one) value numbers in the current
1827 // interval may be defined as copies from the RHS. Scan the overlapping
1828 // portions of the LHS and RHS, keeping track of this and looking for
1829 // overlapping live ranges that are NOT defined as copies. If these exist, we
Gabor Greife510b3a2007-07-09 12:00:59 +00001830 // cannot coalesce.
David Greene25133302007-06-08 17:18:56 +00001831
1832 LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end();
1833 LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end();
1834
1835 if (LHSIt->start < RHSIt->start) {
1836 LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start);
1837 if (LHSIt != LHS.begin()) --LHSIt;
1838 } else if (RHSIt->start < LHSIt->start) {
1839 RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start);
1840 if (RHSIt != RHS.begin()) --RHSIt;
1841 }
1842
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001843 SmallVector<VNInfo*, 8> EliminatedLHSVals;
David Greene25133302007-06-08 17:18:56 +00001844
1845 while (1) {
1846 // Determine if these live intervals overlap.
1847 bool Overlaps = false;
1848 if (LHSIt->start <= RHSIt->start)
1849 Overlaps = LHSIt->end > RHSIt->start;
1850 else
1851 Overlaps = RHSIt->end > LHSIt->start;
1852
1853 // If the live intervals overlap, there are two interesting cases: if the
1854 // LHS interval is defined by a copy from the RHS, it's ok and we record
1855 // that the LHS value # is the same as the RHS. If it's not, then we cannot
Gabor Greife510b3a2007-07-09 12:00:59 +00001856 // coalesce these live ranges and we bail out.
David Greene25133302007-06-08 17:18:56 +00001857 if (Overlaps) {
1858 // If we haven't already recorded that this value # is safe, check it.
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001859 if (!InVector(LHSIt->valno, EliminatedLHSVals)) {
David Greene25133302007-06-08 17:18:56 +00001860 // Copy from the RHS?
Evan Cheng7e073ba2008-04-09 20:57:25 +00001861 if (!RangeIsDefinedByCopyFromReg(LHS, LHSIt, RHS.reg))
David Greene25133302007-06-08 17:18:56 +00001862 return false; // Nope, bail out.
Evan Chengf4ea5102008-05-21 22:34:12 +00001863
1864 if (LHSIt->contains(RHSIt->valno->def))
1865 // Here is an interesting situation:
1866 // BB1:
1867 // vr1025 = copy vr1024
1868 // ..
1869 // BB2:
1870 // vr1024 = op
1871 // = vr1025
1872 // Even though vr1025 is copied from vr1024, it's not safe to
Bill Wendling430d4232009-03-30 20:30:02 +00001873 // coalesce them since the live range of vr1025 intersects the
Evan Chengf4ea5102008-05-21 22:34:12 +00001874 // def of vr1024. This happens because vr1025 is assigned the
1875 // value of the previous iteration of vr1024.
1876 return false;
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001877 EliminatedLHSVals.push_back(LHSIt->valno);
David Greene25133302007-06-08 17:18:56 +00001878 }
1879
1880 // We know this entire LHS live range is okay, so skip it now.
1881 if (++LHSIt == LHSEnd) break;
1882 continue;
1883 }
1884
1885 if (LHSIt->end < RHSIt->end) {
1886 if (++LHSIt == LHSEnd) break;
1887 } else {
1888 // One interesting case to check here. It's possible that we have
1889 // something like "X3 = Y" which defines a new value number in the LHS,
1890 // and is the last use of this liverange of the RHS. In this case, we
Gabor Greife510b3a2007-07-09 12:00:59 +00001891 // want to notice this copy (so that it gets coalesced away) even though
David Greene25133302007-06-08 17:18:56 +00001892 // the live ranges don't actually overlap.
1893 if (LHSIt->start == RHSIt->end) {
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001894 if (InVector(LHSIt->valno, EliminatedLHSVals)) {
David Greene25133302007-06-08 17:18:56 +00001895 // We already know that this value number is going to be merged in
Gabor Greife510b3a2007-07-09 12:00:59 +00001896 // if coalescing succeeds. Just skip the liverange.
David Greene25133302007-06-08 17:18:56 +00001897 if (++LHSIt == LHSEnd) break;
1898 } else {
1899 // Otherwise, if this is a copy from the RHS, mark it as being merged
1900 // in.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001901 if (RangeIsDefinedByCopyFromReg(LHS, LHSIt, RHS.reg)) {
Evan Chengf4ea5102008-05-21 22:34:12 +00001902 if (LHSIt->contains(RHSIt->valno->def))
1903 // Here is an interesting situation:
1904 // BB1:
1905 // vr1025 = copy vr1024
1906 // ..
1907 // BB2:
1908 // vr1024 = op
1909 // = vr1025
1910 // Even though vr1025 is copied from vr1024, it's not safe to
1911 // coalesced them since live range of vr1025 intersects the
1912 // def of vr1024. This happens because vr1025 is assigned the
1913 // value of the previous iteration of vr1024.
1914 return false;
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001915 EliminatedLHSVals.push_back(LHSIt->valno);
David Greene25133302007-06-08 17:18:56 +00001916
1917 // We know this entire LHS live range is okay, so skip it now.
1918 if (++LHSIt == LHSEnd) break;
1919 }
1920 }
1921 }
1922
1923 if (++RHSIt == RHSEnd) break;
1924 }
1925 }
1926
Gabor Greife510b3a2007-07-09 12:00:59 +00001927 // If we got here, we know that the coalescing will be successful and that
David Greene25133302007-06-08 17:18:56 +00001928 // the value numbers in EliminatedLHSVals will all be merged together. Since
1929 // the most common case is that EliminatedLHSVals has a single number, we
1930 // optimize for it: if there is more than one value, we merge them all into
1931 // the lowest numbered one, then handle the interval as if we were merging
1932 // with one value number.
Devang Patel8a84e442009-01-05 17:31:22 +00001933 VNInfo *LHSValNo = NULL;
David Greene25133302007-06-08 17:18:56 +00001934 if (EliminatedLHSVals.size() > 1) {
1935 // Loop through all the equal value numbers merging them into the smallest
1936 // one.
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001937 VNInfo *Smallest = EliminatedLHSVals[0];
David Greene25133302007-06-08 17:18:56 +00001938 for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) {
Evan Cheng7ecb38b2007-08-29 20:45:00 +00001939 if (EliminatedLHSVals[i]->id < Smallest->id) {
David Greene25133302007-06-08 17:18:56 +00001940 // Merge the current notion of the smallest into the smaller one.
1941 LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]);
1942 Smallest = EliminatedLHSVals[i];
1943 } else {
1944 // Merge into the smallest.
1945 LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest);
1946 }
1947 }
1948 LHSValNo = Smallest;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001949 } else if (EliminatedLHSVals.empty()) {
1950 if (TargetRegisterInfo::isPhysicalRegister(LHS.reg) &&
1951 *tri_->getSuperRegisters(LHS.reg))
1952 // Imprecise sub-register information. Can't handle it.
1953 return false;
Torok Edwinc23197a2009-07-14 16:55:14 +00001954 llvm_unreachable("No copies from the RHS?");
David Greene25133302007-06-08 17:18:56 +00001955 } else {
David Greene25133302007-06-08 17:18:56 +00001956 LHSValNo = EliminatedLHSVals[0];
1957 }
1958
1959 // Okay, now that there is a single LHS value number that we're merging the
1960 // RHS into, update the value number info for the LHS to indicate that the
1961 // value number is defined where the RHS value number was.
Evan Chengf3bb2e62007-09-05 21:46:51 +00001962 const VNInfo *VNI = RHS.getValNumInfo(0);
Evan Chengc8d044e2008-02-15 18:24:29 +00001963 LHSValNo->def = VNI->def;
1964 LHSValNo->copy = VNI->copy;
David Greene25133302007-06-08 17:18:56 +00001965
1966 // Okay, the final step is to loop over the RHS live intervals, adding them to
1967 // the LHS.
Lang Hames857c4e02009-06-17 21:01:20 +00001968 if (VNI->hasPHIKill())
1969 LHSValNo->setHasPHIKill(true);
Evan Chengf3bb2e62007-09-05 21:46:51 +00001970 LHS.addKills(LHSValNo, VNI->kills);
Evan Cheng430a7b02007-08-14 01:56:58 +00001971 LHS.MergeRangesInAsValue(RHS, LHSValNo);
David Greene80607c92009-07-21 23:36:14 +00001972
David Greene29ff37f2009-07-22 20:08:25 +00001973 LHS.ComputeJoinedWeight(RHS);
Evan Cheng90f95f82009-06-14 20:22:55 +00001974
1975 // Update regalloc hint if both are virtual registers.
1976 if (TargetRegisterInfo::isVirtualRegister(LHS.reg) &&
1977 TargetRegisterInfo::isVirtualRegister(RHS.reg)) {
Evan Cheng358dec52009-06-15 08:28:29 +00001978 std::pair<unsigned, unsigned> RHSPref = mri_->getRegAllocationHint(RHS.reg);
1979 std::pair<unsigned, unsigned> LHSPref = mri_->getRegAllocationHint(LHS.reg);
1980 if (RHSPref != LHSPref)
Evan Cheng90f95f82009-06-14 20:22:55 +00001981 mri_->setRegAllocationHint(LHS.reg, RHSPref.first, RHSPref.second);
1982 }
Dan Gohman97121ba2009-04-08 00:15:30 +00001983
1984 // Update the liveintervals of sub-registers.
1985 if (TargetRegisterInfo::isPhysicalRegister(LHS.reg))
1986 for (const unsigned *AS = tri_->getSubRegisters(LHS.reg); *AS; ++AS)
1987 li_->getOrCreateInterval(*AS).MergeInClobberRanges(LHS,
1988 li_->getVNInfoAllocator());
1989
David Greene25133302007-06-08 17:18:56 +00001990 return true;
1991}
1992
1993/// JoinIntervals - Attempt to join these two intervals. On failure, this
1994/// returns false. Otherwise, if one of the intervals being joined is a
1995/// physreg, this method always canonicalizes LHS to be it. The output
1996/// "RHS" will not have been modified, so we can use this information
1997/// below to update aliases.
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001998bool
1999SimpleRegisterCoalescing::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS,
2000 bool &Swapped) {
David Greene25133302007-06-08 17:18:56 +00002001 // Compute the final value assignment, assuming that the live ranges can be
Gabor Greife510b3a2007-07-09 12:00:59 +00002002 // coalesced.
David Greene25133302007-06-08 17:18:56 +00002003 SmallVector<int, 16> LHSValNoAssignments;
2004 SmallVector<int, 16> RHSValNoAssignments;
Evan Chengfadfb5b2007-08-31 21:23:06 +00002005 DenseMap<VNInfo*, VNInfo*> LHSValsDefinedFromRHS;
2006 DenseMap<VNInfo*, VNInfo*> RHSValsDefinedFromLHS;
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002007 SmallVector<VNInfo*, 16> NewVNInfo;
Evan Cheng8f90b6e2009-01-07 02:08:57 +00002008
David Greene25133302007-06-08 17:18:56 +00002009 // If a live interval is a physical register, conservatively check if any
2010 // of its sub-registers is overlapping the live interval of the virtual
2011 // register. If so, do not coalesce.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002012 if (TargetRegisterInfo::isPhysicalRegister(LHS.reg) &&
2013 *tri_->getSubRegisters(LHS.reg)) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +00002014 // If it's coalescing a virtual register to a physical register, estimate
2015 // its live interval length. This is the *cost* of scanning an entire live
2016 // interval. If the cost is low, we'll do an exhaustive check instead.
Evan Cheng1d8a76d2009-01-13 03:57:45 +00002017
2018 // If this is something like this:
2019 // BB1:
2020 // v1024 = op
2021 // ...
2022 // BB2:
2023 // ...
2024 // RAX = v1024
2025 //
2026 // That is, the live interval of v1024 crosses a bb. Then we can't rely on
2027 // less conservative check. It's possible a sub-register is defined before
2028 // v1024 (or live in) and live out of BB1.
Evan Cheng8f90b6e2009-01-07 02:08:57 +00002029 if (RHS.containsOneValue() &&
Evan Cheng167650d2009-01-13 06:08:37 +00002030 li_->intervalIsInOneMBB(RHS) &&
Evan Cheng8f90b6e2009-01-07 02:08:57 +00002031 li_->getApproximateInstructionCount(RHS) <= 10) {
2032 // Perform a more exhaustive check for some common cases.
2033 if (li_->conflictsWithPhysRegRef(RHS, LHS.reg, true, JoinedCopies))
David Greene25133302007-06-08 17:18:56 +00002034 return false;
Evan Cheng8f90b6e2009-01-07 02:08:57 +00002035 } else {
2036 for (const unsigned* SR = tri_->getSubRegisters(LHS.reg); *SR; ++SR)
2037 if (li_->hasInterval(*SR) && RHS.overlaps(li_->getInterval(*SR))) {
2038 DOUT << "Interfere with sub-register ";
2039 DEBUG(li_->getInterval(*SR).print(DOUT, tri_));
2040 return false;
2041 }
2042 }
Dan Gohman6f0d0242008-02-10 18:45:23 +00002043 } else if (TargetRegisterInfo::isPhysicalRegister(RHS.reg) &&
2044 *tri_->getSubRegisters(RHS.reg)) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +00002045 if (LHS.containsOneValue() &&
2046 li_->getApproximateInstructionCount(LHS) <= 10) {
2047 // Perform a more exhaustive check for some common cases.
2048 if (li_->conflictsWithPhysRegRef(LHS, RHS.reg, false, JoinedCopies))
David Greene25133302007-06-08 17:18:56 +00002049 return false;
Evan Cheng8f90b6e2009-01-07 02:08:57 +00002050 } else {
2051 for (const unsigned* SR = tri_->getSubRegisters(RHS.reg); *SR; ++SR)
2052 if (li_->hasInterval(*SR) && LHS.overlaps(li_->getInterval(*SR))) {
2053 DOUT << "Interfere with sub-register ";
2054 DEBUG(li_->getInterval(*SR).print(DOUT, tri_));
2055 return false;
2056 }
2057 }
David Greene25133302007-06-08 17:18:56 +00002058 }
2059
2060 // Compute ultimate value numbers for the LHS and RHS values.
2061 if (RHS.containsOneValue()) {
2062 // Copies from a liveinterval with a single value are simple to handle and
2063 // very common, handle the special case here. This is important, because
2064 // often RHS is small and LHS is large (e.g. a physreg).
2065
2066 // Find out if the RHS is defined as a copy from some value in the LHS.
Evan Cheng4f8ff162007-08-11 00:59:19 +00002067 int RHSVal0DefinedFromLHS = -1;
David Greene25133302007-06-08 17:18:56 +00002068 int RHSValID = -1;
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002069 VNInfo *RHSValNoInfo = NULL;
Evan Chengf3bb2e62007-09-05 21:46:51 +00002070 VNInfo *RHSValNoInfo0 = RHS.getValNumInfo(0);
Evan Chengc8d044e2008-02-15 18:24:29 +00002071 unsigned RHSSrcReg = li_->getVNInfoSourceReg(RHSValNoInfo0);
Evan Cheng8f90b6e2009-01-07 02:08:57 +00002072 if (RHSSrcReg == 0 || RHSSrcReg != LHS.reg) {
David Greene25133302007-06-08 17:18:56 +00002073 // If RHS is not defined as a copy from the LHS, we can use simpler and
Gabor Greife510b3a2007-07-09 12:00:59 +00002074 // faster checks to see if the live ranges are coalescable. This joiner
David Greene25133302007-06-08 17:18:56 +00002075 // can't swap the LHS/RHS intervals though.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002076 if (!TargetRegisterInfo::isPhysicalRegister(RHS.reg)) {
David Greene25133302007-06-08 17:18:56 +00002077 return SimpleJoin(LHS, RHS);
2078 } else {
Evan Chengc14b1442007-08-31 08:04:17 +00002079 RHSValNoInfo = RHSValNoInfo0;
David Greene25133302007-06-08 17:18:56 +00002080 }
2081 } else {
2082 // It was defined as a copy from the LHS, find out what value # it is.
Evan Chengc14b1442007-08-31 08:04:17 +00002083 RHSValNoInfo = LHS.getLiveRangeContaining(RHSValNoInfo0->def-1)->valno;
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002084 RHSValID = RHSValNoInfo->id;
Evan Cheng4f8ff162007-08-11 00:59:19 +00002085 RHSVal0DefinedFromLHS = RHSValID;
David Greene25133302007-06-08 17:18:56 +00002086 }
2087
2088 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
2089 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002090 NewVNInfo.resize(LHS.getNumValNums(), NULL);
David Greene25133302007-06-08 17:18:56 +00002091
2092 // Okay, *all* of the values in LHS that are defined as a copy from RHS
2093 // should now get updated.
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002094 for (LiveInterval::vni_iterator i = LHS.vni_begin(), e = LHS.vni_end();
2095 i != e; ++i) {
2096 VNInfo *VNI = *i;
2097 unsigned VN = VNI->id;
Evan Chengc8d044e2008-02-15 18:24:29 +00002098 if (unsigned LHSSrcReg = li_->getVNInfoSourceReg(VNI)) {
2099 if (LHSSrcReg != RHS.reg) {
David Greene25133302007-06-08 17:18:56 +00002100 // If this is not a copy from the RHS, its value number will be
Gabor Greife510b3a2007-07-09 12:00:59 +00002101 // unmodified by the coalescing.
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002102 NewVNInfo[VN] = VNI;
David Greene25133302007-06-08 17:18:56 +00002103 LHSValNoAssignments[VN] = VN;
2104 } else if (RHSValID == -1) {
2105 // Otherwise, it is a copy from the RHS, and we don't already have a
2106 // value# for it. Keep the current value number, but remember it.
2107 LHSValNoAssignments[VN] = RHSValID = VN;
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002108 NewVNInfo[VN] = RHSValNoInfo;
Evan Chengc14b1442007-08-31 08:04:17 +00002109 LHSValsDefinedFromRHS[VNI] = RHSValNoInfo0;
David Greene25133302007-06-08 17:18:56 +00002110 } else {
2111 // Otherwise, use the specified value #.
2112 LHSValNoAssignments[VN] = RHSValID;
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002113 if (VN == (unsigned)RHSValID) { // Else this val# is dead.
2114 NewVNInfo[VN] = RHSValNoInfo;
Evan Chengc14b1442007-08-31 08:04:17 +00002115 LHSValsDefinedFromRHS[VNI] = RHSValNoInfo0;
Evan Cheng4f8ff162007-08-11 00:59:19 +00002116 }
David Greene25133302007-06-08 17:18:56 +00002117 }
2118 } else {
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002119 NewVNInfo[VN] = VNI;
David Greene25133302007-06-08 17:18:56 +00002120 LHSValNoAssignments[VN] = VN;
2121 }
2122 }
2123
2124 assert(RHSValID != -1 && "Didn't find value #?");
2125 RHSValNoAssignments[0] = RHSValID;
Evan Cheng4f8ff162007-08-11 00:59:19 +00002126 if (RHSVal0DefinedFromLHS != -1) {
Evan Cheng34301352007-09-01 02:03:17 +00002127 // This path doesn't go through ComputeUltimateVN so just set
2128 // it to anything.
2129 RHSValsDefinedFromLHS[RHSValNoInfo0] = (VNInfo*)1;
Evan Cheng4f8ff162007-08-11 00:59:19 +00002130 }
David Greene25133302007-06-08 17:18:56 +00002131 } else {
2132 // Loop over the value numbers of the LHS, seeing if any are defined from
2133 // the RHS.
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002134 for (LiveInterval::vni_iterator i = LHS.vni_begin(), e = LHS.vni_end();
2135 i != e; ++i) {
2136 VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00002137 if (VNI->isUnused() || VNI->copy == 0) // Src not defined by a copy?
David Greene25133302007-06-08 17:18:56 +00002138 continue;
2139
2140 // DstReg is known to be a register in the LHS interval. If the src is
2141 // from the RHS interval, we can use its value #.
Evan Chengc8d044e2008-02-15 18:24:29 +00002142 if (li_->getVNInfoSourceReg(VNI) != RHS.reg)
David Greene25133302007-06-08 17:18:56 +00002143 continue;
2144
2145 // Figure out the value # from the RHS.
Bill Wendling2674d712008-01-04 08:59:18 +00002146 LHSValsDefinedFromRHS[VNI]=RHS.getLiveRangeContaining(VNI->def-1)->valno;
David Greene25133302007-06-08 17:18:56 +00002147 }
2148
2149 // Loop over the value numbers of the RHS, seeing if any are defined from
2150 // the LHS.
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002151 for (LiveInterval::vni_iterator i = RHS.vni_begin(), e = RHS.vni_end();
2152 i != e; ++i) {
2153 VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00002154 if (VNI->isUnused() || VNI->copy == 0) // Src not defined by a copy?
David Greene25133302007-06-08 17:18:56 +00002155 continue;
2156
2157 // DstReg is known to be a register in the RHS interval. If the src is
2158 // from the LHS interval, we can use its value #.
Evan Chengc8d044e2008-02-15 18:24:29 +00002159 if (li_->getVNInfoSourceReg(VNI) != LHS.reg)
David Greene25133302007-06-08 17:18:56 +00002160 continue;
2161
2162 // Figure out the value # from the LHS.
Bill Wendling2674d712008-01-04 08:59:18 +00002163 RHSValsDefinedFromLHS[VNI]=LHS.getLiveRangeContaining(VNI->def-1)->valno;
David Greene25133302007-06-08 17:18:56 +00002164 }
2165
2166 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
2167 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002168 NewVNInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums());
David Greene25133302007-06-08 17:18:56 +00002169
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002170 for (LiveInterval::vni_iterator i = LHS.vni_begin(), e = LHS.vni_end();
2171 i != e; ++i) {
2172 VNInfo *VNI = *i;
2173 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00002174 if (LHSValNoAssignments[VN] >= 0 || VNI->isUnused())
David Greene25133302007-06-08 17:18:56 +00002175 continue;
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002176 ComputeUltimateVN(VNI, NewVNInfo,
David Greene25133302007-06-08 17:18:56 +00002177 LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002178 LHSValNoAssignments, RHSValNoAssignments);
David Greene25133302007-06-08 17:18:56 +00002179 }
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002180 for (LiveInterval::vni_iterator i = RHS.vni_begin(), e = RHS.vni_end();
2181 i != e; ++i) {
2182 VNInfo *VNI = *i;
2183 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00002184 if (RHSValNoAssignments[VN] >= 0 || VNI->isUnused())
David Greene25133302007-06-08 17:18:56 +00002185 continue;
2186 // If this value number isn't a copy from the LHS, it's a new number.
Evan Chengc14b1442007-08-31 08:04:17 +00002187 if (RHSValsDefinedFromLHS.find(VNI) == RHSValsDefinedFromLHS.end()) {
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002188 NewVNInfo.push_back(VNI);
2189 RHSValNoAssignments[VN] = NewVNInfo.size()-1;
David Greene25133302007-06-08 17:18:56 +00002190 continue;
2191 }
2192
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002193 ComputeUltimateVN(VNI, NewVNInfo,
David Greene25133302007-06-08 17:18:56 +00002194 RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002195 RHSValNoAssignments, LHSValNoAssignments);
David Greene25133302007-06-08 17:18:56 +00002196 }
2197 }
2198
2199 // Armed with the mappings of LHS/RHS values to ultimate values, walk the
Gabor Greife510b3a2007-07-09 12:00:59 +00002200 // interval lists to see if these intervals are coalescable.
David Greene25133302007-06-08 17:18:56 +00002201 LiveInterval::const_iterator I = LHS.begin();
2202 LiveInterval::const_iterator IE = LHS.end();
2203 LiveInterval::const_iterator J = RHS.begin();
2204 LiveInterval::const_iterator JE = RHS.end();
2205
2206 // Skip ahead until the first place of potential sharing.
2207 if (I->start < J->start) {
2208 I = std::upper_bound(I, IE, J->start);
2209 if (I != LHS.begin()) --I;
2210 } else if (J->start < I->start) {
2211 J = std::upper_bound(J, JE, I->start);
2212 if (J != RHS.begin()) --J;
2213 }
2214
2215 while (1) {
2216 // Determine if these two live ranges overlap.
2217 bool Overlaps;
2218 if (I->start < J->start) {
2219 Overlaps = I->end > J->start;
2220 } else {
2221 Overlaps = J->end > I->start;
2222 }
2223
2224 // If so, check value # info to determine if they are really different.
2225 if (Overlaps) {
2226 // If the live range overlap will map to the same value number in the
Gabor Greife510b3a2007-07-09 12:00:59 +00002227 // result liverange, we can still coalesce them. If not, we can't.
Evan Cheng7ecb38b2007-08-29 20:45:00 +00002228 if (LHSValNoAssignments[I->valno->id] !=
2229 RHSValNoAssignments[J->valno->id])
David Greene25133302007-06-08 17:18:56 +00002230 return false;
2231 }
2232
2233 if (I->end < J->end) {
2234 ++I;
2235 if (I == IE) break;
2236 } else {
2237 ++J;
2238 if (J == JE) break;
2239 }
2240 }
2241
Evan Cheng34729252007-10-14 10:08:34 +00002242 // Update kill info. Some live ranges are extended due to copy coalescing.
2243 for (DenseMap<VNInfo*, VNInfo*>::iterator I = LHSValsDefinedFromRHS.begin(),
2244 E = LHSValsDefinedFromRHS.end(); I != E; ++I) {
2245 VNInfo *VNI = I->first;
2246 unsigned LHSValID = LHSValNoAssignments[VNI->id];
2247 LiveInterval::removeKill(NewVNInfo[LHSValID], VNI->def);
Lang Hames857c4e02009-06-17 21:01:20 +00002248 if (VNI->hasPHIKill())
2249 NewVNInfo[LHSValID]->setHasPHIKill(true);
Evan Cheng34729252007-10-14 10:08:34 +00002250 RHS.addKills(NewVNInfo[LHSValID], VNI->kills);
2251 }
2252
2253 // Update kill info. Some live ranges are extended due to copy coalescing.
2254 for (DenseMap<VNInfo*, VNInfo*>::iterator I = RHSValsDefinedFromLHS.begin(),
2255 E = RHSValsDefinedFromLHS.end(); I != E; ++I) {
2256 VNInfo *VNI = I->first;
2257 unsigned RHSValID = RHSValNoAssignments[VNI->id];
2258 LiveInterval::removeKill(NewVNInfo[RHSValID], VNI->def);
Lang Hames857c4e02009-06-17 21:01:20 +00002259 if (VNI->hasPHIKill())
2260 NewVNInfo[RHSValID]->setHasPHIKill(true);
Evan Cheng34729252007-10-14 10:08:34 +00002261 LHS.addKills(NewVNInfo[RHSValID], VNI->kills);
2262 }
2263
Gabor Greife510b3a2007-07-09 12:00:59 +00002264 // If we get here, we know that we can coalesce the live ranges. Ask the
2265 // intervals to coalesce themselves now.
Evan Cheng1a66f0a2007-08-28 08:28:51 +00002266 if ((RHS.ranges.size() > LHS.ranges.size() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +00002267 TargetRegisterInfo::isVirtualRegister(LHS.reg)) ||
2268 TargetRegisterInfo::isPhysicalRegister(RHS.reg)) {
Evan Cheng90f95f82009-06-14 20:22:55 +00002269 RHS.join(LHS, &RHSValNoAssignments[0], &LHSValNoAssignments[0], NewVNInfo,
2270 mri_);
Evan Cheng1a66f0a2007-08-28 08:28:51 +00002271 Swapped = true;
2272 } else {
Evan Cheng90f95f82009-06-14 20:22:55 +00002273 LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0], NewVNInfo,
2274 mri_);
Evan Cheng1a66f0a2007-08-28 08:28:51 +00002275 Swapped = false;
2276 }
David Greene25133302007-06-08 17:18:56 +00002277 return true;
2278}
2279
2280namespace {
2281 // DepthMBBCompare - Comparison predicate that sort first based on the loop
2282 // depth of the basic block (the unsigned), and then on the MBB number.
2283 struct DepthMBBCompare {
2284 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
2285 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
2286 if (LHS.first > RHS.first) return true; // Deeper loops first
2287 return LHS.first == RHS.first &&
2288 LHS.second->getNumber() < RHS.second->getNumber();
2289 }
2290 };
2291}
2292
Evan Cheng8fc9a102007-11-06 08:52:21 +00002293/// getRepIntervalSize - Returns the size of the interval that represents the
2294/// specified register.
2295template<class SF>
2296unsigned JoinPriorityQueue<SF>::getRepIntervalSize(unsigned Reg) {
2297 return Rc->getRepIntervalSize(Reg);
2298}
2299
2300/// CopyRecSort::operator - Join priority queue sorting function.
2301///
2302bool CopyRecSort::operator()(CopyRec left, CopyRec right) const {
2303 // Inner loops first.
2304 if (left.LoopDepth > right.LoopDepth)
2305 return false;
Evan Chengc8d044e2008-02-15 18:24:29 +00002306 else if (left.LoopDepth == right.LoopDepth)
Evan Cheng8fc9a102007-11-06 08:52:21 +00002307 if (left.isBackEdge && !right.isBackEdge)
2308 return false;
Evan Cheng8fc9a102007-11-06 08:52:21 +00002309 return true;
2310}
2311
Gabor Greife510b3a2007-07-09 12:00:59 +00002312void SimpleRegisterCoalescing::CopyCoalesceInMBB(MachineBasicBlock *MBB,
Evan Cheng8b0b8742007-10-16 08:04:24 +00002313 std::vector<CopyRec> &TryAgain) {
David Greene25133302007-06-08 17:18:56 +00002314 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Evan Cheng8fc9a102007-11-06 08:52:21 +00002315
Evan Cheng8b0b8742007-10-16 08:04:24 +00002316 std::vector<CopyRec> VirtCopies;
2317 std::vector<CopyRec> PhysCopies;
Evan Cheng7e073ba2008-04-09 20:57:25 +00002318 std::vector<CopyRec> ImpDefCopies;
Evan Cheng22f07ff2007-12-11 02:09:15 +00002319 unsigned LoopDepth = loopInfo->getLoopDepth(MBB);
David Greene25133302007-06-08 17:18:56 +00002320 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
2321 MII != E;) {
2322 MachineInstr *Inst = MII++;
2323
Evan Cheng32dfbea2007-10-12 08:50:34 +00002324 // If this isn't a copy nor a extract_subreg, we can't join intervals.
Evan Cheng04ee5a12009-01-20 19:12:24 +00002325 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00002326 if (Inst->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
2327 DstReg = Inst->getOperand(0).getReg();
2328 SrcReg = Inst->getOperand(1).getReg();
Dan Gohman97121ba2009-04-08 00:15:30 +00002329 } else if (Inst->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
2330 Inst->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
Evan Cheng7e073ba2008-04-09 20:57:25 +00002331 DstReg = Inst->getOperand(0).getReg();
2332 SrcReg = Inst->getOperand(2).getReg();
Evan Cheng04ee5a12009-01-20 19:12:24 +00002333 } else if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg, SrcSubIdx, DstSubIdx))
Evan Cheng32dfbea2007-10-12 08:50:34 +00002334 continue;
Evan Cheng8b0b8742007-10-16 08:04:24 +00002335
Evan Chengc8d044e2008-02-15 18:24:29 +00002336 bool SrcIsPhys = TargetRegisterInfo::isPhysicalRegister(SrcReg);
2337 bool DstIsPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
Evan Cheng8fc9a102007-11-06 08:52:21 +00002338 if (NewHeuristic) {
Evan Chengc8d044e2008-02-15 18:24:29 +00002339 JoinQueue->push(CopyRec(Inst, LoopDepth, isBackEdgeCopy(Inst, DstReg)));
Evan Cheng8fc9a102007-11-06 08:52:21 +00002340 } else {
Evan Cheng7e073ba2008-04-09 20:57:25 +00002341 if (li_->hasInterval(SrcReg) && li_->getInterval(SrcReg).empty())
2342 ImpDefCopies.push_back(CopyRec(Inst, 0, false));
2343 else if (SrcIsPhys || DstIsPhys)
Evan Chengc8d044e2008-02-15 18:24:29 +00002344 PhysCopies.push_back(CopyRec(Inst, 0, false));
Evan Cheng8fc9a102007-11-06 08:52:21 +00002345 else
Evan Chengc8d044e2008-02-15 18:24:29 +00002346 VirtCopies.push_back(CopyRec(Inst, 0, false));
Evan Cheng8fc9a102007-11-06 08:52:21 +00002347 }
Evan Cheng8b0b8742007-10-16 08:04:24 +00002348 }
2349
Evan Cheng8fc9a102007-11-06 08:52:21 +00002350 if (NewHeuristic)
2351 return;
2352
Evan Cheng7e073ba2008-04-09 20:57:25 +00002353 // Try coalescing implicit copies first, followed by copies to / from
2354 // physical registers, then finally copies from virtual registers to
2355 // virtual registers.
2356 for (unsigned i = 0, e = ImpDefCopies.size(); i != e; ++i) {
2357 CopyRec &TheCopy = ImpDefCopies[i];
2358 bool Again = false;
2359 if (!JoinCopy(TheCopy, Again))
2360 if (Again)
2361 TryAgain.push_back(TheCopy);
2362 }
Evan Cheng8b0b8742007-10-16 08:04:24 +00002363 for (unsigned i = 0, e = PhysCopies.size(); i != e; ++i) {
2364 CopyRec &TheCopy = PhysCopies[i];
Evan Cheng0547bab2007-11-01 06:22:48 +00002365 bool Again = false;
Evan Cheng8fc9a102007-11-06 08:52:21 +00002366 if (!JoinCopy(TheCopy, Again))
Evan Cheng0547bab2007-11-01 06:22:48 +00002367 if (Again)
2368 TryAgain.push_back(TheCopy);
Evan Cheng8b0b8742007-10-16 08:04:24 +00002369 }
2370 for (unsigned i = 0, e = VirtCopies.size(); i != e; ++i) {
2371 CopyRec &TheCopy = VirtCopies[i];
Evan Cheng0547bab2007-11-01 06:22:48 +00002372 bool Again = false;
Evan Cheng8fc9a102007-11-06 08:52:21 +00002373 if (!JoinCopy(TheCopy, Again))
Evan Cheng0547bab2007-11-01 06:22:48 +00002374 if (Again)
2375 TryAgain.push_back(TheCopy);
David Greene25133302007-06-08 17:18:56 +00002376 }
2377}
2378
2379void SimpleRegisterCoalescing::joinIntervals() {
2380 DOUT << "********** JOINING INTERVALS ***********\n";
2381
Evan Cheng8fc9a102007-11-06 08:52:21 +00002382 if (NewHeuristic)
2383 JoinQueue = new JoinPriorityQueue<CopyRecSort>(this);
2384
David Greene25133302007-06-08 17:18:56 +00002385 std::vector<CopyRec> TryAgainList;
Dan Gohmana8c763b2008-08-14 18:13:49 +00002386 if (loopInfo->empty()) {
David Greene25133302007-06-08 17:18:56 +00002387 // If there are no loops in the function, join intervals in function order.
2388 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
2389 I != E; ++I)
Evan Cheng8b0b8742007-10-16 08:04:24 +00002390 CopyCoalesceInMBB(I, TryAgainList);
David Greene25133302007-06-08 17:18:56 +00002391 } else {
2392 // Otherwise, join intervals in inner loops before other intervals.
2393 // Unfortunately we can't just iterate over loop hierarchy here because
2394 // there may be more MBB's than BB's. Collect MBB's for sorting.
2395
2396 // Join intervals in the function prolog first. We want to join physical
2397 // registers with virtual registers before the intervals got too long.
2398 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
Evan Cheng22f07ff2007-12-11 02:09:15 +00002399 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();I != E;++I){
2400 MachineBasicBlock *MBB = I;
2401 MBBs.push_back(std::make_pair(loopInfo->getLoopDepth(MBB), I));
2402 }
David Greene25133302007-06-08 17:18:56 +00002403
2404 // Sort by loop depth.
2405 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
2406
2407 // Finally, join intervals in loop nest order.
2408 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Evan Cheng8b0b8742007-10-16 08:04:24 +00002409 CopyCoalesceInMBB(MBBs[i].second, TryAgainList);
David Greene25133302007-06-08 17:18:56 +00002410 }
2411
2412 // Joining intervals can allow other intervals to be joined. Iteratively join
2413 // until we make no progress.
Evan Cheng8fc9a102007-11-06 08:52:21 +00002414 if (NewHeuristic) {
2415 SmallVector<CopyRec, 16> TryAgain;
2416 bool ProgressMade = true;
2417 while (ProgressMade) {
2418 ProgressMade = false;
2419 while (!JoinQueue->empty()) {
2420 CopyRec R = JoinQueue->pop();
Evan Cheng0547bab2007-11-01 06:22:48 +00002421 bool Again = false;
Evan Cheng8fc9a102007-11-06 08:52:21 +00002422 bool Success = JoinCopy(R, Again);
2423 if (Success)
Evan Cheng0547bab2007-11-01 06:22:48 +00002424 ProgressMade = true;
Evan Cheng8fc9a102007-11-06 08:52:21 +00002425 else if (Again)
2426 TryAgain.push_back(R);
2427 }
2428
2429 if (ProgressMade) {
2430 while (!TryAgain.empty()) {
2431 JoinQueue->push(TryAgain.back());
2432 TryAgain.pop_back();
2433 }
2434 }
2435 }
2436 } else {
2437 bool ProgressMade = true;
2438 while (ProgressMade) {
2439 ProgressMade = false;
2440
2441 for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) {
2442 CopyRec &TheCopy = TryAgainList[i];
2443 if (TheCopy.MI) {
2444 bool Again = false;
2445 bool Success = JoinCopy(TheCopy, Again);
2446 if (Success || !Again) {
2447 TheCopy.MI = 0; // Mark this one as done.
2448 ProgressMade = true;
2449 }
Evan Cheng0547bab2007-11-01 06:22:48 +00002450 }
David Greene25133302007-06-08 17:18:56 +00002451 }
2452 }
2453 }
2454
Evan Cheng8fc9a102007-11-06 08:52:21 +00002455 if (NewHeuristic)
Evan Chengc8d044e2008-02-15 18:24:29 +00002456 delete JoinQueue;
David Greene25133302007-06-08 17:18:56 +00002457}
2458
2459/// Return true if the two specified registers belong to different register
Evan Cheng8c08d8c2009-01-23 02:15:19 +00002460/// classes. The registers may be either phys or virt regs.
Evan Chenge00f5de2008-06-19 01:39:21 +00002461bool
Evan Cheng8c08d8c2009-01-23 02:15:19 +00002462SimpleRegisterCoalescing::differingRegisterClasses(unsigned RegA,
2463 unsigned RegB) const {
David Greene25133302007-06-08 17:18:56 +00002464 // Get the register classes for the first reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002465 if (TargetRegisterInfo::isPhysicalRegister(RegA)) {
2466 assert(TargetRegisterInfo::isVirtualRegister(RegB) &&
David Greene25133302007-06-08 17:18:56 +00002467 "Shouldn't consider two physregs!");
Evan Chengc8d044e2008-02-15 18:24:29 +00002468 return !mri_->getRegClass(RegB)->contains(RegA);
David Greene25133302007-06-08 17:18:56 +00002469 }
2470
2471 // Compare against the regclass for the second reg.
Evan Chenge00f5de2008-06-19 01:39:21 +00002472 const TargetRegisterClass *RegClassA = mri_->getRegClass(RegA);
2473 if (TargetRegisterInfo::isVirtualRegister(RegB)) {
2474 const TargetRegisterClass *RegClassB = mri_->getRegClass(RegB);
Evan Cheng8c08d8c2009-01-23 02:15:19 +00002475 return RegClassA != RegClassB;
Evan Chenge00f5de2008-06-19 01:39:21 +00002476 }
2477 return !RegClassA->contains(RegB);
David Greene25133302007-06-08 17:18:56 +00002478}
2479
2480/// lastRegisterUse - Returns the last use of the specific register between
Evan Chengc8d044e2008-02-15 18:24:29 +00002481/// cycles Start and End or NULL if there are no uses.
2482MachineOperand *
Chris Lattner84bc5422007-12-31 04:13:23 +00002483SimpleRegisterCoalescing::lastRegisterUse(unsigned Start, unsigned End,
Evan Chengc8d044e2008-02-15 18:24:29 +00002484 unsigned Reg, unsigned &UseIdx) const{
2485 UseIdx = 0;
2486 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
2487 MachineOperand *LastUse = NULL;
2488 for (MachineRegisterInfo::use_iterator I = mri_->use_begin(Reg),
2489 E = mri_->use_end(); I != E; ++I) {
2490 MachineOperand &Use = I.getOperand();
2491 MachineInstr *UseMI = Use.getParent();
Evan Cheng04ee5a12009-01-20 19:12:24 +00002492 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
2493 if (tii_->isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubIdx, DstSubIdx) &&
2494 SrcReg == DstReg)
Evan Chenga2fb6342008-03-25 02:02:19 +00002495 // Ignore identity copies.
2496 continue;
Evan Chengc8d044e2008-02-15 18:24:29 +00002497 unsigned Idx = li_->getInstructionIndex(UseMI);
2498 if (Idx >= Start && Idx < End && Idx >= UseIdx) {
2499 LastUse = &Use;
Evan Cheng58207f12009-02-22 08:35:56 +00002500 UseIdx = li_->getUseIndex(Idx);
Evan Chengc8d044e2008-02-15 18:24:29 +00002501 }
2502 }
2503 return LastUse;
2504 }
2505
David Greene25133302007-06-08 17:18:56 +00002506 int e = (End-1) / InstrSlots::NUM * InstrSlots::NUM;
2507 int s = Start;
2508 while (e >= s) {
2509 // Skip deleted instructions
2510 MachineInstr *MI = li_->getInstructionFromIndex(e);
2511 while ((e - InstrSlots::NUM) >= s && !MI) {
2512 e -= InstrSlots::NUM;
2513 MI = li_->getInstructionFromIndex(e);
2514 }
2515 if (e < s || MI == NULL)
2516 return NULL;
2517
Evan Chenga2fb6342008-03-25 02:02:19 +00002518 // Ignore identity copies.
Evan Cheng04ee5a12009-01-20 19:12:24 +00002519 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
2520 if (!(tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubIdx, DstSubIdx) &&
2521 SrcReg == DstReg))
Evan Chenga2fb6342008-03-25 02:02:19 +00002522 for (unsigned i = 0, NumOps = MI->getNumOperands(); i != NumOps; ++i) {
2523 MachineOperand &Use = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002524 if (Use.isReg() && Use.isUse() && Use.getReg() &&
Evan Chenga2fb6342008-03-25 02:02:19 +00002525 tri_->regsOverlap(Use.getReg(), Reg)) {
Evan Cheng58207f12009-02-22 08:35:56 +00002526 UseIdx = li_->getUseIndex(e);
Evan Chenga2fb6342008-03-25 02:02:19 +00002527 return &Use;
2528 }
David Greene25133302007-06-08 17:18:56 +00002529 }
David Greene25133302007-06-08 17:18:56 +00002530
2531 e -= InstrSlots::NUM;
2532 }
2533
2534 return NULL;
2535}
2536
2537
David Greene25133302007-06-08 17:18:56 +00002538void SimpleRegisterCoalescing::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +00002539 if (TargetRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge6d088a2008-02-26 21:47:57 +00002540 cerr << tri_->getName(reg);
David Greene25133302007-06-08 17:18:56 +00002541 else
2542 cerr << "%reg" << reg;
2543}
2544
2545void SimpleRegisterCoalescing::releaseMemory() {
Evan Cheng8fc9a102007-11-06 08:52:21 +00002546 JoinedCopies.clear();
Evan Chengcd047082008-08-30 09:09:33 +00002547 ReMatCopies.clear();
Evan Cheng20580a12008-09-19 17:38:47 +00002548 ReMatDefs.clear();
David Greene25133302007-06-08 17:18:56 +00002549}
2550
2551static bool isZeroLengthInterval(LiveInterval *li) {
2552 for (LiveInterval::Ranges::const_iterator
2553 i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
Lang Hamesf41538d2009-06-02 16:53:25 +00002554 if (i->end - i->start > LiveInterval::InstrSlots::NUM)
David Greene25133302007-06-08 17:18:56 +00002555 return false;
2556 return true;
2557}
2558
Evan Chengdb9b1c32008-04-03 16:41:54 +00002559
David Greene25133302007-06-08 17:18:56 +00002560bool SimpleRegisterCoalescing::runOnMachineFunction(MachineFunction &fn) {
2561 mf_ = &fn;
Evan Cheng70071432008-02-13 03:01:43 +00002562 mri_ = &fn.getRegInfo();
David Greene25133302007-06-08 17:18:56 +00002563 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +00002564 tri_ = tm_->getRegisterInfo();
David Greene25133302007-06-08 17:18:56 +00002565 tii_ = tm_->getInstrInfo();
2566 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +00002567 loopInfo = &getAnalysis<MachineLoopInfo>();
David Greene25133302007-06-08 17:18:56 +00002568
2569 DOUT << "********** SIMPLE REGISTER COALESCING **********\n"
2570 << "********** Function: "
2571 << ((Value*)mf_->getFunction())->getName() << '\n';
2572
Dan Gohman6f0d0242008-02-10 18:45:23 +00002573 allocatableRegs_ = tri_->getAllocatableSet(fn);
2574 for (TargetRegisterInfo::regclass_iterator I = tri_->regclass_begin(),
2575 E = tri_->regclass_end(); I != E; ++I)
Bill Wendling2674d712008-01-04 08:59:18 +00002576 allocatableRCRegs_.insert(std::make_pair(*I,
Dan Gohman6f0d0242008-02-10 18:45:23 +00002577 tri_->getAllocatableSet(fn, *I)));
David Greene25133302007-06-08 17:18:56 +00002578
Gabor Greife510b3a2007-07-09 12:00:59 +00002579 // Join (coalesce) intervals if requested.
David Greene25133302007-06-08 17:18:56 +00002580 if (EnableJoining) {
2581 joinIntervals();
Bill Wendlingbebbded2008-12-19 02:09:57 +00002582 DEBUG({
2583 DOUT << "********** INTERVALS POST JOINING **********\n";
2584 for (LiveIntervals::iterator I = li_->begin(), E = li_->end(); I != E; ++I){
2585 I->second->print(DOUT, tri_);
2586 DOUT << "\n";
2587 }
2588 });
David Greene25133302007-06-08 17:18:56 +00002589 }
2590
Evan Chengc8d044e2008-02-15 18:24:29 +00002591 // Perform a final pass over the instructions and compute spill weights
2592 // and remove identity moves.
Evan Chengb3990d52008-10-27 23:21:01 +00002593 SmallVector<unsigned, 4> DeadDefs;
David Greene25133302007-06-08 17:18:56 +00002594 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
2595 mbbi != mbbe; ++mbbi) {
2596 MachineBasicBlock* mbb = mbbi;
Evan Cheng22f07ff2007-12-11 02:09:15 +00002597 unsigned loopDepth = loopInfo->getLoopDepth(mbb);
David Greene25133302007-06-08 17:18:56 +00002598
2599 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
2600 mii != mie; ) {
Evan Chenga971dbd2008-04-24 09:06:33 +00002601 MachineInstr *MI = mii;
Evan Cheng04ee5a12009-01-20 19:12:24 +00002602 unsigned SrcReg, DstReg, SrcSubIdx, DstSubIdx;
Evan Chenga971dbd2008-04-24 09:06:33 +00002603 if (JoinedCopies.count(MI)) {
2604 // Delete all coalesced copies.
Evan Cheng04ee5a12009-01-20 19:12:24 +00002605 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubIdx, DstSubIdx)) {
Evan Chenga971dbd2008-04-24 09:06:33 +00002606 assert((MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +00002607 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
2608 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) &&
Evan Chenga971dbd2008-04-24 09:06:33 +00002609 "Unrecognized copy instruction");
2610 DstReg = MI->getOperand(0).getReg();
2611 }
2612 if (MI->registerDefIsDead(DstReg)) {
2613 LiveInterval &li = li_->getInterval(DstReg);
2614 if (!ShortenDeadCopySrcLiveRange(li, MI))
2615 ShortenDeadCopyLiveRange(li, MI);
2616 }
2617 li_->RemoveMachineInstrFromMaps(MI);
2618 mii = mbbi->erase(mii);
2619 ++numPeep;
2620 continue;
2621 }
2622
Evan Cheng20580a12008-09-19 17:38:47 +00002623 // Now check if this is a remat'ed def instruction which is now dead.
2624 if (ReMatDefs.count(MI)) {
2625 bool isDead = true;
2626 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2627 const MachineOperand &MO = MI->getOperand(i);
Evan Chengb3990d52008-10-27 23:21:01 +00002628 if (!MO.isReg())
Evan Cheng20580a12008-09-19 17:38:47 +00002629 continue;
2630 unsigned Reg = MO.getReg();
Evan Cheng6792e902009-02-04 18:18:58 +00002631 if (!Reg)
2632 continue;
Evan Chengb3990d52008-10-27 23:21:01 +00002633 if (TargetRegisterInfo::isVirtualRegister(Reg))
2634 DeadDefs.push_back(Reg);
2635 if (MO.isDead())
2636 continue;
Evan Cheng20580a12008-09-19 17:38:47 +00002637 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
2638 !mri_->use_empty(Reg)) {
2639 isDead = false;
2640 break;
2641 }
2642 }
2643 if (isDead) {
Evan Chengb3990d52008-10-27 23:21:01 +00002644 while (!DeadDefs.empty()) {
2645 unsigned DeadDef = DeadDefs.back();
2646 DeadDefs.pop_back();
2647 RemoveDeadDef(li_->getInterval(DeadDef), MI);
2648 }
Evan Cheng20580a12008-09-19 17:38:47 +00002649 li_->RemoveMachineInstrFromMaps(mii);
2650 mii = mbbi->erase(mii);
Evan Chengfee2d692008-09-19 22:49:39 +00002651 continue;
Evan Chengb3990d52008-10-27 23:21:01 +00002652 } else
2653 DeadDefs.clear();
Evan Cheng20580a12008-09-19 17:38:47 +00002654 }
2655
Evan Chenga971dbd2008-04-24 09:06:33 +00002656 // If the move will be an identity move delete it
Evan Cheng04ee5a12009-01-20 19:12:24 +00002657 bool isMove= tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubIdx, DstSubIdx);
Evan Chenga971dbd2008-04-24 09:06:33 +00002658 if (isMove && SrcReg == DstReg) {
2659 if (li_->hasInterval(SrcReg)) {
2660 LiveInterval &RegInt = li_->getInterval(SrcReg);
Evan Cheng3c88d742008-03-18 08:26:47 +00002661 // If def of this move instruction is dead, remove its live range
2662 // from the dstination register's live interval.
Evan Cheng20580a12008-09-19 17:38:47 +00002663 if (MI->registerDefIsDead(DstReg)) {
2664 if (!ShortenDeadCopySrcLiveRange(RegInt, MI))
2665 ShortenDeadCopyLiveRange(RegInt, MI);
Evan Cheng3c88d742008-03-18 08:26:47 +00002666 }
2667 }
Evan Cheng20580a12008-09-19 17:38:47 +00002668 li_->RemoveMachineInstrFromMaps(MI);
David Greene25133302007-06-08 17:18:56 +00002669 mii = mbbi->erase(mii);
2670 ++numPeep;
Evan Cheng0768f0e2009-07-17 21:06:58 +00002671 } else {
David Greene25133302007-06-08 17:18:56 +00002672 SmallSet<unsigned, 4> UniqueUses;
Evan Cheng20580a12008-09-19 17:38:47 +00002673 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2674 const MachineOperand &mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002675 if (mop.isReg() && mop.getReg() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +00002676 TargetRegisterInfo::isVirtualRegister(mop.getReg())) {
Evan Chengc8d044e2008-02-15 18:24:29 +00002677 unsigned reg = mop.getReg();
David Greene25133302007-06-08 17:18:56 +00002678 // Multiple uses of reg by the same instruction. It should not
2679 // contribute to spill weight again.
2680 if (UniqueUses.count(reg) != 0)
2681 continue;
2682 LiveInterval &RegInt = li_->getInterval(reg);
Evan Cheng81a03822007-11-17 00:40:40 +00002683 RegInt.weight +=
Evan Chengc3417602008-06-21 06:45:54 +00002684 li_->getSpillWeight(mop.isDef(), mop.isUse(), loopDepth);
David Greene25133302007-06-08 17:18:56 +00002685 UniqueUses.insert(reg);
2686 }
2687 }
2688 ++mii;
2689 }
2690 }
2691 }
2692
2693 for (LiveIntervals::iterator I = li_->begin(), E = li_->end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +00002694 LiveInterval &LI = *I->second;
Dan Gohman6f0d0242008-02-10 18:45:23 +00002695 if (TargetRegisterInfo::isVirtualRegister(LI.reg)) {
David Greene25133302007-06-08 17:18:56 +00002696 // If the live interval length is essentially zero, i.e. in every live
2697 // range the use follows def immediately, it doesn't make sense to spill
2698 // it and hope it will be easier to allocate for this li.
2699 if (isZeroLengthInterval(&LI))
2700 LI.weight = HUGE_VALF;
Evan Cheng5ef3a042007-12-06 00:01:56 +00002701 else {
2702 bool isLoad = false;
Evan Chengdc377862008-09-30 15:44:16 +00002703 SmallVector<LiveInterval*, 4> SpillIs;
2704 if (li_->isReMaterializable(LI, SpillIs, isLoad)) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00002705 // If all of the definitions of the interval are re-materializable,
2706 // it is a preferred candidate for spilling. If non of the defs are
2707 // loads, then it's potentially very cheap to re-materialize.
2708 // FIXME: this gets much more complicated once we support non-trivial
2709 // re-materialization.
2710 if (isLoad)
2711 LI.weight *= 0.9F;
2712 else
2713 LI.weight *= 0.5F;
2714 }
2715 }
David Greene25133302007-06-08 17:18:56 +00002716
2717 // Slightly prefer live interval that has been assigned a preferred reg.
Evan Cheng358dec52009-06-15 08:28:29 +00002718 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(LI.reg);
2719 if (Hint.first || Hint.second)
David Greene25133302007-06-08 17:18:56 +00002720 LI.weight *= 1.01F;
2721
2722 // Divide the weight of the interval by its size. This encourages
2723 // spilling of intervals that are large and have few uses, and
2724 // discourages spilling of small intervals with many uses.
Owen Anderson496bac52008-07-23 19:47:27 +00002725 LI.weight /= li_->getApproximateInstructionCount(LI) * InstrSlots::NUM;
David Greene25133302007-06-08 17:18:56 +00002726 }
2727 }
2728
2729 DEBUG(dump());
2730 return true;
2731}
2732
2733/// print - Implement the dump method.
2734void SimpleRegisterCoalescing::print(std::ostream &O, const Module* m) const {
2735 li_->print(O, m);
2736}
David Greene2c17c4d2007-09-06 16:18:45 +00002737
2738RegisterCoalescer* llvm::createSimpleRegisterCoalescer() {
2739 return new SimpleRegisterCoalescing();
2740}
2741
2742// Make sure that anything that uses RegisterCoalescer pulls in this file...
2743DEFINING_FILE_FOR(SimpleRegisterCoalescing)