blob: b894077b5ab83ae6c19eb66c802d94d10a592d12 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001323 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001324 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Chris Lattner447ff682008-03-11 03:23:40 +00001326 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1327 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 if (VA.getLocReg() == X86::ST0 ||
1329 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001330 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1331 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001334 RetOps.push_back(ValToCopy);
1335 // Don't emit a copytoreg.
1336 continue;
1337 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001338
Evan Cheng242b38b2009-02-23 09:03:22 +00001339 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1340 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001341 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001342 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001344 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001345 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1346 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001347
1348 // If we don't have SSE2 available, convert to v4f32 so the generated
1349 // register is legal.
1350 if (!Subtarget->hasSSE2())
1351 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1352 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001353 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001354 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001355
Dale Johannesendd64c412009-02-04 00:33:20 +00001356 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001357 Flag = Chain.getValue(1);
1358 }
Dan Gohman61a92132008-04-21 23:59:07 +00001359
1360 // The x86-64 ABI for returning structs by value requires that we copy
1361 // the sret argument into %rax for the return. We saved the argument into
1362 // a virtual register in the entry block, so now we copy the value out
1363 // and into %rax.
1364 if (Subtarget->is64Bit() &&
1365 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1366 MachineFunction &MF = DAG.getMachineFunction();
1367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1368 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001369 assert(Reg &&
1370 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001371 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001372
Dale Johannesendd64c412009-02-04 00:33:20 +00001373 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001374 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001375
1376 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001377 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Chris Lattner447ff682008-03-11 03:23:40 +00001380 RetOps[0] = Chain; // Update chain.
1381
1382 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001383 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
1386 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001388}
1389
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390/// LowerCallResult - Lower the result values of a call into the
1391/// appropriate copies out of appropriate physical registers.
1392///
1393SDValue
1394X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001395 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001398 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001399
Chris Lattnere32bbf62007-02-28 07:09:55 +00001400 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001401 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001402 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001404 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Chris Lattner3085e152007-02-25 08:59:22 +00001407 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001408 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001409 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Torok Edwin3f142c32009-02-01 18:15:56 +00001412 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001415 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001416 }
1417
Evan Cheng79fb3b42009-02-20 20:43:02 +00001418 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001419
1420 // If this is a call to a function that returns an fp value on the floating
1421 // point stack, we must guarantee the the value is popped from the stack, so
1422 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1423 // if the return value is not used. We use the FpGET_ST0 instructions
1424 // instead.
1425 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1426 // If we prefer to use the value in xmm registers, copy it out as f80 and
1427 // use a truncate to move it from fp stack reg to xmm reg.
1428 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1429 bool isST0 = VA.getLocReg() == X86::ST0;
1430 unsigned Opc = 0;
1431 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1432 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1433 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1434 SDValue Ops[] = { Chain, InFlag };
1435 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1436 Ops, 2), 1);
1437 Val = Chain.getValue(0);
1438
1439 // Round the f80 to the right size, which also moves it to the appropriate
1440 // xmm register.
1441 if (CopyVT != VA.getValVT())
1442 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1443 // This truncation won't change the value.
1444 DAG.getIntPtrConstant(1));
1445 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001446 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1447 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1448 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1452 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001453 } else {
1454 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001456 Val = Chain.getValue(0);
1457 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001458 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1459 } else {
1460 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1461 CopyVT, InFlag).getValue(1);
1462 Val = Chain.getValue(0);
1463 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001464 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001466 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001469}
1470
1471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001472//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001473// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001474//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001475// StdCall calling convention seems to be standard for many Windows' API
1476// routines and around. It differs from C calling convention just a little:
1477// callee should clean up the stack, not caller. Symbols should be also
1478// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001479// For info on fast calling convention see Fast Calling Convention (tail call)
1480// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001483/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1485 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001489}
1490
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001491/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001492/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493static bool
1494ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1495 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001497
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001499}
1500
Dan Gohman095cc292008-09-13 01:54:27 +00001501/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1502/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001503CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001504 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001505 if (CC == CallingConv::GHC)
1506 return CC_X86_64_GHC;
1507 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001508 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001509 else
1510 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001511 }
1512
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 if (CC == CallingConv::X86_FastCall)
1514 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001515 else if (CC == CallingConv::X86_ThisCall)
1516 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001517 else if (CC == CallingConv::Fast)
1518 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001519 else if (CC == CallingConv::GHC)
1520 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 else
1522 return CC_X86_32_C;
1523}
1524
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001525/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1526/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001527/// the specific parameter attribute. The copy will be passed as a byval
1528/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001529static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001530CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001531 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1532 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001534 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001535 /*isVolatile*/false, /*AlwaysInline=*/true,
1536 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001537}
1538
Chris Lattner29689432010-03-11 00:22:57 +00001539/// IsTailCallConvention - Return true if the calling convention is one that
1540/// supports tail call optimization.
1541static bool IsTailCallConvention(CallingConv::ID CC) {
1542 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1543}
1544
Evan Cheng0c439eb2010-01-27 00:07:07 +00001545/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1546/// a tailcall target by changing its ABI.
1547static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001548 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001549}
1550
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551SDValue
1552X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001553 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 const SmallVectorImpl<ISD::InputArg> &Ins,
1555 DebugLoc dl, SelectionDAG &DAG,
1556 const CCValAssign &VA,
1557 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001558 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001559 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001561 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001562 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001563 EVT ValVT;
1564
1565 // If value is passed by pointer we have address passed instead of the value
1566 // itself.
1567 if (VA.getLocInfo() == CCValAssign::Indirect)
1568 ValVT = VA.getLocVT();
1569 else
1570 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001571
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001572 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001573 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001574 // In case of tail call optimization mark all arguments mutable. Since they
1575 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001576 if (Flags.isByVal()) {
1577 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001578 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001579 return DAG.getFrameIndex(FI, getPointerTy());
1580 } else {
1581 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001582 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001583 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1584 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001585 PseudoSourceValue::getFixedStack(FI), 0,
1586 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001587 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001588}
1589
Dan Gohman475871a2008-07-27 21:46:04 +00001590SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001592 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 bool isVarArg,
1594 const SmallVectorImpl<ISD::InputArg> &Ins,
1595 DebugLoc dl,
1596 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001597 SmallVectorImpl<SDValue> &InVals)
1598 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001599 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 const Function* Fn = MF.getFunction();
1603 if (Fn->hasExternalLinkage() &&
1604 Subtarget->isTargetCygMing() &&
1605 Fn->getName() == "main")
1606 FuncInfo->setForceFramePointer(true);
1607
Evan Cheng1bc78042006-04-26 01:20:17 +00001608 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Chris Lattner29689432010-03-11 00:22:57 +00001612 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1613 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001614
Chris Lattner638402b2007-02-28 07:00:42 +00001615 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1618 ArgLocs, *DAG.getContext());
1619 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001622 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1624 CCValAssign &VA = ArgLocs[i];
1625 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1626 // places.
1627 assert(VA.getValNo() != LastVal &&
1628 "Don't support value assigned to multiple locs yet");
1629 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001630
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001633 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001635 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001642 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1643 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001644 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001645 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001646 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1647 RC = X86::VR64RegisterClass;
1648 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001649 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001650
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001651 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1655 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1656 // right size.
1657 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001658 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001659 DAG.getValueType(VA.getValVT()));
1660 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001661 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001662 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001663 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001664 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001665
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001666 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001667 // Handle MMX values passed in XMM regs.
1668 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1670 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001671 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1672 } else
1673 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001674 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 } else {
1676 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001678 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
1680 // If value is passed via pointer - do a load.
1681 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001682 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1683 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001686 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001687
Dan Gohman61a92132008-04-21 23:59:07 +00001688 // The x86-64 ABI for returning structs by value requires that we copy
1689 // the sret argument into %rax for the return. Save the argument into
1690 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001691 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001692 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1693 unsigned Reg = FuncInfo->getSRetReturnReg();
1694 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001696 FuncInfo->setSRetReturnReg(Reg);
1697 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001700 }
1701
Chris Lattnerf39f7712007-02-28 05:46:49 +00001702 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001703 // Align stack specially for tail calls.
1704 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001705 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001706
Evan Cheng1bc78042006-04-26 01:20:17 +00001707 // If the function takes variable number of arguments, make a frame index for
1708 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001709 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001710 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1711 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001712 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
1714 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001715 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1716
1717 // FIXME: We should really autogenerate these arrays
1718 static const unsigned GPR64ArgRegsWin64[] = {
1719 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001721 static const unsigned XMMArgRegsWin64[] = {
1722 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1723 };
1724 static const unsigned GPR64ArgRegs64Bit[] = {
1725 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1726 };
1727 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1729 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1730 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001731 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1732
1733 if (IsWin64) {
1734 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1735 GPR64ArgRegs = GPR64ArgRegsWin64;
1736 XMMArgRegs = XMMArgRegsWin64;
1737 } else {
1738 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1739 GPR64ArgRegs = GPR64ArgRegs64Bit;
1740 XMMArgRegs = XMMArgRegs64Bit;
1741 }
1742 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1743 TotalNumIntRegs);
1744 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1745 TotalNumXMMRegs);
1746
Devang Patel578efa92009-06-05 21:57:13 +00001747 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001748 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001749 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001750 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001751 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001752 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001753 // Kernel mode asks for SSE to be disabled, so don't push them
1754 // on the stack.
1755 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001756
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 // For X86-64, if there are vararg parameters that are passed via
1758 // registers, then we must store them to their spots on the stack so they
1759 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001760 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1761 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1762 FuncInfo->setRegSaveFrameIndex(
1763 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1764 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001765
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001768 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1769 getPointerTy());
1770 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001771 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001772 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1773 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001774 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1775 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001778 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 PseudoSourceValue::getFixedStack(
1780 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001781 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001782 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001783 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1787 // Now store the XMM (fp + vector) parameter registers.
1788 SmallVector<SDValue, 11> SaveXMMOps;
1789 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001790
Dan Gohmanface41a2009-08-16 21:24:25 +00001791 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1792 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1793 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1796 FuncInfo->getRegSaveFrameIndex()));
1797 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1798 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001799
Dan Gohmanface41a2009-08-16 21:24:25 +00001800 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1801 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1802 X86::VR128RegisterClass);
1803 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1804 SaveXMMOps.push_back(Val);
1805 }
1806 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1807 MVT::Other,
1808 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001810
1811 if (!MemOps.empty())
1812 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1813 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001815 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001816
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001818 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001821 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001823 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001825 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001826
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001828 // RegSaveFrameIndex is X86-64 only.
1829 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001830 if (CallConv == CallingConv::X86_FastCall ||
1831 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001832 // fastcc functions can't have varargs.
1833 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 }
Evan Cheng25caf632006-05-23 21:06:34 +00001835
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001837}
1838
Dan Gohman475871a2008-07-27 21:46:04 +00001839SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1841 SDValue StackPtr, SDValue Arg,
1842 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001843 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001844 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001845 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1846 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001848 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001849 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001850 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001851 }
Dale Johannesenace16102009-02-03 19:33:06 +00001852 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001853 PseudoSourceValue::getStack(), LocMemOffset,
1854 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001855}
1856
Bill Wendling64e87322009-01-16 19:25:27 +00001857/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001858/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001859SDValue
1860X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001861 SDValue &OutRetAddr, SDValue Chain,
1862 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001864 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001867
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001869 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001871}
1872
1873/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1874/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001875static SDValue
1876EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001878 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001879 // Store the return address to the appropriate stack slot.
1880 if (!FPDiff) return Chain;
1881 // Calculate the new stack slot for the return address.
1882 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001883 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001884 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001888 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1889 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890 return Chain;
1891}
1892
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001894X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001895 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001896 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001898 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 const SmallVectorImpl<ISD::InputArg> &Ins,
1900 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001901 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 MachineFunction &MF = DAG.getMachineFunction();
1903 bool Is64Bit = Subtarget->is64Bit();
1904 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001905 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906
Evan Cheng5f941932010-02-05 02:21:12 +00001907 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001908 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001909 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1910 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001911 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 // Sibcalls are automatically detected tailcalls which do not require
1914 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001915 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001916 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001917
1918 if (isTailCall)
1919 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001920 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001921
Chris Lattner29689432010-03-11 00:22:57 +00001922 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1923 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924
Chris Lattner638402b2007-02-28 07:00:42 +00001925 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1928 ArgLocs, *DAG.getContext());
1929 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001930
Chris Lattner423c5f42007-02-28 05:31:48 +00001931 // Get a count of how many bytes are to be pushed on the stack.
1932 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001934 // This is a sibcall. The memory operands are available in caller's
1935 // own caller's stack.
1936 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001937 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001938 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001941 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001943 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1945 FPDiff = NumBytesCallerPushed - NumBytes;
1946
1947 // Set the delta of movement of the returnaddr stackslot.
1948 // But only set if delta is greater than previous delta.
1949 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1950 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1951 }
1952
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (!IsSibcall)
1954 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001955
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001957 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001958 if (isTailCall && FPDiff)
1959 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1960 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961
Dan Gohman475871a2008-07-27 21:46:04 +00001962 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1963 SmallVector<SDValue, 8> MemOpChains;
1964 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001965
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001966 // Walk the register/memloc assignments, inserting copies/loads. In the case
1967 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001968 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1969 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001971 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001973 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Chris Lattner423c5f42007-02-28 05:31:48 +00001975 // Promote the value if needed.
1976 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001977 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001978 case CCValAssign::Full: break;
1979 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001980 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 break;
1982 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001983 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001984 break;
1985 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1987 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1989 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1990 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001991 } else
1992 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1993 break;
1994 case CCValAssign::BCvt:
1995 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001996 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001997 case CCValAssign::Indirect: {
1998 // Store the argument.
1999 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002000 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002001 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002002 PseudoSourceValue::getFixedStack(FI), 0,
2003 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002004 Arg = SpillSlot;
2005 break;
2006 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002007 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002008
Chris Lattner423c5f42007-02-28 05:31:48 +00002009 if (VA.isRegLoc()) {
2010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002011 if (isVarArg && Subtarget->isTargetWin64()) {
2012 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2013 // shadow reg if callee is a varargs function.
2014 unsigned ShadowReg = 0;
2015 switch (VA.getLocReg()) {
2016 case X86::XMM0: ShadowReg = X86::RCX; break;
2017 case X86::XMM1: ShadowReg = X86::RDX; break;
2018 case X86::XMM2: ShadowReg = X86::R8; break;
2019 case X86::XMM3: ShadowReg = X86::R9; break;
2020 }
2021 if (ShadowReg)
2022 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2023 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002024 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002025 assert(VA.isMemLoc());
2026 if (StackPtr.getNode() == 0)
2027 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2028 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2029 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002030 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Evan Cheng32fe1032006-05-25 00:59:30 +00002033 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002035 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036
Evan Cheng347d5f72006-04-28 21:29:37 +00002037 // Build a sequence of copy-to-reg nodes chained together with token chain
2038 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002040 // Tail call byval lowering might overwrite argument registers so in case of
2041 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002045 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 InFlag = Chain.getValue(1);
2047 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002048
Chris Lattner88e1fd52009-07-09 04:24:46 +00002049 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002050 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2051 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002053 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2054 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002055 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 InFlag);
2057 InFlag = Chain.getValue(1);
2058 } else {
2059 // If we are tail calling and generating PIC/GOT style code load the
2060 // address of the callee into ECX. The value in ecx is used as target of
2061 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2062 // for tail calls on PIC/GOT architectures. Normally we would just put the
2063 // address of GOT into ebx and then call target@PLT. But for tail calls
2064 // ebx would be restored (since ebx is callee saved) before jumping to the
2065 // target@PLT.
2066
2067 // Note: The actual moving to ECX is done further down.
2068 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2069 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2070 !G->getGlobal()->hasProtectedVisibility())
2071 Callee = LowerGlobalAddress(Callee, DAG);
2072 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002073 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002074 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002075 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002076
Nate Begemanc8ea6732010-07-21 20:49:52 +00002077 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 // From AMD64 ABI document:
2079 // For calls that may call functions that use varargs or stdargs
2080 // (prototype-less calls or calls to functions containing ellipsis (...) in
2081 // the declaration) %al is used as hidden argument to specify the number
2082 // of SSE registers used. The contents of %al do not need to match exactly
2083 // the number of registers, but must be an ubound on the number of SSE
2084 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002085
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 // Count the number of XMM registers allocated.
2087 static const unsigned XMMArgRegs[] = {
2088 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2089 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2090 };
2091 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002093 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002094
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 InFlag = Chain.getValue(1);
2098 }
2099
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002100
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002101 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 if (isTailCall) {
2103 // Force all the incoming stack arguments to be loaded from the stack
2104 // before any new outgoing arguments are stored to the stack, because the
2105 // outgoing stack slots may alias the incoming argument stack slots, and
2106 // the alias isn't otherwise explicit. This is slightly more conservative
2107 // than necessary, because it means that each store effectively depends
2108 // on every argument instead of just those arguments it would clobber.
2109 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2110
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> MemOpChains2;
2112 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002114 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002115 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002116 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002117 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2118 CCValAssign &VA = ArgLocs[i];
2119 if (VA.isRegLoc())
2120 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002121 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002124 // Create frame index.
2125 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002126 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002127 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002129
Duncan Sands276dcbd2008-03-21 09:14:45 +00002130 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002131 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002133 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002134 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002135 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002136 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2139 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002142 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002143 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002145 PseudoSourceValue::getFixedStack(FI), 0,
2146 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149 }
2150
2151 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002153 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 // Copy arguments to their registers.
2156 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002158 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 InFlag = Chain.getValue(1);
2160 }
Dan Gohman475871a2008-07-27 21:46:04 +00002161 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002162
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002164 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002165 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 }
2167
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002168 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2169 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2170 // In the 64-bit large code model, we have to make all calls
2171 // through a register, since the call instruction's 32-bit
2172 // pc-relative offset may not be large enough to hold the whole
2173 // address.
2174 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002175 // If the callee is a GlobalAddress node (quite common, every direct call
2176 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2177 // it.
2178
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002179 // We should use extra load for direct calls to dllimported functions in
2180 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002181 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002182 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002183 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002184
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2186 // external symbols most go through the PLT in PIC mode. If the symbol
2187 // has hidden or protected visibility, or if it is static or local, then
2188 // we don't need to use the PLT - we can directly call it.
2189 if (Subtarget->isTargetELF() &&
2190 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002191 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002192 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002193 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002194 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2195 Subtarget->getDarwinVers() < 9) {
2196 // PC-relative references to external symbols should go through $stub,
2197 // unless we're building with the leopard linker or later, which
2198 // automatically synthesizes these stubs.
2199 OpFlags = X86II::MO_DARWIN_STUB;
2200 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002201
Devang Patel0d881da2010-07-06 22:08:15 +00002202 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 G->getOffset(), OpFlags);
2204 }
Bill Wendling056292f2008-09-16 21:48:12 +00002205 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002206 unsigned char OpFlags = 0;
2207
2208 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2209 // symbols should go through the PLT.
2210 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002211 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002212 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002213 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002214 Subtarget->getDarwinVers() < 9) {
2215 // PC-relative references to external symbols should go through $stub,
2216 // unless we're building with the leopard linker or later, which
2217 // automatically synthesizes these stubs.
2218 OpFlags = X86II::MO_DARWIN_STUB;
2219 }
Eric Christopherfd179292009-08-27 18:07:15 +00002220
Chris Lattner48a7d022009-07-09 05:02:21 +00002221 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2222 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002223 }
2224
Chris Lattnerd96d0722007-02-25 06:40:16 +00002225 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002228
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002230 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2231 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002234
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002235 Ops.push_back(Chain);
2236 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002237
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002240
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 // Add argument registers to the end of the list so that they are known live
2242 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002243 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2244 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2245 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002246
Evan Cheng586ccac2008-03-18 23:36:35 +00002247 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002249 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2250
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002251 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2252 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002254
Gabor Greifba36cb52008-08-28 21:40:38 +00002255 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002256 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002257
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002259 // We used to do:
2260 //// If this is the first return lowered for this function, add the regs
2261 //// to the liveout set for the function.
2262 // This isn't right, although it's probably harmless on x86; liveouts
2263 // should be computed from returns not tail calls. Consider a void
2264 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 return DAG.getNode(X86ISD::TC_RETURN, dl,
2266 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002267 }
2268
Dale Johannesenace16102009-02-03 19:33:06 +00002269 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002270 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002271
Chris Lattner2d297092006-05-23 18:50:38 +00002272 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002273 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002274 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002275 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002276 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002277 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002278 // pops the hidden struct pointer, so we have to push it back.
2279 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002280 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002281 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002282 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Gordon Henriksenae636f82008-01-03 16:47:34 +00002284 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002285 if (!IsSibcall) {
2286 Chain = DAG.getCALLSEQ_END(Chain,
2287 DAG.getIntPtrConstant(NumBytes, true),
2288 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2289 true),
2290 InFlag);
2291 InFlag = Chain.getValue(1);
2292 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002293
Chris Lattner3085e152007-02-25 08:59:22 +00002294 // Handle result values, copying them out of physregs into vregs that we
2295 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2297 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002298}
2299
Evan Cheng25ab6902006-09-08 06:48:29 +00002300
2301//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002302// Fast Calling Convention (tail call) implementation
2303//===----------------------------------------------------------------------===//
2304
2305// Like std call, callee cleans arguments, convention except that ECX is
2306// reserved for storing the tail called function address. Only 2 registers are
2307// free for argument passing (inreg). Tail call optimization is performed
2308// provided:
2309// * tailcallopt is enabled
2310// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002311// On X86_64 architecture with GOT-style position independent code only local
2312// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002313// To keep the stack aligned according to platform abi the function
2314// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2315// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002316// If a tail called function callee has more arguments than the caller the
2317// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002318// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002319// original REtADDR, but before the saved framepointer or the spilled registers
2320// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2321// stack layout:
2322// arg1
2323// arg2
2324// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002325// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002326// move area ]
2327// (possible EBP)
2328// ESI
2329// EDI
2330// local1 ..
2331
2332/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2333/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002334unsigned
2335X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2336 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002337 MachineFunction &MF = DAG.getMachineFunction();
2338 const TargetMachine &TM = MF.getTarget();
2339 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2340 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002341 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002342 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002343 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002344 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2345 // Number smaller than 12 so just add the difference.
2346 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2347 } else {
2348 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002350 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002351 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002352 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002353}
2354
Evan Cheng5f941932010-02-05 02:21:12 +00002355/// MatchingStackOffset - Return true if the given stack call argument is
2356/// already available in the same position (relatively) of the caller's
2357/// incoming argument stack.
2358static
2359bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2360 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2361 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002362 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2363 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002364 if (Arg.getOpcode() == ISD::CopyFromReg) {
2365 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2366 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2367 return false;
2368 MachineInstr *Def = MRI->getVRegDef(VR);
2369 if (!Def)
2370 return false;
2371 if (!Flags.isByVal()) {
2372 if (!TII->isLoadFromStackSlot(Def, FI))
2373 return false;
2374 } else {
2375 unsigned Opcode = Def->getOpcode();
2376 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2377 Def->getOperand(1).isFI()) {
2378 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002379 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002380 } else
2381 return false;
2382 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002383 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2384 if (Flags.isByVal())
2385 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002386 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002387 // define @foo(%struct.X* %A) {
2388 // tail call @bar(%struct.X* byval %A)
2389 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002390 return false;
2391 SDValue Ptr = Ld->getBasePtr();
2392 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2393 if (!FINode)
2394 return false;
2395 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002396 } else
2397 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002398
Evan Cheng4cae1332010-03-05 08:38:04 +00002399 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002400 if (!MFI->isFixedObjectIndex(FI))
2401 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002402 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002403}
2404
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2406/// for tail call optimization. Targets which want to do tail call
2407/// optimization should implement this function.
2408bool
2409X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002410 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002412 bool isCalleeStructRet,
2413 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002414 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002415 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002416 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002418 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002419 CalleeCC != CallingConv::C)
2420 return false;
2421
Evan Cheng7096ae42010-01-29 06:45:59 +00002422 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002423 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002424 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002425 CallingConv::ID CallerCC = CallerF->getCallingConv();
2426 bool CCMatch = CallerCC == CalleeCC;
2427
Dan Gohman1797ed52010-02-08 20:27:50 +00002428 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002429 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002430 return true;
2431 return false;
2432 }
2433
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002434 // Look for obvious safe cases to perform tail call optimization that do not
2435 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002436
Evan Cheng2c12cb42010-03-26 16:26:03 +00002437 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2438 // emit a special epilogue.
2439 if (RegInfo->needsStackRealignment(MF))
2440 return false;
2441
Eric Christopher90eb4022010-07-22 00:26:08 +00002442 // Do not sibcall optimize vararg calls unless the call site is not passing
2443 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002444 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002445 return false;
2446
Evan Chenga375d472010-03-15 18:54:48 +00002447 // Also avoid sibcall optimization if either caller or callee uses struct
2448 // return semantics.
2449 if (isCalleeStructRet || isCallerStructRet)
2450 return false;
2451
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002452 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2453 // Therefore if it's not used by the call it is not safe to optimize this into
2454 // a sibcall.
2455 bool Unused = false;
2456 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2457 if (!Ins[i].Used) {
2458 Unused = true;
2459 break;
2460 }
2461 }
2462 if (Unused) {
2463 SmallVector<CCValAssign, 16> RVLocs;
2464 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2465 RVLocs, *DAG.getContext());
2466 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002467 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002468 CCValAssign &VA = RVLocs[i];
2469 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2470 return false;
2471 }
2472 }
2473
Evan Cheng13617962010-04-30 01:12:32 +00002474 // If the calling conventions do not match, then we'd better make sure the
2475 // results are returned in the same way as what the caller expects.
2476 if (!CCMatch) {
2477 SmallVector<CCValAssign, 16> RVLocs1;
2478 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2479 RVLocs1, *DAG.getContext());
2480 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2481
2482 SmallVector<CCValAssign, 16> RVLocs2;
2483 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2484 RVLocs2, *DAG.getContext());
2485 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2486
2487 if (RVLocs1.size() != RVLocs2.size())
2488 return false;
2489 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2490 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2491 return false;
2492 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2493 return false;
2494 if (RVLocs1[i].isRegLoc()) {
2495 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2496 return false;
2497 } else {
2498 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2499 return false;
2500 }
2501 }
2502 }
2503
Evan Chenga6bff982010-01-30 01:22:00 +00002504 // If the callee takes no arguments then go on to check the results of the
2505 // call.
2506 if (!Outs.empty()) {
2507 // Check if stack adjustment is needed. For now, do not do this if any
2508 // argument is passed on the stack.
2509 SmallVector<CCValAssign, 16> ArgLocs;
2510 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2511 ArgLocs, *DAG.getContext());
2512 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (CCInfo.getNextStackOffset()) {
2514 MachineFunction &MF = DAG.getMachineFunction();
2515 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2516 return false;
2517 if (Subtarget->isTargetWin64())
2518 // Win64 ABI has additional complications.
2519 return false;
2520
2521 // Check if the arguments are already laid out in the right way as
2522 // the caller's fixed stack objects.
2523 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002524 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2525 const X86InstrInfo *TII =
2526 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002527 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2528 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002529 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002530 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002531 if (VA.getLocInfo() == CCValAssign::Indirect)
2532 return false;
2533 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002534 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2535 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002536 return false;
2537 }
2538 }
2539 }
Evan Cheng9c044672010-05-29 01:35:22 +00002540
2541 // If the tailcall address may be in a register, then make sure it's
2542 // possible to register allocate for it. In 32-bit, the call address can
2543 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002544 // callee-saved registers are restored. These happen to be the same
2545 // registers used to pass 'inreg' arguments so watch out for those.
2546 if (!Subtarget->is64Bit() &&
2547 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002548 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002549 unsigned NumInRegs = 0;
2550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2551 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002552 if (!VA.isRegLoc())
2553 continue;
2554 unsigned Reg = VA.getLocReg();
2555 switch (Reg) {
2556 default: break;
2557 case X86::EAX: case X86::EDX: case X86::ECX:
2558 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002559 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002560 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002561 }
2562 }
2563 }
Evan Chenga6bff982010-01-30 01:22:00 +00002564 }
Evan Chengb1712452010-01-27 06:25:16 +00002565
Evan Cheng86809cc2010-02-03 03:28:02 +00002566 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Dan Gohman3df24e62008-09-03 23:12:08 +00002569FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002570X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2571 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002572}
2573
2574
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002575//===----------------------------------------------------------------------===//
2576// Other Lowering Hooks
2577//===----------------------------------------------------------------------===//
2578
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002579static bool MayFoldLoad(SDValue Op) {
2580 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2581}
2582
2583static bool MayFoldIntoStore(SDValue Op) {
2584 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2585}
2586
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002587static bool isTargetShuffle(unsigned Opcode) {
2588 switch(Opcode) {
2589 default: return false;
2590 case X86ISD::PSHUFD:
2591 case X86ISD::PSHUFHW:
2592 case X86ISD::PSHUFLW:
2593 case X86ISD::SHUFPD:
2594 case X86ISD::SHUFPS:
2595 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002596 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002597 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002598 case X86ISD::MOVLPS:
2599 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002600 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002601 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002602 case X86ISD::MOVSS:
2603 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002604 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002605 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002606 case X86ISD::PUNPCKLWD:
2607 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002608 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002609 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002610 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002611 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002612 case X86ISD::PUNPCKHWD:
2613 case X86ISD::PUNPCKHBW:
2614 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002615 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002616 return true;
2617 }
2618 return false;
2619}
2620
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002621static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002622 SDValue V1, SelectionDAG &DAG) {
2623 switch(Opc) {
2624 default: llvm_unreachable("Unknown x86 shuffle node");
2625 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002626 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002627 return DAG.getNode(Opc, dl, VT, V1);
2628 }
2629
2630 return SDValue();
2631}
2632
2633static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002634 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002635 switch(Opc) {
2636 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002637 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002638 case X86ISD::PSHUFHW:
2639 case X86ISD::PSHUFLW:
2640 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2641 }
2642
2643 return SDValue();
2644}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002645
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002646static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2647 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2648 switch(Opc) {
2649 default: llvm_unreachable("Unknown x86 shuffle node");
2650 case X86ISD::SHUFPD:
2651 case X86ISD::SHUFPS:
2652 return DAG.getNode(Opc, dl, VT, V1, V2,
2653 DAG.getConstant(TargetMask, MVT::i8));
2654 }
2655 return SDValue();
2656}
2657
2658static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2659 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2660 switch(Opc) {
2661 default: llvm_unreachable("Unknown x86 shuffle node");
2662 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002663 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002664 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002665 case X86ISD::MOVLPS:
2666 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002667 case X86ISD::MOVSS:
2668 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002669 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002670 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002671 case X86ISD::PUNPCKLWD:
2672 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002673 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002674 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002675 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002676 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002677 case X86ISD::PUNPCKHWD:
2678 case X86ISD::PUNPCKHBW:
2679 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002680 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002681 return DAG.getNode(Opc, dl, VT, V1, V2);
2682 }
2683 return SDValue();
2684}
2685
Dan Gohmand858e902010-04-17 15:26:15 +00002686SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002687 MachineFunction &MF = DAG.getMachineFunction();
2688 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2689 int ReturnAddrIndex = FuncInfo->getRAIndex();
2690
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002691 if (ReturnAddrIndex == 0) {
2692 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002693 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002694 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002695 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002696 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002697 }
2698
Evan Cheng25ab6902006-09-08 06:48:29 +00002699 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002700}
2701
2702
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002703bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2704 bool hasSymbolicDisplacement) {
2705 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002706 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002707 return false;
2708
2709 // If we don't have a symbolic displacement - we don't have any extra
2710 // restrictions.
2711 if (!hasSymbolicDisplacement)
2712 return true;
2713
2714 // FIXME: Some tweaks might be needed for medium code model.
2715 if (M != CodeModel::Small && M != CodeModel::Kernel)
2716 return false;
2717
2718 // For small code model we assume that latest object is 16MB before end of 31
2719 // bits boundary. We may also accept pretty large negative constants knowing
2720 // that all objects are in the positive half of address space.
2721 if (M == CodeModel::Small && Offset < 16*1024*1024)
2722 return true;
2723
2724 // For kernel code model we know that all object resist in the negative half
2725 // of 32bits address space. We may not accept negative offsets, since they may
2726 // be just off and we may accept pretty large positive ones.
2727 if (M == CodeModel::Kernel && Offset > 0)
2728 return true;
2729
2730 return false;
2731}
2732
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002733/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2734/// specific condition code, returning the condition code and the LHS/RHS of the
2735/// comparison to make.
2736static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2737 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002738 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002739 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2740 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2741 // X > -1 -> X == 0, jump !sign.
2742 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002743 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002744 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2745 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002746 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002747 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002748 // X < 1 -> X <= 0
2749 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002750 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002751 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002752 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002753
Evan Chengd9558e02006-01-06 00:43:03 +00002754 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002755 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002756 case ISD::SETEQ: return X86::COND_E;
2757 case ISD::SETGT: return X86::COND_G;
2758 case ISD::SETGE: return X86::COND_GE;
2759 case ISD::SETLT: return X86::COND_L;
2760 case ISD::SETLE: return X86::COND_LE;
2761 case ISD::SETNE: return X86::COND_NE;
2762 case ISD::SETULT: return X86::COND_B;
2763 case ISD::SETUGT: return X86::COND_A;
2764 case ISD::SETULE: return X86::COND_BE;
2765 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002766 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002767 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002768
Chris Lattner4c78e022008-12-23 23:42:27 +00002769 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002770
Chris Lattner4c78e022008-12-23 23:42:27 +00002771 // If LHS is a foldable load, but RHS is not, flip the condition.
2772 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2773 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2774 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2775 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002776 }
2777
Chris Lattner4c78e022008-12-23 23:42:27 +00002778 switch (SetCCOpcode) {
2779 default: break;
2780 case ISD::SETOLT:
2781 case ISD::SETOLE:
2782 case ISD::SETUGT:
2783 case ISD::SETUGE:
2784 std::swap(LHS, RHS);
2785 break;
2786 }
2787
2788 // On a floating point condition, the flags are set as follows:
2789 // ZF PF CF op
2790 // 0 | 0 | 0 | X > Y
2791 // 0 | 0 | 1 | X < Y
2792 // 1 | 0 | 0 | X == Y
2793 // 1 | 1 | 1 | unordered
2794 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002795 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002796 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002797 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002798 case ISD::SETOLT: // flipped
2799 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002800 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002801 case ISD::SETOLE: // flipped
2802 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002803 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002804 case ISD::SETUGT: // flipped
2805 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002806 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002807 case ISD::SETUGE: // flipped
2808 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002809 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002810 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002811 case ISD::SETNE: return X86::COND_NE;
2812 case ISD::SETUO: return X86::COND_P;
2813 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002814 case ISD::SETOEQ:
2815 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002816 }
Evan Chengd9558e02006-01-06 00:43:03 +00002817}
2818
Evan Cheng4a460802006-01-11 00:33:36 +00002819/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2820/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002821/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002822static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002823 switch (X86CC) {
2824 default:
2825 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002826 case X86::COND_B:
2827 case X86::COND_BE:
2828 case X86::COND_E:
2829 case X86::COND_P:
2830 case X86::COND_A:
2831 case X86::COND_AE:
2832 case X86::COND_NE:
2833 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002834 return true;
2835 }
2836}
2837
Evan Chengeb2f9692009-10-27 19:56:55 +00002838/// isFPImmLegal - Returns true if the target can instruction select the
2839/// specified FP immediate natively. If false, the legalizer will
2840/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002841bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002842 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2843 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2844 return true;
2845 }
2846 return false;
2847}
2848
Nate Begeman9008ca62009-04-27 18:41:29 +00002849/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2850/// the specified range (L, H].
2851static bool isUndefOrInRange(int Val, int Low, int Hi) {
2852 return (Val < 0) || (Val >= Low && Val < Hi);
2853}
2854
2855/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2856/// specified value.
2857static bool isUndefOrEqual(int Val, int CmpVal) {
2858 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002859 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002860 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002861}
2862
Nate Begeman9008ca62009-04-27 18:41:29 +00002863/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2864/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2865/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002866static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002867 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002869 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 return (Mask[0] < 2 && Mask[1] < 2);
2871 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002872}
2873
Nate Begeman9008ca62009-04-27 18:41:29 +00002874bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002875 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 N->getMask(M);
2877 return ::isPSHUFDMask(M, N->getValueType(0));
2878}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002879
Nate Begeman9008ca62009-04-27 18:41:29 +00002880/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2881/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002882static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002883 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002884 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002885
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 // Lower quadword copied in order or undef.
2887 for (int i = 0; i != 4; ++i)
2888 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002889 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002890
Evan Cheng506d3df2006-03-29 23:07:14 +00002891 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 for (int i = 4; i != 8; ++i)
2893 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002895
Evan Cheng506d3df2006-03-29 23:07:14 +00002896 return true;
2897}
2898
Nate Begeman9008ca62009-04-27 18:41:29 +00002899bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002900 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 N->getMask(M);
2902 return ::isPSHUFHWMask(M, N->getValueType(0));
2903}
Evan Cheng506d3df2006-03-29 23:07:14 +00002904
Nate Begeman9008ca62009-04-27 18:41:29 +00002905/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2906/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002907static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002908 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002909 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002910
Rafael Espindola15684b22009-04-24 12:40:33 +00002911 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 for (int i = 4; i != 8; ++i)
2913 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002914 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002915
Rafael Espindola15684b22009-04-24 12:40:33 +00002916 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 for (int i = 0; i != 4; ++i)
2918 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002919 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002920
Rafael Espindola15684b22009-04-24 12:40:33 +00002921 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002922}
2923
Nate Begeman9008ca62009-04-27 18:41:29 +00002924bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002925 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 N->getMask(M);
2927 return ::isPSHUFLWMask(M, N->getValueType(0));
2928}
2929
Nate Begemana09008b2009-10-19 02:17:23 +00002930/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2931/// is suitable for input to PALIGNR.
2932static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2933 bool hasSSSE3) {
2934 int i, e = VT.getVectorNumElements();
2935
2936 // Do not handle v2i64 / v2f64 shuffles with palignr.
2937 if (e < 4 || !hasSSSE3)
2938 return false;
2939
2940 for (i = 0; i != e; ++i)
2941 if (Mask[i] >= 0)
2942 break;
2943
2944 // All undef, not a palignr.
2945 if (i == e)
2946 return false;
2947
2948 // Determine if it's ok to perform a palignr with only the LHS, since we
2949 // don't have access to the actual shuffle elements to see if RHS is undef.
2950 bool Unary = Mask[i] < (int)e;
2951 bool NeedsUnary = false;
2952
2953 int s = Mask[i] - i;
2954
2955 // Check the rest of the elements to see if they are consecutive.
2956 for (++i; i != e; ++i) {
2957 int m = Mask[i];
2958 if (m < 0)
2959 continue;
2960
2961 Unary = Unary && (m < (int)e);
2962 NeedsUnary = NeedsUnary || (m < s);
2963
2964 if (NeedsUnary && !Unary)
2965 return false;
2966 if (Unary && m != ((s+i) & (e-1)))
2967 return false;
2968 if (!Unary && m != (s+i))
2969 return false;
2970 }
2971 return true;
2972}
2973
2974bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2975 SmallVector<int, 8> M;
2976 N->getMask(M);
2977 return ::isPALIGNRMask(M, N->getValueType(0), true);
2978}
2979
Evan Cheng14aed5e2006-03-24 01:18:28 +00002980/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2981/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002982static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 int NumElems = VT.getVectorNumElements();
2984 if (NumElems != 2 && NumElems != 4)
2985 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002986
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 int Half = NumElems / 2;
2988 for (int i = 0; i < Half; ++i)
2989 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002990 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 for (int i = Half; i < NumElems; ++i)
2992 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002993 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002994
Evan Cheng14aed5e2006-03-24 01:18:28 +00002995 return true;
2996}
2997
Nate Begeman9008ca62009-04-27 18:41:29 +00002998bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2999 SmallVector<int, 8> M;
3000 N->getMask(M);
3001 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003002}
3003
Evan Cheng213d2cf2007-05-17 18:45:50 +00003004/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003005/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3006/// half elements to come from vector 1 (which would equal the dest.) and
3007/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003008static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003010
3011 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003013
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 int Half = NumElems / 2;
3015 for (int i = 0; i < Half; ++i)
3016 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003017 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 for (int i = Half; i < NumElems; ++i)
3019 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003020 return false;
3021 return true;
3022}
3023
Nate Begeman9008ca62009-04-27 18:41:29 +00003024static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3025 SmallVector<int, 8> M;
3026 N->getMask(M);
3027 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003028}
3029
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003030/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3031/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003032bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3033 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003034 return false;
3035
Evan Cheng2064a2b2006-03-28 06:50:32 +00003036 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3038 isUndefOrEqual(N->getMaskElt(1), 7) &&
3039 isUndefOrEqual(N->getMaskElt(2), 2) &&
3040 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003041}
3042
Nate Begeman0b10b912009-11-07 23:17:15 +00003043/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3044/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3045/// <2, 3, 2, 3>
3046bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3047 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3048
3049 if (NumElems != 4)
3050 return false;
3051
3052 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3053 isUndefOrEqual(N->getMaskElt(1), 3) &&
3054 isUndefOrEqual(N->getMaskElt(2), 2) &&
3055 isUndefOrEqual(N->getMaskElt(3), 3);
3056}
3057
Evan Cheng5ced1d82006-04-06 23:23:56 +00003058/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3059/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003060bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3061 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003062
Evan Cheng5ced1d82006-04-06 23:23:56 +00003063 if (NumElems != 2 && NumElems != 4)
3064 return false;
3065
Evan Chengc5cdff22006-04-07 21:53:05 +00003066 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003068 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003069
Evan Chengc5cdff22006-04-07 21:53:05 +00003070 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003072 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003073
3074 return true;
3075}
3076
Nate Begeman0b10b912009-11-07 23:17:15 +00003077/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3078/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3079bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003081
Evan Cheng5ced1d82006-04-06 23:23:56 +00003082 if (NumElems != 2 && NumElems != 4)
3083 return false;
3084
Evan Chengc5cdff22006-04-07 21:53:05 +00003085 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003087 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003088
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 for (unsigned i = 0; i < NumElems/2; ++i)
3090 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003091 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003092
3093 return true;
3094}
3095
Evan Cheng0038e592006-03-28 00:39:58 +00003096/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3097/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003098static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003099 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003101 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003102 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003103
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3105 int BitI = Mask[i];
3106 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003107 if (!isUndefOrEqual(BitI, j))
3108 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003109 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003110 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003111 return false;
3112 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003113 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003114 return false;
3115 }
Evan Cheng0038e592006-03-28 00:39:58 +00003116 }
Evan Cheng0038e592006-03-28 00:39:58 +00003117 return true;
3118}
3119
Nate Begeman9008ca62009-04-27 18:41:29 +00003120bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3121 SmallVector<int, 8> M;
3122 N->getMask(M);
3123 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003124}
3125
Evan Cheng4fcb9222006-03-28 02:43:26 +00003126/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3127/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003128static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003129 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003131 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003132 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003133
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3135 int BitI = Mask[i];
3136 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003137 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003138 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003139 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003140 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003141 return false;
3142 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003143 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003144 return false;
3145 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003146 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003147 return true;
3148}
3149
Nate Begeman9008ca62009-04-27 18:41:29 +00003150bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3151 SmallVector<int, 8> M;
3152 N->getMask(M);
3153 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003154}
3155
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003156/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3157/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3158/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003159static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003161 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003162 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003163
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3165 int BitI = Mask[i];
3166 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003167 if (!isUndefOrEqual(BitI, j))
3168 return false;
3169 if (!isUndefOrEqual(BitI1, j))
3170 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003171 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003172 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003173}
3174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3176 SmallVector<int, 8> M;
3177 N->getMask(M);
3178 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3179}
3180
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003181/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3182/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3183/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003184static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003186 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3187 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3190 int BitI = Mask[i];
3191 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003192 if (!isUndefOrEqual(BitI, j))
3193 return false;
3194 if (!isUndefOrEqual(BitI1, j))
3195 return false;
3196 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003197 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003198}
3199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3201 SmallVector<int, 8> M;
3202 N->getMask(M);
3203 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3204}
3205
Evan Cheng017dcc62006-04-21 01:05:10 +00003206/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3207/// specifies a shuffle of elements that is suitable for input to MOVSS,
3208/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003209static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003210 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003211 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003212
3213 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 for (int i = 1; i < NumElts; ++i)
3219 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003222 return true;
3223}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003224
Nate Begeman9008ca62009-04-27 18:41:29 +00003225bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3226 SmallVector<int, 8> M;
3227 N->getMask(M);
3228 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003229}
3230
Evan Cheng017dcc62006-04-21 01:05:10 +00003231/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3232/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003233/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003234static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 bool V2IsSplat = false, bool V2IsUndef = false) {
3236 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003237 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003238 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003239
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003241 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003242
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 for (int i = 1; i < NumOps; ++i)
3244 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3245 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3246 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003247 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003248
Evan Cheng39623da2006-04-20 08:58:49 +00003249 return true;
3250}
3251
Nate Begeman9008ca62009-04-27 18:41:29 +00003252static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003253 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 SmallVector<int, 8> M;
3255 N->getMask(M);
3256 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003257}
3258
Evan Chengd9539472006-04-14 21:59:03 +00003259/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3260/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003261bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3262 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003263 return false;
3264
3265 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003266 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003267 int Elt = N->getMaskElt(i);
3268 if (Elt >= 0 && Elt != 1)
3269 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003270 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003271
3272 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003273 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 int Elt = N->getMaskElt(i);
3275 if (Elt >= 0 && Elt != 3)
3276 return false;
3277 if (Elt == 3)
3278 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003279 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003280 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003282 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003283}
3284
3285/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3286/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003287bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3288 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003289 return false;
3290
3291 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 for (unsigned i = 0; i < 2; ++i)
3293 if (N->getMaskElt(i) > 0)
3294 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003295
3296 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003297 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 int Elt = N->getMaskElt(i);
3299 if (Elt >= 0 && Elt != 2)
3300 return false;
3301 if (Elt == 2)
3302 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003303 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003305 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003306}
3307
Evan Cheng0b457f02008-09-25 20:50:48 +00003308/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3309/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003310bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3311 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003312
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 for (int i = 0; i < e; ++i)
3314 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003315 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003316 for (int i = 0; i < e; ++i)
3317 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003318 return false;
3319 return true;
3320}
3321
Evan Cheng63d33002006-03-22 08:01:21 +00003322/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003323/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003324unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3326 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3327
Evan Chengb9df0ca2006-03-22 02:53:00 +00003328 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3329 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 for (int i = 0; i < NumOperands; ++i) {
3331 int Val = SVOp->getMaskElt(NumOperands-i-1);
3332 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003333 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003334 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003335 if (i != NumOperands - 1)
3336 Mask <<= Shift;
3337 }
Evan Cheng63d33002006-03-22 08:01:21 +00003338 return Mask;
3339}
3340
Evan Cheng506d3df2006-03-29 23:07:14 +00003341/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003342/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003343unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003345 unsigned Mask = 0;
3346 // 8 nodes, but we only care about the last 4.
3347 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 int Val = SVOp->getMaskElt(i);
3349 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003350 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003351 if (i != 4)
3352 Mask <<= 2;
3353 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003354 return Mask;
3355}
3356
3357/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003358/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003359unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003361 unsigned Mask = 0;
3362 // 8 nodes, but we only care about the first 4.
3363 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 int Val = SVOp->getMaskElt(i);
3365 if (Val >= 0)
3366 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003367 if (i != 0)
3368 Mask <<= 2;
3369 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003370 return Mask;
3371}
3372
Nate Begemana09008b2009-10-19 02:17:23 +00003373/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3374/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3375unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3376 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3377 EVT VVT = N->getValueType(0);
3378 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3379 int Val = 0;
3380
3381 unsigned i, e;
3382 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3383 Val = SVOp->getMaskElt(i);
3384 if (Val >= 0)
3385 break;
3386 }
3387 return (Val - i) * EltSize;
3388}
3389
Evan Cheng37b73872009-07-30 08:33:02 +00003390/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3391/// constant +0.0.
3392bool X86::isZeroNode(SDValue Elt) {
3393 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003394 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003395 (isa<ConstantFPSDNode>(Elt) &&
3396 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3397}
3398
Nate Begeman9008ca62009-04-27 18:41:29 +00003399/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3400/// their permute mask.
3401static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3402 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003403 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003404 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003406
Nate Begeman5a5ca152009-04-29 05:20:52 +00003407 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 int idx = SVOp->getMaskElt(i);
3409 if (idx < 0)
3410 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003411 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003413 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3417 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418}
3419
Evan Cheng779ccea2007-12-07 21:30:01 +00003420/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3421/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003422static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003423 unsigned NumElems = VT.getVectorNumElements();
3424 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 int idx = Mask[i];
3426 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003427 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003428 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003430 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003432 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003433}
3434
Evan Cheng533a0aa2006-04-19 20:35:22 +00003435/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3436/// match movhlps. The lower half elements should come from upper half of
3437/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003438/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003439static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3440 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003441 return false;
3442 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003444 return false;
3445 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003447 return false;
3448 return true;
3449}
3450
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003452/// is promoted to a vector. It also returns the LoadSDNode by reference if
3453/// required.
3454static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003455 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3456 return false;
3457 N = N->getOperand(0).getNode();
3458 if (!ISD::isNON_EXTLoad(N))
3459 return false;
3460 if (LD)
3461 *LD = cast<LoadSDNode>(N);
3462 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463}
3464
Evan Cheng533a0aa2006-04-19 20:35:22 +00003465/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3466/// match movlp{s|d}. The lower half elements should come from lower half of
3467/// V1 (and in order), and the upper half elements should come from the upper
3468/// half of V2 (and in order). And since V1 will become the source of the
3469/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003470static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3471 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003472 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003473 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003474 // Is V2 is a vector load, don't do this transformation. We will try to use
3475 // load folding shufps op.
3476 if (ISD::isNON_EXTLoad(V2))
3477 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003478
Nate Begeman5a5ca152009-04-29 05:20:52 +00003479 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003480
Evan Cheng533a0aa2006-04-19 20:35:22 +00003481 if (NumElems != 2 && NumElems != 4)
3482 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003483 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003485 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003486 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003488 return false;
3489 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003490}
3491
Evan Cheng39623da2006-04-20 08:58:49 +00003492/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3493/// all the same.
3494static bool isSplatVector(SDNode *N) {
3495 if (N->getOpcode() != ISD::BUILD_VECTOR)
3496 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003497
Dan Gohman475871a2008-07-27 21:46:04 +00003498 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003499 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3500 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003501 return false;
3502 return true;
3503}
3504
Evan Cheng213d2cf2007-05-17 18:45:50 +00003505/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003506/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003507/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003508static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003509 SDValue V1 = N->getOperand(0);
3510 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003511 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3512 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003514 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003516 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3517 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003518 if (Opc != ISD::BUILD_VECTOR ||
3519 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 return false;
3521 } else if (Idx >= 0) {
3522 unsigned Opc = V1.getOpcode();
3523 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3524 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003525 if (Opc != ISD::BUILD_VECTOR ||
3526 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003527 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003528 }
3529 }
3530 return true;
3531}
3532
3533/// getZeroVector - Returns a vector of specified type with all zero elements.
3534///
Owen Andersone50ed302009-08-10 22:56:29 +00003535static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003536 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003537 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003538
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003539 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3540 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003541 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003542 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3544 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003545 } else if (VT.getSizeInBits() == 128) {
3546 if (HasSSE2) { // SSE2
3547 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3548 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3549 } else { // SSE1
3550 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3551 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3552 }
3553 } else if (VT.getSizeInBits() == 256) { // AVX
3554 // 256-bit logic and arithmetic instructions in AVX are
3555 // all floating-point, no support for integer ops. Default
3556 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003558 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3559 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003560 }
Dale Johannesenace16102009-02-03 19:33:06 +00003561 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003562}
3563
Chris Lattner8a594482007-11-25 00:24:49 +00003564/// getOnesVector - Returns a vector of specified type with all bits set.
3565///
Owen Andersone50ed302009-08-10 22:56:29 +00003566static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003567 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003568
Chris Lattner8a594482007-11-25 00:24:49 +00003569 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3570 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003572 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003573 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003575 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003577 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003578}
3579
3580
Evan Cheng39623da2006-04-20 08:58:49 +00003581/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3582/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003583static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003584 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003585 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003586
Evan Cheng39623da2006-04-20 08:58:49 +00003587 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003588 SmallVector<int, 8> MaskVec;
3589 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003590
Nate Begeman5a5ca152009-04-29 05:20:52 +00003591 for (unsigned i = 0; i != NumElems; ++i) {
3592 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003593 MaskVec[i] = NumElems;
3594 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003595 }
Evan Cheng39623da2006-04-20 08:58:49 +00003596 }
Evan Cheng39623da2006-04-20 08:58:49 +00003597 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3599 SVOp->getOperand(1), &MaskVec[0]);
3600 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003601}
3602
Evan Cheng017dcc62006-04-21 01:05:10 +00003603/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3604/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003605static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 SDValue V2) {
3607 unsigned NumElems = VT.getVectorNumElements();
3608 SmallVector<int, 8> Mask;
3609 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003610 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003611 Mask.push_back(i);
3612 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003613}
3614
Nate Begeman9008ca62009-04-27 18:41:29 +00003615/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003616static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 SDValue V2) {
3618 unsigned NumElems = VT.getVectorNumElements();
3619 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003620 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 Mask.push_back(i);
3622 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003623 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003625}
3626
Nate Begeman9008ca62009-04-27 18:41:29 +00003627/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003628static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 SDValue V2) {
3630 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003631 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003633 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 Mask.push_back(i + Half);
3635 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003636 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003638}
3639
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003640/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3641static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 if (SV->getValueType(0).getVectorNumElements() <= 4)
3643 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003644
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003646 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 DebugLoc dl = SV->getDebugLoc();
3648 SDValue V1 = SV->getOperand(0);
3649 int NumElems = VT.getVectorNumElements();
3650 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003651
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 // unpack elements to the correct location
3653 while (NumElems > 4) {
3654 if (EltNo < NumElems/2) {
3655 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3656 } else {
3657 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3658 EltNo -= NumElems/2;
3659 }
3660 NumElems >>= 1;
3661 }
Eric Christopherfd179292009-08-27 18:07:15 +00003662
Nate Begeman9008ca62009-04-27 18:41:29 +00003663 // Perform the splat.
3664 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003665 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003666 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3667 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003668}
3669
Evan Chengba05f722006-04-21 23:03:30 +00003670/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003671/// vector of zero or undef vector. This produces a shuffle where the low
3672/// element of V2 is swizzled into the zero/undef vector, landing at element
3673/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003674static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003675 bool isZero, bool HasSSE2,
3676 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003677 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003678 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003679 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3680 unsigned NumElems = VT.getVectorNumElements();
3681 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003682 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003683 // If this is the insertion idx, put the low elt of V2 here.
3684 MaskVec.push_back(i == Idx ? NumElems : i);
3685 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003686}
3687
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003688/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3689/// element of the result of the vector shuffle.
3690SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG) {
3691 SDValue V = SDValue(N, 0);
3692 EVT VT = V.getValueType();
3693 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003694
3695 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3696 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3697 Index = SV->getMaskElt(Index);
3698
3699 if (Index < 0)
3700 return DAG.getUNDEF(VT.getVectorElementType());
3701
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003702 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003703 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
3704 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003705 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003706
3707 // Recurse into target specific vector shuffles to find scalars.
3708 if (isTargetShuffle(Opcode)) {
3709 switch(Opcode) {
3710 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003711 case X86ISD::MOVSD: {
3712 // The index 0 always comes from the first element of the second source,
3713 // this is why MOVSS and MOVSD are used in the first place. The other
3714 // elements come from the other positions of the first source vector.
3715 unsigned OpNum = (Index == 0) ? 1 : 0;
3716 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG);
3717 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003718 default:
3719 assert("not implemented for target shuffle node");
3720 return SDValue();
3721 }
3722 }
3723
3724 // Actual nodes that may contain scalar elements
3725 if (Opcode == ISD::BIT_CONVERT) {
3726 V = V.getOperand(0);
3727 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003728 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003729
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003730 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003731 return SDValue();
3732 }
3733
3734 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3735 return (Index == 0) ? V.getOperand(0)
3736 : DAG.getUNDEF(VT.getVectorElementType());
3737
3738 if (V.getOpcode() == ISD::BUILD_VECTOR)
3739 return V.getOperand(Index);
3740
3741 return SDValue();
3742}
3743
3744/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3745/// shuffle operation which come from a consecutively from a zero. The
3746/// search can start in two diferent directions, from left or right.
3747static
3748unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3749 bool ZerosFromLeft, SelectionDAG &DAG) {
3750 int i = 0;
3751
3752 while (i < NumElems) {
3753 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
3754 SDValue Elt = getShuffleScalarElt(N, Index, DAG);
3755 if (!(Elt.getNode() &&
3756 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3757 break;
3758 ++i;
3759 }
3760
3761 return i;
3762}
3763
3764/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3765/// MaskE correspond consecutively to elements from one of the vector operands,
3766/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3767static
3768bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3769 int OpIdx, int NumElems, unsigned &OpNum) {
3770 bool SeenV1 = false;
3771 bool SeenV2 = false;
3772
3773 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3774 int Idx = SVOp->getMaskElt(i);
3775 // Ignore undef indicies
3776 if (Idx < 0)
3777 continue;
3778
3779 if (Idx < NumElems)
3780 SeenV1 = true;
3781 else
3782 SeenV2 = true;
3783
3784 // Only accept consecutive elements from the same vector
3785 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3786 return false;
3787 }
3788
3789 OpNum = SeenV1 ? 0 : 1;
3790 return true;
3791}
3792
3793/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3794/// logical left shift of a vector.
3795static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3796 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3797 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3798 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3799 false /* check zeros from right */, DAG);
3800 unsigned OpSrc;
3801
3802 if (!NumZeros)
3803 return false;
3804
3805 // Considering the elements in the mask that are not consecutive zeros,
3806 // check if they consecutively come from only one of the source vectors.
3807 //
3808 // V1 = {X, A, B, C} 0
3809 // \ \ \ /
3810 // vector_shuffle V1, V2 <1, 2, 3, X>
3811 //
3812 if (!isShuffleMaskConsecutive(SVOp,
3813 0, // Mask Start Index
3814 NumElems-NumZeros-1, // Mask End Index
3815 NumZeros, // Where to start looking in the src vector
3816 NumElems, // Number of elements in vector
3817 OpSrc)) // Which source operand ?
3818 return false;
3819
3820 isLeft = false;
3821 ShAmt = NumZeros;
3822 ShVal = SVOp->getOperand(OpSrc);
3823 return true;
3824}
3825
3826/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3827/// logical left shift of a vector.
3828static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3829 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3830 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3831 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3832 true /* check zeros from left */, DAG);
3833 unsigned OpSrc;
3834
3835 if (!NumZeros)
3836 return false;
3837
3838 // Considering the elements in the mask that are not consecutive zeros,
3839 // check if they consecutively come from only one of the source vectors.
3840 //
3841 // 0 { A, B, X, X } = V2
3842 // / \ / /
3843 // vector_shuffle V1, V2 <X, X, 4, 5>
3844 //
3845 if (!isShuffleMaskConsecutive(SVOp,
3846 NumZeros, // Mask Start Index
3847 NumElems-1, // Mask End Index
3848 0, // Where to start looking in the src vector
3849 NumElems, // Number of elements in vector
3850 OpSrc)) // Which source operand ?
3851 return false;
3852
3853 isLeft = true;
3854 ShAmt = NumZeros;
3855 ShVal = SVOp->getOperand(OpSrc);
3856 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003857}
3858
3859/// isVectorShift - Returns true if the shuffle can be implemented as a
3860/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003861static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003862 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003863 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3864 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3865 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003866
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003867 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003868}
3869
Evan Chengc78d3b42006-04-24 18:01:45 +00003870/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3871///
Dan Gohman475871a2008-07-27 21:46:04 +00003872static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003873 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003874 SelectionDAG &DAG,
3875 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003876 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003877 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003878
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003879 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003880 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003881 bool First = true;
3882 for (unsigned i = 0; i < 16; ++i) {
3883 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3884 if (ThisIsNonZero && First) {
3885 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003887 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003889 First = false;
3890 }
3891
3892 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003893 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003894 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3895 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003896 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003898 }
3899 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3901 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3902 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003903 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003905 } else
3906 ThisElt = LastElt;
3907
Gabor Greifba36cb52008-08-28 21:40:38 +00003908 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003910 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003911 }
3912 }
3913
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003915}
3916
Bill Wendlinga348c562007-03-22 18:42:45 +00003917/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003918///
Dan Gohman475871a2008-07-27 21:46:04 +00003919static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003920 unsigned NumNonZero, unsigned NumZero,
3921 SelectionDAG &DAG,
3922 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003923 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003924 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003925
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003926 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003927 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003928 bool First = true;
3929 for (unsigned i = 0; i < 8; ++i) {
3930 bool isNonZero = (NonZeros & (1 << i)) != 0;
3931 if (isNonZero) {
3932 if (First) {
3933 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003935 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003937 First = false;
3938 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003939 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003941 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003942 }
3943 }
3944
3945 return V;
3946}
3947
Evan Chengf26ffe92008-05-29 08:22:04 +00003948/// getVShift - Return a vector logical shift node.
3949///
Owen Andersone50ed302009-08-10 22:56:29 +00003950static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003951 unsigned NumBits, SelectionDAG &DAG,
3952 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003953 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003955 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003956 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3957 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3958 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003959 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003960}
3961
Dan Gohman475871a2008-07-27 21:46:04 +00003962SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003963X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003964 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003965
3966 // Check if the scalar load can be widened into a vector load. And if
3967 // the address is "base + cst" see if the cst can be "absorbed" into
3968 // the shuffle mask.
3969 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3970 SDValue Ptr = LD->getBasePtr();
3971 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3972 return SDValue();
3973 EVT PVT = LD->getValueType(0);
3974 if (PVT != MVT::i32 && PVT != MVT::f32)
3975 return SDValue();
3976
3977 int FI = -1;
3978 int64_t Offset = 0;
3979 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3980 FI = FINode->getIndex();
3981 Offset = 0;
3982 } else if (Ptr.getOpcode() == ISD::ADD &&
3983 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3984 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3985 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3986 Offset = Ptr.getConstantOperandVal(1);
3987 Ptr = Ptr.getOperand(0);
3988 } else {
3989 return SDValue();
3990 }
3991
3992 SDValue Chain = LD->getChain();
3993 // Make sure the stack object alignment is at least 16.
3994 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3995 if (DAG.InferPtrAlignment(Ptr) < 16) {
3996 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003997 // Can't change the alignment. FIXME: It's possible to compute
3998 // the exact stack offset and reference FI + adjust offset instead.
3999 // If someone *really* cares about this. That's the way to implement it.
4000 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004001 } else {
4002 MFI->setObjectAlignment(FI, 16);
4003 }
4004 }
4005
4006 // (Offset % 16) must be multiple of 4. Then address is then
4007 // Ptr + (Offset & ~15).
4008 if (Offset < 0)
4009 return SDValue();
4010 if ((Offset % 16) & 3)
4011 return SDValue();
4012 int64_t StartOffset = Offset & ~15;
4013 if (StartOffset)
4014 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4015 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4016
4017 int EltNo = (Offset - StartOffset) >> 2;
4018 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4019 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00004020 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
4021 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004022 // Canonicalize it to a v4i32 shuffle.
4023 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4024 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4025 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
4026 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
4027 }
4028
4029 return SDValue();
4030}
4031
Nate Begeman1449f292010-03-24 22:19:06 +00004032/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4033/// vector of type 'VT', see if the elements can be replaced by a single large
4034/// load which has the same value as a build_vector whose operands are 'elts'.
4035///
4036/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4037///
4038/// FIXME: we'd also like to handle the case where the last elements are zero
4039/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4040/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004041static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4042 DebugLoc &dl, SelectionDAG &DAG) {
4043 EVT EltVT = VT.getVectorElementType();
4044 unsigned NumElems = Elts.size();
4045
Nate Begemanfdea31a2010-03-24 20:49:50 +00004046 LoadSDNode *LDBase = NULL;
4047 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00004048
4049 // For each element in the initializer, see if we've found a load or an undef.
4050 // If we don't find an initial load element, or later load elements are
4051 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004052 for (unsigned i = 0; i < NumElems; ++i) {
4053 SDValue Elt = Elts[i];
4054
4055 if (!Elt.getNode() ||
4056 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4057 return SDValue();
4058 if (!LDBase) {
4059 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4060 return SDValue();
4061 LDBase = cast<LoadSDNode>(Elt.getNode());
4062 LastLoadedElt = i;
4063 continue;
4064 }
4065 if (Elt.getOpcode() == ISD::UNDEF)
4066 continue;
4067
4068 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4069 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4070 return SDValue();
4071 LastLoadedElt = i;
4072 }
Nate Begeman1449f292010-03-24 22:19:06 +00004073
4074 // If we have found an entire vector of loads and undefs, then return a large
4075 // load of the entire vector width starting at the base pointer. If we found
4076 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004077 if (LastLoadedElt == NumElems - 1) {
4078 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4079 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4080 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4081 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4082 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4083 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4084 LDBase->isVolatile(), LDBase->isNonTemporal(),
4085 LDBase->getAlignment());
4086 } else if (NumElems == 4 && LastLoadedElt == 1) {
4087 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4088 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4089 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4090 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4091 }
4092 return SDValue();
4093}
4094
Evan Chengc3630942009-12-09 21:00:30 +00004095SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004096X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004097 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004098 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4099 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004100 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4101 // is present, so AllOnes is ignored.
4102 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4103 (Op.getValueType().getSizeInBits() != 256 &&
4104 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004105 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4106 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4107 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004109 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004110
Gabor Greifba36cb52008-08-28 21:40:38 +00004111 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004112 return getOnesVector(Op.getValueType(), DAG, dl);
4113 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004114 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004115
Owen Andersone50ed302009-08-10 22:56:29 +00004116 EVT VT = Op.getValueType();
4117 EVT ExtVT = VT.getVectorElementType();
4118 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004119
4120 unsigned NumElems = Op.getNumOperands();
4121 unsigned NumZero = 0;
4122 unsigned NumNonZero = 0;
4123 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004124 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004125 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004126 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004127 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004128 if (Elt.getOpcode() == ISD::UNDEF)
4129 continue;
4130 Values.insert(Elt);
4131 if (Elt.getOpcode() != ISD::Constant &&
4132 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004133 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004134 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004135 NumZero++;
4136 else {
4137 NonZeros |= (1 << i);
4138 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004139 }
4140 }
4141
Chris Lattner97a2a562010-08-26 05:24:29 +00004142 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4143 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004144 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004145
Chris Lattner67f453a2008-03-09 05:42:06 +00004146 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004147 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004148 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004149 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004150
Chris Lattner62098042008-03-09 01:05:04 +00004151 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4152 // the value are obviously zero, truncate the value to i32 and do the
4153 // insertion that way. Only do this if the value is non-constant or if the
4154 // value is a constant being inserted into element 0. It is cheaper to do
4155 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004157 (!IsAllConstants || Idx == 0)) {
4158 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4159 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4161 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004162
Chris Lattner62098042008-03-09 01:05:04 +00004163 // Truncate the value (which may itself be a constant) to i32, and
4164 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004166 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004167 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4168 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Chris Lattner62098042008-03-09 01:05:04 +00004170 // Now we have our 32-bit value zero extended in the low element of
4171 // a vector. If Idx != 0, swizzle it into place.
4172 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 SmallVector<int, 4> Mask;
4174 Mask.push_back(Idx);
4175 for (unsigned i = 1; i != VecElts; ++i)
4176 Mask.push_back(i);
4177 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004178 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004180 }
Dale Johannesenace16102009-02-03 19:33:06 +00004181 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004182 }
4183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004184
Chris Lattner19f79692008-03-08 22:59:52 +00004185 // If we have a constant or non-constant insertion into the low element of
4186 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4187 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004188 // depending on what the source datatype is.
4189 if (Idx == 0) {
4190 if (NumZero == 0) {
4191 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4193 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004194 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4195 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4196 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4197 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4199 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4200 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004201 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4202 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4203 Subtarget->hasSSE2(), DAG);
4204 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4205 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004206 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004207
4208 // Is it a vector logical left shift?
4209 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004210 X86::isZeroNode(Op.getOperand(0)) &&
4211 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004212 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004213 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004214 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004215 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004216 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004218
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004219 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004220 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004221
Chris Lattner19f79692008-03-08 22:59:52 +00004222 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4223 // is a non-constant being inserted into an element other than the low one,
4224 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4225 // movd/movss) to move this into the low element, then shuffle it into
4226 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004227 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004228 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004229
Evan Cheng0db9fe62006-04-25 20:13:52 +00004230 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004231 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4232 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004234 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 MaskVec.push_back(i == Idx ? 0 : 1);
4236 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004237 }
4238 }
4239
Chris Lattner67f453a2008-03-09 05:42:06 +00004240 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004241 if (Values.size() == 1) {
4242 if (EVTBits == 32) {
4243 // Instead of a shuffle like this:
4244 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4245 // Check if it's possible to issue this instead.
4246 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4247 unsigned Idx = CountTrailingZeros_32(NonZeros);
4248 SDValue Item = Op.getOperand(Idx);
4249 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4250 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4251 }
Dan Gohman475871a2008-07-27 21:46:04 +00004252 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004253 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Dan Gohmana3941172007-07-24 22:55:08 +00004255 // A vector full of immediates; various special cases are already
4256 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004257 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004258 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004259
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004260 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004261 if (EVTBits == 64) {
4262 if (NumNonZero == 1) {
4263 // One half is zero or undef.
4264 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004265 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004266 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004267 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4268 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004269 }
Dan Gohman475871a2008-07-27 21:46:04 +00004270 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004271 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004272
4273 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004274 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004275 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004276 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004277 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004278 }
4279
Bill Wendling826f36f2007-03-28 00:57:11 +00004280 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004281 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004282 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004283 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004284 }
4285
4286 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004287 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004288 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004289 if (NumElems == 4 && NumZero > 0) {
4290 for (unsigned i = 0; i < 4; ++i) {
4291 bool isZero = !(NonZeros & (1 << i));
4292 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004293 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004294 else
Dale Johannesenace16102009-02-03 19:33:06 +00004295 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296 }
4297
4298 for (unsigned i = 0; i < 2; ++i) {
4299 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4300 default: break;
4301 case 0:
4302 V[i] = V[i*2]; // Must be a zero vector.
4303 break;
4304 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004306 break;
4307 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 break;
4310 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 break;
4313 }
4314 }
4315
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004317 bool Reverse = (NonZeros & 0x3) == 2;
4318 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004320 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4321 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4323 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 }
4325
Nate Begemanfdea31a2010-03-24 20:49:50 +00004326 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4327 // Check for a build vector of consecutive loads.
4328 for (unsigned i = 0; i < NumElems; ++i)
4329 V[i] = Op.getOperand(i);
4330
4331 // Check for elements which are consecutive loads.
4332 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4333 if (LD.getNode())
4334 return LD;
4335
Chris Lattner24faf612010-08-28 17:59:08 +00004336 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004337 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004338 SDValue Result;
4339 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4340 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4341 else
4342 Result = DAG.getUNDEF(VT);
4343
4344 for (unsigned i = 1; i < NumElems; ++i) {
4345 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4346 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004348 }
4349 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004351
Chris Lattner6e80e442010-08-28 17:15:43 +00004352 // Otherwise, expand into a number of unpckl*, start by extending each of
4353 // our (non-undef) elements to the full vector width with the element in the
4354 // bottom slot of the vector (which generates no code for SSE).
4355 for (unsigned i = 0; i < NumElems; ++i) {
4356 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4357 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4358 else
4359 V[i] = DAG.getUNDEF(VT);
4360 }
4361
4362 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4364 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4365 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004366 unsigned EltStride = NumElems >> 1;
4367 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004368 for (unsigned i = 0; i < EltStride; ++i) {
4369 // If V[i+EltStride] is undef and this is the first round of mixing,
4370 // then it is safe to just drop this shuffle: V[i] is already in the
4371 // right place, the one element (since it's the first round) being
4372 // inserted as undef can be dropped. This isn't safe for successive
4373 // rounds because they will permute elements within both vectors.
4374 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4375 EltStride == NumElems/2)
4376 continue;
4377
Chris Lattner6e80e442010-08-28 17:15:43 +00004378 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004379 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004380 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004381 }
4382 return V[0];
4383 }
Dan Gohman475871a2008-07-27 21:46:04 +00004384 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004385}
4386
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004387SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004388X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004389 // We support concatenate two MMX registers and place them in a MMX
4390 // register. This is better than doing a stack convert.
4391 DebugLoc dl = Op.getDebugLoc();
4392 EVT ResVT = Op.getValueType();
4393 assert(Op.getNumOperands() == 2);
4394 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4395 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4396 int Mask[2];
4397 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4398 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4399 InVec = Op.getOperand(1);
4400 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4401 unsigned NumElts = ResVT.getVectorNumElements();
4402 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4403 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4404 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4405 } else {
4406 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4407 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4408 Mask[0] = 0; Mask[1] = 2;
4409 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4410 }
4411 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4412}
4413
Nate Begemanb9a47b82009-02-23 08:49:38 +00004414// v8i16 shuffles - Prefer shuffles in the following order:
4415// 1. [all] pshuflw, pshufhw, optional move
4416// 2. [ssse3] 1 x pshufb
4417// 3. [ssse3] 2 x pshufb + 1 x por
4418// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004419SDValue
4420X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4421 SelectionDAG &DAG) const {
4422 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 SDValue V1 = SVOp->getOperand(0);
4424 SDValue V2 = SVOp->getOperand(1);
4425 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004426 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004427
Nate Begemanb9a47b82009-02-23 08:49:38 +00004428 // Determine if more than 1 of the words in each of the low and high quadwords
4429 // of the result come from the same quadword of one of the two inputs. Undef
4430 // mask values count as coming from any quadword, for better codegen.
4431 SmallVector<unsigned, 4> LoQuad(4);
4432 SmallVector<unsigned, 4> HiQuad(4);
4433 BitVector InputQuads(4);
4434 for (unsigned i = 0; i < 8; ++i) {
4435 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004437 MaskVals.push_back(EltIdx);
4438 if (EltIdx < 0) {
4439 ++Quad[0];
4440 ++Quad[1];
4441 ++Quad[2];
4442 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004443 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 }
4445 ++Quad[EltIdx / 4];
4446 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004447 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004448
Nate Begemanb9a47b82009-02-23 08:49:38 +00004449 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004450 unsigned MaxQuad = 1;
4451 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004452 if (LoQuad[i] > MaxQuad) {
4453 BestLoQuad = i;
4454 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004455 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004456 }
4457
Nate Begemanb9a47b82009-02-23 08:49:38 +00004458 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004459 MaxQuad = 1;
4460 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004461 if (HiQuad[i] > MaxQuad) {
4462 BestHiQuad = i;
4463 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004464 }
4465 }
4466
Nate Begemanb9a47b82009-02-23 08:49:38 +00004467 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004468 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004469 // single pshufb instruction is necessary. If There are more than 2 input
4470 // quads, disable the next transformation since it does not help SSSE3.
4471 bool V1Used = InputQuads[0] || InputQuads[1];
4472 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004473 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004474 if (InputQuads.count() == 2 && V1Used && V2Used) {
4475 BestLoQuad = InputQuads.find_first();
4476 BestHiQuad = InputQuads.find_next(BestLoQuad);
4477 }
4478 if (InputQuads.count() > 2) {
4479 BestLoQuad = -1;
4480 BestHiQuad = -1;
4481 }
4482 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004483
Nate Begemanb9a47b82009-02-23 08:49:38 +00004484 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4485 // the shuffle mask. If a quad is scored as -1, that means that it contains
4486 // words from all 4 input quadwords.
4487 SDValue NewV;
4488 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 SmallVector<int, 8> MaskV;
4490 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4491 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004492 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004493 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4494 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4495 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004496
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4498 // source words for the shuffle, to aid later transformations.
4499 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004500 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004501 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004502 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004503 if (idx != (int)i)
4504 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004505 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004506 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004507 AllWordsInNewV = false;
4508 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004509 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004510
Nate Begemanb9a47b82009-02-23 08:49:38 +00004511 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4512 if (AllWordsInNewV) {
4513 for (int i = 0; i != 8; ++i) {
4514 int idx = MaskVals[i];
4515 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004516 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004517 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 if ((idx != i) && idx < 4)
4519 pshufhw = false;
4520 if ((idx != i) && idx > 3)
4521 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004522 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 V1 = NewV;
4524 V2Used = false;
4525 BestLoQuad = 0;
4526 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004527 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004528
Nate Begemanb9a47b82009-02-23 08:49:38 +00004529 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4530 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004531 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004532 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4533 unsigned TargetMask = 0;
4534 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004536 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4537 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4538 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004539 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004540 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004541 }
Eric Christopherfd179292009-08-27 18:07:15 +00004542
Nate Begemanb9a47b82009-02-23 08:49:38 +00004543 // If we have SSSE3, and all words of the result are from 1 input vector,
4544 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4545 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004546 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004547 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004548
Nate Begemanb9a47b82009-02-23 08:49:38 +00004549 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004550 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004551 // mask, and elements that come from V1 in the V2 mask, so that the two
4552 // results can be OR'd together.
4553 bool TwoInputs = V1Used && V2Used;
4554 for (unsigned i = 0; i != 8; ++i) {
4555 int EltIdx = MaskVals[i] * 2;
4556 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4558 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004559 continue;
4560 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004561 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4562 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004563 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004565 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004566 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004568 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004569 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004570
Nate Begemanb9a47b82009-02-23 08:49:38 +00004571 // Calculate the shuffle mask for the second input, shuffle it, and
4572 // OR it with the first shuffled input.
4573 pshufbMask.clear();
4574 for (unsigned i = 0; i != 8; ++i) {
4575 int EltIdx = MaskVals[i] * 2;
4576 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004577 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4578 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 continue;
4580 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4582 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004583 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004585 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004586 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 MVT::v16i8, &pshufbMask[0], 16));
4588 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4589 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004590 }
4591
4592 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4593 // and update MaskVals with new element order.
4594 BitVector InOrder(8);
4595 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004597 for (int i = 0; i != 4; ++i) {
4598 int idx = MaskVals[i];
4599 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004601 InOrder.set(i);
4602 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004604 InOrder.set(i);
4605 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004607 }
4608 }
4609 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004611 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004613
4614 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4615 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4616 NewV.getOperand(0),
4617 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4618 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004619 }
Eric Christopherfd179292009-08-27 18:07:15 +00004620
Nate Begemanb9a47b82009-02-23 08:49:38 +00004621 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4622 // and update MaskVals with the new element order.
4623 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004625 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004627 for (unsigned i = 4; i != 8; ++i) {
4628 int idx = MaskVals[i];
4629 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004631 InOrder.set(i);
4632 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004634 InOrder.set(i);
4635 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004636 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004637 }
4638 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004641
4642 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4643 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4644 NewV.getOperand(0),
4645 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4646 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004647 }
Eric Christopherfd179292009-08-27 18:07:15 +00004648
Nate Begemanb9a47b82009-02-23 08:49:38 +00004649 // In case BestHi & BestLo were both -1, which means each quadword has a word
4650 // from each of the four input quadwords, calculate the InOrder bitvector now
4651 // before falling through to the insert/extract cleanup.
4652 if (BestLoQuad == -1 && BestHiQuad == -1) {
4653 NewV = V1;
4654 for (int i = 0; i != 8; ++i)
4655 if (MaskVals[i] < 0 || MaskVals[i] == i)
4656 InOrder.set(i);
4657 }
Eric Christopherfd179292009-08-27 18:07:15 +00004658
Nate Begemanb9a47b82009-02-23 08:49:38 +00004659 // The other elements are put in the right place using pextrw and pinsrw.
4660 for (unsigned i = 0; i != 8; ++i) {
4661 if (InOrder[i])
4662 continue;
4663 int EltIdx = MaskVals[i];
4664 if (EltIdx < 0)
4665 continue;
4666 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004667 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004668 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004670 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004672 DAG.getIntPtrConstant(i));
4673 }
4674 return NewV;
4675}
4676
4677// v16i8 shuffles - Prefer shuffles in the following order:
4678// 1. [ssse3] 1 x pshufb
4679// 2. [ssse3] 2 x pshufb + 1 x por
4680// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4681static
Nate Begeman9008ca62009-04-27 18:41:29 +00004682SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004683 SelectionDAG &DAG,
4684 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004685 SDValue V1 = SVOp->getOperand(0);
4686 SDValue V2 = SVOp->getOperand(1);
4687 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004688 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004690
Nate Begemanb9a47b82009-02-23 08:49:38 +00004691 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004692 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004693 // present, fall back to case 3.
4694 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4695 bool V1Only = true;
4696 bool V2Only = true;
4697 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004699 if (EltIdx < 0)
4700 continue;
4701 if (EltIdx < 16)
4702 V2Only = false;
4703 else
4704 V1Only = false;
4705 }
Eric Christopherfd179292009-08-27 18:07:15 +00004706
Nate Begemanb9a47b82009-02-23 08:49:38 +00004707 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4708 if (TLI.getSubtarget()->hasSSSE3()) {
4709 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004710
Nate Begemanb9a47b82009-02-23 08:49:38 +00004711 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004712 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004713 //
4714 // Otherwise, we have elements from both input vectors, and must zero out
4715 // elements that come from V2 in the first mask, and V1 in the second mask
4716 // so that we can OR them together.
4717 bool TwoInputs = !(V1Only || V2Only);
4718 for (unsigned i = 0; i != 16; ++i) {
4719 int EltIdx = MaskVals[i];
4720 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004722 continue;
4723 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004725 }
4726 // If all the elements are from V2, assign it to V1 and return after
4727 // building the first pshufb.
4728 if (V2Only)
4729 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004731 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004733 if (!TwoInputs)
4734 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004735
Nate Begemanb9a47b82009-02-23 08:49:38 +00004736 // Calculate the shuffle mask for the second input, shuffle it, and
4737 // OR it with the first shuffled input.
4738 pshufbMask.clear();
4739 for (unsigned i = 0; i != 16; ++i) {
4740 int EltIdx = MaskVals[i];
4741 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 continue;
4744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004746 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004748 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 MVT::v16i8, &pshufbMask[0], 16));
4750 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004751 }
Eric Christopherfd179292009-08-27 18:07:15 +00004752
Nate Begemanb9a47b82009-02-23 08:49:38 +00004753 // No SSSE3 - Calculate in place words and then fix all out of place words
4754 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4755 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4757 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004758 SDValue NewV = V2Only ? V2 : V1;
4759 for (int i = 0; i != 8; ++i) {
4760 int Elt0 = MaskVals[i*2];
4761 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004762
Nate Begemanb9a47b82009-02-23 08:49:38 +00004763 // This word of the result is all undef, skip it.
4764 if (Elt0 < 0 && Elt1 < 0)
4765 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004766
Nate Begemanb9a47b82009-02-23 08:49:38 +00004767 // This word of the result is already in the correct place, skip it.
4768 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4769 continue;
4770 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4771 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004772
Nate Begemanb9a47b82009-02-23 08:49:38 +00004773 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4774 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4775 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004776
4777 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4778 // using a single extract together, load it and store it.
4779 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004780 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004781 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004782 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004783 DAG.getIntPtrConstant(i));
4784 continue;
4785 }
4786
Nate Begemanb9a47b82009-02-23 08:49:38 +00004787 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004788 // source byte is not also odd, shift the extracted word left 8 bits
4789 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004790 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004792 DAG.getIntPtrConstant(Elt1 / 2));
4793 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004795 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004796 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004797 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4798 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 }
4800 // If Elt0 is defined, extract it from the appropriate source. If the
4801 // source byte is not also even, shift the extracted word right 8 bits. If
4802 // Elt1 was also defined, OR the extracted values together before
4803 // inserting them in the result.
4804 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004806 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4807 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004809 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004810 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4812 DAG.getConstant(0x00FF, MVT::i16));
4813 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004814 : InsElt0;
4815 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004817 DAG.getIntPtrConstant(i));
4818 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004820}
4821
Evan Cheng7a831ce2007-12-15 03:00:47 +00004822/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004823/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004824/// done when every pair / quad of shuffle mask elements point to elements in
4825/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004826/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4827static
Nate Begeman9008ca62009-04-27 18:41:29 +00004828SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4829 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004830 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004831 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 SDValue V1 = SVOp->getOperand(0);
4833 SDValue V2 = SVOp->getOperand(1);
4834 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004835 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004836 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004837 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004838 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004839 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 case MVT::v4f32: NewVT = MVT::v2f64; break;
4841 case MVT::v4i32: NewVT = MVT::v2i64; break;
4842 case MVT::v8i16: NewVT = MVT::v4i32; break;
4843 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004844 }
4845
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004846 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004847 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004849 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004851 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004852 int Scale = NumElems / NewWidth;
4853 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004854 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004855 int StartIdx = -1;
4856 for (int j = 0; j < Scale; ++j) {
4857 int EltIdx = SVOp->getMaskElt(i+j);
4858 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004859 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004860 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004861 StartIdx = EltIdx - (EltIdx % Scale);
4862 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004863 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004864 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004865 if (StartIdx == -1)
4866 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004867 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004868 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004869 }
4870
Dale Johannesenace16102009-02-03 19:33:06 +00004871 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4872 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004873 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004874}
4875
Evan Chengd880b972008-05-09 21:53:03 +00004876/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004877///
Owen Andersone50ed302009-08-10 22:56:29 +00004878static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004879 SDValue SrcOp, SelectionDAG &DAG,
4880 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004882 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004883 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004884 LD = dyn_cast<LoadSDNode>(SrcOp);
4885 if (!LD) {
4886 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4887 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004888 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4889 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004890 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4891 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004892 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004893 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004895 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4896 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4897 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4898 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004899 SrcOp.getOperand(0)
4900 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004901 }
4902 }
4903 }
4904
Dale Johannesenace16102009-02-03 19:33:06 +00004905 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4906 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004907 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004908 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004909}
4910
Evan Chengace3c172008-07-22 21:13:36 +00004911/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4912/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004913static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004914LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4915 SDValue V1 = SVOp->getOperand(0);
4916 SDValue V2 = SVOp->getOperand(1);
4917 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004918 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004919
Evan Chengace3c172008-07-22 21:13:36 +00004920 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004921 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004922 SmallVector<int, 8> Mask1(4U, -1);
4923 SmallVector<int, 8> PermMask;
4924 SVOp->getMask(PermMask);
4925
Evan Chengace3c172008-07-22 21:13:36 +00004926 unsigned NumHi = 0;
4927 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004928 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004929 int Idx = PermMask[i];
4930 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004931 Locs[i] = std::make_pair(-1, -1);
4932 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004933 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4934 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004935 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004936 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004937 NumLo++;
4938 } else {
4939 Locs[i] = std::make_pair(1, NumHi);
4940 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004941 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004942 NumHi++;
4943 }
4944 }
4945 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004946
Evan Chengace3c172008-07-22 21:13:36 +00004947 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004948 // If no more than two elements come from either vector. This can be
4949 // implemented with two shuffles. First shuffle gather the elements.
4950 // The second shuffle, which takes the first shuffle as both of its
4951 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004952 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004953
Nate Begeman9008ca62009-04-27 18:41:29 +00004954 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004955
Evan Chengace3c172008-07-22 21:13:36 +00004956 for (unsigned i = 0; i != 4; ++i) {
4957 if (Locs[i].first == -1)
4958 continue;
4959 else {
4960 unsigned Idx = (i < 2) ? 0 : 4;
4961 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004962 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004963 }
4964 }
4965
Nate Begeman9008ca62009-04-27 18:41:29 +00004966 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004967 } else if (NumLo == 3 || NumHi == 3) {
4968 // Otherwise, we must have three elements from one vector, call it X, and
4969 // one element from the other, call it Y. First, use a shufps to build an
4970 // intermediate vector with the one element from Y and the element from X
4971 // that will be in the same half in the final destination (the indexes don't
4972 // matter). Then, use a shufps to build the final vector, taking the half
4973 // containing the element from Y from the intermediate, and the other half
4974 // from X.
4975 if (NumHi == 3) {
4976 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004977 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004978 std::swap(V1, V2);
4979 }
4980
4981 // Find the element from V2.
4982 unsigned HiIndex;
4983 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004984 int Val = PermMask[HiIndex];
4985 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004986 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004987 if (Val >= 4)
4988 break;
4989 }
4990
Nate Begeman9008ca62009-04-27 18:41:29 +00004991 Mask1[0] = PermMask[HiIndex];
4992 Mask1[1] = -1;
4993 Mask1[2] = PermMask[HiIndex^1];
4994 Mask1[3] = -1;
4995 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004996
4997 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004998 Mask1[0] = PermMask[0];
4999 Mask1[1] = PermMask[1];
5000 Mask1[2] = HiIndex & 1 ? 6 : 4;
5001 Mask1[3] = HiIndex & 1 ? 4 : 6;
5002 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005003 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005004 Mask1[0] = HiIndex & 1 ? 2 : 0;
5005 Mask1[1] = HiIndex & 1 ? 0 : 2;
5006 Mask1[2] = PermMask[2];
5007 Mask1[3] = PermMask[3];
5008 if (Mask1[2] >= 0)
5009 Mask1[2] += 4;
5010 if (Mask1[3] >= 0)
5011 Mask1[3] += 4;
5012 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005013 }
Evan Chengace3c172008-07-22 21:13:36 +00005014 }
5015
5016 // Break it into (shuffle shuffle_hi, shuffle_lo).
5017 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005018 SmallVector<int,8> LoMask(4U, -1);
5019 SmallVector<int,8> HiMask(4U, -1);
5020
5021 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005022 unsigned MaskIdx = 0;
5023 unsigned LoIdx = 0;
5024 unsigned HiIdx = 2;
5025 for (unsigned i = 0; i != 4; ++i) {
5026 if (i == 2) {
5027 MaskPtr = &HiMask;
5028 MaskIdx = 1;
5029 LoIdx = 0;
5030 HiIdx = 2;
5031 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005032 int Idx = PermMask[i];
5033 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005034 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005035 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005036 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005037 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005038 LoIdx++;
5039 } else {
5040 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005041 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005042 HiIdx++;
5043 }
5044 }
5045
Nate Begeman9008ca62009-04-27 18:41:29 +00005046 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5047 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5048 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005049 for (unsigned i = 0; i != 4; ++i) {
5050 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005051 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005052 } else {
5053 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005054 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005055 }
5056 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005057 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005058}
5059
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005060static bool MayFoldVectorLoad(SDValue V) {
5061 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5062 V = V.getOperand(0);
5063 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5064 V = V.getOperand(0);
5065 if (MayFoldLoad(V))
5066 return true;
5067 return false;
5068}
5069
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005070static
5071SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5072 bool HasSSE2) {
5073 SDValue V1 = Op.getOperand(0);
5074 SDValue V2 = Op.getOperand(1);
5075 EVT VT = Op.getValueType();
5076
5077 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5078
5079 if (HasSSE2 && VT == MVT::v2f64)
5080 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5081
5082 // v4f32 or v4i32
5083 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5084}
5085
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005086static
5087SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5088 SDValue V1 = Op.getOperand(0);
5089 SDValue V2 = Op.getOperand(1);
5090 EVT VT = Op.getValueType();
5091
5092 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5093 "unsupported shuffle type");
5094
5095 if (V2.getOpcode() == ISD::UNDEF)
5096 V2 = V1;
5097
5098 // v4i32 or v4f32
5099 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5100}
5101
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005102static
5103SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5104 SDValue V1 = Op.getOperand(0);
5105 SDValue V2 = Op.getOperand(1);
5106 EVT VT = Op.getValueType();
5107 unsigned NumElems = VT.getVectorNumElements();
5108
5109 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5110 // operand of these instructions is only memory, so check if there's a
5111 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5112 // same masks.
5113 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005114
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005115 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005116 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005117 CanFoldLoad = true;
5118
5119 // When V1 is a load, it can be folded later into a store in isel, example:
5120 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5121 // turns into:
5122 // (MOVLPSmr addr:$src1, VR128:$src2)
5123 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005124 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005125 CanFoldLoad = true;
5126
5127 if (CanFoldLoad) {
5128 if (HasSSE2 && NumElems == 2)
5129 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5130
5131 if (NumElems == 4)
5132 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5133 }
5134
5135 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5136 // movl and movlp will both match v2i64, but v2i64 is never matched by
5137 // movl earlier because we make it strict to avoid messing with the movlp load
5138 // folding logic (see the code above getMOVLP call). Match it here then,
5139 // this is horrible, but will stay like this until we move all shuffle
5140 // matching to x86 specific nodes. Note that for the 1st condition all
5141 // types are matched with movsd.
5142 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5143 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5144 else if (HasSSE2)
5145 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5146
5147
5148 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5149
5150 // Invert the operand order and use SHUFPS to match it.
5151 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5152 X86::getShuffleSHUFImmediate(SVOp), DAG);
5153}
5154
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005155static inline unsigned getUNPCKLOpcode(EVT VT) {
5156 switch(VT.getSimpleVT().SimpleTy) {
5157 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5158 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5159 case MVT::v4f32: return X86ISD::UNPCKLPS;
5160 case MVT::v2f64: return X86ISD::UNPCKLPD;
5161 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5162 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5163 default:
5164 llvm_unreachable("Unknow type for unpckl");
5165 }
5166 return 0;
5167}
5168
5169static inline unsigned getUNPCKHOpcode(EVT VT) {
5170 switch(VT.getSimpleVT().SimpleTy) {
5171 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5172 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5173 case MVT::v4f32: return X86ISD::UNPCKHPS;
5174 case MVT::v2f64: return X86ISD::UNPCKHPD;
5175 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5176 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5177 default:
5178 llvm_unreachable("Unknow type for unpckh");
5179 }
5180 return 0;
5181}
5182
Dan Gohman475871a2008-07-27 21:46:04 +00005183SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005184X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005185 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005186 SDValue V1 = Op.getOperand(0);
5187 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005188 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005189 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005190 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005191 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5193 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005194 bool V1IsSplat = false;
5195 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005196 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005197 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005198 MachineFunction &MF = DAG.getMachineFunction();
5199 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200
Nate Begeman9008ca62009-04-27 18:41:29 +00005201 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00005202 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00005203
Nate Begeman9008ca62009-04-27 18:41:29 +00005204 // Promote splats to v4f32.
5205 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00005206 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005207 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00005208 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209 }
5210
Evan Cheng7a831ce2007-12-15 03:00:47 +00005211 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5212 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00005213 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005214 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005215 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00005216 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005217 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00005219 // FIXME: Figure out a cleaner way to do this.
5220 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00005221 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005222 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005223 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005224 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5225 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5226 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005227 }
Gabor Greifba36cb52008-08-28 21:40:38 +00005228 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005229 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5230 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00005231 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00005232 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005233 }
5234 }
Eric Christopherfd179292009-08-27 18:07:15 +00005235
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005236 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp)) {
5237 // NOTE: isPSHUFDMask can also match this mask, if speed is more
5238 // important than size here, this will be matched by pshufd
5239 if (VT == MVT::v4f32)
5240 return getTargetShuffleNode(X86ISD::UNPCKLPS, dl, VT, V1, V1, DAG);
5241 if (HasSSE2 && VT == MVT::v16i8)
5242 return getTargetShuffleNode(X86ISD::PUNPCKLBW, dl, VT, V1, V1, DAG);
5243 if (HasSSE2 && VT == MVT::v8i16)
5244 return getTargetShuffleNode(X86ISD::PUNPCKLWD, dl, VT, V1, V1, DAG);
5245 if (HasSSE2 && VT == MVT::v4i32)
Bruno Cardoso Lopesdd69db82010-09-02 04:20:26 +00005246 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
5247 }
5248
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005249 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp)) {
5250 // NOTE: isPSHUFDMask can also match this mask, if speed is more
5251 // important than size here, this will be matched by pshufd
5252 if (VT == MVT::v4f32)
5253 return getTargetShuffleNode(X86ISD::UNPCKHPS, dl, VT, V1, V1, DAG);
5254 if (HasSSE2 && VT == MVT::v16i8)
5255 return getTargetShuffleNode(X86ISD::PUNPCKHBW, dl, VT, V1, V1, DAG);
5256 if (HasSSE2 && VT == MVT::v8i16)
5257 return getTargetShuffleNode(X86ISD::PUNPCKHWD, dl, VT, V1, V1, DAG);
5258 if (HasSSE2 && VT == MVT::v4i32)
5259 return getTargetShuffleNode(X86ISD::PUNPCKHDQ, dl, VT, V1, V1, DAG);
5260 }
5261
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005262 if (X86::isPSHUFDMask(SVOp)) {
5263 // The actual implementation will match the mask in the if above and then
5264 // during isel it can match several different instructions, not only pshufd
5265 // as its name says, sad but true, emulate the behavior for now...
5266 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5267 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5268
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005269 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5270
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005271 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005272 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5273
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005274 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005275 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5276 TargetMask, DAG);
5277
5278 if (VT == MVT::v4f32)
5279 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5280 TargetMask, DAG);
5281 }
Eric Christopherfd179292009-08-27 18:07:15 +00005282
Evan Chengf26ffe92008-05-29 08:22:04 +00005283 // Check if this can be converted into a logical shift.
5284 bool isLeft = false;
5285 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005286 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005288 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005289 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005290 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005291 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005292 EVT EltVT = VT.getVectorElementType();
5293 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005294 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005295 }
Eric Christopherfd179292009-08-27 18:07:15 +00005296
Nate Begeman9008ca62009-04-27 18:41:29 +00005297 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005298 if (V1IsUndef)
5299 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005300 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005301 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005302 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005303 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005304 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5305
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005306 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005307 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5308 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005309 }
Eric Christopherfd179292009-08-27 18:07:15 +00005310
Nate Begeman9008ca62009-04-27 18:41:29 +00005311 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005312 if (!isMMX) {
Daniel Dunbar31394222010-09-03 19:38:11 +00005313 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005314 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5315
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005316 if (X86::isMOVHLPSMask(SVOp))
5317 return getMOVHighToLow(Op, dl, DAG);
5318
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005319 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5320 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
5321
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005322 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5323 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
5324
5325 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005326 return getMOVLP(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005327 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328
Nate Begeman9008ca62009-04-27 18:41:29 +00005329 if (ShouldXformToMOVHLPS(SVOp) ||
5330 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5331 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332
Evan Chengf26ffe92008-05-29 08:22:04 +00005333 if (isShift) {
5334 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005335 EVT EltVT = VT.getVectorElementType();
5336 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005337 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005338 }
Eric Christopherfd179292009-08-27 18:07:15 +00005339
Evan Cheng9eca5e82006-10-25 21:49:50 +00005340 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005341 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5342 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005343 V1IsSplat = isSplatVector(V1.getNode());
5344 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005345
Chris Lattner8a594482007-11-25 00:24:49 +00005346 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005347 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005348 Op = CommuteVectorShuffle(SVOp, DAG);
5349 SVOp = cast<ShuffleVectorSDNode>(Op);
5350 V1 = SVOp->getOperand(0);
5351 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005352 std::swap(V1IsSplat, V2IsSplat);
5353 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005354 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005355 }
5356
Nate Begeman9008ca62009-04-27 18:41:29 +00005357 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5358 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005359 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005360 return V1;
5361 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5362 // the instruction selector will not match, so get a canonical MOVL with
5363 // swapped operands to undo the commute.
5364 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005365 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366
Daniel Dunbar31394222010-09-03 19:38:11 +00005367 if (X86::isUNPCKLMask(SVOp) ||
5368 X86::isUNPCKHMask(SVOp))
Daniel Dunbara87ccce2010-09-03 19:38:05 +00005369 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00005370
Evan Cheng9bbbb982006-10-25 20:48:19 +00005371 if (V2IsSplat) {
5372 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005373 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005374 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005375 SDValue NewMask = NormalizeMask(SVOp, DAG);
5376 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5377 if (NSVOp != SVOp) {
5378 if (X86::isUNPCKLMask(NSVOp, true)) {
5379 return NewMask;
5380 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5381 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005382 }
5383 }
5384 }
5385
Evan Cheng9eca5e82006-10-25 21:49:50 +00005386 if (Commuted) {
5387 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005388 // FIXME: this seems wrong.
5389 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5390 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Daniel Dunbar31394222010-09-03 19:38:11 +00005391 if (X86::isUNPCKLMask(NewSVOp) ||
5392 X86::isUNPCKHMask(NewSVOp))
Daniel Dunbara87ccce2010-09-03 19:38:05 +00005393 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00005394 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005395
Nate Begemanb9a47b82009-02-23 08:49:38 +00005396 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005397
5398 // Normalize the node to match x86 shuffle ops if needed
5399 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5400 return CommuteVectorShuffle(SVOp, DAG);
5401
5402 // Check for legal shuffle and return?
5403 SmallVector<int, 16> PermMask;
5404 SVOp->getMask(PermMask);
5405 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00005406 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005407
Evan Cheng14b32e12007-12-11 01:46:18 +00005408 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005410 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005411 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005412 return NewOp;
5413 }
5414
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005416 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005417 if (NewOp.getNode())
5418 return NewOp;
5419 }
Eric Christopherfd179292009-08-27 18:07:15 +00005420
Evan Chengace3c172008-07-22 21:13:36 +00005421 // Handle all 4 wide cases with a number of shuffles except for MMX.
5422 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005423 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005424
Dan Gohman475871a2008-07-27 21:46:04 +00005425 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005426}
5427
Dan Gohman475871a2008-07-27 21:46:04 +00005428SDValue
5429X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005430 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005431 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005432 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005433 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005435 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005437 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005438 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005439 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005440 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5441 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5442 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5444 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005445 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005447 Op.getOperand(0)),
5448 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005450 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005452 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005453 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005455 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5456 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005457 // result has a single use which is a store or a bitcast to i32. And in
5458 // the case of a store, it's not worth it if the index is a constant 0,
5459 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005460 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005461 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005462 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005463 if ((User->getOpcode() != ISD::STORE ||
5464 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5465 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005466 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005468 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005469 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5470 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005471 Op.getOperand(0)),
5472 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5474 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005475 // ExtractPS works with constant index.
5476 if (isa<ConstantSDNode>(Op.getOperand(1)))
5477 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005478 }
Dan Gohman475871a2008-07-27 21:46:04 +00005479 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005480}
5481
5482
Dan Gohman475871a2008-07-27 21:46:04 +00005483SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005484X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5485 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005486 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005487 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005488
Evan Cheng62a3f152008-03-24 21:52:23 +00005489 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005490 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005491 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005492 return Res;
5493 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005494
Owen Andersone50ed302009-08-10 22:56:29 +00005495 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005496 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005497 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005498 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005499 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005500 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005501 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5503 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005504 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005506 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005507 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005508 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005509 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005510 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005511 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005512 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005513 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005514 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005515 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005516 if (Idx == 0)
5517 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005518
Evan Cheng0db9fe62006-04-25 20:13:52 +00005519 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005520 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005521 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005522 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005523 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005524 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005525 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005526 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005527 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5528 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5529 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005530 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005531 if (Idx == 0)
5532 return Op;
5533
5534 // UNPCKHPD the element to the lowest double word, then movsd.
5535 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5536 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005537 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005538 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005539 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005540 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005541 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005542 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005543 }
5544
Dan Gohman475871a2008-07-27 21:46:04 +00005545 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005546}
5547
Dan Gohman475871a2008-07-27 21:46:04 +00005548SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005549X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5550 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005551 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005552 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005553 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005554
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue N0 = Op.getOperand(0);
5556 SDValue N1 = Op.getOperand(1);
5557 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005558
Dan Gohman8a55ce42009-09-23 21:02:20 +00005559 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005560 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005561 unsigned Opc;
5562 if (VT == MVT::v8i16)
5563 Opc = X86ISD::PINSRW;
5564 else if (VT == MVT::v4i16)
5565 Opc = X86ISD::MMX_PINSRW;
5566 else if (VT == MVT::v16i8)
5567 Opc = X86ISD::PINSRB;
5568 else
5569 Opc = X86ISD::PINSRB;
5570
Nate Begeman14d12ca2008-02-11 04:19:36 +00005571 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5572 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 if (N1.getValueType() != MVT::i32)
5574 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5575 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005576 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005577 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005578 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005579 // Bits [7:6] of the constant are the source select. This will always be
5580 // zero here. The DAG Combiner may combine an extract_elt index into these
5581 // bits. For example (insert (extract, 3), 2) could be matched by putting
5582 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005583 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005584 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005585 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005586 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005587 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005588 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005590 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005591 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005592 // PINSR* works with constant index.
5593 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005594 }
Dan Gohman475871a2008-07-27 21:46:04 +00005595 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005596}
5597
Dan Gohman475871a2008-07-27 21:46:04 +00005598SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005599X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005600 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005601 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005602
5603 if (Subtarget->hasSSE41())
5604 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5605
Dan Gohman8a55ce42009-09-23 21:02:20 +00005606 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005607 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005608
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005609 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005610 SDValue N0 = Op.getOperand(0);
5611 SDValue N1 = Op.getOperand(1);
5612 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005613
Dan Gohman8a55ce42009-09-23 21:02:20 +00005614 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005615 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5616 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 if (N1.getValueType() != MVT::i32)
5618 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5619 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005620 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005621 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5622 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005623 }
Dan Gohman475871a2008-07-27 21:46:04 +00005624 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005625}
5626
Dan Gohman475871a2008-07-27 21:46:04 +00005627SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005628X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005629 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005630
5631 if (Op.getValueType() == MVT::v1i64 &&
5632 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005634
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5636 EVT VT = MVT::v2i32;
5637 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005638 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 case MVT::v16i8:
5640 case MVT::v8i16:
5641 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005642 break;
5643 }
Dale Johannesenace16102009-02-03 19:33:06 +00005644 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5645 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005646}
5647
Bill Wendling056292f2008-09-16 21:48:12 +00005648// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5649// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5650// one of the above mentioned nodes. It has to be wrapped because otherwise
5651// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5652// be used to form addressing mode. These wrapped nodes will be selected
5653// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005654SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005655X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005656 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005657
Chris Lattner41621a22009-06-26 19:22:52 +00005658 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5659 // global base reg.
5660 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005661 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005662 CodeModel::Model M = getTargetMachine().getCodeModel();
5663
Chris Lattner4f066492009-07-11 20:29:19 +00005664 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005665 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005666 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005667 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005668 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005669 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005670 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005671
Evan Cheng1606e8e2009-03-13 07:51:59 +00005672 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005673 CP->getAlignment(),
5674 CP->getOffset(), OpFlag);
5675 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005676 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005677 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005678 if (OpFlag) {
5679 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005680 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005681 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005682 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005683 }
5684
5685 return Result;
5686}
5687
Dan Gohmand858e902010-04-17 15:26:15 +00005688SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005689 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005690
Chris Lattner18c59872009-06-27 04:16:01 +00005691 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5692 // global base reg.
5693 unsigned char OpFlag = 0;
5694 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005695 CodeModel::Model M = getTargetMachine().getCodeModel();
5696
Chris Lattner4f066492009-07-11 20:29:19 +00005697 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005698 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005699 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005700 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005701 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005702 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005703 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005704
Chris Lattner18c59872009-06-27 04:16:01 +00005705 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5706 OpFlag);
5707 DebugLoc DL = JT->getDebugLoc();
5708 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005709
Chris Lattner18c59872009-06-27 04:16:01 +00005710 // With PIC, the address is actually $g + Offset.
5711 if (OpFlag) {
5712 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5713 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005714 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005715 Result);
5716 }
Eric Christopherfd179292009-08-27 18:07:15 +00005717
Chris Lattner18c59872009-06-27 04:16:01 +00005718 return Result;
5719}
5720
5721SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005722X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005723 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005724
Chris Lattner18c59872009-06-27 04:16:01 +00005725 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5726 // global base reg.
5727 unsigned char OpFlag = 0;
5728 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005729 CodeModel::Model M = getTargetMachine().getCodeModel();
5730
Chris Lattner4f066492009-07-11 20:29:19 +00005731 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005732 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005733 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005734 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005735 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005736 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005737 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005738
Chris Lattner18c59872009-06-27 04:16:01 +00005739 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005740
Chris Lattner18c59872009-06-27 04:16:01 +00005741 DebugLoc DL = Op.getDebugLoc();
5742 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005743
5744
Chris Lattner18c59872009-06-27 04:16:01 +00005745 // With PIC, the address is actually $g + Offset.
5746 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005747 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005748 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5749 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005750 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005751 Result);
5752 }
Eric Christopherfd179292009-08-27 18:07:15 +00005753
Chris Lattner18c59872009-06-27 04:16:01 +00005754 return Result;
5755}
5756
Dan Gohman475871a2008-07-27 21:46:04 +00005757SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005758X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005759 // Create the TargetBlockAddressAddress node.
5760 unsigned char OpFlags =
5761 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005762 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005763 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005764 DebugLoc dl = Op.getDebugLoc();
5765 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5766 /*isTarget=*/true, OpFlags);
5767
Dan Gohmanf705adb2009-10-30 01:28:02 +00005768 if (Subtarget->isPICStyleRIPRel() &&
5769 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005770 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5771 else
5772 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005773
Dan Gohman29cbade2009-11-20 23:18:13 +00005774 // With PIC, the address is actually $g + Offset.
5775 if (isGlobalRelativeToPICBase(OpFlags)) {
5776 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5777 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5778 Result);
5779 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005780
5781 return Result;
5782}
5783
5784SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005785X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005786 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005787 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005788 // Create the TargetGlobalAddress node, folding in the constant
5789 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005790 unsigned char OpFlags =
5791 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005792 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005793 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005794 if (OpFlags == X86II::MO_NO_FLAG &&
5795 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005796 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005797 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005798 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005799 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005800 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005801 }
Eric Christopherfd179292009-08-27 18:07:15 +00005802
Chris Lattner4f066492009-07-11 20:29:19 +00005803 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005804 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005805 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5806 else
5807 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005808
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005809 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005810 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005811 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5812 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005813 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005814 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005815
Chris Lattner36c25012009-07-10 07:34:39 +00005816 // For globals that require a load from a stub to get the address, emit the
5817 // load.
5818 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005819 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005820 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005821
Dan Gohman6520e202008-10-18 02:06:02 +00005822 // If there was a non-zero offset that we didn't fold, create an explicit
5823 // addition for it.
5824 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005825 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005826 DAG.getConstant(Offset, getPointerTy()));
5827
Evan Cheng0db9fe62006-04-25 20:13:52 +00005828 return Result;
5829}
5830
Evan Chengda43bcf2008-09-24 00:05:32 +00005831SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005832X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005833 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005834 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005835 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005836}
5837
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005838static SDValue
5839GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005840 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005841 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005842 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005843 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005844 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005845 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005846 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005847 GA->getOffset(),
5848 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005849 if (InFlag) {
5850 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005851 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005852 } else {
5853 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005854 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005855 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005856
5857 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005858 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005859
Rafael Espindola15f1b662009-04-24 12:59:40 +00005860 SDValue Flag = Chain.getValue(1);
5861 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005862}
5863
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005864// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005865static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005866LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005867 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005868 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005869 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5870 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005871 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005872 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005873 InFlag = Chain.getValue(1);
5874
Chris Lattnerb903bed2009-06-26 21:20:29 +00005875 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005876}
5877
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005878// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005879static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005880LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005881 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005882 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5883 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005884}
5885
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005886// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5887// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005888static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005889 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005890 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005891 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005892 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005893 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005894 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005895 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005897
5898 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005899 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005900
Chris Lattnerb903bed2009-06-26 21:20:29 +00005901 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005902 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5903 // initialexec.
5904 unsigned WrapperKind = X86ISD::Wrapper;
5905 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005906 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005907 } else if (is64Bit) {
5908 assert(model == TLSModel::InitialExec);
5909 OperandFlags = X86II::MO_GOTTPOFF;
5910 WrapperKind = X86ISD::WrapperRIP;
5911 } else {
5912 assert(model == TLSModel::InitialExec);
5913 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005914 }
Eric Christopherfd179292009-08-27 18:07:15 +00005915
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005916 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5917 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005918 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5919 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005920 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005921 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005922
Rafael Espindola9a580232009-02-27 13:37:18 +00005923 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005924 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005925 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005926
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005927 // The address of the thread local variable is the add of the thread
5928 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005929 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005930}
5931
Dan Gohman475871a2008-07-27 21:46:04 +00005932SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005933X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005934
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005935 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005936 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005937
Eric Christopher30ef0e52010-06-03 04:07:48 +00005938 if (Subtarget->isTargetELF()) {
5939 // TODO: implement the "local dynamic" model
5940 // TODO: implement the "initial exec"model for pic executables
5941
5942 // If GV is an alias then use the aliasee for determining
5943 // thread-localness.
5944 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5945 GV = GA->resolveAliasedGlobal(false);
5946
5947 TLSModel::Model model
5948 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5949
5950 switch (model) {
5951 case TLSModel::GeneralDynamic:
5952 case TLSModel::LocalDynamic: // not implemented
5953 if (Subtarget->is64Bit())
5954 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5955 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5956
5957 case TLSModel::InitialExec:
5958 case TLSModel::LocalExec:
5959 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5960 Subtarget->is64Bit());
5961 }
5962 } else if (Subtarget->isTargetDarwin()) {
5963 // Darwin only has one model of TLS. Lower to that.
5964 unsigned char OpFlag = 0;
5965 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5966 X86ISD::WrapperRIP : X86ISD::Wrapper;
5967
5968 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5969 // global base reg.
5970 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5971 !Subtarget->is64Bit();
5972 if (PIC32)
5973 OpFlag = X86II::MO_TLVP_PIC_BASE;
5974 else
5975 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005976 DebugLoc DL = Op.getDebugLoc();
5977 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005978 getPointerTy(),
5979 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005980 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5981
5982 // With PIC32, the address is actually $g + Offset.
5983 if (PIC32)
5984 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5985 DAG.getNode(X86ISD::GlobalBaseReg,
5986 DebugLoc(), getPointerTy()),
5987 Offset);
5988
5989 // Lowering the machine isd will make sure everything is in the right
5990 // location.
5991 SDValue Args[] = { Offset };
5992 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5993
5994 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5995 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5996 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005997
Eric Christopher30ef0e52010-06-03 04:07:48 +00005998 // And our return value (tls address) is in the standard call return value
5999 // location.
6000 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6001 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006002 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00006003
6004 assert(false &&
6005 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006006
Torok Edwinc23197a2009-07-14 16:55:14 +00006007 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006008 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006009}
6010
Evan Cheng0db9fe62006-04-25 20:13:52 +00006011
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006012/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006013/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006014SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006015 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006016 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006017 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006018 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006019 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006020 SDValue ShOpLo = Op.getOperand(0);
6021 SDValue ShOpHi = Op.getOperand(1);
6022 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006023 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006024 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006025 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006026
Dan Gohman475871a2008-07-27 21:46:04 +00006027 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006028 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006029 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6030 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006031 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006032 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6033 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006034 }
Evan Chenge3413162006-01-09 18:33:28 +00006035
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6037 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006038 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006039 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006040
Dan Gohman475871a2008-07-27 21:46:04 +00006041 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006042 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006043 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6044 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006045
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006046 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006047 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6048 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006049 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006050 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6051 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006052 }
6053
Dan Gohman475871a2008-07-27 21:46:04 +00006054 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006055 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006056}
Evan Chenga3195e82006-01-12 22:54:21 +00006057
Dan Gohmand858e902010-04-17 15:26:15 +00006058SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6059 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006060 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006061
6062 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006063 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006064 return Op;
6065 }
6066 return SDValue();
6067 }
6068
Owen Anderson825b72b2009-08-11 20:47:22 +00006069 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006070 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006071
Eli Friedman36df4992009-05-27 00:47:34 +00006072 // These are really Legal; return the operand so the caller accepts it as
6073 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006074 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006075 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006076 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006077 Subtarget->is64Bit()) {
6078 return Op;
6079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006080
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006081 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006082 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006083 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006084 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006085 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006086 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006087 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006088 PseudoSourceValue::getFixedStack(SSFI), 0,
6089 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006090 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6091}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006092
Owen Andersone50ed302009-08-10 22:56:29 +00006093SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006094 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006095 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006096 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00006097 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006098 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006099 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006100 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006101 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006102 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006103 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006104 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00006105 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006106 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006107
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006108 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006109 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006110 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006111
6112 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6113 // shouldn't be necessary except that RFP cannot be live across
6114 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006115 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006116 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006117 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006118 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006119 SDValue Ops[] = {
6120 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6121 };
6122 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00006123 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006124 PseudoSourceValue::getFixedStack(SSFI), 0,
6125 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006126 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006127
Evan Cheng0db9fe62006-04-25 20:13:52 +00006128 return Result;
6129}
6130
Bill Wendling8b8a6362009-01-17 03:56:04 +00006131// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006132SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6133 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006134 // This algorithm is not obvious. Here it is in C code, more or less:
6135 /*
6136 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6137 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6138 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006139
Bill Wendling8b8a6362009-01-17 03:56:04 +00006140 // Copy ints to xmm registers.
6141 __m128i xh = _mm_cvtsi32_si128( hi );
6142 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006143
Bill Wendling8b8a6362009-01-17 03:56:04 +00006144 // Combine into low half of a single xmm register.
6145 __m128i x = _mm_unpacklo_epi32( xh, xl );
6146 __m128d d;
6147 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006148
Bill Wendling8b8a6362009-01-17 03:56:04 +00006149 // Merge in appropriate exponents to give the integer bits the right
6150 // magnitude.
6151 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006152
Bill Wendling8b8a6362009-01-17 03:56:04 +00006153 // Subtract away the biases to deal with the IEEE-754 double precision
6154 // implicit 1.
6155 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006156
Bill Wendling8b8a6362009-01-17 03:56:04 +00006157 // All conversions up to here are exact. The correctly rounded result is
6158 // calculated using the current rounding mode using the following
6159 // horizontal add.
6160 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6161 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6162 // store doesn't really need to be here (except
6163 // maybe to zero the other double)
6164 return sd;
6165 }
6166 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006167
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006168 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006169 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006170
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006171 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006172 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006173 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6174 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6175 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6176 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006177 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006178 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006179
Bill Wendling8b8a6362009-01-17 03:56:04 +00006180 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006181 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006182 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006183 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006184 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006185 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006186 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006187
Owen Anderson825b72b2009-08-11 20:47:22 +00006188 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6189 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006190 Op.getOperand(0),
6191 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006192 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6193 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006194 Op.getOperand(0),
6195 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006196 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6197 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006198 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006199 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006200 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6201 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6202 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006203 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00006204 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006205 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006206
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006207 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006208 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006209 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6210 DAG.getUNDEF(MVT::v2f64), ShufMask);
6211 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6212 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006213 DAG.getIntPtrConstant(0));
6214}
6215
Bill Wendling8b8a6362009-01-17 03:56:04 +00006216// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006217SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6218 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006219 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006220 // FP constant to bias correct the final result.
6221 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006222 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006223
6224 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006225 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6226 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006227 Op.getOperand(0),
6228 DAG.getIntPtrConstant(0)));
6229
Owen Anderson825b72b2009-08-11 20:47:22 +00006230 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6231 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006232 DAG.getIntPtrConstant(0));
6233
6234 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006235 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6236 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006237 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006238 MVT::v2f64, Load)),
6239 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006240 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006241 MVT::v2f64, Bias)));
6242 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6243 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006244 DAG.getIntPtrConstant(0));
6245
6246 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006247 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006248
6249 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006250 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006251
Owen Anderson825b72b2009-08-11 20:47:22 +00006252 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006253 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006254 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006255 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006256 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006257 }
6258
6259 // Handle final rounding.
6260 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006261}
6262
Dan Gohmand858e902010-04-17 15:26:15 +00006263SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6264 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006265 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006266 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006267
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006268 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006269 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6270 // the optimization here.
6271 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006272 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006273
Owen Andersone50ed302009-08-10 22:56:29 +00006274 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006275 EVT DstVT = Op.getValueType();
6276 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006277 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006278 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006279 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006280
6281 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006283 if (SrcVT == MVT::i32) {
6284 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6285 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6286 getPointerTy(), StackSlot, WordOff);
6287 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6288 StackSlot, NULL, 0, false, false, 0);
6289 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6290 OffsetSlot, NULL, 0, false, false, 0);
6291 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6292 return Fild;
6293 }
6294
6295 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6296 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006297 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006298 // For i64 source, we need to add the appropriate power of 2 if the input
6299 // was negative. This is the same as the optimization in
6300 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6301 // we must be careful to do the computation in x87 extended precision, not
6302 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6303 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6304 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6305 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6306
6307 APInt FF(32, 0x5F800000ULL);
6308
6309 // Check whether the sign bit is set.
6310 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6311 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6312 ISD::SETLT);
6313
6314 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6315 SDValue FudgePtr = DAG.getConstantPool(
6316 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6317 getPointerTy());
6318
6319 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6320 SDValue Zero = DAG.getIntPtrConstant(0);
6321 SDValue Four = DAG.getIntPtrConstant(4);
6322 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6323 Zero, Four);
6324 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6325
6326 // Load the value out, extending it from f32 to f80.
6327 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006328 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006329 FudgePtr, PseudoSourceValue::getConstantPool(),
6330 0, MVT::f32, false, false, 4);
6331 // Extend everything to 80 bits to force it to be done on x87.
6332 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6333 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006334}
6335
Dan Gohman475871a2008-07-27 21:46:04 +00006336std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006337FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006338 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006339
Owen Andersone50ed302009-08-10 22:56:29 +00006340 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006341
6342 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006343 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6344 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006345 }
6346
Owen Anderson825b72b2009-08-11 20:47:22 +00006347 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6348 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006349 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006350
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006351 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006352 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006353 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006354 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006355 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006356 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006357 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006358 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006359
Evan Cheng87c89352007-10-15 20:11:21 +00006360 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6361 // stack slot.
6362 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006363 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006364 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006365 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006366
Evan Cheng0db9fe62006-04-25 20:13:52 +00006367 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006368 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006369 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006370 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6371 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6372 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006373 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006374
Dan Gohman475871a2008-07-27 21:46:04 +00006375 SDValue Chain = DAG.getEntryNode();
6376 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006377 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006378 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006379 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006380 PseudoSourceValue::getFixedStack(SSFI), 0,
6381 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006382 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006383 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006384 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6385 };
Dale Johannesenace16102009-02-03 19:33:06 +00006386 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006387 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006388 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006389 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6390 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006391
Evan Cheng0db9fe62006-04-25 20:13:52 +00006392 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006393 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006395
Chris Lattner27a6c732007-11-24 07:07:01 +00006396 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006397}
6398
Dan Gohmand858e902010-04-17 15:26:15 +00006399SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6400 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006401 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006402 if (Op.getValueType() == MVT::v2i32 &&
6403 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006404 return Op;
6405 }
6406 return SDValue();
6407 }
6408
Eli Friedman948e95a2009-05-23 09:59:16 +00006409 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006410 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006411 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6412 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006413
Chris Lattner27a6c732007-11-24 07:07:01 +00006414 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006415 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006416 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006417}
6418
Dan Gohmand858e902010-04-17 15:26:15 +00006419SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6420 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006421 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6422 SDValue FIST = Vals.first, StackSlot = Vals.second;
6423 assert(FIST.getNode() && "Unexpected failure");
6424
6425 // Load the result.
6426 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006427 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006428}
6429
Dan Gohmand858e902010-04-17 15:26:15 +00006430SDValue X86TargetLowering::LowerFABS(SDValue Op,
6431 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006432 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006433 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006434 EVT VT = Op.getValueType();
6435 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006436 if (VT.isVector())
6437 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006438 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006439 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006440 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006441 CV.push_back(C);
6442 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006443 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006444 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006445 CV.push_back(C);
6446 CV.push_back(C);
6447 CV.push_back(C);
6448 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006449 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006450 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006451 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006452 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006453 PseudoSourceValue::getConstantPool(), 0,
6454 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006455 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006456}
6457
Dan Gohmand858e902010-04-17 15:26:15 +00006458SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006459 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006460 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006461 EVT VT = Op.getValueType();
6462 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006463 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006464 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006465 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006467 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006468 CV.push_back(C);
6469 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006470 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006471 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006472 CV.push_back(C);
6473 CV.push_back(C);
6474 CV.push_back(C);
6475 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006476 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006477 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006478 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006479 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006480 PseudoSourceValue::getConstantPool(), 0,
6481 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006482 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006483 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006484 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6485 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006486 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006487 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006488 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006489 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006490 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006491}
6492
Dan Gohmand858e902010-04-17 15:26:15 +00006493SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006494 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006495 SDValue Op0 = Op.getOperand(0);
6496 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006497 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006498 EVT VT = Op.getValueType();
6499 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006500
6501 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006502 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006503 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006504 SrcVT = VT;
6505 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006506 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006507 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006508 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006509 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006510 }
6511
6512 // At this point the operands and the result should have the same
6513 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006514
Evan Cheng68c47cb2007-01-05 07:55:56 +00006515 // First get the sign bit of second operand.
6516 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006517 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006518 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6519 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006520 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006521 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6522 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6523 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6524 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006525 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006526 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006527 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006528 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006529 PseudoSourceValue::getConstantPool(), 0,
6530 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006531 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006532
6533 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006534 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006535 // Op0 is MVT::f32, Op1 is MVT::f64.
6536 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6537 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6538 DAG.getConstant(32, MVT::i32));
6539 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6540 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006541 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006542 }
6543
Evan Cheng73d6cf12007-01-05 21:37:56 +00006544 // Clear first operand sign bit.
6545 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006546 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006547 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6548 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006549 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006550 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6551 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6552 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6553 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006554 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006555 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006556 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006557 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006558 PseudoSourceValue::getConstantPool(), 0,
6559 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006560 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006561
6562 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006563 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006564}
6565
Dan Gohman076aee32009-03-04 19:44:21 +00006566/// Emit nodes that will be selected as "test Op0,Op0", or something
6567/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006568SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006569 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006570 DebugLoc dl = Op.getDebugLoc();
6571
Dan Gohman31125812009-03-07 01:58:32 +00006572 // CF and OF aren't always set the way we want. Determine which
6573 // of these we need.
6574 bool NeedCF = false;
6575 bool NeedOF = false;
6576 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006577 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006578 case X86::COND_A: case X86::COND_AE:
6579 case X86::COND_B: case X86::COND_BE:
6580 NeedCF = true;
6581 break;
6582 case X86::COND_G: case X86::COND_GE:
6583 case X86::COND_L: case X86::COND_LE:
6584 case X86::COND_O: case X86::COND_NO:
6585 NeedOF = true;
6586 break;
Dan Gohman31125812009-03-07 01:58:32 +00006587 }
6588
Dan Gohman076aee32009-03-04 19:44:21 +00006589 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006590 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6591 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006592 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6593 // Emit a CMP with 0, which is the TEST pattern.
6594 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6595 DAG.getConstant(0, Op.getValueType()));
6596
6597 unsigned Opcode = 0;
6598 unsigned NumOperands = 0;
6599 switch (Op.getNode()->getOpcode()) {
6600 case ISD::ADD:
6601 // Due to an isel shortcoming, be conservative if this add is likely to be
6602 // selected as part of a load-modify-store instruction. When the root node
6603 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6604 // uses of other nodes in the match, such as the ADD in this case. This
6605 // leads to the ADD being left around and reselected, with the result being
6606 // two adds in the output. Alas, even if none our users are stores, that
6607 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6608 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6609 // climbing the DAG back to the root, and it doesn't seem to be worth the
6610 // effort.
6611 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006612 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006613 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6614 goto default_case;
6615
6616 if (ConstantSDNode *C =
6617 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6618 // An add of one will be selected as an INC.
6619 if (C->getAPIntValue() == 1) {
6620 Opcode = X86ISD::INC;
6621 NumOperands = 1;
6622 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006623 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006624
6625 // An add of negative one (subtract of one) will be selected as a DEC.
6626 if (C->getAPIntValue().isAllOnesValue()) {
6627 Opcode = X86ISD::DEC;
6628 NumOperands = 1;
6629 break;
6630 }
Dan Gohman076aee32009-03-04 19:44:21 +00006631 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006632
6633 // Otherwise use a regular EFLAGS-setting add.
6634 Opcode = X86ISD::ADD;
6635 NumOperands = 2;
6636 break;
6637 case ISD::AND: {
6638 // If the primary and result isn't used, don't bother using X86ISD::AND,
6639 // because a TEST instruction will be better.
6640 bool NonFlagUse = false;
6641 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6642 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6643 SDNode *User = *UI;
6644 unsigned UOpNo = UI.getOperandNo();
6645 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6646 // Look pass truncate.
6647 UOpNo = User->use_begin().getOperandNo();
6648 User = *User->use_begin();
6649 }
6650
6651 if (User->getOpcode() != ISD::BRCOND &&
6652 User->getOpcode() != ISD::SETCC &&
6653 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6654 NonFlagUse = true;
6655 break;
6656 }
Dan Gohman076aee32009-03-04 19:44:21 +00006657 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006658
6659 if (!NonFlagUse)
6660 break;
6661 }
6662 // FALL THROUGH
6663 case ISD::SUB:
6664 case ISD::OR:
6665 case ISD::XOR:
6666 // Due to the ISEL shortcoming noted above, be conservative if this op is
6667 // likely to be selected as part of a load-modify-store instruction.
6668 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6669 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6670 if (UI->getOpcode() == ISD::STORE)
6671 goto default_case;
6672
6673 // Otherwise use a regular EFLAGS-setting instruction.
6674 switch (Op.getNode()->getOpcode()) {
6675 default: llvm_unreachable("unexpected operator!");
6676 case ISD::SUB: Opcode = X86ISD::SUB; break;
6677 case ISD::OR: Opcode = X86ISD::OR; break;
6678 case ISD::XOR: Opcode = X86ISD::XOR; break;
6679 case ISD::AND: Opcode = X86ISD::AND; break;
6680 }
6681
6682 NumOperands = 2;
6683 break;
6684 case X86ISD::ADD:
6685 case X86ISD::SUB:
6686 case X86ISD::INC:
6687 case X86ISD::DEC:
6688 case X86ISD::OR:
6689 case X86ISD::XOR:
6690 case X86ISD::AND:
6691 return SDValue(Op.getNode(), 1);
6692 default:
6693 default_case:
6694 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006695 }
6696
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006697 if (Opcode == 0)
6698 // Emit a CMP with 0, which is the TEST pattern.
6699 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6700 DAG.getConstant(0, Op.getValueType()));
6701
6702 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6703 SmallVector<SDValue, 4> Ops;
6704 for (unsigned i = 0; i != NumOperands; ++i)
6705 Ops.push_back(Op.getOperand(i));
6706
6707 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6708 DAG.ReplaceAllUsesWith(Op, New);
6709 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006710}
6711
6712/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6713/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006714SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006715 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006716 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6717 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006718 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006719
6720 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006722}
6723
Evan Chengd40d03e2010-01-06 19:38:29 +00006724/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6725/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006726SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6727 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006728 SDValue Op0 = And.getOperand(0);
6729 SDValue Op1 = And.getOperand(1);
6730 if (Op0.getOpcode() == ISD::TRUNCATE)
6731 Op0 = Op0.getOperand(0);
6732 if (Op1.getOpcode() == ISD::TRUNCATE)
6733 Op1 = Op1.getOperand(0);
6734
Evan Chengd40d03e2010-01-06 19:38:29 +00006735 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006736 if (Op1.getOpcode() == ISD::SHL)
6737 std::swap(Op0, Op1);
6738 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006739 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6740 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006741 // If we looked past a truncate, check that it's only truncating away
6742 // known zeros.
6743 unsigned BitWidth = Op0.getValueSizeInBits();
6744 unsigned AndBitWidth = And.getValueSizeInBits();
6745 if (BitWidth > AndBitWidth) {
6746 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6747 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6748 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6749 return SDValue();
6750 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006751 LHS = Op1;
6752 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006753 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006754 } else if (Op1.getOpcode() == ISD::Constant) {
6755 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6756 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006757 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6758 LHS = AndLHS.getOperand(0);
6759 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006760 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006761 }
Evan Cheng0488db92007-09-25 01:57:46 +00006762
Evan Chengd40d03e2010-01-06 19:38:29 +00006763 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006764 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006765 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006766 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006767 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006768 // Also promote i16 to i32 for performance / code size reason.
6769 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006770 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006771 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006772
Evan Chengd40d03e2010-01-06 19:38:29 +00006773 // If the operand types disagree, extend the shift amount to match. Since
6774 // BT ignores high bits (like shifts) we can use anyextend.
6775 if (LHS.getValueType() != RHS.getValueType())
6776 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006777
Evan Chengd40d03e2010-01-06 19:38:29 +00006778 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6779 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6780 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6781 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006782 }
6783
Evan Cheng54de3ea2010-01-05 06:52:31 +00006784 return SDValue();
6785}
6786
Dan Gohmand858e902010-04-17 15:26:15 +00006787SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006788 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6789 SDValue Op0 = Op.getOperand(0);
6790 SDValue Op1 = Op.getOperand(1);
6791 DebugLoc dl = Op.getDebugLoc();
6792 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6793
6794 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006795 // Lower (X & (1 << N)) == 0 to BT(X, N).
6796 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6797 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6798 if (Op0.getOpcode() == ISD::AND &&
6799 Op0.hasOneUse() &&
6800 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006801 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006802 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6803 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6804 if (NewSetCC.getNode())
6805 return NewSetCC;
6806 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006807
Evan Cheng2c755ba2010-02-27 07:36:59 +00006808 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6809 if (Op0.getOpcode() == X86ISD::SETCC &&
6810 Op1.getOpcode() == ISD::Constant &&
6811 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6812 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6813 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6814 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6815 bool Invert = (CC == ISD::SETNE) ^
6816 cast<ConstantSDNode>(Op1)->isNullValue();
6817 if (Invert)
6818 CCode = X86::GetOppositeBranchCondition(CCode);
6819 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6820 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6821 }
6822
Evan Chenge5b51ac2010-04-17 06:13:15 +00006823 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006824 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006825 if (X86CC == X86::COND_INVALID)
6826 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006827
Evan Cheng552f09a2010-04-26 19:06:11 +00006828 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006829
6830 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006831 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006832 return DAG.getNode(ISD::AND, dl, MVT::i8,
6833 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6834 DAG.getConstant(X86CC, MVT::i8), Cond),
6835 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006836
Owen Anderson825b72b2009-08-11 20:47:22 +00006837 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6838 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006839}
6840
Dan Gohmand858e902010-04-17 15:26:15 +00006841SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006842 SDValue Cond;
6843 SDValue Op0 = Op.getOperand(0);
6844 SDValue Op1 = Op.getOperand(1);
6845 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006846 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006847 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6848 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006849 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006850
6851 if (isFP) {
6852 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006853 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006854 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6855 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006856 bool Swap = false;
6857
6858 switch (SetCCOpcode) {
6859 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006860 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006861 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006862 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006863 case ISD::SETGT: Swap = true; // Fallthrough
6864 case ISD::SETLT:
6865 case ISD::SETOLT: SSECC = 1; break;
6866 case ISD::SETOGE:
6867 case ISD::SETGE: Swap = true; // Fallthrough
6868 case ISD::SETLE:
6869 case ISD::SETOLE: SSECC = 2; break;
6870 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006871 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006872 case ISD::SETNE: SSECC = 4; break;
6873 case ISD::SETULE: Swap = true;
6874 case ISD::SETUGE: SSECC = 5; break;
6875 case ISD::SETULT: Swap = true;
6876 case ISD::SETUGT: SSECC = 6; break;
6877 case ISD::SETO: SSECC = 7; break;
6878 }
6879 if (Swap)
6880 std::swap(Op0, Op1);
6881
Nate Begemanfb8ead02008-07-25 19:05:58 +00006882 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006883 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006884 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006885 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006886 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6887 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006888 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006889 }
6890 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006891 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006892 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6893 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006894 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006895 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006896 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006897 }
6898 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006899 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006900 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006901
Nate Begeman30a0de92008-07-17 16:51:19 +00006902 // We are handling one of the integer comparisons here. Since SSE only has
6903 // GT and EQ comparisons for integer, swapping operands and multiple
6904 // operations may be required for some comparisons.
6905 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6906 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006907
Owen Anderson825b72b2009-08-11 20:47:22 +00006908 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006909 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006910 case MVT::v8i8:
6911 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6912 case MVT::v4i16:
6913 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6914 case MVT::v2i32:
6915 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6916 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006917 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006918
Nate Begeman30a0de92008-07-17 16:51:19 +00006919 switch (SetCCOpcode) {
6920 default: break;
6921 case ISD::SETNE: Invert = true;
6922 case ISD::SETEQ: Opc = EQOpc; break;
6923 case ISD::SETLT: Swap = true;
6924 case ISD::SETGT: Opc = GTOpc; break;
6925 case ISD::SETGE: Swap = true;
6926 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6927 case ISD::SETULT: Swap = true;
6928 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6929 case ISD::SETUGE: Swap = true;
6930 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6931 }
6932 if (Swap)
6933 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006934
Nate Begeman30a0de92008-07-17 16:51:19 +00006935 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6936 // bits of the inputs before performing those operations.
6937 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006938 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006939 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6940 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006941 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006942 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6943 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006944 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6945 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006946 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006947
Dale Johannesenace16102009-02-03 19:33:06 +00006948 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006949
6950 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006951 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006952 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006953
Nate Begeman30a0de92008-07-17 16:51:19 +00006954 return Result;
6955}
Evan Cheng0488db92007-09-25 01:57:46 +00006956
Evan Cheng370e5342008-12-03 08:38:43 +00006957// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006958static bool isX86LogicalCmp(SDValue Op) {
6959 unsigned Opc = Op.getNode()->getOpcode();
6960 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6961 return true;
6962 if (Op.getResNo() == 1 &&
6963 (Opc == X86ISD::ADD ||
6964 Opc == X86ISD::SUB ||
6965 Opc == X86ISD::SMUL ||
6966 Opc == X86ISD::UMUL ||
6967 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006968 Opc == X86ISD::DEC ||
6969 Opc == X86ISD::OR ||
6970 Opc == X86ISD::XOR ||
6971 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006972 return true;
6973
6974 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006975}
6976
Dan Gohmand858e902010-04-17 15:26:15 +00006977SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006978 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006979 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006980 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006981 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006982
Dan Gohman1a492952009-10-20 16:22:37 +00006983 if (Cond.getOpcode() == ISD::SETCC) {
6984 SDValue NewCond = LowerSETCC(Cond, DAG);
6985 if (NewCond.getNode())
6986 Cond = NewCond;
6987 }
Evan Cheng734503b2006-09-11 02:19:56 +00006988
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006989 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6990 SDValue Op1 = Op.getOperand(1);
6991 SDValue Op2 = Op.getOperand(2);
6992 if (Cond.getOpcode() == X86ISD::SETCC &&
6993 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6994 SDValue Cmp = Cond.getOperand(1);
6995 if (Cmp.getOpcode() == X86ISD::CMP) {
6996 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6997 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6998 ConstantSDNode *RHSC =
6999 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7000 if (N1C && N1C->isAllOnesValue() &&
7001 N2C && N2C->isNullValue() &&
7002 RHSC && RHSC->isNullValue()) {
7003 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007004 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007005 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7006 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7007 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7008 }
7009 }
7010 }
7011
Evan Chengad9c0a32009-12-15 00:53:42 +00007012 // Look pass (and (setcc_carry (cmp ...)), 1).
7013 if (Cond.getOpcode() == ISD::AND &&
7014 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7015 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7016 if (C && C->getAPIntValue() == 1)
7017 Cond = Cond.getOperand(0);
7018 }
7019
Evan Cheng3f41d662007-10-08 22:16:29 +00007020 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7021 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007022 if (Cond.getOpcode() == X86ISD::SETCC ||
7023 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007024 CC = Cond.getOperand(0);
7025
Dan Gohman475871a2008-07-27 21:46:04 +00007026 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007027 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007028 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007029
Evan Cheng3f41d662007-10-08 22:16:29 +00007030 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007031 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007032 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007033 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007034
Chris Lattnerd1980a52009-03-12 06:52:53 +00007035 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7036 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007037 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007038 addTest = false;
7039 }
7040 }
7041
7042 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007043 // Look pass the truncate.
7044 if (Cond.getOpcode() == ISD::TRUNCATE)
7045 Cond = Cond.getOperand(0);
7046
7047 // We know the result of AND is compared against zero. Try to match
7048 // it to BT.
7049 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7050 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7051 if (NewSetCC.getNode()) {
7052 CC = NewSetCC.getOperand(0);
7053 Cond = NewSetCC.getOperand(1);
7054 addTest = false;
7055 }
7056 }
7057 }
7058
7059 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007061 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007062 }
7063
Evan Cheng0488db92007-09-25 01:57:46 +00007064 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7065 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007066 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7067 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007068 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007069}
7070
Evan Cheng370e5342008-12-03 08:38:43 +00007071// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7072// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7073// from the AND / OR.
7074static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7075 Opc = Op.getOpcode();
7076 if (Opc != ISD::OR && Opc != ISD::AND)
7077 return false;
7078 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7079 Op.getOperand(0).hasOneUse() &&
7080 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7081 Op.getOperand(1).hasOneUse());
7082}
7083
Evan Cheng961d6d42009-02-02 08:19:07 +00007084// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7085// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007086static bool isXor1OfSetCC(SDValue Op) {
7087 if (Op.getOpcode() != ISD::XOR)
7088 return false;
7089 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7090 if (N1C && N1C->getAPIntValue() == 1) {
7091 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7092 Op.getOperand(0).hasOneUse();
7093 }
7094 return false;
7095}
7096
Dan Gohmand858e902010-04-17 15:26:15 +00007097SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007098 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007099 SDValue Chain = Op.getOperand(0);
7100 SDValue Cond = Op.getOperand(1);
7101 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007102 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007103 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007104
Dan Gohman1a492952009-10-20 16:22:37 +00007105 if (Cond.getOpcode() == ISD::SETCC) {
7106 SDValue NewCond = LowerSETCC(Cond, DAG);
7107 if (NewCond.getNode())
7108 Cond = NewCond;
7109 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007110#if 0
7111 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007112 else if (Cond.getOpcode() == X86ISD::ADD ||
7113 Cond.getOpcode() == X86ISD::SUB ||
7114 Cond.getOpcode() == X86ISD::SMUL ||
7115 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007116 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007117#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007118
Evan Chengad9c0a32009-12-15 00:53:42 +00007119 // Look pass (and (setcc_carry (cmp ...)), 1).
7120 if (Cond.getOpcode() == ISD::AND &&
7121 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7122 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7123 if (C && C->getAPIntValue() == 1)
7124 Cond = Cond.getOperand(0);
7125 }
7126
Evan Cheng3f41d662007-10-08 22:16:29 +00007127 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7128 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007129 if (Cond.getOpcode() == X86ISD::SETCC ||
7130 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007131 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007132
Dan Gohman475871a2008-07-27 21:46:04 +00007133 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007134 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007135 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007136 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007137 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007138 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007139 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007140 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007141 default: break;
7142 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007143 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007144 // These can only come from an arithmetic instruction with overflow,
7145 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007146 Cond = Cond.getNode()->getOperand(1);
7147 addTest = false;
7148 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007149 }
Evan Cheng0488db92007-09-25 01:57:46 +00007150 }
Evan Cheng370e5342008-12-03 08:38:43 +00007151 } else {
7152 unsigned CondOpc;
7153 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7154 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007155 if (CondOpc == ISD::OR) {
7156 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7157 // two branches instead of an explicit OR instruction with a
7158 // separate test.
7159 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007160 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007161 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007162 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007163 Chain, Dest, CC, Cmp);
7164 CC = Cond.getOperand(1).getOperand(0);
7165 Cond = Cmp;
7166 addTest = false;
7167 }
7168 } else { // ISD::AND
7169 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7170 // two branches instead of an explicit AND instruction with a
7171 // separate test. However, we only do this if this block doesn't
7172 // have a fall-through edge, because this requires an explicit
7173 // jmp when the condition is false.
7174 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007175 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007176 Op.getNode()->hasOneUse()) {
7177 X86::CondCode CCode =
7178 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7179 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007180 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007181 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007182 // Look for an unconditional branch following this conditional branch.
7183 // We need this because we need to reverse the successors in order
7184 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007185 if (User->getOpcode() == ISD::BR) {
7186 SDValue FalseBB = User->getOperand(1);
7187 SDNode *NewBR =
7188 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007189 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007190 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007191 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007192
Dale Johannesene4d209d2009-02-03 20:21:25 +00007193 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007194 Chain, Dest, CC, Cmp);
7195 X86::CondCode CCode =
7196 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7197 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007199 Cond = Cmp;
7200 addTest = false;
7201 }
7202 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007203 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007204 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7205 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7206 // It should be transformed during dag combiner except when the condition
7207 // is set by a arithmetics with overflow node.
7208 X86::CondCode CCode =
7209 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7210 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007211 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007212 Cond = Cond.getOperand(0).getOperand(1);
7213 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007214 }
Evan Cheng0488db92007-09-25 01:57:46 +00007215 }
7216
7217 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007218 // Look pass the truncate.
7219 if (Cond.getOpcode() == ISD::TRUNCATE)
7220 Cond = Cond.getOperand(0);
7221
7222 // We know the result of AND is compared against zero. Try to match
7223 // it to BT.
7224 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7225 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7226 if (NewSetCC.getNode()) {
7227 CC = NewSetCC.getOperand(0);
7228 Cond = NewSetCC.getOperand(1);
7229 addTest = false;
7230 }
7231 }
7232 }
7233
7234 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007236 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007237 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007238 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007239 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007240}
7241
Anton Korobeynikove060b532007-04-17 19:34:00 +00007242
7243// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7244// Calls to _alloca is needed to probe the stack when allocating more than 4k
7245// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7246// that the guard pages used by the OS virtual memory manager are allocated in
7247// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007248SDValue
7249X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007250 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007251 assert(Subtarget->isTargetCygMing() &&
7252 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007253 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007254
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007255 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007256 SDValue Chain = Op.getOperand(0);
7257 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007258 // FIXME: Ensure alignment here
7259
Dan Gohman475871a2008-07-27 21:46:04 +00007260 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007261
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007263
Dale Johannesendd64c412009-02-04 00:33:20 +00007264 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007265 Flag = Chain.getValue(1);
7266
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007267 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007268
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007269 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7270 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007271
Dale Johannesendd64c412009-02-04 00:33:20 +00007272 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007273
Dan Gohman475871a2008-07-27 21:46:04 +00007274 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007275 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007276}
7277
Dan Gohmand858e902010-04-17 15:26:15 +00007278SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007279 MachineFunction &MF = DAG.getMachineFunction();
7280 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7281
Dan Gohman69de1932008-02-06 22:27:42 +00007282 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007283 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007284
Evan Cheng25ab6902006-09-08 06:48:29 +00007285 if (!Subtarget->is64Bit()) {
7286 // vastart just stores the address of the VarArgsFrameIndex slot into the
7287 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007288 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7289 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007290 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7291 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007292 }
7293
7294 // __va_list_tag:
7295 // gp_offset (0 - 6 * 8)
7296 // fp_offset (48 - 48 + 8 * 16)
7297 // overflow_arg_area (point to parameters coming in memory).
7298 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007299 SmallVector<SDValue, 8> MemOps;
7300 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007301 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007302 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007303 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7304 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007305 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007306 MemOps.push_back(Store);
7307
7308 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007309 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007310 FIN, DAG.getIntPtrConstant(4));
7311 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007312 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7313 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007314 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007315 MemOps.push_back(Store);
7316
7317 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007318 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007319 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007320 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7321 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007322 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007323 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007324 MemOps.push_back(Store);
7325
7326 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007327 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007328 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007329 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7330 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007331 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007332 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007333 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007335 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007336}
7337
Dan Gohmand858e902010-04-17 15:26:15 +00007338SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007339 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7340 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007341
Chris Lattner75361b62010-04-07 22:58:41 +00007342 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007343 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007344}
7345
Dan Gohmand858e902010-04-17 15:26:15 +00007346SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007347 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007348 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007349 SDValue Chain = Op.getOperand(0);
7350 SDValue DstPtr = Op.getOperand(1);
7351 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007352 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7353 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007354 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007355
Dale Johannesendd64c412009-02-04 00:33:20 +00007356 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007357 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7358 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007359}
7360
Dan Gohman475871a2008-07-27 21:46:04 +00007361SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007362X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007363 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007364 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007365 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007366 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007367 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007368 case Intrinsic::x86_sse_comieq_ss:
7369 case Intrinsic::x86_sse_comilt_ss:
7370 case Intrinsic::x86_sse_comile_ss:
7371 case Intrinsic::x86_sse_comigt_ss:
7372 case Intrinsic::x86_sse_comige_ss:
7373 case Intrinsic::x86_sse_comineq_ss:
7374 case Intrinsic::x86_sse_ucomieq_ss:
7375 case Intrinsic::x86_sse_ucomilt_ss:
7376 case Intrinsic::x86_sse_ucomile_ss:
7377 case Intrinsic::x86_sse_ucomigt_ss:
7378 case Intrinsic::x86_sse_ucomige_ss:
7379 case Intrinsic::x86_sse_ucomineq_ss:
7380 case Intrinsic::x86_sse2_comieq_sd:
7381 case Intrinsic::x86_sse2_comilt_sd:
7382 case Intrinsic::x86_sse2_comile_sd:
7383 case Intrinsic::x86_sse2_comigt_sd:
7384 case Intrinsic::x86_sse2_comige_sd:
7385 case Intrinsic::x86_sse2_comineq_sd:
7386 case Intrinsic::x86_sse2_ucomieq_sd:
7387 case Intrinsic::x86_sse2_ucomilt_sd:
7388 case Intrinsic::x86_sse2_ucomile_sd:
7389 case Intrinsic::x86_sse2_ucomigt_sd:
7390 case Intrinsic::x86_sse2_ucomige_sd:
7391 case Intrinsic::x86_sse2_ucomineq_sd: {
7392 unsigned Opc = 0;
7393 ISD::CondCode CC = ISD::SETCC_INVALID;
7394 switch (IntNo) {
7395 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007396 case Intrinsic::x86_sse_comieq_ss:
7397 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007398 Opc = X86ISD::COMI;
7399 CC = ISD::SETEQ;
7400 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007401 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007402 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007403 Opc = X86ISD::COMI;
7404 CC = ISD::SETLT;
7405 break;
7406 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007407 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007408 Opc = X86ISD::COMI;
7409 CC = ISD::SETLE;
7410 break;
7411 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007412 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007413 Opc = X86ISD::COMI;
7414 CC = ISD::SETGT;
7415 break;
7416 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007417 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007418 Opc = X86ISD::COMI;
7419 CC = ISD::SETGE;
7420 break;
7421 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007422 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007423 Opc = X86ISD::COMI;
7424 CC = ISD::SETNE;
7425 break;
7426 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007427 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007428 Opc = X86ISD::UCOMI;
7429 CC = ISD::SETEQ;
7430 break;
7431 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007432 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007433 Opc = X86ISD::UCOMI;
7434 CC = ISD::SETLT;
7435 break;
7436 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007437 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007438 Opc = X86ISD::UCOMI;
7439 CC = ISD::SETLE;
7440 break;
7441 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007442 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007443 Opc = X86ISD::UCOMI;
7444 CC = ISD::SETGT;
7445 break;
7446 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007447 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007448 Opc = X86ISD::UCOMI;
7449 CC = ISD::SETGE;
7450 break;
7451 case Intrinsic::x86_sse_ucomineq_ss:
7452 case Intrinsic::x86_sse2_ucomineq_sd:
7453 Opc = X86ISD::UCOMI;
7454 CC = ISD::SETNE;
7455 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007456 }
Evan Cheng734503b2006-09-11 02:19:56 +00007457
Dan Gohman475871a2008-07-27 21:46:04 +00007458 SDValue LHS = Op.getOperand(1);
7459 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007460 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007461 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7463 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7464 DAG.getConstant(X86CC, MVT::i8), Cond);
7465 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007466 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007467 // ptest and testp intrinsics. The intrinsic these come from are designed to
7468 // return an integer value, not just an instruction so lower it to the ptest
7469 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007470 case Intrinsic::x86_sse41_ptestz:
7471 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007472 case Intrinsic::x86_sse41_ptestnzc:
7473 case Intrinsic::x86_avx_ptestz_256:
7474 case Intrinsic::x86_avx_ptestc_256:
7475 case Intrinsic::x86_avx_ptestnzc_256:
7476 case Intrinsic::x86_avx_vtestz_ps:
7477 case Intrinsic::x86_avx_vtestc_ps:
7478 case Intrinsic::x86_avx_vtestnzc_ps:
7479 case Intrinsic::x86_avx_vtestz_pd:
7480 case Intrinsic::x86_avx_vtestc_pd:
7481 case Intrinsic::x86_avx_vtestnzc_pd:
7482 case Intrinsic::x86_avx_vtestz_ps_256:
7483 case Intrinsic::x86_avx_vtestc_ps_256:
7484 case Intrinsic::x86_avx_vtestnzc_ps_256:
7485 case Intrinsic::x86_avx_vtestz_pd_256:
7486 case Intrinsic::x86_avx_vtestc_pd_256:
7487 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7488 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007489 unsigned X86CC = 0;
7490 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007491 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007492 case Intrinsic::x86_avx_vtestz_ps:
7493 case Intrinsic::x86_avx_vtestz_pd:
7494 case Intrinsic::x86_avx_vtestz_ps_256:
7495 case Intrinsic::x86_avx_vtestz_pd_256:
7496 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007497 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007498 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007499 // ZF = 1
7500 X86CC = X86::COND_E;
7501 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007502 case Intrinsic::x86_avx_vtestc_ps:
7503 case Intrinsic::x86_avx_vtestc_pd:
7504 case Intrinsic::x86_avx_vtestc_ps_256:
7505 case Intrinsic::x86_avx_vtestc_pd_256:
7506 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007507 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007508 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007509 // CF = 1
7510 X86CC = X86::COND_B;
7511 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007512 case Intrinsic::x86_avx_vtestnzc_ps:
7513 case Intrinsic::x86_avx_vtestnzc_pd:
7514 case Intrinsic::x86_avx_vtestnzc_ps_256:
7515 case Intrinsic::x86_avx_vtestnzc_pd_256:
7516 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007517 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007518 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007519 // ZF and CF = 0
7520 X86CC = X86::COND_A;
7521 break;
7522 }
Eric Christopherfd179292009-08-27 18:07:15 +00007523
Eric Christopher71c67532009-07-29 00:28:05 +00007524 SDValue LHS = Op.getOperand(1);
7525 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007526 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7527 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7529 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7530 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007531 }
Evan Cheng5759f972008-05-04 09:15:50 +00007532
7533 // Fix vector shift instructions where the last operand is a non-immediate
7534 // i32 value.
7535 case Intrinsic::x86_sse2_pslli_w:
7536 case Intrinsic::x86_sse2_pslli_d:
7537 case Intrinsic::x86_sse2_pslli_q:
7538 case Intrinsic::x86_sse2_psrli_w:
7539 case Intrinsic::x86_sse2_psrli_d:
7540 case Intrinsic::x86_sse2_psrli_q:
7541 case Intrinsic::x86_sse2_psrai_w:
7542 case Intrinsic::x86_sse2_psrai_d:
7543 case Intrinsic::x86_mmx_pslli_w:
7544 case Intrinsic::x86_mmx_pslli_d:
7545 case Intrinsic::x86_mmx_pslli_q:
7546 case Intrinsic::x86_mmx_psrli_w:
7547 case Intrinsic::x86_mmx_psrli_d:
7548 case Intrinsic::x86_mmx_psrli_q:
7549 case Intrinsic::x86_mmx_psrai_w:
7550 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007551 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007552 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007553 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007554
7555 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007557 switch (IntNo) {
7558 case Intrinsic::x86_sse2_pslli_w:
7559 NewIntNo = Intrinsic::x86_sse2_psll_w;
7560 break;
7561 case Intrinsic::x86_sse2_pslli_d:
7562 NewIntNo = Intrinsic::x86_sse2_psll_d;
7563 break;
7564 case Intrinsic::x86_sse2_pslli_q:
7565 NewIntNo = Intrinsic::x86_sse2_psll_q;
7566 break;
7567 case Intrinsic::x86_sse2_psrli_w:
7568 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7569 break;
7570 case Intrinsic::x86_sse2_psrli_d:
7571 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7572 break;
7573 case Intrinsic::x86_sse2_psrli_q:
7574 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7575 break;
7576 case Intrinsic::x86_sse2_psrai_w:
7577 NewIntNo = Intrinsic::x86_sse2_psra_w;
7578 break;
7579 case Intrinsic::x86_sse2_psrai_d:
7580 NewIntNo = Intrinsic::x86_sse2_psra_d;
7581 break;
7582 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007584 switch (IntNo) {
7585 case Intrinsic::x86_mmx_pslli_w:
7586 NewIntNo = Intrinsic::x86_mmx_psll_w;
7587 break;
7588 case Intrinsic::x86_mmx_pslli_d:
7589 NewIntNo = Intrinsic::x86_mmx_psll_d;
7590 break;
7591 case Intrinsic::x86_mmx_pslli_q:
7592 NewIntNo = Intrinsic::x86_mmx_psll_q;
7593 break;
7594 case Intrinsic::x86_mmx_psrli_w:
7595 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7596 break;
7597 case Intrinsic::x86_mmx_psrli_d:
7598 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7599 break;
7600 case Intrinsic::x86_mmx_psrli_q:
7601 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7602 break;
7603 case Intrinsic::x86_mmx_psrai_w:
7604 NewIntNo = Intrinsic::x86_mmx_psra_w;
7605 break;
7606 case Intrinsic::x86_mmx_psrai_d:
7607 NewIntNo = Intrinsic::x86_mmx_psra_d;
7608 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007609 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007610 }
7611 break;
7612 }
7613 }
Mon P Wangefa42202009-09-03 19:56:25 +00007614
7615 // The vector shift intrinsics with scalars uses 32b shift amounts but
7616 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7617 // to be zero.
7618 SDValue ShOps[4];
7619 ShOps[0] = ShAmt;
7620 ShOps[1] = DAG.getConstant(0, MVT::i32);
7621 if (ShAmtVT == MVT::v4i32) {
7622 ShOps[2] = DAG.getUNDEF(MVT::i32);
7623 ShOps[3] = DAG.getUNDEF(MVT::i32);
7624 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7625 } else {
7626 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7627 }
7628
Owen Andersone50ed302009-08-10 22:56:29 +00007629 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007630 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007631 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007633 Op.getOperand(1), ShAmt);
7634 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007635 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007636}
Evan Cheng72261582005-12-20 06:22:03 +00007637
Dan Gohmand858e902010-04-17 15:26:15 +00007638SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7639 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007640 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7641 MFI->setReturnAddressIsTaken(true);
7642
Bill Wendling64e87322009-01-16 19:25:27 +00007643 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007644 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007645
7646 if (Depth > 0) {
7647 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7648 SDValue Offset =
7649 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007651 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007652 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007653 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007654 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007655 }
7656
7657 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007658 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007659 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007660 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007661}
7662
Dan Gohmand858e902010-04-17 15:26:15 +00007663SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007664 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7665 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007666
Owen Andersone50ed302009-08-10 22:56:29 +00007667 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007668 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007669 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7670 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007671 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007672 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007673 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7674 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007675 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007676}
7677
Dan Gohman475871a2008-07-27 21:46:04 +00007678SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007679 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007680 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007681}
7682
Dan Gohmand858e902010-04-17 15:26:15 +00007683SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007684 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007685 SDValue Chain = Op.getOperand(0);
7686 SDValue Offset = Op.getOperand(1);
7687 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007688 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007689
Dan Gohmand8816272010-08-11 18:14:00 +00007690 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7691 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7692 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007693 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007694
Dan Gohmand8816272010-08-11 18:14:00 +00007695 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7696 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007697 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007698 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007699 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007700 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007701
Dale Johannesene4d209d2009-02-03 20:21:25 +00007702 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007704 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007705}
7706
Dan Gohman475871a2008-07-27 21:46:04 +00007707SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007708 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007709 SDValue Root = Op.getOperand(0);
7710 SDValue Trmp = Op.getOperand(1); // trampoline
7711 SDValue FPtr = Op.getOperand(2); // nested function
7712 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007713 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007714
Dan Gohman69de1932008-02-06 22:27:42 +00007715 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007716
7717 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007718 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007719
7720 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007721 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7722 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007723
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007724 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7725 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007726
7727 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7728
7729 // Load the pointer to the nested function into R11.
7730 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007731 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007733 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007734
Owen Anderson825b72b2009-08-11 20:47:22 +00007735 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7736 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007737 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7738 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007739
7740 // Load the 'nest' parameter value into R10.
7741 // R10 is specified in X86CallingConv.td
7742 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007743 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7744 DAG.getConstant(10, MVT::i64));
7745 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007746 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007747
Owen Anderson825b72b2009-08-11 20:47:22 +00007748 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7749 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007750 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7751 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007752
7753 // Jump to the nested function.
7754 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007755 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7756 DAG.getConstant(20, MVT::i64));
7757 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007758 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007759
7760 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7762 DAG.getConstant(22, MVT::i64));
7763 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007764 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007765
Dan Gohman475871a2008-07-27 21:46:04 +00007766 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007767 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007768 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007769 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007770 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007771 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007772 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007773 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007774
7775 switch (CC) {
7776 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007777 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007778 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007779 case CallingConv::X86_StdCall: {
7780 // Pass 'nest' parameter in ECX.
7781 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007782 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007783
7784 // Check that ECX wasn't needed by an 'inreg' parameter.
7785 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007786 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007787
Chris Lattner58d74912008-03-12 17:45:29 +00007788 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007789 unsigned InRegCount = 0;
7790 unsigned Idx = 1;
7791
7792 for (FunctionType::param_iterator I = FTy->param_begin(),
7793 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007794 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007795 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007796 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007797
7798 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007799 report_fatal_error("Nest register in use - reduce number of inreg"
7800 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007801 }
7802 }
7803 break;
7804 }
7805 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007806 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007807 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007808 // Pass 'nest' parameter in EAX.
7809 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007810 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007811 break;
7812 }
7813
Dan Gohman475871a2008-07-27 21:46:04 +00007814 SDValue OutChains[4];
7815 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007816
Owen Anderson825b72b2009-08-11 20:47:22 +00007817 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7818 DAG.getConstant(10, MVT::i32));
7819 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007820
Chris Lattnera62fe662010-02-05 19:20:30 +00007821 // This is storing the opcode for MOV32ri.
7822 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007823 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007824 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007826 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007827
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7829 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007830 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7831 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007832
Chris Lattnera62fe662010-02-05 19:20:30 +00007833 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007834 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7835 DAG.getConstant(5, MVT::i32));
7836 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007837 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007838
Owen Anderson825b72b2009-08-11 20:47:22 +00007839 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7840 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007841 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7842 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007843
Dan Gohman475871a2008-07-27 21:46:04 +00007844 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007845 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007846 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007847 }
7848}
7849
Dan Gohmand858e902010-04-17 15:26:15 +00007850SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7851 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007852 /*
7853 The rounding mode is in bits 11:10 of FPSR, and has the following
7854 settings:
7855 00 Round to nearest
7856 01 Round to -inf
7857 10 Round to +inf
7858 11 Round to 0
7859
7860 FLT_ROUNDS, on the other hand, expects the following:
7861 -1 Undefined
7862 0 Round to 0
7863 1 Round to nearest
7864 2 Round to +inf
7865 3 Round to -inf
7866
7867 To perform the conversion, we do:
7868 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7869 */
7870
7871 MachineFunction &MF = DAG.getMachineFunction();
7872 const TargetMachine &TM = MF.getTarget();
7873 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7874 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007875 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007876 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007877
7878 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007879 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007880 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007881
Owen Anderson825b72b2009-08-11 20:47:22 +00007882 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007883 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007884
7885 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007886 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7887 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007888
7889 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007890 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007891 DAG.getNode(ISD::SRL, dl, MVT::i16,
7892 DAG.getNode(ISD::AND, dl, MVT::i16,
7893 CWD, DAG.getConstant(0x800, MVT::i16)),
7894 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007895 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007896 DAG.getNode(ISD::SRL, dl, MVT::i16,
7897 DAG.getNode(ISD::AND, dl, MVT::i16,
7898 CWD, DAG.getConstant(0x400, MVT::i16)),
7899 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007900
Dan Gohman475871a2008-07-27 21:46:04 +00007901 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007902 DAG.getNode(ISD::AND, dl, MVT::i16,
7903 DAG.getNode(ISD::ADD, dl, MVT::i16,
7904 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7905 DAG.getConstant(1, MVT::i16)),
7906 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007907
7908
Duncan Sands83ec4b62008-06-06 12:08:01 +00007909 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007910 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007911}
7912
Dan Gohmand858e902010-04-17 15:26:15 +00007913SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007914 EVT VT = Op.getValueType();
7915 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007916 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007917 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007918
7919 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007920 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007921 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007922 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007923 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007924 }
Evan Cheng18efe262007-12-14 02:13:44 +00007925
Evan Cheng152804e2007-12-14 08:30:15 +00007926 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007927 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007928 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007929
7930 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007931 SDValue Ops[] = {
7932 Op,
7933 DAG.getConstant(NumBits+NumBits-1, OpVT),
7934 DAG.getConstant(X86::COND_E, MVT::i8),
7935 Op.getValue(1)
7936 };
7937 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007938
7939 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007940 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007941
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 if (VT == MVT::i8)
7943 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007944 return Op;
7945}
7946
Dan Gohmand858e902010-04-17 15:26:15 +00007947SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007948 EVT VT = Op.getValueType();
7949 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007950 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007951 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007952
7953 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007954 if (VT == MVT::i8) {
7955 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007956 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007957 }
Evan Cheng152804e2007-12-14 08:30:15 +00007958
7959 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007960 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007961 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007962
7963 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007964 SDValue Ops[] = {
7965 Op,
7966 DAG.getConstant(NumBits, OpVT),
7967 DAG.getConstant(X86::COND_E, MVT::i8),
7968 Op.getValue(1)
7969 };
7970 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007971
Owen Anderson825b72b2009-08-11 20:47:22 +00007972 if (VT == MVT::i8)
7973 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007974 return Op;
7975}
7976
Dan Gohmand858e902010-04-17 15:26:15 +00007977SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007978 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007979 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007980 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007981
Mon P Wangaf9b9522008-12-18 21:42:19 +00007982 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7983 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7984 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7985 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7986 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7987 //
7988 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7989 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7990 // return AloBlo + AloBhi + AhiBlo;
7991
7992 SDValue A = Op.getOperand(0);
7993 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007994
Dale Johannesene4d209d2009-02-03 20:21:25 +00007995 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007996 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7997 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007998 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007999 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8000 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008001 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008002 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008003 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008004 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008005 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008006 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008007 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008008 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008009 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008010 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008011 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8012 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008013 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008014 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8015 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008016 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8017 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008018 return Res;
8019}
8020
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008021SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8022 EVT VT = Op.getValueType();
8023 DebugLoc dl = Op.getDebugLoc();
8024 SDValue R = Op.getOperand(0);
8025
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008026 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008027
Nate Begeman51409212010-07-28 00:21:48 +00008028 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8029
8030 if (VT == MVT::v4i32) {
8031 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8032 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8033 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8034
8035 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
8036
8037 std::vector<Constant*> CV(4, CI);
8038 Constant *C = ConstantVector::get(CV);
8039 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8040 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8041 PseudoSourceValue::getConstantPool(), 0,
8042 false, false, 16);
8043
8044 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8045 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8046 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8047 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8048 }
8049 if (VT == MVT::v16i8) {
8050 // a = a << 5;
8051 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8052 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8053 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8054
8055 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8056 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8057
8058 std::vector<Constant*> CVM1(16, CM1);
8059 std::vector<Constant*> CVM2(16, CM2);
8060 Constant *C = ConstantVector::get(CVM1);
8061 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8062 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8063 PseudoSourceValue::getConstantPool(), 0,
8064 false, false, 16);
8065
8066 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8067 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8068 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8069 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8070 DAG.getConstant(4, MVT::i32));
8071 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8072 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8073 R, M, Op);
8074 // a += a
8075 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8076
8077 C = ConstantVector::get(CVM2);
8078 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8079 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
8080 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
8081
8082 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8083 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8084 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8085 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8086 DAG.getConstant(2, MVT::i32));
8087 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8088 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8089 R, M, Op);
8090 // a += a
8091 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8092
8093 // return pblendv(r, r+r, a);
8094 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8095 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8096 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8097 return R;
8098 }
8099 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008100}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008101
Dan Gohmand858e902010-04-17 15:26:15 +00008102SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008103 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8104 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008105 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8106 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008107 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008108 SDValue LHS = N->getOperand(0);
8109 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008110 unsigned BaseOp = 0;
8111 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008112 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008113
8114 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008115 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008116 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008117 // A subtract of one will be selected as a INC. Note that INC doesn't
8118 // set CF, so we can't do this for UADDO.
8119 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8120 if (C->getAPIntValue() == 1) {
8121 BaseOp = X86ISD::INC;
8122 Cond = X86::COND_O;
8123 break;
8124 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008125 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008126 Cond = X86::COND_O;
8127 break;
8128 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008129 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008130 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008131 break;
8132 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008133 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8134 // set CF, so we can't do this for USUBO.
8135 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8136 if (C->getAPIntValue() == 1) {
8137 BaseOp = X86ISD::DEC;
8138 Cond = X86::COND_O;
8139 break;
8140 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008141 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008142 Cond = X86::COND_O;
8143 break;
8144 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008145 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008146 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008147 break;
8148 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008149 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008150 Cond = X86::COND_O;
8151 break;
8152 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008153 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008154 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008155 break;
8156 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008157
Bill Wendling61edeb52008-12-02 01:06:39 +00008158 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008159 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008160 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008161
Bill Wendling61edeb52008-12-02 01:06:39 +00008162 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008163 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008164 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008165
Bill Wendling61edeb52008-12-02 01:06:39 +00008166 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8167 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008168}
8169
Eric Christopher9a9d2752010-07-22 02:48:34 +00008170SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8171 DebugLoc dl = Op.getDebugLoc();
8172
Eric Christopherb6729dc2010-08-04 23:03:04 +00008173 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008174 SDValue Chain = Op.getOperand(0);
8175 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008176 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008177 SDValue Ops[] = {
8178 DAG.getRegister(X86::ESP, MVT::i32), // Base
8179 DAG.getTargetConstant(1, MVT::i8), // Scale
8180 DAG.getRegister(0, MVT::i32), // Index
8181 DAG.getTargetConstant(0, MVT::i32), // Disp
8182 DAG.getRegister(0, MVT::i32), // Segment.
8183 Zero,
8184 Chain
8185 };
8186 SDNode *Res =
8187 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8188 array_lengthof(Ops));
8189 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008190 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008191
8192 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008193 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008194 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008195
8196 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8197 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8198 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8199 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8200
8201 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8202 if (!Op1 && !Op2 && !Op3 && Op4)
8203 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8204
8205 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8206 if (Op1 && !Op2 && !Op3 && !Op4)
8207 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8208
8209 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8210 // (MFENCE)>;
8211 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008212}
8213
Dan Gohmand858e902010-04-17 15:26:15 +00008214SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008215 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008216 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008217 unsigned Reg = 0;
8218 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008219 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008220 default:
8221 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008222 case MVT::i8: Reg = X86::AL; size = 1; break;
8223 case MVT::i16: Reg = X86::AX; size = 2; break;
8224 case MVT::i32: Reg = X86::EAX; size = 4; break;
8225 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008226 assert(Subtarget->is64Bit() && "Node not type legal!");
8227 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008228 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008229 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008230 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008231 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008232 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008233 Op.getOperand(1),
8234 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008235 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008236 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008237 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008238 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008239 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008240 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008241 return cpOut;
8242}
8243
Duncan Sands1607f052008-12-01 11:39:25 +00008244SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008245 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008246 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008247 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008248 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008249 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008250 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008251 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8252 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008253 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008254 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8255 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008256 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008257 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008258 rdx.getValue(1)
8259 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008260 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008261}
8262
Dale Johannesen7d07b482010-05-21 00:52:33 +00008263SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8264 SelectionDAG &DAG) const {
8265 EVT SrcVT = Op.getOperand(0).getValueType();
8266 EVT DstVT = Op.getValueType();
8267 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8268 Subtarget->hasMMX() && !DisableMMX) &&
8269 "Unexpected custom BIT_CONVERT");
8270 assert((DstVT == MVT::i64 ||
8271 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8272 "Unexpected custom BIT_CONVERT");
8273 // i64 <=> MMX conversions are Legal.
8274 if (SrcVT==MVT::i64 && DstVT.isVector())
8275 return Op;
8276 if (DstVT==MVT::i64 && SrcVT.isVector())
8277 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008278 // MMX <=> MMX conversions are Legal.
8279 if (SrcVT.isVector() && DstVT.isVector())
8280 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008281 // All other conversions need to be expanded.
8282 return SDValue();
8283}
Dan Gohmand858e902010-04-17 15:26:15 +00008284SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008285 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008286 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008287 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008288 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008289 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008290 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008291 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008292 Node->getOperand(0),
8293 Node->getOperand(1), negOp,
8294 cast<AtomicSDNode>(Node)->getSrcValue(),
8295 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008296}
8297
Evan Cheng0db9fe62006-04-25 20:13:52 +00008298/// LowerOperation - Provide custom lowering hooks for some operations.
8299///
Dan Gohmand858e902010-04-17 15:26:15 +00008300SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008301 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008302 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008303 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008304 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8305 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008306 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008307 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008308 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8309 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8310 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8311 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8312 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8313 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008314 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008315 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008316 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008317 case ISD::SHL_PARTS:
8318 case ISD::SRA_PARTS:
8319 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8320 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008321 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008322 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008323 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008324 case ISD::FABS: return LowerFABS(Op, DAG);
8325 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008326 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008327 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008328 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008329 case ISD::SELECT: return LowerSELECT(Op, DAG);
8330 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008331 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008332 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008333 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008334 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008335 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008336 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8337 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008338 case ISD::FRAME_TO_ARGS_OFFSET:
8339 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008340 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008341 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008342 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008343 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008344 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8345 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008346 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008347 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008348 case ISD::SADDO:
8349 case ISD::UADDO:
8350 case ISD::SSUBO:
8351 case ISD::USUBO:
8352 case ISD::SMULO:
8353 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008354 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008355 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008356 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008357}
8358
Duncan Sands1607f052008-12-01 11:39:25 +00008359void X86TargetLowering::
8360ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008361 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008362 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008363 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008364 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008365
8366 SDValue Chain = Node->getOperand(0);
8367 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008368 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008369 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008370 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008371 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008372 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008373 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008374 SDValue Result =
8375 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8376 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008377 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008378 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008379 Results.push_back(Result.getValue(2));
8380}
8381
Duncan Sands126d9072008-07-04 11:47:58 +00008382/// ReplaceNodeResults - Replace a node with an illegal result type
8383/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008384void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8385 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008386 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008387 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008388 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008389 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008390 assert(false && "Do not know how to custom type legalize this operation!");
8391 return;
8392 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008393 std::pair<SDValue,SDValue> Vals =
8394 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008395 SDValue FIST = Vals.first, StackSlot = Vals.second;
8396 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008397 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008398 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008399 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8400 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008401 }
8402 return;
8403 }
8404 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008405 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008406 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008407 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008408 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008409 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008410 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008411 eax.getValue(2));
8412 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8413 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008414 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008415 Results.push_back(edx.getValue(1));
8416 return;
8417 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008418 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008419 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008420 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008421 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008422 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8423 DAG.getConstant(0, MVT::i32));
8424 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8425 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008426 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8427 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008428 cpInL.getValue(1));
8429 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008430 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8431 DAG.getConstant(0, MVT::i32));
8432 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8433 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008434 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008435 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008436 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008437 swapInL.getValue(1));
8438 SDValue Ops[] = { swapInH.getValue(0),
8439 N->getOperand(1),
8440 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008441 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008442 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008443 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008444 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008445 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008446 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008447 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008448 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008449 Results.push_back(cpOutH.getValue(1));
8450 return;
8451 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008452 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008453 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8454 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008455 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008456 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8457 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008458 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008459 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8460 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008461 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008462 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8463 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008464 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008465 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8466 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008467 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008468 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8469 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008470 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008471 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8472 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008473 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008474}
8475
Evan Cheng72261582005-12-20 06:22:03 +00008476const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8477 switch (Opcode) {
8478 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008479 case X86ISD::BSF: return "X86ISD::BSF";
8480 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008481 case X86ISD::SHLD: return "X86ISD::SHLD";
8482 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008483 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008484 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008485 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008486 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008487 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008488 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008489 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8490 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8491 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008492 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008493 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008494 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008495 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008496 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008497 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008498 case X86ISD::COMI: return "X86ISD::COMI";
8499 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008500 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008501 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008502 case X86ISD::CMOV: return "X86ISD::CMOV";
8503 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008504 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008505 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8506 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008507 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008508 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008509 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008510 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008511 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008512 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8513 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008514 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008515 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008516 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008517 case X86ISD::FMAX: return "X86ISD::FMAX";
8518 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008519 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8520 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008521 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008522 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008523 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008524 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008525 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008526 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008527 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8528 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008529 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8530 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8531 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8532 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8533 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8534 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008535 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8536 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008537 case X86ISD::VSHL: return "X86ISD::VSHL";
8538 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008539 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8540 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8541 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8542 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8543 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8544 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8545 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8546 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8547 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8548 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008549 case X86ISD::ADD: return "X86ISD::ADD";
8550 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008551 case X86ISD::SMUL: return "X86ISD::SMUL";
8552 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008553 case X86ISD::INC: return "X86ISD::INC";
8554 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008555 case X86ISD::OR: return "X86ISD::OR";
8556 case X86ISD::XOR: return "X86ISD::XOR";
8557 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008558 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008559 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008560 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008561 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8562 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8563 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8564 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8565 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8566 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8567 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8568 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8569 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008570 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008571 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008572 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008573 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8574 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008575 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8576 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8577 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8578 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8579 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8580 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8581 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8582 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8583 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8584 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8585 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8586 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8587 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8588 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8589 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8590 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8591 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8592 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8593 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008594 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008595 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008596 }
8597}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008598
Chris Lattnerc9addb72007-03-30 23:15:24 +00008599// isLegalAddressingMode - Return true if the addressing mode represented
8600// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008601bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008602 const Type *Ty) const {
8603 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008604 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008605 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008606
Chris Lattnerc9addb72007-03-30 23:15:24 +00008607 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008608 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008609 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008610
Chris Lattnerc9addb72007-03-30 23:15:24 +00008611 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008612 unsigned GVFlags =
8613 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008614
Chris Lattnerdfed4132009-07-10 07:38:24 +00008615 // If a reference to this global requires an extra load, we can't fold it.
8616 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008617 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008618
Chris Lattnerdfed4132009-07-10 07:38:24 +00008619 // If BaseGV requires a register for the PIC base, we cannot also have a
8620 // BaseReg specified.
8621 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008622 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008623
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008624 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008625 if ((M != CodeModel::Small || R != Reloc::Static) &&
8626 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008627 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008628 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008629
Chris Lattnerc9addb72007-03-30 23:15:24 +00008630 switch (AM.Scale) {
8631 case 0:
8632 case 1:
8633 case 2:
8634 case 4:
8635 case 8:
8636 // These scales always work.
8637 break;
8638 case 3:
8639 case 5:
8640 case 9:
8641 // These scales are formed with basereg+scalereg. Only accept if there is
8642 // no basereg yet.
8643 if (AM.HasBaseReg)
8644 return false;
8645 break;
8646 default: // Other stuff never works.
8647 return false;
8648 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008649
Chris Lattnerc9addb72007-03-30 23:15:24 +00008650 return true;
8651}
8652
8653
Evan Cheng2bd122c2007-10-26 01:56:11 +00008654bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008655 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008656 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008657 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8658 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008659 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008660 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008661 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008662}
8663
Owen Andersone50ed302009-08-10 22:56:29 +00008664bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008665 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008666 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008667 unsigned NumBits1 = VT1.getSizeInBits();
8668 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008669 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008670 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008671 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008672}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008673
Dan Gohman97121ba2009-04-08 00:15:30 +00008674bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008675 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008676 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008677}
8678
Owen Andersone50ed302009-08-10 22:56:29 +00008679bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008680 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008681 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008682}
8683
Owen Andersone50ed302009-08-10 22:56:29 +00008684bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008685 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008686 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008687}
8688
Evan Cheng60c07e12006-07-05 22:17:51 +00008689/// isShuffleMaskLegal - Targets can use this to indicate that they only
8690/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8691/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8692/// are assumed to be legal.
8693bool
Eric Christopherfd179292009-08-27 18:07:15 +00008694X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008695 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008696 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008697 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008698 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008699
Nate Begemana09008b2009-10-19 02:17:23 +00008700 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008701 return (VT.getVectorNumElements() == 2 ||
8702 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8703 isMOVLMask(M, VT) ||
8704 isSHUFPMask(M, VT) ||
8705 isPSHUFDMask(M, VT) ||
8706 isPSHUFHWMask(M, VT) ||
8707 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008708 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008709 isUNPCKLMask(M, VT) ||
8710 isUNPCKHMask(M, VT) ||
8711 isUNPCKL_v_undef_Mask(M, VT) ||
8712 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008713}
8714
Dan Gohman7d8143f2008-04-09 20:09:42 +00008715bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008716X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008717 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008718 unsigned NumElts = VT.getVectorNumElements();
8719 // FIXME: This collection of masks seems suspect.
8720 if (NumElts == 2)
8721 return true;
8722 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8723 return (isMOVLMask(Mask, VT) ||
8724 isCommutedMOVLMask(Mask, VT, true) ||
8725 isSHUFPMask(Mask, VT) ||
8726 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008727 }
8728 return false;
8729}
8730
8731//===----------------------------------------------------------------------===//
8732// X86 Scheduler Hooks
8733//===----------------------------------------------------------------------===//
8734
Mon P Wang63307c32008-05-05 19:05:59 +00008735// private utility function
8736MachineBasicBlock *
8737X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8738 MachineBasicBlock *MBB,
8739 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008740 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008741 unsigned LoadOpc,
8742 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008743 unsigned notOpc,
8744 unsigned EAXreg,
8745 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008746 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008747 // For the atomic bitwise operator, we generate
8748 // thisMBB:
8749 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008750 // ld t1 = [bitinstr.addr]
8751 // op t2 = t1, [bitinstr.val]
8752 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008753 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8754 // bz newMBB
8755 // fallthrough -->nextMBB
8756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8757 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008758 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008759 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008760
Mon P Wang63307c32008-05-05 19:05:59 +00008761 /// First build the CFG
8762 MachineFunction *F = MBB->getParent();
8763 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008764 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8765 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8766 F->insert(MBBIter, newMBB);
8767 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008768
Dan Gohman14152b42010-07-06 20:24:04 +00008769 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8770 nextMBB->splice(nextMBB->begin(), thisMBB,
8771 llvm::next(MachineBasicBlock::iterator(bInstr)),
8772 thisMBB->end());
8773 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008774
Mon P Wang63307c32008-05-05 19:05:59 +00008775 // Update thisMBB to fall through to newMBB
8776 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008777
Mon P Wang63307c32008-05-05 19:05:59 +00008778 // newMBB jumps to itself and fall through to nextMBB
8779 newMBB->addSuccessor(nextMBB);
8780 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008781
Mon P Wang63307c32008-05-05 19:05:59 +00008782 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008783 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008784 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008785 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008786 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008787 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008788 int numArgs = bInstr->getNumOperands() - 1;
8789 for (int i=0; i < numArgs; ++i)
8790 argOpers[i] = &bInstr->getOperand(i+1);
8791
8792 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008793 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008794 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008795
Dale Johannesen140be2d2008-08-19 18:47:28 +00008796 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008797 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008798 for (int i=0; i <= lastAddrIndx; ++i)
8799 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008800
Dale Johannesen140be2d2008-08-19 18:47:28 +00008801 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008802 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008803 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008804 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008805 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008806 tt = t1;
8807
Dale Johannesen140be2d2008-08-19 18:47:28 +00008808 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008809 assert((argOpers[valArgIndx]->isReg() ||
8810 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008811 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008812 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008813 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008814 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008815 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008816 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008817 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008818
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008819 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008820 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008821
Dale Johannesene4d209d2009-02-03 20:21:25 +00008822 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008823 for (int i=0; i <= lastAddrIndx; ++i)
8824 (*MIB).addOperand(*argOpers[i]);
8825 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008826 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008827 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8828 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008829
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008830 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008831 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008832
Mon P Wang63307c32008-05-05 19:05:59 +00008833 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008834 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008835
Dan Gohman14152b42010-07-06 20:24:04 +00008836 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008837 return nextMBB;
8838}
8839
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008840// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008841MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008842X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8843 MachineBasicBlock *MBB,
8844 unsigned regOpcL,
8845 unsigned regOpcH,
8846 unsigned immOpcL,
8847 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008848 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008849 // For the atomic bitwise operator, we generate
8850 // thisMBB (instructions are in pairs, except cmpxchg8b)
8851 // ld t1,t2 = [bitinstr.addr]
8852 // newMBB:
8853 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8854 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008855 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008856 // mov ECX, EBX <- t5, t6
8857 // mov EAX, EDX <- t1, t2
8858 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8859 // mov t3, t4 <- EAX, EDX
8860 // bz newMBB
8861 // result in out1, out2
8862 // fallthrough -->nextMBB
8863
8864 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8865 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008866 const unsigned NotOpc = X86::NOT32r;
8867 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8868 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8869 MachineFunction::iterator MBBIter = MBB;
8870 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008871
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008872 /// First build the CFG
8873 MachineFunction *F = MBB->getParent();
8874 MachineBasicBlock *thisMBB = MBB;
8875 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8876 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8877 F->insert(MBBIter, newMBB);
8878 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008879
Dan Gohman14152b42010-07-06 20:24:04 +00008880 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8881 nextMBB->splice(nextMBB->begin(), thisMBB,
8882 llvm::next(MachineBasicBlock::iterator(bInstr)),
8883 thisMBB->end());
8884 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008885
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008886 // Update thisMBB to fall through to newMBB
8887 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008888
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008889 // newMBB jumps to itself and fall through to nextMBB
8890 newMBB->addSuccessor(nextMBB);
8891 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008892
Dale Johannesene4d209d2009-02-03 20:21:25 +00008893 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008894 // Insert instructions into newMBB based on incoming instruction
8895 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008896 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008897 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008898 MachineOperand& dest1Oper = bInstr->getOperand(0);
8899 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008900 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8901 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008902 argOpers[i] = &bInstr->getOperand(i+2);
8903
Dan Gohman71ea4e52010-05-14 21:01:44 +00008904 // We use some of the operands multiple times, so conservatively just
8905 // clear any kill flags that might be present.
8906 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8907 argOpers[i]->setIsKill(false);
8908 }
8909
Evan Chengad5b52f2010-01-08 19:14:57 +00008910 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008911 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008912
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008913 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008914 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008915 for (int i=0; i <= lastAddrIndx; ++i)
8916 (*MIB).addOperand(*argOpers[i]);
8917 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008918 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008919 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008920 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008921 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008922 MachineOperand newOp3 = *(argOpers[3]);
8923 if (newOp3.isImm())
8924 newOp3.setImm(newOp3.getImm()+4);
8925 else
8926 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008927 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008928 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008929
8930 // t3/4 are defined later, at the bottom of the loop
8931 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8932 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008933 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008934 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008935 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008936 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8937
Evan Cheng306b4ca2010-01-08 23:41:50 +00008938 // The subsequent operations should be using the destination registers of
8939 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008940 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008941 t1 = F->getRegInfo().createVirtualRegister(RC);
8942 t2 = F->getRegInfo().createVirtualRegister(RC);
8943 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8944 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008945 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008946 t1 = dest1Oper.getReg();
8947 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008948 }
8949
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008950 int valArgIndx = lastAddrIndx + 1;
8951 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008952 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008953 "invalid operand");
8954 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8955 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008956 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008957 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008958 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008959 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008960 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008961 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008962 (*MIB).addOperand(*argOpers[valArgIndx]);
8963 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008964 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008965 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008966 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008967 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008968 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008969 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008970 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008971 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008972 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008973 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008974
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008975 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008976 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008977 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008978 MIB.addReg(t2);
8979
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008980 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008981 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008982 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008983 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008984
Dale Johannesene4d209d2009-02-03 20:21:25 +00008985 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008986 for (int i=0; i <= lastAddrIndx; ++i)
8987 (*MIB).addOperand(*argOpers[i]);
8988
8989 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008990 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8991 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008992
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008993 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008994 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008995 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008996 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008997
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008998 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008999 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009000
Dan Gohman14152b42010-07-06 20:24:04 +00009001 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009002 return nextMBB;
9003}
9004
9005// private utility function
9006MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009007X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9008 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009009 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009010 // For the atomic min/max operator, we generate
9011 // thisMBB:
9012 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009013 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009014 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009015 // cmp t1, t2
9016 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009017 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009018 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9019 // bz newMBB
9020 // fallthrough -->nextMBB
9021 //
9022 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9023 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009024 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009025 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009026
Mon P Wang63307c32008-05-05 19:05:59 +00009027 /// First build the CFG
9028 MachineFunction *F = MBB->getParent();
9029 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009030 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9031 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9032 F->insert(MBBIter, newMBB);
9033 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009034
Dan Gohman14152b42010-07-06 20:24:04 +00009035 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9036 nextMBB->splice(nextMBB->begin(), thisMBB,
9037 llvm::next(MachineBasicBlock::iterator(mInstr)),
9038 thisMBB->end());
9039 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009040
Mon P Wang63307c32008-05-05 19:05:59 +00009041 // Update thisMBB to fall through to newMBB
9042 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009043
Mon P Wang63307c32008-05-05 19:05:59 +00009044 // newMBB jumps to newMBB and fall through to nextMBB
9045 newMBB->addSuccessor(nextMBB);
9046 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009047
Dale Johannesene4d209d2009-02-03 20:21:25 +00009048 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009049 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009050 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009051 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009052 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009053 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009054 int numArgs = mInstr->getNumOperands() - 1;
9055 for (int i=0; i < numArgs; ++i)
9056 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009057
Mon P Wang63307c32008-05-05 19:05:59 +00009058 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009059 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009060 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009061
Mon P Wangab3e7472008-05-05 22:56:23 +00009062 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009063 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009064 for (int i=0; i <= lastAddrIndx; ++i)
9065 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009066
Mon P Wang63307c32008-05-05 19:05:59 +00009067 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009068 assert((argOpers[valArgIndx]->isReg() ||
9069 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009070 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009071
9072 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009073 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009074 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009075 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009076 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009077 (*MIB).addOperand(*argOpers[valArgIndx]);
9078
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009079 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009080 MIB.addReg(t1);
9081
Dale Johannesene4d209d2009-02-03 20:21:25 +00009082 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009083 MIB.addReg(t1);
9084 MIB.addReg(t2);
9085
9086 // Generate movc
9087 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009088 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009089 MIB.addReg(t2);
9090 MIB.addReg(t1);
9091
9092 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009093 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009094 for (int i=0; i <= lastAddrIndx; ++i)
9095 (*MIB).addOperand(*argOpers[i]);
9096 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009097 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009098 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9099 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009100
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009101 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009102 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009103
Mon P Wang63307c32008-05-05 19:05:59 +00009104 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009105 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009106
Dan Gohman14152b42010-07-06 20:24:04 +00009107 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009108 return nextMBB;
9109}
9110
Eric Christopherf83a5de2009-08-27 18:08:16 +00009111// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009112// or XMM0_V32I8 in AVX all of this code can be replaced with that
9113// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009114MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009115X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009116 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009117
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009118 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9119 "Target must have SSE4.2 or AVX features enabled");
9120
Eric Christopherb120ab42009-08-18 22:50:32 +00009121 DebugLoc dl = MI->getDebugLoc();
9122 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9123
9124 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009125
9126 if (!Subtarget->hasAVX()) {
9127 if (memArg)
9128 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9129 else
9130 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9131 } else {
9132 if (memArg)
9133 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9134 else
9135 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9136 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009137
9138 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9139
9140 for (unsigned i = 0; i < numArgs; ++i) {
9141 MachineOperand &Op = MI->getOperand(i+1);
9142
9143 if (!(Op.isReg() && Op.isImplicit()))
9144 MIB.addOperand(Op);
9145 }
9146
9147 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9148 .addReg(X86::XMM0);
9149
Dan Gohman14152b42010-07-06 20:24:04 +00009150 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009151
9152 return BB;
9153}
9154
9155MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009156X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9157 MachineInstr *MI,
9158 MachineBasicBlock *MBB) const {
9159 // Emit code to save XMM registers to the stack. The ABI says that the
9160 // number of registers to save is given in %al, so it's theoretically
9161 // possible to do an indirect jump trick to avoid saving all of them,
9162 // however this code takes a simpler approach and just executes all
9163 // of the stores if %al is non-zero. It's less code, and it's probably
9164 // easier on the hardware branch predictor, and stores aren't all that
9165 // expensive anyway.
9166
9167 // Create the new basic blocks. One block contains all the XMM stores,
9168 // and one block is the final destination regardless of whether any
9169 // stores were performed.
9170 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9171 MachineFunction *F = MBB->getParent();
9172 MachineFunction::iterator MBBIter = MBB;
9173 ++MBBIter;
9174 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9175 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9176 F->insert(MBBIter, XMMSaveMBB);
9177 F->insert(MBBIter, EndMBB);
9178
Dan Gohman14152b42010-07-06 20:24:04 +00009179 // Transfer the remainder of MBB and its successor edges to EndMBB.
9180 EndMBB->splice(EndMBB->begin(), MBB,
9181 llvm::next(MachineBasicBlock::iterator(MI)),
9182 MBB->end());
9183 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9184
Dan Gohmand6708ea2009-08-15 01:38:56 +00009185 // The original block will now fall through to the XMM save block.
9186 MBB->addSuccessor(XMMSaveMBB);
9187 // The XMMSaveMBB will fall through to the end block.
9188 XMMSaveMBB->addSuccessor(EndMBB);
9189
9190 // Now add the instructions.
9191 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9192 DebugLoc DL = MI->getDebugLoc();
9193
9194 unsigned CountReg = MI->getOperand(0).getReg();
9195 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9196 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9197
9198 if (!Subtarget->isTargetWin64()) {
9199 // If %al is 0, branch around the XMM save block.
9200 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009201 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009202 MBB->addSuccessor(EndMBB);
9203 }
9204
9205 // In the XMM save block, save all the XMM argument registers.
9206 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9207 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009208 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009209 F->getMachineMemOperand(
9210 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
9211 MachineMemOperand::MOStore, Offset,
9212 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009213 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9214 .addFrameIndex(RegSaveFrameIndex)
9215 .addImm(/*Scale=*/1)
9216 .addReg(/*IndexReg=*/0)
9217 .addImm(/*Disp=*/Offset)
9218 .addReg(/*Segment=*/0)
9219 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009220 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009221 }
9222
Dan Gohman14152b42010-07-06 20:24:04 +00009223 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009224
9225 return EndMBB;
9226}
Mon P Wang63307c32008-05-05 19:05:59 +00009227
Evan Cheng60c07e12006-07-05 22:17:51 +00009228MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009229X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009230 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009231 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9232 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009233
Chris Lattner52600972009-09-02 05:57:00 +00009234 // To "insert" a SELECT_CC instruction, we actually have to insert the
9235 // diamond control-flow pattern. The incoming instruction knows the
9236 // destination vreg to set, the condition code register to branch on, the
9237 // true/false values to select between, and a branch opcode to use.
9238 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9239 MachineFunction::iterator It = BB;
9240 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009241
Chris Lattner52600972009-09-02 05:57:00 +00009242 // thisMBB:
9243 // ...
9244 // TrueVal = ...
9245 // cmpTY ccX, r1, r2
9246 // bCC copy1MBB
9247 // fallthrough --> copy0MBB
9248 MachineBasicBlock *thisMBB = BB;
9249 MachineFunction *F = BB->getParent();
9250 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9251 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009252 F->insert(It, copy0MBB);
9253 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009254
Bill Wendling730c07e2010-06-25 20:48:10 +00009255 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9256 // live into the sink and copy blocks.
9257 const MachineFunction *MF = BB->getParent();
9258 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9259 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009260
Dan Gohman14152b42010-07-06 20:24:04 +00009261 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9262 const MachineOperand &MO = MI->getOperand(I);
9263 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009264 unsigned Reg = MO.getReg();
9265 if (Reg != X86::EFLAGS) continue;
9266 copy0MBB->addLiveIn(Reg);
9267 sinkMBB->addLiveIn(Reg);
9268 }
9269
Dan Gohman14152b42010-07-06 20:24:04 +00009270 // Transfer the remainder of BB and its successor edges to sinkMBB.
9271 sinkMBB->splice(sinkMBB->begin(), BB,
9272 llvm::next(MachineBasicBlock::iterator(MI)),
9273 BB->end());
9274 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9275
9276 // Add the true and fallthrough blocks as its successors.
9277 BB->addSuccessor(copy0MBB);
9278 BB->addSuccessor(sinkMBB);
9279
9280 // Create the conditional branch instruction.
9281 unsigned Opc =
9282 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9283 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9284
Chris Lattner52600972009-09-02 05:57:00 +00009285 // copy0MBB:
9286 // %FalseValue = ...
9287 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009288 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009289
Chris Lattner52600972009-09-02 05:57:00 +00009290 // sinkMBB:
9291 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9292 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009293 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9294 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009295 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9296 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9297
Dan Gohman14152b42010-07-06 20:24:04 +00009298 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009299 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009300}
9301
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009302MachineBasicBlock *
9303X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009304 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009305 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9306 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009307
9308 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9309 // non-trivial part is impdef of ESP.
9310 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9311 // mingw-w64.
9312
Dan Gohman14152b42010-07-06 20:24:04 +00009313 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009314 .addExternalSymbol("_alloca")
9315 .addReg(X86::EAX, RegState::Implicit)
9316 .addReg(X86::ESP, RegState::Implicit)
9317 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009318 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9319 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009320
Dan Gohman14152b42010-07-06 20:24:04 +00009321 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009322 return BB;
9323}
Chris Lattner52600972009-09-02 05:57:00 +00009324
9325MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009326X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9327 MachineBasicBlock *BB) const {
9328 // This is pretty easy. We're taking the value that we received from
9329 // our load from the relocation, sticking it in either RDI (x86-64)
9330 // or EAX and doing an indirect call. The return value will then
9331 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009332 const X86InstrInfo *TII
9333 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009334 DebugLoc DL = MI->getDebugLoc();
9335 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009336 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009337
Eric Christopher54415362010-06-08 22:04:25 +00009338 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9339
Eric Christopher30ef0e52010-06-03 04:07:48 +00009340 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009341 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9342 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009343 .addReg(X86::RIP)
9344 .addImm(0).addReg(0)
9345 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9346 MI->getOperand(3).getTargetFlags())
9347 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009348 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009349 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009350 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009351 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9352 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009353 .addReg(0)
9354 .addImm(0).addReg(0)
9355 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9356 MI->getOperand(3).getTargetFlags())
9357 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009358 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009359 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009360 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009361 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9362 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009363 .addReg(TII->getGlobalBaseReg(F))
9364 .addImm(0).addReg(0)
9365 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9366 MI->getOperand(3).getTargetFlags())
9367 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009368 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009369 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009370 }
9371
Dan Gohman14152b42010-07-06 20:24:04 +00009372 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009373 return BB;
9374}
9375
9376MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009377X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009378 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009379 switch (MI->getOpcode()) {
9380 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009381 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009382 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009383 case X86::TLSCall_32:
9384 case X86::TLSCall_64:
9385 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009386 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009387 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009388 case X86::CMOV_FR32:
9389 case X86::CMOV_FR64:
9390 case X86::CMOV_V4F32:
9391 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009392 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009393 case X86::CMOV_GR16:
9394 case X86::CMOV_GR32:
9395 case X86::CMOV_RFP32:
9396 case X86::CMOV_RFP64:
9397 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009398 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009399
Dale Johannesen849f2142007-07-03 00:53:03 +00009400 case X86::FP32_TO_INT16_IN_MEM:
9401 case X86::FP32_TO_INT32_IN_MEM:
9402 case X86::FP32_TO_INT64_IN_MEM:
9403 case X86::FP64_TO_INT16_IN_MEM:
9404 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009405 case X86::FP64_TO_INT64_IN_MEM:
9406 case X86::FP80_TO_INT16_IN_MEM:
9407 case X86::FP80_TO_INT32_IN_MEM:
9408 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009409 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9410 DebugLoc DL = MI->getDebugLoc();
9411
Evan Cheng60c07e12006-07-05 22:17:51 +00009412 // Change the floating point control register to use "round towards zero"
9413 // mode when truncating to an integer value.
9414 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009415 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009416 addFrameReference(BuildMI(*BB, MI, DL,
9417 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009418
9419 // Load the old value of the high byte of the control word...
9420 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009421 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009422 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009423 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009424
9425 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009426 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009427 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009428
9429 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009430 addFrameReference(BuildMI(*BB, MI, DL,
9431 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009432
9433 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009434 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009435 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009436
9437 // Get the X86 opcode to use.
9438 unsigned Opc;
9439 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009440 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009441 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9442 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9443 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9444 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9445 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9446 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009447 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9448 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9449 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009450 }
9451
9452 X86AddressMode AM;
9453 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009454 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009455 AM.BaseType = X86AddressMode::RegBase;
9456 AM.Base.Reg = Op.getReg();
9457 } else {
9458 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009459 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009460 }
9461 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009462 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009463 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009464 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009465 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009466 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009467 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009468 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009469 AM.GV = Op.getGlobal();
9470 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009471 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009472 }
Dan Gohman14152b42010-07-06 20:24:04 +00009473 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009474 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009475
9476 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009477 addFrameReference(BuildMI(*BB, MI, DL,
9478 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009479
Dan Gohman14152b42010-07-06 20:24:04 +00009480 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009481 return BB;
9482 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009483 // String/text processing lowering.
9484 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009485 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009486 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9487 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009488 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009489 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9490 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009491 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009492 return EmitPCMP(MI, BB, 5, false /* in mem */);
9493 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009494 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009495 return EmitPCMP(MI, BB, 5, true /* in mem */);
9496
9497 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009498 case X86::ATOMAND32:
9499 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009500 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009501 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009502 X86::NOT32r, X86::EAX,
9503 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009504 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009505 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9506 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009507 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009508 X86::NOT32r, X86::EAX,
9509 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009510 case X86::ATOMXOR32:
9511 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009512 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009513 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009514 X86::NOT32r, X86::EAX,
9515 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009516 case X86::ATOMNAND32:
9517 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009518 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009519 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009520 X86::NOT32r, X86::EAX,
9521 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009522 case X86::ATOMMIN32:
9523 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9524 case X86::ATOMMAX32:
9525 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9526 case X86::ATOMUMIN32:
9527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9528 case X86::ATOMUMAX32:
9529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009530
9531 case X86::ATOMAND16:
9532 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9533 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009534 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009535 X86::NOT16r, X86::AX,
9536 X86::GR16RegisterClass);
9537 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009538 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009539 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009540 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009541 X86::NOT16r, X86::AX,
9542 X86::GR16RegisterClass);
9543 case X86::ATOMXOR16:
9544 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9545 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009546 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009547 X86::NOT16r, X86::AX,
9548 X86::GR16RegisterClass);
9549 case X86::ATOMNAND16:
9550 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9551 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009552 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009553 X86::NOT16r, X86::AX,
9554 X86::GR16RegisterClass, true);
9555 case X86::ATOMMIN16:
9556 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9557 case X86::ATOMMAX16:
9558 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9559 case X86::ATOMUMIN16:
9560 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9561 case X86::ATOMUMAX16:
9562 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9563
9564 case X86::ATOMAND8:
9565 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9566 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009567 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009568 X86::NOT8r, X86::AL,
9569 X86::GR8RegisterClass);
9570 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009571 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009572 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009573 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009574 X86::NOT8r, X86::AL,
9575 X86::GR8RegisterClass);
9576 case X86::ATOMXOR8:
9577 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9578 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009579 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009580 X86::NOT8r, X86::AL,
9581 X86::GR8RegisterClass);
9582 case X86::ATOMNAND8:
9583 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9584 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009585 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009586 X86::NOT8r, X86::AL,
9587 X86::GR8RegisterClass, true);
9588 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009589 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009590 case X86::ATOMAND64:
9591 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009592 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009593 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009594 X86::NOT64r, X86::RAX,
9595 X86::GR64RegisterClass);
9596 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009597 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9598 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009599 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009600 X86::NOT64r, X86::RAX,
9601 X86::GR64RegisterClass);
9602 case X86::ATOMXOR64:
9603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009604 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009605 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009606 X86::NOT64r, X86::RAX,
9607 X86::GR64RegisterClass);
9608 case X86::ATOMNAND64:
9609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9610 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009611 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009612 X86::NOT64r, X86::RAX,
9613 X86::GR64RegisterClass, true);
9614 case X86::ATOMMIN64:
9615 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9616 case X86::ATOMMAX64:
9617 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9618 case X86::ATOMUMIN64:
9619 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9620 case X86::ATOMUMAX64:
9621 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009622
9623 // This group does 64-bit operations on a 32-bit host.
9624 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009625 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009626 X86::AND32rr, X86::AND32rr,
9627 X86::AND32ri, X86::AND32ri,
9628 false);
9629 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009630 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009631 X86::OR32rr, X86::OR32rr,
9632 X86::OR32ri, X86::OR32ri,
9633 false);
9634 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009635 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009636 X86::XOR32rr, X86::XOR32rr,
9637 X86::XOR32ri, X86::XOR32ri,
9638 false);
9639 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009640 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009641 X86::AND32rr, X86::AND32rr,
9642 X86::AND32ri, X86::AND32ri,
9643 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009644 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009645 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009646 X86::ADD32rr, X86::ADC32rr,
9647 X86::ADD32ri, X86::ADC32ri,
9648 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009649 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009650 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009651 X86::SUB32rr, X86::SBB32rr,
9652 X86::SUB32ri, X86::SBB32ri,
9653 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009654 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009655 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009656 X86::MOV32rr, X86::MOV32rr,
9657 X86::MOV32ri, X86::MOV32ri,
9658 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009659 case X86::VASTART_SAVE_XMM_REGS:
9660 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009661 }
9662}
9663
9664//===----------------------------------------------------------------------===//
9665// X86 Optimization Hooks
9666//===----------------------------------------------------------------------===//
9667
Dan Gohman475871a2008-07-27 21:46:04 +00009668void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009669 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009670 APInt &KnownZero,
9671 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009672 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009673 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009674 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009675 assert((Opc >= ISD::BUILTIN_OP_END ||
9676 Opc == ISD::INTRINSIC_WO_CHAIN ||
9677 Opc == ISD::INTRINSIC_W_CHAIN ||
9678 Opc == ISD::INTRINSIC_VOID) &&
9679 "Should use MaskedValueIsZero if you don't know whether Op"
9680 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009681
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009682 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009683 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009684 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009685 case X86ISD::ADD:
9686 case X86ISD::SUB:
9687 case X86ISD::SMUL:
9688 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009689 case X86ISD::INC:
9690 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009691 case X86ISD::OR:
9692 case X86ISD::XOR:
9693 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009694 // These nodes' second result is a boolean.
9695 if (Op.getResNo() == 0)
9696 break;
9697 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009698 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009699 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9700 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009701 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009702 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009703}
Chris Lattner259e97c2006-01-31 19:43:35 +00009704
Evan Cheng206ee9d2006-07-07 08:33:52 +00009705/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009706/// node is a GlobalAddress + offset.
9707bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009708 const GlobalValue* &GA,
9709 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009710 if (N->getOpcode() == X86ISD::Wrapper) {
9711 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009712 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009713 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009714 return true;
9715 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009716 }
Evan Chengad4196b2008-05-12 19:56:52 +00009717 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009718}
9719
Evan Cheng206ee9d2006-07-07 08:33:52 +00009720/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9721/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9722/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009723/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009724static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009725 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009726 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009727 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009728
Eli Friedman7a5e5552009-06-07 06:52:44 +00009729 if (VT.getSizeInBits() != 128)
9730 return SDValue();
9731
Nate Begemanfdea31a2010-03-24 20:49:50 +00009732 SmallVector<SDValue, 16> Elts;
9733 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009734 Elts.push_back(getShuffleScalarElt(N, i, DAG));
9735
Nate Begemanfdea31a2010-03-24 20:49:50 +00009736 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009737}
Evan Chengd880b972008-05-09 21:53:03 +00009738
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +00009739/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
9740/// generation and convert it from being a bunch of shuffles and extracts
9741/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009742static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9743 const TargetLowering &TLI) {
9744 SDValue InputVector = N->getOperand(0);
9745
9746 // Only operate on vectors of 4 elements, where the alternative shuffling
9747 // gets to be more expensive.
9748 if (InputVector.getValueType() != MVT::v4i32)
9749 return SDValue();
9750
9751 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9752 // single use which is a sign-extend or zero-extend, and all elements are
9753 // used.
9754 SmallVector<SDNode *, 4> Uses;
9755 unsigned ExtractedElements = 0;
9756 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9757 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9758 if (UI.getUse().getResNo() != InputVector.getResNo())
9759 return SDValue();
9760
9761 SDNode *Extract = *UI;
9762 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9763 return SDValue();
9764
9765 if (Extract->getValueType(0) != MVT::i32)
9766 return SDValue();
9767 if (!Extract->hasOneUse())
9768 return SDValue();
9769 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9770 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9771 return SDValue();
9772 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9773 return SDValue();
9774
9775 // Record which element was extracted.
9776 ExtractedElements |=
9777 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9778
9779 Uses.push_back(Extract);
9780 }
9781
9782 // If not all the elements were used, this may not be worthwhile.
9783 if (ExtractedElements != 15)
9784 return SDValue();
9785
9786 // Ok, we've now decided to do the transformation.
9787 DebugLoc dl = InputVector.getDebugLoc();
9788
9789 // Store the value to a temporary stack slot.
9790 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009791 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9792 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009793
9794 // Replace each use (extract) with a load of the appropriate element.
9795 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9796 UE = Uses.end(); UI != UE; ++UI) {
9797 SDNode *Extract = *UI;
9798
9799 // Compute the element's address.
9800 SDValue Idx = Extract->getOperand(1);
9801 unsigned EltSize =
9802 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9803 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9804 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9805
Eric Christopher90eb4022010-07-22 00:26:08 +00009806 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9807 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009808
9809 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009810 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9811 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009812
9813 // Replace the exact with the load.
9814 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9815 }
9816
9817 // The replacement was made in place; don't return anything.
9818 return SDValue();
9819}
9820
Chris Lattner83e6c992006-10-04 06:57:07 +00009821/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009822static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009823 const X86Subtarget *Subtarget) {
9824 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009825 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009826 // Get the LHS/RHS of the select.
9827 SDValue LHS = N->getOperand(1);
9828 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009829
Dan Gohman670e5392009-09-21 18:03:22 +00009830 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009831 // instructions match the semantics of the common C idiom x<y?x:y but not
9832 // x<=y?x:y, because of how they handle negative zero (which can be
9833 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009834 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009835 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009836 Cond.getOpcode() == ISD::SETCC) {
9837 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009838
Chris Lattner47b4ce82009-03-11 05:48:52 +00009839 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009840 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009841 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9842 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009843 switch (CC) {
9844 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009845 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009846 // Converting this to a min would handle NaNs incorrectly, and swapping
9847 // the operands would cause it to handle comparisons between positive
9848 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009849 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009850 if (!UnsafeFPMath &&
9851 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9852 break;
9853 std::swap(LHS, RHS);
9854 }
Dan Gohman670e5392009-09-21 18:03:22 +00009855 Opcode = X86ISD::FMIN;
9856 break;
9857 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009858 // Converting this to a min would handle comparisons between positive
9859 // and negative zero incorrectly.
9860 if (!UnsafeFPMath &&
9861 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9862 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009863 Opcode = X86ISD::FMIN;
9864 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009865 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009866 // Converting this to a min would handle both negative zeros and NaNs
9867 // incorrectly, but we can swap the operands to fix both.
9868 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009869 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009870 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009871 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009872 Opcode = X86ISD::FMIN;
9873 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009874
Dan Gohman670e5392009-09-21 18:03:22 +00009875 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009876 // Converting this to a max would handle comparisons between positive
9877 // and negative zero incorrectly.
9878 if (!UnsafeFPMath &&
9879 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9880 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009881 Opcode = X86ISD::FMAX;
9882 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009883 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009884 // Converting this to a max would handle NaNs incorrectly, and swapping
9885 // the operands would cause it to handle comparisons between positive
9886 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009887 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009888 if (!UnsafeFPMath &&
9889 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9890 break;
9891 std::swap(LHS, RHS);
9892 }
Dan Gohman670e5392009-09-21 18:03:22 +00009893 Opcode = X86ISD::FMAX;
9894 break;
9895 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009896 // Converting this to a max would handle both negative zeros and NaNs
9897 // incorrectly, but we can swap the operands to fix both.
9898 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009899 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009900 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009901 case ISD::SETGE:
9902 Opcode = X86ISD::FMAX;
9903 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009904 }
Dan Gohman670e5392009-09-21 18:03:22 +00009905 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009906 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9907 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009908 switch (CC) {
9909 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009910 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009911 // Converting this to a min would handle comparisons between positive
9912 // and negative zero incorrectly, and swapping the operands would
9913 // cause it to handle NaNs incorrectly.
9914 if (!UnsafeFPMath &&
9915 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009916 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009917 break;
9918 std::swap(LHS, RHS);
9919 }
Dan Gohman670e5392009-09-21 18:03:22 +00009920 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009921 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009922 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009923 // Converting this to a min would handle NaNs incorrectly.
9924 if (!UnsafeFPMath &&
9925 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9926 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009927 Opcode = X86ISD::FMIN;
9928 break;
9929 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009930 // Converting this to a min would handle both negative zeros and NaNs
9931 // incorrectly, but we can swap the operands to fix both.
9932 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009933 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009934 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009935 case ISD::SETGE:
9936 Opcode = X86ISD::FMIN;
9937 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009938
Dan Gohman670e5392009-09-21 18:03:22 +00009939 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009940 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009941 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009942 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009943 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009944 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009945 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009946 // Converting this to a max would handle comparisons between positive
9947 // and negative zero incorrectly, and swapping the operands would
9948 // cause it to handle NaNs incorrectly.
9949 if (!UnsafeFPMath &&
9950 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009951 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009952 break;
9953 std::swap(LHS, RHS);
9954 }
Dan Gohman670e5392009-09-21 18:03:22 +00009955 Opcode = X86ISD::FMAX;
9956 break;
9957 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009958 // Converting this to a max would handle both negative zeros and NaNs
9959 // incorrectly, but we can swap the operands to fix both.
9960 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009961 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009962 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009963 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009964 Opcode = X86ISD::FMAX;
9965 break;
9966 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009967 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009968
Chris Lattner47b4ce82009-03-11 05:48:52 +00009969 if (Opcode)
9970 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009971 }
Eric Christopherfd179292009-08-27 18:07:15 +00009972
Chris Lattnerd1980a52009-03-12 06:52:53 +00009973 // If this is a select between two integer constants, try to do some
9974 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009975 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9976 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009977 // Don't do this for crazy integer types.
9978 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9979 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009980 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009981 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009982
Chris Lattnercee56e72009-03-13 05:53:31 +00009983 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009984 // Efficiently invertible.
9985 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9986 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9987 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9988 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009989 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009990 }
Eric Christopherfd179292009-08-27 18:07:15 +00009991
Chris Lattnerd1980a52009-03-12 06:52:53 +00009992 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009993 if (FalseC->getAPIntValue() == 0 &&
9994 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009995 if (NeedsCondInvert) // Invert the condition if needed.
9996 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9997 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009998
Chris Lattnerd1980a52009-03-12 06:52:53 +00009999 // Zero extend the condition if needed.
10000 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010001
Chris Lattnercee56e72009-03-13 05:53:31 +000010002 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010003 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010005 }
Eric Christopherfd179292009-08-27 18:07:15 +000010006
Chris Lattner97a29a52009-03-13 05:22:11 +000010007 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010008 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010009 if (NeedsCondInvert) // Invert the condition if needed.
10010 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10011 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010012
Chris Lattner97a29a52009-03-13 05:22:11 +000010013 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010014 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10015 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010016 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010017 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010018 }
Eric Christopherfd179292009-08-27 18:07:15 +000010019
Chris Lattnercee56e72009-03-13 05:53:31 +000010020 // Optimize cases that will turn into an LEA instruction. This requires
10021 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010022 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010023 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010024 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010025
Chris Lattnercee56e72009-03-13 05:53:31 +000010026 bool isFastMultiplier = false;
10027 if (Diff < 10) {
10028 switch ((unsigned char)Diff) {
10029 default: break;
10030 case 1: // result = add base, cond
10031 case 2: // result = lea base( , cond*2)
10032 case 3: // result = lea base(cond, cond*2)
10033 case 4: // result = lea base( , cond*4)
10034 case 5: // result = lea base(cond, cond*4)
10035 case 8: // result = lea base( , cond*8)
10036 case 9: // result = lea base(cond, cond*8)
10037 isFastMultiplier = true;
10038 break;
10039 }
10040 }
Eric Christopherfd179292009-08-27 18:07:15 +000010041
Chris Lattnercee56e72009-03-13 05:53:31 +000010042 if (isFastMultiplier) {
10043 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10044 if (NeedsCondInvert) // Invert the condition if needed.
10045 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10046 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010047
Chris Lattnercee56e72009-03-13 05:53:31 +000010048 // Zero extend the condition if needed.
10049 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10050 Cond);
10051 // Scale the condition by the difference.
10052 if (Diff != 1)
10053 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10054 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010055
Chris Lattnercee56e72009-03-13 05:53:31 +000010056 // Add the base if non-zero.
10057 if (FalseC->getAPIntValue() != 0)
10058 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10059 SDValue(FalseC, 0));
10060 return Cond;
10061 }
Eric Christopherfd179292009-08-27 18:07:15 +000010062 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010063 }
10064 }
Eric Christopherfd179292009-08-27 18:07:15 +000010065
Dan Gohman475871a2008-07-27 21:46:04 +000010066 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010067}
10068
Chris Lattnerd1980a52009-03-12 06:52:53 +000010069/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10070static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10071 TargetLowering::DAGCombinerInfo &DCI) {
10072 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010073
Chris Lattnerd1980a52009-03-12 06:52:53 +000010074 // If the flag operand isn't dead, don't touch this CMOV.
10075 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10076 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010077
Chris Lattnerd1980a52009-03-12 06:52:53 +000010078 // If this is a select between two integer constants, try to do some
10079 // optimizations. Note that the operands are ordered the opposite of SELECT
10080 // operands.
10081 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10082 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10083 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10084 // larger than FalseC (the false value).
10085 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010086
Chris Lattnerd1980a52009-03-12 06:52:53 +000010087 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10088 CC = X86::GetOppositeBranchCondition(CC);
10089 std::swap(TrueC, FalseC);
10090 }
Eric Christopherfd179292009-08-27 18:07:15 +000010091
Chris Lattnerd1980a52009-03-12 06:52:53 +000010092 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010093 // This is efficient for any integer data type (including i8/i16) and
10094 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010095 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10096 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010097 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10098 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010099
Chris Lattnerd1980a52009-03-12 06:52:53 +000010100 // Zero extend the condition if needed.
10101 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010102
Chris Lattnerd1980a52009-03-12 06:52:53 +000010103 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10104 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010105 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010106 if (N->getNumValues() == 2) // Dead flag value?
10107 return DCI.CombineTo(N, Cond, SDValue());
10108 return Cond;
10109 }
Eric Christopherfd179292009-08-27 18:07:15 +000010110
Chris Lattnercee56e72009-03-13 05:53:31 +000010111 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10112 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010113 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10114 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010115 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10116 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010117
Chris Lattner97a29a52009-03-13 05:22:11 +000010118 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010119 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10120 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010121 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10122 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010123
Chris Lattner97a29a52009-03-13 05:22:11 +000010124 if (N->getNumValues() == 2) // Dead flag value?
10125 return DCI.CombineTo(N, Cond, SDValue());
10126 return Cond;
10127 }
Eric Christopherfd179292009-08-27 18:07:15 +000010128
Chris Lattnercee56e72009-03-13 05:53:31 +000010129 // Optimize cases that will turn into an LEA instruction. This requires
10130 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010132 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010133 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010134
Chris Lattnercee56e72009-03-13 05:53:31 +000010135 bool isFastMultiplier = false;
10136 if (Diff < 10) {
10137 switch ((unsigned char)Diff) {
10138 default: break;
10139 case 1: // result = add base, cond
10140 case 2: // result = lea base( , cond*2)
10141 case 3: // result = lea base(cond, cond*2)
10142 case 4: // result = lea base( , cond*4)
10143 case 5: // result = lea base(cond, cond*4)
10144 case 8: // result = lea base( , cond*8)
10145 case 9: // result = lea base(cond, cond*8)
10146 isFastMultiplier = true;
10147 break;
10148 }
10149 }
Eric Christopherfd179292009-08-27 18:07:15 +000010150
Chris Lattnercee56e72009-03-13 05:53:31 +000010151 if (isFastMultiplier) {
10152 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10153 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010154 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10155 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010156 // Zero extend the condition if needed.
10157 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10158 Cond);
10159 // Scale the condition by the difference.
10160 if (Diff != 1)
10161 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10162 DAG.getConstant(Diff, Cond.getValueType()));
10163
10164 // Add the base if non-zero.
10165 if (FalseC->getAPIntValue() != 0)
10166 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10167 SDValue(FalseC, 0));
10168 if (N->getNumValues() == 2) // Dead flag value?
10169 return DCI.CombineTo(N, Cond, SDValue());
10170 return Cond;
10171 }
Eric Christopherfd179292009-08-27 18:07:15 +000010172 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010173 }
10174 }
10175 return SDValue();
10176}
10177
10178
Evan Cheng0b0cd912009-03-28 05:57:29 +000010179/// PerformMulCombine - Optimize a single multiply with constant into two
10180/// in order to implement it with two cheaper instructions, e.g.
10181/// LEA + SHL, LEA + LEA.
10182static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10183 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010184 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10185 return SDValue();
10186
Owen Andersone50ed302009-08-10 22:56:29 +000010187 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010188 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010189 return SDValue();
10190
10191 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10192 if (!C)
10193 return SDValue();
10194 uint64_t MulAmt = C->getZExtValue();
10195 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10196 return SDValue();
10197
10198 uint64_t MulAmt1 = 0;
10199 uint64_t MulAmt2 = 0;
10200 if ((MulAmt % 9) == 0) {
10201 MulAmt1 = 9;
10202 MulAmt2 = MulAmt / 9;
10203 } else if ((MulAmt % 5) == 0) {
10204 MulAmt1 = 5;
10205 MulAmt2 = MulAmt / 5;
10206 } else if ((MulAmt % 3) == 0) {
10207 MulAmt1 = 3;
10208 MulAmt2 = MulAmt / 3;
10209 }
10210 if (MulAmt2 &&
10211 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10212 DebugLoc DL = N->getDebugLoc();
10213
10214 if (isPowerOf2_64(MulAmt2) &&
10215 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10216 // If second multiplifer is pow2, issue it first. We want the multiply by
10217 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10218 // is an add.
10219 std::swap(MulAmt1, MulAmt2);
10220
10221 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010222 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010223 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010224 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010225 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010226 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010227 DAG.getConstant(MulAmt1, VT));
10228
Eric Christopherfd179292009-08-27 18:07:15 +000010229 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010230 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010232 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010233 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010234 DAG.getConstant(MulAmt2, VT));
10235
10236 // Do not add new nodes to DAG combiner worklist.
10237 DCI.CombineTo(N, NewMul, false);
10238 }
10239 return SDValue();
10240}
10241
Evan Chengad9c0a32009-12-15 00:53:42 +000010242static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10243 SDValue N0 = N->getOperand(0);
10244 SDValue N1 = N->getOperand(1);
10245 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10246 EVT VT = N0.getValueType();
10247
10248 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10249 // since the result of setcc_c is all zero's or all ones.
10250 if (N1C && N0.getOpcode() == ISD::AND &&
10251 N0.getOperand(1).getOpcode() == ISD::Constant) {
10252 SDValue N00 = N0.getOperand(0);
10253 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10254 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10255 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10256 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10257 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10258 APInt ShAmt = N1C->getAPIntValue();
10259 Mask = Mask.shl(ShAmt);
10260 if (Mask != 0)
10261 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10262 N00, DAG.getConstant(Mask, VT));
10263 }
10264 }
10265
10266 return SDValue();
10267}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010268
Nate Begeman740ab032009-01-26 00:52:55 +000010269/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10270/// when possible.
10271static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10272 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010273 EVT VT = N->getValueType(0);
10274 if (!VT.isVector() && VT.isInteger() &&
10275 N->getOpcode() == ISD::SHL)
10276 return PerformSHLCombine(N, DAG);
10277
Nate Begeman740ab032009-01-26 00:52:55 +000010278 // On X86 with SSE2 support, we can transform this to a vector shift if
10279 // all elements are shifted by the same amount. We can't do this in legalize
10280 // because the a constant vector is typically transformed to a constant pool
10281 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010282 if (!Subtarget->hasSSE2())
10283 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010284
Owen Anderson825b72b2009-08-11 20:47:22 +000010285 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010286 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010287
Mon P Wang3becd092009-01-28 08:12:05 +000010288 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010289 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010290 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010291 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010292 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10293 unsigned NumElts = VT.getVectorNumElements();
10294 unsigned i = 0;
10295 for (; i != NumElts; ++i) {
10296 SDValue Arg = ShAmtOp.getOperand(i);
10297 if (Arg.getOpcode() == ISD::UNDEF) continue;
10298 BaseShAmt = Arg;
10299 break;
10300 }
10301 for (; i != NumElts; ++i) {
10302 SDValue Arg = ShAmtOp.getOperand(i);
10303 if (Arg.getOpcode() == ISD::UNDEF) continue;
10304 if (Arg != BaseShAmt) {
10305 return SDValue();
10306 }
10307 }
10308 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010309 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010310 SDValue InVec = ShAmtOp.getOperand(0);
10311 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10312 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10313 unsigned i = 0;
10314 for (; i != NumElts; ++i) {
10315 SDValue Arg = InVec.getOperand(i);
10316 if (Arg.getOpcode() == ISD::UNDEF) continue;
10317 BaseShAmt = Arg;
10318 break;
10319 }
10320 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10321 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010322 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010323 if (C->getZExtValue() == SplatIdx)
10324 BaseShAmt = InVec.getOperand(1);
10325 }
10326 }
10327 if (BaseShAmt.getNode() == 0)
10328 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10329 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010330 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010331 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010332
Mon P Wangefa42202009-09-03 19:56:25 +000010333 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010334 if (EltVT.bitsGT(MVT::i32))
10335 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10336 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010337 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010338
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010339 // The shift amount is identical so we can do a vector shift.
10340 SDValue ValOp = N->getOperand(0);
10341 switch (N->getOpcode()) {
10342 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010343 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010344 break;
10345 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010346 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010347 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010348 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010349 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010350 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010351 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010352 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010353 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010354 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010355 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010356 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010357 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010358 break;
10359 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010360 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010361 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010362 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010363 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010364 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010365 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010366 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010367 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010368 break;
10369 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010370 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010371 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010372 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010373 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010374 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010375 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010376 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010377 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010378 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010379 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010380 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010381 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010382 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010383 }
10384 return SDValue();
10385}
10386
Evan Cheng760d1942010-01-04 21:22:48 +000010387static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010388 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010389 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010390 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010391 return SDValue();
10392
Evan Cheng760d1942010-01-04 21:22:48 +000010393 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010394 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010395 return SDValue();
10396
10397 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10398 SDValue N0 = N->getOperand(0);
10399 SDValue N1 = N->getOperand(1);
10400 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10401 std::swap(N0, N1);
10402 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10403 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010404 if (!N0.hasOneUse() || !N1.hasOneUse())
10405 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010406
10407 SDValue ShAmt0 = N0.getOperand(1);
10408 if (ShAmt0.getValueType() != MVT::i8)
10409 return SDValue();
10410 SDValue ShAmt1 = N1.getOperand(1);
10411 if (ShAmt1.getValueType() != MVT::i8)
10412 return SDValue();
10413 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10414 ShAmt0 = ShAmt0.getOperand(0);
10415 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10416 ShAmt1 = ShAmt1.getOperand(0);
10417
10418 DebugLoc DL = N->getDebugLoc();
10419 unsigned Opc = X86ISD::SHLD;
10420 SDValue Op0 = N0.getOperand(0);
10421 SDValue Op1 = N1.getOperand(0);
10422 if (ShAmt0.getOpcode() == ISD::SUB) {
10423 Opc = X86ISD::SHRD;
10424 std::swap(Op0, Op1);
10425 std::swap(ShAmt0, ShAmt1);
10426 }
10427
Evan Cheng8b1190a2010-04-28 01:18:01 +000010428 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010429 if (ShAmt1.getOpcode() == ISD::SUB) {
10430 SDValue Sum = ShAmt1.getOperand(0);
10431 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010432 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10433 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10434 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10435 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010436 return DAG.getNode(Opc, DL, VT,
10437 Op0, Op1,
10438 DAG.getNode(ISD::TRUNCATE, DL,
10439 MVT::i8, ShAmt0));
10440 }
10441 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10442 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10443 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010444 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010445 return DAG.getNode(Opc, DL, VT,
10446 N0.getOperand(0), N1.getOperand(0),
10447 DAG.getNode(ISD::TRUNCATE, DL,
10448 MVT::i8, ShAmt0));
10449 }
10450
10451 return SDValue();
10452}
10453
Chris Lattner149a4e52008-02-22 02:09:43 +000010454/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010455static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010456 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010457 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10458 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010459 // A preferable solution to the general problem is to figure out the right
10460 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010461
10462 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010463 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010464 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010465 if (VT.getSizeInBits() != 64)
10466 return SDValue();
10467
Devang Patel578efa92009-06-05 21:57:13 +000010468 const Function *F = DAG.getMachineFunction().getFunction();
10469 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010470 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010471 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010472 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010473 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010474 isa<LoadSDNode>(St->getValue()) &&
10475 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10476 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010477 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010478 LoadSDNode *Ld = 0;
10479 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010480 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010481 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010482 // Must be a store of a load. We currently handle two cases: the load
10483 // is a direct child, and it's under an intervening TokenFactor. It is
10484 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010485 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010486 Ld = cast<LoadSDNode>(St->getChain());
10487 else if (St->getValue().hasOneUse() &&
10488 ChainVal->getOpcode() == ISD::TokenFactor) {
10489 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010490 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010491 TokenFactorIndex = i;
10492 Ld = cast<LoadSDNode>(St->getValue());
10493 } else
10494 Ops.push_back(ChainVal->getOperand(i));
10495 }
10496 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010497
Evan Cheng536e6672009-03-12 05:59:15 +000010498 if (!Ld || !ISD::isNormalLoad(Ld))
10499 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010500
Evan Cheng536e6672009-03-12 05:59:15 +000010501 // If this is not the MMX case, i.e. we are just turning i64 load/store
10502 // into f64 load/store, avoid the transformation if there are multiple
10503 // uses of the loaded value.
10504 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10505 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010506
Evan Cheng536e6672009-03-12 05:59:15 +000010507 DebugLoc LdDL = Ld->getDebugLoc();
10508 DebugLoc StDL = N->getDebugLoc();
10509 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10510 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10511 // pair instead.
10512 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010513 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010514 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10515 Ld->getBasePtr(), Ld->getSrcValue(),
10516 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010517 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010518 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010519 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010520 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010521 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010522 Ops.size());
10523 }
Evan Cheng536e6672009-03-12 05:59:15 +000010524 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010525 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010526 St->isVolatile(), St->isNonTemporal(),
10527 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010528 }
Evan Cheng536e6672009-03-12 05:59:15 +000010529
10530 // Otherwise, lower to two pairs of 32-bit loads / stores.
10531 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010532 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10533 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010534
Owen Anderson825b72b2009-08-11 20:47:22 +000010535 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010536 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010537 Ld->isVolatile(), Ld->isNonTemporal(),
10538 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010539 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010540 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010541 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010542 MinAlign(Ld->getAlignment(), 4));
10543
10544 SDValue NewChain = LoLd.getValue(1);
10545 if (TokenFactorIndex != -1) {
10546 Ops.push_back(LoLd);
10547 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010548 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010549 Ops.size());
10550 }
10551
10552 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010553 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10554 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010555
10556 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10557 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010558 St->isVolatile(), St->isNonTemporal(),
10559 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010560 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10561 St->getSrcValue(),
10562 St->getSrcValueOffset() + 4,
10563 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010564 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010565 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010566 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010567 }
Dan Gohman475871a2008-07-27 21:46:04 +000010568 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010569}
10570
Chris Lattner6cf73262008-01-25 06:14:17 +000010571/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10572/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010573static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010574 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10575 // F[X]OR(0.0, x) -> x
10576 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010577 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10578 if (C->getValueAPF().isPosZero())
10579 return N->getOperand(1);
10580 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10581 if (C->getValueAPF().isPosZero())
10582 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010583 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010584}
10585
10586/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010587static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010588 // FAND(0.0, x) -> 0.0
10589 // FAND(x, 0.0) -> 0.0
10590 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10591 if (C->getValueAPF().isPosZero())
10592 return N->getOperand(0);
10593 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10594 if (C->getValueAPF().isPosZero())
10595 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010596 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010597}
10598
Dan Gohmane5af2d32009-01-29 01:59:02 +000010599static SDValue PerformBTCombine(SDNode *N,
10600 SelectionDAG &DAG,
10601 TargetLowering::DAGCombinerInfo &DCI) {
10602 // BT ignores high bits in the bit index operand.
10603 SDValue Op1 = N->getOperand(1);
10604 if (Op1.hasOneUse()) {
10605 unsigned BitWidth = Op1.getValueSizeInBits();
10606 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10607 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010608 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10609 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010610 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010611 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10612 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10613 DCI.CommitTargetLoweringOpt(TLO);
10614 }
10615 return SDValue();
10616}
Chris Lattner83e6c992006-10-04 06:57:07 +000010617
Eli Friedman7a5e5552009-06-07 06:52:44 +000010618static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10619 SDValue Op = N->getOperand(0);
10620 if (Op.getOpcode() == ISD::BIT_CONVERT)
10621 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010622 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010623 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010624 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010625 OpVT.getVectorElementType().getSizeInBits()) {
10626 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10627 }
10628 return SDValue();
10629}
10630
Evan Cheng2e489c42009-12-16 00:53:11 +000010631static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10632 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10633 // (and (i32 x86isd::setcc_carry), 1)
10634 // This eliminates the zext. This transformation is necessary because
10635 // ISD::SETCC is always legalized to i8.
10636 DebugLoc dl = N->getDebugLoc();
10637 SDValue N0 = N->getOperand(0);
10638 EVT VT = N->getValueType(0);
10639 if (N0.getOpcode() == ISD::AND &&
10640 N0.hasOneUse() &&
10641 N0.getOperand(0).hasOneUse()) {
10642 SDValue N00 = N0.getOperand(0);
10643 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10644 return SDValue();
10645 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10646 if (!C || C->getZExtValue() != 1)
10647 return SDValue();
10648 return DAG.getNode(ISD::AND, dl, VT,
10649 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10650 N00.getOperand(0), N00.getOperand(1)),
10651 DAG.getConstant(1, VT));
10652 }
10653
10654 return SDValue();
10655}
10656
Dan Gohman475871a2008-07-27 21:46:04 +000010657SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010658 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010659 SelectionDAG &DAG = DCI.DAG;
10660 switch (N->getOpcode()) {
10661 default: break;
Daniel Dunbar31394222010-09-03 19:38:11 +000010662 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010663 case ISD::EXTRACT_VECTOR_ELT:
10664 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010665 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010666 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010667 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010668 case ISD::SHL:
10669 case ISD::SRA:
10670 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010671 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010672 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010673 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010674 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10675 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010676 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010677 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010678 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010679 }
10680
Dan Gohman475871a2008-07-27 21:46:04 +000010681 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010682}
10683
Evan Chenge5b51ac2010-04-17 06:13:15 +000010684/// isTypeDesirableForOp - Return true if the target has native support for
10685/// the specified value type and it is 'desirable' to use the type for the
10686/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10687/// instruction encodings are longer and some i16 instructions are slow.
10688bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10689 if (!isTypeLegal(VT))
10690 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010691 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010692 return true;
10693
10694 switch (Opc) {
10695 default:
10696 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010697 case ISD::LOAD:
10698 case ISD::SIGN_EXTEND:
10699 case ISD::ZERO_EXTEND:
10700 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010701 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010702 case ISD::SRL:
10703 case ISD::SUB:
10704 case ISD::ADD:
10705 case ISD::MUL:
10706 case ISD::AND:
10707 case ISD::OR:
10708 case ISD::XOR:
10709 return false;
10710 }
10711}
10712
10713/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010714/// beneficial for dag combiner to promote the specified node. If true, it
10715/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010716bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010717 EVT VT = Op.getValueType();
10718 if (VT != MVT::i16)
10719 return false;
10720
Evan Cheng4c26e932010-04-19 19:29:22 +000010721 bool Promote = false;
10722 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010723 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010724 default: break;
10725 case ISD::LOAD: {
10726 LoadSDNode *LD = cast<LoadSDNode>(Op);
10727 // If the non-extending load has a single use and it's not live out, then it
10728 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010729 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10730 Op.hasOneUse()*/) {
10731 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10732 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10733 // The only case where we'd want to promote LOAD (rather then it being
10734 // promoted as an operand is when it's only use is liveout.
10735 if (UI->getOpcode() != ISD::CopyToReg)
10736 return false;
10737 }
10738 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010739 Promote = true;
10740 break;
10741 }
10742 case ISD::SIGN_EXTEND:
10743 case ISD::ZERO_EXTEND:
10744 case ISD::ANY_EXTEND:
10745 Promote = true;
10746 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010747 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010748 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010749 SDValue N0 = Op.getOperand(0);
10750 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010751 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010752 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010753 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010754 break;
10755 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010756 case ISD::ADD:
10757 case ISD::MUL:
10758 case ISD::AND:
10759 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010760 case ISD::XOR:
10761 Commute = true;
10762 // fallthrough
10763 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010764 SDValue N0 = Op.getOperand(0);
10765 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010766 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010767 return false;
10768 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010769 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010770 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010771 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010772 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010773 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010774 }
10775 }
10776
10777 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010778 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010779}
10780
Evan Cheng60c07e12006-07-05 22:17:51 +000010781//===----------------------------------------------------------------------===//
10782// X86 Inline Assembly Support
10783//===----------------------------------------------------------------------===//
10784
Chris Lattnerb8105652009-07-20 17:51:36 +000010785static bool LowerToBSwap(CallInst *CI) {
10786 // FIXME: this should verify that we are targetting a 486 or better. If not,
10787 // we will turn this bswap into something that will be lowered to logical ops
10788 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10789 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010790
Chris Lattnerb8105652009-07-20 17:51:36 +000010791 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010792 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010793 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010794 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010795 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010796
Chris Lattnerb8105652009-07-20 17:51:36 +000010797 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10798 if (!Ty || Ty->getBitWidth() % 16 != 0)
10799 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010800
Chris Lattnerb8105652009-07-20 17:51:36 +000010801 // Okay, we can do this xform, do so now.
10802 const Type *Tys[] = { Ty };
10803 Module *M = CI->getParent()->getParent()->getParent();
10804 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010805
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010806 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010807 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010808
Chris Lattnerb8105652009-07-20 17:51:36 +000010809 CI->replaceAllUsesWith(Op);
10810 CI->eraseFromParent();
10811 return true;
10812}
10813
10814bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10815 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10816 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10817
10818 std::string AsmStr = IA->getAsmString();
10819
10820 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010821 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010822 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10823
10824 switch (AsmPieces.size()) {
10825 default: return false;
10826 case 1:
10827 AsmStr = AsmPieces[0];
10828 AsmPieces.clear();
10829 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10830
10831 // bswap $0
10832 if (AsmPieces.size() == 2 &&
10833 (AsmPieces[0] == "bswap" ||
10834 AsmPieces[0] == "bswapq" ||
10835 AsmPieces[0] == "bswapl") &&
10836 (AsmPieces[1] == "$0" ||
10837 AsmPieces[1] == "${0:q}")) {
10838 // No need to check constraints, nothing other than the equivalent of
10839 // "=r,0" would be valid here.
10840 return LowerToBSwap(CI);
10841 }
10842 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010843 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010844 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010845 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010846 AsmPieces[1] == "$$8," &&
10847 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010848 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10849 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010850 const std::string &Constraints = IA->getConstraintString();
10851 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010852 std::sort(AsmPieces.begin(), AsmPieces.end());
10853 if (AsmPieces.size() == 4 &&
10854 AsmPieces[0] == "~{cc}" &&
10855 AsmPieces[1] == "~{dirflag}" &&
10856 AsmPieces[2] == "~{flags}" &&
10857 AsmPieces[3] == "~{fpsr}") {
10858 return LowerToBSwap(CI);
10859 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010860 }
10861 break;
10862 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010863 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010864 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010865 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10866 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10867 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010868 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010869 SplitString(AsmPieces[0], Words, " \t");
10870 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10871 Words.clear();
10872 SplitString(AsmPieces[1], Words, " \t");
10873 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10874 Words.clear();
10875 SplitString(AsmPieces[2], Words, " \t,");
10876 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10877 Words[2] == "%edx") {
10878 return LowerToBSwap(CI);
10879 }
10880 }
10881 }
10882 }
10883 break;
10884 }
10885 return false;
10886}
10887
10888
10889
Chris Lattnerf4dff842006-07-11 02:54:03 +000010890/// getConstraintType - Given a constraint letter, return the type of
10891/// constraint it is for this target.
10892X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010893X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10894 if (Constraint.size() == 1) {
10895 switch (Constraint[0]) {
10896 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010897 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010898 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010899 case 'r':
10900 case 'R':
10901 case 'l':
10902 case 'q':
10903 case 'Q':
10904 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010905 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010906 case 'Y':
10907 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010908 case 'e':
10909 case 'Z':
10910 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010911 default:
10912 break;
10913 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010914 }
Chris Lattner4234f572007-03-25 02:14:49 +000010915 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010916}
10917
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010918/// LowerXConstraint - try to replace an X constraint, which matches anything,
10919/// with another that has more specific requirements based on the type of the
10920/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010921const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010922LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010923 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10924 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010925 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010926 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010927 return "Y";
10928 if (Subtarget->hasSSE1())
10929 return "x";
10930 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010931
Chris Lattner5e764232008-04-26 23:02:14 +000010932 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010933}
10934
Chris Lattner48884cd2007-08-25 00:47:38 +000010935/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10936/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010937void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010938 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010939 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010940 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010941 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010942
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010943 switch (Constraint) {
10944 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010945 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010946 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010947 if (C->getZExtValue() <= 31) {
10948 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010949 break;
10950 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010951 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010952 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010953 case 'J':
10954 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010955 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010956 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10957 break;
10958 }
10959 }
10960 return;
10961 case 'K':
10962 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010963 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010964 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10965 break;
10966 }
10967 }
10968 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010969 case 'N':
10970 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010971 if (C->getZExtValue() <= 255) {
10972 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010973 break;
10974 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010975 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010976 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010977 case 'e': {
10978 // 32-bit signed value
10979 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010980 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10981 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010982 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010983 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010984 break;
10985 }
10986 // FIXME gcc accepts some relocatable values here too, but only in certain
10987 // memory models; it's complicated.
10988 }
10989 return;
10990 }
10991 case 'Z': {
10992 // 32-bit unsigned value
10993 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010994 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10995 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010996 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10997 break;
10998 }
10999 }
11000 // FIXME gcc accepts some relocatable values here too, but only in certain
11001 // memory models; it's complicated.
11002 return;
11003 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011004 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011005 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011006 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011007 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011008 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011009 break;
11010 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011011
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011012 // In any sort of PIC mode addresses need to be computed at runtime by
11013 // adding in a register or some sort of table lookup. These can't
11014 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011015 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011016 return;
11017
Chris Lattnerdc43a882007-05-03 16:52:29 +000011018 // If we are in non-pic codegen mode, we allow the address of a global (with
11019 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011020 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011021 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011022
Chris Lattner49921962009-05-08 18:23:14 +000011023 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11024 while (1) {
11025 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11026 Offset += GA->getOffset();
11027 break;
11028 } else if (Op.getOpcode() == ISD::ADD) {
11029 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11030 Offset += C->getZExtValue();
11031 Op = Op.getOperand(0);
11032 continue;
11033 }
11034 } else if (Op.getOpcode() == ISD::SUB) {
11035 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11036 Offset += -C->getZExtValue();
11037 Op = Op.getOperand(0);
11038 continue;
11039 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011040 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011041
Chris Lattner49921962009-05-08 18:23:14 +000011042 // Otherwise, this isn't something we can handle, reject it.
11043 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011044 }
Eric Christopherfd179292009-08-27 18:07:15 +000011045
Dan Gohman46510a72010-04-15 01:51:59 +000011046 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011047 // If we require an extra load to get this address, as in PIC mode, we
11048 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011049 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11050 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011051 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011052
Devang Patel0d881da2010-07-06 22:08:15 +000011053 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11054 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011055 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011056 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011057 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011058
Gabor Greifba36cb52008-08-28 21:40:38 +000011059 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011060 Ops.push_back(Result);
11061 return;
11062 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011063 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011064}
11065
Chris Lattner259e97c2006-01-31 19:43:35 +000011066std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011067getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011068 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011069 if (Constraint.size() == 1) {
11070 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011071 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011072 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011073 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11074 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011075 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011076 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11077 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11078 X86::R10D,X86::R11D,X86::R12D,
11079 X86::R13D,X86::R14D,X86::R15D,
11080 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011081 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011082 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11083 X86::SI, X86::DI, X86::R8W,X86::R9W,
11084 X86::R10W,X86::R11W,X86::R12W,
11085 X86::R13W,X86::R14W,X86::R15W,
11086 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011087 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011088 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11089 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11090 X86::R10B,X86::R11B,X86::R12B,
11091 X86::R13B,X86::R14B,X86::R15B,
11092 X86::BPL, X86::SPL, 0);
11093
Owen Anderson825b72b2009-08-11 20:47:22 +000011094 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011095 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11096 X86::RSI, X86::RDI, X86::R8, X86::R9,
11097 X86::R10, X86::R11, X86::R12,
11098 X86::R13, X86::R14, X86::R15,
11099 X86::RBP, X86::RSP, 0);
11100
11101 break;
11102 }
Eric Christopherfd179292009-08-27 18:07:15 +000011103 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011104 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011105 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011106 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011107 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011108 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011109 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011110 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011111 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011112 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11113 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011114 }
11115 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011116
Chris Lattner1efa40f2006-02-22 00:56:39 +000011117 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011118}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011119
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011120std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011121X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011122 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011123 // First, see if this is a constraint that directly corresponds to an LLVM
11124 // register class.
11125 if (Constraint.size() == 1) {
11126 // GCC Constraint Letters
11127 switch (Constraint[0]) {
11128 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011129 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011130 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011131 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011132 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011133 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011134 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011135 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011136 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011137 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011138 case 'R': // LEGACY_REGS
11139 if (VT == MVT::i8)
11140 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11141 if (VT == MVT::i16)
11142 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11143 if (VT == MVT::i32 || !Subtarget->is64Bit())
11144 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11145 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011146 case 'f': // FP Stack registers.
11147 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11148 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011149 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011150 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011151 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011152 return std::make_pair(0U, X86::RFP64RegisterClass);
11153 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011154 case 'y': // MMX_REGS if MMX allowed.
11155 if (!Subtarget->hasMMX()) break;
11156 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011157 case 'Y': // SSE_REGS if SSE2 allowed
11158 if (!Subtarget->hasSSE2()) break;
11159 // FALL THROUGH.
11160 case 'x': // SSE_REGS if SSE1 allowed
11161 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011162
Owen Anderson825b72b2009-08-11 20:47:22 +000011163 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011164 default: break;
11165 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011166 case MVT::f32:
11167 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011168 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011169 case MVT::f64:
11170 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011171 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011172 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011173 case MVT::v16i8:
11174 case MVT::v8i16:
11175 case MVT::v4i32:
11176 case MVT::v2i64:
11177 case MVT::v4f32:
11178 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011179 return std::make_pair(0U, X86::VR128RegisterClass);
11180 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011181 break;
11182 }
11183 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011184
Chris Lattnerf76d1802006-07-31 23:26:50 +000011185 // Use the default implementation in TargetLowering to convert the register
11186 // constraint into a member of a register class.
11187 std::pair<unsigned, const TargetRegisterClass*> Res;
11188 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011189
11190 // Not found as a standard register?
11191 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011192 // Map st(0) -> st(7) -> ST0
11193 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11194 tolower(Constraint[1]) == 's' &&
11195 tolower(Constraint[2]) == 't' &&
11196 Constraint[3] == '(' &&
11197 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11198 Constraint[5] == ')' &&
11199 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011200
Chris Lattner56d77c72009-09-13 22:41:48 +000011201 Res.first = X86::ST0+Constraint[4]-'0';
11202 Res.second = X86::RFP80RegisterClass;
11203 return Res;
11204 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011205
Chris Lattner56d77c72009-09-13 22:41:48 +000011206 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011207 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011208 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011209 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011210 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011211 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011212
11213 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011214 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011215 Res.first = X86::EFLAGS;
11216 Res.second = X86::CCRRegisterClass;
11217 return Res;
11218 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011219
Dale Johannesen330169f2008-11-13 21:52:36 +000011220 // 'A' means EAX + EDX.
11221 if (Constraint == "A") {
11222 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011223 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011224 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011225 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011226 return Res;
11227 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011228
Chris Lattnerf76d1802006-07-31 23:26:50 +000011229 // Otherwise, check to see if this is a register class of the wrong value
11230 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11231 // turn into {ax},{dx}.
11232 if (Res.second->hasType(VT))
11233 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011234
Chris Lattnerf76d1802006-07-31 23:26:50 +000011235 // All of the single-register GCC register classes map their values onto
11236 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11237 // really want an 8-bit or 32-bit register, map to the appropriate register
11238 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011239 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011240 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011241 unsigned DestReg = 0;
11242 switch (Res.first) {
11243 default: break;
11244 case X86::AX: DestReg = X86::AL; break;
11245 case X86::DX: DestReg = X86::DL; break;
11246 case X86::CX: DestReg = X86::CL; break;
11247 case X86::BX: DestReg = X86::BL; break;
11248 }
11249 if (DestReg) {
11250 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011251 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011252 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011253 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011254 unsigned DestReg = 0;
11255 switch (Res.first) {
11256 default: break;
11257 case X86::AX: DestReg = X86::EAX; break;
11258 case X86::DX: DestReg = X86::EDX; break;
11259 case X86::CX: DestReg = X86::ECX; break;
11260 case X86::BX: DestReg = X86::EBX; break;
11261 case X86::SI: DestReg = X86::ESI; break;
11262 case X86::DI: DestReg = X86::EDI; break;
11263 case X86::BP: DestReg = X86::EBP; break;
11264 case X86::SP: DestReg = X86::ESP; break;
11265 }
11266 if (DestReg) {
11267 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011268 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011269 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011270 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011271 unsigned DestReg = 0;
11272 switch (Res.first) {
11273 default: break;
11274 case X86::AX: DestReg = X86::RAX; break;
11275 case X86::DX: DestReg = X86::RDX; break;
11276 case X86::CX: DestReg = X86::RCX; break;
11277 case X86::BX: DestReg = X86::RBX; break;
11278 case X86::SI: DestReg = X86::RSI; break;
11279 case X86::DI: DestReg = X86::RDI; break;
11280 case X86::BP: DestReg = X86::RBP; break;
11281 case X86::SP: DestReg = X86::RSP; break;
11282 }
11283 if (DestReg) {
11284 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011285 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011286 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011287 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011288 } else if (Res.second == X86::FR32RegisterClass ||
11289 Res.second == X86::FR64RegisterClass ||
11290 Res.second == X86::VR128RegisterClass) {
11291 // Handle references to XMM physical registers that got mapped into the
11292 // wrong class. This can happen with constraints like {xmm0} where the
11293 // target independent register mapper will just pick the first match it can
11294 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011295 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011296 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011297 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011298 Res.second = X86::FR64RegisterClass;
11299 else if (X86::VR128RegisterClass->hasType(VT))
11300 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011301 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011302
Chris Lattnerf76d1802006-07-31 23:26:50 +000011303 return Res;
11304}