blob: 1c6b2877889f5f169e76bdad7092a08a79ec3cef [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000035#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Tilmann Schellerffd02002009-07-03 06:45:56 +000038static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
39 CCValAssign::LocInfo &LocInfo,
40 ISD::ArgFlagsTy &ArgFlags,
41 CCState &State);
42static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
43 MVT &LocVT,
44 CCValAssign::LocInfo &LocInfo,
45 ISD::ArgFlagsTy &ArgFlags,
46 CCState &State);
47static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
48 MVT &LocVT,
49 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
52
Scott Michelfdc40a02009-02-17 22:15:04 +000053static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000054cl::desc("enable preincrement load/store generation on PPC (experimental)"),
55 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Chris Lattner331d1bc2006-11-02 01:44:04 +000057PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000058 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000059
Nate Begeman405e3ec2005-10-21 00:02:42 +000060 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000061
Chris Lattnerd145a612005-09-27 22:18:25 +000062 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000063 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000065
Chris Lattner7c5a3d32005-08-16 17:14:42 +000066 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000067 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
68 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
69 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Evan Chengc5484282006-10-04 00:56:09 +000071 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000072 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
73 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000074
Chris Lattnerddf89562008-01-17 19:59:44 +000075 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner94e509c2006-11-10 23:58:45 +000077 // PowerPC has pre-inc load and store's.
78 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
79 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
80 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000081 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
82 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000083 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
84 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
85 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000086 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
87 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
88
Dale Johannesen6eaeff22007-10-10 01:01:31 +000089 // This is used in the ppcf128->int sequence. Note it has different semantics
90 // from FP_ROUND: that rounds to nearest, this rounds to zero.
91 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000092
Chris Lattner7c5a3d32005-08-16 17:14:42 +000093 // PowerPC has no SREM/UREM instructions
94 setOperationAction(ISD::SREM, MVT::i32, Expand);
95 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000096 setOperationAction(ISD::SREM, MVT::i64, Expand);
97 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000098
99 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
100 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
101 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
102 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
103 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
104 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
105 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
106 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
107 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000108
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000109 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::FSIN , MVT::f64, Expand);
111 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000112 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000113 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 setOperationAction(ISD::FSIN , MVT::f32, Expand);
115 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000116 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000117 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000118
Dan Gohman1a024862008-01-31 00:41:03 +0000119 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000121 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000122 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000123 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
124 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
125 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000126
Chris Lattner9601a862006-03-05 05:08:37 +0000127 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
128 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000129
Nate Begemand88fc032006-01-14 03:14:10 +0000130 // PowerPC does not have BSWAP, CTPOP or CTTZ
131 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
133 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000134 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
135 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
136 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000137
Nate Begeman35ef9132006-01-11 21:21:00 +0000138 // PowerPC does not have ROTR
139 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000140 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000142 // PowerPC does not have Select
143 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000144 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000145 setOperationAction(ISD::SELECT, MVT::f32, Expand);
146 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000148 // PowerPC wants to turn select_cc of FP into fsel when possible.
149 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
150 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000151
Nate Begeman750ac1b2006-02-01 07:19:44 +0000152 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000153 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begeman81e80972006-03-17 01:40:33 +0000155 // PowerPC does not have BRCOND which requires SetCC
156 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000157
158 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000159
Chris Lattnerf7605322005-08-31 21:09:52 +0000160 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
161 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000162
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000163 // PowerPC does not have [U|S]INT_TO_FP
164 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
165 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
166
Chris Lattner53e88452005-12-23 05:13:35 +0000167 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
168 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000169 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
170 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000171
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000172 // We cannot sextinreg(i1). Expand to shifts.
173 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000174
Jim Laskeyabf6d172006-01-05 01:25:28 +0000175 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000176 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000177 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000178
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000179 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
180 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
181 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
182 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
184
185 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000186 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000187 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000188 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000189 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000190 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000191 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000192 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000193 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
194 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
Nate Begeman1db3c922008-08-11 17:36:31 +0000196 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000197 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000198
Nate Begeman1db3c922008-08-11 17:36:31 +0000199 // TRAP is legal.
200 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000201
202 // TRAMPOLINE is custom lowered.
203 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
204
Nate Begemanacc398c2006-01-25 18:21:52 +0000205 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
206 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000208 // VAARG is custom lowered with the SVR4 ABI
209 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI())
Nicolas Geoffray01119992007-04-03 13:59:52 +0000210 setOperationAction(ISD::VAARG, MVT::Other, Custom);
211 else
212 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000213
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000214 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000215 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
216 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000217 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000218 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000219 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
220 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000221
Chris Lattner6d92cad2006-03-26 10:06:40 +0000222 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000223 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Dale Johannesen53e4e442008-11-07 22:54:33 +0000225 // Comparisons that require checking two conditions.
226 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
227 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
228 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
229 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
230 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
231 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
232 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
233 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
234 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000238
Chris Lattnera7a58542006-06-16 17:34:12 +0000239 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000240 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000241 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000242 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000243 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000244 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000245 // This is just the low 32 bits of a (signed) fp->i64 conversion.
246 // We cannot do this with Promote because i64 is not a legal type.
247 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattner7fbcef72006-03-24 07:53:47 +0000249 // FIXME: disable this lowered code. This generates 64-bit register values,
250 // and we don't model the fact that the top part is clobbered by calls. We
251 // need to flag these together so that the value isn't live across a call.
252 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000253 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000254 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000255 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000256 }
257
Chris Lattnera7a58542006-06-16 17:34:12 +0000258 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000259 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000260 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000261 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
262 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000263 // 64-bit PowerPC wants to expand i128 shifts itself.
264 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
265 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
266 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000267 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000268 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000269 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
270 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
271 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000272 }
Evan Chengd30bf012006-03-01 01:11:20 +0000273
Nate Begeman425a9692005-11-29 08:17:20 +0000274 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000275 // First set operation action for all vector types to expand. Then we
276 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000277 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
278 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
279 MVT VT = (MVT::SimpleValueType)i;
280
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000281 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000282 setOperationAction(ISD::ADD , VT, Legal);
283 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Chris Lattner7ff7e672006-04-04 17:25:31 +0000285 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000286 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
287 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000288
289 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290 setOperationAction(ISD::AND , VT, Promote);
291 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
292 setOperationAction(ISD::OR , VT, Promote);
293 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
294 setOperationAction(ISD::XOR , VT, Promote);
295 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
296 setOperationAction(ISD::LOAD , VT, Promote);
297 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
298 setOperationAction(ISD::SELECT, VT, Promote);
299 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
300 setOperationAction(ISD::STORE, VT, Promote);
301 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000302
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000303 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::MUL , VT, Expand);
305 setOperationAction(ISD::SDIV, VT, Expand);
306 setOperationAction(ISD::SREM, VT, Expand);
307 setOperationAction(ISD::UDIV, VT, Expand);
308 setOperationAction(ISD::UREM, VT, Expand);
309 setOperationAction(ISD::FDIV, VT, Expand);
310 setOperationAction(ISD::FNEG, VT, Expand);
311 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
312 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
313 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
314 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
315 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
316 setOperationAction(ISD::UDIVREM, VT, Expand);
317 setOperationAction(ISD::SDIVREM, VT, Expand);
318 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
319 setOperationAction(ISD::FPOW, VT, Expand);
320 setOperationAction(ISD::CTPOP, VT, Expand);
321 setOperationAction(ISD::CTLZ, VT, Expand);
322 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000323 }
324
Chris Lattner7ff7e672006-04-04 17:25:31 +0000325 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
326 // with merges, splats, etc.
327 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
328
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000329 setOperationAction(ISD::AND , MVT::v4i32, Legal);
330 setOperationAction(ISD::OR , MVT::v4i32, Legal);
331 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
332 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
333 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
334 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000335
Nate Begeman425a9692005-11-29 08:17:20 +0000336 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000337 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000338 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
339 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000340
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000341 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000342 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000343 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000344 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000345
Chris Lattnerb2177b92006-03-19 06:55:52 +0000346 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
347 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000348
Chris Lattner541f91b2006-04-02 00:43:36 +0000349 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
350 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000351 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
352 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000353 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000354
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000355 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000356 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000357
Jim Laskey2ad9f172007-02-22 14:56:36 +0000358 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000359 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000360 setExceptionPointerRegister(PPC::X3);
361 setExceptionSelectorRegister(PPC::X4);
362 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000363 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000364 setExceptionPointerRegister(PPC::R3);
365 setExceptionSelectorRegister(PPC::R4);
366 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000368 // We have target-specific dag combine patterns for the following nodes:
369 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000370 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000371 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000372 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000373
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000374 // Darwin long double math library functions have $LDBL128 appended.
375 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000376 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000377 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
378 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000379 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
380 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000381 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
382 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
383 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
384 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
385 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000386 }
387
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000388 computeRegisterProperties();
389}
390
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000391/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
392/// function arguments in the caller parameter area.
393unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
394 TargetMachine &TM = getTargetMachine();
395 // Darwin passes everything on 4 byte boundary.
396 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
397 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000398 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000399 return 4;
400}
401
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000402const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
403 switch (Opcode) {
404 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000405 case PPCISD::FSEL: return "PPCISD::FSEL";
406 case PPCISD::FCFID: return "PPCISD::FCFID";
407 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
408 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
409 case PPCISD::STFIWX: return "PPCISD::STFIWX";
410 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
411 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
412 case PPCISD::VPERM: return "PPCISD::VPERM";
413 case PPCISD::Hi: return "PPCISD::Hi";
414 case PPCISD::Lo: return "PPCISD::Lo";
415 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
416 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
417 case PPCISD::SRL: return "PPCISD::SRL";
418 case PPCISD::SRA: return "PPCISD::SRA";
419 case PPCISD::SHL: return "PPCISD::SHL";
420 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
421 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000422 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
423 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Evan Cheng53301922008-07-12 02:23:19 +0000424 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000425 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
426 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000427 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
428 case PPCISD::MFCR: return "PPCISD::MFCR";
429 case PPCISD::VCMP: return "PPCISD::VCMP";
430 case PPCISD::VCMPo: return "PPCISD::VCMPo";
431 case PPCISD::LBRX: return "PPCISD::LBRX";
432 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000433 case PPCISD::LARX: return "PPCISD::LARX";
434 case PPCISD::STCX: return "PPCISD::STCX";
435 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
436 case PPCISD::MFFS: return "PPCISD::MFFS";
437 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
438 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
439 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
440 case PPCISD::MTFSF: return "PPCISD::MTFSF";
441 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
442 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000443 }
444}
445
Duncan Sands5480c042009-01-01 15:52:00 +0000446MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000447 return MVT::i32;
448}
449
Bill Wendlingb4202b82009-07-01 18:50:55 +0000450/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000451unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
452 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
453 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
454 else
455 return 2;
456}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000457
Chris Lattner1a635d62006-04-14 06:01:58 +0000458//===----------------------------------------------------------------------===//
459// Node matching predicates, for use by the tblgen matching code.
460//===----------------------------------------------------------------------===//
461
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000462/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000463static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000464 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000465 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000466 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000467 // Maybe this has already been legalized into the constant pool?
468 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000469 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000470 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000471 }
472 return false;
473}
474
Chris Lattnerddb739e2006-04-06 17:23:16 +0000475/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
476/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000477static bool isConstantOrUndef(int Op, int Val) {
478 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000479}
480
481/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
482/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000483bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000484 if (!isUnary) {
485 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000486 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000487 return false;
488 } else {
489 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000490 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
491 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000492 return false;
493 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000494 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000495}
496
497/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
498/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000499bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000500 if (!isUnary) {
501 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000502 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
503 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000504 return false;
505 } else {
506 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000507 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
508 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
509 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
510 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000511 return false;
512 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000513 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000514}
515
Chris Lattnercaad1632006-04-06 22:02:42 +0000516/// isVMerge - Common function, used to match vmrg* shuffles.
517///
Nate Begeman9008ca62009-04-27 18:41:29 +0000518static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000519 unsigned LHSStart, unsigned RHSStart) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000520 assert(N->getValueType(0) == MVT::v16i8 &&
521 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000522 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
523 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000524
Chris Lattner116cc482006-04-06 21:11:54 +0000525 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
526 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000527 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000528 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000529 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000530 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000531 return false;
532 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000533 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000534}
535
536/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
537/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000538bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
539 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000540 if (!isUnary)
541 return isVMerge(N, UnitSize, 8, 24);
542 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000543}
544
545/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
546/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000547bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
548 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000549 if (!isUnary)
550 return isVMerge(N, UnitSize, 0, 16);
551 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000552}
553
554
Chris Lattnerd0608e12006-04-06 18:26:28 +0000555/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
556/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000557int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000558 assert(N->getValueType(0) == MVT::v16i8 &&
559 "PPC only supports shuffles by bytes!");
560
561 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
562
Chris Lattnerd0608e12006-04-06 18:26:28 +0000563 // Find the first non-undef value in the shuffle mask.
564 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000565 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000566 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000567
Chris Lattnerd0608e12006-04-06 18:26:28 +0000568 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000569
Nate Begeman9008ca62009-04-27 18:41:29 +0000570 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000571 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000572 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 if (ShiftAmt < i) return -1;
574 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000575
Chris Lattnerf24380e2006-04-06 22:28:36 +0000576 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000577 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000578 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000580 return -1;
581 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000583 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000585 return -1;
586 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587 return ShiftAmt;
588}
Chris Lattneref819f82006-03-20 06:33:01 +0000589
590/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
591/// specifies a splat of a single element that is suitable for input to
592/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000593bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
594 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000595 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000596
Chris Lattner88a99ef2006-03-20 06:37:44 +0000597 // This is a splat operation if each element of the permute is the same, and
598 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000599 unsigned ElementBase = N->getMaskElt(0);
600
601 // FIXME: Handle UNDEF elements too!
602 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000603 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000604
Nate Begeman9008ca62009-04-27 18:41:29 +0000605 // Check that the indices are consecutive, in the case of a multi-byte element
606 // splatted with a v16i8 mask.
607 for (unsigned i = 1; i != EltSize; ++i)
608 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000609 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000610
Chris Lattner7ff7e672006-04-04 17:25:31 +0000611 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000612 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000613 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000614 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000615 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000616 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000617 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000618}
619
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000620/// isAllNegativeZeroVector - Returns true if all elements of build_vector
621/// are -0.0.
622bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
624
625 APInt APVal, APUndef;
626 unsigned BitSize;
627 bool HasAnyUndefs;
628
629 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32))
630 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000631 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000632
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000633 return false;
634}
635
Chris Lattneref819f82006-03-20 06:33:01 +0000636/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
637/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000638unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
640 assert(isSplatShuffleMask(SVOp, EltSize));
641 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000642}
643
Chris Lattnere87192a2006-04-12 17:37:20 +0000644/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000645/// by using a vspltis[bhw] instruction of the specified element size, return
646/// the constant being splatted. The ByteSize field indicates the number of
647/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000648SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
649 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000650
651 // If ByteSize of the splat is bigger than the element size of the
652 // build_vector, then we have a case where we are checking for a splat where
653 // multiple elements of the buildvector are folded together into a single
654 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
655 unsigned EltSize = 16/N->getNumOperands();
656 if (EltSize < ByteSize) {
657 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000658 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000659 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Chris Lattner79d9a882006-04-08 07:14:26 +0000661 // See if all of the elements in the buildvector agree across.
662 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
663 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
664 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000665 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000666
Scott Michelfdc40a02009-02-17 22:15:04 +0000667
Gabor Greifba36cb52008-08-28 21:40:38 +0000668 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000669 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
670 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000671 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000673
Chris Lattner79d9a882006-04-08 07:14:26 +0000674 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
675 // either constant or undef values that are identical for each chunk. See
676 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000677
Chris Lattner79d9a882006-04-08 07:14:26 +0000678 // Check to see if all of the leading entries are either 0 or -1. If
679 // neither, then this won't fit into the immediate field.
680 bool LeadingZero = true;
681 bool LeadingOnes = true;
682 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000683 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000684
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
686 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
687 }
688 // Finally, check the least significant entry.
689 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000690 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000691 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000692 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000693 if (Val < 16)
694 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
695 }
696 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000698 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000699 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000700 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
701 return DAG.getTargetConstant(Val, MVT::i32);
702 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000703
Dan Gohman475871a2008-07-27 21:46:04 +0000704 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000705 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000706
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000707 // Check to see if this buildvec has a single non-undef value in its elements.
708 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
709 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000710 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000711 OpVal = N->getOperand(i);
712 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000713 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000714 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000715
Gabor Greifba36cb52008-08-28 21:40:38 +0000716 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Eli Friedman1a8229b2009-05-24 02:03:36 +0000718 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000719 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000720 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000721 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000722 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
723 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000724 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 }
726
727 // If the splat value is larger than the element value, then we can never do
728 // this splat. The only case that we could fit the replicated bits into our
729 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000730 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732 // If the element value is larger than the splat value, cut it in half and
733 // check to see if the two halves are equal. Continue doing this until we
734 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
735 while (ValSizeInBytes > ByteSize) {
736 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000737
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000738 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000739 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
740 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000741 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000742 }
743
744 // Properly sign extend the value.
745 int ShAmt = (4-ByteSize)*8;
746 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000748 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000749 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000750
Chris Lattner140a58f2006-04-08 06:46:53 +0000751 // Finally, if this value fits in a 5 bit sext field, return it
752 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
753 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000754 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000755}
756
Chris Lattner1a635d62006-04-14 06:01:58 +0000757//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000758// Addressing Mode Selection
759//===----------------------------------------------------------------------===//
760
761/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
762/// or 64-bit immediate, and if the value can be accurately represented as a
763/// sign extension from a 16-bit value. If so, this returns true and the
764/// immediate.
765static bool isIntS16Immediate(SDNode *N, short &Imm) {
766 if (N->getOpcode() != ISD::Constant)
767 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000768
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000769 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000770 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000771 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000772 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000773 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000774}
Dan Gohman475871a2008-07-27 21:46:04 +0000775static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000776 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000777}
778
779
780/// SelectAddressRegReg - Given the specified addressed, check to see if it
781/// can be represented as an indexed [r+r] operation. Returns false if it
782/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000783bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
784 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000785 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786 short imm = 0;
787 if (N.getOpcode() == ISD::ADD) {
788 if (isIntS16Immediate(N.getOperand(1), imm))
789 return false; // r+i
790 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
791 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000792
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793 Base = N.getOperand(0);
794 Index = N.getOperand(1);
795 return true;
796 } else if (N.getOpcode() == ISD::OR) {
797 if (isIntS16Immediate(N.getOperand(1), imm))
798 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000799
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 // If this is an or of disjoint bitfields, we can codegen this as an add
801 // (for better address arithmetic) if the LHS and RHS of the OR are provably
802 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000803 APInt LHSKnownZero, LHSKnownOne;
804 APInt RHSKnownZero, RHSKnownOne;
805 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000806 APInt::getAllOnesValue(N.getOperand(0)
807 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000808 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000810 if (LHSKnownZero.getBoolValue()) {
811 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000812 APInt::getAllOnesValue(N.getOperand(1)
813 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000814 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000815 // If all of the bits are known zero on the LHS or RHS, the add won't
816 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000817 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000818 Base = N.getOperand(0);
819 Index = N.getOperand(1);
820 return true;
821 }
822 }
823 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 return false;
826}
827
828/// Returns true if the address N can be represented by a base register plus
829/// a signed 16-bit displacement [r+imm], and if it is not better
830/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000831bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000832 SDValue &Base,
833 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000834 // FIXME dl should come from parent load or store, not from address
835 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000836 // If this can be more profitably realized as r+r, fail.
837 if (SelectAddressRegReg(N, Disp, Base, DAG))
838 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000839
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000840 if (N.getOpcode() == ISD::ADD) {
841 short imm = 0;
842 if (isIntS16Immediate(N.getOperand(1), imm)) {
843 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
844 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
845 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
846 } else {
847 Base = N.getOperand(0);
848 }
849 return true; // [r+i]
850 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
851 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000852 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000853 && "Cannot handle constant offsets yet!");
854 Disp = N.getOperand(1).getOperand(0); // The global address.
855 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
856 Disp.getOpcode() == ISD::TargetConstantPool ||
857 Disp.getOpcode() == ISD::TargetJumpTable);
858 Base = N.getOperand(0);
859 return true; // [&g+r]
860 }
861 } else if (N.getOpcode() == ISD::OR) {
862 short imm = 0;
863 if (isIntS16Immediate(N.getOperand(1), imm)) {
864 // If this is an or of disjoint bitfields, we can codegen this as an add
865 // (for better address arithmetic) if the LHS and RHS of the OR are
866 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000867 APInt LHSKnownZero, LHSKnownOne;
868 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000869 APInt::getAllOnesValue(N.getOperand(0)
870 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000871 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000872
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000873 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000874 // If all of the bits are known zero on the LHS or RHS, the add won't
875 // carry.
876 Base = N.getOperand(0);
877 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
878 return true;
879 }
880 }
881 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
882 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 // If this address fits entirely in a 16-bit sext immediate field, codegen
885 // this as "d, 0"
886 short Imm;
887 if (isIntS16Immediate(CN, Imm)) {
888 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
889 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
890 return true;
891 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000892
893 // Handle 32-bit sext immediates with LIS + addr mode.
894 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000895 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
896 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000899 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattnerbc681d62007-02-17 06:44:03 +0000901 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
902 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000903 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000904 return true;
905 }
906 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 Disp = DAG.getTargetConstant(0, getPointerTy());
909 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
910 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
911 else
912 Base = N;
913 return true; // [r+0]
914}
915
916/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
917/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000918bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
919 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000920 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921 // Check to see if we can easily represent this as an [r+r] address. This
922 // will fail if it thinks that the address is more profitably represented as
923 // reg+imm, e.g. where imm = 0.
924 if (SelectAddressRegReg(N, Base, Index, DAG))
925 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 // If the operand is an addition, always emit this as [r+r], since this is
928 // better (for code size, and execution, as the memop does the add for free)
929 // than emitting an explicit add.
930 if (N.getOpcode() == ISD::ADD) {
931 Base = N.getOperand(0);
932 Index = N.getOperand(1);
933 return true;
934 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936 // Otherwise, do it the hard way, using R0 as the base register.
937 Base = DAG.getRegister(PPC::R0, N.getValueType());
938 Index = N;
939 return true;
940}
941
942/// SelectAddressRegImmShift - Returns true if the address N can be
943/// represented by a base register plus a signed 14-bit displacement
944/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000945bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
946 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000947 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000948 // FIXME dl should come from the parent load or store, not the address
949 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 // If this can be more profitably realized as r+r, fail.
951 if (SelectAddressRegReg(N, Disp, Base, DAG))
952 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000953
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 if (N.getOpcode() == ISD::ADD) {
955 short imm = 0;
956 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
957 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
958 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
959 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
960 } else {
961 Base = N.getOperand(0);
962 }
963 return true; // [r+i]
964 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
965 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000966 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 && "Cannot handle constant offsets yet!");
968 Disp = N.getOperand(1).getOperand(0); // The global address.
969 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
970 Disp.getOpcode() == ISD::TargetConstantPool ||
971 Disp.getOpcode() == ISD::TargetJumpTable);
972 Base = N.getOperand(0);
973 return true; // [&g+r]
974 }
975 } else if (N.getOpcode() == ISD::OR) {
976 short imm = 0;
977 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
978 // If this is an or of disjoint bitfields, we can codegen this as an add
979 // (for better address arithmetic) if the LHS and RHS of the OR are
980 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000981 APInt LHSKnownZero, LHSKnownOne;
982 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000983 APInt::getAllOnesValue(N.getOperand(0)
984 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000985 LHSKnownZero, LHSKnownOne);
986 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 // If all of the bits are known zero on the LHS or RHS, the add won't
988 // carry.
989 Base = N.getOperand(0);
990 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
991 return true;
992 }
993 }
994 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000995 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000996 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000997 // If this address fits entirely in a 14-bit sext immediate field, codegen
998 // this as "d, 0"
999 short Imm;
1000 if (isIntS16Immediate(CN, Imm)) {
1001 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1002 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1003 return true;
1004 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001005
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001006 // Fold the low-part of 32-bit absolute addresses into addr mode.
1007 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001008 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1009 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001010
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001011 // Otherwise, break this down into an LIS + disp.
1012 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001013 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1014 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001015 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 return true;
1017 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001018 }
1019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 Disp = DAG.getTargetConstant(0, getPointerTy());
1022 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1023 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1024 else
1025 Base = N;
1026 return true; // [r+0]
1027}
1028
1029
1030/// getPreIndexedAddressParts - returns true by value, base pointer and
1031/// offset pointer and addressing mode by reference if the node's address
1032/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001033bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1034 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001035 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001036 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001037 // Disabled by default for now.
1038 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001039
Dan Gohman475871a2008-07-27 21:46:04 +00001040 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001041 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001042 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1043 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001044 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001045
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001047 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001048 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001049 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 } else
1051 return false;
1052
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001053 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001054 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001055 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Chris Lattner0851b4f2006-11-15 19:55:13 +00001057 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattner0851b4f2006-11-15 19:55:13 +00001059 // LDU/STU use reg+imm*4, others use reg+imm.
1060 if (VT != MVT::i64) {
1061 // reg + imm
1062 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1063 return false;
1064 } else {
1065 // reg + imm * 4.
1066 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1067 return false;
1068 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001069
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001070 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1072 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001073 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001074 LD->getExtensionType() == ISD::SEXTLOAD &&
1075 isa<ConstantSDNode>(Offset))
1076 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001077 }
1078
Chris Lattner4eab7142006-11-10 02:08:47 +00001079 AM = ISD::PRE_INC;
1080 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081}
1082
1083//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001084// LowerOperation implementation
1085//===----------------------------------------------------------------------===//
1086
Scott Michelfdc40a02009-02-17 22:15:04 +00001087SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001088 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001089 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001090 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001091 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1093 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001094 // FIXME there isn't really any debug info here
1095 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001096
1097 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Dale Johannesende064702009-02-06 21:50:26 +00001099 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1100 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001101
Chris Lattner1a635d62006-04-14 06:01:58 +00001102 // If this is a non-darwin platform, we don't support non-static relo models
1103 // yet.
1104 if (TM.getRelocationModel() == Reloc::Static ||
1105 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1106 // Generate non-pic code that has direct accesses to the constant pool.
1107 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001108 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001110
Chris Lattner35d86fe2006-07-26 21:12:04 +00001111 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001112 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001113 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001114 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001115 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Dale Johannesende064702009-02-06 21:50:26 +00001118 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001119 return Lo;
1120}
1121
Dan Gohman475871a2008-07-27 21:46:04 +00001122SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001123 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001124 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001125 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1126 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001127 // FIXME there isn't really any debug loc here
1128 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Nate Begeman37efe672006-04-22 18:53:45 +00001130 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001131
Dale Johannesende064702009-02-06 21:50:26 +00001132 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1133 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001134
Nate Begeman37efe672006-04-22 18:53:45 +00001135 // If this is a non-darwin platform, we don't support non-static relo models
1136 // yet.
1137 if (TM.getRelocationModel() == Reloc::Static ||
1138 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1139 // Generate non-pic code that has direct accesses to the constant pool.
1140 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001141 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001143
Chris Lattner35d86fe2006-07-26 21:12:04 +00001144 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001145 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001146 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001147 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001148 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001150
Dale Johannesende064702009-02-06 21:50:26 +00001151 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001152 return Lo;
1153}
1154
Scott Michelfdc40a02009-02-17 22:15:04 +00001155SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001156 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001157 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001158 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001159}
1160
Scott Michelfdc40a02009-02-17 22:15:04 +00001161SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001162 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001163 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001164 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1165 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001166 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001167 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001168 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001169 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001170
Chris Lattner1a635d62006-04-14 06:01:58 +00001171 const TargetMachine &TM = DAG.getTarget();
1172
Dale Johannesen33c960f2009-02-04 20:06:27 +00001173 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1174 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001175
Chris Lattner1a635d62006-04-14 06:01:58 +00001176 // If this is a non-darwin platform, we don't support non-static relo models
1177 // yet.
1178 if (TM.getRelocationModel() == Reloc::Static ||
1179 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1180 // Generate non-pic code that has direct accesses to globals.
1181 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001182 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001184
Chris Lattner35d86fe2006-07-26 21:12:04 +00001185 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001186 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001187 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001188 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001189 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001190 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001191
Dale Johannesen33c960f2009-02-04 20:06:27 +00001192 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001193
Chris Lattner57fc62c2006-12-11 23:22:45 +00001194 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001195 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner1a635d62006-04-14 06:01:58 +00001197 // If the global is weak or external, we have to go through the lazy
1198 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001199 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001200}
1201
Dan Gohman475871a2008-07-27 21:46:04 +00001202SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001203 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001204 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Chris Lattner1a635d62006-04-14 06:01:58 +00001206 // If we're comparing for equality to zero, expose the fact that this is
1207 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1208 // fold the new nodes.
1209 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1210 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001211 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001212 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001213 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001214 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001215 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001216 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001217 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001218 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1219 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001220 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001221 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001223 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 // optimized. FIXME: revisit this when we can custom lower all setcc
1225 // optimizations.
1226 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001227 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001229
Chris Lattner1a635d62006-04-14 06:01:58 +00001230 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001231 // by xor'ing the rhs with the lhs, which is faster than setting a
1232 // condition register, reading it back out, and masking the correct bit. The
1233 // normal approach here uses sub to do this instead of xor. Using xor exposes
1234 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001235 MVT LHSVT = Op.getOperand(0).getValueType();
1236 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1237 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001238 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001239 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001240 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001241 }
Dan Gohman475871a2008-07-27 21:46:04 +00001242 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001243}
1244
Dan Gohman475871a2008-07-27 21:46:04 +00001245SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001246 int VarArgsFrameIndex,
1247 int VarArgsStackOffset,
1248 unsigned VarArgsNumGPR,
1249 unsigned VarArgsNumFPR,
1250 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001252 assert(0 && "VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001253 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001254}
1255
Bill Wendling77959322008-09-17 00:30:57 +00001256SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1257 SDValue Chain = Op.getOperand(0);
1258 SDValue Trmp = Op.getOperand(1); // trampoline
1259 SDValue FPtr = Op.getOperand(2); // nested function
1260 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001261 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001262
1263 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1264 bool isPPC64 = (PtrVT == MVT::i64);
1265 const Type *IntPtrTy =
1266 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1267
Scott Michelfdc40a02009-02-17 22:15:04 +00001268 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001269 TargetLowering::ArgListEntry Entry;
1270
1271 Entry.Ty = IntPtrTy;
1272 Entry.Node = Trmp; Args.push_back(Entry);
1273
1274 // TrampSize == (isPPC64 ? 48 : 40);
1275 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1276 isPPC64 ? MVT::i64 : MVT::i32);
1277 Args.push_back(Entry);
1278
1279 Entry.Node = FPtr; Args.push_back(Entry);
1280 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001281
Bill Wendling77959322008-09-17 00:30:57 +00001282 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1283 std::pair<SDValue, SDValue> CallResult =
1284 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00001285 false, false, 0, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001286 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001287 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001288
1289 SDValue Ops[] =
1290 { CallResult.first, CallResult.second };
1291
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001292 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001293}
1294
Dan Gohman475871a2008-07-27 21:46:04 +00001295SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001296 int VarArgsFrameIndex,
1297 int VarArgsStackOffset,
1298 unsigned VarArgsNumGPR,
1299 unsigned VarArgsNumFPR,
1300 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001301 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001302
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001303 if (Subtarget.isDarwinABI()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001304 // vastart just stores the address of the VarArgsFrameIndex slot into the
1305 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001306 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001308 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001309 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001310 }
1311
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001312 // For the SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001313 // We suppose the given va_list is already allocated.
1314 //
1315 // typedef struct {
1316 // char gpr; /* index into the array of 8 GPRs
1317 // * stored in the register save area
1318 // * gpr=0 corresponds to r3,
1319 // * gpr=1 to r4, etc.
1320 // */
1321 // char fpr; /* index into the array of 8 FPRs
1322 // * stored in the register save area
1323 // * fpr=0 corresponds to f1,
1324 // * fpr=1 to f2, etc.
1325 // */
1326 // char *overflow_arg_area;
1327 // /* location on stack that holds
1328 // * the next overflow argument
1329 // */
1330 // char *reg_save_area;
1331 // /* where r3:r10 and f1:f8 (if saved)
1332 // * are stored
1333 // */
1334 // } va_list[1];
1335
1336
Tilmann Schellerffd02002009-07-03 06:45:56 +00001337 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i32);
1338 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001339
Nicolas Geoffray01119992007-04-03 13:59:52 +00001340
Duncan Sands83ec4b62008-06-06 12:08:01 +00001341 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001342
Dan Gohman475871a2008-07-27 21:46:04 +00001343 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1344 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Duncan Sands83ec4b62008-06-06 12:08:01 +00001346 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001347 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001348
Duncan Sands83ec4b62008-06-06 12:08:01 +00001349 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001351
1352 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001353 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001354
Dan Gohman69de1932008-02-06 22:27:42 +00001355 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001356
Nicolas Geoffray01119992007-04-03 13:59:52 +00001357 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001358 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
1359 Op.getOperand(1), SV, 0, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001360 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001361 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001362 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001363
Nicolas Geoffray01119992007-04-03 13:59:52 +00001364 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001365 SDValue secondStore =
Tilmann Schellerffd02002009-07-03 06:45:56 +00001366 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001367 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001368 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001369
Nicolas Geoffray01119992007-04-03 13:59:52 +00001370 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001371 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001372 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001373 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001374 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001375
1376 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001377 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001378
Chris Lattner1a635d62006-04-14 06:01:58 +00001379}
1380
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001381#include "PPCGenCallingConv.inc"
1382
Tilmann Schellerffd02002009-07-03 06:45:56 +00001383static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1384 CCValAssign::LocInfo &LocInfo,
1385 ISD::ArgFlagsTy &ArgFlags,
1386 CCState &State) {
1387 return true;
1388}
1389
1390static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1391 MVT &LocVT,
1392 CCValAssign::LocInfo &LocInfo,
1393 ISD::ArgFlagsTy &ArgFlags,
1394 CCState &State) {
1395 static const unsigned ArgRegs[] = {
1396 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1397 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1398 };
1399 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1400
1401 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1402
1403 // Skip one register if the first unallocated register has an even register
1404 // number and there are still argument registers available which have not been
1405 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1406 // need to skip a register if RegNum is odd.
1407 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1408 State.AllocateReg(ArgRegs[RegNum]);
1409 }
1410
1411 // Always return false here, as this function only makes sure that the first
1412 // unallocated register has an odd register number and does not actually
1413 // allocate a register for the current argument.
1414 return false;
1415}
1416
1417static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1418 MVT &LocVT,
1419 CCValAssign::LocInfo &LocInfo,
1420 ISD::ArgFlagsTy &ArgFlags,
1421 CCState &State) {
1422 static const unsigned ArgRegs[] = {
1423 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1424 PPC::F8
1425 };
1426
1427 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1428
1429 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1430
1431 // If there is only one Floating-point register left we need to put both f64
1432 // values of a split ppc_fp128 value on the stack.
1433 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1434 State.AllocateReg(ArgRegs[RegNum]);
1435 }
1436
1437 // Always return false here, as this function only makes sure that the two f64
1438 // values a ppc_fp128 value is split into are both passed in registers or both
1439 // passed on the stack and does not actually allocate a register for the
1440 // current argument.
1441 return false;
1442}
1443
Chris Lattner9f0bc652007-02-25 05:34:32 +00001444/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1445/// depending on which subtarget is selected.
1446static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001447 if (Subtarget.isDarwinABI()) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001448 static const unsigned FPR[] = {
1449 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1450 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1451 };
1452 return FPR;
1453 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001454
1455
Chris Lattner9f0bc652007-02-25 05:34:32 +00001456 static const unsigned FPR[] = {
1457 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001458 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001459 };
1460 return FPR;
1461}
1462
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001463/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1464/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001465static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001466 unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001467 MVT ArgVT = Arg.getValueType();
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001468 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001469 if (Flags.isByVal())
1470 ArgSize = Flags.getByValSize();
1471 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1472
1473 return ArgSize;
1474}
1475
Dan Gohman475871a2008-07-27 21:46:04 +00001476SDValue
Tilmann Schellerffd02002009-07-03 06:45:56 +00001477PPCTargetLowering::LowerFORMAL_ARGUMENTS_SVR4(SDValue Op,
1478 SelectionDAG &DAG,
1479 int &VarArgsFrameIndex,
1480 int &VarArgsStackOffset,
1481 unsigned &VarArgsNumGPR,
1482 unsigned &VarArgsNumFPR,
1483 const PPCSubtarget &Subtarget) {
1484 // SVR4 ABI Stack Frame Layout:
1485 // +-----------------------------------+
1486 // +--> | Back chain |
1487 // | +-----------------------------------+
1488 // | | Floating-point register save area |
1489 // | +-----------------------------------+
1490 // | | General register save area |
1491 // | +-----------------------------------+
1492 // | | CR save word |
1493 // | +-----------------------------------+
1494 // | | VRSAVE save word |
1495 // | +-----------------------------------+
1496 // | | Alignment padding |
1497 // | +-----------------------------------+
1498 // | | Vector register save area |
1499 // | +-----------------------------------+
1500 // | | Local variable space |
1501 // | +-----------------------------------+
1502 // | | Parameter list area |
1503 // | +-----------------------------------+
1504 // | | LR save word |
1505 // | +-----------------------------------+
1506 // SP--> +--- | Back chain |
1507 // +-----------------------------------+
1508 //
1509 // Specifications:
1510 // System V Application Binary Interface PowerPC Processor Supplement
1511 // AltiVec Technology Programming Interface Manual
1512
1513 MachineFunction &MF = DAG.getMachineFunction();
1514 MachineFrameInfo *MFI = MF.getFrameInfo();
1515 SmallVector<SDValue, 8> ArgValues;
1516 SDValue Root = Op.getOperand(0);
1517 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
1518 DebugLoc dl = Op.getDebugLoc();
1519
1520 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1521 // Potential tail calls could cause overwriting of argument stack slots.
1522 unsigned CC = MF.getFunction()->getCallingConv();
1523 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
1524 unsigned PtrByteSize = 4;
1525
1526 // Assign locations to all of the incoming arguments.
1527 SmallVector<CCValAssign, 16> ArgLocs;
1528 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
1529
1530 // Reserve space for the linkage area on the stack.
1531 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1532
1533 CCInfo.AnalyzeFormalArguments(Op.getNode(), CC_PPC_SVR4);
1534
1535 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1536 CCValAssign &VA = ArgLocs[i];
1537
1538 // Arguments stored in registers.
1539 if (VA.isRegLoc()) {
1540 TargetRegisterClass *RC;
1541 MVT ValVT = VA.getValVT();
1542
1543 switch (ValVT.getSimpleVT()) {
1544 default:
1545 assert(0 && "ValVT not supported by FORMAL_ARGUMENTS Lowering");
1546 case MVT::i32:
1547 RC = PPC::GPRCRegisterClass;
1548 break;
1549 case MVT::f32:
1550 RC = PPC::F4RCRegisterClass;
1551 break;
1552 case MVT::f64:
1553 RC = PPC::F8RCRegisterClass;
1554 break;
1555 case MVT::v16i8:
1556 case MVT::v8i16:
1557 case MVT::v4i32:
1558 case MVT::v4f32:
1559 RC = PPC::VRRCRegisterClass;
1560 break;
1561 }
1562
1563 // Transform the arguments stored in physical registers into virtual ones.
1564 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1565 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, ValVT);
1566
1567 ArgValues.push_back(ArgValue);
1568 } else {
1569 // Argument stored in memory.
1570 assert(VA.isMemLoc());
1571
1572 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1573 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1574 isImmutable);
1575
1576 // Create load nodes to retrieve arguments from the stack.
1577 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1578 ArgValues.push_back(DAG.getLoad(VA.getValVT(), dl, Root, FIN, NULL, 0));
1579 }
1580 }
1581
1582 // Assign locations to all of the incoming aggregate by value arguments.
1583 // Aggregates passed by value are stored in the local variable space of the
1584 // caller's stack frame, right above the parameter list area.
1585 SmallVector<CCValAssign, 16> ByValArgLocs;
1586 CCState CCByValInfo(CC, isVarArg, getTargetMachine(), ByValArgLocs);
1587
1588 // Reserve stack space for the allocations in CCInfo.
1589 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1590
1591 CCByValInfo.AnalyzeFormalArguments(Op.getNode(), CC_PPC_SVR4_ByVal);
1592
1593 // Area that is at least reserved in the caller of this function.
1594 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1595
1596 // Set the size that is at least reserved in caller of this function. Tail
1597 // call optimized function's reserved stack space needs to be aligned so that
1598 // taking the difference between two stack areas will result in an aligned
1599 // stack.
1600 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1601
1602 MinReservedArea =
1603 std::max(MinReservedArea,
1604 PPCFrameInfo::getMinCallFrameSize(false, false));
1605
1606 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1607 getStackAlignment();
1608 unsigned AlignMask = TargetAlign-1;
1609 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1610
1611 FI->setMinReservedArea(MinReservedArea);
1612
1613 SmallVector<SDValue, 8> MemOps;
1614
1615 // If the function takes variable number of arguments, make a frame index for
1616 // the start of the first vararg value... for expansion of llvm.va_start.
1617 if (isVarArg) {
1618 static const unsigned GPArgRegs[] = {
1619 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1620 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1621 };
1622 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1623
1624 static const unsigned FPArgRegs[] = {
1625 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1626 PPC::F8
1627 };
1628 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1629
1630 VarArgsNumGPR = CCInfo.getFirstUnallocated(GPArgRegs, NumGPArgRegs);
1631 VarArgsNumFPR = CCInfo.getFirstUnallocated(FPArgRegs, NumFPArgRegs);
1632
1633 // Make room for NumGPArgRegs and NumFPArgRegs.
1634 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
1635 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
1636
1637 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
1638 CCInfo.getNextStackOffset());
1639
1640 VarArgsFrameIndex = MFI->CreateStackObject(Depth, 8);
1641 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1642
1643 // The fixed integer arguments of a variadic function are
1644 // stored to the VarArgsFrameIndex on the stack.
1645 unsigned GPRIndex = 0;
1646 for (; GPRIndex != VarArgsNumGPR; ++GPRIndex) {
1647 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
1648 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
1649 MemOps.push_back(Store);
1650 // Increment the address by four for the next argument to store
1651 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1652 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1653 }
1654
1655 // If this function is vararg, store any remaining integer argument regs
1656 // to their spots on the stack so that they may be loaded by deferencing the
1657 // result of va_next.
1658 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1659 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1660
1661 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1662 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1663 MemOps.push_back(Store);
1664 // Increment the address by four for the next argument to store
1665 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1666 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1667 }
1668
1669 // FIXME SVR4: We only need to save FP argument registers if CR bit 6 is
1670 // set.
1671
1672 // The double arguments are stored to the VarArgsFrameIndex
1673 // on the stack.
1674 unsigned FPRIndex = 0;
1675 for (FPRIndex = 0; FPRIndex != VarArgsNumFPR; ++FPRIndex) {
1676 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
1677 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
1678 MemOps.push_back(Store);
1679 // Increment the address by eight for the next argument to store
1680 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
1681 PtrVT);
1682 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1683 }
1684
1685 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1686 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1687
1688 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1689 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1690 MemOps.push_back(Store);
1691 // Increment the address by eight for the next argument to store
1692 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
1693 PtrVT);
1694 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1695 }
1696 }
1697
1698 if (!MemOps.empty())
1699 Root = DAG.getNode(ISD::TokenFactor, dl,
1700 MVT::Other, &MemOps[0], MemOps.size());
1701
1702
1703 ArgValues.push_back(Root);
1704
1705 // Return the new list of results.
1706 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
1707 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
1708}
1709
1710SDValue
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001711PPCTargetLowering::LowerFORMAL_ARGUMENTS_Darwin(SDValue Op,
1712 SelectionDAG &DAG,
1713 int &VarArgsFrameIndex,
1714 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001715 // TODO: add description of PPC stack frame format, or at least some docs.
1716 //
1717 MachineFunction &MF = DAG.getMachineFunction();
1718 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001719 SmallVector<SDValue, 8> ArgValues;
1720 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001721 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001722 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001723
Duncan Sands83ec4b62008-06-06 12:08:01 +00001724 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001725 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001726 // Potential tail calls could cause overwriting of argument stack slots.
1727 unsigned CC = MF.getFunction()->getCallingConv();
1728 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001729 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001730
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001731 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001732 // Area that is at least reserved in caller of this function.
1733 unsigned MinReservedArea = ArgOffset;
1734
Chris Lattnerc91a4752006-06-26 22:48:35 +00001735 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001736 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1737 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1738 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001739 static const unsigned GPR_64[] = { // 64-bit registers.
1740 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1741 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1742 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001743
Chris Lattner9f0bc652007-02-25 05:34:32 +00001744 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00001745
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001746 static const unsigned VR[] = {
1747 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1748 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1749 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001750
Owen Anderson718cb662007-09-07 04:06:50 +00001751 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001752 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001753 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001754
1755 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001756
Chris Lattnerc91a4752006-06-26 22:48:35 +00001757 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001758
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001759 // In 32-bit non-varargs functions, the stack space for vectors is after the
1760 // stack space for non-vectors. We do not use this space unless we have
1761 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001762 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001763 // that out...for the pathological case, compute VecArgOffset as the
1764 // start of the vector parameter area. Computing VecArgOffset is the
1765 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001766 unsigned VecArgOffset = ArgOffset;
1767 if (!isVarArg && !isPPC64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001768 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001769 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001770 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1771 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001772 ISD::ArgFlagsTy Flags =
1773 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001774
Duncan Sands276dcbd2008-03-21 09:14:45 +00001775 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001776 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001777 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001778 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001779 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1780 VecArgOffset += ArgSize;
1781 continue;
1782 }
1783
Duncan Sands83ec4b62008-06-06 12:08:01 +00001784 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001785 default: assert(0 && "Unhandled argument type!");
1786 case MVT::i32:
1787 case MVT::f32:
1788 VecArgOffset += isPPC64 ? 8 : 4;
1789 break;
1790 case MVT::i64: // PPC64
1791 case MVT::f64:
1792 VecArgOffset += 8;
1793 break;
1794 case MVT::v4f32:
1795 case MVT::v4i32:
1796 case MVT::v8i16:
1797 case MVT::v16i8:
1798 // Nothing to do, we're only looking at Nonvector args here.
1799 break;
1800 }
1801 }
1802 }
1803 // We've found where the vector parameter area in memory is. Skip the
1804 // first 12 parameters; these don't use that memory.
1805 VecArgOffset = ((VecArgOffset+15)/16)*16;
1806 VecArgOffset += 12*16;
1807
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001808 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001809 // entry to a function on PPC, the arguments start after the linkage area,
1810 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001811
Dan Gohman475871a2008-07-27 21:46:04 +00001812 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001813 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001814 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1815 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001817 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001818 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1819 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001820 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001821 ISD::ArgFlagsTy Flags =
1822 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001823
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001824 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001825
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001826 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1827 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1828 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1829 if (isVarArg || isPPC64) {
1830 MinReservedArea = ((MinReservedArea+15)/16)*16;
1831 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001832 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001833 PtrByteSize);
1834 } else nAltivecParamsAtEnd++;
1835 } else
1836 // Calculate min reserved area.
1837 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001838 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001839 PtrByteSize);
1840
Dale Johannesen8419dd62008-03-07 20:27:40 +00001841 // FIXME the codegen can be much improved in some cases.
1842 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001843 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001844 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001845 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001846 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001847 // Objects of size 1 and 2 are right justified, everything else is
1848 // left justified. This means the memory address is adjusted forwards.
1849 if (ObjSize==1 || ObjSize==2) {
1850 CurArgOffset = CurArgOffset + (4 - ObjSize);
1851 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001852 // The value of the object is its address.
1853 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001854 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001855 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001856 if (ObjSize==1 || ObjSize==2) {
1857 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001858 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen39355f92009-02-04 02:34:38 +00001859 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001860 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001861 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1862 MemOps.push_back(Store);
1863 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001864 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001865
1866 ArgOffset += PtrByteSize;
1867
Dale Johannesen7f96f392008-03-08 01:41:42 +00001868 continue;
1869 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001870 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1871 // Store whatever pieces of the object are in registers
1872 // to memory. ArgVal will be address of the beginning of
1873 // the object.
1874 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001875 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001876 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001878 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1879 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001880 MemOps.push_back(Store);
1881 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001882 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001883 } else {
1884 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1885 break;
1886 }
1887 }
1888 continue;
1889 }
1890
Duncan Sands83ec4b62008-06-06 12:08:01 +00001891 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001892 default: assert(0 && "Unhandled argument type!");
1893 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001894 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001895 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001896 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen39355f92009-02-04 02:34:38 +00001897 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001898 ++GPR_idx;
1899 } else {
1900 needsLoad = true;
1901 ArgSize = PtrByteSize;
1902 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001903 // All int arguments reserve stack space in the Darwin ABI.
1904 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001905 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001906 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001907 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001908 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001909 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001910 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Dale Johannesen39355f92009-02-04 02:34:38 +00001911 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001912
1913 if (ObjectVT == MVT::i32) {
1914 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1915 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001916 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001917 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001918 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001919 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001920 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001921 DAG.getValueType(ObjectVT));
1922
Dale Johannesen39355f92009-02-04 02:34:38 +00001923 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001924 }
1925
Chris Lattnerc91a4752006-06-26 22:48:35 +00001926 ++GPR_idx;
1927 } else {
1928 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001929 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001930 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001931 // All int arguments reserve stack space in the Darwin ABI.
1932 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001933 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001934
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001935 case MVT::f32:
1936 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001937 // Every 4 bytes of argument space consumes one of the GPRs available for
1938 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001939 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001940 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001941 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001942 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001943 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001944 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001945 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001946
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001947 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001948 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001949 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001950 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1951
Dale Johannesen39355f92009-02-04 02:34:38 +00001952 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001953 ++FPR_idx;
1954 } else {
1955 needsLoad = true;
1956 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001958 // All FP arguments reserve stack space in the Darwin ABI.
1959 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001960 break;
1961 case MVT::v4f32:
1962 case MVT::v4i32:
1963 case MVT::v8i16:
1964 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001965 // Note that vector arguments in registers don't reserve stack space,
1966 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001967 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001968 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dale Johannesen39355f92009-02-04 02:34:38 +00001969 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001970 if (isVarArg) {
1971 while ((ArgOffset % 16) != 0) {
1972 ArgOffset += PtrByteSize;
1973 if (GPR_idx != Num_GPR_Regs)
1974 GPR_idx++;
1975 }
1976 ArgOffset += 16;
1977 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1978 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001979 ++VR_idx;
1980 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001981 if (!isVarArg && !isPPC64) {
1982 // Vectors go after all the nonvectors.
1983 CurArgOffset = VecArgOffset;
1984 VecArgOffset += 16;
1985 } else {
1986 // Vectors are aligned.
1987 ArgOffset = ((ArgOffset+15)/16)*16;
1988 CurArgOffset = ArgOffset;
1989 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001990 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001991 needsLoad = true;
1992 }
1993 break;
1994 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001995
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001996 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001997 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001998 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001999 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002000 CurArgOffset + (ArgSize - ObjSize),
2001 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002003 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002004 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002005
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002006 ArgValues.push_back(ArgVal);
2007 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002008
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002009 // Set the size that is at least reserved in caller of this function. Tail
2010 // call optimized function's reserved stack space needs to be aligned so that
2011 // taking the difference between two stack areas will result in an aligned
2012 // stack.
2013 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2014 // Add the Altivec parameters at the end, if needed.
2015 if (nAltivecParamsAtEnd) {
2016 MinReservedArea = ((MinReservedArea+15)/16)*16;
2017 MinReservedArea += 16*nAltivecParamsAtEnd;
2018 }
2019 MinReservedArea =
2020 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002021 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2023 getStackAlignment();
2024 unsigned AlignMask = TargetAlign-1;
2025 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2026 FI->setMinReservedArea(MinReservedArea);
2027
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002028 // If the function takes variable number of arguments, make a frame index for
2029 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002030 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002031 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Duncan Sands83ec4b62008-06-06 12:08:01 +00002033 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002034 Depth);
Dan Gohman475871a2008-07-27 21:46:04 +00002035 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002036
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002037 // If this function is vararg, store any remaining integer argument regs
2038 // to their spots on the stack so that they may be loaded by deferencing the
2039 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002040 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002041 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002042
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002043 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002044 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002045 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002046 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002047
Dale Johannesen39355f92009-02-04 02:34:38 +00002048 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
2049 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002050 MemOps.push_back(Store);
2051 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002052 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002053 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002054 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Dale Johannesen8419dd62008-03-07 20:27:40 +00002057 if (!MemOps.empty())
Scott Michelfdc40a02009-02-17 22:15:04 +00002058 Root = DAG.getNode(ISD::TokenFactor, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00002059 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002060
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002061 ArgValues.push_back(Root);
Scott Michelfdc40a02009-02-17 22:15:04 +00002062
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002063 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00002064 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002065 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002066}
2067
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002068/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002069/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002070static unsigned
2071CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2072 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002073 bool isVarArg,
2074 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002075 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002076 unsigned &nAltivecParamsAtEnd) {
2077 // Count how many bytes are to be pushed on the stack, including the linkage
2078 // area, and parameter passing area. We start with 24/48 bytes, which is
2079 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002080 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman095cc292008-09-13 01:54:27 +00002081 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002082 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2083
2084 // Add up all the space actually used.
2085 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2086 // they all go in registers, but we must reserve stack space for them for
2087 // possible use by the caller. In varargs or 64-bit calls, parameters are
2088 // assigned stack space in order, with padding so Altivec parameters are
2089 // 16-byte aligned.
2090 nAltivecParamsAtEnd = 0;
2091 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002092 SDValue Arg = TheCall->getArg(i);
2093 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002094 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002095 // Varargs Altivec parameters are padded to a 16 byte boundary.
2096 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2097 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
2098 if (!isVarArg && !isPPC64) {
2099 // Non-varargs Altivec parameters go after all the non-Altivec
2100 // parameters; handle those later so we know how much padding we need.
2101 nAltivecParamsAtEnd++;
2102 continue;
2103 }
2104 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2105 NumBytes = ((NumBytes+15)/16)*16;
2106 }
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002107 NumBytes += CalculateStackSlotSize(Arg, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002108 }
2109
2110 // Allow for Altivec parameters at the end, if needed.
2111 if (nAltivecParamsAtEnd) {
2112 NumBytes = ((NumBytes+15)/16)*16;
2113 NumBytes += 16*nAltivecParamsAtEnd;
2114 }
2115
2116 // The prolog code of the callee may store up to 8 GPR argument registers to
2117 // the stack, allowing va_start to index over them in memory if its varargs.
2118 // Because we cannot tell if this is needed on the caller side, we have to
2119 // conservatively assume that it is needed. As such, make sure we have at
2120 // least enough stack space for the caller to store the 8 GPRs.
2121 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002122 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002123
2124 // Tail call needs the stack to be aligned.
2125 if (CC==CallingConv::Fast && PerformTailCallOpt) {
2126 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2127 getStackAlignment();
2128 unsigned AlignMask = TargetAlign-1;
2129 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2130 }
2131
2132 return NumBytes;
2133}
2134
2135/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2136/// adjusted to accomodate the arguments for the tailcall.
2137static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
2138 unsigned ParamSize) {
2139
2140 if (!IsTailCall) return 0;
2141
2142 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2143 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2144 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2145 // Remember only if the new adjustement is bigger.
2146 if (SPDiff < FI->getTailCallSPDelta())
2147 FI->setTailCallSPDelta(SPDiff);
2148
2149 return SPDiff;
2150}
2151
2152/// IsEligibleForTailCallElimination - Check to see whether the next instruction
2153/// following the call is a return. A function is eligible if caller/callee
2154/// calling conventions match, currently only fastcc supports tail calls, and
2155/// the function CALL is immediatly followed by a RET.
2156bool
Dan Gohman095cc292008-09-13 01:54:27 +00002157PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 SelectionDAG& DAG) const {
2160 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00002161 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002162 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002163
Dan Gohman095cc292008-09-13 01:54:27 +00002164 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165 MachineFunction &MF = DAG.getMachineFunction();
2166 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00002167 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002168 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2169 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00002170 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
2171 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002172 if (Flags.isByVal()) return false;
2173 }
2174
Dan Gohman095cc292008-09-13 01:54:27 +00002175 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002176 // Non PIC/GOT tail calls are supported.
2177 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2178 return true;
2179
2180 // At the moment we can only do local tail calls (in same module, hidden
2181 // or protected) if we are generating PIC.
2182 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2183 return G->getGlobal()->hasHiddenVisibility()
2184 || G->getGlobal()->hasProtectedVisibility();
2185 }
2186 }
2187
2188 return false;
2189}
2190
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002191/// isCallCompatibleAddress - Return the immediate to use if the specified
2192/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002193static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002194 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2195 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002196
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002197 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002198 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2199 (Addr << 6 >> 6) != Addr)
2200 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002202 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002203 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002204}
2205
Dan Gohman844731a2008-05-13 00:00:25 +00002206namespace {
2207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SDValue Arg;
2210 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002211 int FrameIdx;
2212
2213 TailCallArgumentInfo() : FrameIdx(0) {}
2214};
2215
Dan Gohman844731a2008-05-13 00:00:25 +00002216}
2217
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002218/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2219static void
2220StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00002221 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002222 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002223 SmallVector<SDValue, 8> &MemOpChains,
2224 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002225 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SDValue Arg = TailCallArgs[i].Arg;
2227 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002228 int FI = TailCallArgs[i].FrameIdx;
2229 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002230 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002231 PseudoSourceValue::getFixedStack(FI),
2232 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002233 }
2234}
2235
2236/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2237/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002238static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SDValue Chain,
2241 SDValue OldRetAddr,
2242 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002243 int SPDiff,
2244 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002245 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002246 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247 if (SPDiff) {
2248 // Calculate the new stack slot for the return address.
2249 int SlotSize = isPPC64 ? 8 : 4;
2250 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002251 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002252 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2253 NewRetAddrLoc);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002254 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002256 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002257 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002258
2259 // When using the SVR4 ABI there is no need to move the FP stack slot
2260 // as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002261 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002262 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002263 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002264 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2265 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2266 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
2267 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
2268 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269 }
2270 return Chain;
2271}
2272
2273/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2274/// the position of the argument.
2275static void
2276CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2279 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002280 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002281 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002282 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002283 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002284 TailCallArgumentInfo Info;
2285 Info.Arg = Arg;
2286 Info.FrameIdxOp = FIN;
2287 Info.FrameIdx = FI;
2288 TailCallArguments.push_back(Info);
2289}
2290
2291/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2292/// stack slot. Returns the chain as result and the loaded frame pointers in
2293/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002294SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002295 int SPDiff,
2296 SDValue Chain,
2297 SDValue &LROpOut,
2298 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002299 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002300 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 if (SPDiff) {
2302 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002303 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002305 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002306 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002307
2308 // When using the SVR4 ABI there is no need to load the FP stack slot
2309 // as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002310 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002311 FPOpOut = getFramePointerFrameIndex(DAG);
2312 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
2313 Chain = SDValue(FPOpOut.getNode(), 1);
2314 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002315 }
2316 return Chain;
2317}
2318
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002319/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002320/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002321/// specified by the specific parameter attribute. The copy will be passed as
2322/// a byval function parameter.
2323/// Sometimes what we are copying is the end of a larger object, the part that
2324/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002325static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002326CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002327 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002328 DebugLoc dl) {
2329 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002330 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2331 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002332}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002333
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002334/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2335/// tail calls.
2336static void
Dan Gohman475871a2008-07-27 21:46:04 +00002337LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2338 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002339 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002340 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002341 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2342 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002343 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002344 if (!isTailCall) {
2345 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002346 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 if (isPPC64)
2348 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2349 else
2350 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002351 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352 DAG.getConstant(ArgOffset, PtrVT));
2353 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002354 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002355 // Calculate and remember argument location.
2356 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2357 TailCallArguments);
2358}
2359
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002360static
2361void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2362 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2363 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2364 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2365 MachineFunction &MF = DAG.getMachineFunction();
2366
2367 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2368 // might overwrite each other in case of tail call optimization.
2369 SmallVector<SDValue, 8> MemOpChains2;
2370 // Do not flag preceeding copytoreg stuff together with the following stuff.
2371 InFlag = SDValue();
2372 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2373 MemOpChains2, dl);
2374 if (!MemOpChains2.empty())
2375 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2376 &MemOpChains2[0], MemOpChains2.size());
2377
2378 // Store the return address to the appropriate stack slot.
2379 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2380 isPPC64, isDarwinABI, dl);
2381
2382 // Emit callseq_end just before tailcall node.
2383 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2384 DAG.getIntPtrConstant(0, true), InFlag);
2385 InFlag = Chain.getValue(1);
2386}
2387
2388static
2389unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2390 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2391 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
2392 SmallVector<SDValue, 8> &Ops, std::vector<MVT> &NodeTys,
2393 bool isSVR4ABI) {
2394 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2395 NodeTys.push_back(MVT::Other); // Returns a chain
2396 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2397
2398 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2399
2400 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2401 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2402 // node so that legalize doesn't hack it.
2403 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2404 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2405 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2406 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2407 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2408 // If this is an absolute destination address, use the munged value.
2409 Callee = SDValue(Dest, 0);
2410 else {
2411 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2412 // to do the call, we can't use PPCISD::CALL.
2413 SDValue MTCTROps[] = {Chain, Callee, InFlag};
2414 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2415 2 + (InFlag.getNode() != 0));
2416 InFlag = Chain.getValue(1);
2417
2418 NodeTys.clear();
2419 NodeTys.push_back(MVT::Other);
2420 NodeTys.push_back(MVT::Flag);
2421 Ops.push_back(Chain);
2422 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2423 Callee.setNode(0);
2424 // Add CTR register as callee so a bctr can be emitted later.
2425 if (isTailCall)
2426 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2427 }
2428
2429 // If this is a direct call, pass the chain and the callee.
2430 if (Callee.getNode()) {
2431 Ops.push_back(Chain);
2432 Ops.push_back(Callee);
2433 }
2434 // If this is a tail call add stack pointer delta.
2435 if (isTailCall)
2436 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2437
2438 // Add argument registers to the end of the list so that they are known live
2439 // into the call.
2440 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2441 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2442 RegsToPass[i].second.getValueType()));
2443
2444 return CallOpc;
2445}
2446
2447static SDValue LowerCallReturn(SDValue Op, SelectionDAG &DAG, TargetMachine &TM,
2448 CallSDNode *TheCall, SDValue Chain,
2449 SDValue InFlag) {
2450 bool isVarArg = TheCall->isVarArg();
2451 DebugLoc dl = TheCall->getDebugLoc();
2452 SmallVector<SDValue, 16> ResultVals;
2453 SmallVector<CCValAssign, 16> RVLocs;
2454 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2455 CCState CCRetInfo(CallerCC, isVarArg, TM, RVLocs);
2456 CCRetInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
2457
2458 // Copy all of the result registers out of their specified physreg.
2459 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2460 CCValAssign &VA = RVLocs[i];
2461 MVT VT = VA.getValVT();
2462 assert(VA.isRegLoc() && "Can only return in registers!");
2463 Chain = DAG.getCopyFromReg(Chain, dl,
2464 VA.getLocReg(), VT, InFlag).getValue(1);
2465 ResultVals.push_back(Chain.getValue(0));
2466 InFlag = Chain.getValue(2);
2467 }
2468
2469 // If the function returns void, just return the chain.
2470 if (RVLocs.empty())
2471 return Chain;
2472
2473 // Otherwise, merge everything together with a MERGE_VALUES node.
2474 ResultVals.push_back(Chain);
2475 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
2476 &ResultVals[0], ResultVals.size());
2477 return Res.getValue(Op.getResNo());
2478}
2479
2480static
2481SDValue FinishCall(SelectionDAG &DAG, CallSDNode *TheCall, TargetMachine &TM,
2482 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
2483 SDValue Op, SDValue InFlag, SDValue Chain, SDValue &Callee,
2484 int SPDiff, unsigned NumBytes) {
2485 unsigned CC = TheCall->getCallingConv();
2486 DebugLoc dl = TheCall->getDebugLoc();
2487 bool isTailCall = TheCall->isTailCall()
2488 && CC == CallingConv::Fast && PerformTailCallOpt;
2489
2490 std::vector<MVT> NodeTys;
2491 SmallVector<SDValue, 8> Ops;
2492 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2493 isTailCall, RegsToPass, Ops, NodeTys,
2494 TM.getSubtarget<PPCSubtarget>().isSVR4ABI());
2495
2496 // When performing tail call optimization the callee pops its arguments off
2497 // the stack. Account for this here so these bytes can be pushed back on in
2498 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2499 int BytesCalleePops =
2500 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2501
2502 if (InFlag.getNode())
2503 Ops.push_back(InFlag);
2504
2505 // Emit tail call.
2506 if (isTailCall) {
2507 assert(InFlag.getNode() &&
2508 "Flag must be set. Depend on flag being set in LowerRET");
2509 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
2510 TheCall->getVTList(), &Ops[0], Ops.size());
2511 return SDValue(Chain.getNode(), Op.getResNo());
2512 }
2513
2514 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2515 InFlag = Chain.getValue(1);
2516
2517 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2518 DAG.getIntPtrConstant(BytesCalleePops, true),
2519 InFlag);
2520 if (TheCall->getValueType(0) != MVT::Other)
2521 InFlag = Chain.getValue(1);
2522
2523 return LowerCallReturn(Op, DAG, TM, TheCall, Chain, InFlag);
2524}
2525
Tilmann Schellerffd02002009-07-03 06:45:56 +00002526SDValue PPCTargetLowering::LowerCALL_SVR4(SDValue Op, SelectionDAG &DAG,
2527 const PPCSubtarget &Subtarget,
2528 TargetMachine &TM) {
2529 // See PPCTargetLowering::LowerFORMAL_ARGUMENTS_SVR4() for a description
2530 // of the SVR4 ABI stack frame layout.
2531 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2532 SDValue Chain = TheCall->getChain();
2533 bool isVarArg = TheCall->isVarArg();
2534 unsigned CC = TheCall->getCallingConv();
2535 assert((CC == CallingConv::C ||
2536 CC == CallingConv::Fast) && "Unknown calling convention!");
2537 bool isTailCall = TheCall->isTailCall()
2538 && CC == CallingConv::Fast && PerformTailCallOpt;
2539 SDValue Callee = TheCall->getCallee();
2540 DebugLoc dl = TheCall->getDebugLoc();
2541
2542 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2543 unsigned PtrByteSize = 4;
2544
2545 MachineFunction &MF = DAG.getMachineFunction();
2546
2547 // Mark this function as potentially containing a function that contains a
2548 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2549 // and restoring the callers stack pointer in this functions epilog. This is
2550 // done because by tail calling the called function might overwrite the value
2551 // in this function's (MF) stack pointer stack slot 0(SP).
2552 if (PerformTailCallOpt && CC==CallingConv::Fast)
2553 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2554
2555 // Count how many bytes are to be pushed on the stack, including the linkage
2556 // area, parameter list area and the part of the local variable space which
2557 // contains copies of aggregates which are passed by value.
2558
2559 // Assign locations to all of the outgoing arguments.
2560 SmallVector<CCValAssign, 16> ArgLocs;
2561 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
2562
2563 // Reserve space for the linkage area on the stack.
2564 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2565
2566 if (isVarArg) {
2567 // Handle fixed and variable vector arguments differently.
2568 // Fixed vector arguments go into registers as long as registers are
2569 // available. Variable vector arguments always go into memory.
2570 unsigned NumArgs = TheCall->getNumArgs();
2571 unsigned NumFixedArgs = TheCall->getNumFixedArgs();
2572
2573 for (unsigned i = 0; i != NumArgs; ++i) {
2574 MVT ArgVT = TheCall->getArg(i).getValueType();
2575 ISD::ArgFlagsTy ArgFlags = TheCall->getArgFlags(i);
2576 bool Result;
2577
2578 if (i < NumFixedArgs) {
2579 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2580 CCInfo);
2581 } else {
2582 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2583 ArgFlags, CCInfo);
2584 }
2585
2586 if (Result) {
2587 cerr << "Call operand #" << i << " has unhandled type "
2588 << ArgVT.getMVTString() << "\n";
2589 abort();
2590 }
2591 }
2592 } else {
2593 // All arguments are treated the same.
2594 CCInfo.AnalyzeCallOperands(TheCall, CC_PPC_SVR4);
2595 }
2596
2597 // Assign locations to all of the outgoing aggregate by value arguments.
2598 SmallVector<CCValAssign, 16> ByValArgLocs;
2599 CCState CCByValInfo(CC, isVarArg, getTargetMachine(), ByValArgLocs);
2600
2601 // Reserve stack space for the allocations in CCInfo.
2602 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2603
2604 CCByValInfo.AnalyzeCallOperands(TheCall, CC_PPC_SVR4_ByVal);
2605
2606 // Size of the linkage area, parameter list area and the part of the local
2607 // space variable where copies of aggregates which are passed by value are
2608 // stored.
2609 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2610
2611 // Calculate by how many bytes the stack has to be adjusted in case of tail
2612 // call optimization.
2613 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2614
2615 // Adjust the stack pointer for the new arguments...
2616 // These operations are automatically eliminated by the prolog/epilog pass
2617 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2618 SDValue CallSeqStart = Chain;
2619
2620 // Load the return address and frame pointer so it can be moved somewhere else
2621 // later.
2622 SDValue LROp, FPOp;
2623 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2624 dl);
2625
2626 // Set up a copy of the stack pointer for use loading and storing any
2627 // arguments that may not fit in the registers available for argument
2628 // passing.
2629 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2630
2631 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2632 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2633 SmallVector<SDValue, 8> MemOpChains;
2634
2635 // Walk the register/memloc assignments, inserting copies/loads.
2636 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2637 i != e;
2638 ++i) {
2639 CCValAssign &VA = ArgLocs[i];
2640 SDValue Arg = TheCall->getArg(i);
2641 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
2642
2643 if (Flags.isByVal()) {
2644 // Argument is an aggregate which is passed by value, thus we need to
2645 // create a copy of it in the local variable space of the current stack
2646 // frame (which is the stack frame of the caller) and pass the address of
2647 // this copy to the callee.
2648 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2649 CCValAssign &ByValVA = ByValArgLocs[j++];
2650 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2651
2652 // Memory reserved in the local variable space of the callers stack frame.
2653 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2654
2655 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2656 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2657
2658 // Create a copy of the argument in the local area of the current
2659 // stack frame.
2660 SDValue MemcpyCall =
2661 CreateCopyOfByValArgument(Arg, PtrOff,
2662 CallSeqStart.getNode()->getOperand(0),
2663 Flags, DAG, dl);
2664
2665 // This must go outside the CALLSEQ_START..END.
2666 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2667 CallSeqStart.getNode()->getOperand(1));
2668 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2669 NewCallSeqStart.getNode());
2670 Chain = CallSeqStart = NewCallSeqStart;
2671
2672 // Pass the address of the aggregate copy on the stack either in a
2673 // physical register or in the parameter list area of the current stack
2674 // frame to the callee.
2675 Arg = PtrOff;
2676 }
2677
2678 if (VA.isRegLoc()) {
2679 // Put argument in a physical register.
2680 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2681 } else {
2682 // Put argument in the parameter list area of the current stack frame.
2683 assert(VA.isMemLoc());
2684 unsigned LocMemOffset = VA.getLocMemOffset();
2685
2686 if (!isTailCall) {
2687 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2688 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2689
2690 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2691 PseudoSourceValue::getStack(), LocMemOffset));
2692 } else {
2693 // Calculate and remember argument location.
2694 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2695 TailCallArguments);
2696 }
2697 }
2698 }
2699
2700 if (!MemOpChains.empty())
2701 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2702 &MemOpChains[0], MemOpChains.size());
2703
2704 // Build a sequence of copy-to-reg nodes chained together with token chain
2705 // and flag operands which copy the outgoing args into the appropriate regs.
2706 SDValue InFlag;
2707 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2708 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2709 RegsToPass[i].second, InFlag);
2710 InFlag = Chain.getValue(1);
2711 }
2712
2713 // Set CR6 to true if this is a vararg call.
2714 if (isVarArg) {
2715 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2716 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2717 InFlag = Chain.getValue(1);
2718 }
2719
Tilmann Schellerffd02002009-07-03 06:45:56 +00002720 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002721 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2722 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002723 }
2724
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002725 return FinishCall(DAG, TheCall, TM, RegsToPass, Op, InFlag, Chain, Callee,
2726 SPDiff, NumBytes);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002727}
2728
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002729SDValue PPCTargetLowering::LowerCALL_Darwin(SDValue Op, SelectionDAG &DAG,
2730 const PPCSubtarget &Subtarget,
2731 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002732 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2733 SDValue Chain = TheCall->getChain();
2734 bool isVarArg = TheCall->isVarArg();
2735 unsigned CC = TheCall->getCallingConv();
2736 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002737 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002738 SDValue Callee = TheCall->getCallee();
2739 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002740 DebugLoc dl = TheCall->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002741
Duncan Sands83ec4b62008-06-06 12:08:01 +00002742 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002743 bool isPPC64 = PtrVT == MVT::i64;
2744 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002745
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002746 MachineFunction &MF = DAG.getMachineFunction();
2747
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002748 // Mark this function as potentially containing a function that contains a
2749 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2750 // and restoring the callers stack pointer in this functions epilog. This is
2751 // done because by tail calling the called function might overwrite the value
2752 // in this function's (MF) stack pointer stack slot 0(SP).
2753 if (PerformTailCallOpt && CC==CallingConv::Fast)
2754 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2755
2756 unsigned nAltivecParamsAtEnd = 0;
2757
Chris Lattnerabde4602006-05-16 22:56:08 +00002758 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002759 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002760 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002761 unsigned NumBytes =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002762 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CC, TheCall,
2763 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002764
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002765 // Calculate by how many bytes the stack has to be adjusted in case of tail
2766 // call optimization.
2767 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002768
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002769 // Adjust the stack pointer for the new arguments...
2770 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002771 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002772 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002773
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002774 // Load the return address and frame pointer so it can be move somewhere else
2775 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002776 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002777 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2778 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002779
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002780 // Set up a copy of the stack pointer for use loading and storing any
2781 // arguments that may not fit in the registers available for argument
2782 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002783 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002784 if (isPPC64)
2785 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2786 else
2787 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002788
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002789 // Figure out which arguments are going to go in registers, and which in
2790 // memory. Also, if this is a vararg function, floating point operations
2791 // must be stored to our stack, and loaded into integer regs as well, if
2792 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002793 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002794 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002795
Chris Lattnerc91a4752006-06-26 22:48:35 +00002796 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002797 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2798 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2799 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002800 static const unsigned GPR_64[] = { // 64-bit registers.
2801 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2802 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2803 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002804 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00002805
Chris Lattner9a2a4972006-05-17 06:01:33 +00002806 static const unsigned VR[] = {
2807 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2808 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2809 };
Owen Anderson718cb662007-09-07 04:06:50 +00002810 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002811 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002812 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002813
Chris Lattnerc91a4752006-06-26 22:48:35 +00002814 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2815
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002816 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002817 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2818
Dan Gohman475871a2008-07-27 21:46:04 +00002819 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002820 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002821 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002822 SDValue Arg = TheCall->getArg(i);
2823 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002824
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002825 // PtrOff will be used to store the current argument to the stack if a
2826 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002827 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002828
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002829 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002830
Dale Johannesen39355f92009-02-04 02:34:38 +00002831 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002832
2833 // On PPC64, promote integers to 64-bit values.
2834 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002835 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2836 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002837 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002838 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002839
Dale Johannesen8419dd62008-03-07 20:27:40 +00002840 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002841 if (Flags.isByVal()) {
2842 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002843 if (Size==1 || Size==2) {
2844 // Very small objects are passed right-justified.
2845 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002846 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002847 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002848 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002849 NULL, 0, VT);
2850 MemOpChains.push_back(Load.getValue(1));
2851 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002852
2853 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002854 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002855 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002856 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002857 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002858 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002859 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002860 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002861 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002862 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002863 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2864 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002865 Chain = CallSeqStart = NewCallSeqStart;
2866 ArgOffset += PtrByteSize;
2867 }
2868 continue;
2869 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002870 // Copy entire object into memory. There are cases where gcc-generated
2871 // code assumes it is there, even if it could be put entirely into
2872 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002873 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002874 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002875 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002876 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002877 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002878 CallSeqStart.getNode()->getOperand(1));
2879 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002880 Chain = CallSeqStart = NewCallSeqStart;
2881 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002882 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002883 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002884 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002885 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002886 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002887 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002888 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002889 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002890 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002891 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002892 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002893 }
2894 }
2895 continue;
2896 }
2897
Duncan Sands83ec4b62008-06-06 12:08:01 +00002898 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002899 default: assert(0 && "Unexpected ValueType for argument!");
2900 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002901 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002902 if (GPR_idx != NumGPRs) {
2903 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002904 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002905 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2906 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002907 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002908 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002909 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002910 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002911 break;
2912 case MVT::f32:
2913 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002914 if (FPR_idx != NumFPRs) {
2915 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2916
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002917 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002918 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002919 MemOpChains.push_back(Store);
2920
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002921 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002922 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002923 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002924 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002925 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002926 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002927 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002928 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002929 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2930 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002931 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002932 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002933 }
2934 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002935 // If we have any FPRs remaining, we may also have GPRs remaining.
2936 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2937 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002938 if (GPR_idx != NumGPRs)
2939 ++GPR_idx;
2940 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2941 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2942 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00002943 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002944 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2946 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002947 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002948 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002949 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002950 if (isPPC64)
2951 ArgOffset += 8;
2952 else
2953 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002954 break;
2955 case MVT::v4f32:
2956 case MVT::v4i32:
2957 case MVT::v8i16:
2958 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002959 if (isVarArg) {
2960 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00002961 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00002962 // V registers; in fact gcc does this only for arguments that are
2963 // prototyped, not for those that match the ... We do it for all
2964 // arguments, seems to work.
2965 while (ArgOffset % 16 !=0) {
2966 ArgOffset += PtrByteSize;
2967 if (GPR_idx != NumGPRs)
2968 GPR_idx++;
2969 }
2970 // We could elide this store in the case where the object fits
2971 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00002972 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002973 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002974 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002975 MemOpChains.push_back(Store);
2976 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002977 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002978 MemOpChains.push_back(Load.getValue(1));
2979 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2980 }
2981 ArgOffset += 16;
2982 for (unsigned i=0; i<16; i+=PtrByteSize) {
2983 if (GPR_idx == NumGPRs)
2984 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002985 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002986 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002987 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002988 MemOpChains.push_back(Load.getValue(1));
2989 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2990 }
2991 break;
2992 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002993
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002994 // Non-varargs Altivec params generally go in registers, but have
2995 // stack space allocated at the end.
2996 if (VR_idx != NumVRs) {
2997 // Doesn't have GPR space allocated.
2998 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2999 } else if (nAltivecParamsAtEnd==0) {
3000 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003001 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3002 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003003 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003004 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003005 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003006 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003007 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003008 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003009 // If all Altivec parameters fit in registers, as they usually do,
3010 // they get stack space following the non-Altivec parameters. We
3011 // don't track this here because nobody below needs it.
3012 // If there are more Altivec parameters than fit in registers emit
3013 // the stores here.
3014 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3015 unsigned j = 0;
3016 // Offset is aligned; skip 1st 12 params which go in V registers.
3017 ArgOffset = ((ArgOffset+15)/16)*16;
3018 ArgOffset += 12*16;
3019 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00003020 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003021 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003022 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3023 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
3024 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003025 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003026 // We are emitting Altivec params in order.
3027 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3028 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003029 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003030 ArgOffset += 16;
3031 }
3032 }
3033 }
3034 }
3035
Chris Lattner9a2a4972006-05-17 06:01:33 +00003036 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00003037 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003038 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003039
Chris Lattner9a2a4972006-05-17 06:01:33 +00003040 // Build a sequence of copy-to-reg nodes chained together with token chain
3041 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003042 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003045 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003046 InFlag = Chain.getValue(1);
3047 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003048
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003049 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003050 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3051 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003052 }
3053
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003054 return FinishCall(DAG, TheCall, TM, RegsToPass, Op, InFlag, Chain, Callee,
3055 SPDiff, NumBytes);
Chris Lattnerabde4602006-05-16 22:56:08 +00003056}
3057
Scott Michelfdc40a02009-02-17 22:15:04 +00003058SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003059 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003060 SmallVector<CCValAssign, 16> RVLocs;
3061 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00003062 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00003063 DebugLoc dl = Op.getDebugLoc();
Chris Lattner52387be2007-06-19 00:13:10 +00003064 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00003065 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003066
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003067 // If this is the first return lowered for this function, add the regs to the
3068 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003069 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003070 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003071 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003072 }
3073
Dan Gohman475871a2008-07-27 21:46:04 +00003074 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003075
3076 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
3077 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00003078 SDValue TailCall = Chain;
3079 SDValue TargetAddress = TailCall.getOperand(1);
3080 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003081
3082 assert(((TargetAddress.getOpcode() == ISD::Register &&
3083 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00003084 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003085 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
3086 isa<ConstantSDNode>(TargetAddress)) &&
3087 "Expecting an global address, external symbol, absolute value or register");
3088
3089 assert(StackAdjustment.getOpcode() == ISD::Constant &&
3090 "Expecting a const value");
3091
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003093 Operands.push_back(Chain.getOperand(0));
3094 Operands.push_back(TargetAddress);
3095 Operands.push_back(StackAdjustment);
3096 // Copy registers used by the call. Last operand is a flag so it is not
3097 // copied.
3098 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
3099 Operands.push_back(Chain.getOperand(i));
3100 }
Dale Johannesena05dca42009-02-04 23:02:30 +00003101 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003102 Operands.size());
3103 }
3104
Dan Gohman475871a2008-07-27 21:46:04 +00003105 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003106
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003107 // Copy the result values into the output registers.
3108 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3109 CCValAssign &VA = RVLocs[i];
3110 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003111 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dale Johannesena05dca42009-02-04 23:02:30 +00003112 Op.getOperand(i*2+1), Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003113 Flag = Chain.getValue(1);
3114 }
3115
Gabor Greifba36cb52008-08-28 21:40:38 +00003116 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00003117 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003118 else
Dale Johannesena05dca42009-02-04 23:02:30 +00003119 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003120}
3121
Dan Gohman475871a2008-07-27 21:46:04 +00003122SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00003123 const PPCSubtarget &Subtarget) {
3124 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003125 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003126
Jim Laskeyefc7e522006-12-04 22:04:42 +00003127 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003128 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003129
3130 // Construct the stack pointer operand.
3131 bool IsPPC64 = Subtarget.isPPC64();
3132 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003133 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003134
3135 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003136 SDValue Chain = Op.getOperand(0);
3137 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003138
Jim Laskeyefc7e522006-12-04 22:04:42 +00003139 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003140 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003141
Jim Laskeyefc7e522006-12-04 22:04:42 +00003142 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003143 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003144
Jim Laskeyefc7e522006-12-04 22:04:42 +00003145 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003146 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003147}
3148
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003149
3150
Dan Gohman475871a2008-07-27 21:46:04 +00003151SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003152PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003153 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003154 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003156 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003157
3158 // Get current frame pointer save index. The users of this index will be
3159 // primarily DYNALLOC instructions.
3160 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3161 int RASI = FI->getReturnAddrSaveIndex();
3162
3163 // If the frame pointer save index hasn't been defined yet.
3164 if (!RASI) {
3165 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003166 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003167 // Allocate the frame index for frame pointer save area.
3168 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
3169 // Save the result.
3170 FI->setReturnAddrSaveIndex(RASI);
3171 }
3172 return DAG.getFrameIndex(RASI, PtrVT);
3173}
3174
Dan Gohman475871a2008-07-27 21:46:04 +00003175SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003176PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3177 MachineFunction &MF = DAG.getMachineFunction();
3178 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003179 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003180 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003181
3182 // Get current frame pointer save index. The users of this index will be
3183 // primarily DYNALLOC instructions.
3184 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3185 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003186
Jim Laskey2f616bf2006-11-16 22:43:37 +00003187 // If the frame pointer save index hasn't been defined yet.
3188 if (!FPSI) {
3189 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003190 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64,
3191 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003192
Jim Laskey2f616bf2006-11-16 22:43:37 +00003193 // Allocate the frame index for frame pointer save area.
Scott Michelfdc40a02009-02-17 22:15:04 +00003194 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003195 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003196 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003197 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003198 return DAG.getFrameIndex(FPSI, PtrVT);
3199}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003200
Dan Gohman475871a2008-07-27 21:46:04 +00003201SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003202 SelectionDAG &DAG,
3203 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003204 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003205 SDValue Chain = Op.getOperand(0);
3206 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003207 DebugLoc dl = Op.getDebugLoc();
3208
Jim Laskey2f616bf2006-11-16 22:43:37 +00003209 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003210 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003211 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003212 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003213 DAG.getConstant(0, PtrVT), Size);
3214 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003215 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003216 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003217 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00003218 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003219 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003220}
3221
Chris Lattner1a635d62006-04-14 06:01:58 +00003222/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3223/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00003224SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003225 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003226 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3227 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003228 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003229
Chris Lattner1a635d62006-04-14 06:01:58 +00003230 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003231
Chris Lattner1a635d62006-04-14 06:01:58 +00003232 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003233 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003234
Duncan Sands83ec4b62008-06-06 12:08:01 +00003235 MVT ResVT = Op.getValueType();
3236 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003237 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3238 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003239 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003240
Chris Lattner1a635d62006-04-14 06:01:58 +00003241 // If the RHS of the comparison is a 0.0, we don't need to do the
3242 // subtraction at all.
3243 if (isFloatingPointZero(RHS))
3244 switch (CC) {
3245 default: break; // SETUO etc aren't handled by fsel.
3246 case ISD::SETULT:
3247 case ISD::SETLT:
3248 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003249 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003250 case ISD::SETGE:
3251 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003252 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
3253 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003254 case ISD::SETUGT:
3255 case ISD::SETGT:
3256 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003257 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003258 case ISD::SETLE:
3259 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003260 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
3261 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
3262 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003264
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003266 switch (CC) {
3267 default: break; // SETUO etc aren't handled by fsel.
3268 case ISD::SETULT:
3269 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003270 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00003271 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003272 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
3273 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003274 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003275 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003276 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00003277 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003278 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
3279 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003280 case ISD::SETUGT:
3281 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003282 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00003283 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003284 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
3285 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003286 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003287 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003288 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00003289 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003290 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
3291 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003292 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003293 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003294}
3295
Chris Lattner1f873002007-11-28 18:44:47 +00003296// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003297SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003298 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003299 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003300 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003301 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003302 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003303
Dan Gohman475871a2008-07-27 21:46:04 +00003304 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003305 switch (Op.getValueType().getSimpleVT()) {
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003306 default: assert(0 && "Unhandled FP_TO_INT type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003307 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003308 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3309 PPCISD::FCTIDZ,
3310 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003311 break;
3312 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00003313 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003314 break;
3315 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003316
Chris Lattner1a635d62006-04-14 06:01:58 +00003317 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00003318 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003319
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003320 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003321 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003322
3323 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3324 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00003325 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003326 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003327 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00003328 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003329}
3330
Dan Gohman475871a2008-07-27 21:46:04 +00003331SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003332 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003333 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
3334 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003335 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003336
Chris Lattner1a635d62006-04-14 06:01:58 +00003337 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003338 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003339 MVT::f64, Op.getOperand(0));
3340 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00003341 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003342 FP = DAG.getNode(ISD::FP_ROUND, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003343 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003344 return FP;
3345 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003346
Chris Lattner1a635d62006-04-14 06:01:58 +00003347 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
3348 "Unhandled SINT_TO_FP type in custom expander!");
3349 // Since we only generate this in 64-bit mode, we can take advantage of
3350 // 64-bit registers. In particular, sign extend the input value into the
3351 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3352 // then lfd it and fcfid it.
3353 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3354 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003355 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003356 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003357
Dale Johannesen33c960f2009-02-04 20:06:27 +00003358 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003359 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003360
Chris Lattner1a635d62006-04-14 06:01:58 +00003361 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00003362 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
3363 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003364 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00003365 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00003366 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00003367 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003368 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003369
Chris Lattner1a635d62006-04-14 06:01:58 +00003370 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003371 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00003372 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003373 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003374 return FP;
3375}
3376
Dan Gohman475871a2008-07-27 21:46:04 +00003377SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003378 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003379 /*
3380 The rounding mode is in bits 30:31 of FPSR, and has the following
3381 settings:
3382 00 Round to nearest
3383 01 Round to 0
3384 10 Round to +inf
3385 11 Round to -inf
3386
3387 FLT_ROUNDS, on the other hand, expects the following:
3388 -1 Undefined
3389 0 Round to 0
3390 1 Round to nearest
3391 2 Round to +inf
3392 3 Round to -inf
3393
3394 To perform the conversion, we do:
3395 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3396 */
3397
3398 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003399 MVT VT = Op.getValueType();
3400 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3401 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003402 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003403
3404 // Save FP Control Word to register
3405 NodeTys.push_back(MVT::f64); // return register
3406 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003407 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003408
3409 // Save FP register to stack slot
3410 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00003411 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003412 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003413 StackSlot, NULL, 0);
3414
3415 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003416 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003417 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
3418 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003419
3420 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003421 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00003422 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003423 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003424 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00003425 DAG.getNode(ISD::SRL, dl, MVT::i32,
3426 DAG.getNode(ISD::AND, dl, MVT::i32,
3427 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003428 CWD, DAG.getConstant(3, MVT::i32)),
3429 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003430 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003431
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00003433 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003434
Duncan Sands83ec4b62008-06-06 12:08:01 +00003435 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003436 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003437}
3438
Dan Gohman475871a2008-07-27 21:46:04 +00003439SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003440 MVT VT = Op.getValueType();
3441 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003442 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003443 assert(Op.getNumOperands() == 3 &&
3444 VT == Op.getOperand(1).getValueType() &&
3445 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003446
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003447 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003448 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003449 SDValue Lo = Op.getOperand(0);
3450 SDValue Hi = Op.getOperand(1);
3451 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003452 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003453
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003454 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003455 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003456 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3457 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3458 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3459 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003460 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003461 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3462 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3463 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003464 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003465 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003466}
3467
Dan Gohman475871a2008-07-27 21:46:04 +00003468SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003469 MVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003470 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003471 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003472 assert(Op.getNumOperands() == 3 &&
3473 VT == Op.getOperand(1).getValueType() &&
3474 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003475
Dan Gohman9ed06db2008-03-07 20:36:53 +00003476 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003477 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003478 SDValue Lo = Op.getOperand(0);
3479 SDValue Hi = Op.getOperand(1);
3480 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003481 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003482
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003483 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003484 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003485 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3486 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3487 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3488 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003489 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003490 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3491 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3492 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003493 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003494 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003495}
3496
Dan Gohman475871a2008-07-27 21:46:04 +00003497SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003498 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003499 MVT VT = Op.getValueType();
3500 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003501 assert(Op.getNumOperands() == 3 &&
3502 VT == Op.getOperand(1).getValueType() &&
3503 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003504
Dan Gohman9ed06db2008-03-07 20:36:53 +00003505 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003506 SDValue Lo = Op.getOperand(0);
3507 SDValue Hi = Op.getOperand(1);
3508 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003509 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003510
Dale Johannesenf5d97892009-02-04 01:48:28 +00003511 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003512 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003513 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3514 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3515 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3516 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003517 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003518 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3519 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3520 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003521 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003522 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003523 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003524}
3525
3526//===----------------------------------------------------------------------===//
3527// Vector related lowering.
3528//
3529
Chris Lattner4a998b92006-04-17 06:00:21 +00003530/// BuildSplatI - Build a canonical splati of Val with an element size of
3531/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003532static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003533 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003534 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003535
Duncan Sands83ec4b62008-06-06 12:08:01 +00003536 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003537 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3538 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003539
Duncan Sands83ec4b62008-06-06 12:08:01 +00003540 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003541
Chris Lattner70fa4932006-12-01 01:45:39 +00003542 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3543 if (Val == -1)
3544 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003545
Duncan Sands83ec4b62008-06-06 12:08:01 +00003546 MVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003547
Chris Lattner4a998b92006-04-17 06:00:21 +00003548 // Build a canonical splat for this value.
Eli Friedman1a8229b2009-05-24 02:03:36 +00003549 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003550 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003551 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003552 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3553 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003554 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003555}
3556
Chris Lattnere7c768e2006-04-18 03:24:30 +00003557/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003558/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003559static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003560 SelectionDAG &DAG, DebugLoc dl,
3561 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003562 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003563 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003564 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3565}
3566
Chris Lattnere7c768e2006-04-18 03:24:30 +00003567/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3568/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003569static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003570 SDValue Op2, SelectionDAG &DAG,
3571 DebugLoc dl, MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003572 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003573 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003574 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3575}
3576
3577
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003578/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3579/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003580static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesened2eee62009-02-06 01:31:28 +00003581 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003582 // Force LHS/RHS to be the right type.
Dale Johannesened2eee62009-02-06 01:31:28 +00003583 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3584 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003585
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003587 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003588 Ops[i] = i + Amt;
3589 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003590 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003591}
3592
Chris Lattnerf1b47082006-04-14 05:19:18 +00003593// If this is a case we can't handle, return null and let the default
3594// expansion code take care of it. If we CAN select this case, and if it
3595// selects to a single instruction, return Op. Otherwise, if we can codegen
3596// this case more efficiently than a constant pool load, lower it to the
3597// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003598SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003599 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003600 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3601 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003602
Bob Wilson24e338e2009-03-02 23:24:16 +00003603 // Check if this is a splat of a constant value.
3604 APInt APSplatBits, APSplatUndef;
3605 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003606 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003607 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3608 HasAnyUndefs) || SplatBitSize > 32)
3609 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003610
Bob Wilsonf2950b02009-03-03 19:26:27 +00003611 unsigned SplatBits = APSplatBits.getZExtValue();
3612 unsigned SplatUndef = APSplatUndef.getZExtValue();
3613 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003614
Bob Wilsonf2950b02009-03-03 19:26:27 +00003615 // First, handle single instruction cases.
3616
3617 // All zeros?
3618 if (SplatBits == 0) {
3619 // Canonicalize all zero vectors to be v4i32.
3620 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3621 SDValue Z = DAG.getConstant(0, MVT::i32);
3622 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3623 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003624 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003625 return Op;
3626 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003627
Bob Wilsonf2950b02009-03-03 19:26:27 +00003628 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3629 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3630 (32-SplatBitSize));
3631 if (SextVal >= -16 && SextVal <= 15)
3632 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003633
3634
Bob Wilsonf2950b02009-03-03 19:26:27 +00003635 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003636
Bob Wilsonf2950b02009-03-03 19:26:27 +00003637 // If this value is in the range [-32,30] and is even, use:
3638 // tmp = VSPLTI[bhw], result = add tmp, tmp
3639 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3640 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3641 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3642 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3643 }
3644
3645 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3646 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3647 // for fneg/fabs.
3648 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3649 // Make -1 and vspltisw -1:
3650 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
3651
3652 // Make the VSLW intrinsic, computing 0x8000_0000.
3653 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3654 OnesV, DAG, dl);
3655
3656 // xor by OnesV to invert it.
3657 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3658 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3659 }
3660
3661 // Check to see if this is a wide variety of vsplti*, binop self cases.
3662 static const signed char SplatCsts[] = {
3663 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3664 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3665 };
3666
3667 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3668 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3669 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3670 int i = SplatCsts[idx];
3671
3672 // Figure out what shift amount will be used by altivec if shifted by i in
3673 // this splat size.
3674 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3675
3676 // vsplti + shl self.
3677 if (SextVal == (i << (int)TypeShiftAmt)) {
3678 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3679 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3680 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3681 Intrinsic::ppc_altivec_vslw
3682 };
3683 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003684 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003685 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003686
Bob Wilsonf2950b02009-03-03 19:26:27 +00003687 // vsplti + srl self.
3688 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3689 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3690 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3691 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3692 Intrinsic::ppc_altivec_vsrw
3693 };
3694 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003695 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003696 }
3697
Bob Wilsonf2950b02009-03-03 19:26:27 +00003698 // vsplti + sra self.
3699 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3700 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3701 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3702 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3703 Intrinsic::ppc_altivec_vsraw
3704 };
3705 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3706 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003708
Bob Wilsonf2950b02009-03-03 19:26:27 +00003709 // vsplti + rol self.
3710 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3711 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
3712 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3713 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3714 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3715 Intrinsic::ppc_altivec_vrlw
3716 };
3717 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3718 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3719 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003720
Bob Wilsonf2950b02009-03-03 19:26:27 +00003721 // t = vsplti c, result = vsldoi t, t, 1
3722 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3723 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3724 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003725 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003726 // t = vsplti c, result = vsldoi t, t, 2
3727 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3728 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3729 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003730 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003731 // t = vsplti c, result = vsldoi t, t, 3
3732 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3733 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3734 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3735 }
3736 }
3737
3738 // Three instruction sequences.
3739
3740 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3741 if (SextVal >= 0 && SextVal <= 31) {
3742 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3743 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3744 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3745 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3746 }
3747 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3748 if (SextVal >= -31 && SextVal <= 0) {
3749 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3750 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3751 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3752 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003753 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003754
Dan Gohman475871a2008-07-27 21:46:04 +00003755 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003756}
3757
Chris Lattner59138102006-04-17 05:28:54 +00003758/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3759/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003760static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003761 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003762 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003763 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003764 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003765 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003766
Chris Lattner59138102006-04-17 05:28:54 +00003767 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003768 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003769 OP_VMRGHW,
3770 OP_VMRGLW,
3771 OP_VSPLTISW0,
3772 OP_VSPLTISW1,
3773 OP_VSPLTISW2,
3774 OP_VSPLTISW3,
3775 OP_VSLDOI4,
3776 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003777 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003778 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003779
Chris Lattner59138102006-04-17 05:28:54 +00003780 if (OpNum == OP_COPY) {
3781 if (LHSID == (1*9+2)*9+3) return LHS;
3782 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3783 return RHS;
3784 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003785
Dan Gohman475871a2008-07-27 21:46:04 +00003786 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003787 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3788 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003789
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003791 switch (OpNum) {
3792 default: assert(0 && "Unknown i32 permute!");
3793 case OP_VMRGHW:
3794 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3795 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3796 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3797 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3798 break;
3799 case OP_VMRGLW:
3800 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3801 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3802 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3803 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3804 break;
3805 case OP_VSPLTISW0:
3806 for (unsigned i = 0; i != 16; ++i)
3807 ShufIdxs[i] = (i&3)+0;
3808 break;
3809 case OP_VSPLTISW1:
3810 for (unsigned i = 0; i != 16; ++i)
3811 ShufIdxs[i] = (i&3)+4;
3812 break;
3813 case OP_VSPLTISW2:
3814 for (unsigned i = 0; i != 16; ++i)
3815 ShufIdxs[i] = (i&3)+8;
3816 break;
3817 case OP_VSPLTISW3:
3818 for (unsigned i = 0; i != 16; ++i)
3819 ShufIdxs[i] = (i&3)+12;
3820 break;
3821 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003822 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003823 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003824 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003825 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003826 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003827 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 MVT VT = OpLHS.getValueType();
3829 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3830 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3831 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
3832 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003833}
3834
Chris Lattnerf1b47082006-04-14 05:19:18 +00003835/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3836/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3837/// return the code it can be lowered into. Worst case, it can always be
3838/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003839SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003841 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003842 SDValue V1 = Op.getOperand(0);
3843 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003844 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
3845 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003846
Chris Lattnerf1b47082006-04-14 05:19:18 +00003847 // Cases that are handled by instructions that take permute immediates
3848 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3849 // selected by the instruction selector.
3850 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003851 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3852 PPC::isSplatShuffleMask(SVOp, 2) ||
3853 PPC::isSplatShuffleMask(SVOp, 4) ||
3854 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3855 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3856 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3857 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3858 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3859 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3860 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3861 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3862 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003863 return Op;
3864 }
3865 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003866
Chris Lattnerf1b47082006-04-14 05:19:18 +00003867 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3868 // and produce a fixed permutation. If any of these match, do not lower to
3869 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00003870 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3871 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3872 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3873 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3874 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3875 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3876 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3877 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3878 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003879 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003880
Chris Lattner59138102006-04-17 05:28:54 +00003881 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3882 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00003883 SmallVector<int, 16> PermMask;
3884 SVOp->getMask(PermMask);
3885
Chris Lattner59138102006-04-17 05:28:54 +00003886 unsigned PFIndexes[4];
3887 bool isFourElementShuffle = true;
3888 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3889 unsigned EltNo = 8; // Start out undef.
3890 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003892 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003893
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003895 if ((ByteSource & 3) != j) {
3896 isFourElementShuffle = false;
3897 break;
3898 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003899
Chris Lattner59138102006-04-17 05:28:54 +00003900 if (EltNo == 8) {
3901 EltNo = ByteSource/4;
3902 } else if (EltNo != ByteSource/4) {
3903 isFourElementShuffle = false;
3904 break;
3905 }
3906 }
3907 PFIndexes[i] = EltNo;
3908 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003909
3910 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003911 // perfect shuffle vector to determine if it is cost effective to do this as
3912 // discrete instructions, or whether we should use a vperm.
3913 if (isFourElementShuffle) {
3914 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003915 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003916 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003917
Chris Lattner59138102006-04-17 05:28:54 +00003918 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3919 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003920
Chris Lattner59138102006-04-17 05:28:54 +00003921 // Determining when to avoid vperm is tricky. Many things affect the cost
3922 // of vperm, particularly how many times the perm mask needs to be computed.
3923 // For example, if the perm mask can be hoisted out of a loop or is already
3924 // used (perhaps because there are multiple permutes with the same shuffle
3925 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3926 // the loop requires an extra register.
3927 //
3928 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003929 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003930 // available, if this block is within a loop, we should avoid using vperm
3931 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003932 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003933 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003935
Chris Lattnerf1b47082006-04-14 05:19:18 +00003936 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3937 // vector that will get spilled to the constant pool.
3938 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003939
Chris Lattnerf1b47082006-04-14 05:19:18 +00003940 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3941 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003942 MVT EltVT = V1.getValueType().getVectorElementType();
3943 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003944
Dan Gohman475871a2008-07-27 21:46:04 +00003945 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
3947 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00003948
Chris Lattnerf1b47082006-04-14 05:19:18 +00003949 for (unsigned j = 0; j != BytesPerElement; ++j)
3950 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Eli Friedman1a8229b2009-05-24 02:03:36 +00003951 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00003952 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003953
Evan Chenga87008d2009-02-25 22:49:59 +00003954 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
3955 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003956 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003957}
3958
Chris Lattner90564f22006-04-18 17:59:36 +00003959/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3960/// altivec comparison. If it is, return true and fill in Opc/isDot with
3961/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003962static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003963 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003964 unsigned IntrinsicID =
3965 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003966 CompareOpc = -1;
3967 isDot = false;
3968 switch (IntrinsicID) {
3969 default: return false;
3970 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003971 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3972 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3973 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3974 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3975 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3976 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3977 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3978 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3979 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3980 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3981 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3982 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3983 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00003984
Chris Lattner1a635d62006-04-14 06:01:58 +00003985 // Normal Comparisons.
3986 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3987 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3988 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3989 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3990 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3991 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3992 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3993 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3994 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3995 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3996 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3997 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3998 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3999 }
Chris Lattner90564f22006-04-18 17:59:36 +00004000 return true;
4001}
4002
4003/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4004/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004005SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004006 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00004007 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4008 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004009 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004010 int CompareOpc;
4011 bool isDot;
4012 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004013 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004014
Chris Lattner90564f22006-04-18 17:59:36 +00004015 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004016 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004017 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00004018 Op.getOperand(1), Op.getOperand(2),
4019 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004020 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004021 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004022
Chris Lattner1a635d62006-04-14 06:01:58 +00004023 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004024 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004025 Op.getOperand(2), // LHS
4026 Op.getOperand(3), // RHS
4027 DAG.getConstant(CompareOpc, MVT::i32)
4028 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00004029 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004030 VTs.push_back(Op.getOperand(2).getValueType());
4031 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004032 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004033
Chris Lattner1a635d62006-04-14 06:01:58 +00004034 // Now that we have the comparison, emit a copy from the CR to a GPR.
4035 // This is flagged to the above dot comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004036 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004037 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004038 CompNode.getValue(1));
4039
Chris Lattner1a635d62006-04-14 06:01:58 +00004040 // Unpack the result based on how the target uses it.
4041 unsigned BitNo; // Bit # of CR6.
4042 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004043 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004044 default: // Can't happen, don't crash on invalid number though.
4045 case 0: // Return the value of the EQ bit of CR6.
4046 BitNo = 0; InvertBit = false;
4047 break;
4048 case 1: // Return the inverted value of the EQ bit of CR6.
4049 BitNo = 0; InvertBit = true;
4050 break;
4051 case 2: // Return the value of the LT bit of CR6.
4052 BitNo = 2; InvertBit = false;
4053 break;
4054 case 3: // Return the inverted value of the LT bit of CR6.
4055 BitNo = 2; InvertBit = true;
4056 break;
4057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004058
Chris Lattner1a635d62006-04-14 06:01:58 +00004059 // Shift the bit into the low position.
Dale Johannesen3484c092009-02-05 22:07:54 +00004060 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00004061 DAG.getConstant(8-(3-BitNo), MVT::i32));
4062 // Isolate the bit.
Dale Johannesen3484c092009-02-05 22:07:54 +00004063 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00004064 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004065
Chris Lattner1a635d62006-04-14 06:01:58 +00004066 // If we are supposed to, toggle the bit.
4067 if (InvertBit)
Dale Johannesen3484c092009-02-05 22:07:54 +00004068 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00004069 DAG.getConstant(1, MVT::i32));
4070 return Flags;
4071}
4072
Scott Michelfdc40a02009-02-17 22:15:04 +00004073SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004074 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004075 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004076 // Create a stack slot that is 16-byte aligned.
4077 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
4078 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004079 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004080 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004081
Chris Lattner1a635d62006-04-14 06:01:58 +00004082 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004083 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00004084 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004085 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004086 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004087}
4088
Dan Gohman475871a2008-07-27 21:46:04 +00004089SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004090 DebugLoc dl = Op.getDebugLoc();
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004091 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004092 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004093
Dale Johannesened2eee62009-02-06 01:31:28 +00004094 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4095 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004096
Dan Gohman475871a2008-07-27 21:46:04 +00004097 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004098 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004099
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004100 // Shrinkify inputs to v8i16.
Dale Johannesened2eee62009-02-06 01:31:28 +00004101 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4102 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4103 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004104
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004105 // Low parts multiplied together, generating 32-bit results (we ignore the
4106 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004107 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesened2eee62009-02-06 01:31:28 +00004108 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004109
Dan Gohman475871a2008-07-27 21:46:04 +00004110 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004111 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004112 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004113 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004114 Neg16, DAG, dl);
4115 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004116 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004117 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004118
Dale Johannesened2eee62009-02-06 01:31:28 +00004119 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004120
Chris Lattnercea2aa72006-04-18 04:28:57 +00004121 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004122 LHS, RHS, Zero, DAG, dl);
Chris Lattner19a81522006-04-18 03:57:35 +00004123 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004124 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004125
Chris Lattner19a81522006-04-18 03:57:35 +00004126 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004127 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesened2eee62009-02-06 01:31:28 +00004128 LHS, RHS, DAG, dl, MVT::v8i16);
4129 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004130
Chris Lattner19a81522006-04-18 03:57:35 +00004131 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004132 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesened2eee62009-02-06 01:31:28 +00004133 LHS, RHS, DAG, dl, MVT::v8i16);
4134 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004135
Chris Lattner19a81522006-04-18 03:57:35 +00004136 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004137 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004138 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 Ops[i*2 ] = 2*i+1;
4140 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004141 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004143 } else {
4144 assert(0 && "Unknown mul to lower!");
4145 abort();
4146 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004147}
4148
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004149/// LowerOperation - Provide custom lowering hooks for some operations.
4150///
Dan Gohman475871a2008-07-27 21:46:04 +00004151SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004152 switch (Op.getOpcode()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004153 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004154 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4155 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004156 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004157 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004158 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004159 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004160 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004161 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4162 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
4164 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004165 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4166 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
4167
Chris Lattneref957102006-06-21 00:34:03 +00004168 case ISD::FORMAL_ARGUMENTS:
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004169 if (PPCSubTarget.isSVR4ABI()) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00004170 return LowerFORMAL_ARGUMENTS_SVR4(Op, DAG, VarArgsFrameIndex,
4171 VarArgsStackOffset, VarArgsNumGPR,
4172 VarArgsNumFPR, PPCSubTarget);
4173 } else {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004174 return LowerFORMAL_ARGUMENTS_Darwin(Op, DAG, VarArgsFrameIndex,
4175 PPCSubTarget);
Tilmann Schellerffd02002009-07-03 06:45:56 +00004176 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00004177
Tilmann Schellerffd02002009-07-03 06:45:56 +00004178 case ISD::CALL:
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004179 if (PPCSubTarget.isSVR4ABI()) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00004180 return LowerCALL_SVR4(Op, DAG, PPCSubTarget, getTargetMachine());
4181 } else {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004182 return LowerCALL_Darwin(Op, DAG, PPCSubTarget, getTargetMachine());
Tilmann Schellerffd02002009-07-03 06:45:56 +00004183 }
4184
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004185 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00004186 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004187 case ISD::DYNAMIC_STACKALLOC:
4188 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004189
Chris Lattner1a635d62006-04-14 06:01:58 +00004190 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004191 case ISD::FP_TO_UINT:
4192 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004193 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004194 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004195 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004196
Chris Lattner1a635d62006-04-14 06:01:58 +00004197 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004198 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4199 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4200 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004201
Chris Lattner1a635d62006-04-14 06:01:58 +00004202 // Vector-related lowering.
4203 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4204 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4205 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4206 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004207 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004208
Chris Lattner3fc027d2007-12-08 06:59:59 +00004209 // Frame & Return address.
4210 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004211 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004212 }
Dan Gohman475871a2008-07-27 21:46:04 +00004213 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004214}
4215
Duncan Sands1607f052008-12-01 11:39:25 +00004216void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4217 SmallVectorImpl<SDValue>&Results,
4218 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004219 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004220 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004221 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004222 assert(false && "Do not know how to custom type legalize this operation!");
4223 return;
4224 case ISD::FP_ROUND_INREG: {
4225 assert(N->getValueType(0) == MVT::ppcf128);
4226 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004227 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesen3484c092009-02-05 22:07:54 +00004228 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004229 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004230 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
4231 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004232 DAG.getIntPtrConstant(1));
4233
4234 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4235 // of the long double, and puts FPSCR back the way it was. We do not
4236 // actually model FPSCR.
4237 std::vector<MVT> NodeTys;
4238 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4239
4240 NodeTys.push_back(MVT::f64); // Return register
4241 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004242 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004243 MFFSreg = Result.getValue(0);
4244 InFlag = Result.getValue(1);
4245
4246 NodeTys.clear();
4247 NodeTys.push_back(MVT::Flag); // Returns a flag
4248 Ops[0] = DAG.getConstant(31, MVT::i32);
4249 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004250 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004251 InFlag = Result.getValue(0);
4252
4253 NodeTys.clear();
4254 NodeTys.push_back(MVT::Flag); // Returns a flag
4255 Ops[0] = DAG.getConstant(30, MVT::i32);
4256 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004257 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004258 InFlag = Result.getValue(0);
4259
4260 NodeTys.clear();
4261 NodeTys.push_back(MVT::f64); // result of add
4262 NodeTys.push_back(MVT::Flag); // Returns a flag
4263 Ops[0] = Lo;
4264 Ops[1] = Hi;
4265 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004266 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004267 FPreg = Result.getValue(0);
4268 InFlag = Result.getValue(1);
4269
4270 NodeTys.clear();
4271 NodeTys.push_back(MVT::f64);
4272 Ops[0] = DAG.getConstant(1, MVT::i32);
4273 Ops[1] = MFFSreg;
4274 Ops[2] = FPreg;
4275 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004276 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004277 FPreg = Result.getValue(0);
4278
4279 // We know the low half is about to be thrown away, so just use something
4280 // convenient.
Scott Michelfdc40a02009-02-17 22:15:04 +00004281 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004282 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004283 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004284 }
Duncan Sands1607f052008-12-01 11:39:25 +00004285 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004286 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004287 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004288 }
4289}
4290
4291
Chris Lattner1a635d62006-04-14 06:01:58 +00004292//===----------------------------------------------------------------------===//
4293// Other Lowering Code
4294//===----------------------------------------------------------------------===//
4295
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004296MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004297PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004298 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004299 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004300 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4301
4302 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4303 MachineFunction *F = BB->getParent();
4304 MachineFunction::iterator It = BB;
4305 ++It;
4306
4307 unsigned dest = MI->getOperand(0).getReg();
4308 unsigned ptrA = MI->getOperand(1).getReg();
4309 unsigned ptrB = MI->getOperand(2).getReg();
4310 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004311 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004312
4313 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4314 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4315 F->insert(It, loopMBB);
4316 F->insert(It, exitMBB);
4317 exitMBB->transferSuccessors(BB);
4318
4319 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004320 unsigned TmpReg = (!BinOpcode) ? incr :
4321 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004322 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4323 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004324
4325 // thisMBB:
4326 // ...
4327 // fallthrough --> loopMBB
4328 BB->addSuccessor(loopMBB);
4329
4330 // loopMBB:
4331 // l[wd]arx dest, ptr
4332 // add r0, dest, incr
4333 // st[wd]cx. r0, ptr
4334 // bne- loopMBB
4335 // fallthrough --> exitMBB
4336 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004337 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004338 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004339 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004340 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4341 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004342 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004343 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004344 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004345 BB->addSuccessor(loopMBB);
4346 BB->addSuccessor(exitMBB);
4347
4348 // exitMBB:
4349 // ...
4350 BB = exitMBB;
4351 return BB;
4352}
4353
4354MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004355PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004356 MachineBasicBlock *BB,
4357 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004358 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004359 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004360 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4361 // In 64 bit mode we have to use 64 bits for addresses, even though the
4362 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4363 // registers without caring whether they're 32 or 64, but here we're
4364 // doing actual arithmetic on the addresses.
4365 bool is64bit = PPCSubTarget.isPPC64();
4366
4367 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4368 MachineFunction *F = BB->getParent();
4369 MachineFunction::iterator It = BB;
4370 ++It;
4371
4372 unsigned dest = MI->getOperand(0).getReg();
4373 unsigned ptrA = MI->getOperand(1).getReg();
4374 unsigned ptrB = MI->getOperand(2).getReg();
4375 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004376 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004377
4378 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4379 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4380 F->insert(It, loopMBB);
4381 F->insert(It, exitMBB);
4382 exitMBB->transferSuccessors(BB);
4383
4384 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004385 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004386 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4387 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004388 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4389 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4390 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4391 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4392 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4393 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4394 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4395 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4396 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4397 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004398 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004399 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004400 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004401
4402 // thisMBB:
4403 // ...
4404 // fallthrough --> loopMBB
4405 BB->addSuccessor(loopMBB);
4406
4407 // The 4-byte load must be aligned, while a char or short may be
4408 // anywhere in the word. Hence all this nasty bookkeeping code.
4409 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4410 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004411 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004412 // rlwinm ptr, ptr1, 0, 0, 29
4413 // slw incr2, incr, shift
4414 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4415 // slw mask, mask2, shift
4416 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004417 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004418 // add tmp, tmpDest, incr2
4419 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004420 // and tmp3, tmp, mask
4421 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004422 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004423 // bne- loopMBB
4424 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004425 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004426
4427 if (ptrA!=PPC::R0) {
4428 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004429 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004430 .addReg(ptrA).addReg(ptrB);
4431 } else {
4432 Ptr1Reg = ptrB;
4433 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004434 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004435 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004436 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004437 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4438 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004439 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004440 .addReg(Ptr1Reg).addImm(0).addImm(61);
4441 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004442 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004443 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004444 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004445 .addReg(incr).addReg(ShiftReg);
4446 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004447 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004448 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004449 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4450 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004451 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004452 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004453 .addReg(Mask2Reg).addReg(ShiftReg);
4454
4455 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004456 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004457 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004458 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004459 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004460 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004461 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004462 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004463 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004464 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004465 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004466 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004467 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004468 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004469 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004470 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004471 BB->addSuccessor(loopMBB);
4472 BB->addSuccessor(exitMBB);
4473
4474 // exitMBB:
4475 // ...
4476 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004477 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004478 return BB;
4479}
4480
4481MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004482PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004483 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004484 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004485
4486 // To "insert" these instructions we actually have to insert their
4487 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004488 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004489 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004490 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004491
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004492 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004493
4494 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4495 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4496 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4497 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4498 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4499
4500 // The incoming instruction knows the destination vreg to set, the
4501 // condition code register to branch on, the true/false values to
4502 // select between, and a branch opcode to use.
4503
4504 // thisMBB:
4505 // ...
4506 // TrueVal = ...
4507 // cmpTY ccX, r1, r2
4508 // bCC copy1MBB
4509 // fallthrough --> copy0MBB
4510 MachineBasicBlock *thisMBB = BB;
4511 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4512 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4513 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004514 DebugLoc dl = MI->getDebugLoc();
4515 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004516 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4517 F->insert(It, copy0MBB);
4518 F->insert(It, sinkMBB);
4519 // Update machine-CFG edges by transferring all successors of the current
4520 // block to the new block which will contain the Phi node for the select.
4521 sinkMBB->transferSuccessors(BB);
4522 // Next, add the true and fallthrough blocks as its successors.
4523 BB->addSuccessor(copy0MBB);
4524 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004525
Evan Cheng53301922008-07-12 02:23:19 +00004526 // copy0MBB:
4527 // %FalseValue = ...
4528 // # fallthrough to sinkMBB
4529 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004530
Evan Cheng53301922008-07-12 02:23:19 +00004531 // Update machine-CFG edges
4532 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004533
Evan Cheng53301922008-07-12 02:23:19 +00004534 // sinkMBB:
4535 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4536 // ...
4537 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004538 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004539 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4540 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4541 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004542 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4543 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4544 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4545 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004546 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4547 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4548 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4549 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004550
4551 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4552 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4553 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4554 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004555 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4556 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4557 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4558 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004559
4560 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4561 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4562 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4563 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004564 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4565 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4566 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4567 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004568
4569 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4570 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4571 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4572 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004573 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4574 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4575 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4576 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004577
4578 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004579 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004580 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004581 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004582 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004583 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004584 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004585 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004586
4587 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4588 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4589 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4590 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004591 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4592 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4593 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4594 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004595
Dale Johannesen0e55f062008-08-29 18:29:46 +00004596 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4597 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4598 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4599 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4600 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4601 BB = EmitAtomicBinary(MI, BB, false, 0);
4602 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4603 BB = EmitAtomicBinary(MI, BB, true, 0);
4604
Evan Cheng53301922008-07-12 02:23:19 +00004605 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4606 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4607 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4608
4609 unsigned dest = MI->getOperand(0).getReg();
4610 unsigned ptrA = MI->getOperand(1).getReg();
4611 unsigned ptrB = MI->getOperand(2).getReg();
4612 unsigned oldval = MI->getOperand(3).getReg();
4613 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004614 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004615
Dale Johannesen65e39732008-08-25 18:53:26 +00004616 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4617 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4618 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004619 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004620 F->insert(It, loop1MBB);
4621 F->insert(It, loop2MBB);
4622 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004623 F->insert(It, exitMBB);
4624 exitMBB->transferSuccessors(BB);
4625
4626 // thisMBB:
4627 // ...
4628 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004629 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004630
Dale Johannesen65e39732008-08-25 18:53:26 +00004631 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004632 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004633 // cmp[wd] dest, oldval
4634 // bne- midMBB
4635 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004636 // st[wd]cx. newval, ptr
4637 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004638 // b exitBB
4639 // midMBB:
4640 // st[wd]cx. dest, ptr
4641 // exitBB:
4642 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004643 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004644 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004645 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004646 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004647 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004648 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4649 BB->addSuccessor(loop2MBB);
4650 BB->addSuccessor(midMBB);
4651
4652 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004653 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004654 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004655 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004656 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004657 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004658 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004659 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004660
Dale Johannesen65e39732008-08-25 18:53:26 +00004661 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004662 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004663 .addReg(dest).addReg(ptrA).addReg(ptrB);
4664 BB->addSuccessor(exitMBB);
4665
Evan Cheng53301922008-07-12 02:23:19 +00004666 // exitMBB:
4667 // ...
4668 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004669 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4670 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4671 // We must use 64-bit registers for addresses when targeting 64-bit,
4672 // since we're actually doing arithmetic on them. Other registers
4673 // can be 32-bit.
4674 bool is64bit = PPCSubTarget.isPPC64();
4675 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4676
4677 unsigned dest = MI->getOperand(0).getReg();
4678 unsigned ptrA = MI->getOperand(1).getReg();
4679 unsigned ptrB = MI->getOperand(2).getReg();
4680 unsigned oldval = MI->getOperand(3).getReg();
4681 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004682 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004683
4684 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4685 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4686 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4687 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4688 F->insert(It, loop1MBB);
4689 F->insert(It, loop2MBB);
4690 F->insert(It, midMBB);
4691 F->insert(It, exitMBB);
4692 exitMBB->transferSuccessors(BB);
4693
4694 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004695 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004696 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4697 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004698 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4699 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4700 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4701 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4702 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4703 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4704 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4705 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4706 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4707 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4708 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4709 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4710 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4711 unsigned Ptr1Reg;
4712 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4713 // thisMBB:
4714 // ...
4715 // fallthrough --> loopMBB
4716 BB->addSuccessor(loop1MBB);
4717
4718 // The 4-byte load must be aligned, while a char or short may be
4719 // anywhere in the word. Hence all this nasty bookkeeping code.
4720 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4721 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004722 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004723 // rlwinm ptr, ptr1, 0, 0, 29
4724 // slw newval2, newval, shift
4725 // slw oldval2, oldval,shift
4726 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4727 // slw mask, mask2, shift
4728 // and newval3, newval2, mask
4729 // and oldval3, oldval2, mask
4730 // loop1MBB:
4731 // lwarx tmpDest, ptr
4732 // and tmp, tmpDest, mask
4733 // cmpw tmp, oldval3
4734 // bne- midMBB
4735 // loop2MBB:
4736 // andc tmp2, tmpDest, mask
4737 // or tmp4, tmp2, newval3
4738 // stwcx. tmp4, ptr
4739 // bne- loop1MBB
4740 // b exitBB
4741 // midMBB:
4742 // stwcx. tmpDest, ptr
4743 // exitBB:
4744 // srw dest, tmpDest, shift
4745 if (ptrA!=PPC::R0) {
4746 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004747 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004748 .addReg(ptrA).addReg(ptrB);
4749 } else {
4750 Ptr1Reg = ptrB;
4751 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004752 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004753 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004754 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004755 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4756 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004757 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004758 .addReg(Ptr1Reg).addImm(0).addImm(61);
4759 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004760 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004761 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004762 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004763 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004764 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004765 .addReg(oldval).addReg(ShiftReg);
4766 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004767 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004768 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004769 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4770 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4771 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004772 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004773 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004774 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004775 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004776 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004777 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004778 .addReg(OldVal2Reg).addReg(MaskReg);
4779
4780 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004781 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004782 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004783 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4784 .addReg(TmpDestReg).addReg(MaskReg);
4785 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004786 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004787 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004788 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4789 BB->addSuccessor(loop2MBB);
4790 BB->addSuccessor(midMBB);
4791
4792 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004793 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4794 .addReg(TmpDestReg).addReg(MaskReg);
4795 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4796 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4797 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004798 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004799 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004800 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004801 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004802 BB->addSuccessor(loop1MBB);
4803 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004804
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004805 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004806 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004807 .addReg(PPC::R0).addReg(PtrReg);
4808 BB->addSuccessor(exitMBB);
4809
4810 // exitMBB:
4811 // ...
4812 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004813 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004814 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004815 assert(0 && "Unexpected instr type to insert");
4816 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004817
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004818 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004819 return BB;
4820}
4821
Chris Lattner1a635d62006-04-14 06:01:58 +00004822//===----------------------------------------------------------------------===//
4823// Target Optimization Hooks
4824//===----------------------------------------------------------------------===//
4825
Duncan Sands25cf2272008-11-24 14:53:14 +00004826SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4827 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004828 TargetMachine &TM = getTargetMachine();
4829 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004830 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004831 switch (N->getOpcode()) {
4832 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004833 case PPCISD::SHL:
4834 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004835 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004836 return N->getOperand(0);
4837 }
4838 break;
4839 case PPCISD::SRL:
4840 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004841 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004842 return N->getOperand(0);
4843 }
4844 break;
4845 case PPCISD::SRA:
4846 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004847 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004848 C->isAllOnesValue()) // -1 >>s V -> -1.
4849 return N->getOperand(0);
4850 }
4851 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004852
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004853 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004854 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004855 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4856 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4857 // We allow the src/dst to be either f32/f64, but the intermediate
4858 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004859 if (N->getOperand(0).getValueType() == MVT::i64 &&
4860 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004861 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004862 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004863 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004864 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004865 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004866
Dale Johannesen3484c092009-02-05 22:07:54 +00004867 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004868 DCI.AddToWorklist(Val.getNode());
Dale Johannesen3484c092009-02-05 22:07:54 +00004869 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004870 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004871 if (N->getValueType(0) == MVT::f32) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004872 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004873 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004874 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004875 }
4876 return Val;
4877 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4878 // If the intermediate type is i32, we can avoid the load/store here
4879 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004880 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004881 }
4882 }
4883 break;
Chris Lattner51269842006-03-01 05:50:56 +00004884 case ISD::STORE:
4885 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4886 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004887 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004888 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004889 N->getOperand(1).getValueType() == MVT::i32 &&
4890 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004891 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004892 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004893 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004894 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004895 }
Dale Johannesen3484c092009-02-05 22:07:54 +00004896 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004897 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004898
Dale Johannesen3484c092009-02-05 22:07:54 +00004899 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004900 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004901 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004902 return Val;
4903 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004904
Chris Lattnerd9989382006-07-10 20:56:58 +00004905 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4906 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004907 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004908 (N->getOperand(1).getValueType() == MVT::i32 ||
4909 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004910 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004911 // Do an any-extend to 32-bits if this is a half-word input.
4912 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004913 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004914
Dale Johannesen3484c092009-02-05 22:07:54 +00004915 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4916 BSwapOp, N->getOperand(2), N->getOperand(3),
Chris Lattnerd9989382006-07-10 20:56:58 +00004917 DAG.getValueType(N->getOperand(1).getValueType()));
4918 }
4919 break;
4920 case ISD::BSWAP:
4921 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004922 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004923 N->getOperand(0).hasOneUse() &&
4924 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004925 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004926 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004927 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004928 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004929 VTs.push_back(MVT::i32);
4930 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004931 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4932 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004933 LD->getChain(), // Chain
4934 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004935 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004936 DAG.getValueType(N->getValueType(0)) // VT
4937 };
Dale Johannesen3484c092009-02-05 22:07:54 +00004938 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004939
Scott Michelfdc40a02009-02-17 22:15:04 +00004940 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004942 if (N->getValueType(0) == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004943 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00004944
Chris Lattnerd9989382006-07-10 20:56:58 +00004945 // First, combine the bswap away. This makes the value produced by the
4946 // load dead.
4947 DCI.CombineTo(N, ResVal);
4948
4949 // Next, combine the load away, we give it a bogus result value but a real
4950 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004951 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004952
Chris Lattnerd9989382006-07-10 20:56:58 +00004953 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004954 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004955 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004956
Chris Lattner51269842006-03-01 05:50:56 +00004957 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004958 case PPCISD::VCMP: {
4959 // If a VCMPo node already exists with exactly the same operands as this
4960 // node, use its result instead of this node (VCMPo computes both a CR6 and
4961 // a normal output).
4962 //
4963 if (!N->getOperand(0).hasOneUse() &&
4964 !N->getOperand(1).hasOneUse() &&
4965 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004966
Chris Lattner4468c222006-03-31 06:02:07 +00004967 // Scan all of the users of the LHS, looking for VCMPo's that match.
4968 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004969
Gabor Greifba36cb52008-08-28 21:40:38 +00004970 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004971 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4972 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004973 if (UI->getOpcode() == PPCISD::VCMPo &&
4974 UI->getOperand(1) == N->getOperand(1) &&
4975 UI->getOperand(2) == N->getOperand(2) &&
4976 UI->getOperand(0) == N->getOperand(0)) {
4977 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004978 break;
4979 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004980
Chris Lattner00901202006-04-18 18:28:22 +00004981 // If there is no VCMPo node, or if the flag value has a single use, don't
4982 // transform this.
4983 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4984 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004985
4986 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00004987 // chain, this transformation is more complex. Note that multiple things
4988 // could use the value result, which we should ignore.
4989 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004990 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00004991 FlagUser == 0; ++UI) {
4992 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004993 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004994 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004995 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004996 FlagUser = User;
4997 break;
4998 }
4999 }
5000 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005001
Chris Lattner00901202006-04-18 18:28:22 +00005002 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5003 // give up for right now.
5004 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005005 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005006 }
5007 break;
5008 }
Chris Lattner90564f22006-04-18 17:59:36 +00005009 case ISD::BR_CC: {
5010 // If this is a branch on an altivec predicate comparison, lower this so
5011 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5012 // lowering is done pre-legalize, because the legalizer lowers the predicate
5013 // compare down to code that is difficult to reassemble.
5014 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005015 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005016 int CompareOpc;
5017 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005018
Chris Lattner90564f22006-04-18 17:59:36 +00005019 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5020 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5021 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5022 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005023
Chris Lattner90564f22006-04-18 17:59:36 +00005024 // If this is a comparison against something other than 0/1, then we know
5025 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005026 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005027 if (Val != 0 && Val != 1) {
5028 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5029 return N->getOperand(0);
5030 // Always !=, turn it into an unconditional branch.
Dale Johannesen3484c092009-02-05 22:07:54 +00005031 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005032 N->getOperand(0), N->getOperand(4));
5033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005034
Chris Lattner90564f22006-04-18 17:59:36 +00005035 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005036
Chris Lattner90564f22006-04-18 17:59:36 +00005037 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005038 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005039 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005040 LHS.getOperand(2), // LHS of compare
5041 LHS.getOperand(3), // RHS of compare
5042 DAG.getConstant(CompareOpc, MVT::i32)
5043 };
Chris Lattner90564f22006-04-18 17:59:36 +00005044 VTs.push_back(LHS.getOperand(2).getValueType());
5045 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005046 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005047
Chris Lattner90564f22006-04-18 17:59:36 +00005048 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005049 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005050 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005051 default: // Can't happen, don't crash on invalid number though.
5052 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005053 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005054 break;
5055 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005056 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005057 break;
5058 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005059 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005060 break;
5061 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005062 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005063 break;
5064 }
5065
Dale Johannesen3484c092009-02-05 22:07:54 +00005066 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00005067 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00005068 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005069 N->getOperand(4), CompNode.getValue(1));
5070 }
5071 break;
5072 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005073 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005074
Dan Gohman475871a2008-07-27 21:46:04 +00005075 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005076}
5077
Chris Lattner1a635d62006-04-14 06:01:58 +00005078//===----------------------------------------------------------------------===//
5079// Inline Assembly Support
5080//===----------------------------------------------------------------------===//
5081
Dan Gohman475871a2008-07-27 21:46:04 +00005082void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005083 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005084 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005085 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005086 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005087 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005088 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005089 switch (Op.getOpcode()) {
5090 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005091 case PPCISD::LBRX: {
5092 // lhbrx is known to have the top bits cleared out.
5093 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
5094 KnownZero = 0xFFFF0000;
5095 break;
5096 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005097 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005098 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005099 default: break;
5100 case Intrinsic::ppc_altivec_vcmpbfp_p:
5101 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5102 case Intrinsic::ppc_altivec_vcmpequb_p:
5103 case Intrinsic::ppc_altivec_vcmpequh_p:
5104 case Intrinsic::ppc_altivec_vcmpequw_p:
5105 case Intrinsic::ppc_altivec_vcmpgefp_p:
5106 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5107 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5108 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5109 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5110 case Intrinsic::ppc_altivec_vcmpgtub_p:
5111 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5112 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5113 KnownZero = ~1U; // All bits but the low one are known to be zero.
5114 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005115 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005116 }
5117 }
5118}
5119
5120
Chris Lattner4234f572007-03-25 02:14:49 +00005121/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005122/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005123PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005124PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5125 if (Constraint.size() == 1) {
5126 switch (Constraint[0]) {
5127 default: break;
5128 case 'b':
5129 case 'r':
5130 case 'f':
5131 case 'v':
5132 case 'y':
5133 return C_RegisterClass;
5134 }
5135 }
5136 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005137}
5138
Scott Michelfdc40a02009-02-17 22:15:04 +00005139std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005140PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00005141 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005142 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005143 // GCC RS6000 Constraint Letters
5144 switch (Constraint[0]) {
5145 case 'b': // R1-R31
5146 case 'r': // R0-R31
5147 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
5148 return std::make_pair(0U, PPC::G8RCRegisterClass);
5149 return std::make_pair(0U, PPC::GPRCRegisterClass);
5150 case 'f':
5151 if (VT == MVT::f32)
5152 return std::make_pair(0U, PPC::F4RCRegisterClass);
5153 else if (VT == MVT::f64)
5154 return std::make_pair(0U, PPC::F8RCRegisterClass);
5155 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005156 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005157 return std::make_pair(0U, PPC::VRRCRegisterClass);
5158 case 'y': // crrc
5159 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005160 }
5161 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005162
Chris Lattner331d1bc2006-11-02 01:44:04 +00005163 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005164}
Chris Lattner763317d2006-02-07 00:47:13 +00005165
Chris Lattner331d1bc2006-11-02 01:44:04 +00005166
Chris Lattner48884cd2007-08-25 00:47:38 +00005167/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00005168/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5169/// it means one of the asm constraint of the inline asm instruction being
5170/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00005171void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00005172 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00005173 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005174 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005175 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005176 switch (Letter) {
5177 default: break;
5178 case 'I':
5179 case 'J':
5180 case 'K':
5181 case 'L':
5182 case 'M':
5183 case 'N':
5184 case 'O':
5185 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005186 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005187 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005188 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005189 switch (Letter) {
5190 default: assert(0 && "Unknown constraint letter!");
5191 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005192 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005193 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005194 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005195 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5196 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005197 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005198 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005199 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005200 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005201 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005202 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005203 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005204 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005205 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005206 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005207 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005208 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005209 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005210 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005211 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005212 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005213 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005214 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005215 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005216 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005217 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005218 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005219 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005220 }
5221 break;
5222 }
5223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Gabor Greifba36cb52008-08-28 21:40:38 +00005225 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005226 Ops.push_back(Result);
5227 return;
5228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005229
Chris Lattner763317d2006-02-07 00:47:13 +00005230 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00005231 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005232}
Evan Chengc4c62572006-03-13 23:20:37 +00005233
Chris Lattnerc9addb72007-03-30 23:15:24 +00005234// isLegalAddressingMode - Return true if the addressing mode represented
5235// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005236bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005237 const Type *Ty) const {
5238 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005239
Chris Lattnerc9addb72007-03-30 23:15:24 +00005240 // PPC allows a sign-extended 16-bit immediate field.
5241 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5242 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005243
Chris Lattnerc9addb72007-03-30 23:15:24 +00005244 // No global is ever allowed as a base.
5245 if (AM.BaseGV)
5246 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005247
5248 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005249 switch (AM.Scale) {
5250 case 0: // "r+i" or just "i", depending on HasBaseReg.
5251 break;
5252 case 1:
5253 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5254 return false;
5255 // Otherwise we have r+r or r+i.
5256 break;
5257 case 2:
5258 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5259 return false;
5260 // Allow 2*r as r+r.
5261 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005262 default:
5263 // No other scales are supported.
5264 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005265 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005266
Chris Lattnerc9addb72007-03-30 23:15:24 +00005267 return true;
5268}
5269
Evan Chengc4c62572006-03-13 23:20:37 +00005270/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005271/// as the offset of the target addressing mode for load / store of the
5272/// given type.
5273bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005274 // PPC allows a sign-extended 16-bit immediate field.
5275 return (V > -(1 << 16) && V < (1 << 16)-1);
5276}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005277
5278bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005279 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005280}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005281
Dan Gohman475871a2008-07-27 21:46:04 +00005282SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005283 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005284 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005285 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005286 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005287
5288 MachineFunction &MF = DAG.getMachineFunction();
5289 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005290
Chris Lattner3fc027d2007-12-08 06:59:59 +00005291 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005293
5294 // Make sure the function really does not optimize away the store of the RA
5295 // to the stack.
5296 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00005297 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00005298 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005299}
5300
Dan Gohman475871a2008-07-27 21:46:04 +00005301SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00005302 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005303 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005304 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005305 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Duncan Sands83ec4b62008-06-06 12:08:01 +00005307 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005308 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005310 MachineFunction &MF = DAG.getMachineFunction();
5311 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005312 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005313 && MFI->getStackSize();
5314
5315 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00005316 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00005317 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005318 else
Dale Johannesena05dca42009-02-04 23:02:30 +00005319 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005320 MVT::i32);
5321}
Dan Gohman54aeea32008-10-21 03:41:46 +00005322
5323bool
5324PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5325 // The PowerPC target isn't yet aware of offsets.
5326 return false;
5327}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005328
5329MVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
5330 bool isSrcConst, bool isSrcStr,
5331 SelectionDAG &DAG) const {
5332 if (this->PPCSubTarget.isPPC64()) {
5333 return MVT::i64;
5334 } else {
5335 return MVT::i32;
5336 }
5337}