blob: 158b6d71ae23ecfdcfe769cb9788e5b9e5dc1d35 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000050static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000051 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Evan Cheng752195e2009-09-14 21:33:42 +000053STATISTIC(numIntervals , "Number of original intervals");
54STATISTIC(numFolds , "Number of loads/stores folded into instructions");
55STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000056
Devang Patel19974732007-05-03 01:11:54 +000057char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000058INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
59 "Live Interval Analysis", false, false)
60INITIALIZE_PASS_DEPENDENCY(LiveVariables)
61INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
62INITIALIZE_PASS_DEPENDENCY(PHIElimination)
63INITIALIZE_PASS_DEPENDENCY(TwoAddressInstructionPass)
64INITIALIZE_PASS_DEPENDENCY(ProcessImplicitDefs)
65INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
66INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
67INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000068 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069
Chris Lattnerf7da2c72006-08-24 22:43:55 +000070void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000071 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000072 AU.addRequired<AliasAnalysis>();
73 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000075 AU.addPreserved<LiveVariables>();
76 AU.addRequired<MachineLoopInfo>();
77 AU.addPreserved<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000078 AU.addPreservedID(MachineDominatorsID);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000079
Owen Anderson95dad832008-10-07 20:22:28 +000080 if (!StrongPHIElim) {
81 AU.addPreservedID(PHIEliminationID);
82 AU.addRequiredID(PHIEliminationID);
83 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000084
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000085 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000086 AU.addPreserved<ProcessImplicitDefs>();
87 AU.addRequired<ProcessImplicitDefs>();
88 AU.addPreserved<SlotIndexes>();
89 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000090 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000091}
92
Chris Lattnerf7da2c72006-08-24 22:43:55 +000093void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000094 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000095 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000096 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000097 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000098
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000099 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000100
Benjamin Kramerce9a20b2010-06-26 11:30:59 +0000101 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
102 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +0000103 while (!CloneMIs.empty()) {
104 MachineInstr *MI = CloneMIs.back();
105 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +0000106 mf_->DeleteMachineInstr(MI);
107 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000108}
109
Owen Anderson80b3ce62008-05-28 20:54:50 +0000110/// runOnMachineFunction - Register allocate the whole function
111///
112bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
113 mf_ = &fn;
114 mri_ = &mf_->getRegInfo();
115 tm_ = &fn.getTarget();
116 tri_ = tm_->getRegisterInfo();
117 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000118 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000119 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000120 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000121 allocatableRegs_ = tri_->getAllocatableSet(fn);
122
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000123 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000124
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000125 numIntervals += getNumIntervals();
126
Chris Lattner70ca3582004-09-30 15:59:17 +0000127 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000129}
130
Chris Lattner70ca3582004-09-30 15:59:17 +0000131/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000132void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000133 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000134 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 I->second->print(OS, tri_);
136 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000137 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000138
Evan Cheng752195e2009-09-14 21:33:42 +0000139 printInstrs(OS);
140}
141
142void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000143 OS << "********** MACHINEINSTRS **********\n";
144
Chris Lattner3380d5c2009-07-21 21:12:58 +0000145 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
146 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000147 OS << "BB#" << mbbi->getNumber()
148 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000149 for (MachineBasicBlock::iterator mii = mbbi->begin(),
150 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000151 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000152 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000153 else
154 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000155 }
156 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000157}
158
Evan Cheng752195e2009-09-14 21:33:42 +0000159void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000160 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000161}
162
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000163bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
164 VirtRegMap &vrm, unsigned reg) {
165 // We don't handle fancy stuff crossing basic block boundaries
166 if (li.ranges.size() != 1)
167 return true;
168 const LiveRange &range = li.ranges.front();
169 SlotIndex idx = range.start.getBaseIndex();
170 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000171
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000172 // Skip deleted instructions
173 MachineInstr *firstMI = getInstructionFromIndex(idx);
174 while (!firstMI && idx != end) {
175 idx = idx.getNextIndex();
176 firstMI = getInstructionFromIndex(idx);
177 }
178 if (!firstMI)
179 return false;
180
181 // Find last instruction in range
182 SlotIndex lastIdx = end.getPrevIndex();
183 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
184 while (!lastMI && lastIdx != idx) {
185 lastIdx = lastIdx.getPrevIndex();
186 lastMI = getInstructionFromIndex(lastIdx);
187 }
188 if (!lastMI)
189 return false;
190
191 // Range cannot cross basic block boundaries or terminators
192 MachineBasicBlock *MBB = firstMI->getParent();
193 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
194 return true;
195
196 MachineBasicBlock::const_iterator E = lastMI;
197 ++E;
198 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
199 const MachineInstr &MI = *I;
200
201 // Allow copies to and from li.reg
Jakob Stoklund Olesen8ea32402010-07-09 20:55:49 +0000202 if (MI.isCopy())
203 if (MI.getOperand(0).getReg() == li.reg ||
204 MI.getOperand(1).getReg() == li.reg)
205 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000206
207 // Check for operands using reg
208 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
209 const MachineOperand& mop = MI.getOperand(i);
210 if (!mop.isReg())
211 continue;
212 unsigned PhysReg = mop.getReg();
213 if (PhysReg == 0 || PhysReg == li.reg)
214 continue;
215 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
216 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000217 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000218 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000219 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000220 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
221 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000222 }
223 }
224
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000225 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000226 return false;
227}
228
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000229bool LiveIntervals::conflictsWithAliasRef(LiveInterval &li, unsigned Reg,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000230 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
231 for (LiveInterval::Ranges::const_iterator
232 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000233 for (SlotIndex index = I->start.getBaseIndex(),
234 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
235 index != end;
236 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000237 MachineInstr *MI = getInstructionFromIndex(index);
238 if (!MI)
239 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000240
241 if (JoinedCopies.count(MI))
242 continue;
243 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
244 MachineOperand& MO = MI->getOperand(i);
245 if (!MO.isReg())
246 continue;
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000247 unsigned PhysReg = MO.getReg();
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000248 if (PhysReg == 0 || PhysReg == Reg ||
249 TargetRegisterInfo::isVirtualRegister(PhysReg))
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000250 continue;
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000251 if (tri_->regsOverlap(Reg, PhysReg))
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000252 return true;
253 }
254 }
255 }
256
257 return false;
258}
259
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000260#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000261static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000262 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000263 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000264 else
David Greene8a342292010-01-04 22:49:02 +0000265 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000266}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000267#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000268
Evan Chengafff40a2010-05-04 20:26:52 +0000269static
Evan Cheng37499432010-05-05 18:27:40 +0000270bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000271 unsigned Reg = MI.getOperand(MOIdx).getReg();
272 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
273 const MachineOperand &MO = MI.getOperand(i);
274 if (!MO.isReg())
275 continue;
276 if (MO.getReg() == Reg && MO.isDef()) {
277 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
278 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000279 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000280 return true;
281 }
282 }
283 return false;
284}
285
Evan Cheng37499432010-05-05 18:27:40 +0000286/// isPartialRedef - Return true if the specified def at the specific index is
287/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000288/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000289bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
290 LiveInterval &interval) {
291 if (!MO.getSubReg() || MO.isEarlyClobber())
292 return false;
293
294 SlotIndex RedefIndex = MIIdx.getDefIndex();
295 const LiveRange *OldLR =
296 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Lang Hames6e2968c2010-09-25 12:04:16 +0000297 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
298 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000299 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
300 }
301 return false;
302}
303
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000304void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000305 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000306 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000307 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000308 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000309 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000310 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000311 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000312 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000313 });
Evan Cheng419852c2008-04-03 16:39:43 +0000314
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000315 // Virtual registers may be defined multiple times (due to phi
316 // elimination and 2-addr elimination). Much of what we do only has to be
317 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000318 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000319 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 if (interval.empty()) {
321 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000322 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000323 // Earlyclobbers move back one, so that they overlap the live range
324 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000325 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000326 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000327
328 // Make sure the first definition is not a partial redefinition. Add an
329 // <imp-def> of the full register.
330 if (MO.getSubReg())
331 mi->addRegisterDefined(interval.reg);
332
Evan Chengc8d044e2008-02-15 18:24:29 +0000333 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000334 if (mi->isCopyLike()) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000335 CopyMI = mi;
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000336 }
337
Lang Hames6e2968c2010-09-25 12:04:16 +0000338 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000339 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000340
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 // Loop over all of the blocks that the vreg is defined in. There are
342 // two cases we have to handle here. The most common case is a vreg
343 // whose lifetime is contained within a basic block. In this case there
344 // will be a single kill, in MBB, which comes after the definition.
345 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
346 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000347 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000349 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 else
Lang Hames233a60e2009-11-03 23:52:08 +0000351 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000352
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 // If the kill happens after the definition, we have an intra-block
354 // live range.
355 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000356 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000357 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000358 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000359 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000360 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 return;
362 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000363 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000364
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000365 // The other case we handle is when a virtual register lives to the end
366 // of the defining block, potentially live across some blocks, then is
367 // live into some number of blocks, but gets killed. Start by adding a
368 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000369 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000370 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000371 interval.addRange(NewLR);
372
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000373 bool PHIJoin = lv_->isPHIJoin(interval.reg);
374
375 if (PHIJoin) {
376 // A phi join register is killed at the end of the MBB and revived as a new
377 // valno in the killing blocks.
378 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
379 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000380 ValNo->setHasPHIKill(true);
381 } else {
382 // Iterate over all of the blocks that the variable is completely
383 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
384 // live interval.
385 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
386 E = vi.AliveBlocks.end(); I != E; ++I) {
387 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
388 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
389 interval.addRange(LR);
390 DEBUG(dbgs() << " +" << LR);
391 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000392 }
393
394 // Finally, this virtual register is live from the start of any killing
395 // block to the 'use' slot of the killing instruction.
396 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
397 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000398 SlotIndex Start = getMBBStartIdx(Kill->getParent());
399 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
400
401 // Create interval with one of a NEW value number. Note that this value
402 // number isn't actually defined by an instruction, weird huh? :)
403 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000404 assert(getInstructionFromIndex(Start) == 0 &&
405 "PHI def index points at actual instruction.");
406 ValNo = interval.getNextValue(Start, 0, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000407 ValNo->setIsPHIDef(true);
408 }
409 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000411 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000412 }
413
414 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000415 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000416 // Multiple defs of the same virtual register by the same instruction.
417 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000418 // This is likely due to elimination of REG_SEQUENCE instructions. Return
419 // here since there is nothing to do.
420 return;
421
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000422 // If this is the second time we see a virtual register definition, it
423 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000424 // the result of two address elimination, then the vreg is one of the
425 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000426
427 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000428 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
429 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000430 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
431 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000432 // If this is a two-address definition, then we have already processed
433 // the live range. The only problem is that we didn't realize there
434 // are actually two values in the live interval. Because of this we
435 // need to take the LiveRegion that defines this register and split it
436 // into two values.
Lang Hames233a60e2009-11-03 23:52:08 +0000437 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000438 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000439 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000440
Lang Hames35f291d2009-09-12 03:34:03 +0000441 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000442 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000443 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000444 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000445
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000446 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000447 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000448 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000449
Chris Lattner91725b72006-08-31 05:54:43 +0000450 // The new value number (#1) is defined by the instruction we claimed
451 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000452 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000453
Chris Lattner91725b72006-08-31 05:54:43 +0000454 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000455 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000456 OldValNo->setCopy(0);
457
458 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000459 if (PartReDef && mi->isCopyLike())
Evan Chengad6c5a22010-05-17 01:47:47 +0000460 OldValNo->setCopy(&*mi);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000461
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000462 // Add the new live interval which replaces the range for the input copy.
463 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000464 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000465 interval.addRange(LR);
466
467 // If this redefinition is dead, we need to add a dummy unit live
468 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000469 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000470 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
471 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000472
Bill Wendling8e6179f2009-08-22 20:18:03 +0000473 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000474 dbgs() << " RESULT: ";
475 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000476 });
Evan Cheng37499432010-05-05 18:27:40 +0000477 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000478 // In the case of PHI elimination, each variable definition is only
479 // live until the end of the block. We've already taken care of the
480 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000481
Lang Hames233a60e2009-11-03 23:52:08 +0000482 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000483 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000484 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000485
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000486 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000487 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000488 if (mi->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000489 CopyMI = mi;
Lang Hames6e2968c2010-09-25 12:04:16 +0000490 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000491
Lang Hames74ab5ee2009-12-22 00:11:50 +0000492 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000493 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000494 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000495 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000496 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000497 } else {
498 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499 }
500 }
501
David Greene8a342292010-01-04 22:49:02 +0000502 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000503}
504
Chris Lattnerf35fef72004-07-23 21:24:19 +0000505void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000506 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000507 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000508 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000509 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000510 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000511 // A physical register cannot be live across basic block, so its
512 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000513 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000514 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000515 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000516 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000517
Lang Hames233a60e2009-11-03 23:52:08 +0000518 SlotIndex baseIndex = MIIdx;
519 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000520 // Earlyclobbers move back one.
521 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000522 start = MIIdx.getUseIndex();
523 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000524
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 // If it is not used after definition, it is considered dead at
526 // the instruction defining it. Hence its interval is:
527 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000528 // For earlyclobbers, the defSlot was pushed back one; the extra
529 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000530 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000531 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000532 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000533 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 }
535
536 // If it is not dead on definition, it must be killed by a
537 // subsequent instruction. Hence its interval is:
538 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000539 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000540 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000541
Dale Johannesenbd635202010-02-10 00:55:42 +0000542 if (mi->isDebugValue())
543 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000544 if (getInstructionFromIndex(baseIndex) == 0)
545 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
546
Evan Cheng6130f662008-03-05 00:59:57 +0000547 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000548 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000549 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000550 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000551 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000552 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000553 if (DefIdx != -1) {
554 if (mi->isRegTiedToUseOperand(DefIdx)) {
555 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000556 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000557 } else {
558 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000559 // Then the register is essentially dead at the instruction that
560 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000561 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000562 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000563 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000564 }
565 goto exit;
566 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000567 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000568
Lang Hames233a60e2009-11-03 23:52:08 +0000569 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000570 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000571
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000572 // The only case we should have a dead physreg here without a killing or
573 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000574 // and never used. Another possible case is the implicit use of the
575 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000576 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000577
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000578exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000579 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000580
Evan Cheng24a3cc42007-04-25 07:30:23 +0000581 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000582 VNInfo *ValNo = interval.getVNInfoAt(start);
583 bool Extend = ValNo != 0;
584 if (!Extend)
585 ValNo = interval.getNextValue(start, CopyMI, VNInfoAllocator);
586 if (Extend && MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000587 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000588 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000589 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000590 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000591}
592
Chris Lattnerf35fef72004-07-23 21:24:19 +0000593void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
594 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000595 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000596 MachineOperand& MO,
597 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000598 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000599 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000600 getOrCreateInterval(MO.getReg()));
601 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000602 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000603 if (MI->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000604 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000605 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000606 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000607 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000608 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000609 // If MI also modifies the sub-register explicitly, avoid processing it
610 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng1015ba72010-05-21 20:53:24 +0000611 if (!MI->definesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000612 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000613 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000614 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000615}
616
Evan Chengb371f452007-02-19 21:49:54 +0000617void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000618 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000619 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000620 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000621 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000622 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000623 });
Evan Chengb371f452007-02-19 21:49:54 +0000624
625 // Look for kills, if it reaches a def before it's killed, then it shouldn't
626 // be considered a livein.
627 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000628 MachineBasicBlock::iterator E = MBB->end();
629 // Skip over DBG_VALUE at the start of the MBB.
630 if (mi != E && mi->isDebugValue()) {
631 while (++mi != E && mi->isDebugValue())
632 ;
633 if (mi == E)
634 // MBB is empty except for DBG_VALUE's.
635 return;
636 }
637
Lang Hames233a60e2009-11-03 23:52:08 +0000638 SlotIndex baseIndex = MIIdx;
639 SlotIndex start = baseIndex;
640 if (getInstructionFromIndex(baseIndex) == 0)
641 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
642
643 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000644 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000645
Dale Johannesenbd635202010-02-10 00:55:42 +0000646 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000647 if (mi->killsRegister(interval.reg, tri_)) {
648 DEBUG(dbgs() << " killed");
649 end = baseIndex.getDefIndex();
650 SeenDefUse = true;
651 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000652 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000653 // Another instruction redefines the register before it is ever read.
654 // Then the register is essentially dead at the instruction that defines
655 // it. Hence its interval is:
656 // [defSlot(def), defSlot(def)+1)
657 DEBUG(dbgs() << " dead");
658 end = start.getStoreIndex();
659 SeenDefUse = true;
660 break;
661 }
662
Evan Cheng4507f082010-03-16 21:51:27 +0000663 while (++mi != E && mi->isDebugValue())
664 // Skip over DBG_VALUE.
665 ;
666 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000667 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000668 }
669
Evan Cheng75611fb2007-06-27 01:16:36 +0000670 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000671 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000672 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000673 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000674 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000675 } else {
David Greene8a342292010-01-04 22:49:02 +0000676 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000677 end = baseIndex;
678 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000679 }
680
Lang Hames6e2968c2010-09-25 12:04:16 +0000681 SlotIndex defIdx = getMBBStartIdx(MBB);
682 assert(getInstructionFromIndex(defIdx) == 0 &&
683 "PHI def index points at actual instruction.");
Lang Hames10382fb2009-06-19 02:17:53 +0000684 VNInfo *vni =
Lang Hames6e2968c2010-09-25 12:04:16 +0000685 interval.getNextValue(defIdx, 0, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000686 vni->setIsPHIDef(true);
687 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000688
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000689 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000690 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000691}
692
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000693/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000694/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000695/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000696/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000697void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000698 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000699 << "********** Function: "
700 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000701
702 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000703 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
704 MBBI != E; ++MBBI) {
705 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000706 if (MBB->empty())
707 continue;
708
Owen Anderson134eb732008-09-21 20:43:24 +0000709 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000710 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000711 DEBUG(dbgs() << "BB#" << MBB->getNumber()
712 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000713
Dan Gohmancb406c22007-10-03 19:26:29 +0000714 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000715 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000716 LE = MBB->livein_end(); LI != LE; ++LI) {
717 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
718 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000719 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000720 if (!hasInterval(*AS))
721 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
722 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000723 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000724
Owen Anderson99500ae2008-09-15 22:00:38 +0000725 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000726 if (getInstructionFromIndex(MIIndex) == 0)
727 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000728
Dale Johannesen1caedd02010-01-22 22:38:21 +0000729 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
730 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000731 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000732 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000733 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000734
Evan Cheng438f7bc2006-11-10 08:43:01 +0000735 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000736 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
737 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000738 if (!MO.isReg() || !MO.getReg())
739 continue;
740
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000741 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000742 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000743 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000744 else if (MO.isUndef())
745 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000746 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000747
Lang Hames233a60e2009-11-03 23:52:08 +0000748 // Move to the next instr slot.
749 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000750 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000751 }
Evan Chengd129d732009-07-17 19:43:40 +0000752
753 // Create empty intervals for registers defined by implicit_def's (except
754 // for those implicit_def that define values which are liveout of their
755 // blocks.
756 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
757 unsigned UndefReg = UndefUses[i];
758 (void)getOrCreateInterval(UndefReg);
759 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000760}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000761
Owen Anderson03857b22008-08-13 21:49:13 +0000762LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000763 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000764 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000765}
Evan Chengf2fbca62007-11-12 06:35:08 +0000766
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000767/// dupInterval - Duplicate a live interval. The caller is responsible for
768/// managing the allocated memory.
769LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
770 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000771 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000772 return NewLI;
773}
774
Evan Chengf2fbca62007-11-12 06:35:08 +0000775//===----------------------------------------------------------------------===//
776// Register allocator hooks.
777//
778
Evan Chengd70dbb52008-02-22 09:24:50 +0000779/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
780/// allow one) virtual register operand, then its uses are implicitly using
781/// the register. Returns the virtual register.
782unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
783 MachineInstr *MI) const {
784 unsigned RegOp = 0;
785 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
786 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000787 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000788 continue;
789 unsigned Reg = MO.getReg();
790 if (Reg == 0 || Reg == li.reg)
791 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000792
Chris Lattner1873d0c2009-06-27 04:06:41 +0000793 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
794 !allocatableRegs_[Reg])
795 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000796 // FIXME: For now, only remat MI with at most one register operand.
797 assert(!RegOp &&
798 "Can't rematerialize instruction with multiple register operand!");
799 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000800#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000801 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000802#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000803 }
804 return RegOp;
805}
806
807/// isValNoAvailableAt - Return true if the val# of the specified interval
808/// which reaches the given instruction also reaches the specified use index.
809bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000810 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000811 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
812 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +0000813}
814
Evan Chengf2fbca62007-11-12 06:35:08 +0000815/// isReMaterializable - Returns true if the definition MI of the specified
816/// val# of the specified interval is re-materializable.
817bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000818 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000819 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000820 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000821 if (DisableReMat)
822 return false;
823
Dan Gohmana70dca12009-10-09 23:27:56 +0000824 if (!tii_->isTriviallyReMaterializable(MI, aa_))
825 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000826
Dan Gohmana70dca12009-10-09 23:27:56 +0000827 // Target-specific code can mark an instruction as being rematerializable
828 // if it has one virtual reg use, though it had better be something like
829 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000830 unsigned ImpUse = getReMatImplicitUse(li, MI);
831 if (ImpUse) {
832 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000833 for (MachineRegisterInfo::use_nodbg_iterator
834 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
835 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000836 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000837 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000838 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +0000839 continue;
840 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
841 return false;
842 }
Evan Chengdc377862008-09-30 15:44:16 +0000843
844 // If a register operand of the re-materialized instruction is going to
845 // be spilled next, then it's not legal to re-materialize this instruction.
846 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
847 if (ImpUse == SpillIs[i]->reg)
848 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000849 }
850 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000851}
852
Evan Cheng06587492008-10-24 02:05:00 +0000853/// isReMaterializable - Returns true if the definition MI of the specified
854/// val# of the specified interval is re-materializable.
855bool LiveIntervals::isReMaterializable(const LiveInterval &li,
856 const VNInfo *ValNo, MachineInstr *MI) {
857 SmallVector<LiveInterval*, 4> Dummy1;
858 bool Dummy2;
859 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
860}
861
Evan Cheng5ef3a042007-12-06 00:01:56 +0000862/// isReMaterializable - Returns true if every definition of MI of every
863/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000864bool LiveIntervals::isReMaterializable(const LiveInterval &li,
865 SmallVectorImpl<LiveInterval*> &SpillIs,
866 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000867 isLoad = false;
868 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
869 i != e; ++i) {
870 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000871 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000872 continue; // Dead val#.
873 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000874 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +0000875 if (!ReMatDefMI)
876 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000877 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000878 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000879 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000880 return false;
881 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000882 }
883 return true;
884}
885
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000886/// FilterFoldedOps - Filter out two-address use operands. Return
887/// true if it finds any issue with the operands that ought to prevent
888/// folding.
889static bool FilterFoldedOps(MachineInstr *MI,
890 SmallVector<unsigned, 2> &Ops,
891 unsigned &MRInfo,
892 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000893 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000894 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
895 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000896 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000897 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000898 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000899 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000900 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000901 MRInfo |= (unsigned)VirtRegMap::isMod;
902 else {
903 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000904 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000905 MRInfo = VirtRegMap::isModRef;
906 continue;
907 }
908 MRInfo |= (unsigned)VirtRegMap::isRef;
909 }
910 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000911 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000912 return false;
913}
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000914
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000915
916/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
917/// slot / to reg or any rematerialized load into ith operand of specified
918/// MI. If it is successul, MI is updated with the newly created MI and
919/// returns true.
920bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
921 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000922 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000923 SmallVector<unsigned, 2> &Ops,
924 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000925 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000926 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000927 RemoveMachineInstrFromMaps(MI);
928 vrm.RemoveMachineInstrFromMaps(MI);
929 MI->eraseFromParent();
930 ++numFolds;
931 return true;
932 }
933
934 // Filter the list of operand indexes that are to be folded. Abort if
935 // any operand will prevent folding.
936 unsigned MRInfo = 0;
937 SmallVector<unsigned, 2> FoldOps;
938 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
939 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000940
Evan Cheng427f4c12008-03-31 23:19:51 +0000941 // The only time it's safe to fold into a two address instruction is when
942 // it's folding reload and spill from / into a spill stack slot.
943 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000944 return false;
945
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000946 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(MI, FoldOps, Slot)
947 : tii_->foldMemoryOperand(MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000948 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000949 // Remember this instruction uses the spill slot.
950 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
951
Evan Chengf2fbca62007-11-12 06:35:08 +0000952 // Attempt to fold the memory reference into the instruction. If
953 // we can do this, we don't need to insert spill code.
Evan Cheng84802932008-01-10 08:24:38 +0000954 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000955 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000956 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000957 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000958 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000959 ReplaceMachineInstrInMaps(MI, fmi);
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000960 MI->eraseFromParent();
961 MI = fmi;
Evan Cheng0cbb1162007-11-29 01:06:25 +0000962 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000963 return true;
964 }
965 return false;
966}
967
Evan Cheng018f9b02007-12-05 03:22:34 +0000968/// canFoldMemoryOperand - Returns true if the specified load / store
969/// folding is possible.
970bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000971 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000972 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000973 // Filter the list of operand indexes that are to be folded. Abort if
974 // any operand will prevent folding.
975 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000976 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000977 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
978 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000979
Evan Cheng3c75ba82008-04-01 21:37:32 +0000980 // It's only legal to remat for a use, not a def.
981 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000982 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000983
Evan Chengd70dbb52008-02-22 09:24:50 +0000984 return tii_->canFoldMemoryOperand(MI, FoldOps);
985}
986
Evan Cheng81a03822007-11-17 00:40:40 +0000987bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000988 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
989
990 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
991
992 if (mbb == 0)
993 return false;
994
995 for (++itr; itr != li.ranges.end(); ++itr) {
996 MachineBasicBlock *mbb2 =
997 indexes_->getMBBCoveringRange(itr->start, itr->end);
998
999 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001000 return false;
1001 }
Lang Hames233a60e2009-11-03 23:52:08 +00001002
Evan Cheng81a03822007-11-17 00:40:40 +00001003 return true;
1004}
1005
Evan Chengd70dbb52008-02-22 09:24:50 +00001006/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1007/// interval on to-be re-materialized operands of MI) with new register.
1008void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1009 MachineInstr *MI, unsigned NewVReg,
1010 VirtRegMap &vrm) {
1011 // There is an implicit use. That means one of the other operand is
1012 // being remat'ed and the remat'ed instruction has li.reg as an
1013 // use operand. Make sure we rewrite that as well.
1014 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1015 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001016 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001017 continue;
1018 unsigned Reg = MO.getReg();
1019 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1020 continue;
1021 if (!vrm.isReMaterialized(Reg))
1022 continue;
1023 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001024 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1025 if (UseMO)
1026 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001027 }
1028}
1029
Evan Chengf2fbca62007-11-12 06:35:08 +00001030/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1031/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001032bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001033rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001034 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001035 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001036 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001037 unsigned Slot, int LdSlot,
1038 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001039 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001040 const TargetRegisterClass* rc,
1041 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001042 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001043 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001044 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001045 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001046 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001047 RestartInstruction:
1048 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1049 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001050 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001051 continue;
1052 unsigned Reg = mop.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001053 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001054 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001055 if (Reg != li.reg)
1056 continue;
1057
1058 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001059 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001060 int FoldSlot = Slot;
1061 if (DefIsReMat) {
1062 // If this is the rematerializable definition MI itself and
1063 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001064 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001065 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001066 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001067 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001068 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001069 MI->eraseFromParent();
1070 break;
1071 }
1072
1073 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001074 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001075 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001076 if (isLoad) {
1077 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1078 FoldSS = isLoadSS;
1079 FoldSlot = LdSlot;
1080 }
1081 }
1082
Evan Chengf2fbca62007-11-12 06:35:08 +00001083 // Scan all of the operands of this instruction rewriting operands
1084 // to use NewVReg instead of li.reg as appropriate. We do this for
1085 // two reasons:
1086 //
1087 // 1. If the instr reads the same spilled vreg multiple times, we
1088 // want to reuse the NewVReg.
1089 // 2. If the instr is a two-addr instruction, we are required to
1090 // keep the src/dst regs pinned.
1091 //
1092 // Keep track of whether we replace a use and/or def so that we can
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001093 // create the spill interval with the appropriate range.
Evan Chengaee4af62007-12-02 08:30:39 +00001094 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001095 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengf2fbca62007-11-12 06:35:08 +00001096
David Greene26b86a02008-10-27 17:38:59 +00001097 // Create a new virtual register for the spill interval.
1098 // Create the new register now so we can map the fold instruction
1099 // to the new register so when it is unfolded we get the correct
1100 // answer.
1101 bool CreatedNewVReg = false;
1102 if (NewVReg == 0) {
1103 NewVReg = mri_->createVirtualRegister(rc);
1104 vrm.grow();
1105 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001106
1107 // The new virtual register should get the same allocation hints as the
1108 // old one.
1109 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1110 if (Hint.first || Hint.second)
1111 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001112 }
1113
Evan Cheng9c3c2212008-06-06 07:54:39 +00001114 if (!TryFold)
1115 CanFold = false;
1116 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001117 // Do not fold load / store here if we are splitting. We'll find an
1118 // optimal point to insert a load / store later.
1119 if (!TrySplit) {
1120 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001121 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001122 // Folding the load/store can completely change the instruction in
1123 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001124
1125 if (FoldSS) {
1126 // We need to give the new vreg the same stack slot as the
1127 // spilled interval.
1128 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1129 }
1130
Evan Cheng018f9b02007-12-05 03:22:34 +00001131 HasUse = false;
1132 HasDef = false;
1133 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001134 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001135 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001136 goto RestartInstruction;
1137 }
1138 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001139 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001140 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001141 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001142 }
Evan Chengcddbb832007-11-30 21:23:43 +00001143
Evan Chengcddbb832007-11-30 21:23:43 +00001144 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001145 if (mop.isImplicit())
1146 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001147
1148 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001149 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1150 MachineOperand &mopj = MI->getOperand(Ops[j]);
1151 mopj.setReg(NewVReg);
1152 if (mopj.isImplicit())
1153 rewriteImplicitOps(li, MI, NewVReg, vrm);
1154 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001155
Evan Cheng81a03822007-11-17 00:40:40 +00001156 if (CreatedNewVReg) {
1157 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001158 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001159 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001160 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001161 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001162 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001163 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001164 }
1165 if (!CanDelete || (HasUse && HasDef)) {
1166 // If this is a two-addr instruction then its use operands are
1167 // rematerializable but its def is not. It should be assigned a
1168 // stack slot.
1169 vrm.assignVirt2StackSlot(NewVReg, Slot);
1170 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001171 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001172 vrm.assignVirt2StackSlot(NewVReg, Slot);
1173 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001174 } else if (HasUse && HasDef &&
1175 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1176 // If this interval hasn't been assigned a stack slot (because earlier
1177 // def is a deleted remat def), do it now.
1178 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1179 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001180 }
1181
Evan Cheng313d4b82008-02-23 00:33:04 +00001182 // Re-matting an instruction with virtual register use. Add the
1183 // register as an implicit use on the use MI.
1184 if (DefIsReMat && ImpUse)
1185 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1186
Evan Cheng5b69eba2009-04-21 22:46:52 +00001187 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001188 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001189 if (CreatedNewVReg) {
1190 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001191 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001192 if (TrySplit)
1193 vrm.setIsSplitFromReg(NewVReg, li.reg);
1194 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001195
1196 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001197 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001198 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
Lang Hames6e2968c2010-09-25 12:04:16 +00001199 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001200 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001201 nI.addRange(LR);
1202 } else {
1203 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001204 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001205 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1206 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001207 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001208 nI.addRange(LR);
1209 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001210 }
1211 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001212 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
Lang Hames6e2968c2010-09-25 12:04:16 +00001213 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001214 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001215 nI.addRange(LR);
1216 }
Evan Cheng81a03822007-11-17 00:40:40 +00001217
Bill Wendling8e6179f2009-08-22 20:18:03 +00001218 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001219 dbgs() << "\t\t\t\tAdded new interval: ";
1220 nI.print(dbgs(), tri_);
1221 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001222 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001223 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001224 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001225}
Evan Cheng81a03822007-11-17 00:40:40 +00001226bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001227 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001228 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001229 SlotIndex Idx) const {
Jakob Stoklund Olesen15a57142010-06-25 22:53:05 +00001230 return li.killedInRange(Idx.getNextSlot(), getMBBEndIdx(MBB));
Evan Cheng81a03822007-11-17 00:40:40 +00001231}
1232
Evan Cheng063284c2008-02-21 00:34:19 +00001233/// RewriteInfo - Keep track of machine instrs that will be rewritten
1234/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001235namespace {
1236 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001237 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001238 MachineInstr *MI;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001239 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohman844731a2008-05-13 00:00:25 +00001240 };
Evan Cheng063284c2008-02-21 00:34:19 +00001241
Dan Gohman844731a2008-05-13 00:00:25 +00001242 struct RewriteInfoCompare {
1243 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1244 return LHS.Index < RHS.Index;
1245 }
1246 };
1247}
Evan Cheng063284c2008-02-21 00:34:19 +00001248
Evan Chengf2fbca62007-11-12 06:35:08 +00001249void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001250rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001251 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001252 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001253 unsigned Slot, int LdSlot,
1254 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001255 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001256 const TargetRegisterClass* rc,
1257 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001258 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001259 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001260 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001261 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001262 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1263 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001264 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001265 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001266 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001267 SlotIndex start = I->start.getBaseIndex();
1268 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001269
Evan Cheng063284c2008-02-21 00:34:19 +00001270 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001271 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001272 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001273 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1274 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001275 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001276 MachineOperand &O = ri.getOperand();
1277 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001278 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001279 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001280 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001281 uint64_t Offset = MI->getOperand(1).getImm();
1282 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1283 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001284 int FI = isLoadSS ? LdSlot : (int)Slot;
1285 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001286 Offset, MDPtr, DL)) {
1287 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1288 ReplaceMachineInstrInMaps(MI, NewDV);
1289 MachineBasicBlock *MBB = MI->getParent();
1290 MBB->insert(MBB->erase(MI), NewDV);
1291 continue;
1292 }
Evan Cheng962021b2010-04-26 07:38:55 +00001293 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001294
1295 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1296 RemoveMachineInstrFromMaps(MI);
1297 vrm.RemoveMachineInstrFromMaps(MI);
1298 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001299 continue;
1300 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001301 assert(!(O.isImplicit() && O.isUse()) &&
1302 "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001303 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001304 if (index < start || index >= end)
1305 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001306
1307 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001308 // Must be defined by an implicit def. It should not be spilled. Note,
1309 // this is for correctness reason. e.g.
1310 // 8 %reg1024<def> = IMPLICIT_DEF
1311 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1312 // The live range [12, 14) are not part of the r1024 live interval since
1313 // it's defined by an implicit def. It will not conflicts with live
1314 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001315 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001316 // the INSERT_SUBREG and both target registers that would overlap.
1317 continue;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001318 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng063284c2008-02-21 00:34:19 +00001319 }
1320 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1321
Evan Cheng313d4b82008-02-23 00:33:04 +00001322 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001323 // Now rewrite the defs and uses.
1324 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1325 RewriteInfo &rwi = RewriteMIs[i];
1326 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001327 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001328 MachineInstr *MI = rwi.MI;
1329 // If MI def and/or use the same register multiple times, then there
1330 // are multiple entries.
1331 while (i != e && RewriteMIs[i].MI == MI) {
1332 assert(RewriteMIs[i].Index == index);
Evan Cheng063284c2008-02-21 00:34:19 +00001333 ++i;
1334 }
Evan Cheng81a03822007-11-17 00:40:40 +00001335 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001336
Evan Cheng0a891ed2008-05-23 23:00:04 +00001337 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001338 // Re-matting an instruction with virtual register use. Prevent interval
1339 // from being spilled.
1340 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001341 }
1342
Evan Cheng063284c2008-02-21 00:34:19 +00001343 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001344 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001345 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001346 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001347 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001348 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001349 // One common case:
1350 // x = use
1351 // ...
1352 // ...
1353 // def = ...
1354 // = use
1355 // It's better to start a new interval to avoid artifically
1356 // extend the new interval.
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001357 if (MI->readsWritesVirtualRegister(li.reg) ==
1358 std::make_pair(false,true)) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001359 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001360 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001361 }
1362 }
Evan Chengcada2452007-11-28 01:28:46 +00001363 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001364
1365 bool IsNew = ThisVReg == 0;
1366 if (IsNew) {
1367 // This ends the previous live interval. If all of its def / use
1368 // can be folded, give it a low spill weight.
1369 if (NewVReg && TrySplit && AllCanFold) {
1370 LiveInterval &nI = getOrCreateInterval(NewVReg);
1371 nI.weight /= 10.0F;
1372 }
1373 AllCanFold = true;
1374 }
1375 NewVReg = ThisVReg;
1376
Evan Cheng81a03822007-11-17 00:40:40 +00001377 bool HasDef = false;
1378 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001379 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001380 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1381 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1382 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001383 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001384 if (!HasDef && !HasUse)
1385 continue;
1386
Evan Cheng018f9b02007-12-05 03:22:34 +00001387 AllCanFold &= CanFold;
1388
Evan Cheng81a03822007-11-17 00:40:40 +00001389 // Update weight of spill interval.
1390 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001391 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001392 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001393 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001394 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001395 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001396
1397 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001398 if (HasDef) {
1399 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001400 bool HasKill = false;
1401 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001402 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001403 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001404 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001405 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001406 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001407 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001408 }
Owen Anderson28998312008-08-13 22:28:50 +00001409 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001410 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001411 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001412 if (SII == SpillIdxes.end()) {
1413 std::vector<SRInfo> S;
1414 S.push_back(SRInfo(index, NewVReg, true));
1415 SpillIdxes.insert(std::make_pair(MBBId, S));
1416 } else if (SII->second.back().vreg != NewVReg) {
1417 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001418 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001419 // If there is an earlier def and this is a two-address
1420 // instruction, then it's not possible to fold the store (which
1421 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001422 SRInfo &Info = SII->second.back();
1423 Info.index = index;
1424 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001425 }
1426 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001427 } else if (SII != SpillIdxes.end() &&
1428 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001429 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001430 // There is an earlier def that's not killed (must be two-address).
1431 // The spill is no longer needed.
1432 SII->second.pop_back();
1433 if (SII->second.empty()) {
1434 SpillIdxes.erase(MBBId);
1435 SpillMBBs.reset(MBBId);
1436 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001437 }
1438 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001439 }
1440
1441 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001442 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001443 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001444 if (SII != SpillIdxes.end() &&
1445 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001446 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001447 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001448 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001449 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001450 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001451 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001452 // If we are splitting live intervals, only fold if it's the first
1453 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001454 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001455 else if (IsNew) {
1456 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001457 if (RII == RestoreIdxes.end()) {
1458 std::vector<SRInfo> Infos;
1459 Infos.push_back(SRInfo(index, NewVReg, true));
1460 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1461 } else {
1462 RII->second.push_back(SRInfo(index, NewVReg, true));
1463 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001464 RestoreMBBs.set(MBBId);
1465 }
1466 }
1467
1468 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001469 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001470 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001471 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001472
1473 if (NewVReg && TrySplit && AllCanFold) {
1474 // If all of its def / use can be folded, give it a low spill weight.
1475 LiveInterval &nI = getOrCreateInterval(NewVReg);
1476 nI.weight /= 10.0F;
1477 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001478}
1479
Lang Hames233a60e2009-11-03 23:52:08 +00001480bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001481 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001482 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001483 if (!RestoreMBBs[Id])
1484 return false;
1485 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1486 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1487 if (Restores[i].index == index &&
1488 Restores[i].vreg == vr &&
1489 Restores[i].canFold)
1490 return true;
1491 return false;
1492}
1493
Lang Hames233a60e2009-11-03 23:52:08 +00001494void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001495 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001496 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001497 if (!RestoreMBBs[Id])
1498 return;
1499 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1500 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1501 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001502 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001503}
Evan Cheng81a03822007-11-17 00:40:40 +00001504
Evan Cheng4cce6b42008-04-11 17:53:36 +00001505/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1506/// spilled and create empty intervals for their uses.
1507void
1508LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1509 const TargetRegisterClass* rc,
1510 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001511 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1512 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001513 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001514 MachineInstr *MI = &*ri;
1515 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001516 if (MI->isDebugValue()) {
1517 // Remove debug info for now.
1518 O.setReg(0U);
1519 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1520 continue;
1521 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001522 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001523 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001524 "Register def was not rewritten?");
1525 RemoveMachineInstrFromMaps(MI);
1526 vrm.RemoveMachineInstrFromMaps(MI);
1527 MI->eraseFromParent();
1528 } else {
1529 // This must be an use of an implicit_def so it's not part of the live
1530 // interval. Create a new empty live interval for it.
1531 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1532 unsigned NewVReg = mri_->createVirtualRegister(rc);
1533 vrm.grow();
1534 vrm.setIsImplicitlyDefined(NewVReg);
1535 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1536 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1537 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001538 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001539 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001540 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001541 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001542 }
1543 }
Evan Cheng419852c2008-04-03 16:39:43 +00001544 }
1545}
1546
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001547float
1548LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1549 // Limit the loop depth ridiculousness.
1550 if (loopDepth > 200)
1551 loopDepth = 200;
1552
1553 // The loop depth is used to roughly estimate the number of times the
1554 // instruction is executed. Something like 10^d is simple, but will quickly
1555 // overflow a float. This expression behaves like 10^d for small d, but is
1556 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1557 // headroom before overflow.
Chris Lattner87565c12010-05-15 17:10:24 +00001558 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001559
1560 return (isDef + isUse) * lc;
1561}
1562
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001563void
1564LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1565 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1566 normalizeSpillWeight(*NewLIs[i]);
1567}
1568
Evan Chengf2fbca62007-11-12 06:35:08 +00001569std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001570addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001571 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001572 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001573 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001574
Bill Wendling8e6179f2009-08-22 20:18:03 +00001575 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001576 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1577 li.print(dbgs(), tri_);
1578 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001579 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001580
Evan Cheng72eeb942008-12-05 17:00:16 +00001581 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001582 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001583 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001584 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001585 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1586 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001587 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001588 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001589
1590 unsigned NumValNums = li.getNumValNums();
1591 SmallVector<MachineInstr*, 4> ReMatDefs;
1592 ReMatDefs.resize(NumValNums, NULL);
1593 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1594 ReMatOrigDefs.resize(NumValNums, NULL);
1595 SmallVector<int, 4> ReMatIds;
1596 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1597 BitVector ReMatDelete(NumValNums);
1598 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1599
Evan Cheng81a03822007-11-17 00:40:40 +00001600 // Spilling a split live interval. It cannot be split any further. Also,
1601 // it's also guaranteed to be a single val# / range interval.
1602 if (vrm.getPreSplitReg(li.reg)) {
1603 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001604 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001605 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1606 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001607 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1608 assert(KillMI && "Last use disappeared?");
1609 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1610 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001611 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001612 }
Evan Chengadf85902007-12-05 09:51:10 +00001613 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001614 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1615 Slot = vrm.getStackSlot(li.reg);
1616 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1617 MachineInstr *ReMatDefMI = DefIsReMat ?
1618 vrm.getReMaterializedMI(li.reg) : NULL;
1619 int LdSlot = 0;
1620 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1621 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001622 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001623 bool IsFirstRange = true;
1624 for (LiveInterval::Ranges::const_iterator
1625 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1626 // If this is a split live interval with multiple ranges, it means there
1627 // are two-address instructions that re-defined the value. Only the
1628 // first def can be rematerialized!
1629 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001630 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001631 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1632 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001633 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001634 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001635 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001636 } else {
1637 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1638 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001639 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001640 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001641 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001642 }
1643 IsFirstRange = false;
1644 }
Evan Cheng419852c2008-04-03 16:39:43 +00001645
Evan Cheng4cce6b42008-04-11 17:53:36 +00001646 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001647 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001648 return NewLIs;
1649 }
1650
Evan Cheng752195e2009-09-14 21:33:42 +00001651 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001652 if (TrySplit)
1653 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001654 bool NeedStackSlot = false;
1655 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1656 i != e; ++i) {
1657 const VNInfo *VNI = *i;
1658 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001659 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001660 continue; // Dead val#.
1661 // Is the def for the val# rematerializable?
Lang Hames6e2968c2010-09-25 12:04:16 +00001662 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001663 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001664 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001665 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001666 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001667 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001668 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001669 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001670 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001671
1672 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001673 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001674 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001675 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001676 CanDelete = false;
1677 // Need a stack slot if there is any live range where uses cannot be
1678 // rematerialized.
1679 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001680 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001681 if (CanDelete)
1682 ReMatDelete.set(VN);
1683 } else {
1684 // Need a stack slot if there is any live range where uses cannot be
1685 // rematerialized.
1686 NeedStackSlot = true;
1687 }
1688 }
1689
1690 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001691 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1692 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1693 Slot = vrm.assignVirt2StackSlot(li.reg);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001694
Owen Andersonb98bbb72009-03-26 18:53:38 +00001695 // This case only occurs when the prealloc splitter has already assigned
1696 // a stack slot to this vreg.
1697 else
1698 Slot = vrm.getStackSlot(li.reg);
1699 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001700
1701 // Create new intervals and rewrite defs and uses.
1702 for (LiveInterval::Ranges::const_iterator
1703 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001704 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1705 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1706 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001707 bool CanDelete = ReMatDelete[I->valno->id];
1708 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001709 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001710 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001711 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001712 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001713 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001714 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001715 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001716 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001717 }
1718
Evan Cheng0cbb1162007-11-29 01:06:25 +00001719 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001720 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001721 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001722 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001723 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001724 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001725
Evan Chengb50bb8c2007-12-05 08:16:32 +00001726 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001727 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001728 if (NeedStackSlot) {
1729 int Id = SpillMBBs.find_first();
1730 while (Id != -1) {
1731 std::vector<SRInfo> &spills = SpillIdxes[Id];
1732 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001733 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001734 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001735 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001736 bool isReMat = vrm.isReMaterialized(VReg);
1737 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001738 bool CanFold = false;
1739 bool FoundUse = false;
1740 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001741 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001742 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001743 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1744 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001745 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001746 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001747
1748 Ops.push_back(j);
1749 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001750 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001751 if (isReMat ||
Evan Chengaee4af62007-12-02 08:30:39 +00001752 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1753 RestoreMBBs, RestoreIdxes))) {
1754 // MI has two-address uses of the same register. If the use
1755 // isn't the first and only use in the BB, then we can't fold
1756 // it. FIXME: Move this to rewriteInstructionsForSpills.
1757 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001758 break;
1759 }
Evan Chengaee4af62007-12-02 08:30:39 +00001760 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001761 }
1762 }
1763 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001764 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001765 if (CanFold && !Ops.empty()) {
1766 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001767 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001768 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001769 // Also folded uses, do not issue a load.
1770 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001771 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001772 }
Lang Hames233a60e2009-11-03 23:52:08 +00001773 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001774 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001775 }
1776
Evan Cheng7e073ba2008-04-09 20:57:25 +00001777 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001778 if (!Folded) {
1779 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001780 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001781 if (!MI->registerDefIsDead(nI.reg))
1782 // No need to spill a dead def.
1783 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001784 if (isKill)
1785 AddedKill.insert(&nI);
1786 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001787 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001788 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001789 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001790 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001791
Evan Cheng1953d0c2007-11-29 10:12:14 +00001792 int Id = RestoreMBBs.find_first();
1793 while (Id != -1) {
1794 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1795 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001796 SlotIndex index = restores[i].index;
1797 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001798 continue;
1799 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001800 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001801 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001802 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001803 bool CanFold = false;
1804 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001805 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001806 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001807 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1808 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001809 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001810 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001811
Evan Cheng0cbb1162007-11-29 01:06:25 +00001812 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001813 // If this restore were to be folded, it would have been folded
1814 // already.
1815 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001816 break;
1817 }
Evan Chengaee4af62007-12-02 08:30:39 +00001818 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001819 }
1820 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001821
1822 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001823 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001824 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001825 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001826 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1827 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001828 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1829 int LdSlot = 0;
1830 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1831 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001832 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001833 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1834 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001835 if (!Folded) {
1836 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1837 if (ImpUse) {
1838 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001839 // register as an implicit use on the use MI and mark the register
1840 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001841 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001842 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001843 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1844 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001845 }
Evan Chengaee4af62007-12-02 08:30:39 +00001846 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001847 }
1848 // If folding is not possible / failed, then tell the spiller to issue a
1849 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001850 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001851 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001852 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001853 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001854 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001855 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001856 }
1857
Evan Chengb50bb8c2007-12-05 08:16:32 +00001858 // Finalize intervals: add kills, finalize spill weights, and filter out
1859 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001860 std::vector<LiveInterval*> RetNewLIs;
1861 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1862 LiveInterval *LI = NewLIs[i];
1863 if (!LI->empty()) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001864 if (!AddedKill.count(LI)) {
1865 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001866 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001867 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001868 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001869 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001870 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001871 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001872 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001873 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001874 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001875 RetNewLIs.push_back(LI);
1876 }
1877 }
Evan Cheng81a03822007-11-17 00:40:40 +00001878
Evan Cheng4cce6b42008-04-11 17:53:36 +00001879 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001880 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001881 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001882}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001883
1884/// hasAllocatableSuperReg - Return true if the specified physical register has
1885/// any super register that's allocatable.
1886bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1887 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1888 if (allocatableRegs_[*AS] && hasInterval(*AS))
1889 return true;
1890 return false;
1891}
1892
1893/// getRepresentativeReg - Find the largest super register of the specified
1894/// physical register.
1895unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001896 // Find the largest super-register that is allocatable.
Evan Cheng676dd7c2008-03-11 07:19:34 +00001897 unsigned BestReg = Reg;
1898 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1899 unsigned SuperReg = *AS;
1900 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1901 BestReg = SuperReg;
1902 break;
1903 }
1904 }
1905 return BestReg;
1906}
1907
1908/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1909/// specified interval that conflicts with the specified physical register.
1910unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1911 unsigned PhysReg) const {
1912 unsigned NumConflicts = 0;
1913 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1914 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1915 E = mri_->reg_end(); I != E; ++I) {
1916 MachineOperand &O = I.getOperand();
1917 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00001918 if (MI->isDebugValue())
1919 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00001920 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001921 if (pli.liveAt(Index))
1922 ++NumConflicts;
1923 }
1924 return NumConflicts;
1925}
1926
1927/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00001928/// around all defs and uses of the specified interval. Return true if it
1929/// was able to cut its interval.
1930bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00001931 unsigned PhysReg, VirtRegMap &vrm) {
1932 unsigned SpillReg = getRepresentativeReg(PhysReg);
1933
1934 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
1935 // If there are registers which alias PhysReg, but which are not a
1936 // sub-register of the chosen representative super register. Assert
1937 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00001938 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00001939 tri_->isSuperRegister(*AS, SpillReg));
1940
Evan Cheng2824a652009-03-23 18:24:37 +00001941 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00001942 SmallVector<unsigned, 4> PRegs;
1943 if (hasInterval(SpillReg))
1944 PRegs.push_back(SpillReg);
1945 else {
1946 SmallSet<unsigned, 4> Added;
1947 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
1948 if (Added.insert(*AS) && hasInterval(*AS)) {
1949 PRegs.push_back(*AS);
1950 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
1951 Added.insert(*ASS);
1952 }
1953 }
1954
Evan Cheng676dd7c2008-03-11 07:19:34 +00001955 SmallPtrSet<MachineInstr*, 8> SeenMIs;
1956 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1957 E = mri_->reg_end(); I != E; ++I) {
1958 MachineOperand &O = I.getOperand();
1959 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00001960 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00001961 continue;
1962 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00001963 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00001964 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
1965 unsigned PReg = PRegs[i];
1966 LiveInterval &pli = getInterval(PReg);
1967 if (!pli.liveAt(Index))
1968 continue;
1969 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00001970 SlotIndex StartIdx = Index.getLoadIndex();
1971 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00001972 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001973 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00001974 Cut = true;
1975 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00001976 std::string msg;
1977 raw_string_ostream Msg(msg);
1978 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00001979 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001980 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00001981 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00001982 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001983 }
Chris Lattner75361b62010-04-07 22:58:41 +00001984 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001985 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00001986 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00001987 if (!hasInterval(*AS))
1988 continue;
1989 LiveInterval &spli = getInterval(*AS);
1990 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00001991 spli.removeRange(Index.getLoadIndex(),
1992 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00001993 }
1994 }
1995 }
Evan Cheng2824a652009-03-23 18:24:37 +00001996 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001997}
Owen Andersonc4dc1322008-06-05 17:15:43 +00001998
1999LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002000 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002001 LiveInterval& Interval = getOrCreateInterval(reg);
2002 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002003 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames6e2968c2010-09-25 12:04:16 +00002004 startInst, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002005 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00002006 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002007 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002008 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002009 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00002010
Owen Andersonc4dc1322008-06-05 17:15:43 +00002011 return LR;
2012}
David Greeneb5257662009-08-03 21:55:09 +00002013