blob: 646cebd85a0864e0f0f02c1832eaa274c09849b9 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattner956f43c2006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner956f43c2006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000031}
Hal Finkelc10d5e92012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
Ulrich Weigand880d82e2013-03-19 19:50:30 +000033 let MIOperandInfo = (ops i64imm:$imm);
Hal Finkelc10d5e92012-09-05 19:22:27 +000034}
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000035def memrs : Operand<iPTR> { // memri where the immediate is a symbolLo64
36 let PrintMethod = "printMemRegImm";
37 let EncoderMethod = "getMemRIXEncoding";
Hal Finkela548afc2013-03-19 18:51:05 +000038 let MIOperandInfo = (ops symbolLo64:$off, ptr_rc_nor0:$reg);
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000039}
Bill Schmidtd7802bf2012-12-04 16:18:08 +000040def tlsreg : Operand<i64> {
41 let EncoderMethod = "getTLSRegEncoding";
42}
Bill Schmidt57ac1f42012-12-11 20:30:11 +000043def tlsgd : Operand<i64> {}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000044
Chris Lattnerb410dc92006-06-20 23:18:58 +000045//===----------------------------------------------------------------------===//
46// 64-bit transformation functions.
47//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000048
Chris Lattnerb410dc92006-06-20 23:18:58 +000049def SHL64 : SDNodeXForm<imm, [{
50 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000051 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000052}]>;
53
54def SRL64 : SDNodeXForm<imm, [{
55 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000057}]>;
58
59def HI32_48 : SDNodeXForm<imm, [{
60 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000062}]>;
63
64def HI48_64 : SDNodeXForm<imm, [{
65 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000067}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000068
Chris Lattner956f43c2006-06-16 20:22:01 +000069
70//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000071// Calls.
72//
73
Ulrich Weigande8680da2013-03-26 10:53:03 +000074let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
75 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in
76 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
77 Requires<[In64BitMode]>;
78}
79
Chris Lattner6a5339b2006-11-14 18:44:47 +000080let Defs = [LR8] in
Will Schmidt91638152012-10-04 18:14:28 +000081 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000082 PPC970_Unit_BRU;
83
Ulrich Weigande8680da2013-03-26 10:53:03 +000084let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
85 let Defs = [CTR8], Uses = [CTR8] in {
86 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
87 "bdz $dst">;
88 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
89 "bdnz $dst">;
90 }
91}
92
Roman Divackye46137f2012-03-06 16:41:49 +000093let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner6a5339b2006-11-14 18:44:47 +000094 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000095 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +000096 def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func),
97 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner6a5339b2006-11-14 18:44:47 +000098
Ulrich Weigand86765fb2013-03-22 15:24:13 +000099 def BLA8 : IForm<18, 1, 1, (outs), (ins aaddr:$func),
100 "bla $func", BrB, [(PPCcall (i64 imm:$func))]>;
101 }
102 let Uses = [RM], isCodeGenOnly = 1 in {
103 def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000104 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000105 "bl $func\n\tnop", BrB, []>;
106
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000107 def BL8_NOP_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000108 (outs), (ins calltarget:$func, tlsgd:$sym),
109 "bl $func($sym)\n\tnop", BrB, []>;
110
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000111 def BL8_NOP_TLSLD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidt349c2782012-12-12 19:29:35 +0000112 (outs), (ins calltarget:$func, tlsgd:$sym),
113 "bl $func($sym)\n\tnop", BrB, []>;
114
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000115 def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000116 (outs), (ins aaddr:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000117 "bla $func\n\tnop", BrB,
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000118 [(PPCcall_nop (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000119 }
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000120 let Uses = [CTR8, RM] in {
121 def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
122 "bctrl", BrB, [(PPCbctrl)]>,
123 Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000124 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000125}
126
127
Chris Lattner6a5339b2006-11-14 18:44:47 +0000128// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000129def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
130 (BL8 tglobaladdr:$dst)>;
131def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)),
132 (BL8_NOP tglobaladdr:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000133
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000134def : Pat<(PPCcall (i64 texternalsym:$dst)),
135 (BL8 texternalsym:$dst)>;
136def : Pat<(PPCcall_nop (i64 texternalsym:$dst)),
137 (BL8_NOP texternalsym:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000138
Evan Cheng53301922008-07-12 02:23:19 +0000139// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000140let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000141 let Defs = [CR0] in {
Evan Cheng53301922008-07-12 02:23:19 +0000142 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000143 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000144 [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000145 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000146 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000147 [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000148 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000149 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000150 [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000151 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000152 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000153 [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000154 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000155 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000156 [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000157 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000158 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000159 [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000160
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000161 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000162 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000163 [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000164
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000165 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000166 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000167 [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000168 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000169}
170
Evan Cheng53301922008-07-12 02:23:19 +0000171// Instructions to support atomic operations
172def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
173 "ldarx $rD, $ptr", LdStLDARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000174 [(set i64:$rD, (PPClarx xoaddr:$ptr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000175
176let Defs = [CR0] in
177def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
178 "stdcx. $rS, $dst", LdStSTDCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000179 [(PPCstcx i64:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000180 isDOT;
181
Dale Johannesenb384ab92008-10-29 18:26:45 +0000182let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000183def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000184 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000185 "#TC_RETURNd8 $dst $offset",
186 []>;
187
Dale Johannesenb384ab92008-10-29 18:26:45 +0000188let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000189def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000190 "#TC_RETURNa8 $func $offset",
191 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
192
Dale Johannesenb384ab92008-10-29 18:26:45 +0000193let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000194def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000195 "#TC_RETURNr8 $dst $offset",
196 []>;
197
198
199let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Ulrich Weigande8680da2013-03-26 10:53:03 +0000200 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in
201def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
202 Requires<[In64BitMode]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000203
204
205let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000206 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000207def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
208 "b $dst", BrB,
209 []>;
210
211
212let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000213 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000214def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
215 "ba $dst", BrB,
216 []>;
217
218def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
219 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
220
221def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
222 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
223
224def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
225 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
226
Hal Finkel99f823f2012-06-08 15:38:21 +0000227
Hal Finkel234bb382011-12-07 06:34:06 +0000228// 64-but CR instructions
229def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
230 "mtcrf $FXM, $rS", BrMCRX>,
231 PPC970_MicroCode, PPC970_Unit_CRU;
232
233def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +0000234 "#MFCR8pseud", SprMFCR>,
Hal Finkel234bb382011-12-07 06:34:06 +0000235 PPC970_MicroCode, PPC970_Unit_CRU;
236
237def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
238 "mfcr $rT", SprMFCR>,
239 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000240
Hal Finkel7ee74a62013-03-21 21:37:52 +0000241let hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
242 usesCustomInserter = 1 in {
243 def EH_SjLj_SetJmp64 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
244 "#EH_SJLJ_SETJMP64",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000245 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000246 Requires<[In64BitMode]>;
247 let isTerminator = 1 in
248 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
249 "#EH_SJLJ_LONGJMP64",
250 [(PPCeh_sjlj_longjmp addr:$buf)]>,
251 Requires<[In64BitMode]>;
252}
253
Chris Lattner6a5339b2006-11-14 18:44:47 +0000254//===----------------------------------------------------------------------===//
255// 64-bit SPR manipulation instrs.
256
Dale Johannesen639076f2008-10-23 20:41:28 +0000257let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000258def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
259 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000260 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000261}
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000262let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000263def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
264 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000265 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000266}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000267
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000268let Pattern = [(set i64:$rT, readcyclecounter)] in
Hal Finkelf45717e2012-08-06 21:21:44 +0000269def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
270 "mfspr $rT, 268", SprMFTB>,
Hal Finkel8cc34742012-08-04 14:10:46 +0000271 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel8da94ad2012-08-07 17:04:20 +0000272// Note that encoding mftb using mfspr is now the preferred form,
273// and has been since at least ISA v2.03. The mftb instruction has
274// now been phased out. Using mfspr, however, is known not to work on
275// the POWER3.
Hal Finkel8cc34742012-08-04 14:10:46 +0000276
Evan Cheng071a2792007-09-11 19:55:27 +0000277let Defs = [X1], Uses = [X1] in
Will Schmidt91638152012-10-04 18:14:28 +0000278def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000279 [(set i64:$result,
280 (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000281
Dale Johannesen639076f2008-10-23 20:41:28 +0000282let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000283def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
284 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000285 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000286}
287let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000288def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
289 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000290 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000291}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000292
Chris Lattner563ecfb2006-06-27 18:18:41 +0000293//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000294// Fixed point instructions.
295//
296
297let PPC970_Unit = 1 in { // FXU Operations.
298
Hal Finkelf3c38282012-08-28 02:10:33 +0000299let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000300def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000301 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000302 [(set i64:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000303def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000304 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000305 [(set i64:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkelf3c38282012-08-28 02:10:33 +0000306}
Chris Lattner0ea70b22006-06-20 22:34:10 +0000307
308// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000309def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000310 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000311 [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000312def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000313 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000314 [(set i64:$rA, (and i64:$rS, i64:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000315def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000316 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000317 [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000318def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000319 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000320 [(set i64:$rA, (or i64:$rS, i64:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000321def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000322 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000323 [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000324def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000325 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000326 [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000327def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000328 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000329 [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000330def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000331 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000332 [(set i64:$rA, (xor i64:$rS, i64:$rB))]>;
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000333
334// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000335def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000336 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000337 [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000338 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000339def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000340 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000341 [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000342 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000344 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000345 [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000346def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000347 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000348 [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000349def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000350 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000351 [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000352def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000353 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000354 [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000355
Evan Cheng64d80e32007-07-19 01:14:50 +0000356def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000357 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000358 [(set i64:$rT, (add i64:$rA, i64:$rB))]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000359// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
360// initial-exec thread-local storage model.
361def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB),
Bill Schmidtdfebc4c2012-12-13 18:45:54 +0000362 "add $rT, $rA, $rB@tls", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000363 [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000364
Dale Johannesen8dffc812009-09-18 20:15:22 +0000365let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000366def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000367 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000368 [(set i64:$rT, (addc i64:$rA, i64:$rB))]>,
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000369 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000370def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
371 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000372 [(set i64:$rD, (addc i64:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000373}
Ulrich Weigand2b0850b2013-03-26 10:55:20 +0000374def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000375 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000376 [(set i64:$rD, (add i64:$rA, immSExt16:$imm))]>;
Hal Finkela548afc2013-03-19 18:51:05 +0000377def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000378 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000379 [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000380
Dale Johannesen8dffc812009-09-18 20:15:22 +0000381let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000382def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000383 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000384 [(set i64:$rD, (subc immSExt16:$imm, i64:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000385def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000386 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000387 [(set i64:$rT, (subc i64:$rB, i64:$rA))]>,
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000388 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000389}
390def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
391 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000392 [(set i64:$rT, (sub i64:$rB, i64:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000393def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +0000394 "neg $rT, $rA", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000395 [(set i64:$rT, (ineg i64:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000396let Uses = [CARRY], Defs = [CARRY] in {
397def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
398 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000399 [(set i64:$rT, (adde i64:$rA, i64:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000400def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000401 "addme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000402 [(set i64:$rT, (adde i64:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000403def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000404 "addze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000405 [(set i64:$rT, (adde i64:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000406def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
407 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000408 [(set i64:$rT, (sube i64:$rB, i64:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000409def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000410 "subfme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000411 [(set i64:$rT, (sube -1, i64:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000412def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000413 "subfze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000414 [(set i64:$rT, (sube 0, i64:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000415}
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000416
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000417
Evan Cheng64d80e32007-07-19 01:14:50 +0000418def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000419 "mulhd $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000420 [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000421def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000422 "mulhdu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000423 [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000424
Evan Chengcaf778a2007-08-01 23:07:38 +0000425def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000426 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000427def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000428 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000429def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000430 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000431def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000432 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000433
Evan Cheng64d80e32007-07-19 01:14:50 +0000434def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000435 "sld $rA, $rS, $rB", IntRotateD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000436 [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000437def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000438 "srd $rA, $rS, $rB", IntRotateD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000439 [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000440let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000441def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000442 "srad $rA, $rS, $rB", IntRotateD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000443 [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000444}
Chris Lattner94c96cc2006-12-06 21:46:13 +0000445
Evan Cheng64d80e32007-07-19 01:14:50 +0000446def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000447 "extsb $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000448 [(set i64:$rA, (sext_inreg i64:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000449def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000450 "extsh $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000451 [(set i64:$rA, (sext_inreg i64:$rS, i16))]>;
Chris Lattner94c96cc2006-12-06 21:46:13 +0000452
Evan Cheng64d80e32007-07-19 01:14:50 +0000453def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000454 "extsw $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000455 [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000456/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000458 "extsw $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000459 [(set i32:$rA, (PPCextsw_32 i32:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000460def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000461 "extsw $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000462 [(set i64:$rA, (sext i32:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000463
Dale Johannesen8dffc812009-09-18 20:15:22 +0000464let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000465def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000466 "sradi $rA, $rS, $SH", IntRotateDI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000467 [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000468}
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000470 "cntlzd $rA, $rS", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000471 [(set i64:$rA, (ctlz i64:$rS))]>;
Chris Lattnerb6ead972007-03-25 04:44:03 +0000472
Evan Cheng64d80e32007-07-19 01:14:50 +0000473def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000474 "divd $rT, $rA, $rB", IntDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000475 [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000476 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000477def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000478 "divdu $rT, $rA, $rB", IntDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000479 [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000480 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000481def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000482 "mulld $rT, $rA, $rB", IntMulHD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000483 [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000484
Chris Lattner041e9d32006-06-26 23:53:10 +0000485
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000486let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000487def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000488 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000489 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000490 []>, isPPC64, RegConstraint<"$rSi = $rA">,
491 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000492}
493
494// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000495def RLDCL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000496 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
497 "rldcl $rA, $rS, $rB, $MBE", IntRotateD,
Evan Cheng67c906d2007-09-04 20:20:29 +0000498 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000499def RLDICL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000500 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
501 "rldicl $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000502 []>, isPPC64;
503def RLDICR : MDForm_1<30, 1,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000504 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
505 "rldicr $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000506 []>, isPPC64;
Hal Finkel234bb382011-12-07 06:34:06 +0000507
508def RLWINM8 : MForm_2<21,
509 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
510 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
511 []>;
512
Ulrich Weigandbc40df32012-11-13 19:14:19 +0000513def ISEL8 : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +0000514 (outs G8RC:$rT), (ins G8RC_NOX0:$rA, G8RC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +0000515 "isel $rT, $rA, $rB, $cond", IntGeneral,
516 []>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000517} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000518
519
520//===----------------------------------------------------------------------===//
521// Load/Store instructions.
522//
523
524
Chris Lattner518f9c72006-07-14 04:42:02 +0000525// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000526let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000527def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000528 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000529 [(set i64:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000530 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000531def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000532 "lwa $rD, $src", LdStLWA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000533 [(set i64:$rD,
Hal Finkel08a215c2013-03-18 23:00:58 +0000534 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000535 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000537 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000538 [(set i64:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000539 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000540def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000541 "lwax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000542 [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000543 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000544
Chris Lattner94e509c2006-11-10 23:58:45 +0000545// Update forms.
Ulrich Weiganddff4d152013-03-19 19:53:27 +0000546let mayLoad = 1 in {
Ulrich Weigand8353d1e2013-03-19 19:52:30 +0000547def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
548 (ins memri:$addr),
549 "lhau $rD, $addr", LdStLHAU,
550 []>, RegConstraint<"$addr.reg = $ea_result">,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000551 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000552// NO LWAU!
553
Hal Finkela548afc2013-03-19 18:51:05 +0000554def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000555 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000556 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000557 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000558 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000559def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000560 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000561 "lwaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000562 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000563 NoEncode<"$ea_result">, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000564}
Ulrich Weiganddff4d152013-03-19 19:53:27 +0000565}
Chris Lattner94e509c2006-11-10 23:58:45 +0000566
Chris Lattner518f9c72006-07-14 04:42:02 +0000567// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000568let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000569def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000570 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000571 [(set i64:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000572def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000573 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000574 [(set i64:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000575def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000576 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000577 [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000578
Evan Cheng64d80e32007-07-19 01:14:50 +0000579def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000580 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000581 [(set i64:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000582def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000583 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000584 [(set i64:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000585def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000586 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000587 [(set i64:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000588
589
590// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000591let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000592def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000593 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000594 []>, RegConstraint<"$addr.reg = $ea_result">,
595 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000596def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000597 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000598 []>, RegConstraint<"$addr.reg = $ea_result">,
599 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000600def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000601 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000602 []>, RegConstraint<"$addr.reg = $ea_result">,
603 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000604
Hal Finkela548afc2013-03-19 18:51:05 +0000605def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000606 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000607 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000608 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000609 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000610def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000611 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000612 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000613 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000614 NoEncode<"$ea_result">;
Hal Finkela548afc2013-03-19 18:51:05 +0000615def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000616 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000617 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000618 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000619 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000620}
Dan Gohman41474ba2008-12-03 02:30:17 +0000621}
Chris Lattner518f9c72006-07-14 04:42:02 +0000622
623
624// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000625let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000626def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000627 "ld $rD, $src", LdStLD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000628 [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000629def LDrs : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrs:$src),
630 "ld $rD, $src", LdStLD,
631 []>, isPPC64;
632// The following three definitions are selected for small code model only.
633// Otherwise, we need to create two instructions to form a 32-bit offset,
634// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattnerab638642010-11-15 03:48:58 +0000635def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000636 "#LDtoc",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000637 [(set i64:$rD,
638 (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000639def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000640 "#LDtocJTI",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000641 [(set i64:$rD,
642 (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000643def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000644 "#LDtocCPT",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000645 [(set i64:$rD,
646 (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000647
648let hasSideEffects = 1 in {
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000649let RST = 2, DS = 2 in
650def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000651 "ld 2, 8($reg)", LdStLD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000652 [(PPCload_toc i64:$reg)]>, isPPC64;
Chris Lattner142b5312010-11-14 22:48:15 +0000653
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000654let RST = 2, DS = 10, RA = 1 in
655def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000656 "ld 2, 40(1)", LdStLD,
Chris Lattner6135a962010-11-14 22:22:59 +0000657 [(PPCtoc_restore)]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000658}
Evan Cheng64d80e32007-07-19 01:14:50 +0000659def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000660 "ldx $rD, $src", LdStLD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000661 [(set i64:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000662
Dan Gohman41474ba2008-12-03 02:30:17 +0000663let mayLoad = 1 in
Hal Finkela548afc2013-03-19 18:51:05 +0000664def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000665 "ldu $rD, $addr", LdStLDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000666 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
667 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000668
Hal Finkela548afc2013-03-19 18:51:05 +0000669def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000670 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000671 "ldux $rD, $addr", LdStLDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000672 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000673 NoEncode<"$ea_result">, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000674}
Chris Lattner518f9c72006-07-14 04:42:02 +0000675
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000676def : Pat<(PPCload ixaddr:$src),
677 (LD ixaddr:$src)>;
678def : Pat<(PPCload xaddr:$src),
679 (LDX xaddr:$src)>;
680
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000681// Support for medium and large code model.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000682def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
683 "#ADDIStocHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000684 [(set i64:$rD,
685 (PPCaddisTocHA i64:$reg, tglobaladdr:$disp))]>,
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000686 isPPC64;
687def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
688 "#LDtocL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000689 [(set i64:$rD,
690 (PPCldTocL tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000691def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
692 "#ADDItocL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000693 [(set i64:$rD,
694 (PPCaddiTocL i64:$reg, tglobaladdr:$disp))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000695
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000696// Support for thread-local storage.
Bill Schmidtb453e162012-12-14 17:02:38 +0000697def ADDISgotTprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
698 "#ADDISgotTprelHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000699 [(set i64:$rD,
700 (PPCaddisGotTprelHA i64:$reg,
Bill Schmidtb453e162012-12-14 17:02:38 +0000701 tglobaltlsaddr:$disp))]>,
702 isPPC64;
703def LDgotTprelL: Pseudo<(outs G8RC:$rD), (ins symbolLo64:$disp, G8RC:$reg),
704 "#LDgotTprelL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000705 [(set i64:$rD,
706 (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>,
Bill Schmidtb453e162012-12-14 17:02:38 +0000707 isPPC64;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000708def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g),
709 (ADD8TLS $in, tglobaltlsaddr:$g)>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000710def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
711 "#ADDIStlsgdHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000712 [(set i64:$rD,
713 (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000714 isPPC64;
715def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
716 "#ADDItlsgdL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000717 [(set i64:$rD,
718 (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000719 isPPC64;
720def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
721 "#GETtlsADDR",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000722 [(set i64:$rD,
723 (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000724 isPPC64;
Bill Schmidt349c2782012-12-12 19:29:35 +0000725def ADDIStlsldHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
726 "#ADDIStlsldHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000727 [(set i64:$rD,
728 (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000729 isPPC64;
730def ADDItlsldL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
731 "#ADDItlsldL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000732 [(set i64:$rD,
733 (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000734 isPPC64;
735def GETtlsldADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
736 "#GETtlsldADDR",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000737 [(set i64:$rD,
738 (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000739 isPPC64;
740def ADDISdtprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolHi64:$disp),
741 "#ADDISdtprelHA",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000742 [(set i64:$rD,
743 (PPCaddisDtprelHA i64:$reg,
Bill Schmidt1e18b862012-12-13 20:57:10 +0000744 tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000745 isPPC64;
746def ADDIdtprelL : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, symbolLo64:$disp),
747 "#ADDIdtprelL",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000748 [(set i64:$rD,
749 (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt349c2782012-12-12 19:29:35 +0000750 isPPC64;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000751
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000752let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000753// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000754def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000755 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000756 [(truncstorei8 i64:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000757def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000758 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000759 [(truncstorei16 i64:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000760def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000761 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000762 [(truncstorei32 i64:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000763def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000764 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000765 [(truncstorei8 i64:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000766 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000767def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000768 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000769 [(truncstorei16 i64:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000770 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000771def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000772 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000773 [(truncstorei32 i64:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000774 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000775// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000776def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000777 "std $rS, $dst", LdStSTD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000778 [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000779def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000780 "stdx $rS, $dst", LdStSTD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000781 [(store i64:$rS, xaddr:$dst)]>, isPPC64,
Chris Lattner80df01d2006-11-16 00:57:19 +0000782 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000783// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000784def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000785 "std $rT, $dst", LdStSTD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000786 [(PPCstd_32 i32:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000787def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000788 "stdx $rT, $dst", LdStSTD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000789 [(PPCstd_32 i32:$rT, xaddr:$dst)]>, isPPC64,
Chris Lattner80df01d2006-11-16 00:57:19 +0000790 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000791}
792
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000793// Stores with Update (pre-inc).
794let PPC970_Unit = 2, mayStore = 1 in {
795def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
796 "stbu $rS, $dst", LdStStoreUpd, []>,
797 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
798def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
799 "sthu $rS, $dst", LdStStoreUpd, []>,
800 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
801def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
802 "stwu $rS, $dst", LdStStoreUpd, []>,
803 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
804def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrix:$dst),
805 "stdu $rS, $dst", LdStSTDU, []>,
806 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
807 isPPC64;
808
809def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
810 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000811 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000812 PPC970_DGroup_Cracked;
813def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
814 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000815 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000816 PPC970_DGroup_Cracked;
817def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
818 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000819 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000820 PPC970_DGroup_Cracked;
821def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
822 "stdux $rS, $dst", LdStSTDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000823 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000824 PPC970_DGroup_Cracked, isPPC64;
825}
826
827// Patterns to match the pre-inc stores. We can't put the patterns on
828// the instruction definitions directly as ISel wants the address base
829// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000830def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
831 (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>;
832def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
833 (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>;
834def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
835 (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>;
836def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
837 (STDU $rS, iaddroff:$ptroff, $ptrreg)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000838
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000839def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
840 (STBUX8 $rS, $ptrreg, $ptroff)>;
841def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
842 (STHUX8 $rS, $ptrreg, $ptroff)>;
843def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
844 (STWUX8 $rS, $ptrreg, $ptroff)>;
845def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
846 (STDUX $rS, $ptrreg, $ptroff)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000847
848
849//===----------------------------------------------------------------------===//
850// Floating point instructions.
851//
852
853
Dale Johannesenb384ab92008-10-29 18:26:45 +0000854let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000855def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000856 "fcfid $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000857 [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000858def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000859 "fctidz $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000860 [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000861}
862
863
864//===----------------------------------------------------------------------===//
865// Instruction Patterns
866//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000867
Chris Lattner956f43c2006-06-16 20:22:01 +0000868// Extensions and truncates to/from 32-bit regs.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000869def : Pat<(i64 (zext i32:$in)),
870 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000871 0, 32)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000872def : Pat<(i64 (anyext i32:$in)),
873 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>;
874def : Pat<(i32 (trunc i64:$in)),
875 (EXTRACT_SUBREG $in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000876
Chris Lattner518f9c72006-07-14 04:42:02 +0000877// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000878def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000879 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000880def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000881 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000882def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000883 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000884def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000885 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000886def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000887 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000888def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000889 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000890def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000891 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000892def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000893 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000894def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000895 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000896def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000897 (LWZX8 xaddr:$src)>;
898
Chris Lattneraf8ee842008-03-07 20:18:24 +0000899// Standard shifts. These are represented separately from the real shifts above
900// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
901// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000902def : Pat<(sra i64:$rS, i32:$rB),
903 (SRAD $rS, $rB)>;
904def : Pat<(srl i64:$rS, i32:$rB),
905 (SRD $rS, $rB)>;
906def : Pat<(shl i64:$rS, i32:$rB),
907 (SLD $rS, $rB)>;
Chris Lattneraf8ee842008-03-07 20:18:24 +0000908
Chris Lattner956f43c2006-06-16 20:22:01 +0000909// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000910def : Pat<(shl i64:$in, (i32 imm:$imm)),
911 (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>;
912def : Pat<(srl i64:$in, (i32 imm:$imm)),
913 (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000914
Evan Cheng67c906d2007-09-04 20:20:29 +0000915// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000916def : Pat<(rotl i64:$in, i32:$sh),
917 (RLDCL $in, $sh, 0)>;
918def : Pat<(rotl i64:$in, (i32 imm:$imm)),
919 (RLDICL $in, imm:$imm, 0)>;
Evan Cheng67c906d2007-09-04 20:20:29 +0000920
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000921// Hi and Lo for Darwin Global Addresses.
922def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
923def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
924def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
925def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
926def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
927def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000928def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
929def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000930def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in),
931 (ADDIS8 $in, tglobaltlsaddr:$g)>;
932def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +0000933 (ADDI8 $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000934def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)),
935 (ADDIS8 $in, tglobaladdr:$g)>;
936def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)),
937 (ADDIS8 $in, tconstpool:$g)>;
938def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)),
939 (ADDIS8 $in, tjumptable:$g)>;
940def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)),
941 (ADDIS8 $in, tblockaddress:$g)>;
Hal Finkel08a215c2013-03-18 23:00:58 +0000942
943// Patterns to match r+r indexed loads and stores for
944// addresses without at least 4-byte alignment.
945def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
946 (LWAX xoaddr:$src)>;
947def : Pat<(i64 (unaligned4load xoaddr:$src)),
948 (LDX xoaddr:$src)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000949def : Pat<(unaligned4store i64:$rS, xoaddr:$dst),
950 (STDX $rS, xoaddr:$dst)>;
Hal Finkel08a215c2013-03-18 23:00:58 +0000951