blob: 176255c93d6d106301f02b8d86b7fe25b9a7a068 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
24#include "llvm/Module.h"
Andrew Lenharthc69be952008-10-07 02:10:26 +000025#include "llvm/Intrinsics.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/Support/CommandLine.h"
Edwin Török2b331342009-07-08 19:04:27 +000027#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028using namespace llvm;
29
30/// AddLiveIn - This helper function adds the specified physical register to the
31/// MachineFunction as a live in value. It also creates a corresponding virtual
32/// register for it.
33static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
34 TargetRegisterClass *RC) {
35 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +000036 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
37 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038 return VReg;
39}
40
41AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
42 // Set up the TargetLowering object.
Dan Gohman9e1657f2009-06-14 23:30:43 +000043 //I am having problems with shr n i8 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 setShiftAmountType(MVT::i64);
Duncan Sands8cf4a822008-11-23 15:47:28 +000045 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
47 setUsesGlobalOffsetTable(true);
48
49 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
50 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
51 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthc69be952008-10-07 02:10:26 +000052
53 // We want to custom lower some of our intrinsics.
54 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
55
Evan Cheng08c171a2008-10-14 21:26:46 +000056 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
57 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
Evan Cheng08c171a2008-10-14 21:26:46 +000059 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
60 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061
Evan Cheng08c171a2008-10-14 21:26:46 +000062 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
63 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
64 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
67 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
68 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
69 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
70
71 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
72
73 setOperationAction(ISD::FREM, MVT::f32, Expand);
74 setOperationAction(ISD::FREM, MVT::f64, Expand);
75
76 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
77 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
78 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
79 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
80
81 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
82 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
83 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
84 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
85 }
86 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
87 setOperationAction(ISD::ROTL , MVT::i64, Expand);
88 setOperationAction(ISD::ROTR , MVT::i64, Expand);
89
90 setOperationAction(ISD::SREM , MVT::i64, Custom);
91 setOperationAction(ISD::UREM , MVT::i64, Custom);
92 setOperationAction(ISD::SDIV , MVT::i64, Custom);
93 setOperationAction(ISD::UDIV , MVT::i64, Custom);
94
Andrew Lenharthc69be952008-10-07 02:10:26 +000095 setOperationAction(ISD::ADDC , MVT::i64, Expand);
96 setOperationAction(ISD::ADDE , MVT::i64, Expand);
97 setOperationAction(ISD::SUBC , MVT::i64, Expand);
98 setOperationAction(ISD::SUBE , MVT::i64, Expand);
99
Chris Lattner418b09b2008-10-09 04:50:56 +0000100 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth11a2c5f2008-11-11 06:06:07 +0000101 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattner418b09b2008-10-09 04:50:56 +0000102
Andrew Lenharthc69be952008-10-07 02:10:26 +0000103
Dan Gohman2f7b1982007-10-11 23:21:31 +0000104 // We don't support sin/cos/sqrt/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 setOperationAction(ISD::FSIN , MVT::f64, Expand);
106 setOperationAction(ISD::FCOS , MVT::f64, Expand);
107 setOperationAction(ISD::FSIN , MVT::f32, Expand);
108 setOperationAction(ISD::FCOS , MVT::f32, Expand);
109
110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000112
113 setOperationAction(ISD::FPOW , MVT::f32, Expand);
114 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000115
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 setOperationAction(ISD::SETCC, MVT::f32, Promote);
117
118 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
119
120 // We don't have line number support yet.
Dan Gohman472d12c2008-06-30 20:59:49 +0000121 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000123 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
124 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125
126 // Not implemented yet.
127 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
128 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
129 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
130
Bill Wendlingfef06052008-09-16 21:48:12 +0000131 // We want to legalize GlobalAddress and ConstantPool and
132 // ExternalSymbols nodes into the appropriate instructions to
133 // materialize the address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
135 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000136 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
138
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 setOperationAction(ISD::VASTART, MVT::Other, Custom);
140 setOperationAction(ISD::VAEND, MVT::Other, Expand);
141 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
142 setOperationAction(ISD::VAARG, MVT::Other, Custom);
143 setOperationAction(ISD::VAARG, MVT::i32, Custom);
144
145 setOperationAction(ISD::RET, MVT::Other, Custom);
146
147 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
148 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
149
150 setStackPointerRegisterToSaveRestore(Alpha::R30);
151
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000152 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000153 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000154 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000155 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156
157 setJumpBufSize(272);
158 setJumpBufAlignment(16);
159
160 computeRegisterProperties();
161}
162
Duncan Sands4a361272009-01-01 15:52:00 +0000163MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000164 return MVT::i64;
165}
166
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
168 switch (Opcode) {
169 default: return 0;
170 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
171 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
172 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
173 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
174 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
175 case AlphaISD::RelLit: return "Alpha::RelLit";
176 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
177 case AlphaISD::CALL: return "Alpha::CALL";
178 case AlphaISD::DivCall: return "Alpha::DivCall";
179 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
180 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
181 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
182 }
183}
184
Bill Wendling045f2632009-07-01 18:50:55 +0000185/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000186unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
187 return 4;
188}
189
Dan Gohman8181bd12008-07-27 21:46:04 +0000190static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000191 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000193 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
194 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000195 // FIXME there isn't really any debug info here
196 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197
Dale Johannesen175fdef2009-02-06 21:50:26 +0000198 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000199 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000200 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201 return Lo;
202}
203
204//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
205//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
206
207//For now, just use variable size stack frame format
208
209//In a standard call, the first six items are passed in registers $16
210//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
211//of argument-to-register correspondence.) The remaining items are
212//collected in a memory argument list that is a naturally aligned
213//array of quadwords. In a standard call, this list, if present, must
214//be passed at 0(SP).
215//7 ... n 0(SP) ... (n-7)*8(SP)
216
217// //#define FP $15
218// //#define RA $26
219// //#define PV $27
220// //#define GP $29
221// //#define SP $30
222
Dan Gohman8181bd12008-07-27 21:46:04 +0000223static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 int &VarArgsBase,
225 int &VarArgsOffset) {
226 MachineFunction &MF = DAG.getMachineFunction();
227 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +0000228 std::vector<SDValue> ArgValues;
229 SDValue Root = Op.getOperand(0);
Dale Johannesenea996922009-02-04 20:06:27 +0000230 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 unsigned args_int[] = {
233 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
234 unsigned args_float[] = {
235 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
236
Gabor Greif1c80d112008-08-28 21:40:38 +0000237 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000238 SDValue argt;
Duncan Sands92c43912008-06-06 12:08:01 +0000239 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000240 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241
242 if (ArgNo < 6) {
Duncan Sands92c43912008-06-06 12:08:01 +0000243 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 default:
Duncan Sands92c43912008-06-06 12:08:01 +0000245 assert(false && "Invalid value type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 case MVT::f64:
247 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
248 &Alpha::F8RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000249 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 break;
251 case MVT::f32:
252 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
253 &Alpha::F4RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000254 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 break;
256 case MVT::i64:
257 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
258 &Alpha::GPRCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000259 ArgVal = DAG.getCopyFromReg(Root, dl, args_int[ArgNo], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 break;
261 }
262 } else { //more args
263 // Create the frame index object for this incoming parameter...
264 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
265
266 // Create the SelectionDAG nodes corresponding to a load
267 //from this parameter
Dan Gohman8181bd12008-07-27 21:46:04 +0000268 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000269 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 }
271 ArgValues.push_back(ArgVal);
272 }
273
274 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000275 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 if (isVarArg) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000277 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman8181bd12008-07-27 21:46:04 +0000278 std::vector<SDValue> LS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 for (int i = 0; i < 6; ++i) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000280 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000282 SDValue argt = DAG.getCopyFromReg(Root, dl, args_int[i], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
284 if (i == 0) VarArgsBase = FI;
Dan Gohman8181bd12008-07-27 21:46:04 +0000285 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000286 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
Dan Gohman1e57df32008-02-10 18:45:23 +0000288 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000290 argt = DAG.getCopyFromReg(Root, dl, args_float[i], MVT::f64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
292 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000293 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294 }
295
296 //Set up a token factor with all the stack traffic
Dale Johannesenea996922009-02-04 20:06:27 +0000297 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 }
299
300 ArgValues.push_back(Root);
301
302 // Return the new list of results.
Dale Johannesenea996922009-02-04 20:06:27 +0000303 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +0000304 &ArgValues[0], ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305}
306
Dan Gohman8181bd12008-07-27 21:46:04 +0000307static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000308 DebugLoc dl = Op.getDebugLoc();
309 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), dl, Alpha::R26,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 DAG.getNode(AlphaISD::GlobalRetAddr,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000311 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 MVT::i64),
Dan Gohman8181bd12008-07-27 21:46:04 +0000313 SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 switch (Op.getNumOperands()) {
315 default:
Edwin Török2b331342009-07-08 19:04:27 +0000316 LLVM_UNREACHABLE("Do not know how to return this many arguments!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 case 1:
318 break;
Dan Gohman8181bd12008-07-27 21:46:04 +0000319 //return SDValue(); // ret void is legal
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 case 3: {
Duncan Sands92c43912008-06-06 12:08:01 +0000321 MVT ArgVT = Op.getOperand(1).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 unsigned ArgReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000323 if (ArgVT.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 ArgReg = Alpha::R0;
325 else {
Duncan Sands92c43912008-06-06 12:08:01 +0000326 assert(ArgVT.isFloatingPoint());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 ArgReg = Alpha::F0;
328 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000329 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
330 Op.getOperand(1), Copy.getValue(1));
Chris Lattner1b989192007-12-31 04:13:23 +0000331 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
332 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 break;
334 }
Andrew Lenharthc69be952008-10-07 02:10:26 +0000335 case 5: {
336 MVT ArgVT = Op.getOperand(1).getValueType();
337 unsigned ArgReg1, ArgReg2;
338 if (ArgVT.isInteger()) {
339 ArgReg1 = Alpha::R0;
340 ArgReg2 = Alpha::R1;
341 } else {
342 assert(ArgVT.isFloatingPoint());
343 ArgReg1 = Alpha::F0;
344 ArgReg2 = Alpha::F1;
345 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000346 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
347 Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000348 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
349 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
350 == DAG.getMachineFunction().getRegInfo().liveout_end())
351 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000352 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
353 Op.getOperand(3), Copy.getValue(1));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000354 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
355 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
356 == DAG.getMachineFunction().getRegInfo().liveout_end())
357 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
358 break;
359 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000361 return DAG.getNode(AlphaISD::RET_FLAG, dl,
362 MVT::Other, Copy, Copy.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363}
364
Dan Gohman8181bd12008-07-27 21:46:04 +0000365std::pair<SDValue, SDValue>
366AlphaTargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sandsead972e2008-02-14 17:28:50 +0000367 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller71c69732009-07-03 06:44:53 +0000368 bool isInreg, unsigned NumFixedArgs,
369 unsigned CallingConv,
Dale Johannesen67cc9b62008-09-26 19:31:26 +0000370 bool isTailCall, SDValue Callee,
Dale Johannesenca6237b2009-01-30 23:10:59 +0000371 ArgListTy &Args, SelectionDAG &DAG,
372 DebugLoc dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 int NumBytes = 0;
374 if (Args.size() > 6)
375 NumBytes = (Args.size() - 6) * 8;
376
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000377 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman8181bd12008-07-27 21:46:04 +0000378 std::vector<SDValue> args_to_use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 for (unsigned i = 0, e = Args.size(); i != e; ++i)
380 {
Duncan Sands92c43912008-06-06 12:08:01 +0000381 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 default: assert(0 && "Unexpected ValueType for argument!");
383 case MVT::i1:
384 case MVT::i8:
385 case MVT::i16:
386 case MVT::i32:
387 // Promote the integer to 64 bits. If the input type is signed use a
388 // sign extend, otherwise use a zero extend.
389 if (Args[i].isSExt)
Dale Johannesenca6237b2009-01-30 23:10:59 +0000390 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, dl,
391 MVT::i64, Args[i].Node);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 else if (Args[i].isZExt)
Dale Johannesenca6237b2009-01-30 23:10:59 +0000393 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, dl,
394 MVT::i64, Args[i].Node);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 else
Dale Johannesenca6237b2009-01-30 23:10:59 +0000396 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, Args[i].Node);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 break;
398 case MVT::i64:
399 case MVT::f64:
400 case MVT::f32:
401 break;
402 }
403 args_to_use.push_back(Args[i].Node);
404 }
405
Duncan Sands92c43912008-06-06 12:08:01 +0000406 std::vector<MVT> RetVals;
407 MVT RetTyVT = getValueType(RetTy);
408 MVT ActualRetTyVT = RetTyVT;
Duncan Sandsec142ee2008-06-08 20:54:56 +0000409 if (RetTyVT.getSimpleVT() >= MVT::i1 && RetTyVT.getSimpleVT() <= MVT::i32)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 ActualRetTyVT = MVT::i64;
411
412 if (RetTyVT != MVT::isVoid)
413 RetVals.push_back(ActualRetTyVT);
414 RetVals.push_back(MVT::Other);
415
Dan Gohman8181bd12008-07-27 21:46:04 +0000416 std::vector<SDValue> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 Ops.push_back(Chain);
418 Ops.push_back(Callee);
419 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Dale Johannesenca6237b2009-01-30 23:10:59 +0000420 SDValue TheCall = DAG.getNode(AlphaISD::CALL, dl,
421 RetVals, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000423 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
424 DAG.getIntPtrConstant(0, true), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +0000425 SDValue RetVal = TheCall;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426
427 if (RetTyVT != ActualRetTyVT) {
Duncan Sandsead972e2008-02-14 17:28:50 +0000428 ISD::NodeType AssertKind = ISD::DELETED_NODE;
429 if (RetSExt)
430 AssertKind = ISD::AssertSext;
431 else if (RetZExt)
432 AssertKind = ISD::AssertZext;
433
434 if (AssertKind != ISD::DELETED_NODE)
Dale Johannesenca6237b2009-01-30 23:10:59 +0000435 RetVal = DAG.getNode(AssertKind, dl, MVT::i64, RetVal,
Duncan Sandsead972e2008-02-14 17:28:50 +0000436 DAG.getValueType(RetTyVT));
437
Dale Johannesenca6237b2009-01-30 23:10:59 +0000438 RetVal = DAG.getNode(ISD::TRUNCATE, dl, RetTyVT, RetVal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 }
440
441 return std::make_pair(RetVal, Chain);
442}
443
Dan Gohman8181bd12008-07-27 21:46:04 +0000444void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
445 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sandsac496a12008-07-04 11:47:58 +0000446 Chain = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000447 SDValue VAListP = N->getOperand(1);
Duncan Sandsac496a12008-07-04 11:47:58 +0000448 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesen85fc0932009-02-04 01:48:28 +0000449 DebugLoc dl = N->getDebugLoc();
Duncan Sandsac496a12008-07-04 11:47:58 +0000450
Dale Johannesen85fc0932009-02-04 01:48:28 +0000451 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
452 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sandsac496a12008-07-04 11:47:58 +0000453 DAG.getConstant(8, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000454 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sandsac496a12008-07-04 11:47:58 +0000455 Tmp, NULL, 0, MVT::i32);
Dale Johannesen85fc0932009-02-04 01:48:28 +0000456 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sandsac496a12008-07-04 11:47:58 +0000457 if (N->getValueType(0).isFloatingPoint())
458 {
459 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesen85fc0932009-02-04 01:48:28 +0000460 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sandsac496a12008-07-04 11:47:58 +0000461 DAG.getConstant(8*6, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000462 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000463 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesen85fc0932009-02-04 01:48:28 +0000464 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sandsac496a12008-07-04 11:47:58 +0000465 }
466
Dale Johannesen85fc0932009-02-04 01:48:28 +0000467 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000468 DAG.getConstant(8, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000469 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sandsac496a12008-07-04 11:47:58 +0000470 MVT::i32);
471}
472
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473/// LowerOperation - Provide custom lowering hooks for some operations.
474///
Dan Gohman8181bd12008-07-27 21:46:04 +0000475SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000476 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 switch (Op.getOpcode()) {
478 default: assert(0 && "Wasn't expecting to be able to lower this!");
479 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
480 VarArgsBase,
481 VarArgsOffset);
482
483 case ISD::RET: return LowerRET(Op,DAG);
484 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
485
Andrew Lenharthc69be952008-10-07 02:10:26 +0000486 case ISD::INTRINSIC_WO_CHAIN: {
487 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
488 switch (IntNo) {
489 default: break; // Don't custom lower most intrinsics.
490 case Intrinsic::alpha_umulh:
Dale Johannesen175fdef2009-02-06 21:50:26 +0000491 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
492 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000493 }
494 }
495
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 case ISD::SINT_TO_FP: {
Duncan Sands92c43912008-06-06 12:08:01 +0000497 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000499 SDValue LD;
Duncan Sands92c43912008-06-06 12:08:01 +0000500 bool isDouble = Op.getValueType() == MVT::f64;
Dale Johannesen175fdef2009-02-06 21:50:26 +0000501 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
502 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 isDouble?MVT::f64:MVT::f32, LD);
504 return FP;
505 }
506 case ISD::FP_TO_SINT: {
Duncan Sands92c43912008-06-06 12:08:01 +0000507 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman8181bd12008-07-27 21:46:04 +0000508 SDValue src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509
510 if (!isDouble) //Promote
Dale Johannesen175fdef2009-02-06 21:50:26 +0000511 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512
Dale Johannesen175fdef2009-02-06 21:50:26 +0000513 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514
Dale Johannesen175fdef2009-02-06 21:50:26 +0000515 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 }
517 case ISD::ConstantPool: {
518 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
519 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000520 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesen175fdef2009-02-06 21:50:26 +0000521 // FIXME there isn't really any debug info here
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522
Dale Johannesen175fdef2009-02-06 21:50:26 +0000523 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000524 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000525 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 return Lo;
527 }
528 case ISD::GlobalTLSAddress:
529 assert(0 && "TLS not implemented for Alpha.");
530 case ISD::GlobalAddress: {
531 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
532 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000533 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesen175fdef2009-02-06 21:50:26 +0000534 // FIXME there isn't really any debug info here
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535
536 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolaa168fc92009-01-15 20:18:42 +0000537 if (GV->hasLocalLinkage()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000538 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000539 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000540 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 return Lo;
542 } else
Dale Johannesen175fdef2009-02-06 21:50:26 +0000543 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000544 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000546 case ISD::ExternalSymbol: {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000547 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendlingfef06052008-09-16 21:48:12 +0000548 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
549 ->getSymbol(), MVT::i64),
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000550 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000552
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 case ISD::UREM:
554 case ISD::SREM:
555 //Expand only on constant case
556 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000557 MVT VT = Op.getNode()->getValueType(0);
558 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
559 BuildUDIV(Op.getNode(), DAG, NULL) :
560 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000561 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
562 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 return Tmp1;
564 }
565 //fall through
566 case ISD::SDIV:
567 case ISD::UDIV:
Duncan Sands92c43912008-06-06 12:08:01 +0000568 if (Op.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greif1c80d112008-08-28 21:40:38 +0000570 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
571 : BuildUDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 const char* opstr = 0;
573 switch (Op.getOpcode()) {
574 case ISD::UREM: opstr = "__remqu"; break;
575 case ISD::SREM: opstr = "__remq"; break;
576 case ISD::UDIV: opstr = "__divqu"; break;
577 case ISD::SDIV: opstr = "__divq"; break;
578 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000579 SDValue Tmp1 = Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 Tmp2 = Op.getOperand(1),
Bill Wendlingfef06052008-09-16 21:48:12 +0000581 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000582 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 }
584 break;
585
586 case ISD::VAARG: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000587 SDValue Chain, DataPtr;
Gabor Greif1c80d112008-08-28 21:40:38 +0000588 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589
Dan Gohman8181bd12008-07-27 21:46:04 +0000590 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 if (Op.getValueType() == MVT::i32)
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000592 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593 NULL, 0, MVT::i32);
594 else
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000595 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 return Result;
597 }
598 case ISD::VACOPY: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000599 SDValue Chain = Op.getOperand(0);
600 SDValue DestP = Op.getOperand(1);
601 SDValue SrcP = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +0000602 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
603 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000605 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
606 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
607 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000609 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
610 NP, NULL,0, MVT::i32);
611 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000613 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 }
615 case ISD::VASTART: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000616 SDValue Chain = Op.getOperand(0);
617 SDValue VAListP = Op.getOperand(1);
Dan Gohman12a9c082008-02-06 22:27:42 +0000618 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619
620 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman8181bd12008-07-27 21:46:04 +0000621 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000622 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
623 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000625 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 SA2, NULL, 0, MVT::i32);
627 }
628 case ISD::RETURNADDR:
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000629 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
630 MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 //FIXME: implement
632 case ISD::FRAMEADDR: break;
633 }
634
Dan Gohman8181bd12008-07-27 21:46:04 +0000635 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636}
637
Duncan Sands7d9834b2008-12-01 11:39:25 +0000638void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
639 SmallVectorImpl<SDValue>&Results,
640 SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +0000641 DebugLoc dl = N->getDebugLoc();
Duncan Sandsac496a12008-07-04 11:47:58 +0000642 assert(N->getValueType(0) == MVT::i32 &&
643 N->getOpcode() == ISD::VAARG &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644 "Unknown node to custom promote!");
Duncan Sandsac496a12008-07-04 11:47:58 +0000645
Dan Gohman8181bd12008-07-27 21:46:04 +0000646 SDValue Chain, DataPtr;
Duncan Sandsac496a12008-07-04 11:47:58 +0000647 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesenea996922009-02-04 20:06:27 +0000648 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000649 Results.push_back(Res);
650 Results.push_back(SDValue(Res.getNode(), 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651}
652
653
654//Inline Asm
655
656/// getConstraintType - Given a constraint letter, return the type of
657/// constraint it is for this target.
658AlphaTargetLowering::ConstraintType
659AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
660 if (Constraint.size() == 1) {
661 switch (Constraint[0]) {
662 default: break;
663 case 'f':
664 case 'r':
665 return C_RegisterClass;
666 }
667 }
668 return TargetLowering::getConstraintType(Constraint);
669}
670
671std::vector<unsigned> AlphaTargetLowering::
672getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000673 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 if (Constraint.size() == 1) {
675 switch (Constraint[0]) {
676 default: break; // Unknown constriant letter
677 case 'f':
678 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
679 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
680 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
681 Alpha::F9 , Alpha::F10, Alpha::F11,
682 Alpha::F12, Alpha::F13, Alpha::F14,
683 Alpha::F15, Alpha::F16, Alpha::F17,
684 Alpha::F18, Alpha::F19, Alpha::F20,
685 Alpha::F21, Alpha::F22, Alpha::F23,
686 Alpha::F24, Alpha::F25, Alpha::F26,
687 Alpha::F27, Alpha::F28, Alpha::F29,
688 Alpha::F30, Alpha::F31, 0);
689 case 'r':
690 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
691 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
692 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
693 Alpha::R9 , Alpha::R10, Alpha::R11,
694 Alpha::R12, Alpha::R13, Alpha::R14,
695 Alpha::R15, Alpha::R16, Alpha::R17,
696 Alpha::R18, Alpha::R19, Alpha::R20,
697 Alpha::R21, Alpha::R22, Alpha::R23,
698 Alpha::R24, Alpha::R25, Alpha::R26,
699 Alpha::R27, Alpha::R28, Alpha::R29,
700 Alpha::R30, Alpha::R31, 0);
701 }
702 }
703
704 return std::vector<unsigned>();
705}
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000706//===----------------------------------------------------------------------===//
707// Other Lowering Code
708//===----------------------------------------------------------------------===//
709
710MachineBasicBlock *
711AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +0000712 MachineBasicBlock *BB) const {
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000713 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
714 assert((MI->getOpcode() == Alpha::CAS32 ||
715 MI->getOpcode() == Alpha::CAS64 ||
716 MI->getOpcode() == Alpha::LAS32 ||
717 MI->getOpcode() == Alpha::LAS64 ||
718 MI->getOpcode() == Alpha::SWAP32 ||
719 MI->getOpcode() == Alpha::SWAP64) &&
720 "Unexpected instr type to insert");
721
722 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
723 MI->getOpcode() == Alpha::LAS32 ||
724 MI->getOpcode() == Alpha::SWAP32;
725
726 //Load locked store conditional for atomic ops take on the same form
727 //start:
728 //ll
729 //do stuff (maybe branch to exit)
730 //sc
731 //test sc and maybe branck to start
732 //exit:
733 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen238c69d2009-02-13 02:30:42 +0000734 DebugLoc dl = MI->getDebugLoc();
Dan Gohman221a4372008-07-07 23:14:23 +0000735 MachineFunction::iterator It = BB;
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000736 ++It;
737
738 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +0000739 MachineFunction *F = BB->getParent();
740 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
741 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000742
Dan Gohmanafc94df2008-06-21 20:21:19 +0000743 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000744
Dan Gohman221a4372008-07-07 23:14:23 +0000745 F->insert(It, llscMBB);
746 F->insert(It, sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000747
Dale Johannesen238c69d2009-02-13 02:30:42 +0000748 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000749
750 unsigned reg_res = MI->getOperand(0).getReg(),
751 reg_ptr = MI->getOperand(1).getReg(),
752 reg_v2 = MI->getOperand(2).getReg(),
753 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
754
Dale Johannesen238c69d2009-02-13 02:30:42 +0000755 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000756 reg_res).addImm(0).addReg(reg_ptr);
757 switch (MI->getOpcode()) {
758 case Alpha::CAS32:
759 case Alpha::CAS64: {
760 unsigned reg_cmp
761 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000762 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000763 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000764 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000765 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000766 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000767 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
768 break;
769 }
770 case Alpha::LAS32:
771 case Alpha::LAS64: {
Dale Johannesen238c69d2009-02-13 02:30:42 +0000772 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000773 .addReg(reg_res).addReg(reg_v2);
774 break;
775 }
776 case Alpha::SWAP32:
777 case Alpha::SWAP64: {
Dale Johannesen238c69d2009-02-13 02:30:42 +0000778 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000779 .addReg(reg_v2).addReg(reg_v2);
780 break;
781 }
782 }
Dale Johannesen238c69d2009-02-13 02:30:42 +0000783 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000784 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000785 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000786 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000787 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000788
789 thisMBB->addSuccessor(llscMBB);
790 llscMBB->addSuccessor(llscMBB);
791 llscMBB->addSuccessor(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +0000792 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000793
794 return sinkMBB;
795}
Dan Gohman36322c72008-10-18 02:06:02 +0000796
797bool
798AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
799 // The Alpha target isn't yet aware of offsets.
800 return false;
801}