blob: 010f7c07dbf17733605816136c2bf570dfb86488 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Eli Friedman2bdffe42011-08-31 00:31:29 +000072def SDTARMatomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
73 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Jim Grosbach469bbdb2010-07-16 23:05:05 +000074
Evan Cheng342e3162011-08-30 01:34:54 +000075def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
76 [SDTCisSameAs<0, 2>,
77 SDTCisSameAs<0, 3>,
78 SDTCisInt<0>, SDTCisVT<1, i32>]>;
79
80// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
81def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
82 [SDTCisSameAs<0, 2>,
83 SDTCisSameAs<0, 3>,
84 SDTCisInt<0>,
85 SDTCisVT<1, i32>,
86 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087// Node definitions.
88def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000090def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000091def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000092
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000095def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000096 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000097
98def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000099 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000100 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000101def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000102 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000103 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000106 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Chris Lattner48be23c2008-01-15 22:02:54 +0000108def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
111def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
114def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000116
117def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
118 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000119def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
120 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000121
Evan Cheng218977b2010-07-13 19:27:42 +0000122def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
123 [SDNPHasChain]>;
124
Evan Chenga8e29892007-01-19 07:51:42 +0000125def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000126 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000127
David Goodwinc0309b42009-06-29 15:33:01 +0000128def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000129 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000130
Evan Chenga8e29892007-01-19 07:51:42 +0000131def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
132
Chris Lattner036609b2010-12-23 18:28:41 +0000133def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
134def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
135def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000136
Evan Cheng342e3162011-08-30 01:34:54 +0000137def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
138 [SDNPCommutative]>;
139def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
140def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
141def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
142
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000143def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000144def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
145 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000146def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000147 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
148def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
149 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
150
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000151
Evan Cheng11db0682010-08-11 06:22:01 +0000152def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
153 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000154def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000155 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000156def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000157 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000158
Evan Chengf609bb82010-01-19 00:44:15 +0000159def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
160
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000161def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000162 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000163
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000164
165def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
166
Eli Friedman2bdffe42011-08-31 00:31:29 +0000167def ARMAtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTARMatomicBinary,
168 [SDNPHasChain, SDNPMayStore,
169 SDNPMayLoad, SDNPMemOperand]>;
170def ARMAtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTARMatomicBinary,
171 [SDNPHasChain, SDNPMayStore,
172 SDNPMayLoad, SDNPMemOperand]>;
173def ARMAtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTARMatomicBinary,
174 [SDNPHasChain, SDNPMayStore,
175 SDNPMayLoad, SDNPMemOperand]>;
176def ARMAtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTARMatomicBinary,
177 [SDNPHasChain, SDNPMayStore,
178 SDNPMayLoad, SDNPMemOperand]>;
179def ARMAtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTARMatomicBinary,
180 [SDNPHasChain, SDNPMayStore,
181 SDNPMayLoad, SDNPMemOperand]>;
182def ARMAtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTARMatomicBinary,
183 [SDNPHasChain, SDNPMayStore,
184 SDNPMayLoad, SDNPMemOperand]>;
185def ARMAtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTARMatomicBinary,
186 [SDNPHasChain, SDNPMayStore,
187 SDNPMayLoad, SDNPMemOperand]>;
188
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000189//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000190// ARM Instruction Predicate Definitions.
191//
Evan Chengebdeeab2011-07-08 01:53:10 +0000192def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
193 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000194def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
195def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000196def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
197 AssemblerPredicate<"HasV5TEOps">;
198def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
199 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000200def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000201def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
202 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000203def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000204def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
205 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000206def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000207def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
208 AssemblerPredicate<"FeatureVFP2">;
209def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
210 AssemblerPredicate<"FeatureVFP3">;
211def HasNEON : Predicate<"Subtarget->hasNEON()">,
212 AssemblerPredicate<"FeatureNEON">;
213def HasFP16 : Predicate<"Subtarget->hasFP16()">,
214 AssemblerPredicate<"FeatureFP16">;
215def HasDivide : Predicate<"Subtarget->hasDivide()">,
216 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000217def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000218 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000219def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000220 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000221def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000222 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000223def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000224 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000225def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000226def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000227def IsThumb : Predicate<"Subtarget->isThumb()">,
228 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000229def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000230def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
231 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
232def IsARM : Predicate<"!Subtarget->isThumb()">,
233 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000234def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
235def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000237// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000238def UseMovt : Predicate<"Subtarget->useMovt()">;
239def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000240def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000241
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000242//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000243// ARM Flag Definitions.
244
245class RegConstraint<string C> {
246 string Constraints = C;
247}
248
249//===----------------------------------------------------------------------===//
250// ARM specific transformation functions and pattern fragments.
251//
252
Evan Chenga8e29892007-01-19 07:51:42 +0000253// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
254// so_imm_neg def below.
255def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000257}]>;
258
259// so_imm_not_XFORM - Return a so_imm value packed into the format described for
260// so_imm_not def below.
261def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000263}]>;
264
Evan Chenga8e29892007-01-19 07:51:42 +0000265/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000266def imm1_15 : ImmLeaf<i32, [{
267 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000268}]>;
269
270/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000271def imm16_31 : ImmLeaf<i32, [{
272 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000273}]>;
274
Jim Grosbach64171712010-02-16 21:07:46 +0000275def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000276 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000277 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000279
Evan Chenga2515702007-03-19 07:09:02 +0000280def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000281 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000282 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000283 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000284
285// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
286def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000287 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000288}]>;
289
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000290/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000291def hi16 : SDNodeXForm<imm, [{
292 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
293}]>;
294
295def lo16AllZero : PatLeaf<(i32 imm), [{
296 // Returns true if all low 16-bits are 0.
297 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000298}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000299
Jim Grosbach619e0d62011-07-13 19:24:09 +0000300/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000301def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000302def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000303 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000304}]> {
305 let ParserMatchClass = Imm0_65535AsmOperand;
306}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000307
Evan Cheng342e3162011-08-30 01:34:54 +0000308class BinOpWithFlagFrag<dag res> :
309 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000310class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
311class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000312
Evan Chengc4af4632010-11-17 20:13:28 +0000313// An 'and' node with a single use.
314def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
315 return N->hasOneUse();
316}]>;
317
318// An 'xor' node with a single use.
319def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
320 return N->hasOneUse();
321}]>;
322
Evan Cheng48575f62010-12-05 22:04:16 +0000323// An 'fmul' node with a single use.
324def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
325 return N->hasOneUse();
326}]>;
327
328// An 'fadd' node which checks for single non-hazardous use.
329def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
330 return hasNoVMLxHazardUse(N);
331}]>;
332
333// An 'fsub' node which checks for single non-hazardous use.
334def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
335 return hasNoVMLxHazardUse(N);
336}]>;
337
Evan Chenga8e29892007-01-19 07:51:42 +0000338//===----------------------------------------------------------------------===//
339// Operand Definitions.
340//
341
342// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000343// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000344def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000345 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000348}
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Jason W Kim685c3502011-02-04 19:47:15 +0000350// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000351def uncondbrtarget : Operand<OtherVT> {
352 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000354}
355
Jason W Kim685c3502011-02-04 19:47:15 +0000356// Branch target for ARM. Handles conditional/unconditional
357def br_target : Operand<OtherVT> {
358 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000359 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000360}
361
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000362// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000363// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000364def bltarget : Operand<i32> {
365 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000366 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000367 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000368}
369
Jason W Kim685c3502011-02-04 19:47:15 +0000370// Call target for ARM. Handles conditional/unconditional
371// FIXME: rename bl_target to t2_bltarget?
372def bl_target : Operand<i32> {
373 // Encoded the same as branch targets.
374 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000375 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000376}
377
Owen Andersonf1eab592011-08-26 23:32:08 +0000378def blx_target : Operand<i32> {
379 // Encoded the same as branch targets.
380 let EncoderMethod = "getARMBLXTargetOpValue";
381 let OperandType = "OPERAND_PCREL";
382}
Jason W Kim685c3502011-02-04 19:47:15 +0000383
Evan Chenga8e29892007-01-19 07:51:42 +0000384// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000385def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000386def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000388 let ParserMatchClass = RegListAsmOperand;
389 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000390 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000391}
392
Jim Grosbach1610a702011-07-25 20:06:30 +0000393def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000394def dpr_reglist : Operand<i32> {
395 let EncoderMethod = "getRegisterListOpValue";
396 let ParserMatchClass = DPRRegListAsmOperand;
397 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000398 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000399}
400
Jim Grosbach1610a702011-07-25 20:06:30 +0000401def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000402def spr_reglist : Operand<i32> {
403 let EncoderMethod = "getRegisterListOpValue";
404 let ParserMatchClass = SPRRegListAsmOperand;
405 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000406 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000407}
408
Evan Chenga8e29892007-01-19 07:51:42 +0000409// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
410def cpinst_operand : Operand<i32> {
411 let PrintMethod = "printCPInstOperand";
412}
413
Evan Chenga8e29892007-01-19 07:51:42 +0000414// Local PC labels.
415def pclabel : Operand<i32> {
416 let PrintMethod = "printPCLabel";
417}
418
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000419// ADR instruction labels.
420def adrlabel : Operand<i32> {
421 let EncoderMethod = "getAdrLabelOpValue";
422}
423
Owen Anderson498ec202010-10-27 22:49:00 +0000424def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000425 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000426 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000427}
428
Jim Grosbachb35ad412010-10-13 19:56:10 +0000429// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000430def rot_imm_XFORM: SDNodeXForm<imm, [{
431 switch (N->getZExtValue()){
432 default: assert(0);
433 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
434 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
435 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
436 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
437 }
438}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000439def RotImmAsmOperand : AsmOperandClass {
440 let Name = "RotImm";
441 let ParserMethod = "parseRotImm";
442}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000443def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
444 int32_t v = N->getZExtValue();
445 return v == 8 || v == 16 || v == 24; }],
446 rot_imm_XFORM> {
447 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000448 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000449}
450
Bob Wilson22f5dc72010-08-16 18:27:34 +0000451// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000452// (asr or lsl). The 6-bit immediate encodes as:
453// {5} 0 ==> lsl
454// 1 asr
455// {4-0} imm5 shift amount.
456// asr #32 encoded as imm5 == 0.
457def ShifterImmAsmOperand : AsmOperandClass {
458 let Name = "ShifterImm";
459 let ParserMethod = "parseShifterImm";
460}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000461def shift_imm : Operand<i32> {
462 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000463 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000464}
465
Owen Anderson92a20222011-07-21 18:54:16 +0000466// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000467def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000468def so_reg_reg : Operand<i32>, // reg reg imm
469 ComplexPattern<i32, 3, "SelectRegShifterOperand",
470 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000471 let EncoderMethod = "getSORegRegOpValue";
472 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000474 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000475 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000476}
Owen Anderson92a20222011-07-21 18:54:16 +0000477
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000478def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000479def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000480 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000481 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000482 let EncoderMethod = "getSORegImmOpValue";
483 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000484 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000485 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000486 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000487}
488
489// FIXME: Does this need to be distinct from so_reg?
490def shift_so_reg_reg : Operand<i32>, // reg reg imm
491 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
492 [shl,srl,sra,rotr]> {
493 let EncoderMethod = "getSORegRegOpValue";
494 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000495 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000496 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000497}
498
Jim Grosbache8606dc2011-07-13 17:50:29 +0000499// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000500def shift_so_reg_imm : Operand<i32>, // reg reg imm
501 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000502 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000503 let EncoderMethod = "getSORegImmOpValue";
504 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000505 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000506 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000507}
Evan Chenga8e29892007-01-19 07:51:42 +0000508
Owen Anderson152d4a42011-07-21 23:38:37 +0000509
Evan Chenga8e29892007-01-19 07:51:42 +0000510// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000511// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000512def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000513def so_imm : Operand<i32>, ImmLeaf<i32, [{
514 return ARM_AM::getSOImmVal(Imm) != -1;
515 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000516 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000517 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000518 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000519}
520
Evan Chengc70d1842007-03-20 08:11:30 +0000521// Break so_imm's up into two pieces. This handles immediates with up to 16
522// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
523// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000524def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000525 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000526}]>;
527
528/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
529///
530def arm_i32imm : PatLeaf<(imm), [{
531 if (Subtarget->hasV6T2Ops())
532 return true;
533 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
534}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000535
Jim Grosbachb2756af2011-08-01 21:55:12 +0000536/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000537def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
538def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
539 return Imm >= 0 && Imm < 8;
540}]> {
541 let ParserMatchClass = Imm0_7AsmOperand;
542}
543
Jim Grosbachb2756af2011-08-01 21:55:12 +0000544/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000545def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
546def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
547 return Imm >= 0 && Imm < 16;
548}]> {
549 let ParserMatchClass = Imm0_15AsmOperand;
550}
551
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000552/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000553def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000554def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
555 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000556}]> {
557 let ParserMatchClass = Imm0_31AsmOperand;
558}
Evan Chenga8e29892007-01-19 07:51:42 +0000559
Jim Grosbach02c84602011-08-01 22:02:20 +0000560/// imm0_255 predicate - Immediate in the range [0,255].
561def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
562def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
563 let ParserMatchClass = Imm0_255AsmOperand;
564}
565
Jim Grosbachffa32252011-07-19 19:13:28 +0000566// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
567// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000568//
Jim Grosbachffa32252011-07-19 19:13:28 +0000569// FIXME: This really needs a Thumb version separate from the ARM version.
570// While the range is the same, and can thus use the same match class,
571// the encoding is different so it should have a different encoder method.
572def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
573def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000574 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000575 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000576}
577
Jim Grosbached838482011-07-26 16:24:27 +0000578/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
579def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
580def imm24b : Operand<i32>, ImmLeaf<i32, [{
581 return Imm >= 0 && Imm <= 0xffffff;
582}]> {
583 let ParserMatchClass = Imm24bitAsmOperand;
584}
585
586
Evan Chenga9688c42010-12-11 04:11:38 +0000587/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
588/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000589def BitfieldAsmOperand : AsmOperandClass {
590 let Name = "Bitfield";
591 let ParserMethod = "parseBitfield";
592}
Evan Chenga9688c42010-12-11 04:11:38 +0000593def bf_inv_mask_imm : Operand<i32>,
594 PatLeaf<(imm), [{
595 return ARM::isBitFieldInvertedMask(N->getZExtValue());
596}] > {
597 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
598 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000599 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000600 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000601}
602
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000603/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000604def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
605 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000606}]>;
607
608/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000609def width_imm : Operand<i32>, ImmLeaf<i32, [{
610 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000611}] > {
612 let EncoderMethod = "getMsbOpValue";
613}
614
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000615def imm1_32_XFORM: SDNodeXForm<imm, [{
616 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
617}]>;
618def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000619def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
620 uint64_t Imm = N->getZExtValue();
621 return Imm > 0 && Imm <= 32;
622 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000623 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000624 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000625 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000626}
627
Jim Grosbachf4943352011-07-25 23:09:14 +0000628def imm1_16_XFORM: SDNodeXForm<imm, [{
629 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
630}]>;
631def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
632def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
633 imm1_16_XFORM> {
634 let PrintMethod = "printImmPlusOneOperand";
635 let ParserMatchClass = Imm1_16AsmOperand;
636}
637
Evan Chenga8e29892007-01-19 07:51:42 +0000638// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000639// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000640//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000641def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000642def addrmode_imm12 : Operand<i32>,
643 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000644 // 12-bit immediate operand. Note that instructions using this encode
645 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
646 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000647
Chris Lattner2ac19022010-11-15 05:19:05 +0000648 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000649 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000650 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000651 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000652 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000653}
Jim Grosbach3e556122010-10-26 22:37:02 +0000654// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000655//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000656def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000657def ldst_so_reg : Operand<i32>,
658 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000659 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000660 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000661 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000662 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000663 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000664 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000665}
666
Jim Grosbach7ce05792011-08-03 23:50:40 +0000667// postidx_imm8 := +/- [0,255]
668//
669// 9 bit value:
670// {8} 1 is imm8 is non-negative. 0 otherwise.
671// {7-0} [0,255] imm8 value.
672def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
673def postidx_imm8 : Operand<i32> {
674 let PrintMethod = "printPostIdxImm8Operand";
675 let ParserMatchClass = PostIdxImm8AsmOperand;
676 let MIOperandInfo = (ops i32imm);
677}
678
Owen Anderson154c41d2011-08-04 18:24:14 +0000679// postidx_imm8s4 := +/- [0,1020]
680//
681// 9 bit value:
682// {8} 1 is imm8 is non-negative. 0 otherwise.
683// {7-0} [0,255] imm8 value, scaled by 4.
684def postidx_imm8s4 : Operand<i32> {
685 let PrintMethod = "printPostIdxImm8s4Operand";
686 let MIOperandInfo = (ops i32imm);
687}
688
689
Jim Grosbach7ce05792011-08-03 23:50:40 +0000690// postidx_reg := +/- reg
691//
692def PostIdxRegAsmOperand : AsmOperandClass {
693 let Name = "PostIdxReg";
694 let ParserMethod = "parsePostIdxReg";
695}
696def postidx_reg : Operand<i32> {
697 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000698 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000699 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000700 let ParserMatchClass = PostIdxRegAsmOperand;
701 let MIOperandInfo = (ops GPR, i32imm);
702}
703
704
Jim Grosbach3e556122010-10-26 22:37:02 +0000705// addrmode2 := reg +/- imm12
706// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000707//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000708// FIXME: addrmode2 should be refactored the rest of the way to always
709// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
710def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000711def addrmode2 : Operand<i32>,
712 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000713 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000714 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000715 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000716 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
717}
718
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000719def PostIdxRegShiftedAsmOperand : AsmOperandClass {
720 let Name = "PostIdxRegShifted";
721 let ParserMethod = "parsePostIdxReg";
722}
Owen Anderson793e7962011-07-26 20:54:26 +0000723def am2offset_reg : Operand<i32>,
724 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000725 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000726 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000727 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000728 // When using this for assembly, it's always as a post-index offset.
729 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000730 let MIOperandInfo = (ops GPR, i32imm);
731}
732
Jim Grosbach039c2e12011-08-04 23:01:30 +0000733// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
734// the GPR is purely vestigal at this point.
735def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000736def am2offset_imm : Operand<i32>,
737 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
738 [], [SDNPWantRoot]> {
739 let EncoderMethod = "getAddrMode2OffsetOpValue";
740 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000741 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000742 let MIOperandInfo = (ops GPR, i32imm);
743}
744
745
Evan Chenga8e29892007-01-19 07:51:42 +0000746// addrmode3 := reg +/- reg
747// addrmode3 := reg +/- imm8
748//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000749// FIXME: split into imm vs. reg versions.
750def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000751def addrmode3 : Operand<i32>,
752 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000753 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000754 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000755 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000756 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
757}
758
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000759// FIXME: split into imm vs. reg versions.
760// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000761def AM3OffsetAsmOperand : AsmOperandClass {
762 let Name = "AM3Offset";
763 let ParserMethod = "parseAM3Offset";
764}
Evan Chenga8e29892007-01-19 07:51:42 +0000765def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000766 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
767 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000768 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000769 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000770 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000771 let MIOperandInfo = (ops GPR, i32imm);
772}
773
Jim Grosbache6913602010-11-03 01:01:43 +0000774// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000775//
Jim Grosbache6913602010-11-03 01:01:43 +0000776def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000777 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000778 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000779}
780
781// addrmode5 := reg +/- imm8*4
782//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000783def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000784def addrmode5 : Operand<i32>,
785 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
786 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000787 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000788 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000789 let ParserMatchClass = AddrMode5AsmOperand;
790 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000791}
792
Bob Wilsond3a07652011-02-07 17:43:09 +0000793// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000794//
795def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000796 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000797 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000798 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000799 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000800 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000801}
802
Bob Wilsonda525062011-02-25 06:42:42 +0000803def am6offset : Operand<i32>,
804 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
805 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000806 let PrintMethod = "printAddrMode6OffsetOperand";
807 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000808 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000809 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000810}
811
Mon P Wang183c6272011-05-09 17:47:27 +0000812// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
813// (single element from one lane) for size 32.
814def addrmode6oneL32 : Operand<i32>,
815 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
816 let PrintMethod = "printAddrMode6Operand";
817 let MIOperandInfo = (ops GPR:$addr, i32imm);
818 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
819}
820
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000821// Special version of addrmode6 to handle alignment encoding for VLD-dup
822// instructions, specifically VLD4-dup.
823def addrmode6dup : Operand<i32>,
824 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
825 let PrintMethod = "printAddrMode6Operand";
826 let MIOperandInfo = (ops GPR:$addr, i32imm);
827 let EncoderMethod = "getAddrMode6DupAddressOpValue";
828}
829
Evan Chenga8e29892007-01-19 07:51:42 +0000830// addrmodepc := pc + reg
831//
832def addrmodepc : Operand<i32>,
833 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
834 let PrintMethod = "printAddrModePCOperand";
835 let MIOperandInfo = (ops GPR, i32imm);
836}
837
Jim Grosbache39389a2011-08-02 18:07:32 +0000838// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000839//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000840def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000841def addr_offset_none : Operand<i32>,
842 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000843 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000845 let ParserMatchClass = MemNoOffsetAsmOperand;
846 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000847}
848
Bob Wilson4f38b382009-08-21 21:58:55 +0000849def nohash_imm : Operand<i32> {
850 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000851}
852
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000853def CoprocNumAsmOperand : AsmOperandClass {
854 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000855 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000856}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000857def p_imm : Operand<i32> {
858 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000859 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000860 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000861}
862
Jim Grosbach1610a702011-07-25 20:06:30 +0000863def CoprocRegAsmOperand : AsmOperandClass {
864 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000865 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000866}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000867def c_imm : Operand<i32> {
868 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000869 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000870}
871
Evan Chenga8e29892007-01-19 07:51:42 +0000872//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000873
Evan Cheng37f25d92008-08-28 23:39:26 +0000874include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000875
876//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000877// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000878//
879
Evan Cheng3924f782008-08-29 07:36:24 +0000880/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000881/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000882multiclass AsI1_bin_irs<bits<4> opcod, string opc,
883 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000884 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000885 // The register-immediate version is re-materializable. This is useful
886 // in particular for taking the address of a local.
887 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000888 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
889 iii, opc, "\t$Rd, $Rn, $imm",
890 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
891 bits<4> Rd;
892 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000893 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000894 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000895 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000896 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000897 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000898 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000899 }
Jim Grosbach62547262010-10-11 18:51:51 +0000900 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
901 iir, opc, "\t$Rd, $Rn, $Rm",
902 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000903 bits<4> Rd;
904 bits<4> Rn;
905 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000906 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000907 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000908 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000909 let Inst{15-12} = Rd;
910 let Inst{11-4} = 0b00000000;
911 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000912 }
Owen Anderson92a20222011-07-21 18:54:16 +0000913
914 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000915 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000916 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000917 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000918 bits<4> Rd;
919 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000920 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000921 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000922 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000923 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000924 let Inst{11-5} = shift{11-5};
925 let Inst{4} = 0;
926 let Inst{3-0} = shift{3-0};
927 }
928
929 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000930 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000931 iis, opc, "\t$Rd, $Rn, $shift",
932 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
933 bits<4> Rd;
934 bits<4> Rn;
935 bits<12> shift;
936 let Inst{25} = 0;
937 let Inst{19-16} = Rn;
938 let Inst{15-12} = Rd;
939 let Inst{11-8} = shift{11-8};
940 let Inst{7} = 0;
941 let Inst{6-5} = shift{6-5};
942 let Inst{4} = 1;
943 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000944 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000945
946 // Assembly aliases for optional destination operand when it's the same
947 // as the source operand.
948 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
949 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
950 so_imm:$imm, pred:$p,
951 cc_out:$s)>,
952 Requires<[IsARM]>;
953 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
954 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
955 GPR:$Rm, pred:$p,
956 cc_out:$s)>,
957 Requires<[IsARM]>;
958 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000959 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
960 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000961 cc_out:$s)>,
962 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000963 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
964 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
965 so_reg_reg:$shift, pred:$p,
966 cc_out:$s)>,
967 Requires<[IsARM]>;
968
Evan Chenga8e29892007-01-19 07:51:42 +0000969}
970
Evan Cheng342e3162011-08-30 01:34:54 +0000971/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
972/// reversed. The 'rr' form is only defined for the disassembler; for codegen
973/// it is equivalent to the AsI1_bin_irs counterpart.
974multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
975 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
976 PatFrag opnode, string baseOpc, bit Commutable = 0> {
977 // The register-immediate version is re-materializable. This is useful
978 // in particular for taking the address of a local.
979 let isReMaterializable = 1 in {
980 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
981 iii, opc, "\t$Rd, $Rn, $imm",
982 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
983 bits<4> Rd;
984 bits<4> Rn;
985 bits<12> imm;
986 let Inst{25} = 1;
987 let Inst{19-16} = Rn;
988 let Inst{15-12} = Rd;
989 let Inst{11-0} = imm;
990 }
991 }
992 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
993 iir, opc, "\t$Rd, $Rn, $Rm",
994 [/* pattern left blank */]> {
995 bits<4> Rd;
996 bits<4> Rn;
997 bits<4> Rm;
998 let Inst{11-4} = 0b00000000;
999 let Inst{25} = 0;
1000 let Inst{3-0} = Rm;
1001 let Inst{15-12} = Rd;
1002 let Inst{19-16} = Rn;
1003 }
1004
1005 def rsi : AsI1<opcod, (outs GPR:$Rd),
1006 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1007 iis, opc, "\t$Rd, $Rn, $shift",
1008 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1009 bits<4> Rd;
1010 bits<4> Rn;
1011 bits<12> shift;
1012 let Inst{25} = 0;
1013 let Inst{19-16} = Rn;
1014 let Inst{15-12} = Rd;
1015 let Inst{11-5} = shift{11-5};
1016 let Inst{4} = 0;
1017 let Inst{3-0} = shift{3-0};
1018 }
1019
1020 def rsr : AsI1<opcod, (outs GPR:$Rd),
1021 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1022 iis, opc, "\t$Rd, $Rn, $shift",
1023 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1024 bits<4> Rd;
1025 bits<4> Rn;
1026 bits<12> shift;
1027 let Inst{25} = 0;
1028 let Inst{19-16} = Rn;
1029 let Inst{15-12} = Rd;
1030 let Inst{11-8} = shift{11-8};
1031 let Inst{7} = 0;
1032 let Inst{6-5} = shift{6-5};
1033 let Inst{4} = 1;
1034 let Inst{3-0} = shift{3-0};
1035 }
1036
1037 // Assembly aliases for optional destination operand when it's the same
1038 // as the source operand.
1039 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1040 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1041 so_imm:$imm, pred:$p,
1042 cc_out:$s)>,
1043 Requires<[IsARM]>;
1044 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1045 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1046 GPR:$Rm, pred:$p,
1047 cc_out:$s)>,
1048 Requires<[IsARM]>;
1049 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1050 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1051 so_reg_imm:$shift, pred:$p,
1052 cc_out:$s)>,
1053 Requires<[IsARM]>;
1054 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1055 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1056 so_reg_reg:$shift, pred:$p,
1057 cc_out:$s)>,
1058 Requires<[IsARM]>;
1059
1060}
1061
1062/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except sets 's' bit.
1063let isCodeGenOnly = 1, Defs = [CPSR] in {
1064multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1065 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1066 PatFrag opnode, bit Commutable = 0> {
1067 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1068 iii, opc, "\t$Rd, $Rn, $imm",
1069 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]> {
1070 bits<4> Rd;
1071 bits<4> Rn;
1072 bits<12> imm;
1073 let Inst{25} = 1;
1074 let Inst{19-16} = Rn;
1075 let Inst{15-12} = Rd;
1076 let Inst{11-0} = imm;
1077 }
1078
1079 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1080 iir, opc, "\t$Rd, $Rn, $Rm",
1081 [/* pattern left blank */]> {
1082 bits<4> Rd;
1083 bits<4> Rn;
1084 bits<4> Rm;
1085 let Inst{11-4} = 0b00000000;
1086 let Inst{25} = 0;
1087 let Inst{3-0} = Rm;
1088 let Inst{15-12} = Rd;
1089 let Inst{19-16} = Rn;
1090 }
1091
1092 def rsi : AsI1<opcod, (outs GPR:$Rd),
1093 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1094 iis, opc, "\t$Rd, $Rn, $shift",
1095 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1096 bits<4> Rd;
1097 bits<4> Rn;
1098 bits<12> shift;
1099 let Inst{25} = 0;
1100 let Inst{19-16} = Rn;
1101 let Inst{15-12} = Rd;
1102 let Inst{11-5} = shift{11-5};
1103 let Inst{4} = 0;
1104 let Inst{3-0} = shift{3-0};
1105 }
1106
1107 def rsr : AsI1<opcod, (outs GPR:$Rd),
1108 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1109 iis, opc, "\t$Rd, $Rn, $shift",
1110 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1111 bits<4> Rd;
1112 bits<4> Rn;
1113 bits<12> shift;
1114 let Inst{25} = 0;
1115 let Inst{19-16} = Rn;
1116 let Inst{15-12} = Rd;
1117 let Inst{11-8} = shift{11-8};
1118 let Inst{7} = 0;
1119 let Inst{6-5} = shift{6-5};
1120 let Inst{4} = 1;
1121 let Inst{3-0} = shift{3-0};
1122 }
1123}
1124}
1125
Evan Cheng1e249e32009-06-25 20:59:23 +00001126/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +00001127/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +00001128let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +00001129multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
1130 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1131 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001132 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1133 iii, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001134 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001135 bits<4> Rd;
1136 bits<4> Rn;
1137 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001138 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001139 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001140 let Inst{19-16} = Rn;
1141 let Inst{15-12} = Rd;
1142 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001143 }
Jim Grosbach89c898f2010-10-13 00:50:27 +00001144 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1145 iir, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001146 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001147 bits<4> Rd;
1148 bits<4> Rn;
1149 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001150 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001151 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001152 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001153 let Inst{19-16} = Rn;
1154 let Inst{15-12} = Rd;
1155 let Inst{11-4} = 0b00000000;
1156 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001157 }
Owen Anderson92a20222011-07-21 18:54:16 +00001158 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001159 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001160 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001161 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001162 bits<4> Rd;
1163 bits<4> Rn;
1164 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001165 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001166 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001167 let Inst{19-16} = Rn;
1168 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00001169 let Inst{11-5} = shift{11-5};
1170 let Inst{4} = 0;
1171 let Inst{3-0} = shift{3-0};
1172 }
1173
Evan Cheng342e3162011-08-30 01:34:54 +00001174 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001175 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001176 iis, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001177 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001178 bits<4> Rd;
1179 bits<4> Rn;
1180 bits<12> shift;
1181 let Inst{25} = 0;
1182 let Inst{20} = 1;
1183 let Inst{19-16} = Rn;
1184 let Inst{15-12} = Rd;
1185 let Inst{11-8} = shift{11-8};
1186 let Inst{7} = 0;
1187 let Inst{6-5} = shift{6-5};
1188 let Inst{4} = 1;
1189 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001190 }
Evan Cheng071a2792007-09-11 19:55:27 +00001191}
Evan Chengc85e8322007-07-05 07:13:32 +00001192}
1193
1194/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001195/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001196/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001197let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001198multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1199 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1200 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001201 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1202 opc, "\t$Rn, $imm",
1203 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001204 bits<4> Rn;
1205 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001206 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001207 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001208 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001209 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001210 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001211 }
1212 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1213 opc, "\t$Rn, $Rm",
1214 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001215 bits<4> Rn;
1216 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001217 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001218 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001219 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001220 let Inst{19-16} = Rn;
1221 let Inst{15-12} = 0b0000;
1222 let Inst{11-4} = 0b00000000;
1223 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001224 }
Owen Anderson92a20222011-07-21 18:54:16 +00001225 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001226 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001227 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001228 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001229 bits<4> Rn;
1230 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001231 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001232 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001233 let Inst{19-16} = Rn;
1234 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001235 let Inst{11-5} = shift{11-5};
1236 let Inst{4} = 0;
1237 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001238 }
Owen Anderson92a20222011-07-21 18:54:16 +00001239 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001240 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001241 opc, "\t$Rn, $shift",
1242 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1243 bits<4> Rn;
1244 bits<12> shift;
1245 let Inst{25} = 0;
1246 let Inst{20} = 1;
1247 let Inst{19-16} = Rn;
1248 let Inst{15-12} = 0b0000;
1249 let Inst{11-8} = shift{11-8};
1250 let Inst{7} = 0;
1251 let Inst{6-5} = shift{6-5};
1252 let Inst{4} = 1;
1253 let Inst{3-0} = shift{3-0};
1254 }
1255
Evan Cheng071a2792007-09-11 19:55:27 +00001256}
Evan Chenga8e29892007-01-19 07:51:42 +00001257}
1258
Evan Cheng576a3962010-09-25 00:49:35 +00001259/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001260/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001261/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001262class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001263 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001264 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001265 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001266 Requires<[IsARM, HasV6]> {
1267 bits<4> Rd;
1268 bits<4> Rm;
1269 bits<2> rot;
1270 let Inst{19-16} = 0b1111;
1271 let Inst{15-12} = Rd;
1272 let Inst{11-10} = rot;
1273 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001274}
1275
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001276class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001277 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001278 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1279 Requires<[IsARM, HasV6]> {
1280 bits<2> rot;
1281 let Inst{19-16} = 0b1111;
1282 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001283}
1284
Evan Cheng576a3962010-09-25 00:49:35 +00001285/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001286/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001287class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001288 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001289 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001290 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1291 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001292 Requires<[IsARM, HasV6]> {
1293 bits<4> Rd;
1294 bits<4> Rm;
1295 bits<4> Rn;
1296 bits<2> rot;
1297 let Inst{19-16} = Rn;
1298 let Inst{15-12} = Rd;
1299 let Inst{11-10} = rot;
1300 let Inst{9-4} = 0b000111;
1301 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001302}
1303
Jim Grosbach70327412011-07-27 17:48:13 +00001304class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001305 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001306 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1307 Requires<[IsARM, HasV6]> {
1308 bits<4> Rn;
1309 bits<2> rot;
1310 let Inst{19-16} = Rn;
1311 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001312}
1313
Evan Cheng62674222009-06-25 23:34:10 +00001314/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001315multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001316 string baseOpc, bit Commutable = 0> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001317 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001318 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1319 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001320 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001321 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001322 bits<4> Rd;
1323 bits<4> Rn;
1324 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001325 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001326 let Inst{15-12} = Rd;
1327 let Inst{19-16} = Rn;
1328 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001329 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001330 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1331 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001332 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001333 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001334 bits<4> Rd;
1335 bits<4> Rn;
1336 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001337 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001338 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001339 let isCommutable = Commutable;
1340 let Inst{3-0} = Rm;
1341 let Inst{15-12} = Rd;
1342 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001343 }
Owen Anderson92a20222011-07-21 18:54:16 +00001344 def rsi : AsI1<opcod, (outs GPR:$Rd),
1345 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001346 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001347 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001348 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001349 bits<4> Rd;
1350 bits<4> Rn;
1351 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001352 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001353 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001354 let Inst{15-12} = Rd;
1355 let Inst{11-5} = shift{11-5};
1356 let Inst{4} = 0;
1357 let Inst{3-0} = shift{3-0};
1358 }
1359 def rsr : AsI1<opcod, (outs GPR:$Rd),
1360 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001361 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001362 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001363 Requires<[IsARM]> {
1364 bits<4> Rd;
1365 bits<4> Rn;
1366 bits<12> shift;
1367 let Inst{25} = 0;
1368 let Inst{19-16} = Rn;
1369 let Inst{15-12} = Rd;
1370 let Inst{11-8} = shift{11-8};
1371 let Inst{7} = 0;
1372 let Inst{6-5} = shift{6-5};
1373 let Inst{4} = 1;
1374 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001375 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001376 }
Evan Cheng342e3162011-08-30 01:34:54 +00001377
Jim Grosbach37ee4642011-07-13 17:57:17 +00001378 // Assembly aliases for optional destination operand when it's the same
1379 // as the source operand.
1380 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1381 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1382 so_imm:$imm, pred:$p,
1383 cc_out:$s)>,
1384 Requires<[IsARM]>;
1385 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1386 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1387 GPR:$Rm, pred:$p,
1388 cc_out:$s)>,
1389 Requires<[IsARM]>;
1390 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001391 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1392 so_reg_imm:$shift, pred:$p,
1393 cc_out:$s)>,
1394 Requires<[IsARM]>;
1395 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1396 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1397 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001398 cc_out:$s)>,
1399 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001400}
1401
Evan Cheng342e3162011-08-30 01:34:54 +00001402/// AI1_rsc_irs - Define instructions and patterns for rsc
1403multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1404 string baseOpc> {
Evan Cheng37fefc22011-08-30 19:09:48 +00001405 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001406 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1407 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1408 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1409 Requires<[IsARM]> {
1410 bits<4> Rd;
1411 bits<4> Rn;
1412 bits<12> imm;
1413 let Inst{25} = 1;
1414 let Inst{15-12} = Rd;
1415 let Inst{19-16} = Rn;
1416 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001417 }
Evan Cheng342e3162011-08-30 01:34:54 +00001418 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1419 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1420 [/* pattern left blank */]> {
1421 bits<4> Rd;
1422 bits<4> Rn;
1423 bits<4> Rm;
1424 let Inst{11-4} = 0b00000000;
1425 let Inst{25} = 0;
1426 let Inst{3-0} = Rm;
1427 let Inst{15-12} = Rd;
1428 let Inst{19-16} = Rn;
1429 }
1430 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1431 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1432 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1433 Requires<[IsARM]> {
1434 bits<4> Rd;
1435 bits<4> Rn;
1436 bits<12> shift;
1437 let Inst{25} = 0;
1438 let Inst{19-16} = Rn;
1439 let Inst{15-12} = Rd;
1440 let Inst{11-5} = shift{11-5};
1441 let Inst{4} = 0;
1442 let Inst{3-0} = shift{3-0};
1443 }
1444 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1445 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1446 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1447 Requires<[IsARM]> {
1448 bits<4> Rd;
1449 bits<4> Rn;
1450 bits<12> shift;
1451 let Inst{25} = 0;
1452 let Inst{19-16} = Rn;
1453 let Inst{15-12} = Rd;
1454 let Inst{11-8} = shift{11-8};
1455 let Inst{7} = 0;
1456 let Inst{6-5} = shift{6-5};
1457 let Inst{4} = 1;
1458 let Inst{3-0} = shift{3-0};
1459 }
1460 }
1461
1462 // Assembly aliases for optional destination operand when it's the same
1463 // as the source operand.
1464 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1465 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1466 so_imm:$imm, pred:$p,
1467 cc_out:$s)>,
1468 Requires<[IsARM]>;
1469 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1470 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1471 GPR:$Rm, pred:$p,
1472 cc_out:$s)>,
1473 Requires<[IsARM]>;
1474 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1475 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1476 so_reg_imm:$shift, pred:$p,
1477 cc_out:$s)>,
1478 Requires<[IsARM]>;
1479 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1480 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1481 so_reg_reg:$shift, pred:$p,
1482 cc_out:$s)>,
1483 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001484}
1485
Jim Grosbach3e556122010-10-26 22:37:02 +00001486let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001487multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001488 InstrItinClass iir, PatFrag opnode> {
1489 // Note: We use the complex addrmode_imm12 rather than just an input
1490 // GPR and a constrained immediate so that we can use this to match
1491 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001492 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001493 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1494 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001495 bits<4> Rt;
1496 bits<17> addr;
1497 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1498 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001499 let Inst{15-12} = Rt;
1500 let Inst{11-0} = addr{11-0}; // imm12
1501 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001502 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001503 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1504 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001505 bits<4> Rt;
1506 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001507 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001508 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1509 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001510 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001511 let Inst{11-0} = shift{11-0};
1512 }
1513}
1514}
1515
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001516let canFoldAsLoad = 1, isReMaterializable = 1 in {
1517multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1518 InstrItinClass iir, PatFrag opnode> {
1519 // Note: We use the complex addrmode_imm12 rather than just an input
1520 // GPR and a constrained immediate so that we can use this to match
1521 // frame index references and avoid matching constant pool references.
1522 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1523 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1524 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1525 bits<4> Rt;
1526 bits<17> addr;
1527 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1528 let Inst{19-16} = addr{16-13}; // Rn
1529 let Inst{15-12} = Rt;
1530 let Inst{11-0} = addr{11-0}; // imm12
1531 }
1532 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1533 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1534 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1535 bits<4> Rt;
1536 bits<17> shift;
1537 let shift{4} = 0; // Inst{4} = 0
1538 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1539 let Inst{19-16} = shift{16-13}; // Rn
1540 let Inst{15-12} = Rt;
1541 let Inst{11-0} = shift{11-0};
1542 }
1543}
1544}
1545
1546
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001547multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001548 InstrItinClass iir, PatFrag opnode> {
1549 // Note: We use the complex addrmode_imm12 rather than just an input
1550 // GPR and a constrained immediate so that we can use this to match
1551 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001552 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001553 (ins GPR:$Rt, addrmode_imm12:$addr),
1554 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1555 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1556 bits<4> Rt;
1557 bits<17> addr;
1558 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1559 let Inst{19-16} = addr{16-13}; // Rn
1560 let Inst{15-12} = Rt;
1561 let Inst{11-0} = addr{11-0}; // imm12
1562 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001563 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001564 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1565 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1566 bits<4> Rt;
1567 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001568 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001569 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1570 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001571 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001572 let Inst{11-0} = shift{11-0};
1573 }
1574}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001575
1576multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1577 InstrItinClass iir, PatFrag opnode> {
1578 // Note: We use the complex addrmode_imm12 rather than just an input
1579 // GPR and a constrained immediate so that we can use this to match
1580 // frame index references and avoid matching constant pool references.
1581 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1582 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1583 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1584 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1585 bits<4> Rt;
1586 bits<17> addr;
1587 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1588 let Inst{19-16} = addr{16-13}; // Rn
1589 let Inst{15-12} = Rt;
1590 let Inst{11-0} = addr{11-0}; // imm12
1591 }
1592 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1593 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1594 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1595 bits<4> Rt;
1596 bits<17> shift;
1597 let shift{4} = 0; // Inst{4} = 0
1598 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1599 let Inst{19-16} = shift{16-13}; // Rn
1600 let Inst{15-12} = Rt;
1601 let Inst{11-0} = shift{11-0};
1602 }
1603}
1604
1605
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001606//===----------------------------------------------------------------------===//
1607// Instructions
1608//===----------------------------------------------------------------------===//
1609
Evan Chenga8e29892007-01-19 07:51:42 +00001610//===----------------------------------------------------------------------===//
1611// Miscellaneous Instructions.
1612//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001613
Evan Chenga8e29892007-01-19 07:51:42 +00001614/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1615/// the function. The first operand is the ID# for this instruction, the second
1616/// is the index into the MachineConstantPool that this is, the third is the
1617/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001618let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001619def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001620PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001621 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001622
Jim Grosbach4642ad32010-02-22 23:10:38 +00001623// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1624// from removing one half of the matched pairs. That breaks PEI, which assumes
1625// these will always be in pairs, and asserts if it finds otherwise. Better way?
1626let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001627def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001628PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001629 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001630
Jim Grosbach64171712010-02-16 21:07:46 +00001631def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001632PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001633 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001634}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001635
Eli Friedman2bdffe42011-08-31 00:31:29 +00001636// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1637// (These psuedos use a hand-written selection code).
1638let usesCustomInserter = 1, Uses = [CPSR] in {
1639def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1640 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1641 NoItinerary, []>;
1642def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1643 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1644 NoItinerary, []>;
1645def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1646 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1647 NoItinerary, []>;
1648def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1649 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1650 NoItinerary, []>;
1651def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1652 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1653 NoItinerary, []>;
1654def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1655 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1656 NoItinerary, []>;
1657def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1658 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1659 NoItinerary, []>;
1660}
1661
Jim Grosbachd30970f2011-08-11 22:30:30 +00001662def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001663 Requires<[IsARM, HasV6T2]> {
1664 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001665 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001666 let Inst{7-0} = 0b00000000;
1667}
1668
Jim Grosbachd30970f2011-08-11 22:30:30 +00001669def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001670 Requires<[IsARM, HasV6T2]> {
1671 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001672 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001673 let Inst{7-0} = 0b00000001;
1674}
1675
Jim Grosbachd30970f2011-08-11 22:30:30 +00001676def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001677 Requires<[IsARM, HasV6T2]> {
1678 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001679 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001680 let Inst{7-0} = 0b00000010;
1681}
1682
Jim Grosbachd30970f2011-08-11 22:30:30 +00001683def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001684 Requires<[IsARM, HasV6T2]> {
1685 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001686 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001687 let Inst{7-0} = 0b00000011;
1688}
1689
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001690def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1691 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001692 bits<4> Rd;
1693 bits<4> Rn;
1694 bits<4> Rm;
1695 let Inst{3-0} = Rm;
1696 let Inst{15-12} = Rd;
1697 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001698 let Inst{27-20} = 0b01101000;
1699 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001700 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001701}
1702
Johnny Chenf4d81052010-02-12 22:53:19 +00001703def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001704 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001705 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001706 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001707 let Inst{7-0} = 0b00000100;
1708}
1709
Johnny Chenc6f7b272010-02-11 18:12:29 +00001710// The i32imm operand $val can be used by a debugger to store more information
1711// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001712def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1713 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001714 bits<16> val;
1715 let Inst{3-0} = val{3-0};
1716 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001717 let Inst{27-20} = 0b00010010;
1718 let Inst{7-4} = 0b0111;
1719}
1720
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001721// Change Processor State
1722// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001723class CPS<dag iops, string asm_ops>
1724 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001725 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001726 bits<2> imod;
1727 bits<3> iflags;
1728 bits<5> mode;
1729 bit M;
1730
Johnny Chenb98e1602010-02-12 18:55:33 +00001731 let Inst{31-28} = 0b1111;
1732 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001733 let Inst{19-18} = imod;
1734 let Inst{17} = M; // Enabled if mode is set;
1735 let Inst{16} = 0;
1736 let Inst{8-6} = iflags;
1737 let Inst{5} = 0;
1738 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001739}
1740
Owen Anderson35008c22011-08-09 23:05:39 +00001741let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001742let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001743 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001744 "$imod\t$iflags, $mode">;
1745let mode = 0, M = 0 in
1746 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1747
1748let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001749 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001750}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001751
Johnny Chenb92a23f2010-02-21 04:42:01 +00001752// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001753multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001754
Evan Chengdfed19f2010-11-03 06:34:55 +00001755 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001756 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001757 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001758 bits<4> Rt;
1759 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001760 let Inst{31-26} = 0b111101;
1761 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001762 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001763 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001764 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001765 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001766 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001767 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001768 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001769 }
1770
Evan Chengdfed19f2010-11-03 06:34:55 +00001771 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001772 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001773 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001774 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001775 let Inst{31-26} = 0b111101;
1776 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001777 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001778 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001779 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001780 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001781 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001782 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001783 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001784 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001785 }
1786}
1787
Evan Cheng416941d2010-11-04 05:19:35 +00001788defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1789defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1790defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001791
Jim Grosbach53a89d62011-07-22 17:46:13 +00001792def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001793 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001794 bits<1> end;
1795 let Inst{31-10} = 0b1111000100000001000000;
1796 let Inst{9} = end;
1797 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001798}
1799
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001800def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1801 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001802 bits<4> opt;
1803 let Inst{27-4} = 0b001100100000111100001111;
1804 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001805}
1806
Johnny Chenba6e0332010-02-11 17:14:31 +00001807// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001808let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001809def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001810 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001811 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001812 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001813}
1814
Evan Cheng12c3a532008-11-06 17:48:05 +00001815// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001816let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001817def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001818 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001819 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001820
Evan Cheng325474e2008-01-07 23:56:57 +00001821let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001822def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001823 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001824 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001825
Jim Grosbach53694262010-11-18 01:15:56 +00001826def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001827 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001828 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001829
Jim Grosbach53694262010-11-18 01:15:56 +00001830def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001831 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001832 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001833
Jim Grosbach53694262010-11-18 01:15:56 +00001834def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001835 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001836 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001837
Jim Grosbach53694262010-11-18 01:15:56 +00001838def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001839 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001840 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001841}
Chris Lattner13c63102008-01-06 05:55:01 +00001842let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001843def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001844 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001845
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001846def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001847 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001848 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001849
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001850def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001851 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001852}
Evan Cheng12c3a532008-11-06 17:48:05 +00001853} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001854
Evan Chenge07715c2009-06-23 05:25:29 +00001855
1856// LEApcrel - Load a pc-relative address into a register without offending the
1857// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001858let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001859// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001860// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1861// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001862def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001863 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001864 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001865 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001866 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001867 let Inst{24} = 0;
1868 let Inst{23-22} = label{13-12};
1869 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001870 let Inst{20} = 0;
1871 let Inst{19-16} = 0b1111;
1872 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001873 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001874}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001875def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001876 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001877
1878def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1879 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001880 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001881
Evan Chenga8e29892007-01-19 07:51:42 +00001882//===----------------------------------------------------------------------===//
1883// Control Flow Instructions.
1884//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001885
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001886let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1887 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001888 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001889 "bx", "\tlr", [(ARMretflag)]>,
1890 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001891 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001892 }
1893
1894 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001895 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001896 "mov", "\tpc, lr", [(ARMretflag)]>,
1897 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001898 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001899 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001900}
Rafael Espindola27185192006-09-29 21:20:16 +00001901
Bob Wilson04ea6e52009-10-28 00:37:03 +00001902// Indirect branches
1903let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001904 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001905 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001906 [(brind GPR:$dst)]>,
1907 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001908 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001909 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001910 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001911 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001912
Jim Grosbachd447ac62011-07-13 20:21:31 +00001913 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1914 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001915 Requires<[IsARM, HasV4T]> {
1916 bits<4> dst;
1917 let Inst{27-4} = 0b000100101111111111110001;
1918 let Inst{3-0} = dst;
1919 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001920}
1921
Evan Cheng1e0eab12010-11-29 22:43:27 +00001922// All calls clobber the non-callee saved registers. SP is marked as
1923// a use to prevent stack-pointer assignments that appear immediately
1924// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001925let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001926 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001927 // FIXME: Do we really need a non-predicated version? If so, it should
1928 // at least be a pseudo instruction expanding to the predicated version
1929 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001930 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001931 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001932 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001933 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001934 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001935 Requires<[IsARM, IsNotDarwin]> {
1936 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001937 bits<24> func;
1938 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001939 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001940 }
Evan Cheng277f0742007-06-19 21:05:09 +00001941
Jason W Kim685c3502011-02-04 19:47:15 +00001942 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001943 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001944 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001945 Requires<[IsARM, IsNotDarwin]> {
1946 bits<24> func;
1947 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001948 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001949 }
Evan Cheng277f0742007-06-19 21:05:09 +00001950
Evan Chenga8e29892007-01-19 07:51:42 +00001951 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001952 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001953 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001954 [(ARMcall GPR:$func)]>,
1955 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001956 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001957 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001958 let Inst{3-0} = func;
1959 }
1960
1961 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1962 IIC_Br, "blx", "\t$func",
1963 [(ARMcall_pred GPR:$func)]>,
1964 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1965 bits<4> func;
1966 let Inst{27-4} = 0b000100101111111111110011;
1967 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001968 }
1969
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001970 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001971 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001972 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001973 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001974 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001975
1976 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001977 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001978 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001979 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001980}
1981
David Goodwin1a8f36e2009-08-12 18:31:53 +00001982let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001983 // On Darwin R9 is call-clobbered.
1984 // R7 is marked as a use to prevent frame-pointer assignments from being
1985 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001986 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001987 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001988 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001989 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001990 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1991 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001992
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001993 def BLr9_pred : ARMPseudoExpand<(outs),
1994 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001995 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001996 [(ARMcall_pred tglobaladdr:$func)],
1997 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001998 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001999
2000 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00002001 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002002 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00002003 [(ARMcall GPR:$func)],
2004 (BLX GPR:$func)>,
2005 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002006
Jim Grosbach4559a7b2011-07-08 18:15:12 +00002007 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002008 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00002009 [(ARMcall_pred GPR:$func)],
2010 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00002011 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00002012
Evan Chengf6bc4ae2009-07-14 01:49:27 +00002013 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00002014 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002015 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002016 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002017 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00002018
2019 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002020 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002021 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00002022 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00002023}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002024
David Goodwin1a8f36e2009-08-12 18:31:53 +00002025let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002026 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
2027 // a two-value operand where a dag node expects two operands. :(
2028 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
2029 IIC_Br, "b", "\t$target",
2030 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
2031 bits<24> target;
2032 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002033 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002034 }
2035
Evan Chengaeafca02007-05-16 07:45:54 +00002036 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002037 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00002038 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00002039 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
2040 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002041 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00002042 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002043 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002044
Jim Grosbach2dc77682010-11-29 18:37:44 +00002045 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2046 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002047 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002048 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002049 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002050 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2051 // into i12 and rs suffixed versions.
2052 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002053 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002054 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002055 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002056 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002057 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002058 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002059 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002060 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002061 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002062 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002063 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002064
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002065}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002066
Jim Grosbachcf121c32011-07-28 21:57:55 +00002067// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002068def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002069 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002070 Requires<[IsARM, HasV5T]> {
2071 let Inst{31-25} = 0b1111101;
2072 bits<25> target;
2073 let Inst{23-0} = target{24-1};
2074 let Inst{24} = target{0};
2075}
2076
Jim Grosbach898e7e22011-07-13 20:25:01 +00002077// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002078def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002079 [/* pattern left blank */]> {
2080 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002081 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002082 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002083 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002084 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002085}
2086
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002087// Tail calls.
2088
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002089let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2090 // Darwin versions.
2091 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2092 Uses = [SP] in {
2093 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2094 IIC_Br, []>, Requires<[IsDarwin]>;
2095
2096 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2097 IIC_Br, []>, Requires<[IsDarwin]>;
2098
Jim Grosbach245f5e82011-07-08 18:50:22 +00002099 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002100 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002101 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2102 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002103
Jim Grosbach245f5e82011-07-08 18:50:22 +00002104 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002105 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002106 (BX GPR:$dst)>,
2107 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002108
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002109 }
2110
2111 // Non-Darwin versions (the difference is R9).
2112 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2113 Uses = [SP] in {
2114 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2115 IIC_Br, []>, Requires<[IsNotDarwin]>;
2116
2117 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2118 IIC_Br, []>, Requires<[IsNotDarwin]>;
2119
Jim Grosbach245f5e82011-07-08 18:50:22 +00002120 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002121 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002122 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2123 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002124
Jim Grosbach245f5e82011-07-08 18:50:22 +00002125 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002126 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002127 (BX GPR:$dst)>,
2128 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002129 }
2130}
2131
Jim Grosbachd30970f2011-08-11 22:30:30 +00002132// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002133def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2134 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002135 bits<4> opt;
2136 let Inst{23-4} = 0b01100000000000000111;
2137 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002138}
2139
Jim Grosbached838482011-07-26 16:24:27 +00002140// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002141let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002142def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002143 bits<24> svc;
2144 let Inst{23-0} = svc;
2145}
Johnny Chen85d5a892010-02-10 18:02:25 +00002146}
2147
Jim Grosbach5a287482011-07-29 17:51:39 +00002148// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002149class SRSI<bit wb, string asm>
2150 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2151 NoItinerary, asm, "", []> {
2152 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002153 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002154 let Inst{27-25} = 0b100;
2155 let Inst{22} = 1;
2156 let Inst{21} = wb;
2157 let Inst{20} = 0;
2158 let Inst{19-16} = 0b1101; // SP
2159 let Inst{15-5} = 0b00000101000;
2160 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002161}
2162
Jim Grosbache1cf5902011-07-29 20:26:09 +00002163def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2164 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002165}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002166def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2167 let Inst{24-23} = 0;
2168}
2169def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2170 let Inst{24-23} = 0b10;
2171}
2172def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2173 let Inst{24-23} = 0b10;
2174}
2175def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2176 let Inst{24-23} = 0b01;
2177}
2178def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2179 let Inst{24-23} = 0b01;
2180}
2181def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2182 let Inst{24-23} = 0b11;
2183}
2184def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2185 let Inst{24-23} = 0b11;
2186}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002187
Jim Grosbach5a287482011-07-29 17:51:39 +00002188// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002189class RFEI<bit wb, string asm>
2190 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2191 NoItinerary, asm, "", []> {
2192 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002193 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002194 let Inst{27-25} = 0b100;
2195 let Inst{22} = 0;
2196 let Inst{21} = wb;
2197 let Inst{20} = 1;
2198 let Inst{19-16} = Rn;
2199 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002200}
2201
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002202def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2203 let Inst{24-23} = 0;
2204}
2205def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2206 let Inst{24-23} = 0;
2207}
2208def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2209 let Inst{24-23} = 0b10;
2210}
2211def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2212 let Inst{24-23} = 0b10;
2213}
2214def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2215 let Inst{24-23} = 0b01;
2216}
2217def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2218 let Inst{24-23} = 0b01;
2219}
2220def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2221 let Inst{24-23} = 0b11;
2222}
2223def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2224 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002225}
2226
Evan Chenga8e29892007-01-19 07:51:42 +00002227//===----------------------------------------------------------------------===//
2228// Load / store Instructions.
2229//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002230
Evan Chenga8e29892007-01-19 07:51:42 +00002231// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002232
2233
Evan Cheng7e2fe912010-10-28 06:47:08 +00002234defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002235 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002236defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002237 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002238defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002239 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002240defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002241 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002242
Evan Chengfa775d02007-03-19 07:20:03 +00002243// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002244let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002245 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002246def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002247 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2248 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002249 bits<4> Rt;
2250 bits<17> addr;
2251 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2252 let Inst{19-16} = 0b1111;
2253 let Inst{15-12} = Rt;
2254 let Inst{11-0} = addr{11-0}; // imm12
2255}
Evan Chengfa775d02007-03-19 07:20:03 +00002256
Evan Chenga8e29892007-01-19 07:51:42 +00002257// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002258def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002259 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2260 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002261
Evan Chenga8e29892007-01-19 07:51:42 +00002262// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002263def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002264 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2265 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002266
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002267def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002268 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2269 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002270
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002271let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002272// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002273def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2274 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002275 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002276 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002277}
Rafael Espindolac391d162006-10-23 20:34:27 +00002278
Evan Chenga8e29892007-01-19 07:51:42 +00002279// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002280multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002281 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2282 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002283 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002284 bits<17> addr;
2285 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002286 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002287 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002288 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002289 let DecoderMethod = "DecodeLDRPreImm";
2290 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2291 }
2292
2293 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2294 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2295 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2296 bits<17> addr;
2297 let Inst{25} = 1;
2298 let Inst{23} = addr{12};
2299 let Inst{19-16} = addr{16-13};
2300 let Inst{11-0} = addr{11-0};
2301 let Inst{4} = 0;
2302 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002303 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002304 }
Owen Anderson793e7962011-07-26 20:54:26 +00002305
2306 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002307 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002308 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002309 opc, "\t$Rt, $addr, $offset",
2310 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002311 // {12} isAdd
2312 // {11-0} imm12/Rm
2313 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002314 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002315 let Inst{25} = 1;
2316 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002317 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002318 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002319
2320 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002321 }
2322
2323 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002324 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002325 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002326 opc, "\t$Rt, $addr, $offset",
2327 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002328 // {12} isAdd
2329 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002330 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002331 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002332 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002333 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002334 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002335 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002336
2337 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002338 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002339
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002340}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002341
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002342let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002343defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2344defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002345}
Rafael Espindola450856d2006-12-12 00:37:38 +00002346
Jim Grosbach45251b32011-08-11 20:41:13 +00002347multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2348 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002349 (ins addrmode3:$addr), IndexModePre,
2350 LdMiscFrm, itin,
2351 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2352 bits<14> addr;
2353 let Inst{23} = addr{8}; // U bit
2354 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2355 let Inst{19-16} = addr{12-9}; // Rn
2356 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2357 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002358 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002359 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002360 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002361 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002362 (ins addr_offset_none:$addr, am3offset:$offset),
2363 IndexModePost, LdMiscFrm, itin,
2364 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2365 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002366 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002367 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002368 let Inst{23} = offset{8}; // U bit
2369 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002370 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002371 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2372 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002373 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002374 }
2375}
Rafael Espindola4e307642006-09-08 16:59:47 +00002376
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002377let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002378defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2379defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2380defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002381let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002382def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002383 (ins addrmode3:$addr), IndexModePre,
2384 LdMiscFrm, IIC_iLoad_d_ru,
2385 "ldrd", "\t$Rt, $Rt2, $addr!",
2386 "$addr.base = $Rn_wb", []> {
2387 bits<14> addr;
2388 let Inst{23} = addr{8}; // U bit
2389 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2390 let Inst{19-16} = addr{12-9}; // Rn
2391 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2392 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002393 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002394 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002395}
Jim Grosbach45251b32011-08-11 20:41:13 +00002396def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002397 (ins addr_offset_none:$addr, am3offset:$offset),
2398 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2399 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2400 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002401 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002402 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002403 let Inst{23} = offset{8}; // U bit
2404 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002405 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002406 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2407 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002408 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002409}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002410} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002411} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002412
Jim Grosbach89958d52011-08-11 21:41:59 +00002413// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002414let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002415def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2416 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2417 IndexModePost, LdFrm, IIC_iLoad_ru,
2418 "ldrt", "\t$Rt, $addr, $offset",
2419 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002420 // {12} isAdd
2421 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002422 bits<14> offset;
2423 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002424 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002425 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002426 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002427 let Inst{19-16} = addr;
2428 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002429 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002430 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002431 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2432}
Jim Grosbach59999262011-08-10 23:43:54 +00002433
2434def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2435 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002436 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002437 "ldrt", "\t$Rt, $addr, $offset",
2438 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002439 // {12} isAdd
2440 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002441 bits<14> offset;
2442 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002443 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002444 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002445 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002446 let Inst{19-16} = addr;
2447 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002448 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002449}
Jim Grosbach3148a652011-08-08 23:28:47 +00002450
2451def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2452 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2453 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2454 "ldrbt", "\t$Rt, $addr, $offset",
2455 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002456 // {12} isAdd
2457 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002458 bits<14> offset;
2459 bits<4> addr;
2460 let Inst{25} = 1;
2461 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002462 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002463 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002464 let Inst{11-5} = offset{11-5};
2465 let Inst{4} = 0;
2466 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002467 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002468}
2469
2470def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2471 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2472 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2473 "ldrbt", "\t$Rt, $addr, $offset",
2474 "$addr.base = $Rn_wb", []> {
2475 // {12} isAdd
2476 // {11-0} imm12/Rm
2477 bits<14> offset;
2478 bits<4> addr;
2479 let Inst{25} = 0;
2480 let Inst{23} = offset{12};
2481 let Inst{21} = 1; // overwrite
2482 let Inst{19-16} = addr;
2483 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002484 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002485}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002486
2487multiclass AI3ldrT<bits<4> op, string opc> {
2488 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2489 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2490 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2491 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2492 bits<9> offset;
2493 let Inst{23} = offset{8};
2494 let Inst{22} = 1;
2495 let Inst{11-8} = offset{7-4};
2496 let Inst{3-0} = offset{3-0};
2497 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2498 }
2499 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2500 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2501 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2502 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2503 bits<5> Rm;
2504 let Inst{23} = Rm{4};
2505 let Inst{22} = 0;
2506 let Inst{11-8} = 0;
2507 let Inst{3-0} = Rm{3-0};
2508 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2509 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002510}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002511
2512defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2513defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2514defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002515}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002516
Evan Chenga8e29892007-01-19 07:51:42 +00002517// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002518
2519// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002520def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002521 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2522 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002523
Evan Chenga8e29892007-01-19 07:51:42 +00002524// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002525let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2526def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002527 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002528 "strd", "\t$Rt, $src2, $addr", []>,
2529 Requires<[IsARM, HasV5TE]> {
2530 let Inst{21} = 0;
2531}
Evan Chenga8e29892007-01-19 07:51:42 +00002532
2533// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002534multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2535 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2536 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2537 StFrm, itin,
2538 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2539 bits<17> addr;
2540 let Inst{25} = 0;
2541 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2542 let Inst{19-16} = addr{16-13}; // Rn
2543 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002544 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002545 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002546 }
Evan Chenga8e29892007-01-19 07:51:42 +00002547
Jim Grosbach19dec202011-08-05 20:35:44 +00002548 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002549 (ins GPR:$Rt, ldst_so_reg:$addr),
2550 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002551 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2552 bits<17> addr;
2553 let Inst{25} = 1;
2554 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2555 let Inst{19-16} = addr{16-13}; // Rn
2556 let Inst{11-0} = addr{11-0};
2557 let Inst{4} = 0; // Inst{4} = 0
2558 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002559 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002560 }
2561 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2562 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2563 IndexModePost, StFrm, itin,
2564 opc, "\t$Rt, $addr, $offset",
2565 "$addr.base = $Rn_wb", []> {
2566 // {12} isAdd
2567 // {11-0} imm12/Rm
2568 bits<14> offset;
2569 bits<4> addr;
2570 let Inst{25} = 1;
2571 let Inst{23} = offset{12};
2572 let Inst{19-16} = addr;
2573 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002574
2575 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002576 }
Owen Anderson793e7962011-07-26 20:54:26 +00002577
Jim Grosbach19dec202011-08-05 20:35:44 +00002578 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2579 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2580 IndexModePost, StFrm, itin,
2581 opc, "\t$Rt, $addr, $offset",
2582 "$addr.base = $Rn_wb", []> {
2583 // {12} isAdd
2584 // {11-0} imm12/Rm
2585 bits<14> offset;
2586 bits<4> addr;
2587 let Inst{25} = 0;
2588 let Inst{23} = offset{12};
2589 let Inst{19-16} = addr;
2590 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002591
2592 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002593 }
2594}
Owen Anderson793e7962011-07-26 20:54:26 +00002595
Jim Grosbach19dec202011-08-05 20:35:44 +00002596let mayStore = 1, neverHasSideEffects = 1 in {
2597defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2598defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2599}
Evan Chenga8e29892007-01-19 07:51:42 +00002600
Jim Grosbach19dec202011-08-05 20:35:44 +00002601def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2602 am2offset_reg:$offset),
2603 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2604 am2offset_reg:$offset)>;
2605def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2606 am2offset_imm:$offset),
2607 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2608 am2offset_imm:$offset)>;
2609def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2610 am2offset_reg:$offset),
2611 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2612 am2offset_reg:$offset)>;
2613def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2614 am2offset_imm:$offset),
2615 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2616 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002617
Jim Grosbach19dec202011-08-05 20:35:44 +00002618// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2619// put the patterns on the instruction definitions directly as ISel wants
2620// the address base and offset to be separate operands, not a single
2621// complex operand like we represent the instructions themselves. The
2622// pseudos map between the two.
2623let usesCustomInserter = 1,
2624 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2625def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2626 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2627 4, IIC_iStore_ru,
2628 [(set GPR:$Rn_wb,
2629 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2630def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2631 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2632 4, IIC_iStore_ru,
2633 [(set GPR:$Rn_wb,
2634 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2635def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2636 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2637 4, IIC_iStore_ru,
2638 [(set GPR:$Rn_wb,
2639 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2640def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2641 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2642 4, IIC_iStore_ru,
2643 [(set GPR:$Rn_wb,
2644 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002645def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2646 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2647 4, IIC_iStore_ru,
2648 [(set GPR:$Rn_wb,
2649 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002650}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002651
Evan Chenga8e29892007-01-19 07:51:42 +00002652
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002653
2654def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2655 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2656 StMiscFrm, IIC_iStore_bh_ru,
2657 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2658 bits<14> addr;
2659 let Inst{23} = addr{8}; // U bit
2660 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2661 let Inst{19-16} = addr{12-9}; // Rn
2662 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2663 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2664 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002665 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002666}
2667
2668def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2669 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2670 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2671 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2672 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2673 addr_offset_none:$addr,
2674 am3offset:$offset))]> {
2675 bits<10> offset;
2676 bits<4> addr;
2677 let Inst{23} = offset{8}; // U bit
2678 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2679 let Inst{19-16} = addr;
2680 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2681 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002682 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002683}
Evan Chenga8e29892007-01-19 07:51:42 +00002684
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002685let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002686def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002687 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2688 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2689 "strd", "\t$Rt, $Rt2, $addr!",
2690 "$addr.base = $Rn_wb", []> {
2691 bits<14> addr;
2692 let Inst{23} = addr{8}; // U bit
2693 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2694 let Inst{19-16} = addr{12-9}; // Rn
2695 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2696 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002697 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002698 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002699}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002700
Jim Grosbach45251b32011-08-11 20:41:13 +00002701def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002702 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2703 am3offset:$offset),
2704 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2705 "strd", "\t$Rt, $Rt2, $addr, $offset",
2706 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002707 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002708 bits<4> addr;
2709 let Inst{23} = offset{8}; // U bit
2710 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2711 let Inst{19-16} = addr;
2712 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2713 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002714 let DecoderMethod = "DecodeAddrMode3Instruction";
2715}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002716} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002717
Jim Grosbach7ce05792011-08-03 23:50:40 +00002718// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002719
Jim Grosbach10348e72011-08-11 20:04:56 +00002720def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2721 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2722 IndexModePost, StFrm, IIC_iStore_bh_ru,
2723 "strbt", "\t$Rt, $addr, $offset",
2724 "$addr.base = $Rn_wb", []> {
2725 // {12} isAdd
2726 // {11-0} imm12/Rm
2727 bits<14> offset;
2728 bits<4> addr;
2729 let Inst{25} = 1;
2730 let Inst{23} = offset{12};
2731 let Inst{21} = 1; // overwrite
2732 let Inst{19-16} = addr;
2733 let Inst{11-5} = offset{11-5};
2734 let Inst{4} = 0;
2735 let Inst{3-0} = offset{3-0};
2736 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2737}
2738
2739def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2740 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2741 IndexModePost, StFrm, IIC_iStore_bh_ru,
2742 "strbt", "\t$Rt, $addr, $offset",
2743 "$addr.base = $Rn_wb", []> {
2744 // {12} isAdd
2745 // {11-0} imm12/Rm
2746 bits<14> offset;
2747 bits<4> addr;
2748 let Inst{25} = 0;
2749 let Inst{23} = offset{12};
2750 let Inst{21} = 1; // overwrite
2751 let Inst{19-16} = addr;
2752 let Inst{11-0} = offset{11-0};
2753 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2754}
2755
Jim Grosbach342ebd52011-08-11 22:18:00 +00002756let mayStore = 1, neverHasSideEffects = 1 in {
2757def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2758 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2759 IndexModePost, StFrm, IIC_iStore_ru,
2760 "strt", "\t$Rt, $addr, $offset",
2761 "$addr.base = $Rn_wb", []> {
2762 // {12} isAdd
2763 // {11-0} imm12/Rm
2764 bits<14> offset;
2765 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002766 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002767 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002768 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002769 let Inst{19-16} = addr;
2770 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002771 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002772 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002773 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002774}
2775
Jim Grosbach342ebd52011-08-11 22:18:00 +00002776def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2777 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2778 IndexModePost, StFrm, IIC_iStore_ru,
2779 "strt", "\t$Rt, $addr, $offset",
2780 "$addr.base = $Rn_wb", []> {
2781 // {12} isAdd
2782 // {11-0} imm12/Rm
2783 bits<14> offset;
2784 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002785 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002786 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002787 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002788 let Inst{19-16} = addr;
2789 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002790 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002791}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002792}
2793
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002794
Jim Grosbach7ce05792011-08-03 23:50:40 +00002795multiclass AI3strT<bits<4> op, string opc> {
2796 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2797 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2798 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2799 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2800 bits<9> offset;
2801 let Inst{23} = offset{8};
2802 let Inst{22} = 1;
2803 let Inst{11-8} = offset{7-4};
2804 let Inst{3-0} = offset{3-0};
2805 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2806 }
2807 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2808 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2809 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2810 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2811 bits<5> Rm;
2812 let Inst{23} = Rm{4};
2813 let Inst{22} = 0;
2814 let Inst{11-8} = 0;
2815 let Inst{3-0} = Rm{3-0};
2816 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2817 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002818}
2819
Jim Grosbach7ce05792011-08-03 23:50:40 +00002820
2821defm STRHT : AI3strT<0b1011, "strht">;
2822
2823
Evan Chenga8e29892007-01-19 07:51:42 +00002824//===----------------------------------------------------------------------===//
2825// Load / store multiple Instructions.
2826//
2827
Bill Wendling6c470b82010-11-13 09:09:38 +00002828multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2829 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002830 // IA is the default, so no need for an explicit suffix on the
2831 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002832 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002833 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2834 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002835 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002836 let Inst{24-23} = 0b01; // Increment After
2837 let Inst{21} = 0; // No writeback
2838 let Inst{20} = L_bit;
2839 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002840 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002841 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2842 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002843 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002844 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002845 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002846 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002847
2848 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002849 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002850 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002851 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2852 IndexModeNone, f, itin,
2853 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2854 let Inst{24-23} = 0b00; // Decrement After
2855 let Inst{21} = 0; // No writeback
2856 let Inst{20} = L_bit;
2857 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002858 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002859 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2860 IndexModeUpd, f, itin_upd,
2861 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2862 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002863 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002864 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002865
2866 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002867 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002868 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002869 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2870 IndexModeNone, f, itin,
2871 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2872 let Inst{24-23} = 0b10; // Decrement Before
2873 let Inst{21} = 0; // No writeback
2874 let Inst{20} = L_bit;
2875 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002876 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002877 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2878 IndexModeUpd, f, itin_upd,
2879 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2880 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002881 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002882 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002883
2884 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002885 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002886 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002887 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2888 IndexModeNone, f, itin,
2889 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2890 let Inst{24-23} = 0b11; // Increment Before
2891 let Inst{21} = 0; // No writeback
2892 let Inst{20} = L_bit;
2893 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002894 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002895 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2896 IndexModeUpd, f, itin_upd,
2897 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2898 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002899 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002900 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002901
2902 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002903 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002904}
Bill Wendling6c470b82010-11-13 09:09:38 +00002905
Bill Wendlingc93989a2010-11-13 11:20:05 +00002906let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002907
2908let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2909defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2910
2911let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2912defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2913
2914} // neverHasSideEffects
2915
Bill Wendling73fe34a2010-11-16 01:16:36 +00002916// FIXME: remove when we have a way to marking a MI with these properties.
2917// FIXME: Should pc be an implicit operand like PICADD, etc?
2918let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2919 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002920def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2921 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002922 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002923 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002924 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002925
Evan Chenga8e29892007-01-19 07:51:42 +00002926//===----------------------------------------------------------------------===//
2927// Move Instructions.
2928//
2929
Evan Chengcd799b92009-06-12 20:46:18 +00002930let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002931def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2932 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2933 bits<4> Rd;
2934 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002935
Johnny Chen103bf952011-04-01 23:30:25 +00002936 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002937 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002938 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002939 let Inst{3-0} = Rm;
2940 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002941}
2942
Dale Johannesen38d5f042010-06-15 22:24:08 +00002943// A version for the smaller set of tail call registers.
2944let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002945def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002946 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2947 bits<4> Rd;
2948 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002949
Dale Johannesen38d5f042010-06-15 22:24:08 +00002950 let Inst{11-4} = 0b00000000;
2951 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002952 let Inst{3-0} = Rm;
2953 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002954}
2955
Owen Andersonde317f42011-08-09 23:33:27 +00002956def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002957 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002958 "mov", "\t$Rd, $src",
2959 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002960 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002961 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002962 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002963 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002964 let Inst{11-8} = src{11-8};
2965 let Inst{7} = 0;
2966 let Inst{6-5} = src{6-5};
2967 let Inst{4} = 1;
2968 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002969 let Inst{25} = 0;
2970}
Evan Chenga2515702007-03-19 07:09:02 +00002971
Owen Anderson152d4a42011-07-21 23:38:37 +00002972def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2973 DPSoRegImmFrm, IIC_iMOVsr,
2974 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2975 UnaryDP {
2976 bits<4> Rd;
2977 bits<12> src;
2978 let Inst{15-12} = Rd;
2979 let Inst{19-16} = 0b0000;
2980 let Inst{11-5} = src{11-5};
2981 let Inst{4} = 0;
2982 let Inst{3-0} = src{3-0};
2983 let Inst{25} = 0;
2984}
2985
Evan Chengc4af4632010-11-17 20:13:28 +00002986let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002987def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2988 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002989 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002990 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002991 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002992 let Inst{15-12} = Rd;
2993 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002994 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002995}
2996
Evan Chengc4af4632010-11-17 20:13:28 +00002997let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002998def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002999 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003000 "movw", "\t$Rd, $imm",
3001 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00003002 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003003 bits<4> Rd;
3004 bits<16> imm;
3005 let Inst{15-12} = Rd;
3006 let Inst{11-0} = imm{11-0};
3007 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003008 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003009 let Inst{25} = 1;
3010}
3011
Jim Grosbachffa32252011-07-19 19:13:28 +00003012def : InstAlias<"mov${p} $Rd, $imm",
3013 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
3014 Requires<[IsARM]>;
3015
Evan Cheng53519f02011-01-21 18:55:51 +00003016def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3017 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003018
3019let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00003020def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
3021 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003022 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00003023 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00003024 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00003025 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003026 lo16AllZero:$imm))]>, UnaryDP,
3027 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00003028 bits<4> Rd;
3029 bits<16> imm;
3030 let Inst{15-12} = Rd;
3031 let Inst{11-0} = imm{11-0};
3032 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00003033 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003034 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00003035}
Evan Cheng13ab0202007-07-10 18:08:01 +00003036
Evan Cheng53519f02011-01-21 18:55:51 +00003037def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3038 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003039
3040} // Constraints
3041
Evan Cheng20956592009-10-21 08:15:52 +00003042def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3043 Requires<[IsARM, HasV6T2]>;
3044
David Goodwinca01a8d2009-09-01 18:32:09 +00003045let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003046def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003047 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3048 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003049
3050// These aren't really mov instructions, but we have to define them this way
3051// due to flag operands.
3052
Evan Cheng071a2792007-09-11 19:55:27 +00003053let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003054def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003055 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3056 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003057def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003058 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3059 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003060}
Evan Chenga8e29892007-01-19 07:51:42 +00003061
Evan Chenga8e29892007-01-19 07:51:42 +00003062//===----------------------------------------------------------------------===//
3063// Extend Instructions.
3064//
3065
3066// Sign extenders
3067
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003068def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003069 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003070def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003071 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003072
Jim Grosbach70327412011-07-27 17:48:13 +00003073def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003074 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003075def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003076 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003077
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003078def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003079
Jim Grosbach70327412011-07-27 17:48:13 +00003080def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003081
3082// Zero extenders
3083
3084let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003085def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003086 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003087def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003088 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003089def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003090 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003091
Jim Grosbach542f6422010-07-28 23:25:44 +00003092// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3093// The transformation should probably be done as a combiner action
3094// instead so we can include a check for masking back in the upper
3095// eight bits of the source into the lower eight bits of the result.
3096//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003097// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003098def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003099 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003100
Jim Grosbach70327412011-07-27 17:48:13 +00003101def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003102 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003103def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003104 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003105}
3106
Evan Chenga8e29892007-01-19 07:51:42 +00003107// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003108def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003109
Evan Chenga8e29892007-01-19 07:51:42 +00003110
Owen Anderson33e57512011-08-10 00:03:03 +00003111def SBFX : I<(outs GPRnopc:$Rd),
3112 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003113 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003114 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003115 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003116 bits<4> Rd;
3117 bits<4> Rn;
3118 bits<5> lsb;
3119 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003120 let Inst{27-21} = 0b0111101;
3121 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003122 let Inst{20-16} = width;
3123 let Inst{15-12} = Rd;
3124 let Inst{11-7} = lsb;
3125 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003126}
3127
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003128def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003129 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003130 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003131 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003132 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003133 bits<4> Rd;
3134 bits<4> Rn;
3135 bits<5> lsb;
3136 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003137 let Inst{27-21} = 0b0111111;
3138 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003139 let Inst{20-16} = width;
3140 let Inst{15-12} = Rd;
3141 let Inst{11-7} = lsb;
3142 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003143}
3144
Evan Chenga8e29892007-01-19 07:51:42 +00003145//===----------------------------------------------------------------------===//
3146// Arithmetic Instructions.
3147//
3148
Jim Grosbach26421962008-10-14 20:36:24 +00003149defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003150 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003151 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003152defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003153 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003154 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003155
Evan Chengc85e8322007-07-05 07:13:32 +00003156// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00003157defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003158 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003159 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00003160defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003161 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003162 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003163
Evan Cheng62674222009-06-25 23:34:10 +00003164defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003165 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003166 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003167defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003168 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003169 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003170
Evan Cheng342e3162011-08-30 01:34:54 +00003171defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3172 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3173 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
3174defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3175 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3176 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003177
Evan Cheng342e3162011-08-30 01:34:54 +00003178defm RSC : AI1_rsc_irs<0b0111, "rsc",
3179 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3180 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003181
Evan Chenga8e29892007-01-19 07:51:42 +00003182// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003183// The assume-no-carry-in form uses the negation of the input since add/sub
3184// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3185// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3186// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003187def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3188 (SUBri GPR:$src, so_imm_neg:$imm)>;
3189def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3190 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3191
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003192// The with-carry-in form matches bitwise not instead of the negation.
3193// Effectively, the inverse interpretation of the carry flag already accounts
3194// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003195def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3196 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003197
3198// Note: These are implemented in C++ code, because they have to generate
3199// ADD/SUBrs instructions, which use a complex pattern that a xform function
3200// cannot produce.
3201// (mul X, 2^n+1) -> (add (X << n), X)
3202// (mul X, 2^n-1) -> (rsb X, (X << n))
3203
Jim Grosbach7931df32011-07-22 18:06:01 +00003204// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003205// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003206class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003207 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003208 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3209 string asm = "\t$Rd, $Rn, $Rm">
3210 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003211 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003212 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003213 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003214 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003215 let Inst{11-4} = op11_4;
3216 let Inst{19-16} = Rn;
3217 let Inst{15-12} = Rd;
3218 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003219}
3220
Jim Grosbach7931df32011-07-22 18:06:01 +00003221// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003222
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003223def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003224 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3225 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003226def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003227 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3228 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3229def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3230 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003231 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003232def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3233 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003234 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003235
3236def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3237def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3238def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3239def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3240def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3241def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3242def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3243def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3244def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3245def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3246def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3247def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003248
Jim Grosbach7931df32011-07-22 18:06:01 +00003249// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003250
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003251def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3252def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3253def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3254def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3255def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3256def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3257def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3258def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3259def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3260def USAX : AAI<0b01100101, 0b11110101, "usax">;
3261def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3262def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003263
Jim Grosbach7931df32011-07-22 18:06:01 +00003264// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003265
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003266def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3267def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3268def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3269def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3270def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3271def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3272def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3273def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3274def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3275def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3276def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3277def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003278
Jim Grosbachd30970f2011-08-11 22:30:30 +00003279// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003280
Jim Grosbach70987fb2010-10-18 23:35:38 +00003281def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003282 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003283 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003284 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003285 bits<4> Rd;
3286 bits<4> Rn;
3287 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003288 let Inst{27-20} = 0b01111000;
3289 let Inst{15-12} = 0b1111;
3290 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003291 let Inst{19-16} = Rd;
3292 let Inst{11-8} = Rm;
3293 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003294}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003295def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003296 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003297 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003298 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003299 bits<4> Rd;
3300 bits<4> Rn;
3301 bits<4> Rm;
3302 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003303 let Inst{27-20} = 0b01111000;
3304 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003305 let Inst{19-16} = Rd;
3306 let Inst{15-12} = Ra;
3307 let Inst{11-8} = Rm;
3308 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003309}
3310
Jim Grosbachd30970f2011-08-11 22:30:30 +00003311// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003312
Owen Anderson33e57512011-08-10 00:03:03 +00003313def SSAT : AI<(outs GPRnopc:$Rd),
3314 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003315 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003316 bits<4> Rd;
3317 bits<5> sat_imm;
3318 bits<4> Rn;
3319 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003320 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003321 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003322 let Inst{20-16} = sat_imm;
3323 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003324 let Inst{11-7} = sh{4-0};
3325 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003326 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003327}
3328
Owen Anderson33e57512011-08-10 00:03:03 +00003329def SSAT16 : AI<(outs GPRnopc:$Rd),
3330 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003331 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003332 bits<4> Rd;
3333 bits<4> sat_imm;
3334 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003335 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003336 let Inst{11-4} = 0b11110011;
3337 let Inst{15-12} = Rd;
3338 let Inst{19-16} = sat_imm;
3339 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003340}
3341
Owen Anderson33e57512011-08-10 00:03:03 +00003342def USAT : AI<(outs GPRnopc:$Rd),
3343 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003344 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003345 bits<4> Rd;
3346 bits<5> sat_imm;
3347 bits<4> Rn;
3348 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003349 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003350 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003351 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003352 let Inst{11-7} = sh{4-0};
3353 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003354 let Inst{20-16} = sat_imm;
3355 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003356}
3357
Owen Anderson33e57512011-08-10 00:03:03 +00003358def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003359 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003360 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003361 bits<4> Rd;
3362 bits<4> sat_imm;
3363 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003364 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003365 let Inst{11-4} = 0b11110011;
3366 let Inst{15-12} = Rd;
3367 let Inst{19-16} = sat_imm;
3368 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003369}
Evan Chenga8e29892007-01-19 07:51:42 +00003370
Owen Anderson33e57512011-08-10 00:03:03 +00003371def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3372 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3373def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3374 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003375
Evan Chenga8e29892007-01-19 07:51:42 +00003376//===----------------------------------------------------------------------===//
3377// Bitwise Instructions.
3378//
3379
Jim Grosbach26421962008-10-14 20:36:24 +00003380defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003381 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003382 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003383defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003384 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003385 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003386defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003387 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003388 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003389defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003390 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003391 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003392
Jim Grosbachc29769b2011-07-28 19:46:12 +00003393// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3394// like in the actual instruction encoding. The complexity of mapping the mask
3395// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3396// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003397def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003398 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003399 "bfc", "\t$Rd, $imm", "$src = $Rd",
3400 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003401 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003402 bits<4> Rd;
3403 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003404 let Inst{27-21} = 0b0111110;
3405 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003406 let Inst{15-12} = Rd;
3407 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003408 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003409}
3410
Johnny Chenb2503c02010-02-17 06:31:48 +00003411// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003412def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3413 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3414 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3415 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3416 bf_inv_mask_imm:$imm))]>,
3417 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003418 bits<4> Rd;
3419 bits<4> Rn;
3420 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003421 let Inst{27-21} = 0b0111110;
3422 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003423 let Inst{15-12} = Rd;
3424 let Inst{11-7} = imm{4-0}; // lsb
3425 let Inst{20-16} = imm{9-5}; // width
3426 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003427}
3428
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003429// GNU as only supports this form of bfi (w/ 4 arguments)
3430let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003431def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003432 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003433 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003434 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3435 []>, Requires<[IsARM, HasV6T2]> {
3436 bits<4> Rd;
3437 bits<4> Rn;
3438 bits<5> lsb;
3439 bits<5> width;
3440 let Inst{27-21} = 0b0111110;
3441 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3442 let Inst{15-12} = Rd;
3443 let Inst{11-7} = lsb;
3444 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3445 let Inst{3-0} = Rn;
3446}
3447
Jim Grosbach36860462010-10-21 22:19:32 +00003448def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3449 "mvn", "\t$Rd, $Rm",
3450 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3451 bits<4> Rd;
3452 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003453 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003454 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003455 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003456 let Inst{15-12} = Rd;
3457 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003458}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003459def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3460 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003461 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003462 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003463 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003464 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003465 let Inst{19-16} = 0b0000;
3466 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003467 let Inst{11-5} = shift{11-5};
3468 let Inst{4} = 0;
3469 let Inst{3-0} = shift{3-0};
3470}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003471def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3472 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003473 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3474 bits<4> Rd;
3475 bits<12> shift;
3476 let Inst{25} = 0;
3477 let Inst{19-16} = 0b0000;
3478 let Inst{15-12} = Rd;
3479 let Inst{11-8} = shift{11-8};
3480 let Inst{7} = 0;
3481 let Inst{6-5} = shift{6-5};
3482 let Inst{4} = 1;
3483 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003484}
Evan Chengc4af4632010-11-17 20:13:28 +00003485let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003486def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3487 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3488 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3489 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003490 bits<12> imm;
3491 let Inst{25} = 1;
3492 let Inst{19-16} = 0b0000;
3493 let Inst{15-12} = Rd;
3494 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003495}
Evan Chenga8e29892007-01-19 07:51:42 +00003496
3497def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3498 (BICri GPR:$src, so_imm_not:$imm)>;
3499
3500//===----------------------------------------------------------------------===//
3501// Multiply Instructions.
3502//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003503class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3504 string opc, string asm, list<dag> pattern>
3505 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3506 bits<4> Rd;
3507 bits<4> Rm;
3508 bits<4> Rn;
3509 let Inst{19-16} = Rd;
3510 let Inst{11-8} = Rm;
3511 let Inst{3-0} = Rn;
3512}
3513class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3514 string opc, string asm, list<dag> pattern>
3515 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3516 bits<4> RdLo;
3517 bits<4> RdHi;
3518 bits<4> Rm;
3519 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003520 let Inst{19-16} = RdHi;
3521 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003522 let Inst{11-8} = Rm;
3523 let Inst{3-0} = Rn;
3524}
Evan Chenga8e29892007-01-19 07:51:42 +00003525
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003526// FIXME: The v5 pseudos are only necessary for the additional Constraint
3527// property. Remove them when it's possible to add those properties
3528// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003529let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003530def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3531 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003532 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003533 Requires<[IsARM, HasV6]> {
3534 let Inst{15-12} = 0b0000;
3535}
Evan Chenga8e29892007-01-19 07:51:42 +00003536
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003537let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003538def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3539 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003540 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003541 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3542 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003543 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003544}
3545
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003546def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3547 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003548 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3549 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003550 bits<4> Ra;
3551 let Inst{15-12} = Ra;
3552}
Evan Chenga8e29892007-01-19 07:51:42 +00003553
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003554let Constraints = "@earlyclobber $Rd" in
3555def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3556 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003557 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003558 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3559 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3560 Requires<[IsARM, NoV6]>;
3561
Jim Grosbach65711012010-11-19 22:22:37 +00003562def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3563 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3564 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003565 Requires<[IsARM, HasV6T2]> {
3566 bits<4> Rd;
3567 bits<4> Rm;
3568 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003569 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003570 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003571 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003572 let Inst{11-8} = Rm;
3573 let Inst{3-0} = Rn;
3574}
Evan Chengedcbada2009-07-06 22:05:45 +00003575
Evan Chenga8e29892007-01-19 07:51:42 +00003576// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003577let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003578let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003579def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003580 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003581 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3582 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003583
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003584def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003585 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003586 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3587 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003588
3589let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3590def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3591 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003592 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003593 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3594 Requires<[IsARM, NoV6]>;
3595
3596def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3597 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003598 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003599 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3600 Requires<[IsARM, NoV6]>;
3601}
Evan Cheng8de898a2009-06-26 00:19:44 +00003602}
Evan Chenga8e29892007-01-19 07:51:42 +00003603
3604// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003605def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3606 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003607 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3608 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003609def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3610 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003611 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3612 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003613
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003614def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3615 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3616 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3617 Requires<[IsARM, HasV6]> {
3618 bits<4> RdLo;
3619 bits<4> RdHi;
3620 bits<4> Rm;
3621 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003622 let Inst{19-16} = RdHi;
3623 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003624 let Inst{11-8} = Rm;
3625 let Inst{3-0} = Rn;
3626}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003627
3628let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3629def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3630 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003631 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003632 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3633 Requires<[IsARM, NoV6]>;
3634def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3635 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003636 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003637 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3638 Requires<[IsARM, NoV6]>;
3639def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3640 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003641 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003642 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3643 Requires<[IsARM, NoV6]>;
3644}
3645
Evan Chengcd799b92009-06-12 20:46:18 +00003646} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003647
3648// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003649def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3650 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3651 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003652 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003653 let Inst{15-12} = 0b1111;
3654}
Evan Cheng13ab0202007-07-10 18:08:01 +00003655
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003656def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003657 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003658 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003659 let Inst{15-12} = 0b1111;
3660}
3661
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003662def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3663 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3664 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3665 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3666 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003667
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003668def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3669 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003670 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003671 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003672
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003673def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3674 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3675 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3676 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3677 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003678
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003679def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3680 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003681 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003682 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003683
Raul Herbster37fb5b12007-08-30 23:25:47 +00003684multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3686 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3687 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3688 (sext_inreg GPR:$Rm, i16)))]>,
3689 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003690
Jim Grosbach3870b752010-10-22 18:35:16 +00003691 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3692 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3693 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3694 (sra GPR:$Rm, (i32 16))))]>,
3695 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003696
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3698 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3699 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3700 (sext_inreg GPR:$Rm, i16)))]>,
3701 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003702
Jim Grosbach3870b752010-10-22 18:35:16 +00003703 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3704 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3705 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3706 (sra GPR:$Rm, (i32 16))))]>,
3707 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003708
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3710 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3711 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3712 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3713 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003714
Jim Grosbach3870b752010-10-22 18:35:16 +00003715 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3716 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3717 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3718 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3719 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003720}
3721
Raul Herbster37fb5b12007-08-30 23:25:47 +00003722
3723multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003724 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003725 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3726 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003727 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003728 [(set GPRnopc:$Rd, (add GPR:$Ra,
3729 (opnode (sext_inreg GPRnopc:$Rn, i16),
3730 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003731 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003732
Owen Anderson33e57512011-08-10 00:03:03 +00003733 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3734 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003735 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003736 [(set GPRnopc:$Rd,
3737 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3738 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003739 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003740
Owen Anderson33e57512011-08-10 00:03:03 +00003741 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3742 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003743 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003744 [(set GPRnopc:$Rd,
3745 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3746 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003747 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003748
Owen Anderson33e57512011-08-10 00:03:03 +00003749 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3750 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003751 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003752 [(set GPRnopc:$Rd,
3753 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3754 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003755 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003756
Owen Anderson33e57512011-08-10 00:03:03 +00003757 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3758 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003759 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003760 [(set GPRnopc:$Rd,
3761 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3762 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003763 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003764
Owen Anderson33e57512011-08-10 00:03:03 +00003765 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3766 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003767 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003768 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003769 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3770 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003771 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003772 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003773}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003774
Raul Herbster37fb5b12007-08-30 23:25:47 +00003775defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3776defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003777
Jim Grosbachd30970f2011-08-11 22:30:30 +00003778// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003779def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3780 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003781 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003782 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003783
Owen Anderson33e57512011-08-10 00:03:03 +00003784def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3785 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003786 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003787 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003788
Owen Anderson33e57512011-08-10 00:03:03 +00003789def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3790 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003791 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003792 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003793
Owen Anderson33e57512011-08-10 00:03:03 +00003794def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3795 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003796 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003797 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003798
Jim Grosbachd30970f2011-08-11 22:30:30 +00003799// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003800class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3801 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003802 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003803 bits<4> Rn;
3804 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003805 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003806 let Inst{22} = long;
3807 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003808 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003809 let Inst{7} = 0;
3810 let Inst{6} = sub;
3811 let Inst{5} = swap;
3812 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003813 let Inst{3-0} = Rn;
3814}
3815class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3816 InstrItinClass itin, string opc, string asm>
3817 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3818 bits<4> Rd;
3819 let Inst{15-12} = 0b1111;
3820 let Inst{19-16} = Rd;
3821}
3822class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3823 InstrItinClass itin, string opc, string asm>
3824 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3825 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003826 bits<4> Rd;
3827 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003828 let Inst{15-12} = Ra;
3829}
3830class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3831 InstrItinClass itin, string opc, string asm>
3832 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3833 bits<4> RdLo;
3834 bits<4> RdHi;
3835 let Inst{19-16} = RdHi;
3836 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003837}
3838
3839multiclass AI_smld<bit sub, string opc> {
3840
Owen Anderson33e57512011-08-10 00:03:03 +00003841 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3842 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003843 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003844
Owen Anderson33e57512011-08-10 00:03:03 +00003845 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3846 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003847 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003848
Owen Anderson33e57512011-08-10 00:03:03 +00003849 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3850 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003851 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003852
Owen Anderson33e57512011-08-10 00:03:03 +00003853 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3854 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003855 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003856
3857}
3858
3859defm SMLA : AI_smld<0, "smla">;
3860defm SMLS : AI_smld<1, "smls">;
3861
Johnny Chen2ec5e492010-02-22 21:50:40 +00003862multiclass AI_sdml<bit sub, string opc> {
3863
Jim Grosbache15defc2011-08-10 23:23:47 +00003864 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3865 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3866 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3867 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003868}
3869
3870defm SMUA : AI_sdml<0, "smua">;
3871defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003872
Evan Chenga8e29892007-01-19 07:51:42 +00003873//===----------------------------------------------------------------------===//
3874// Misc. Arithmetic Instructions.
3875//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003876
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003877def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3878 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3879 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003880
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003881def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3882 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3883 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3884 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003885
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003886def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3887 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3888 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003889
Evan Cheng9568e5c2011-06-21 06:01:08 +00003890let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003891def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3892 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003893 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003894 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003895
Evan Cheng9568e5c2011-06-21 06:01:08 +00003896let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003897def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3898 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003899 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003900 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003901
Evan Chengf60ceac2011-06-15 17:17:48 +00003902def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3903 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3904 (REVSH GPR:$Rm)>;
3905
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003906def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003907 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3908 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003909 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003910 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003911 0xFFFF0000)))]>,
3912 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003913
Evan Chenga8e29892007-01-19 07:51:42 +00003914// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003915def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3916 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3917def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003918 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003919
Bob Wilsondc66eda2010-08-16 22:26:55 +00003920// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3921// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003922def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003923 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3924 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003925 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003926 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003927 0xFFFF)))]>,
3928 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003929
Evan Chenga8e29892007-01-19 07:51:42 +00003930// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3931// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003932def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003933 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003934def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003935 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003936 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003937
Evan Chenga8e29892007-01-19 07:51:42 +00003938//===----------------------------------------------------------------------===//
3939// Comparison Instructions...
3940//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003941
Jim Grosbach26421962008-10-14 20:36:24 +00003942defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003943 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003944 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003945
Jim Grosbach97a884d2010-12-07 20:41:06 +00003946// ARMcmpZ can re-use the above instruction definitions.
3947def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3948 (CMPri GPR:$src, so_imm:$imm)>;
3949def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3950 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003951def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3952 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3953def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3954 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003955
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003956// FIXME: We have to be careful when using the CMN instruction and comparison
3957// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003958// results:
3959//
3960// rsbs r1, r1, 0
3961// cmp r0, r1
3962// mov r0, #0
3963// it ls
3964// mov r0, #1
3965//
3966// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003967//
Bill Wendling6165e872010-08-26 18:33:51 +00003968// cmn r0, r1
3969// mov r0, #0
3970// it ls
3971// mov r0, #1
3972//
3973// However, the CMN gives the *opposite* result when r1 is 0. This is because
3974// the carry flag is set in the CMP case but not in the CMN case. In short, the
3975// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3976// value of r0 and the carry bit (because the "carry bit" parameter to
3977// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3978// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3979// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3980// parameter to AddWithCarry is defined as 0).
3981//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003982// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003983//
3984// x = 0
3985// ~x = 0xFFFF FFFF
3986// ~x + 1 = 0x1 0000 0000
3987// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3988//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003989// Therefore, we should disable CMN when comparing against zero, until we can
3990// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3991// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003992//
3993// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3994//
3995// This is related to <rdar://problem/7569620>.
3996//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003997//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3998// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003999
Evan Chenga8e29892007-01-19 07:51:42 +00004000// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00004001defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00004002 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00004003 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00004004defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00004005 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00004006 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004007
David Goodwinc0309b42009-06-29 15:33:01 +00004008defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00004009 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00004010 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00004011
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004012//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
4013// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004014
David Goodwinc0309b42009-06-29 15:33:01 +00004015def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00004016 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00004017
Evan Cheng218977b2010-07-13 19:27:42 +00004018// Pseudo i64 compares for some floating point compares.
4019let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
4020 Defs = [CPSR] in {
4021def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00004022 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004023 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004024 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
4025
4026def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004027 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00004028 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
4029} // usesCustomInserter
4030
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00004031
Evan Chenga8e29892007-01-19 07:51:42 +00004032// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00004033// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00004034// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00004035let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004036def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004037 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004038 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4039 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004040def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4041 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004042 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004043 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4044 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004045 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004046def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4047 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4048 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004049 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4050 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004051 RegConstraint<"$false = $Rd">;
4052
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004053
Evan Chengc4af4632010-11-17 20:13:28 +00004054let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004055def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004056 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004057 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004058 []>,
4059 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004060
Evan Chengc4af4632010-11-17 20:13:28 +00004061let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004062def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4063 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004064 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004065 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004066 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004067
Evan Cheng63f35442010-11-13 02:25:14 +00004068// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004069let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004070def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4071 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004072 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004073
Evan Chengc4af4632010-11-17 20:13:28 +00004074let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004075def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4076 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004077 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004078 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004079 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004080} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004081
Jim Grosbach3728e962009-12-10 00:11:09 +00004082//===----------------------------------------------------------------------===//
4083// Atomic operations intrinsics
4084//
4085
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004086def MemBarrierOptOperand : AsmOperandClass {
4087 let Name = "MemBarrierOpt";
4088 let ParserMethod = "parseMemBarrierOptOperand";
4089}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004090def memb_opt : Operand<i32> {
4091 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004092 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004093 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004094}
Jim Grosbach3728e962009-12-10 00:11:09 +00004095
Bob Wilsonf74a4292010-10-30 00:54:37 +00004096// memory barriers protect the atomic sequences
4097let hasSideEffects = 1 in {
4098def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4099 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4100 Requires<[IsARM, HasDB]> {
4101 bits<4> opt;
4102 let Inst{31-4} = 0xf57ff05;
4103 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004104}
Jim Grosbach3728e962009-12-10 00:11:09 +00004105}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004106
Bob Wilsonf74a4292010-10-30 00:54:37 +00004107def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004108 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004109 Requires<[IsARM, HasDB]> {
4110 bits<4> opt;
4111 let Inst{31-4} = 0xf57ff04;
4112 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004113}
4114
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004115// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004116def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4117 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004118 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004119 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004120 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004121 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004122}
4123
Jim Grosbach66869102009-12-11 18:52:41 +00004124let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004125 let Uses = [CPSR] in {
4126 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004128 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4129 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004131 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4132 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004134 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4135 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004137 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4138 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004140 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4141 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004144 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4146 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4147 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4149 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4150 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4152 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4153 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4155 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004156 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004158 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4159 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004161 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4162 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004164 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4165 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004167 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4168 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004170 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4171 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004172 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004173 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004174 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4175 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4176 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4177 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4178 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4179 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4180 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4182 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4183 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4185 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004186 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004188 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4189 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004191 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4192 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004194 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4195 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004197 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4198 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004199 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004200 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4201 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004202 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004203 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004204 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4205 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4206 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4207 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4208 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4209 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4210 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4212 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4213 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4214 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4215 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004216
4217 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004218 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004219 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4220 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004222 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4223 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004224 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004225 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4226
Jim Grosbache801dc42009-12-12 01:40:06 +00004227 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004228 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004229 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4230 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004231 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004232 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4233 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004235 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4236}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004237}
4238
4239let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004240def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4241 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004242 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004243def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4244 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004245def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4246 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004247let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004248def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004249 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004250 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004251}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004252}
4253
Jim Grosbach86875a22010-10-29 19:58:57 +00004254let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004255def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004256 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004257def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004258 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004259def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004260 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004261}
4262
4263let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004264def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004265 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004266 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004267 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004268}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004269
Jim Grosbachd30970f2011-08-11 22:30:30 +00004270def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004271 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004272 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004273}
4274
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004275// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004276let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004277def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4278 "swp", []>;
4279def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4280 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004281}
4282
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004283//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004284// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004285//
4286
Jim Grosbach83ab0702011-07-13 22:01:08 +00004287def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4288 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004289 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004290 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4291 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004292 bits<4> opc1;
4293 bits<4> CRn;
4294 bits<4> CRd;
4295 bits<4> cop;
4296 bits<3> opc2;
4297 bits<4> CRm;
4298
4299 let Inst{3-0} = CRm;
4300 let Inst{4} = 0;
4301 let Inst{7-5} = opc2;
4302 let Inst{11-8} = cop;
4303 let Inst{15-12} = CRd;
4304 let Inst{19-16} = CRn;
4305 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004306}
4307
Jim Grosbach83ab0702011-07-13 22:01:08 +00004308def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4309 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004310 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004311 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4312 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004313 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004314 bits<4> opc1;
4315 bits<4> CRn;
4316 bits<4> CRd;
4317 bits<4> cop;
4318 bits<3> opc2;
4319 bits<4> CRm;
4320
4321 let Inst{3-0} = CRm;
4322 let Inst{4} = 0;
4323 let Inst{7-5} = opc2;
4324 let Inst{11-8} = cop;
4325 let Inst{15-12} = CRd;
4326 let Inst{19-16} = CRn;
4327 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004328}
4329
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004330class ACI<dag oops, dag iops, string opc, string asm,
4331 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004332 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004333 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004334 let Inst{27-25} = 0b110;
4335}
4336
Johnny Chen670a4562011-04-04 23:39:08 +00004337multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004338 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004339 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004340 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4341 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004342 let Inst{31-28} = op31_28;
4343 let Inst{24} = 1; // P = 1
4344 let Inst{21} = 0; // W = 0
4345 let Inst{22} = 0; // D = 0
4346 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004347 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004348 }
4349
4350 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004351 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4352 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004353 let Inst{31-28} = op31_28;
4354 let Inst{24} = 1; // P = 1
4355 let Inst{21} = 1; // W = 1
4356 let Inst{22} = 0; // D = 0
4357 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004358 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004359 }
4360
4361 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004362 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4363 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004364 let Inst{31-28} = op31_28;
4365 let Inst{24} = 0; // P = 0
4366 let Inst{21} = 1; // W = 1
4367 let Inst{22} = 0; // D = 0
4368 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004369 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004370 }
4371
4372 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004373 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4374 ops),
4375 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004376 let Inst{31-28} = op31_28;
4377 let Inst{24} = 0; // P = 0
4378 let Inst{23} = 1; // U = 1
4379 let Inst{21} = 0; // W = 0
4380 let Inst{22} = 0; // D = 0
4381 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004382 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004383 }
4384
4385 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004386 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4387 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004388 let Inst{31-28} = op31_28;
4389 let Inst{24} = 1; // P = 1
4390 let Inst{21} = 0; // W = 0
4391 let Inst{22} = 1; // D = 1
4392 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004393 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004394 }
4395
4396 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004397 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4398 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4399 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004400 let Inst{31-28} = op31_28;
4401 let Inst{24} = 1; // P = 1
4402 let Inst{21} = 1; // W = 1
4403 let Inst{22} = 1; // D = 1
4404 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004405 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004406 }
4407
4408 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004409 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004410 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004411 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004412 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004413 let Inst{31-28} = op31_28;
4414 let Inst{24} = 0; // P = 0
4415 let Inst{21} = 1; // W = 1
4416 let Inst{22} = 1; // D = 1
4417 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004418 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004419 }
4420
4421 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004422 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4423 ops),
4424 !strconcat(!strconcat(opc, "l"), cond),
4425 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004426 let Inst{31-28} = op31_28;
4427 let Inst{24} = 0; // P = 0
4428 let Inst{23} = 1; // U = 1
4429 let Inst{21} = 0; // W = 0
4430 let Inst{22} = 1; // D = 1
4431 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004432 let DecoderMethod = "DecodeCopMemInstruction";
4433 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004434 }
4435}
4436
Johnny Chen670a4562011-04-04 23:39:08 +00004437defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4438defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4439defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4440defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004441
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004442//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004443// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004444//
4445
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004446class MovRCopro<string opc, bit direction, dag oops, dag iops,
4447 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004448 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004449 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004450 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004451 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004452
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004453 bits<4> Rt;
4454 bits<4> cop;
4455 bits<3> opc1;
4456 bits<3> opc2;
4457 bits<4> CRm;
4458 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004459
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004460 let Inst{15-12} = Rt;
4461 let Inst{11-8} = cop;
4462 let Inst{23-21} = opc1;
4463 let Inst{7-5} = opc2;
4464 let Inst{3-0} = CRm;
4465 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004466}
4467
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004468def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004469 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004470 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4471 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004472 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4473 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004474def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004475 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004476 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4477 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004478
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004479def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4480 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4481
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004482class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4483 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004484 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004485 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004486 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004487 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004488 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004489
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004490 bits<4> Rt;
4491 bits<4> cop;
4492 bits<3> opc1;
4493 bits<3> opc2;
4494 bits<4> CRm;
4495 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004496
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004497 let Inst{15-12} = Rt;
4498 let Inst{11-8} = cop;
4499 let Inst{23-21} = opc1;
4500 let Inst{7-5} = opc2;
4501 let Inst{3-0} = CRm;
4502 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004503}
4504
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004505def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004506 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004507 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4508 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004509 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4510 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004511def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004512 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004513 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4514 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004515
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004516def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4517 imm:$CRm, imm:$opc2),
4518 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4519
Jim Grosbachd30970f2011-08-11 22:30:30 +00004520class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004521 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004522 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004523 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004524 let Inst{23-21} = 0b010;
4525 let Inst{20} = direction;
4526
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004527 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004528 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004529 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004530 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004531 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004532
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004533 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004534 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004535 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004536 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004537 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004538}
4539
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004540def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4541 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4542 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004543def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4544
Jim Grosbachd30970f2011-08-11 22:30:30 +00004545class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004546 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004547 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4548 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004549 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004550 let Inst{23-21} = 0b010;
4551 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004552
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004553 bits<4> Rt;
4554 bits<4> Rt2;
4555 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004556 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004557 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004558
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004559 let Inst{15-12} = Rt;
4560 let Inst{19-16} = Rt2;
4561 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004562 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004563 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004564}
4565
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004566def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4567 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4568 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004569def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004570
Johnny Chenb98e1602010-02-12 18:55:33 +00004571//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004572// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004573//
4574
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004575// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004576def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4577 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004578 bits<4> Rd;
4579 let Inst{23-16} = 0b00001111;
4580 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004581 let Inst{7-4} = 0b0000;
4582}
4583
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004584def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4585
4586def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4587 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004588 bits<4> Rd;
4589 let Inst{23-16} = 0b01001111;
4590 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004591 let Inst{7-4} = 0b0000;
4592}
4593
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004594// Move from ARM core register to Special Register
4595//
4596// No need to have both system and application versions, the encodings are the
4597// same and the assembly parser has no way to distinguish between them. The mask
4598// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4599// the mask with the fields to be accessed in the special register.
4600def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004601 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004602 bits<5> mask;
4603 bits<4> Rn;
4604
4605 let Inst{23} = 0;
4606 let Inst{22} = mask{4}; // R bit
4607 let Inst{21-20} = 0b10;
4608 let Inst{19-16} = mask{3-0};
4609 let Inst{15-12} = 0b1111;
4610 let Inst{11-4} = 0b00000000;
4611 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004612}
4613
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004614def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004615 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004616 bits<5> mask;
4617 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004618
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004619 let Inst{23} = 0;
4620 let Inst{22} = mask{4}; // R bit
4621 let Inst{21-20} = 0b10;
4622 let Inst{19-16} = mask{3-0};
4623 let Inst{15-12} = 0b1111;
4624 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004625}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004626
4627//===----------------------------------------------------------------------===//
4628// TLS Instructions
4629//
4630
4631// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004632// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004633// complete with fixup for the aeabi_read_tp function.
4634let isCall = 1,
4635 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4636 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4637 [(set R0, ARMthread_pointer)]>;
4638}
4639
4640//===----------------------------------------------------------------------===//
4641// SJLJ Exception handling intrinsics
4642// eh_sjlj_setjmp() is an instruction sequence to store the return
4643// address and save #0 in R0 for the non-longjmp case.
4644// Since by its nature we may be coming from some other function to get
4645// here, and we're using the stack frame for the containing function to
4646// save/restore registers, we can't keep anything live in regs across
4647// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004648// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004649// except for our own input by listing the relevant registers in Defs. By
4650// doing so, we also cause the prologue/epilogue code to actively preserve
4651// all of the callee-saved resgisters, which is exactly what we want.
4652// A constant value is passed in $val, and we use the location as a scratch.
4653//
4654// These are pseudo-instructions and are lowered to individual MC-insts, so
4655// no encoding information is necessary.
4656let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004657 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004658 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004659 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4660 NoItinerary,
4661 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4662 Requires<[IsARM, HasVFP2]>;
4663}
4664
4665let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004666 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004667 hasSideEffects = 1, isBarrier = 1 in {
4668 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4669 NoItinerary,
4670 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4671 Requires<[IsARM, NoVFP]>;
4672}
4673
4674// FIXME: Non-Darwin version(s)
4675let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4676 Defs = [ R7, LR, SP ] in {
4677def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4678 NoItinerary,
4679 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4680 Requires<[IsARM, IsDarwin]>;
4681}
4682
4683// eh.sjlj.dispatchsetup pseudo-instruction.
4684// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4685// handled when the pseudo is expanded (which happens before any passes
4686// that need the instruction size).
4687let isBarrier = 1, hasSideEffects = 1 in
4688def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004689 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4690 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004691 Requires<[IsDarwin]>;
4692
4693//===----------------------------------------------------------------------===//
4694// Non-Instruction Patterns
4695//
4696
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004697// ARMv4 indirect branch using (MOVr PC, dst)
4698let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4699 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004700 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004701 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4702 Requires<[IsARM, NoV4T]>;
4703
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004704// Large immediate handling.
4705
4706// 32-bit immediate using two piece so_imms or movw + movt.
4707// This is a single pseudo instruction, the benefit is that it can be remat'd
4708// as a single unit instead of having to handle reg inputs.
4709// FIXME: Remove this when we can do generalized remat.
4710let isReMaterializable = 1, isMoveImm = 1 in
4711def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4712 [(set GPR:$dst, (arm_i32imm:$src))]>,
4713 Requires<[IsARM]>;
4714
4715// Pseudo instruction that combines movw + movt + add pc (if PIC).
4716// It also makes it possible to rematerialize the instructions.
4717// FIXME: Remove this when we can do generalized remat and when machine licm
4718// can properly the instructions.
4719let isReMaterializable = 1 in {
4720def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4721 IIC_iMOVix2addpc,
4722 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4723 Requires<[IsARM, UseMovt]>;
4724
4725def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4726 IIC_iMOVix2,
4727 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4728 Requires<[IsARM, UseMovt]>;
4729
4730let AddedComplexity = 10 in
4731def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4732 IIC_iMOVix2ld,
4733 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4734 Requires<[IsARM, UseMovt]>;
4735} // isReMaterializable
4736
4737// ConstantPool, GlobalAddress, and JumpTable
4738def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4739 Requires<[IsARM, DontUseMovt]>;
4740def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4741def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4742 Requires<[IsARM, UseMovt]>;
4743def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4744 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4745
4746// TODO: add,sub,and, 3-instr forms?
4747
4748// Tail calls
4749def : ARMPat<(ARMtcret tcGPR:$dst),
4750 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4751
4752def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4753 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4754
4755def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4756 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4757
4758def : ARMPat<(ARMtcret tcGPR:$dst),
4759 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4760
4761def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4762 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4763
4764def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4765 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4766
4767// Direct calls
4768def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4769 Requires<[IsARM, IsNotDarwin]>;
4770def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4771 Requires<[IsARM, IsDarwin]>;
4772
4773// zextload i1 -> zextload i8
4774def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4775def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4776
4777// extload -> zextload
4778def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4779def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4780def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4781def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4782
4783def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4784
4785def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4786def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4787
4788// smul* and smla*
4789def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4790 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4791 (SMULBB GPR:$a, GPR:$b)>;
4792def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4793 (SMULBB GPR:$a, GPR:$b)>;
4794def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4795 (sra GPR:$b, (i32 16))),
4796 (SMULBT GPR:$a, GPR:$b)>;
4797def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4798 (SMULBT GPR:$a, GPR:$b)>;
4799def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4800 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4801 (SMULTB GPR:$a, GPR:$b)>;
4802def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4803 (SMULTB GPR:$a, GPR:$b)>;
4804def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4805 (i32 16)),
4806 (SMULWB GPR:$a, GPR:$b)>;
4807def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4808 (SMULWB GPR:$a, GPR:$b)>;
4809
4810def : ARMV5TEPat<(add GPR:$acc,
4811 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4812 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4813 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4814def : ARMV5TEPat<(add GPR:$acc,
4815 (mul sext_16_node:$a, sext_16_node:$b)),
4816 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4817def : ARMV5TEPat<(add GPR:$acc,
4818 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4819 (sra GPR:$b, (i32 16)))),
4820 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4821def : ARMV5TEPat<(add GPR:$acc,
4822 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4823 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4824def : ARMV5TEPat<(add GPR:$acc,
4825 (mul (sra GPR:$a, (i32 16)),
4826 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4827 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4828def : ARMV5TEPat<(add GPR:$acc,
4829 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4830 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4831def : ARMV5TEPat<(add GPR:$acc,
4832 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4833 (i32 16))),
4834 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4835def : ARMV5TEPat<(add GPR:$acc,
4836 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4837 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4838
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004839
4840// Pre-v7 uses MCR for synchronization barriers.
4841def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4842 Requires<[IsARM, HasV6]>;
4843
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004844// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004845let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004846def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4847def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004848def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004849def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4850 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4851def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4852 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4853}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004854
4855def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4856def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004857
Owen Anderson33e57512011-08-10 00:03:03 +00004858def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4859 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4860def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4861 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004862
Eli Friedman069e2ed2011-08-26 02:59:24 +00004863// Atomic load/store patterns
4864def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4865 (LDRBrs ldst_so_reg:$src)>;
4866def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4867 (LDRBi12 addrmode_imm12:$src)>;
4868def : ARMPat<(atomic_load_16 addrmode3:$src),
4869 (LDRH addrmode3:$src)>;
4870def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4871 (LDRrs ldst_so_reg:$src)>;
4872def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4873 (LDRi12 addrmode_imm12:$src)>;
4874def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4875 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4876def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4877 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4878def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4879 (STRH GPR:$val, addrmode3:$ptr)>;
4880def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4881 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4882def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4883 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4884
4885
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004886//===----------------------------------------------------------------------===//
4887// Thumb Support
4888//
4889
4890include "ARMInstrThumb.td"
4891
4892//===----------------------------------------------------------------------===//
4893// Thumb2 Support
4894//
4895
4896include "ARMInstrThumb2.td"
4897
4898//===----------------------------------------------------------------------===//
4899// Floating Point Support
4900//
4901
4902include "ARMInstrVFP.td"
4903
4904//===----------------------------------------------------------------------===//
4905// Advanced SIMD (NEON) Support
4906//
4907
4908include "ARMInstrNEON.td"
4909
Jim Grosbachc83d5042011-07-14 19:47:47 +00004910//===----------------------------------------------------------------------===//
4911// Assembler aliases
4912//
4913
4914// Memory barriers
4915def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4916def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4917def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4918
4919// System instructions
4920def : MnemonicAlias<"swi", "svc">;
4921
4922// Load / Store Multiple
4923def : MnemonicAlias<"ldmfd", "ldm">;
4924def : MnemonicAlias<"ldmia", "ldm">;
4925def : MnemonicAlias<"stmfd", "stmdb">;
4926def : MnemonicAlias<"stmia", "stm">;
4927def : MnemonicAlias<"stmea", "stm">;
4928
Jim Grosbachf6c05252011-07-21 17:23:04 +00004929// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4930// shift amount is zero (i.e., unspecified).
4931def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004932 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4933 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004934def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004935 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>,
4936 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004937
4938// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004939def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4940def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004941
Jim Grosbachaddec772011-07-27 22:34:17 +00004942// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004943def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004944 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004945def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004946 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004947
4948
4949// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004952def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004953 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004954def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004955 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004956def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004957 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004958def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004959 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004960def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004961 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004962
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004963def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004964 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004965def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004966 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004967def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004968 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004969def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004970 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004971def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004972 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004973def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004974 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004975
4976
4977// RFE aliases
4978def : MnemonicAlias<"rfefa", "rfeda">;
4979def : MnemonicAlias<"rfeea", "rfedb">;
4980def : MnemonicAlias<"rfefd", "rfeia">;
4981def : MnemonicAlias<"rfeed", "rfeib">;
4982def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004983
4984// SRS aliases
4985def : MnemonicAlias<"srsfa", "srsda">;
4986def : MnemonicAlias<"srsea", "srsdb">;
4987def : MnemonicAlias<"srsfd", "srsia">;
4988def : MnemonicAlias<"srsed", "srsib">;
4989def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004990
4991// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4992// Note that the write-back output register is a dummy operand for MC (it's
4993// only meaningful for codegen), so we just pass zero here.
4994// FIXME: tblgen not cooperating with argument conversions.
4995//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4996// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4997//def : InstAlias<"ldrht${p} $Rt, $addr",
4998// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4999//def : InstAlias<"ldrsht${p} $Rt, $addr",
5000// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;