blob: d08dfc4eab58f845e517285f6ebc0fceef4d2147 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
798 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000799 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000800
801 // Do not attempt to promote non-128-bit vectors
802 if (!VT.is128BitVector()) {
803 continue;
804 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000815 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000818
Evan Cheng2c3ae372006-04-12 21:21:57 +0000819 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
821 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
822 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
823 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
829 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000830 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000832
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833 if (Subtarget->hasSSE41()) {
834 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000836
837 // i8 and i16 vectors are custom , because the source register and source
838 // source memory operand types are not the same width. f32 vectors are
839 // custom since the immediate controlling the insert encodes additional
840 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000850
851 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854 }
855 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000856
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000859 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
David Greene9b9838d2009-06-29 16:47:10 +0000861 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
864 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
865 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
868 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
869 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
870 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
871 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
873 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
874 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
876 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
877 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
879 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
880 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
885 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
886 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
887 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
888 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
889 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
890 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
891 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
892 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
894 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
895 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
897 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
900 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
901 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
902 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
905 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
906 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000909
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
911 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
912 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
913 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
917#if 0
918 // Not sure we want to do this since there are no 256-bit integer
919 // operations in AVX
920
921 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
922 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
924 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000925
926 // Do not attempt to custom lower non-power-of-2 vectors
927 if (!isPowerOf2_32(VT.getVectorNumElements()))
928 continue;
929
930 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
931 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
932 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
933 }
934
935 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
937 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000938 }
David Greene9b9838d2009-06-29 16:47:10 +0000939#endif
940
941#if 0
942 // Not sure we want to do this since there are no 256-bit integer
943 // operations in AVX
944
945 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
946 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
948 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000949
950 if (!VT.is256BitVector()) {
951 continue;
952 }
953 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 }
964
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000966#endif
967 }
968
Evan Cheng6be2c582006-04-05 23:38:46 +0000969 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000971
Bill Wendling74c37652008-12-09 22:08:41 +0000972 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::SADDO, MVT::i32, Custom);
974 setOperationAction(ISD::SADDO, MVT::i64, Custom);
975 setOperationAction(ISD::UADDO, MVT::i32, Custom);
976 setOperationAction(ISD::UADDO, MVT::i64, Custom);
977 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
978 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
980 setOperationAction(ISD::USUBO, MVT::i64, Custom);
981 setOperationAction(ISD::SMULO, MVT::i32, Custom);
982 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000983
Evan Chengd54f2d52009-03-31 19:38:51 +0000984 if (!Subtarget->is64Bit()) {
985 // These libcalls are not available in 32-bit.
986 setLibcallName(RTLIB::SHL_I128, 0);
987 setLibcallName(RTLIB::SRL_I128, 0);
988 setLibcallName(RTLIB::SRA_I128, 0);
989 }
990
Evan Cheng206ee9d2006-07-07 08:33:52 +0000991 // We have target-specific dag combine patterns for the following nodes:
992 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000993 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000994 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000995 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000996 setTargetDAGCombine(ISD::SHL);
997 setTargetDAGCombine(ISD::SRA);
998 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000999 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001000 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001001 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001002 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001003 if (Subtarget->is64Bit())
1004 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001005
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001006 computeRegisterProperties();
1007
Evan Cheng87ed7162006-02-14 08:25:08 +00001008 // FIXME: These should be based on subtarget info. Plus, the values should
1009 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001010 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1011 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1012 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001013 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001014 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001015}
1016
Scott Michel5b8f82e2008-03-10 15:42:14 +00001017
Owen Anderson825b72b2009-08-11 20:47:22 +00001018MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1019 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001020}
1021
1022
Evan Cheng29286502008-01-23 23:17:41 +00001023/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1024/// the desired ByVal argument alignment.
1025static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1026 if (MaxAlign == 16)
1027 return;
1028 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1029 if (VTy->getBitWidth() == 128)
1030 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001031 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1032 unsigned EltAlign = 0;
1033 getMaxByValAlign(ATy->getElementType(), EltAlign);
1034 if (EltAlign > MaxAlign)
1035 MaxAlign = EltAlign;
1036 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1037 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1038 unsigned EltAlign = 0;
1039 getMaxByValAlign(STy->getElementType(i), EltAlign);
1040 if (EltAlign > MaxAlign)
1041 MaxAlign = EltAlign;
1042 if (MaxAlign == 16)
1043 break;
1044 }
1045 }
1046 return;
1047}
1048
1049/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1050/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001051/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1052/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001053unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001054 if (Subtarget->is64Bit()) {
1055 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001056 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001057 if (TyAlign > 8)
1058 return TyAlign;
1059 return 8;
1060 }
1061
Evan Cheng29286502008-01-23 23:17:41 +00001062 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001063 if (Subtarget->hasSSE1())
1064 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001065 return Align;
1066}
Chris Lattner2b02a442007-02-25 08:29:00 +00001067
Evan Chengf0df0312008-05-15 08:39:06 +00001068/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001069/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001070/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001071/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001072EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001073X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001074 bool isSrcConst, bool isSrcStr,
1075 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001076 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1077 // linux. This is because the stack realignment code can't handle certain
1078 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001079 const Function *F = DAG.getMachineFunction().getFunction();
1080 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1081 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001084 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 }
Evan Chengf0df0312008-05-15 08:39:06 +00001087 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 return MVT::i64;
1089 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001090}
1091
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001092/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1093/// current function. The returned value is a member of the
1094/// MachineJumpTableInfo::JTEntryKind enum.
1095unsigned X86TargetLowering::getJumpTableEncoding() const {
1096 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1097 // symbol.
1098 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1099 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001100 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101
1102 // Otherwise, use the normal jump table encoding heuristics.
1103 return TargetLowering::getJumpTableEncoding();
1104}
1105
Chris Lattner589c6f62010-01-26 06:28:43 +00001106/// getPICBaseSymbol - Return the X86-32 PIC base.
1107MCSymbol *
1108X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1109 MCContext &Ctx) const {
1110 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner98cdab52010-03-10 02:25:11 +00001111 return Ctx.GetOrCreateTemporarySymbol(Twine(MAI.getPrivateGlobalPrefix())+
1112 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001113}
1114
1115
Chris Lattnerc64daab2010-01-26 05:02:42 +00001116const MCExpr *
1117X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1118 const MachineBasicBlock *MBB,
1119 unsigned uid,MCContext &Ctx) const{
1120 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1121 Subtarget->isPICStyleGOT());
1122 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1123 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001124 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1125 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001126}
1127
Evan Chengcc415862007-11-09 01:32:10 +00001128/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1129/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001130SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001131 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001132 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001133 // This doesn't have DebugLoc associated with it, but is not really the
1134 // same as a Register.
1135 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1136 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001137 return Table;
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1141/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1142/// MCExpr.
1143const MCExpr *X86TargetLowering::
1144getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1145 MCContext &Ctx) const {
1146 // X86-64 uses RIP relative addressing based on the jump table label.
1147 if (Subtarget->isPICStyleRIPRel())
1148 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1149
1150 // Otherwise, the reference is relative to the PIC base.
1151 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1152}
1153
Bill Wendlingb4202b82009-07-01 18:50:55 +00001154/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001155unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001156 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001157}
1158
Chris Lattner2b02a442007-02-25 08:29:00 +00001159//===----------------------------------------------------------------------===//
1160// Return Value Calling Convention Implementation
1161//===----------------------------------------------------------------------===//
1162
Chris Lattner59ed56b2007-02-28 04:55:35 +00001163#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001164
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001165bool
1166X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1167 const SmallVectorImpl<EVT> &OutTys,
1168 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1169 SelectionDAG &DAG) {
1170 SmallVector<CCValAssign, 16> RVLocs;
1171 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1172 RVLocs, *DAG.getContext());
1173 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1174}
1175
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176SDValue
1177X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001178 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 const SmallVectorImpl<ISD::OutputArg> &Outs,
1180 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner9774c912007-02-27 05:28:59 +00001182 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1184 RVLocs, *DAG.getContext());
1185 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Evan Chengdcea1632010-02-04 02:40:39 +00001187 // Add the regs to the liveout set for the function.
1188 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1189 for (unsigned i = 0; i != RVLocs.size(); ++i)
1190 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1191 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001194
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001196 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1197 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001198 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001200 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1202 CCValAssign &VA = RVLocs[i];
1203 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Chris Lattner447ff682008-03-11 03:23:40 +00001206 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1207 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001208 if (VA.getLocReg() == X86::ST0 ||
1209 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001210 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1211 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001212 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001214 RetOps.push_back(ValToCopy);
1215 // Don't emit a copytoreg.
1216 continue;
1217 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001218
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1220 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001221 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001222 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001227 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001228 }
1229
Dale Johannesendd64c412009-02-04 00:33:20 +00001230 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001231 Flag = Chain.getValue(1);
1232 }
Dan Gohman61a92132008-04-21 23:59:07 +00001233
1234 // The x86-64 ABI for returning structs by value requires that we copy
1235 // the sret argument into %rax for the return. We saved the argument into
1236 // a virtual register in the entry block, so now we copy the value out
1237 // and into %rax.
1238 if (Subtarget->is64Bit() &&
1239 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1240 MachineFunction &MF = DAG.getMachineFunction();
1241 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1242 unsigned Reg = FuncInfo->getSRetReturnReg();
1243 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001244 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001245 FuncInfo->setSRetReturnReg(Reg);
1246 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001247 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001248
Dale Johannesendd64c412009-02-04 00:33:20 +00001249 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001250 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001251
1252 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001253 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001255
Chris Lattner447ff682008-03-11 03:23:40 +00001256 RetOps[0] = Chain; // Update chain.
1257
1258 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001259 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001260 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001261
1262 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001264}
1265
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266/// LowerCallResult - Lower the result values of a call into the
1267/// appropriate copies out of appropriate physical registers.
1268///
1269SDValue
1270X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001271 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 const SmallVectorImpl<ISD::InputArg> &Ins,
1273 DebugLoc dl, SelectionDAG &DAG,
1274 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001275
Chris Lattnere32bbf62007-02-28 07:09:55 +00001276 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001277 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001278 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001280 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Chris Lattner3085e152007-02-25 08:59:22 +00001283 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001284 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001285 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001286 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Torok Edwin3f142c32009-02-01 18:15:56 +00001288 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001291 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001292 }
1293
Chris Lattner8e6da152008-03-10 21:08:41 +00001294 // If this is a call to a function that returns an fp value on the floating
1295 // point stack, but where we prefer to use the value in xmm registers, copy
1296 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001297 if ((VA.getLocReg() == X86::ST0 ||
1298 VA.getLocReg() == X86::ST1) &&
1299 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Evan Cheng79fb3b42009-02-20 20:43:02 +00001303 SDValue Val;
1304 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001305 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1306 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1307 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1311 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 } else {
1313 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001315 Val = Chain.getValue(0);
1316 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001317 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1318 } else {
1319 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1320 CopyVT, InFlag).getValue(1);
1321 Val = Chain.getValue(0);
1322 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001323 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001324
Dan Gohman37eed792009-02-04 17:28:58 +00001325 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001326 // Round the F80 the right size, which also moves to the appropriate xmm
1327 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001329 // This truncation won't change the value.
1330 DAG.getIntPtrConstant(1));
1331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001334 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001335
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001337}
1338
1339
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001340//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001341// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001342//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001343// StdCall calling convention seems to be standard for many Windows' API
1344// routines and around. It differs from C calling convention just a little:
1345// callee should clean up the stack, not caller. Symbols should be also
1346// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001347// For info on fast calling convention see Fast Calling Convention (tail call)
1348// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001351/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1353 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001354 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001355
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001357}
1358
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001359/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001360/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361static bool
1362ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1363 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001367}
1368
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001369/// IsCalleePop - Determines whether the callee is required to pop its
1370/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001371bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001372 if (IsVarArg)
1373 return false;
1374
Dan Gohman095cc292008-09-13 01:54:27 +00001375 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001376 default:
1377 return false;
1378 case CallingConv::X86_StdCall:
1379 return !Subtarget->is64Bit();
1380 case CallingConv::X86_FastCall:
1381 return !Subtarget->is64Bit();
1382 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001383 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001384 case CallingConv::GHC:
1385 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 }
1387}
1388
Dan Gohman095cc292008-09-13 01:54:27 +00001389/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1390/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001391CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001392 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001393 if (CC == CallingConv::GHC)
1394 return CC_X86_64_GHC;
1395 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001396 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001397 else
1398 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001399 }
1400
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 if (CC == CallingConv::X86_FastCall)
1402 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001403 else if (CC == CallingConv::Fast)
1404 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001405 else if (CC == CallingConv::GHC)
1406 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 else
1408 return CC_X86_32_C;
1409}
1410
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001411/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1412/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001413/// the specific parameter attribute. The copy will be passed as a byval
1414/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001415static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001416CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001417 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1418 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001420 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001421 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001422}
1423
Chris Lattner29689432010-03-11 00:22:57 +00001424/// IsTailCallConvention - Return true if the calling convention is one that
1425/// supports tail call optimization.
1426static bool IsTailCallConvention(CallingConv::ID CC) {
1427 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1428}
1429
Evan Cheng0c439eb2010-01-27 00:07:07 +00001430/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1431/// a tailcall target by changing its ABI.
1432static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001433 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001434}
1435
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436SDValue
1437X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001438 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 const SmallVectorImpl<ISD::InputArg> &Ins,
1440 DebugLoc dl, SelectionDAG &DAG,
1441 const CCValAssign &VA,
1442 MachineFrameInfo *MFI,
1443 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001444 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001445 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001446 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001447 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001448 EVT ValVT;
1449
1450 // If value is passed by pointer we have address passed instead of the value
1451 // itself.
1452 if (VA.getLocInfo() == CCValAssign::Indirect)
1453 ValVT = VA.getLocVT();
1454 else
1455 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001456
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001457 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001458 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001459 // In case of tail call optimization mark all arguments mutable. Since they
1460 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001461 if (Flags.isByVal()) {
1462 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1463 VA.getLocMemOffset(), isImmutable, false);
1464 return DAG.getFrameIndex(FI, getPointerTy());
1465 } else {
1466 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1467 VA.getLocMemOffset(), isImmutable, false);
1468 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1469 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001470 PseudoSourceValue::getFixedStack(FI), 0,
1471 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001472 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001473}
1474
Dan Gohman475871a2008-07-27 21:46:04 +00001475SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001477 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 bool isVarArg,
1479 const SmallVectorImpl<ISD::InputArg> &Ins,
1480 DebugLoc dl,
1481 SelectionDAG &DAG,
1482 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 const Function* Fn = MF.getFunction();
1487 if (Fn->hasExternalLinkage() &&
1488 Subtarget->isTargetCygMing() &&
1489 Fn->getName() == "main")
1490 FuncInfo->setForceFramePointer(true);
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001494 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001495
Chris Lattner29689432010-03-11 00:22:57 +00001496 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1497 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001498
Chris Lattner638402b2007-02-28 07:00:42 +00001499 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001500 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1502 ArgLocs, *DAG.getContext());
1503 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001506 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001507 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1508 CCValAssign &VA = ArgLocs[i];
1509 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1510 // places.
1511 assert(VA.getValNo() != LastVal &&
1512 "Don't support value assigned to multiple locs yet");
1513 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattnerf39f7712007-02-28 05:46:49 +00001515 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001516 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001517 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001526 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001527 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001528 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1529 RC = X86::VR64RegisterClass;
1530 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001531 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001532
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001533 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattnerf39f7712007-02-28 05:46:49 +00001536 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1537 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1538 // right size.
1539 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001540 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001541 DAG.getValueType(VA.getValVT()));
1542 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001543 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001545 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001546 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001548 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001549 // Handle MMX values passed in XMM regs.
1550 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1552 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001553 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1554 } else
1555 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001556 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001557 } else {
1558 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001560 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001561
1562 // If value is passed via pointer - do a load.
1563 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001564 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1565 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001566
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001568 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001569
Dan Gohman61a92132008-04-21 23:59:07 +00001570 // The x86-64 ABI for returning structs by value requires that we copy
1571 // the sret argument into %rax for the return. Save the argument into
1572 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001573 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001574 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1575 unsigned Reg = FuncInfo->getSRetReturnReg();
1576 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001578 FuncInfo->setSRetReturnReg(Reg);
1579 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001582 }
1583
Chris Lattnerf39f7712007-02-28 05:46:49 +00001584 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001585 // Align stack specially for tail calls.
1586 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001587 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001588
Evan Cheng1bc78042006-04-26 01:20:17 +00001589 // If the function takes variable number of arguments, make a frame index for
1590 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001591 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001593 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 }
1595 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001596 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1597
1598 // FIXME: We should really autogenerate these arrays
1599 static const unsigned GPR64ArgRegsWin64[] = {
1600 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001602 static const unsigned XMMArgRegsWin64[] = {
1603 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1604 };
1605 static const unsigned GPR64ArgRegs64Bit[] = {
1606 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1607 };
1608 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1610 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1611 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001612 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1613
1614 if (IsWin64) {
1615 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1616 GPR64ArgRegs = GPR64ArgRegsWin64;
1617 XMMArgRegs = XMMArgRegsWin64;
1618 } else {
1619 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1620 GPR64ArgRegs = GPR64ArgRegs64Bit;
1621 XMMArgRegs = XMMArgRegs64Bit;
1622 }
1623 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1624 TotalNumIntRegs);
1625 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1626 TotalNumXMMRegs);
1627
Devang Patel578efa92009-06-05 21:57:13 +00001628 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001629 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001630 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001631 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001632 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001633 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001634 // Kernel mode asks for SSE to be disabled, so don't push them
1635 // on the stack.
1636 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001637
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 // For X86-64, if there are vararg parameters that are passed via
1639 // registers, then we must store them to their spots on the stack so they
1640 // may be loaded by deferencing the result of va_next.
1641 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001642 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1643 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001644 TotalNumXMMRegs * 16, 16,
1645 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001646
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SmallVector<SDValue, 8> MemOps;
1649 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001650 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001652 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1653 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001654 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1655 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001658 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001659 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001660 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001662 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664
Dan Gohmanface41a2009-08-16 21:24:25 +00001665 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1666 // Now store the XMM (fp + vector) parameter registers.
1667 SmallVector<SDValue, 11> SaveXMMOps;
1668 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001669
Dan Gohmanface41a2009-08-16 21:24:25 +00001670 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1671 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1672 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673
Dan Gohmanface41a2009-08-16 21:24:25 +00001674 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1675 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001676
Dan Gohmanface41a2009-08-16 21:24:25 +00001677 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1678 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1679 X86::VR128RegisterClass);
1680 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1681 SaveXMMOps.push_back(Val);
1682 }
1683 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1684 MVT::Other,
1685 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001686 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001687
1688 if (!MemOps.empty())
1689 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1690 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001693
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001697 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001698 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001699 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001700 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001701 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 if (!Is64Bit) {
1705 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1708 }
Evan Cheng25caf632006-05-23 21:06:34 +00001709
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001710 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001711
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001713}
1714
Dan Gohman475871a2008-07-27 21:46:04 +00001715SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1717 SDValue StackPtr, SDValue Arg,
1718 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001719 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001721 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001722 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001724 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001725 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001726 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001727 }
Dale Johannesenace16102009-02-03 19:33:06 +00001728 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001729 PseudoSourceValue::getStack(), LocMemOffset,
1730 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001731}
1732
Bill Wendling64e87322009-01-16 19:25:27 +00001733/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001734/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001735SDValue
1736X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001737 SDValue &OutRetAddr, SDValue Chain,
1738 bool IsTailCall, bool Is64Bit,
1739 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001740 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001741 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001742 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001743
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001745 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001746 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001747}
1748
1749/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1750/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001751static SDValue
1752EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001753 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001754 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755 // Store the return address to the appropriate stack slot.
1756 if (!FPDiff) return Chain;
1757 // Calculate the new stack slot for the return address.
1758 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001759 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001760 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001764 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1765 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766 return Chain;
1767}
1768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001770X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001771 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001772 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 const SmallVectorImpl<ISD::OutputArg> &Outs,
1774 const SmallVectorImpl<ISD::InputArg> &Ins,
1775 DebugLoc dl, SelectionDAG &DAG,
1776 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 MachineFunction &MF = DAG.getMachineFunction();
1778 bool Is64Bit = Subtarget->is64Bit();
1779 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001780 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781
Evan Cheng5f941932010-02-05 02:21:12 +00001782 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001784 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1785 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001786 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001787
1788 // Sibcalls are automatically detected tailcalls which do not require
1789 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001790 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001791 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001792
1793 if (isTailCall)
1794 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001795 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Chris Lattner29689432010-03-11 00:22:57 +00001797 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1798 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001808 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001809 // This is a sibcall. The memory operands are available in caller's
1810 // own caller's stack.
1811 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001812 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001816 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001818 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1820 FPDiff = NumBytesCallerPushed - NumBytes;
1821
1822 // Set the delta of movement of the returnaddr stackslot.
1823 // But only set if delta is greater than previous delta.
1824 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1825 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1826 }
1827
Evan Chengf22f9b32010-02-06 03:28:46 +00001828 if (!IsSibcall)
1829 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001830
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001832 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001833 if (isTailCall && FPDiff)
1834 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1835 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001836
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1838 SmallVector<SDValue, 8> MemOpChains;
1839 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001840
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001841 // Walk the register/memloc assignments, inserting copies/loads. In the case
1842 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1844 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 SDValue Arg = Outs[i].Val;
1847 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001848 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001849
Chris Lattner423c5f42007-02-28 05:31:48 +00001850 // Promote the value if needed.
1851 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001852 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001853 case CCValAssign::Full: break;
1854 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001855 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 break;
1857 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001858 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001859 break;
1860 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1862 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1864 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1865 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 } else
1867 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1868 break;
1869 case CCValAssign::BCvt:
1870 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 case CCValAssign::Indirect: {
1873 // Store the argument.
1874 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001875 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001876 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001877 PseudoSourceValue::getFixedStack(FI), 0,
1878 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001879 Arg = SpillSlot;
1880 break;
1881 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Chris Lattner423c5f42007-02-28 05:31:48 +00001884 if (VA.isRegLoc()) {
1885 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001886 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001887 assert(VA.isMemLoc());
1888 if (StackPtr.getNode() == 0)
1889 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1890 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1891 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001892 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001893 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001894
Evan Cheng32fe1032006-05-25 00:59:30 +00001895 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001897 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001898
Evan Cheng347d5f72006-04-28 21:29:37 +00001899 // Build a sequence of copy-to-reg nodes chained together with token chain
1900 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001902 // Tail call byval lowering might overwrite argument registers so in case of
1903 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001905 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001906 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001907 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001908 InFlag = Chain.getValue(1);
1909 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001910
Chris Lattner88e1fd52009-07-09 04:24:46 +00001911 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001912 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1913 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001915 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1916 DAG.getNode(X86ISD::GlobalBaseReg,
1917 DebugLoc::getUnknownLoc(),
1918 getPointerTy()),
1919 InFlag);
1920 InFlag = Chain.getValue(1);
1921 } else {
1922 // If we are tail calling and generating PIC/GOT style code load the
1923 // address of the callee into ECX. The value in ecx is used as target of
1924 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1925 // for tail calls on PIC/GOT architectures. Normally we would just put the
1926 // address of GOT into ebx and then call target@PLT. But for tail calls
1927 // ebx would be restored (since ebx is callee saved) before jumping to the
1928 // target@PLT.
1929
1930 // Note: The actual moving to ECX is done further down.
1931 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1932 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1933 !G->getGlobal()->hasProtectedVisibility())
1934 Callee = LowerGlobalAddress(Callee, DAG);
1935 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001936 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001937 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001938 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 if (Is64Bit && isVarArg) {
1941 // From AMD64 ABI document:
1942 // For calls that may call functions that use varargs or stdargs
1943 // (prototype-less calls or calls to functions containing ellipsis (...) in
1944 // the declaration) %al is used as hidden argument to specify the number
1945 // of SSE registers used. The contents of %al do not need to match exactly
1946 // the number of registers, but must be an ubound on the number of SSE
1947 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
1949 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 // Count the number of XMM registers allocated.
1951 static const unsigned XMMArgRegs[] = {
1952 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1953 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1954 };
1955 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001956 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001957 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001958
Dale Johannesendd64c412009-02-04 00:33:20 +00001959 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 InFlag = Chain.getValue(1);
1962 }
1963
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001964
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001965 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 if (isTailCall) {
1967 // Force all the incoming stack arguments to be loaded from the stack
1968 // before any new outgoing arguments are stored to the stack, because the
1969 // outgoing stack slots may alias the incoming argument stack slots, and
1970 // the alias isn't otherwise explicit. This is slightly more conservative
1971 // than necessary, because it means that each store effectively depends
1972 // on every argument instead of just those arguments it would clobber.
1973 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1974
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SmallVector<SDValue, 8> MemOpChains2;
1976 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001978 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001979 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001980 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001981 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1982 CCValAssign &VA = ArgLocs[i];
1983 if (VA.isRegLoc())
1984 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001985 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 SDValue Arg = Outs[i].Val;
1987 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 // Create frame index.
1989 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001990 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001991 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001992 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001993
Duncan Sands276dcbd2008-03-21 09:14:45 +00001994 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001995 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001997 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001998 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001999 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002000 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2003 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002004 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002006 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002007 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002009 PseudoSourceValue::getFixedStack(FI), 0,
2010 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002011 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 }
2013 }
2014
2015 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002017 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002018
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 // Copy arguments to their registers.
2020 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002021 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002022 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 InFlag = Chain.getValue(1);
2024 }
Dan Gohman475871a2008-07-27 21:46:04 +00002025 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002026
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002028 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002029 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
2031
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002032 bool WasGlobalOrExternal = false;
2033 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2034 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2035 // In the 64-bit large code model, we have to make all calls
2036 // through a register, since the call instruction's 32-bit
2037 // pc-relative offset may not be large enough to hold the whole
2038 // address.
2039 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2040 WasGlobalOrExternal = true;
2041 // If the callee is a GlobalAddress node (quite common, every direct call
2042 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2043 // it.
2044
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002045 // We should use extra load for direct calls to dllimported functions in
2046 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002047 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002048 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002049 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002050
Chris Lattner48a7d022009-07-09 05:02:21 +00002051 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2052 // external symbols most go through the PLT in PIC mode. If the symbol
2053 // has hidden or protected visibility, or if it is static or local, then
2054 // we don't need to use the PLT - we can directly call it.
2055 if (Subtarget->isTargetELF() &&
2056 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002057 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002058 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002059 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002060 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2061 Subtarget->getDarwinVers() < 9) {
2062 // PC-relative references to external symbols should go through $stub,
2063 // unless we're building with the leopard linker or later, which
2064 // automatically synthesizes these stubs.
2065 OpFlags = X86II::MO_DARWIN_STUB;
2066 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002067
Chris Lattner74e726e2009-07-09 05:27:35 +00002068 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 G->getOffset(), OpFlags);
2070 }
Bill Wendling056292f2008-09-16 21:48:12 +00002071 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002072 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 unsigned char OpFlags = 0;
2074
2075 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2076 // symbols should go through the PLT.
2077 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002078 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002079 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002080 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002081 Subtarget->getDarwinVers() < 9) {
2082 // PC-relative references to external symbols should go through $stub,
2083 // unless we're building with the leopard linker or later, which
2084 // automatically synthesizes these stubs.
2085 OpFlags = X86II::MO_DARWIN_STUB;
2086 }
Eric Christopherfd179292009-08-27 18:07:15 +00002087
Chris Lattner48a7d022009-07-09 05:02:21 +00002088 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2089 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002090 }
2091
Chris Lattnerd96d0722007-02-25 06:40:16 +00002092 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002095
Evan Chengf22f9b32010-02-06 03:28:46 +00002096 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002097 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2098 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002099 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002102 Ops.push_back(Chain);
2103 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002104
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002107
Gordon Henriksen86737662008-01-05 16:56:59 +00002108 // Add argument registers to the end of the list so that they are known live
2109 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002110 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2111 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2112 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002113
Evan Cheng586ccac2008-03-18 23:36:35 +00002114 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002116 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2117
2118 // Add an implicit use of AL for x86 vararg functions.
2119 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002121
Gabor Greifba36cb52008-08-28 21:40:38 +00002122 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002123 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 if (isTailCall) {
2126 // If this is the first return lowered for this function, add the regs
2127 // to the liveout set for the function.
2128 if (MF.getRegInfo().liveout_empty()) {
2129 SmallVector<CCValAssign, 16> RVLocs;
2130 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2131 *DAG.getContext());
2132 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2133 for (unsigned i = 0; i != RVLocs.size(); ++i)
2134 if (RVLocs[i].isRegLoc())
2135 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2136 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 return DAG.getNode(X86ISD::TC_RETURN, dl,
2138 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002139 }
2140
Dale Johannesenace16102009-02-03 19:33:06 +00002141 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002142 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002143
Chris Lattner2d297092006-05-23 18:50:38 +00002144 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002147 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002148 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002149 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002150 // pops the hidden struct pointer, so we have to push it back.
2151 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002152 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002153 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002157 if (!IsSibcall) {
2158 Chain = DAG.getCALLSEQ_END(Chain,
2159 DAG.getIntPtrConstant(NumBytes, true),
2160 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2161 true),
2162 InFlag);
2163 InFlag = Chain.getValue(1);
2164 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002165
Chris Lattner3085e152007-02-25 08:59:22 +00002166 // Handle result values, copying them out of physregs into vregs that we
2167 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2169 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002170}
2171
Evan Cheng25ab6902006-09-08 06:48:29 +00002172
2173//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002174// Fast Calling Convention (tail call) implementation
2175//===----------------------------------------------------------------------===//
2176
2177// Like std call, callee cleans arguments, convention except that ECX is
2178// reserved for storing the tail called function address. Only 2 registers are
2179// free for argument passing (inreg). Tail call optimization is performed
2180// provided:
2181// * tailcallopt is enabled
2182// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002183// On X86_64 architecture with GOT-style position independent code only local
2184// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002185// To keep the stack aligned according to platform abi the function
2186// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2187// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002188// If a tail called function callee has more arguments than the caller the
2189// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002190// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002191// original REtADDR, but before the saved framepointer or the spilled registers
2192// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2193// stack layout:
2194// arg1
2195// arg2
2196// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002197// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002198// move area ]
2199// (possible EBP)
2200// ESI
2201// EDI
2202// local1 ..
2203
2204/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2205/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002206unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002207 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002208 MachineFunction &MF = DAG.getMachineFunction();
2209 const TargetMachine &TM = MF.getTarget();
2210 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2211 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002212 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002213 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002214 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002215 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2216 // Number smaller than 12 so just add the difference.
2217 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2218 } else {
2219 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002220 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002223 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224}
2225
Evan Cheng5f941932010-02-05 02:21:12 +00002226/// MatchingStackOffset - Return true if the given stack call argument is
2227/// already available in the same position (relatively) of the caller's
2228/// incoming argument stack.
2229static
2230bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2231 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2232 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002233 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2234 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002235 if (Arg.getOpcode() == ISD::CopyFromReg) {
2236 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2237 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2238 return false;
2239 MachineInstr *Def = MRI->getVRegDef(VR);
2240 if (!Def)
2241 return false;
2242 if (!Flags.isByVal()) {
2243 if (!TII->isLoadFromStackSlot(Def, FI))
2244 return false;
2245 } else {
2246 unsigned Opcode = Def->getOpcode();
2247 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2248 Def->getOperand(1).isFI()) {
2249 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002250 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002251 } else
2252 return false;
2253 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002254 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2255 if (Flags.isByVal())
2256 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002257 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002258 // define @foo(%struct.X* %A) {
2259 // tail call @bar(%struct.X* byval %A)
2260 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002261 return false;
2262 SDValue Ptr = Ld->getBasePtr();
2263 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2264 if (!FINode)
2265 return false;
2266 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002267 } else
2268 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002269
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002271 if (!MFI->isFixedObjectIndex(FI))
2272 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002273 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002274}
2275
Dan Gohman98ca4f22009-08-05 01:29:28 +00002276/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2277/// for tail call optimization. Targets which want to do tail call
2278/// optimization should implement this function.
2279bool
2280X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002281 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002283 bool isCalleeStructRet,
2284 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002285 const SmallVectorImpl<ISD::OutputArg> &Outs,
2286 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002288 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002289 CalleeCC != CallingConv::C)
2290 return false;
2291
Evan Cheng7096ae42010-01-29 06:45:59 +00002292 // If -tailcallopt is specified, make fastcc functions tail-callable.
2293 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002294 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002295 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002296 CallerF->getCallingConv() == CalleeCC)
2297 return true;
2298 return false;
2299 }
2300
Evan Chengb2c92902010-02-02 02:22:50 +00002301 // Look for obvious safe cases to perform tail call optimization that does not
2302 // requite ABI changes. This is what gcc calls sibcall.
2303
Evan Cheng3c262ee2010-03-26 02:13:13 +00002304 // Do not sibcall optimize vararg calls unless the call site is not passing any
2305 // arguments.
2306 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002307 return false;
2308
Evan Chenga375d472010-03-15 18:54:48 +00002309 // Also avoid sibcall optimization if either caller or callee uses struct
2310 // return semantics.
2311 if (isCalleeStructRet || isCallerStructRet)
2312 return false;
2313
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002314 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2315 // Therefore if it's not used by the call it is not safe to optimize this into
2316 // a sibcall.
2317 bool Unused = false;
2318 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2319 if (!Ins[i].Used) {
2320 Unused = true;
2321 break;
2322 }
2323 }
2324 if (Unused) {
2325 SmallVector<CCValAssign, 16> RVLocs;
2326 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2327 RVLocs, *DAG.getContext());
2328 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2329 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2330 CCValAssign &VA = RVLocs[i];
2331 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2332 return false;
2333 }
2334 }
2335
Evan Chenga6bff982010-01-30 01:22:00 +00002336 // If the callee takes no arguments then go on to check the results of the
2337 // call.
2338 if (!Outs.empty()) {
2339 // Check if stack adjustment is needed. For now, do not do this if any
2340 // argument is passed on the stack.
2341 SmallVector<CCValAssign, 16> ArgLocs;
2342 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2343 ArgLocs, *DAG.getContext());
2344 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002345 if (CCInfo.getNextStackOffset()) {
2346 MachineFunction &MF = DAG.getMachineFunction();
2347 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2348 return false;
2349 if (Subtarget->isTargetWin64())
2350 // Win64 ABI has additional complications.
2351 return false;
2352
2353 // Check if the arguments are already laid out in the right way as
2354 // the caller's fixed stack objects.
2355 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002356 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2357 const X86InstrInfo *TII =
2358 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2360 CCValAssign &VA = ArgLocs[i];
2361 EVT RegVT = VA.getLocVT();
2362 SDValue Arg = Outs[i].Val;
2363 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002364 if (VA.getLocInfo() == CCValAssign::Indirect)
2365 return false;
2366 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002367 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2368 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002369 return false;
2370 }
2371 }
2372 }
Evan Chenga6bff982010-01-30 01:22:00 +00002373 }
Evan Chengb1712452010-01-27 06:25:16 +00002374
Evan Cheng86809cc2010-02-03 03:28:02 +00002375 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002376}
2377
Dan Gohman3df24e62008-09-03 23:12:08 +00002378FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002379X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2380 DwarfWriter *dw,
2381 DenseMap<const Value *, unsigned> &vm,
2382 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2383 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002384#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002385 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002386#endif
2387 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002388 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002389#ifndef NDEBUG
2390 , cil
2391#endif
2392 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002393}
2394
2395
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002396//===----------------------------------------------------------------------===//
2397// Other Lowering Hooks
2398//===----------------------------------------------------------------------===//
2399
2400
Dan Gohman475871a2008-07-27 21:46:04 +00002401SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002402 MachineFunction &MF = DAG.getMachineFunction();
2403 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2404 int ReturnAddrIndex = FuncInfo->getRAIndex();
2405
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002406 if (ReturnAddrIndex == 0) {
2407 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002408 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002409 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002410 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002411 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002412 }
2413
Evan Cheng25ab6902006-09-08 06:48:29 +00002414 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002415}
2416
2417
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002418bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2419 bool hasSymbolicDisplacement) {
2420 // Offset should fit into 32 bit immediate field.
2421 if (!isInt32(Offset))
2422 return false;
2423
2424 // If we don't have a symbolic displacement - we don't have any extra
2425 // restrictions.
2426 if (!hasSymbolicDisplacement)
2427 return true;
2428
2429 // FIXME: Some tweaks might be needed for medium code model.
2430 if (M != CodeModel::Small && M != CodeModel::Kernel)
2431 return false;
2432
2433 // For small code model we assume that latest object is 16MB before end of 31
2434 // bits boundary. We may also accept pretty large negative constants knowing
2435 // that all objects are in the positive half of address space.
2436 if (M == CodeModel::Small && Offset < 16*1024*1024)
2437 return true;
2438
2439 // For kernel code model we know that all object resist in the negative half
2440 // of 32bits address space. We may not accept negative offsets, since they may
2441 // be just off and we may accept pretty large positive ones.
2442 if (M == CodeModel::Kernel && Offset > 0)
2443 return true;
2444
2445 return false;
2446}
2447
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002448/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2449/// specific condition code, returning the condition code and the LHS/RHS of the
2450/// comparison to make.
2451static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2452 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002453 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002454 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2455 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2456 // X > -1 -> X == 0, jump !sign.
2457 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002458 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002459 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2460 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002461 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002462 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002463 // X < 1 -> X <= 0
2464 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002465 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002466 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002467 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002468
Evan Chengd9558e02006-01-06 00:43:03 +00002469 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002470 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002471 case ISD::SETEQ: return X86::COND_E;
2472 case ISD::SETGT: return X86::COND_G;
2473 case ISD::SETGE: return X86::COND_GE;
2474 case ISD::SETLT: return X86::COND_L;
2475 case ISD::SETLE: return X86::COND_LE;
2476 case ISD::SETNE: return X86::COND_NE;
2477 case ISD::SETULT: return X86::COND_B;
2478 case ISD::SETUGT: return X86::COND_A;
2479 case ISD::SETULE: return X86::COND_BE;
2480 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002481 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002482 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002483
Chris Lattner4c78e022008-12-23 23:42:27 +00002484 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002485
Chris Lattner4c78e022008-12-23 23:42:27 +00002486 // If LHS is a foldable load, but RHS is not, flip the condition.
2487 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2488 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2489 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2490 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002491 }
2492
Chris Lattner4c78e022008-12-23 23:42:27 +00002493 switch (SetCCOpcode) {
2494 default: break;
2495 case ISD::SETOLT:
2496 case ISD::SETOLE:
2497 case ISD::SETUGT:
2498 case ISD::SETUGE:
2499 std::swap(LHS, RHS);
2500 break;
2501 }
2502
2503 // On a floating point condition, the flags are set as follows:
2504 // ZF PF CF op
2505 // 0 | 0 | 0 | X > Y
2506 // 0 | 0 | 1 | X < Y
2507 // 1 | 0 | 0 | X == Y
2508 // 1 | 1 | 1 | unordered
2509 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002510 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002511 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002512 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002513 case ISD::SETOLT: // flipped
2514 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002515 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002516 case ISD::SETOLE: // flipped
2517 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002518 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002519 case ISD::SETUGT: // flipped
2520 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002521 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002522 case ISD::SETUGE: // flipped
2523 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002524 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002525 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002526 case ISD::SETNE: return X86::COND_NE;
2527 case ISD::SETUO: return X86::COND_P;
2528 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002529 case ISD::SETOEQ:
2530 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002531 }
Evan Chengd9558e02006-01-06 00:43:03 +00002532}
2533
Evan Cheng4a460802006-01-11 00:33:36 +00002534/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2535/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002536/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002537static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002538 switch (X86CC) {
2539 default:
2540 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002541 case X86::COND_B:
2542 case X86::COND_BE:
2543 case X86::COND_E:
2544 case X86::COND_P:
2545 case X86::COND_A:
2546 case X86::COND_AE:
2547 case X86::COND_NE:
2548 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002549 return true;
2550 }
2551}
2552
Evan Chengeb2f9692009-10-27 19:56:55 +00002553/// isFPImmLegal - Returns true if the target can instruction select the
2554/// specified FP immediate natively. If false, the legalizer will
2555/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002556bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002557 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2558 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2559 return true;
2560 }
2561 return false;
2562}
2563
Nate Begeman9008ca62009-04-27 18:41:29 +00002564/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2565/// the specified range (L, H].
2566static bool isUndefOrInRange(int Val, int Low, int Hi) {
2567 return (Val < 0) || (Val >= Low && Val < Hi);
2568}
2569
2570/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2571/// specified value.
2572static bool isUndefOrEqual(int Val, int CmpVal) {
2573 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002574 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002575 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002576}
2577
Nate Begeman9008ca62009-04-27 18:41:29 +00002578/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2579/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2580/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002581static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002582 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002583 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002584 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 return (Mask[0] < 2 && Mask[1] < 2);
2586 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002587}
2588
Nate Begeman9008ca62009-04-27 18:41:29 +00002589bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002590 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002591 N->getMask(M);
2592 return ::isPSHUFDMask(M, N->getValueType(0));
2593}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002594
Nate Begeman9008ca62009-04-27 18:41:29 +00002595/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2596/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002597static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002598 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002599 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002600
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 // Lower quadword copied in order or undef.
2602 for (int i = 0; i != 4; ++i)
2603 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002604 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002605
Evan Cheng506d3df2006-03-29 23:07:14 +00002606 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 for (int i = 4; i != 8; ++i)
2608 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002609 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002610
Evan Cheng506d3df2006-03-29 23:07:14 +00002611 return true;
2612}
2613
Nate Begeman9008ca62009-04-27 18:41:29 +00002614bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002615 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 N->getMask(M);
2617 return ::isPSHUFHWMask(M, N->getValueType(0));
2618}
Evan Cheng506d3df2006-03-29 23:07:14 +00002619
Nate Begeman9008ca62009-04-27 18:41:29 +00002620/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2621/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002622static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002623 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002624 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002625
Rafael Espindola15684b22009-04-24 12:40:33 +00002626 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 for (int i = 4; i != 8; ++i)
2628 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002629 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002630
Rafael Espindola15684b22009-04-24 12:40:33 +00002631 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 for (int i = 0; i != 4; ++i)
2633 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002634 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002635
Rafael Espindola15684b22009-04-24 12:40:33 +00002636 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002637}
2638
Nate Begeman9008ca62009-04-27 18:41:29 +00002639bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002640 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002641 N->getMask(M);
2642 return ::isPSHUFLWMask(M, N->getValueType(0));
2643}
2644
Nate Begemana09008b2009-10-19 02:17:23 +00002645/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2646/// is suitable for input to PALIGNR.
2647static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2648 bool hasSSSE3) {
2649 int i, e = VT.getVectorNumElements();
2650
2651 // Do not handle v2i64 / v2f64 shuffles with palignr.
2652 if (e < 4 || !hasSSSE3)
2653 return false;
2654
2655 for (i = 0; i != e; ++i)
2656 if (Mask[i] >= 0)
2657 break;
2658
2659 // All undef, not a palignr.
2660 if (i == e)
2661 return false;
2662
2663 // Determine if it's ok to perform a palignr with only the LHS, since we
2664 // don't have access to the actual shuffle elements to see if RHS is undef.
2665 bool Unary = Mask[i] < (int)e;
2666 bool NeedsUnary = false;
2667
2668 int s = Mask[i] - i;
2669
2670 // Check the rest of the elements to see if they are consecutive.
2671 for (++i; i != e; ++i) {
2672 int m = Mask[i];
2673 if (m < 0)
2674 continue;
2675
2676 Unary = Unary && (m < (int)e);
2677 NeedsUnary = NeedsUnary || (m < s);
2678
2679 if (NeedsUnary && !Unary)
2680 return false;
2681 if (Unary && m != ((s+i) & (e-1)))
2682 return false;
2683 if (!Unary && m != (s+i))
2684 return false;
2685 }
2686 return true;
2687}
2688
2689bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2690 SmallVector<int, 8> M;
2691 N->getMask(M);
2692 return ::isPALIGNRMask(M, N->getValueType(0), true);
2693}
2694
Evan Cheng14aed5e2006-03-24 01:18:28 +00002695/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2696/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002697static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 int NumElems = VT.getVectorNumElements();
2699 if (NumElems != 2 && NumElems != 4)
2700 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002701
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 int Half = NumElems / 2;
2703 for (int i = 0; i < Half; ++i)
2704 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002705 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 for (int i = Half; i < NumElems; ++i)
2707 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002708 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002709
Evan Cheng14aed5e2006-03-24 01:18:28 +00002710 return true;
2711}
2712
Nate Begeman9008ca62009-04-27 18:41:29 +00002713bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2714 SmallVector<int, 8> M;
2715 N->getMask(M);
2716 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002717}
2718
Evan Cheng213d2cf2007-05-17 18:45:50 +00002719/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002720/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2721/// half elements to come from vector 1 (which would equal the dest.) and
2722/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002723static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002725
2726 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002727 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 int Half = NumElems / 2;
2730 for (int i = 0; i < Half; ++i)
2731 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002732 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 for (int i = Half; i < NumElems; ++i)
2734 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002735 return false;
2736 return true;
2737}
2738
Nate Begeman9008ca62009-04-27 18:41:29 +00002739static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2740 SmallVector<int, 8> M;
2741 N->getMask(M);
2742 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002743}
2744
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002745/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2746/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002747bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2748 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002749 return false;
2750
Evan Cheng2064a2b2006-03-28 06:50:32 +00002751 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2753 isUndefOrEqual(N->getMaskElt(1), 7) &&
2754 isUndefOrEqual(N->getMaskElt(2), 2) &&
2755 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002756}
2757
Nate Begeman0b10b912009-11-07 23:17:15 +00002758/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2759/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2760/// <2, 3, 2, 3>
2761bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2762 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2763
2764 if (NumElems != 4)
2765 return false;
2766
2767 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2768 isUndefOrEqual(N->getMaskElt(1), 3) &&
2769 isUndefOrEqual(N->getMaskElt(2), 2) &&
2770 isUndefOrEqual(N->getMaskElt(3), 3);
2771}
2772
Evan Cheng5ced1d82006-04-06 23:23:56 +00002773/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2774/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002775bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2776 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002777
Evan Cheng5ced1d82006-04-06 23:23:56 +00002778 if (NumElems != 2 && NumElems != 4)
2779 return false;
2780
Evan Chengc5cdff22006-04-07 21:53:05 +00002781 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002783 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002784
Evan Chengc5cdff22006-04-07 21:53:05 +00002785 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002787 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002788
2789 return true;
2790}
2791
Nate Begeman0b10b912009-11-07 23:17:15 +00002792/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2793/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2794bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002796
Evan Cheng5ced1d82006-04-06 23:23:56 +00002797 if (NumElems != 2 && NumElems != 4)
2798 return false;
2799
Evan Chengc5cdff22006-04-07 21:53:05 +00002800 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002802 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002803
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 for (unsigned i = 0; i < NumElems/2; ++i)
2805 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002806 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002807
2808 return true;
2809}
2810
Evan Cheng0038e592006-03-28 00:39:58 +00002811/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2812/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002813static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002814 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002816 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002817 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002818
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2820 int BitI = Mask[i];
2821 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002822 if (!isUndefOrEqual(BitI, j))
2823 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002824 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002825 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002826 return false;
2827 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002828 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002829 return false;
2830 }
Evan Cheng0038e592006-03-28 00:39:58 +00002831 }
Evan Cheng0038e592006-03-28 00:39:58 +00002832 return true;
2833}
2834
Nate Begeman9008ca62009-04-27 18:41:29 +00002835bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2836 SmallVector<int, 8> M;
2837 N->getMask(M);
2838 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002839}
2840
Evan Cheng4fcb9222006-03-28 02:43:26 +00002841/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2842/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002843static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002844 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002846 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002847 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002848
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2850 int BitI = Mask[i];
2851 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002852 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002853 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002854 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002855 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002856 return false;
2857 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002858 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002859 return false;
2860 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002861 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002862 return true;
2863}
2864
Nate Begeman9008ca62009-04-27 18:41:29 +00002865bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2866 SmallVector<int, 8> M;
2867 N->getMask(M);
2868 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002869}
2870
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002871/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2872/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2873/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002874static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002876 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002877 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002878
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2880 int BitI = Mask[i];
2881 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002882 if (!isUndefOrEqual(BitI, j))
2883 return false;
2884 if (!isUndefOrEqual(BitI1, j))
2885 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002886 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002887 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002888}
2889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2891 SmallVector<int, 8> M;
2892 N->getMask(M);
2893 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2894}
2895
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002896/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2897/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2898/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002899static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002901 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2902 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002903
Nate Begeman9008ca62009-04-27 18:41:29 +00002904 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2905 int BitI = Mask[i];
2906 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002907 if (!isUndefOrEqual(BitI, j))
2908 return false;
2909 if (!isUndefOrEqual(BitI1, j))
2910 return false;
2911 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002912 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002913}
2914
Nate Begeman9008ca62009-04-27 18:41:29 +00002915bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2916 SmallVector<int, 8> M;
2917 N->getMask(M);
2918 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2919}
2920
Evan Cheng017dcc62006-04-21 01:05:10 +00002921/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2922/// specifies a shuffle of elements that is suitable for input to MOVSS,
2923/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002924static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002925 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002926 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002927
2928 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002929
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002931 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002932
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 for (int i = 1; i < NumElts; ++i)
2934 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002935 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002936
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002937 return true;
2938}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002939
Nate Begeman9008ca62009-04-27 18:41:29 +00002940bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2941 SmallVector<int, 8> M;
2942 N->getMask(M);
2943 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002944}
2945
Evan Cheng017dcc62006-04-21 01:05:10 +00002946/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2947/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002948/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002949static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 bool V2IsSplat = false, bool V2IsUndef = false) {
2951 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002952 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002953 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002956 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002957
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 for (int i = 1; i < NumOps; ++i)
2959 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2960 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2961 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002962 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002963
Evan Cheng39623da2006-04-20 08:58:49 +00002964 return true;
2965}
2966
Nate Begeman9008ca62009-04-27 18:41:29 +00002967static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002968 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 SmallVector<int, 8> M;
2970 N->getMask(M);
2971 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002972}
2973
Evan Chengd9539472006-04-14 21:59:03 +00002974/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2975/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002976bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2977 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002978 return false;
2979
2980 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002981 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 int Elt = N->getMaskElt(i);
2983 if (Elt >= 0 && Elt != 1)
2984 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002985 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002986
2987 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002988 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 int Elt = N->getMaskElt(i);
2990 if (Elt >= 0 && Elt != 3)
2991 return false;
2992 if (Elt == 3)
2993 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002994 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002995 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002997 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002998}
2999
3000/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3001/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003002bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3003 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003004 return false;
3005
3006 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 for (unsigned i = 0; i < 2; ++i)
3008 if (N->getMaskElt(i) > 0)
3009 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003010
3011 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003012 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 int Elt = N->getMaskElt(i);
3014 if (Elt >= 0 && Elt != 2)
3015 return false;
3016 if (Elt == 2)
3017 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003018 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003020 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003021}
3022
Evan Cheng0b457f02008-09-25 20:50:48 +00003023/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3024/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003025bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3026 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003027
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 for (int i = 0; i < e; ++i)
3029 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003030 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 for (int i = 0; i < e; ++i)
3032 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003033 return false;
3034 return true;
3035}
3036
Evan Cheng63d33002006-03-22 08:01:21 +00003037/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003038/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003039unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3041 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3042
Evan Chengb9df0ca2006-03-22 02:53:00 +00003043 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3044 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 for (int i = 0; i < NumOperands; ++i) {
3046 int Val = SVOp->getMaskElt(NumOperands-i-1);
3047 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003048 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003049 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003050 if (i != NumOperands - 1)
3051 Mask <<= Shift;
3052 }
Evan Cheng63d33002006-03-22 08:01:21 +00003053 return Mask;
3054}
3055
Evan Cheng506d3df2006-03-29 23:07:14 +00003056/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003057/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003058unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003060 unsigned Mask = 0;
3061 // 8 nodes, but we only care about the last 4.
3062 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003063 int Val = SVOp->getMaskElt(i);
3064 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003065 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003066 if (i != 4)
3067 Mask <<= 2;
3068 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003069 return Mask;
3070}
3071
3072/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003073/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003074unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003076 unsigned Mask = 0;
3077 // 8 nodes, but we only care about the first 4.
3078 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 int Val = SVOp->getMaskElt(i);
3080 if (Val >= 0)
3081 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003082 if (i != 0)
3083 Mask <<= 2;
3084 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003085 return Mask;
3086}
3087
Nate Begemana09008b2009-10-19 02:17:23 +00003088/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3089/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3090unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3091 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3092 EVT VVT = N->getValueType(0);
3093 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3094 int Val = 0;
3095
3096 unsigned i, e;
3097 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3098 Val = SVOp->getMaskElt(i);
3099 if (Val >= 0)
3100 break;
3101 }
3102 return (Val - i) * EltSize;
3103}
3104
Evan Cheng37b73872009-07-30 08:33:02 +00003105/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3106/// constant +0.0.
3107bool X86::isZeroNode(SDValue Elt) {
3108 return ((isa<ConstantSDNode>(Elt) &&
3109 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3110 (isa<ConstantFPSDNode>(Elt) &&
3111 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3112}
3113
Nate Begeman9008ca62009-04-27 18:41:29 +00003114/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3115/// their permute mask.
3116static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3117 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003118 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003119 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003121
Nate Begeman5a5ca152009-04-29 05:20:52 +00003122 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 int idx = SVOp->getMaskElt(i);
3124 if (idx < 0)
3125 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003126 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003128 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003130 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3132 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003133}
3134
Evan Cheng779ccea2007-12-07 21:30:01 +00003135/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3136/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003137static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003138 unsigned NumElems = VT.getVectorNumElements();
3139 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 int idx = Mask[i];
3141 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003142 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003143 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003145 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003147 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003148}
3149
Evan Cheng533a0aa2006-04-19 20:35:22 +00003150/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3151/// match movhlps. The lower half elements should come from upper half of
3152/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003153/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003154static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3155 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003156 return false;
3157 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003159 return false;
3160 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003162 return false;
3163 return true;
3164}
3165
Evan Cheng5ced1d82006-04-06 23:23:56 +00003166/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003167/// is promoted to a vector. It also returns the LoadSDNode by reference if
3168/// required.
3169static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003170 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3171 return false;
3172 N = N->getOperand(0).getNode();
3173 if (!ISD::isNON_EXTLoad(N))
3174 return false;
3175 if (LD)
3176 *LD = cast<LoadSDNode>(N);
3177 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003178}
3179
Evan Cheng533a0aa2006-04-19 20:35:22 +00003180/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3181/// match movlp{s|d}. The lower half elements should come from lower half of
3182/// V1 (and in order), and the upper half elements should come from the upper
3183/// half of V2 (and in order). And since V1 will become the source of the
3184/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003185static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3186 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003187 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003188 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003189 // Is V2 is a vector load, don't do this transformation. We will try to use
3190 // load folding shufps op.
3191 if (ISD::isNON_EXTLoad(V2))
3192 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003193
Nate Begeman5a5ca152009-04-29 05:20:52 +00003194 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Evan Cheng533a0aa2006-04-19 20:35:22 +00003196 if (NumElems != 2 && NumElems != 4)
3197 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003198 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003200 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003201 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003203 return false;
3204 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003205}
3206
Evan Cheng39623da2006-04-20 08:58:49 +00003207/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3208/// all the same.
3209static bool isSplatVector(SDNode *N) {
3210 if (N->getOpcode() != ISD::BUILD_VECTOR)
3211 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003212
Dan Gohman475871a2008-07-27 21:46:04 +00003213 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003214 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3215 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003216 return false;
3217 return true;
3218}
3219
Evan Cheng213d2cf2007-05-17 18:45:50 +00003220/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003221/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003222/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003223static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003224 SDValue V1 = N->getOperand(0);
3225 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003226 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3227 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003229 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003231 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3232 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003233 if (Opc != ISD::BUILD_VECTOR ||
3234 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 return false;
3236 } else if (Idx >= 0) {
3237 unsigned Opc = V1.getOpcode();
3238 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3239 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003240 if (Opc != ISD::BUILD_VECTOR ||
3241 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003242 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003243 }
3244 }
3245 return true;
3246}
3247
3248/// getZeroVector - Returns a vector of specified type with all zero elements.
3249///
Owen Andersone50ed302009-08-10 22:56:29 +00003250static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003251 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003252 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003253
Chris Lattner8a594482007-11-25 00:24:49 +00003254 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3255 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003256 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003257 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3259 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003260 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3262 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003263 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3265 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003266 }
Dale Johannesenace16102009-02-03 19:33:06 +00003267 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003268}
3269
Chris Lattner8a594482007-11-25 00:24:49 +00003270/// getOnesVector - Returns a vector of specified type with all bits set.
3271///
Owen Andersone50ed302009-08-10 22:56:29 +00003272static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003273 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003274
Chris Lattner8a594482007-11-25 00:24:49 +00003275 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3276 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003278 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003279 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003281 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003283 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003284}
3285
3286
Evan Cheng39623da2006-04-20 08:58:49 +00003287/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3288/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003289static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003290 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003291 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003292
Evan Cheng39623da2006-04-20 08:58:49 +00003293 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 SmallVector<int, 8> MaskVec;
3295 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003296
Nate Begeman5a5ca152009-04-29 05:20:52 +00003297 for (unsigned i = 0; i != NumElems; ++i) {
3298 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 MaskVec[i] = NumElems;
3300 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003301 }
Evan Cheng39623da2006-04-20 08:58:49 +00003302 }
Evan Cheng39623da2006-04-20 08:58:49 +00003303 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3305 SVOp->getOperand(1), &MaskVec[0]);
3306 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003307}
3308
Evan Cheng017dcc62006-04-21 01:05:10 +00003309/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3310/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003311static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 SDValue V2) {
3313 unsigned NumElems = VT.getVectorNumElements();
3314 SmallVector<int, 8> Mask;
3315 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003316 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 Mask.push_back(i);
3318 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003319}
3320
Nate Begeman9008ca62009-04-27 18:41:29 +00003321/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003322static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 SDValue V2) {
3324 unsigned NumElems = VT.getVectorNumElements();
3325 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003326 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 Mask.push_back(i);
3328 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003329 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003331}
3332
Nate Begeman9008ca62009-04-27 18:41:29 +00003333/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003334static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 SDValue V2) {
3336 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003337 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003338 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003339 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 Mask.push_back(i + Half);
3341 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003342 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003343 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003344}
3345
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003346/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003347static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 bool HasSSE2) {
3349 if (SV->getValueType(0).getVectorNumElements() <= 4)
3350 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003351
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003353 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 DebugLoc dl = SV->getDebugLoc();
3355 SDValue V1 = SV->getOperand(0);
3356 int NumElems = VT.getVectorNumElements();
3357 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003358
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 // unpack elements to the correct location
3360 while (NumElems > 4) {
3361 if (EltNo < NumElems/2) {
3362 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3363 } else {
3364 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3365 EltNo -= NumElems/2;
3366 }
3367 NumElems >>= 1;
3368 }
Eric Christopherfd179292009-08-27 18:07:15 +00003369
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 // Perform the splat.
3371 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003372 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3374 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003375}
3376
Evan Chengba05f722006-04-21 23:03:30 +00003377/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003378/// vector of zero or undef vector. This produces a shuffle where the low
3379/// element of V2 is swizzled into the zero/undef vector, landing at element
3380/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003381static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003382 bool isZero, bool HasSSE2,
3383 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003384 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003385 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3387 unsigned NumElems = VT.getVectorNumElements();
3388 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003389 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 // If this is the insertion idx, put the low elt of V2 here.
3391 MaskVec.push_back(i == Idx ? NumElems : i);
3392 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003393}
3394
Evan Chengf26ffe92008-05-29 08:22:04 +00003395/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3396/// a shuffle that is zero.
3397static
Nate Begeman9008ca62009-04-27 18:41:29 +00003398unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3399 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003400 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003402 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 int Idx = SVOp->getMaskElt(Index);
3404 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003405 ++NumZeros;
3406 continue;
3407 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003409 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003410 ++NumZeros;
3411 else
3412 break;
3413 }
3414 return NumZeros;
3415}
3416
3417/// isVectorShift - Returns true if the shuffle can be implemented as a
3418/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003419/// FIXME: split into pslldqi, psrldqi, palignr variants.
3420static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003421 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003423
3424 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003426 if (!NumZeros) {
3427 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003429 if (!NumZeros)
3430 return false;
3431 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003432 bool SeenV1 = false;
3433 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 for (int i = NumZeros; i < NumElems; ++i) {
3435 int Val = isLeft ? (i - NumZeros) : i;
3436 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3437 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003438 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003440 SeenV1 = true;
3441 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003443 SeenV2 = true;
3444 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003446 return false;
3447 }
3448 if (SeenV1 && SeenV2)
3449 return false;
3450
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003452 ShAmt = NumZeros;
3453 return true;
3454}
3455
3456
Evan Chengc78d3b42006-04-24 18:01:45 +00003457/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3458///
Dan Gohman475871a2008-07-27 21:46:04 +00003459static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003460 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003461 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003462 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003463 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003464
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003465 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003466 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003467 bool First = true;
3468 for (unsigned i = 0; i < 16; ++i) {
3469 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3470 if (ThisIsNonZero && First) {
3471 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003473 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003475 First = false;
3476 }
3477
3478 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003479 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003480 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3481 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003482 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003484 }
3485 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3487 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3488 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003489 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003491 } else
3492 ThisElt = LastElt;
3493
Gabor Greifba36cb52008-08-28 21:40:38 +00003494 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003496 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003497 }
3498 }
3499
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003501}
3502
Bill Wendlinga348c562007-03-22 18:42:45 +00003503/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003504///
Dan Gohman475871a2008-07-27 21:46:04 +00003505static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003506 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003507 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003508 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003509 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003510
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003511 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003512 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003513 bool First = true;
3514 for (unsigned i = 0; i < 8; ++i) {
3515 bool isNonZero = (NonZeros & (1 << i)) != 0;
3516 if (isNonZero) {
3517 if (First) {
3518 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003520 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003522 First = false;
3523 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003524 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003526 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003527 }
3528 }
3529
3530 return V;
3531}
3532
Evan Chengf26ffe92008-05-29 08:22:04 +00003533/// getVShift - Return a vector logical shift node.
3534///
Owen Andersone50ed302009-08-10 22:56:29 +00003535static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 unsigned NumBits, SelectionDAG &DAG,
3537 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003538 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003540 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003541 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3542 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3543 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003544 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003545}
3546
Dan Gohman475871a2008-07-27 21:46:04 +00003547SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003548X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3549 SelectionDAG &DAG) {
3550
3551 // Check if the scalar load can be widened into a vector load. And if
3552 // the address is "base + cst" see if the cst can be "absorbed" into
3553 // the shuffle mask.
3554 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3555 SDValue Ptr = LD->getBasePtr();
3556 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3557 return SDValue();
3558 EVT PVT = LD->getValueType(0);
3559 if (PVT != MVT::i32 && PVT != MVT::f32)
3560 return SDValue();
3561
3562 int FI = -1;
3563 int64_t Offset = 0;
3564 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3565 FI = FINode->getIndex();
3566 Offset = 0;
3567 } else if (Ptr.getOpcode() == ISD::ADD &&
3568 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3569 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3570 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3571 Offset = Ptr.getConstantOperandVal(1);
3572 Ptr = Ptr.getOperand(0);
3573 } else {
3574 return SDValue();
3575 }
3576
3577 SDValue Chain = LD->getChain();
3578 // Make sure the stack object alignment is at least 16.
3579 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3580 if (DAG.InferPtrAlignment(Ptr) < 16) {
3581 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003582 // Can't change the alignment. FIXME: It's possible to compute
3583 // the exact stack offset and reference FI + adjust offset instead.
3584 // If someone *really* cares about this. That's the way to implement it.
3585 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003586 } else {
3587 MFI->setObjectAlignment(FI, 16);
3588 }
3589 }
3590
3591 // (Offset % 16) must be multiple of 4. Then address is then
3592 // Ptr + (Offset & ~15).
3593 if (Offset < 0)
3594 return SDValue();
3595 if ((Offset % 16) & 3)
3596 return SDValue();
3597 int64_t StartOffset = Offset & ~15;
3598 if (StartOffset)
3599 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3600 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3601
3602 int EltNo = (Offset - StartOffset) >> 2;
3603 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3604 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003605 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3606 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003607 // Canonicalize it to a v4i32 shuffle.
3608 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3609 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3610 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3611 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3612 }
3613
3614 return SDValue();
3615}
3616
Nate Begeman1449f292010-03-24 22:19:06 +00003617/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3618/// vector of type 'VT', see if the elements can be replaced by a single large
3619/// load which has the same value as a build_vector whose operands are 'elts'.
3620///
3621/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3622///
3623/// FIXME: we'd also like to handle the case where the last elements are zero
3624/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3625/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003626static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3627 DebugLoc &dl, SelectionDAG &DAG) {
3628 EVT EltVT = VT.getVectorElementType();
3629 unsigned NumElems = Elts.size();
3630
Nate Begemanfdea31a2010-03-24 20:49:50 +00003631 LoadSDNode *LDBase = NULL;
3632 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003633
3634 // For each element in the initializer, see if we've found a load or an undef.
3635 // If we don't find an initial load element, or later load elements are
3636 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003637 for (unsigned i = 0; i < NumElems; ++i) {
3638 SDValue Elt = Elts[i];
3639
3640 if (!Elt.getNode() ||
3641 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3642 return SDValue();
3643 if (!LDBase) {
3644 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3645 return SDValue();
3646 LDBase = cast<LoadSDNode>(Elt.getNode());
3647 LastLoadedElt = i;
3648 continue;
3649 }
3650 if (Elt.getOpcode() == ISD::UNDEF)
3651 continue;
3652
3653 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3654 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3655 return SDValue();
3656 LastLoadedElt = i;
3657 }
Nate Begeman1449f292010-03-24 22:19:06 +00003658
3659 // If we have found an entire vector of loads and undefs, then return a large
3660 // load of the entire vector width starting at the base pointer. If we found
3661 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003662 if (LastLoadedElt == NumElems - 1) {
3663 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3664 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3665 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3666 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3667 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3668 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3669 LDBase->isVolatile(), LDBase->isNonTemporal(),
3670 LDBase->getAlignment());
3671 } else if (NumElems == 4 && LastLoadedElt == 1) {
3672 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3673 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3674 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3675 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3676 }
3677 return SDValue();
3678}
3679
Evan Chengc3630942009-12-09 21:00:30 +00003680SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003681X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003682 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003683 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003684 if (ISD::isBuildVectorAllZeros(Op.getNode())
3685 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003686 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3687 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3688 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003690 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003691
Gabor Greifba36cb52008-08-28 21:40:38 +00003692 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003693 return getOnesVector(Op.getValueType(), DAG, dl);
3694 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003695 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003696
Owen Andersone50ed302009-08-10 22:56:29 +00003697 EVT VT = Op.getValueType();
3698 EVT ExtVT = VT.getVectorElementType();
3699 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003700
3701 unsigned NumElems = Op.getNumOperands();
3702 unsigned NumZero = 0;
3703 unsigned NumNonZero = 0;
3704 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003705 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003706 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003707 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003708 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003709 if (Elt.getOpcode() == ISD::UNDEF)
3710 continue;
3711 Values.insert(Elt);
3712 if (Elt.getOpcode() != ISD::Constant &&
3713 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003714 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003715 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003716 NumZero++;
3717 else {
3718 NonZeros |= (1 << i);
3719 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003720 }
3721 }
3722
Dan Gohman7f321562007-06-25 16:23:39 +00003723 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003724 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003725 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003726 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003727
Chris Lattner67f453a2008-03-09 05:42:06 +00003728 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003729 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003730 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003731 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003732
Chris Lattner62098042008-03-09 01:05:04 +00003733 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3734 // the value are obviously zero, truncate the value to i32 and do the
3735 // insertion that way. Only do this if the value is non-constant or if the
3736 // value is a constant being inserted into element 0. It is cheaper to do
3737 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003739 (!IsAllConstants || Idx == 0)) {
3740 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3741 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3743 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003744
Chris Lattner62098042008-03-09 01:05:04 +00003745 // Truncate the value (which may itself be a constant) to i32, and
3746 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003748 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003749 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3750 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003751
Chris Lattner62098042008-03-09 01:05:04 +00003752 // Now we have our 32-bit value zero extended in the low element of
3753 // a vector. If Idx != 0, swizzle it into place.
3754 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003755 SmallVector<int, 4> Mask;
3756 Mask.push_back(Idx);
3757 for (unsigned i = 1; i != VecElts; ++i)
3758 Mask.push_back(i);
3759 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003760 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003761 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003762 }
Dale Johannesenace16102009-02-03 19:33:06 +00003763 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003764 }
3765 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003766
Chris Lattner19f79692008-03-08 22:59:52 +00003767 // If we have a constant or non-constant insertion into the low element of
3768 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3769 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003770 // depending on what the source datatype is.
3771 if (Idx == 0) {
3772 if (NumZero == 0) {
3773 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3775 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003776 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3777 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3778 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3779 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3781 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3782 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003783 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3784 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3785 Subtarget->hasSSE2(), DAG);
3786 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3787 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003788 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003789
3790 // Is it a vector logical left shift?
3791 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003792 X86::isZeroNode(Op.getOperand(0)) &&
3793 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003794 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003795 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003796 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003797 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003798 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003799 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003800
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003801 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003802 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003803
Chris Lattner19f79692008-03-08 22:59:52 +00003804 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3805 // is a non-constant being inserted into an element other than the low one,
3806 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3807 // movd/movss) to move this into the low element, then shuffle it into
3808 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003809 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003810 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003811
Evan Cheng0db9fe62006-04-25 20:13:52 +00003812 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003813 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3814 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003816 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003817 MaskVec.push_back(i == Idx ? 0 : 1);
3818 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003819 }
3820 }
3821
Chris Lattner67f453a2008-03-09 05:42:06 +00003822 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003823 if (Values.size() == 1) {
3824 if (EVTBits == 32) {
3825 // Instead of a shuffle like this:
3826 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3827 // Check if it's possible to issue this instead.
3828 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3829 unsigned Idx = CountTrailingZeros_32(NonZeros);
3830 SDValue Item = Op.getOperand(Idx);
3831 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3832 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3833 }
Dan Gohman475871a2008-07-27 21:46:04 +00003834 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003835 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003836
Dan Gohmana3941172007-07-24 22:55:08 +00003837 // A vector full of immediates; various special cases are already
3838 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003839 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003840 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003841
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003842 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003843 if (EVTBits == 64) {
3844 if (NumNonZero == 1) {
3845 // One half is zero or undef.
3846 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003847 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003848 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003849 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3850 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003851 }
Dan Gohman475871a2008-07-27 21:46:04 +00003852 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003853 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003854
3855 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003856 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003857 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003858 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003859 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003860 }
3861
Bill Wendling826f36f2007-03-28 00:57:11 +00003862 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003863 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003864 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003865 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003866 }
3867
3868 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003869 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003870 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003871 if (NumElems == 4 && NumZero > 0) {
3872 for (unsigned i = 0; i < 4; ++i) {
3873 bool isZero = !(NonZeros & (1 << i));
3874 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003875 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003876 else
Dale Johannesenace16102009-02-03 19:33:06 +00003877 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003878 }
3879
3880 for (unsigned i = 0; i < 2; ++i) {
3881 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3882 default: break;
3883 case 0:
3884 V[i] = V[i*2]; // Must be a zero vector.
3885 break;
3886 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003888 break;
3889 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003891 break;
3892 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003894 break;
3895 }
3896 }
3897
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003899 bool Reverse = (NonZeros & 0x3) == 2;
3900 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003902 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3903 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3905 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003906 }
3907
Nate Begemanfdea31a2010-03-24 20:49:50 +00003908 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3909 // Check for a build vector of consecutive loads.
3910 for (unsigned i = 0; i < NumElems; ++i)
3911 V[i] = Op.getOperand(i);
3912
3913 // Check for elements which are consecutive loads.
3914 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3915 if (LD.getNode())
3916 return LD;
3917
3918 // For SSE 4.1, use inserts into undef.
3919 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003920 V[0] = DAG.getUNDEF(VT);
3921 for (unsigned i = 0; i < NumElems; ++i)
3922 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3923 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3924 Op.getOperand(i), DAG.getIntPtrConstant(i));
3925 return V[0];
3926 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003927
3928 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003929 // e.g. for v4f32
3930 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3931 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3932 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003933 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003934 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003935 NumElems >>= 1;
3936 while (NumElems != 0) {
3937 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003939 NumElems >>= 1;
3940 }
3941 return V[0];
3942 }
Dan Gohman475871a2008-07-27 21:46:04 +00003943 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003944}
3945
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003946SDValue
3947X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3948 // We support concatenate two MMX registers and place them in a MMX
3949 // register. This is better than doing a stack convert.
3950 DebugLoc dl = Op.getDebugLoc();
3951 EVT ResVT = Op.getValueType();
3952 assert(Op.getNumOperands() == 2);
3953 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3954 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3955 int Mask[2];
3956 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3957 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3958 InVec = Op.getOperand(1);
3959 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3960 unsigned NumElts = ResVT.getVectorNumElements();
3961 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3962 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3963 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3964 } else {
3965 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3966 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3967 Mask[0] = 0; Mask[1] = 2;
3968 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3969 }
3970 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3971}
3972
Nate Begemanb9a47b82009-02-23 08:49:38 +00003973// v8i16 shuffles - Prefer shuffles in the following order:
3974// 1. [all] pshuflw, pshufhw, optional move
3975// 2. [ssse3] 1 x pshufb
3976// 3. [ssse3] 2 x pshufb + 1 x por
3977// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003978static
Nate Begeman9008ca62009-04-27 18:41:29 +00003979SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3980 SelectionDAG &DAG, X86TargetLowering &TLI) {
3981 SDValue V1 = SVOp->getOperand(0);
3982 SDValue V2 = SVOp->getOperand(1);
3983 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003985
Nate Begemanb9a47b82009-02-23 08:49:38 +00003986 // Determine if more than 1 of the words in each of the low and high quadwords
3987 // of the result come from the same quadword of one of the two inputs. Undef
3988 // mask values count as coming from any quadword, for better codegen.
3989 SmallVector<unsigned, 4> LoQuad(4);
3990 SmallVector<unsigned, 4> HiQuad(4);
3991 BitVector InputQuads(4);
3992 for (unsigned i = 0; i < 8; ++i) {
3993 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003995 MaskVals.push_back(EltIdx);
3996 if (EltIdx < 0) {
3997 ++Quad[0];
3998 ++Quad[1];
3999 ++Quad[2];
4000 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004001 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002 }
4003 ++Quad[EltIdx / 4];
4004 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004005 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004006
Nate Begemanb9a47b82009-02-23 08:49:38 +00004007 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004008 unsigned MaxQuad = 1;
4009 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004010 if (LoQuad[i] > MaxQuad) {
4011 BestLoQuad = i;
4012 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004013 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004014 }
4015
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004017 MaxQuad = 1;
4018 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004019 if (HiQuad[i] > MaxQuad) {
4020 BestHiQuad = i;
4021 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004022 }
4023 }
4024
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004026 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004027 // single pshufb instruction is necessary. If There are more than 2 input
4028 // quads, disable the next transformation since it does not help SSSE3.
4029 bool V1Used = InputQuads[0] || InputQuads[1];
4030 bool V2Used = InputQuads[2] || InputQuads[3];
4031 if (TLI.getSubtarget()->hasSSSE3()) {
4032 if (InputQuads.count() == 2 && V1Used && V2Used) {
4033 BestLoQuad = InputQuads.find_first();
4034 BestHiQuad = InputQuads.find_next(BestLoQuad);
4035 }
4036 if (InputQuads.count() > 2) {
4037 BestLoQuad = -1;
4038 BestHiQuad = -1;
4039 }
4040 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004041
Nate Begemanb9a47b82009-02-23 08:49:38 +00004042 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4043 // the shuffle mask. If a quad is scored as -1, that means that it contains
4044 // words from all 4 input quadwords.
4045 SDValue NewV;
4046 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 SmallVector<int, 8> MaskV;
4048 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4049 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004050 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004051 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4052 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4053 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004054
Nate Begemanb9a47b82009-02-23 08:49:38 +00004055 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4056 // source words for the shuffle, to aid later transformations.
4057 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004058 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004059 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004061 if (idx != (int)i)
4062 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004063 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004064 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 AllWordsInNewV = false;
4066 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004067 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004068
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4070 if (AllWordsInNewV) {
4071 for (int i = 0; i != 8; ++i) {
4072 int idx = MaskVals[i];
4073 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004074 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004075 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 if ((idx != i) && idx < 4)
4077 pshufhw = false;
4078 if ((idx != i) && idx > 3)
4079 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004080 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 V1 = NewV;
4082 V2Used = false;
4083 BestLoQuad = 0;
4084 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004085 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004086
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4088 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004089 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004090 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004092 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004093 }
Eric Christopherfd179292009-08-27 18:07:15 +00004094
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 // If we have SSSE3, and all words of the result are from 1 input vector,
4096 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4097 // is present, fall back to case 4.
4098 if (TLI.getSubtarget()->hasSSSE3()) {
4099 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004100
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004102 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 // mask, and elements that come from V1 in the V2 mask, so that the two
4104 // results can be OR'd together.
4105 bool TwoInputs = V1Used && V2Used;
4106 for (unsigned i = 0; i != 8; ++i) {
4107 int EltIdx = MaskVals[i] * 2;
4108 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4110 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 continue;
4112 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4114 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004117 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004118 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004120 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004122
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 // Calculate the shuffle mask for the second input, shuffle it, and
4124 // OR it with the first shuffled input.
4125 pshufbMask.clear();
4126 for (unsigned i = 0; i != 8; ++i) {
4127 int EltIdx = MaskVals[i] * 2;
4128 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4130 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004131 continue;
4132 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4134 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004137 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004138 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 MVT::v16i8, &pshufbMask[0], 16));
4140 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4141 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 }
4143
4144 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4145 // and update MaskVals with new element order.
4146 BitVector InOrder(8);
4147 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 for (int i = 0; i != 4; ++i) {
4150 int idx = MaskVals[i];
4151 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 InOrder.set(i);
4154 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004155 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 InOrder.set(i);
4157 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 }
4160 }
4161 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004162 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 }
Eric Christopherfd179292009-08-27 18:07:15 +00004166
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4168 // and update MaskVals with the new element order.
4169 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 for (unsigned i = 4; i != 8; ++i) {
4174 int idx = MaskVals[i];
4175 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 InOrder.set(i);
4178 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 InOrder.set(i);
4181 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 }
4184 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 }
Eric Christopherfd179292009-08-27 18:07:15 +00004188
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 // In case BestHi & BestLo were both -1, which means each quadword has a word
4190 // from each of the four input quadwords, calculate the InOrder bitvector now
4191 // before falling through to the insert/extract cleanup.
4192 if (BestLoQuad == -1 && BestHiQuad == -1) {
4193 NewV = V1;
4194 for (int i = 0; i != 8; ++i)
4195 if (MaskVals[i] < 0 || MaskVals[i] == i)
4196 InOrder.set(i);
4197 }
Eric Christopherfd179292009-08-27 18:07:15 +00004198
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 // The other elements are put in the right place using pextrw and pinsrw.
4200 for (unsigned i = 0; i != 8; ++i) {
4201 if (InOrder[i])
4202 continue;
4203 int EltIdx = MaskVals[i];
4204 if (EltIdx < 0)
4205 continue;
4206 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004208 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 DAG.getIntPtrConstant(i));
4213 }
4214 return NewV;
4215}
4216
4217// v16i8 shuffles - Prefer shuffles in the following order:
4218// 1. [ssse3] 1 x pshufb
4219// 2. [ssse3] 2 x pshufb + 1 x por
4220// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4221static
Nate Begeman9008ca62009-04-27 18:41:29 +00004222SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4223 SelectionDAG &DAG, X86TargetLowering &TLI) {
4224 SDValue V1 = SVOp->getOperand(0);
4225 SDValue V2 = SVOp->getOperand(1);
4226 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004229
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004231 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 // present, fall back to case 3.
4233 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4234 bool V1Only = true;
4235 bool V2Only = true;
4236 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004238 if (EltIdx < 0)
4239 continue;
4240 if (EltIdx < 16)
4241 V2Only = false;
4242 else
4243 V1Only = false;
4244 }
Eric Christopherfd179292009-08-27 18:07:15 +00004245
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4247 if (TLI.getSubtarget()->hasSSSE3()) {
4248 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004249
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004251 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 //
4253 // Otherwise, we have elements from both input vectors, and must zero out
4254 // elements that come from V2 in the first mask, and V1 in the second mask
4255 // so that we can OR them together.
4256 bool TwoInputs = !(V1Only || V2Only);
4257 for (unsigned i = 0; i != 16; ++i) {
4258 int EltIdx = MaskVals[i];
4259 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004261 continue;
4262 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 }
4265 // If all the elements are from V2, assign it to V1 and return after
4266 // building the first pshufb.
4267 if (V2Only)
4268 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004270 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 if (!TwoInputs)
4273 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004274
Nate Begemanb9a47b82009-02-23 08:49:38 +00004275 // Calculate the shuffle mask for the second input, shuffle it, and
4276 // OR it with the first shuffled input.
4277 pshufbMask.clear();
4278 for (unsigned i = 0; i != 16; ++i) {
4279 int EltIdx = MaskVals[i];
4280 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004282 continue;
4283 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004287 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 MVT::v16i8, &pshufbMask[0], 16));
4289 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004290 }
Eric Christopherfd179292009-08-27 18:07:15 +00004291
Nate Begemanb9a47b82009-02-23 08:49:38 +00004292 // No SSSE3 - Calculate in place words and then fix all out of place words
4293 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4294 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4296 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004297 SDValue NewV = V2Only ? V2 : V1;
4298 for (int i = 0; i != 8; ++i) {
4299 int Elt0 = MaskVals[i*2];
4300 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004301
Nate Begemanb9a47b82009-02-23 08:49:38 +00004302 // This word of the result is all undef, skip it.
4303 if (Elt0 < 0 && Elt1 < 0)
4304 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004305
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 // This word of the result is already in the correct place, skip it.
4307 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4308 continue;
4309 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4310 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004311
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4313 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4314 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004315
4316 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4317 // using a single extract together, load it and store it.
4318 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004320 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004322 DAG.getIntPtrConstant(i));
4323 continue;
4324 }
4325
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004327 // source byte is not also odd, shift the extracted word left 8 bits
4328 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004329 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004330 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004331 DAG.getIntPtrConstant(Elt1 / 2));
4332 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004335 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4337 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 }
4339 // If Elt0 is defined, extract it from the appropriate source. If the
4340 // source byte is not also even, shift the extracted word right 8 bits. If
4341 // Elt1 was also defined, OR the extracted values together before
4342 // inserting them in the result.
4343 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004345 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4346 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004347 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004349 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4351 DAG.getConstant(0x00FF, MVT::i16));
4352 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 : InsElt0;
4354 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004355 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004356 DAG.getIntPtrConstant(i));
4357 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004359}
4360
Evan Cheng7a831ce2007-12-15 03:00:47 +00004361/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4362/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4363/// done when every pair / quad of shuffle mask elements point to elements in
4364/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004365/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4366static
Nate Begeman9008ca62009-04-27 18:41:29 +00004367SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4368 SelectionDAG &DAG,
4369 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004370 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 SDValue V1 = SVOp->getOperand(0);
4372 SDValue V2 = SVOp->getOperand(1);
4373 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004374 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004376 EVT MaskEltVT = MaskVT.getVectorElementType();
4377 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004379 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 case MVT::v4f32: NewVT = MVT::v2f64; break;
4381 case MVT::v4i32: NewVT = MVT::v2i64; break;
4382 case MVT::v8i16: NewVT = MVT::v4i32; break;
4383 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004384 }
4385
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004386 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004387 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004389 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004391 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 int Scale = NumElems / NewWidth;
4393 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004394 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 int StartIdx = -1;
4396 for (int j = 0; j < Scale; ++j) {
4397 int EltIdx = SVOp->getMaskElt(i+j);
4398 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004399 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004401 StartIdx = EltIdx - (EltIdx % Scale);
4402 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004403 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004404 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 if (StartIdx == -1)
4406 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004407 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004409 }
4410
Dale Johannesenace16102009-02-03 19:33:06 +00004411 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4412 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004414}
4415
Evan Chengd880b972008-05-09 21:53:03 +00004416/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004417///
Owen Andersone50ed302009-08-10 22:56:29 +00004418static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 SDValue SrcOp, SelectionDAG &DAG,
4420 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004422 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004423 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004424 LD = dyn_cast<LoadSDNode>(SrcOp);
4425 if (!LD) {
4426 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4427 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004428 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4429 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004430 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4431 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004432 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004433 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004435 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4436 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4437 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4438 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004439 SrcOp.getOperand(0)
4440 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004441 }
4442 }
4443 }
4444
Dale Johannesenace16102009-02-03 19:33:06 +00004445 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4446 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004447 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004448 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004449}
4450
Evan Chengace3c172008-07-22 21:13:36 +00004451/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4452/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004453static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004454LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4455 SDValue V1 = SVOp->getOperand(0);
4456 SDValue V2 = SVOp->getOperand(1);
4457 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004458 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004459
Evan Chengace3c172008-07-22 21:13:36 +00004460 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004461 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004462 SmallVector<int, 8> Mask1(4U, -1);
4463 SmallVector<int, 8> PermMask;
4464 SVOp->getMask(PermMask);
4465
Evan Chengace3c172008-07-22 21:13:36 +00004466 unsigned NumHi = 0;
4467 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004468 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 int Idx = PermMask[i];
4470 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004471 Locs[i] = std::make_pair(-1, -1);
4472 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4474 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004475 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004477 NumLo++;
4478 } else {
4479 Locs[i] = std::make_pair(1, NumHi);
4480 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004482 NumHi++;
4483 }
4484 }
4485 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004486
Evan Chengace3c172008-07-22 21:13:36 +00004487 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004488 // If no more than two elements come from either vector. This can be
4489 // implemented with two shuffles. First shuffle gather the elements.
4490 // The second shuffle, which takes the first shuffle as both of its
4491 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004493
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004495
Evan Chengace3c172008-07-22 21:13:36 +00004496 for (unsigned i = 0; i != 4; ++i) {
4497 if (Locs[i].first == -1)
4498 continue;
4499 else {
4500 unsigned Idx = (i < 2) ? 0 : 4;
4501 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004503 }
4504 }
4505
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004507 } else if (NumLo == 3 || NumHi == 3) {
4508 // Otherwise, we must have three elements from one vector, call it X, and
4509 // one element from the other, call it Y. First, use a shufps to build an
4510 // intermediate vector with the one element from Y and the element from X
4511 // that will be in the same half in the final destination (the indexes don't
4512 // matter). Then, use a shufps to build the final vector, taking the half
4513 // containing the element from Y from the intermediate, and the other half
4514 // from X.
4515 if (NumHi == 3) {
4516 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004517 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004518 std::swap(V1, V2);
4519 }
4520
4521 // Find the element from V2.
4522 unsigned HiIndex;
4523 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 int Val = PermMask[HiIndex];
4525 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004526 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004527 if (Val >= 4)
4528 break;
4529 }
4530
Nate Begeman9008ca62009-04-27 18:41:29 +00004531 Mask1[0] = PermMask[HiIndex];
4532 Mask1[1] = -1;
4533 Mask1[2] = PermMask[HiIndex^1];
4534 Mask1[3] = -1;
4535 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004536
4537 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 Mask1[0] = PermMask[0];
4539 Mask1[1] = PermMask[1];
4540 Mask1[2] = HiIndex & 1 ? 6 : 4;
4541 Mask1[3] = HiIndex & 1 ? 4 : 6;
4542 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004543 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 Mask1[0] = HiIndex & 1 ? 2 : 0;
4545 Mask1[1] = HiIndex & 1 ? 0 : 2;
4546 Mask1[2] = PermMask[2];
4547 Mask1[3] = PermMask[3];
4548 if (Mask1[2] >= 0)
4549 Mask1[2] += 4;
4550 if (Mask1[3] >= 0)
4551 Mask1[3] += 4;
4552 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004553 }
Evan Chengace3c172008-07-22 21:13:36 +00004554 }
4555
4556 // Break it into (shuffle shuffle_hi, shuffle_lo).
4557 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 SmallVector<int,8> LoMask(4U, -1);
4559 SmallVector<int,8> HiMask(4U, -1);
4560
4561 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004562 unsigned MaskIdx = 0;
4563 unsigned LoIdx = 0;
4564 unsigned HiIdx = 2;
4565 for (unsigned i = 0; i != 4; ++i) {
4566 if (i == 2) {
4567 MaskPtr = &HiMask;
4568 MaskIdx = 1;
4569 LoIdx = 0;
4570 HiIdx = 2;
4571 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004572 int Idx = PermMask[i];
4573 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004574 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004576 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004578 LoIdx++;
4579 } else {
4580 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004582 HiIdx++;
4583 }
4584 }
4585
Nate Begeman9008ca62009-04-27 18:41:29 +00004586 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4587 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4588 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004589 for (unsigned i = 0; i != 4; ++i) {
4590 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004591 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004592 } else {
4593 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004595 }
4596 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004598}
4599
Dan Gohman475871a2008-07-27 21:46:04 +00004600SDValue
4601X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004603 SDValue V1 = Op.getOperand(0);
4604 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004605 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004606 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004608 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004609 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4610 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004611 bool V1IsSplat = false;
4612 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004613
Nate Begeman9008ca62009-04-27 18:41:29 +00004614 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004615 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004616
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 // Promote splats to v4f32.
4618 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004619 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 return Op;
4621 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004622 }
4623
Evan Cheng7a831ce2007-12-15 03:00:47 +00004624 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4625 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004628 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004629 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004630 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004632 // FIXME: Figure out a cleaner way to do this.
4633 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004634 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004636 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4638 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4639 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004640 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004641 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4643 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004644 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004646 }
4647 }
Eric Christopherfd179292009-08-27 18:07:15 +00004648
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 if (X86::isPSHUFDMask(SVOp))
4650 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004651
Evan Chengf26ffe92008-05-29 08:22:04 +00004652 // Check if this can be converted into a logical shift.
4653 bool isLeft = false;
4654 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004655 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004657 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004658 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004659 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004660 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004661 EVT EltVT = VT.getVectorElementType();
4662 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004663 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004664 }
Eric Christopherfd179292009-08-27 18:07:15 +00004665
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004667 if (V1IsUndef)
4668 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004669 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004670 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004671 if (!isMMX)
4672 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004673 }
Eric Christopherfd179292009-08-27 18:07:15 +00004674
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 // FIXME: fold these into legal mask.
4676 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4677 X86::isMOVSLDUPMask(SVOp) ||
4678 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004679 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004680 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004681 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004682
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 if (ShouldXformToMOVHLPS(SVOp) ||
4684 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4685 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004686
Evan Chengf26ffe92008-05-29 08:22:04 +00004687 if (isShift) {
4688 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004689 EVT EltVT = VT.getVectorElementType();
4690 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004691 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004692 }
Eric Christopherfd179292009-08-27 18:07:15 +00004693
Evan Cheng9eca5e82006-10-25 21:49:50 +00004694 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004695 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4696 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004697 V1IsSplat = isSplatVector(V1.getNode());
4698 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004699
Chris Lattner8a594482007-11-25 00:24:49 +00004700 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004701 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 Op = CommuteVectorShuffle(SVOp, DAG);
4703 SVOp = cast<ShuffleVectorSDNode>(Op);
4704 V1 = SVOp->getOperand(0);
4705 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004706 std::swap(V1IsSplat, V2IsSplat);
4707 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004708 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004709 }
4710
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4712 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004713 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 return V1;
4715 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4716 // the instruction selector will not match, so get a canonical MOVL with
4717 // swapped operands to undo the commute.
4718 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004719 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004720
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4722 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4723 X86::isUNPCKLMask(SVOp) ||
4724 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004725 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004726
Evan Cheng9bbbb982006-10-25 20:48:19 +00004727 if (V2IsSplat) {
4728 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004729 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004730 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 SDValue NewMask = NormalizeMask(SVOp, DAG);
4732 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4733 if (NSVOp != SVOp) {
4734 if (X86::isUNPCKLMask(NSVOp, true)) {
4735 return NewMask;
4736 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4737 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004738 }
4739 }
4740 }
4741
Evan Cheng9eca5e82006-10-25 21:49:50 +00004742 if (Commuted) {
4743 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004744 // FIXME: this seems wrong.
4745 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4746 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4747 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4748 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4749 X86::isUNPCKLMask(NewSVOp) ||
4750 X86::isUNPCKHMask(NewSVOp))
4751 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004752 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004753
Nate Begemanb9a47b82009-02-23 08:49:38 +00004754 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004755
4756 // Normalize the node to match x86 shuffle ops if needed
4757 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4758 return CommuteVectorShuffle(SVOp, DAG);
4759
4760 // Check for legal shuffle and return?
4761 SmallVector<int, 16> PermMask;
4762 SVOp->getMask(PermMask);
4763 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004764 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004765
Evan Cheng14b32e12007-12-11 01:46:18 +00004766 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004768 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004769 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004770 return NewOp;
4771 }
4772
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004775 if (NewOp.getNode())
4776 return NewOp;
4777 }
Eric Christopherfd179292009-08-27 18:07:15 +00004778
Evan Chengace3c172008-07-22 21:13:36 +00004779 // Handle all 4 wide cases with a number of shuffles except for MMX.
4780 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004781 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782
Dan Gohman475871a2008-07-27 21:46:04 +00004783 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004784}
4785
Dan Gohman475871a2008-07-27 21:46:04 +00004786SDValue
4787X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004788 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004789 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004790 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004791 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004792 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004793 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004795 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004796 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004797 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004798 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4799 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4800 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4802 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004803 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004805 Op.getOperand(0)),
4806 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004807 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004808 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004809 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004810 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004811 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004813 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4814 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004815 // result has a single use which is a store or a bitcast to i32. And in
4816 // the case of a store, it's not worth it if the index is a constant 0,
4817 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004818 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004819 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004820 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004821 if ((User->getOpcode() != ISD::STORE ||
4822 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4823 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004824 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004826 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4828 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004829 Op.getOperand(0)),
4830 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4832 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004833 // ExtractPS works with constant index.
4834 if (isa<ConstantSDNode>(Op.getOperand(1)))
4835 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004836 }
Dan Gohman475871a2008-07-27 21:46:04 +00004837 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004838}
4839
4840
Dan Gohman475871a2008-07-27 21:46:04 +00004841SDValue
4842X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004844 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004845
Evan Cheng62a3f152008-03-24 21:52:23 +00004846 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004847 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004848 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004849 return Res;
4850 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004851
Owen Andersone50ed302009-08-10 22:56:29 +00004852 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004853 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004854 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004855 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004856 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004857 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004858 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4860 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004861 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004863 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004865 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004866 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004867 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004868 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004869 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004870 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004871 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004872 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004873 if (Idx == 0)
4874 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004875
Evan Cheng0db9fe62006-04-25 20:13:52 +00004876 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004877 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004878 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004879 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004880 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004881 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004882 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004883 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004884 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4885 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4886 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004887 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004888 if (Idx == 0)
4889 return Op;
4890
4891 // UNPCKHPD the element to the lowest double word, then movsd.
4892 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4893 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004894 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004895 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004896 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004897 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004898 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004899 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004900 }
4901
Dan Gohman475871a2008-07-27 21:46:04 +00004902 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004903}
4904
Dan Gohman475871a2008-07-27 21:46:04 +00004905SDValue
4906X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004907 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004908 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004909 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004910
Dan Gohman475871a2008-07-27 21:46:04 +00004911 SDValue N0 = Op.getOperand(0);
4912 SDValue N1 = Op.getOperand(1);
4913 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004914
Dan Gohman8a55ce42009-09-23 21:02:20 +00004915 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004916 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004917 unsigned Opc;
4918 if (VT == MVT::v8i16)
4919 Opc = X86ISD::PINSRW;
4920 else if (VT == MVT::v4i16)
4921 Opc = X86ISD::MMX_PINSRW;
4922 else if (VT == MVT::v16i8)
4923 Opc = X86ISD::PINSRB;
4924 else
4925 Opc = X86ISD::PINSRB;
4926
Nate Begeman14d12ca2008-02-11 04:19:36 +00004927 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4928 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004929 if (N1.getValueType() != MVT::i32)
4930 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4931 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004932 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004933 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004934 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004935 // Bits [7:6] of the constant are the source select. This will always be
4936 // zero here. The DAG Combiner may combine an extract_elt index into these
4937 // bits. For example (insert (extract, 3), 2) could be matched by putting
4938 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004939 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004940 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004941 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004942 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004943 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004944 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004945 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004946 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004947 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004948 // PINSR* works with constant index.
4949 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004950 }
Dan Gohman475871a2008-07-27 21:46:04 +00004951 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004952}
4953
Dan Gohman475871a2008-07-27 21:46:04 +00004954SDValue
4955X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004956 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004957 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004958
4959 if (Subtarget->hasSSE41())
4960 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4961
Dan Gohman8a55ce42009-09-23 21:02:20 +00004962 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004963 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004964
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004965 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004966 SDValue N0 = Op.getOperand(0);
4967 SDValue N1 = Op.getOperand(1);
4968 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004969
Dan Gohman8a55ce42009-09-23 21:02:20 +00004970 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004971 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4972 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004973 if (N1.getValueType() != MVT::i32)
4974 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4975 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004976 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004977 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4978 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004979 }
Dan Gohman475871a2008-07-27 21:46:04 +00004980 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004981}
4982
Dan Gohman475871a2008-07-27 21:46:04 +00004983SDValue
4984X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004985 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 if (Op.getValueType() == MVT::v2f32)
4987 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4988 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4989 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004990 Op.getOperand(0))));
4991
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4993 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004994
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4996 EVT VT = MVT::v2i32;
4997 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004998 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004999 case MVT::v16i8:
5000 case MVT::v8i16:
5001 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005002 break;
5003 }
Dale Johannesenace16102009-02-03 19:33:06 +00005004 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5005 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006}
5007
Bill Wendling056292f2008-09-16 21:48:12 +00005008// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5009// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5010// one of the above mentioned nodes. It has to be wrapped because otherwise
5011// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5012// be used to form addressing mode. These wrapped nodes will be selected
5013// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005014SDValue
5015X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005017
Chris Lattner41621a22009-06-26 19:22:52 +00005018 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5019 // global base reg.
5020 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005021 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005022 CodeModel::Model M = getTargetMachine().getCodeModel();
5023
Chris Lattner4f066492009-07-11 20:29:19 +00005024 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005025 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005026 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005027 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005028 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005029 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005030 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005031
Evan Cheng1606e8e2009-03-13 07:51:59 +00005032 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005033 CP->getAlignment(),
5034 CP->getOffset(), OpFlag);
5035 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005036 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005037 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005038 if (OpFlag) {
5039 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005040 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005041 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005042 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043 }
5044
5045 return Result;
5046}
5047
Chris Lattner18c59872009-06-27 04:16:01 +00005048SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5049 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005050
Chris Lattner18c59872009-06-27 04:16:01 +00005051 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5052 // global base reg.
5053 unsigned char OpFlag = 0;
5054 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005055 CodeModel::Model M = getTargetMachine().getCodeModel();
5056
Chris Lattner4f066492009-07-11 20:29:19 +00005057 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005058 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005059 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005060 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005061 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005062 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005063 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005064
Chris Lattner18c59872009-06-27 04:16:01 +00005065 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5066 OpFlag);
5067 DebugLoc DL = JT->getDebugLoc();
5068 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005069
Chris Lattner18c59872009-06-27 04:16:01 +00005070 // With PIC, the address is actually $g + Offset.
5071 if (OpFlag) {
5072 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5073 DAG.getNode(X86ISD::GlobalBaseReg,
5074 DebugLoc::getUnknownLoc(), getPointerTy()),
5075 Result);
5076 }
Eric Christopherfd179292009-08-27 18:07:15 +00005077
Chris Lattner18c59872009-06-27 04:16:01 +00005078 return Result;
5079}
5080
5081SDValue
5082X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5083 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005084
Chris Lattner18c59872009-06-27 04:16:01 +00005085 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5086 // global base reg.
5087 unsigned char OpFlag = 0;
5088 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005089 CodeModel::Model M = getTargetMachine().getCodeModel();
5090
Chris Lattner4f066492009-07-11 20:29:19 +00005091 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005092 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005093 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005094 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005095 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005096 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005097 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005098
Chris Lattner18c59872009-06-27 04:16:01 +00005099 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005100
Chris Lattner18c59872009-06-27 04:16:01 +00005101 DebugLoc DL = Op.getDebugLoc();
5102 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005103
5104
Chris Lattner18c59872009-06-27 04:16:01 +00005105 // With PIC, the address is actually $g + Offset.
5106 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005107 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005108 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5109 DAG.getNode(X86ISD::GlobalBaseReg,
5110 DebugLoc::getUnknownLoc(),
5111 getPointerTy()),
5112 Result);
5113 }
Eric Christopherfd179292009-08-27 18:07:15 +00005114
Chris Lattner18c59872009-06-27 04:16:01 +00005115 return Result;
5116}
5117
Dan Gohman475871a2008-07-27 21:46:04 +00005118SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005119X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005120 // Create the TargetBlockAddressAddress node.
5121 unsigned char OpFlags =
5122 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005123 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005124 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5125 DebugLoc dl = Op.getDebugLoc();
5126 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5127 /*isTarget=*/true, OpFlags);
5128
Dan Gohmanf705adb2009-10-30 01:28:02 +00005129 if (Subtarget->isPICStyleRIPRel() &&
5130 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005131 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5132 else
5133 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005134
Dan Gohman29cbade2009-11-20 23:18:13 +00005135 // With PIC, the address is actually $g + Offset.
5136 if (isGlobalRelativeToPICBase(OpFlags)) {
5137 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5138 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5139 Result);
5140 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005141
5142 return Result;
5143}
5144
5145SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005146X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005147 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005148 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005149 // Create the TargetGlobalAddress node, folding in the constant
5150 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005151 unsigned char OpFlags =
5152 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005153 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005154 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005155 if (OpFlags == X86II::MO_NO_FLAG &&
5156 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005157 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005158 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005159 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005160 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005161 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005162 }
Eric Christopherfd179292009-08-27 18:07:15 +00005163
Chris Lattner4f066492009-07-11 20:29:19 +00005164 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005165 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005166 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5167 else
5168 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005169
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005170 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005171 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005172 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5173 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005174 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005176
Chris Lattner36c25012009-07-10 07:34:39 +00005177 // For globals that require a load from a stub to get the address, emit the
5178 // load.
5179 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005180 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005181 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005182
Dan Gohman6520e202008-10-18 02:06:02 +00005183 // If there was a non-zero offset that we didn't fold, create an explicit
5184 // addition for it.
5185 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005186 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005187 DAG.getConstant(Offset, getPointerTy()));
5188
Evan Cheng0db9fe62006-04-25 20:13:52 +00005189 return Result;
5190}
5191
Evan Chengda43bcf2008-09-24 00:05:32 +00005192SDValue
5193X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5194 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005195 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005196 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005197}
5198
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005199static SDValue
5200GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005201 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005202 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005203 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005205 DebugLoc dl = GA->getDebugLoc();
5206 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5207 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005208 GA->getOffset(),
5209 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005210 if (InFlag) {
5211 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005212 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005213 } else {
5214 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005215 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005216 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005217
5218 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5219 MFI->setHasCalls(true);
5220
Rafael Espindola15f1b662009-04-24 12:59:40 +00005221 SDValue Flag = Chain.getValue(1);
5222 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005223}
5224
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005225// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005226static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005227LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005228 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005230 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5231 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005232 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005233 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005234 PtrVT), InFlag);
5235 InFlag = Chain.getValue(1);
5236
Chris Lattnerb903bed2009-06-26 21:20:29 +00005237 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005238}
5239
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005240// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005241static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005242LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005243 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005244 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5245 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005246}
5247
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005248// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5249// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005250static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005251 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005252 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005253 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005254 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005255 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5256 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005257 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005259
5260 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005261 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005262
Chris Lattnerb903bed2009-06-26 21:20:29 +00005263 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005264 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5265 // initialexec.
5266 unsigned WrapperKind = X86ISD::Wrapper;
5267 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005268 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005269 } else if (is64Bit) {
5270 assert(model == TLSModel::InitialExec);
5271 OperandFlags = X86II::MO_GOTTPOFF;
5272 WrapperKind = X86ISD::WrapperRIP;
5273 } else {
5274 assert(model == TLSModel::InitialExec);
5275 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005276 }
Eric Christopherfd179292009-08-27 18:07:15 +00005277
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005278 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5279 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005280 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005281 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005282 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005283
Rafael Espindola9a580232009-02-27 13:37:18 +00005284 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005285 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005286 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005287
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005288 // The address of the thread local variable is the add of the thread
5289 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005290 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005291}
5292
Dan Gohman475871a2008-07-27 21:46:04 +00005293SDValue
5294X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005295 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005296 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005297 assert(Subtarget->isTargetELF() &&
5298 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005299 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005300 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005301
Chris Lattnerb903bed2009-06-26 21:20:29 +00005302 // If GV is an alias then use the aliasee for determining
5303 // thread-localness.
5304 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5305 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005306
Chris Lattnerb903bed2009-06-26 21:20:29 +00005307 TLSModel::Model model = getTLSModel(GV,
5308 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005309
Chris Lattnerb903bed2009-06-26 21:20:29 +00005310 switch (model) {
5311 case TLSModel::GeneralDynamic:
5312 case TLSModel::LocalDynamic: // not implemented
5313 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005314 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005315 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005316
Chris Lattnerb903bed2009-06-26 21:20:29 +00005317 case TLSModel::InitialExec:
5318 case TLSModel::LocalExec:
5319 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5320 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005321 }
Eric Christopherfd179292009-08-27 18:07:15 +00005322
Torok Edwinc23197a2009-07-14 16:55:14 +00005323 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005324 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005325}
5326
Evan Cheng0db9fe62006-04-25 20:13:52 +00005327
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005328/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005329/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005330SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005331 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005332 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005333 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005334 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005335 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005336 SDValue ShOpLo = Op.getOperand(0);
5337 SDValue ShOpHi = Op.getOperand(1);
5338 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005339 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005341 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005342
Dan Gohman475871a2008-07-27 21:46:04 +00005343 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005344 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005345 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5346 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005347 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005348 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5349 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005350 }
Evan Chenge3413162006-01-09 18:33:28 +00005351
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5353 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005354 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005356
Dan Gohman475871a2008-07-27 21:46:04 +00005357 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005358 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005359 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5360 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005361
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005362 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005363 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5364 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005365 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005366 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5367 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005368 }
5369
Dan Gohman475871a2008-07-27 21:46:04 +00005370 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005371 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372}
Evan Chenga3195e82006-01-12 22:54:21 +00005373
Dan Gohman475871a2008-07-27 21:46:04 +00005374SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005375 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005376
5377 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005378 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005379 return Op;
5380 }
5381 return SDValue();
5382 }
5383
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005385 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Eli Friedman36df4992009-05-27 00:47:34 +00005387 // These are really Legal; return the operand so the caller accepts it as
5388 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005390 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005391 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005392 Subtarget->is64Bit()) {
5393 return Op;
5394 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005395
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005396 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005397 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005398 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005399 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005400 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005401 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005402 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005403 PseudoSourceValue::getFixedStack(SSFI), 0,
5404 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005405 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5406}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005407
Owen Andersone50ed302009-08-10 22:56:29 +00005408SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005409 SDValue StackSlot,
5410 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005411 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005412 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005413 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005414 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005415 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005417 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005419 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005420 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005421 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005422
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005423 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005424 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005425 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005426
5427 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5428 // shouldn't be necessary except that RFP cannot be live across
5429 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005430 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005431 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005432 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005434 SDValue Ops[] = {
5435 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5436 };
5437 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005438 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005439 PseudoSourceValue::getFixedStack(SSFI), 0,
5440 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005441 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005442
Evan Cheng0db9fe62006-04-25 20:13:52 +00005443 return Result;
5444}
5445
Bill Wendling8b8a6362009-01-17 03:56:04 +00005446// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5447SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5448 // This algorithm is not obvious. Here it is in C code, more or less:
5449 /*
5450 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5451 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5452 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005453
Bill Wendling8b8a6362009-01-17 03:56:04 +00005454 // Copy ints to xmm registers.
5455 __m128i xh = _mm_cvtsi32_si128( hi );
5456 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005457
Bill Wendling8b8a6362009-01-17 03:56:04 +00005458 // Combine into low half of a single xmm register.
5459 __m128i x = _mm_unpacklo_epi32( xh, xl );
5460 __m128d d;
5461 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005462
Bill Wendling8b8a6362009-01-17 03:56:04 +00005463 // Merge in appropriate exponents to give the integer bits the right
5464 // magnitude.
5465 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005466
Bill Wendling8b8a6362009-01-17 03:56:04 +00005467 // Subtract away the biases to deal with the IEEE-754 double precision
5468 // implicit 1.
5469 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005470
Bill Wendling8b8a6362009-01-17 03:56:04 +00005471 // All conversions up to here are exact. The correctly rounded result is
5472 // calculated using the current rounding mode using the following
5473 // horizontal add.
5474 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5475 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5476 // store doesn't really need to be here (except
5477 // maybe to zero the other double)
5478 return sd;
5479 }
5480 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005481
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005482 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005483 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005484
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005485 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005486 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005487 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5488 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5489 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5490 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005491 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005492 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005493
Bill Wendling8b8a6362009-01-17 03:56:04 +00005494 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005495 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005496 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005497 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005498 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005499 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005500 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005501
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5503 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005504 Op.getOperand(0),
5505 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5507 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005508 Op.getOperand(0),
5509 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5511 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005512 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005513 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5515 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5516 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005517 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005518 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005520
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005521 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005522 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5524 DAG.getUNDEF(MVT::v2f64), ShufMask);
5525 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5526 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005527 DAG.getIntPtrConstant(0));
5528}
5529
Bill Wendling8b8a6362009-01-17 03:56:04 +00005530// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5531SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005532 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005533 // FP constant to bias correct the final result.
5534 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005536
5537 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5539 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005540 Op.getOperand(0),
5541 DAG.getIntPtrConstant(0)));
5542
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5544 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005545 DAG.getIntPtrConstant(0));
5546
5547 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5549 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005550 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 MVT::v2f64, Load)),
5552 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005553 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 MVT::v2f64, Bias)));
5555 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5556 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005557 DAG.getIntPtrConstant(0));
5558
5559 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005561
5562 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005563 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005564
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005566 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005567 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005569 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005570 }
5571
5572 // Handle final rounding.
5573 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005574}
5575
5576SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005577 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005578 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005579
Evan Chenga06ec9e2009-01-19 08:08:22 +00005580 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5581 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5582 // the optimization here.
5583 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005584 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005585
Owen Andersone50ed302009-08-10 22:56:29 +00005586 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005588 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005590 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005591
Bill Wendling8b8a6362009-01-17 03:56:04 +00005592 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005594 return LowerUINT_TO_FP_i32(Op, DAG);
5595 }
5596
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005598
5599 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005601 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5602 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5603 getPointerTy(), StackSlot, WordOff);
5604 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005605 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005607 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005609}
5610
Dan Gohman475871a2008-07-27 21:46:04 +00005611std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005612FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005613 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005614
Owen Andersone50ed302009-08-10 22:56:29 +00005615 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005616
5617 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5619 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005620 }
5621
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5623 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005624 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005625
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005626 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005628 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005629 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005630 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005632 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005633 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005634
Evan Cheng87c89352007-10-15 20:11:21 +00005635 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5636 // stack slot.
5637 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005638 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005639 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005641
Evan Cheng0db9fe62006-04-25 20:13:52 +00005642 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005644 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5646 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5647 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005648 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005649
Dan Gohman475871a2008-07-27 21:46:04 +00005650 SDValue Chain = DAG.getEntryNode();
5651 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005652 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005654 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005655 PseudoSourceValue::getFixedStack(SSFI), 0,
5656 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005658 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005659 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5660 };
Dale Johannesenace16102009-02-03 19:33:06 +00005661 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005662 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005663 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005664 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5665 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005666
Evan Cheng0db9fe62006-04-25 20:13:52 +00005667 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005668 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005670
Chris Lattner27a6c732007-11-24 07:07:01 +00005671 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005672}
5673
Dan Gohman475871a2008-07-27 21:46:04 +00005674SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005675 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 if (Op.getValueType() == MVT::v2i32 &&
5677 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005678 return Op;
5679 }
5680 return SDValue();
5681 }
5682
Eli Friedman948e95a2009-05-23 09:59:16 +00005683 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005684 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005685 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5686 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005687
Chris Lattner27a6c732007-11-24 07:07:01 +00005688 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005689 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005690 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005691}
5692
Eli Friedman948e95a2009-05-23 09:59:16 +00005693SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5694 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5695 SDValue FIST = Vals.first, StackSlot = Vals.second;
5696 assert(FIST.getNode() && "Unexpected failure");
5697
5698 // Load the result.
5699 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005700 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005701}
5702
Dan Gohman475871a2008-07-27 21:46:04 +00005703SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005704 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005705 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005706 EVT VT = Op.getValueType();
5707 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005708 if (VT.isVector())
5709 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005710 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005712 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005713 CV.push_back(C);
5714 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005715 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005716 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005717 CV.push_back(C);
5718 CV.push_back(C);
5719 CV.push_back(C);
5720 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005721 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005722 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005723 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005724 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005725 PseudoSourceValue::getConstantPool(), 0,
5726 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005727 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005728}
5729
Dan Gohman475871a2008-07-27 21:46:04 +00005730SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005731 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005732 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005733 EVT VT = Op.getValueType();
5734 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005735 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005736 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005737 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005739 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005740 CV.push_back(C);
5741 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005742 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005743 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005744 CV.push_back(C);
5745 CV.push_back(C);
5746 CV.push_back(C);
5747 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005749 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005750 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005751 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005752 PseudoSourceValue::getConstantPool(), 0,
5753 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005754 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005755 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5757 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005758 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005759 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005760 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005761 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005762 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005763}
5764
Dan Gohman475871a2008-07-27 21:46:04 +00005765SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005766 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005767 SDValue Op0 = Op.getOperand(0);
5768 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005769 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005770 EVT VT = Op.getValueType();
5771 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005772
5773 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005774 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005775 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005776 SrcVT = VT;
5777 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005778 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005779 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005780 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005781 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005782 }
5783
5784 // At this point the operands and the result should have the same
5785 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005786
Evan Cheng68c47cb2007-01-05 07:55:56 +00005787 // First get the sign bit of second operand.
5788 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005790 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5791 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005792 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005793 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5794 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5795 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5796 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005797 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005798 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005799 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005800 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005801 PseudoSourceValue::getConstantPool(), 0,
5802 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005803 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005804
5805 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005806 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 // Op0 is MVT::f32, Op1 is MVT::f64.
5808 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5809 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5810 DAG.getConstant(32, MVT::i32));
5811 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5812 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005813 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005814 }
5815
Evan Cheng73d6cf12007-01-05 21:37:56 +00005816 // Clear first operand sign bit.
5817 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005819 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5820 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005821 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005822 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5823 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5824 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5825 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005826 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005827 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005828 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005829 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005830 PseudoSourceValue::getConstantPool(), 0,
5831 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005832 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005833
5834 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005835 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005836}
5837
Dan Gohman076aee32009-03-04 19:44:21 +00005838/// Emit nodes that will be selected as "test Op0,Op0", or something
5839/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005840SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5841 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005842 DebugLoc dl = Op.getDebugLoc();
5843
Dan Gohman31125812009-03-07 01:58:32 +00005844 // CF and OF aren't always set the way we want. Determine which
5845 // of these we need.
5846 bool NeedCF = false;
5847 bool NeedOF = false;
5848 switch (X86CC) {
5849 case X86::COND_A: case X86::COND_AE:
5850 case X86::COND_B: case X86::COND_BE:
5851 NeedCF = true;
5852 break;
5853 case X86::COND_G: case X86::COND_GE:
5854 case X86::COND_L: case X86::COND_LE:
5855 case X86::COND_O: case X86::COND_NO:
5856 NeedOF = true;
5857 break;
5858 default: break;
5859 }
5860
Dan Gohman076aee32009-03-04 19:44:21 +00005861 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005862 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5863 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5864 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005865 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005866 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005867 switch (Op.getNode()->getOpcode()) {
5868 case ISD::ADD:
5869 // Due to an isel shortcoming, be conservative if this add is likely to
5870 // be selected as part of a load-modify-store instruction. When the root
5871 // node in a match is a store, isel doesn't know how to remap non-chain
5872 // non-flag uses of other nodes in the match, such as the ADD in this
5873 // case. This leads to the ADD being left around and reselected, with
5874 // the result being two adds in the output.
5875 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5876 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5877 if (UI->getOpcode() == ISD::STORE)
5878 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005879 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005880 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5881 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005882 if (C->getAPIntValue() == 1) {
5883 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005884 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005885 break;
5886 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005887 // An add of negative one (subtract of one) will be selected as a DEC.
5888 if (C->getAPIntValue().isAllOnesValue()) {
5889 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005890 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005891 break;
5892 }
5893 }
Dan Gohman076aee32009-03-04 19:44:21 +00005894 // Otherwise use a regular EFLAGS-setting add.
5895 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005896 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005897 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005898 case ISD::AND: {
5899 // If the primary and result isn't used, don't bother using X86ISD::AND,
5900 // because a TEST instruction will be better.
5901 bool NonFlagUse = false;
5902 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005903 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5904 SDNode *User = *UI;
5905 unsigned UOpNo = UI.getOperandNo();
5906 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5907 // Look pass truncate.
5908 UOpNo = User->use_begin().getOperandNo();
5909 User = *User->use_begin();
5910 }
5911 if (User->getOpcode() != ISD::BRCOND &&
5912 User->getOpcode() != ISD::SETCC &&
5913 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005914 NonFlagUse = true;
5915 break;
5916 }
Evan Cheng17751da2010-01-07 00:54:06 +00005917 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005918 if (!NonFlagUse)
5919 break;
5920 }
5921 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005922 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005923 case ISD::OR:
5924 case ISD::XOR:
5925 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005926 // likely to be selected as part of a load-modify-store instruction.
5927 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5928 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5929 if (UI->getOpcode() == ISD::STORE)
5930 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005931 // Otherwise use a regular EFLAGS-setting instruction.
5932 switch (Op.getNode()->getOpcode()) {
5933 case ISD::SUB: Opcode = X86ISD::SUB; break;
5934 case ISD::OR: Opcode = X86ISD::OR; break;
5935 case ISD::XOR: Opcode = X86ISD::XOR; break;
5936 case ISD::AND: Opcode = X86ISD::AND; break;
5937 default: llvm_unreachable("unexpected operator!");
5938 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005939 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005940 break;
5941 case X86ISD::ADD:
5942 case X86ISD::SUB:
5943 case X86ISD::INC:
5944 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005945 case X86ISD::OR:
5946 case X86ISD::XOR:
5947 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005948 return SDValue(Op.getNode(), 1);
5949 default:
5950 default_case:
5951 break;
5952 }
5953 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005954 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005955 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005956 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005957 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005958 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005959 DAG.ReplaceAllUsesWith(Op, New);
5960 return SDValue(New.getNode(), 1);
5961 }
5962 }
5963
5964 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005965 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005966 DAG.getConstant(0, Op.getValueType()));
5967}
5968
5969/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5970/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005971SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5972 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005973 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5974 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005975 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005976
5977 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005978 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005979}
5980
Evan Chengd40d03e2010-01-06 19:38:29 +00005981/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5982/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005983static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005984 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005985 SDValue Op0 = And.getOperand(0);
5986 SDValue Op1 = And.getOperand(1);
5987 if (Op0.getOpcode() == ISD::TRUNCATE)
5988 Op0 = Op0.getOperand(0);
5989 if (Op1.getOpcode() == ISD::TRUNCATE)
5990 Op1 = Op1.getOperand(0);
5991
Evan Chengd40d03e2010-01-06 19:38:29 +00005992 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00005993 if (Op1.getOpcode() == ISD::SHL) {
5994 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
5995 if (And10C->getZExtValue() == 1) {
5996 LHS = Op0;
5997 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005998 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005999 } else if (Op0.getOpcode() == ISD::SHL) {
6000 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6001 if (And00C->getZExtValue() == 1) {
6002 LHS = Op1;
6003 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006004 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006005 } else if (Op1.getOpcode() == ISD::Constant) {
6006 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6007 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006008 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6009 LHS = AndLHS.getOperand(0);
6010 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006011 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006012 }
Evan Cheng0488db92007-09-25 01:57:46 +00006013
Evan Chengd40d03e2010-01-06 19:38:29 +00006014 if (LHS.getNode()) {
6015 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6016 // instruction. Since the shift amount is in-range-or-undefined, we know
6017 // that doing a bittest on the i16 value is ok. We extend to i32 because
6018 // the encoding for the i16 version is larger than the i32 version.
6019 if (LHS.getValueType() == MVT::i8)
6020 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006021
Evan Chengd40d03e2010-01-06 19:38:29 +00006022 // If the operand types disagree, extend the shift amount to match. Since
6023 // BT ignores high bits (like shifts) we can use anyextend.
6024 if (LHS.getValueType() != RHS.getValueType())
6025 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006026
Evan Chengd40d03e2010-01-06 19:38:29 +00006027 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6028 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6029 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6030 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006031 }
6032
Evan Cheng54de3ea2010-01-05 06:52:31 +00006033 return SDValue();
6034}
6035
6036SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6037 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6038 SDValue Op0 = Op.getOperand(0);
6039 SDValue Op1 = Op.getOperand(1);
6040 DebugLoc dl = Op.getDebugLoc();
6041 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6042
6043 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006044 // Lower (X & (1 << N)) == 0 to BT(X, N).
6045 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6046 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6047 if (Op0.getOpcode() == ISD::AND &&
6048 Op0.hasOneUse() &&
6049 Op1.getOpcode() == ISD::Constant &&
6050 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6051 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6052 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6053 if (NewSetCC.getNode())
6054 return NewSetCC;
6055 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006056
Evan Cheng2c755ba2010-02-27 07:36:59 +00006057 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6058 if (Op0.getOpcode() == X86ISD::SETCC &&
6059 Op1.getOpcode() == ISD::Constant &&
6060 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6061 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6062 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6063 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6064 bool Invert = (CC == ISD::SETNE) ^
6065 cast<ConstantSDNode>(Op1)->isNullValue();
6066 if (Invert)
6067 CCode = X86::GetOppositeBranchCondition(CCode);
6068 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6069 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6070 }
6071
Chris Lattnere55484e2008-12-25 05:34:37 +00006072 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6073 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006074 if (X86CC == X86::COND_INVALID)
6075 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006076
Dan Gohman31125812009-03-07 01:58:32 +00006077 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006078
6079 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006080 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006081 return DAG.getNode(ISD::AND, dl, MVT::i8,
6082 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6083 DAG.getConstant(X86CC, MVT::i8), Cond),
6084 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006085
Owen Anderson825b72b2009-08-11 20:47:22 +00006086 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6087 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006088}
6089
Dan Gohman475871a2008-07-27 21:46:04 +00006090SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6091 SDValue Cond;
6092 SDValue Op0 = Op.getOperand(0);
6093 SDValue Op1 = Op.getOperand(1);
6094 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006095 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006096 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6097 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006098 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006099
6100 if (isFP) {
6101 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006102 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006103 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6104 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006105 bool Swap = false;
6106
6107 switch (SetCCOpcode) {
6108 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006109 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006110 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006111 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006112 case ISD::SETGT: Swap = true; // Fallthrough
6113 case ISD::SETLT:
6114 case ISD::SETOLT: SSECC = 1; break;
6115 case ISD::SETOGE:
6116 case ISD::SETGE: Swap = true; // Fallthrough
6117 case ISD::SETLE:
6118 case ISD::SETOLE: SSECC = 2; break;
6119 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006120 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006121 case ISD::SETNE: SSECC = 4; break;
6122 case ISD::SETULE: Swap = true;
6123 case ISD::SETUGE: SSECC = 5; break;
6124 case ISD::SETULT: Swap = true;
6125 case ISD::SETUGT: SSECC = 6; break;
6126 case ISD::SETO: SSECC = 7; break;
6127 }
6128 if (Swap)
6129 std::swap(Op0, Op1);
6130
Nate Begemanfb8ead02008-07-25 19:05:58 +00006131 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006132 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006133 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006134 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006135 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6136 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006137 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006138 }
6139 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006140 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006141 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6142 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006143 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006144 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006145 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006146 }
6147 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006148 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006150
Nate Begeman30a0de92008-07-17 16:51:19 +00006151 // We are handling one of the integer comparisons here. Since SSE only has
6152 // GT and EQ comparisons for integer, swapping operands and multiple
6153 // operations may be required for some comparisons.
6154 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6155 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006156
Owen Anderson825b72b2009-08-11 20:47:22 +00006157 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006158 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006159 case MVT::v8i8:
6160 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6161 case MVT::v4i16:
6162 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6163 case MVT::v2i32:
6164 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6165 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006167
Nate Begeman30a0de92008-07-17 16:51:19 +00006168 switch (SetCCOpcode) {
6169 default: break;
6170 case ISD::SETNE: Invert = true;
6171 case ISD::SETEQ: Opc = EQOpc; break;
6172 case ISD::SETLT: Swap = true;
6173 case ISD::SETGT: Opc = GTOpc; break;
6174 case ISD::SETGE: Swap = true;
6175 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6176 case ISD::SETULT: Swap = true;
6177 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6178 case ISD::SETUGE: Swap = true;
6179 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6180 }
6181 if (Swap)
6182 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006183
Nate Begeman30a0de92008-07-17 16:51:19 +00006184 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6185 // bits of the inputs before performing those operations.
6186 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006187 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006188 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6189 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006190 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006191 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6192 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006193 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6194 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006196
Dale Johannesenace16102009-02-03 19:33:06 +00006197 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006198
6199 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006200 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006201 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006202
Nate Begeman30a0de92008-07-17 16:51:19 +00006203 return Result;
6204}
Evan Cheng0488db92007-09-25 01:57:46 +00006205
Evan Cheng370e5342008-12-03 08:38:43 +00006206// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006207static bool isX86LogicalCmp(SDValue Op) {
6208 unsigned Opc = Op.getNode()->getOpcode();
6209 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6210 return true;
6211 if (Op.getResNo() == 1 &&
6212 (Opc == X86ISD::ADD ||
6213 Opc == X86ISD::SUB ||
6214 Opc == X86ISD::SMUL ||
6215 Opc == X86ISD::UMUL ||
6216 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006217 Opc == X86ISD::DEC ||
6218 Opc == X86ISD::OR ||
6219 Opc == X86ISD::XOR ||
6220 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006221 return true;
6222
6223 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006224}
6225
Dan Gohman475871a2008-07-27 21:46:04 +00006226SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006227 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006228 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006229 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006231
Dan Gohman1a492952009-10-20 16:22:37 +00006232 if (Cond.getOpcode() == ISD::SETCC) {
6233 SDValue NewCond = LowerSETCC(Cond, DAG);
6234 if (NewCond.getNode())
6235 Cond = NewCond;
6236 }
Evan Cheng734503b2006-09-11 02:19:56 +00006237
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006238 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6239 SDValue Op1 = Op.getOperand(1);
6240 SDValue Op2 = Op.getOperand(2);
6241 if (Cond.getOpcode() == X86ISD::SETCC &&
6242 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6243 SDValue Cmp = Cond.getOperand(1);
6244 if (Cmp.getOpcode() == X86ISD::CMP) {
6245 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6246 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6247 ConstantSDNode *RHSC =
6248 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6249 if (N1C && N1C->isAllOnesValue() &&
6250 N2C && N2C->isNullValue() &&
6251 RHSC && RHSC->isNullValue()) {
6252 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006253 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006254 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6255 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6256 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6257 }
6258 }
6259 }
6260
Evan Chengad9c0a32009-12-15 00:53:42 +00006261 // Look pass (and (setcc_carry (cmp ...)), 1).
6262 if (Cond.getOpcode() == ISD::AND &&
6263 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6264 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6265 if (C && C->getAPIntValue() == 1)
6266 Cond = Cond.getOperand(0);
6267 }
6268
Evan Cheng3f41d662007-10-08 22:16:29 +00006269 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6270 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006271 if (Cond.getOpcode() == X86ISD::SETCC ||
6272 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006273 CC = Cond.getOperand(0);
6274
Dan Gohman475871a2008-07-27 21:46:04 +00006275 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006276 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006277 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006278
Evan Cheng3f41d662007-10-08 22:16:29 +00006279 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006280 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006281 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006282 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006283
Chris Lattnerd1980a52009-03-12 06:52:53 +00006284 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6285 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006286 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006287 addTest = false;
6288 }
6289 }
6290
6291 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006292 // Look pass the truncate.
6293 if (Cond.getOpcode() == ISD::TRUNCATE)
6294 Cond = Cond.getOperand(0);
6295
6296 // We know the result of AND is compared against zero. Try to match
6297 // it to BT.
6298 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6299 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6300 if (NewSetCC.getNode()) {
6301 CC = NewSetCC.getOperand(0);
6302 Cond = NewSetCC.getOperand(1);
6303 addTest = false;
6304 }
6305 }
6306 }
6307
6308 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006310 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006311 }
6312
Evan Cheng0488db92007-09-25 01:57:46 +00006313 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6314 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006315 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6316 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006317 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006318}
6319
Evan Cheng370e5342008-12-03 08:38:43 +00006320// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6321// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6322// from the AND / OR.
6323static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6324 Opc = Op.getOpcode();
6325 if (Opc != ISD::OR && Opc != ISD::AND)
6326 return false;
6327 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6328 Op.getOperand(0).hasOneUse() &&
6329 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6330 Op.getOperand(1).hasOneUse());
6331}
6332
Evan Cheng961d6d42009-02-02 08:19:07 +00006333// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6334// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006335static bool isXor1OfSetCC(SDValue Op) {
6336 if (Op.getOpcode() != ISD::XOR)
6337 return false;
6338 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6339 if (N1C && N1C->getAPIntValue() == 1) {
6340 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6341 Op.getOperand(0).hasOneUse();
6342 }
6343 return false;
6344}
6345
Dan Gohman475871a2008-07-27 21:46:04 +00006346SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006347 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006348 SDValue Chain = Op.getOperand(0);
6349 SDValue Cond = Op.getOperand(1);
6350 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006351 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006352 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006353
Dan Gohman1a492952009-10-20 16:22:37 +00006354 if (Cond.getOpcode() == ISD::SETCC) {
6355 SDValue NewCond = LowerSETCC(Cond, DAG);
6356 if (NewCond.getNode())
6357 Cond = NewCond;
6358 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006359#if 0
6360 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006361 else if (Cond.getOpcode() == X86ISD::ADD ||
6362 Cond.getOpcode() == X86ISD::SUB ||
6363 Cond.getOpcode() == X86ISD::SMUL ||
6364 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006365 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006366#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006367
Evan Chengad9c0a32009-12-15 00:53:42 +00006368 // Look pass (and (setcc_carry (cmp ...)), 1).
6369 if (Cond.getOpcode() == ISD::AND &&
6370 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6371 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6372 if (C && C->getAPIntValue() == 1)
6373 Cond = Cond.getOperand(0);
6374 }
6375
Evan Cheng3f41d662007-10-08 22:16:29 +00006376 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6377 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006378 if (Cond.getOpcode() == X86ISD::SETCC ||
6379 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006380 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006381
Dan Gohman475871a2008-07-27 21:46:04 +00006382 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006383 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006384 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006385 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006386 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006387 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006388 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006389 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006390 default: break;
6391 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006392 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006393 // These can only come from an arithmetic instruction with overflow,
6394 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006395 Cond = Cond.getNode()->getOperand(1);
6396 addTest = false;
6397 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006398 }
Evan Cheng0488db92007-09-25 01:57:46 +00006399 }
Evan Cheng370e5342008-12-03 08:38:43 +00006400 } else {
6401 unsigned CondOpc;
6402 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6403 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006404 if (CondOpc == ISD::OR) {
6405 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6406 // two branches instead of an explicit OR instruction with a
6407 // separate test.
6408 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006409 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006410 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006411 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006412 Chain, Dest, CC, Cmp);
6413 CC = Cond.getOperand(1).getOperand(0);
6414 Cond = Cmp;
6415 addTest = false;
6416 }
6417 } else { // ISD::AND
6418 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6419 // two branches instead of an explicit AND instruction with a
6420 // separate test. However, we only do this if this block doesn't
6421 // have a fall-through edge, because this requires an explicit
6422 // jmp when the condition is false.
6423 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006424 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006425 Op.getNode()->hasOneUse()) {
6426 X86::CondCode CCode =
6427 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6428 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006429 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006430 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6431 // Look for an unconditional branch following this conditional branch.
6432 // We need this because we need to reverse the successors in order
6433 // to implement FCMP_OEQ.
6434 if (User.getOpcode() == ISD::BR) {
6435 SDValue FalseBB = User.getOperand(1);
6436 SDValue NewBR =
6437 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6438 assert(NewBR == User);
6439 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006440
Dale Johannesene4d209d2009-02-03 20:21:25 +00006441 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006442 Chain, Dest, CC, Cmp);
6443 X86::CondCode CCode =
6444 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6445 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006446 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006447 Cond = Cmp;
6448 addTest = false;
6449 }
6450 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006451 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006452 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6453 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6454 // It should be transformed during dag combiner except when the condition
6455 // is set by a arithmetics with overflow node.
6456 X86::CondCode CCode =
6457 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6458 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006459 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006460 Cond = Cond.getOperand(0).getOperand(1);
6461 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006462 }
Evan Cheng0488db92007-09-25 01:57:46 +00006463 }
6464
6465 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006466 // Look pass the truncate.
6467 if (Cond.getOpcode() == ISD::TRUNCATE)
6468 Cond = Cond.getOperand(0);
6469
6470 // We know the result of AND is compared against zero. Try to match
6471 // it to BT.
6472 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6473 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6474 if (NewSetCC.getNode()) {
6475 CC = NewSetCC.getOperand(0);
6476 Cond = NewSetCC.getOperand(1);
6477 addTest = false;
6478 }
6479 }
6480 }
6481
6482 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006484 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006485 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006486 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006487 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006488}
6489
Anton Korobeynikove060b532007-04-17 19:34:00 +00006490
6491// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6492// Calls to _alloca is needed to probe the stack when allocating more than 4k
6493// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6494// that the guard pages used by the OS virtual memory manager are allocated in
6495// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006496SDValue
6497X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006498 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006499 assert(Subtarget->isTargetCygMing() &&
6500 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006501 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006502
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006503 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006504 SDValue Chain = Op.getOperand(0);
6505 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006506 // FIXME: Ensure alignment here
6507
Dan Gohman475871a2008-07-27 21:46:04 +00006508 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006509
Owen Andersone50ed302009-08-10 22:56:29 +00006510 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006511 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006512
Dale Johannesendd64c412009-02-04 00:33:20 +00006513 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006514 Flag = Chain.getValue(1);
6515
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006516 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006517
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006518 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6519 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006520
Dale Johannesendd64c412009-02-04 00:33:20 +00006521 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006522
Dan Gohman475871a2008-07-27 21:46:04 +00006523 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006524 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006525}
6526
Dan Gohman475871a2008-07-27 21:46:04 +00006527SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006528X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006529 SDValue Chain,
6530 SDValue Dst, SDValue Src,
6531 SDValue Size, unsigned Align,
6532 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006533 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006534 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006535
Bill Wendling6f287b22008-09-30 21:22:07 +00006536 // If not DWORD aligned or size is more than the threshold, call the library.
6537 // The libc version is likely to be faster for these cases. It can use the
6538 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006539 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006540 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006541 ConstantSize->getZExtValue() >
6542 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006543 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006544
6545 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006546 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006547
Bill Wendling6158d842008-10-01 00:59:58 +00006548 if (const char *bzeroEntry = V &&
6549 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006550 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006551 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006552 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006553 TargetLowering::ArgListEntry Entry;
6554 Entry.Node = Dst;
6555 Entry.Ty = IntPtrTy;
6556 Args.push_back(Entry);
6557 Entry.Node = Size;
6558 Args.push_back(Entry);
6559 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006560 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6561 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006562 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006563 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006564 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006565 }
6566
Dan Gohman707e0182008-04-12 04:36:06 +00006567 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006568 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006569 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006570
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006571 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006572 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006573 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006574 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006575 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576 unsigned BytesLeft = 0;
6577 bool TwoRepStos = false;
6578 if (ValC) {
6579 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006580 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006581
Evan Cheng0db9fe62006-04-25 20:13:52 +00006582 // If the value is a constant, then we can potentially use larger sets.
6583 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006584 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006586 ValReg = X86::AX;
6587 Val = (Val << 8) | Val;
6588 break;
6589 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006590 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006591 ValReg = X86::EAX;
6592 Val = (Val << 8) | Val;
6593 Val = (Val << 16) | Val;
6594 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006596 ValReg = X86::RAX;
6597 Val = (Val << 32) | Val;
6598 }
6599 break;
6600 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006602 ValReg = X86::AL;
6603 Count = DAG.getIntPtrConstant(SizeVal);
6604 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006605 }
6606
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006608 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006609 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6610 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006611 }
6612
Dale Johannesen0f502f62009-02-03 22:26:09 +00006613 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006614 InFlag);
6615 InFlag = Chain.getValue(1);
6616 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006617 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006618 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006619 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006621 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006622
Scott Michelfdc40a02009-02-17 22:15:04 +00006623 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006624 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006625 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006626 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006627 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006628 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006629 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006631
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006633 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6634 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006635
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636 if (TwoRepStos) {
6637 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006638 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006639 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006640 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6642 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006643 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006644 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006645 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006646 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006647 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6648 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006649 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006650 // Handle the last 1 - 7 bytes.
6651 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006652 EVT AddrVT = Dst.getValueType();
6653 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006654
Dale Johannesen0f502f62009-02-03 22:26:09 +00006655 Chain = DAG.getMemset(Chain, dl,
6656 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006657 DAG.getConstant(Offset, AddrVT)),
6658 Src,
6659 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006660 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006661 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006662
Dan Gohman707e0182008-04-12 04:36:06 +00006663 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006664 return Chain;
6665}
Evan Cheng11e15b32006-04-03 20:53:28 +00006666
Dan Gohman475871a2008-07-27 21:46:04 +00006667SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006668X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006669 SDValue Chain, SDValue Dst, SDValue Src,
6670 SDValue Size, unsigned Align,
6671 bool AlwaysInline,
6672 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006673 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006674 // This requires the copy size to be a constant, preferrably
6675 // within a subtarget-specific limit.
6676 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6677 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006678 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006679 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006680 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006681 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006682
Evan Cheng1887c1c2008-08-21 21:00:15 +00006683 /// If not DWORD aligned, call the library.
6684 if ((Align & 3) != 0)
6685 return SDValue();
6686
6687 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006688 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006689 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006690 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006691
Duncan Sands83ec4b62008-06-06 12:08:01 +00006692 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006693 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006694 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006695 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006696
Dan Gohman475871a2008-07-27 21:46:04 +00006697 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006698 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006699 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006700 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006702 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006703 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006704 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006705 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006706 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006707 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006708 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006709 InFlag = Chain.getValue(1);
6710
Owen Anderson825b72b2009-08-11 20:47:22 +00006711 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006712 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6713 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6714 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006715
Dan Gohman475871a2008-07-27 21:46:04 +00006716 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006717 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006718 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006719 // Handle the last 1 - 7 bytes.
6720 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006721 EVT DstVT = Dst.getValueType();
6722 EVT SrcVT = Src.getValueType();
6723 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006724 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006725 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006726 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006727 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006728 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006729 DAG.getConstant(BytesLeft, SizeVT),
6730 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006731 DstSV, DstSVOff + Offset,
6732 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006733 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006734
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006736 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006737}
6738
Dan Gohman475871a2008-07-27 21:46:04 +00006739SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006740 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006741 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006742
Evan Cheng25ab6902006-09-08 06:48:29 +00006743 if (!Subtarget->is64Bit()) {
6744 // vastart just stores the address of the VarArgsFrameIndex slot into the
6745 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006746 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006747 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6748 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006749 }
6750
6751 // __va_list_tag:
6752 // gp_offset (0 - 6 * 8)
6753 // fp_offset (48 - 48 + 8 * 16)
6754 // overflow_arg_area (point to parameters coming in memory).
6755 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006756 SmallVector<SDValue, 8> MemOps;
6757 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006758 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006759 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006760 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6761 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006762 MemOps.push_back(Store);
6763
6764 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006765 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006766 FIN, DAG.getIntPtrConstant(4));
6767 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006769 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006770 MemOps.push_back(Store);
6771
6772 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006773 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006774 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006775 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006776 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6777 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006778 MemOps.push_back(Store);
6779
6780 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006781 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006782 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006783 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006784 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6785 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006786 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006787 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006788 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006789}
6790
Dan Gohman475871a2008-07-27 21:46:04 +00006791SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006792 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6793 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006794 SDValue Chain = Op.getOperand(0);
6795 SDValue SrcPtr = Op.getOperand(1);
6796 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006797
Torok Edwindac237e2009-07-08 20:53:28 +00006798 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006799 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006800}
6801
Dan Gohman475871a2008-07-27 21:46:04 +00006802SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006803 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006804 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006805 SDValue Chain = Op.getOperand(0);
6806 SDValue DstPtr = Op.getOperand(1);
6807 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006808 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6809 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006810 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006811
Dale Johannesendd64c412009-02-04 00:33:20 +00006812 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006813 DAG.getIntPtrConstant(24), 8, false,
6814 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006815}
6816
Dan Gohman475871a2008-07-27 21:46:04 +00006817SDValue
6818X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006819 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006820 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006822 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006823 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 case Intrinsic::x86_sse_comieq_ss:
6825 case Intrinsic::x86_sse_comilt_ss:
6826 case Intrinsic::x86_sse_comile_ss:
6827 case Intrinsic::x86_sse_comigt_ss:
6828 case Intrinsic::x86_sse_comige_ss:
6829 case Intrinsic::x86_sse_comineq_ss:
6830 case Intrinsic::x86_sse_ucomieq_ss:
6831 case Intrinsic::x86_sse_ucomilt_ss:
6832 case Intrinsic::x86_sse_ucomile_ss:
6833 case Intrinsic::x86_sse_ucomigt_ss:
6834 case Intrinsic::x86_sse_ucomige_ss:
6835 case Intrinsic::x86_sse_ucomineq_ss:
6836 case Intrinsic::x86_sse2_comieq_sd:
6837 case Intrinsic::x86_sse2_comilt_sd:
6838 case Intrinsic::x86_sse2_comile_sd:
6839 case Intrinsic::x86_sse2_comigt_sd:
6840 case Intrinsic::x86_sse2_comige_sd:
6841 case Intrinsic::x86_sse2_comineq_sd:
6842 case Intrinsic::x86_sse2_ucomieq_sd:
6843 case Intrinsic::x86_sse2_ucomilt_sd:
6844 case Intrinsic::x86_sse2_ucomile_sd:
6845 case Intrinsic::x86_sse2_ucomigt_sd:
6846 case Intrinsic::x86_sse2_ucomige_sd:
6847 case Intrinsic::x86_sse2_ucomineq_sd: {
6848 unsigned Opc = 0;
6849 ISD::CondCode CC = ISD::SETCC_INVALID;
6850 switch (IntNo) {
6851 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006852 case Intrinsic::x86_sse_comieq_ss:
6853 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006854 Opc = X86ISD::COMI;
6855 CC = ISD::SETEQ;
6856 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006857 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006858 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 Opc = X86ISD::COMI;
6860 CC = ISD::SETLT;
6861 break;
6862 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006863 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864 Opc = X86ISD::COMI;
6865 CC = ISD::SETLE;
6866 break;
6867 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006868 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869 Opc = X86ISD::COMI;
6870 CC = ISD::SETGT;
6871 break;
6872 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006873 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006874 Opc = X86ISD::COMI;
6875 CC = ISD::SETGE;
6876 break;
6877 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006878 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006879 Opc = X86ISD::COMI;
6880 CC = ISD::SETNE;
6881 break;
6882 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006883 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884 Opc = X86ISD::UCOMI;
6885 CC = ISD::SETEQ;
6886 break;
6887 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006888 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006889 Opc = X86ISD::UCOMI;
6890 CC = ISD::SETLT;
6891 break;
6892 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006893 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006894 Opc = X86ISD::UCOMI;
6895 CC = ISD::SETLE;
6896 break;
6897 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006898 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006899 Opc = X86ISD::UCOMI;
6900 CC = ISD::SETGT;
6901 break;
6902 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006903 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006904 Opc = X86ISD::UCOMI;
6905 CC = ISD::SETGE;
6906 break;
6907 case Intrinsic::x86_sse_ucomineq_ss:
6908 case Intrinsic::x86_sse2_ucomineq_sd:
6909 Opc = X86ISD::UCOMI;
6910 CC = ISD::SETNE;
6911 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006912 }
Evan Cheng734503b2006-09-11 02:19:56 +00006913
Dan Gohman475871a2008-07-27 21:46:04 +00006914 SDValue LHS = Op.getOperand(1);
6915 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006916 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006917 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006918 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6919 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6920 DAG.getConstant(X86CC, MVT::i8), Cond);
6921 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006922 }
Eric Christopher71c67532009-07-29 00:28:05 +00006923 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006924 // an integer value, not just an instruction so lower it to the ptest
6925 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006926 case Intrinsic::x86_sse41_ptestz:
6927 case Intrinsic::x86_sse41_ptestc:
6928 case Intrinsic::x86_sse41_ptestnzc:{
6929 unsigned X86CC = 0;
6930 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006931 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006932 case Intrinsic::x86_sse41_ptestz:
6933 // ZF = 1
6934 X86CC = X86::COND_E;
6935 break;
6936 case Intrinsic::x86_sse41_ptestc:
6937 // CF = 1
6938 X86CC = X86::COND_B;
6939 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006940 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006941 // ZF and CF = 0
6942 X86CC = X86::COND_A;
6943 break;
6944 }
Eric Christopherfd179292009-08-27 18:07:15 +00006945
Eric Christopher71c67532009-07-29 00:28:05 +00006946 SDValue LHS = Op.getOperand(1);
6947 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006948 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6949 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6950 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6951 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006952 }
Evan Cheng5759f972008-05-04 09:15:50 +00006953
6954 // Fix vector shift instructions where the last operand is a non-immediate
6955 // i32 value.
6956 case Intrinsic::x86_sse2_pslli_w:
6957 case Intrinsic::x86_sse2_pslli_d:
6958 case Intrinsic::x86_sse2_pslli_q:
6959 case Intrinsic::x86_sse2_psrli_w:
6960 case Intrinsic::x86_sse2_psrli_d:
6961 case Intrinsic::x86_sse2_psrli_q:
6962 case Intrinsic::x86_sse2_psrai_w:
6963 case Intrinsic::x86_sse2_psrai_d:
6964 case Intrinsic::x86_mmx_pslli_w:
6965 case Intrinsic::x86_mmx_pslli_d:
6966 case Intrinsic::x86_mmx_pslli_q:
6967 case Intrinsic::x86_mmx_psrli_w:
6968 case Intrinsic::x86_mmx_psrli_d:
6969 case Intrinsic::x86_mmx_psrli_q:
6970 case Intrinsic::x86_mmx_psrai_w:
6971 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006972 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006973 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006974 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006975
6976 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006977 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006978 switch (IntNo) {
6979 case Intrinsic::x86_sse2_pslli_w:
6980 NewIntNo = Intrinsic::x86_sse2_psll_w;
6981 break;
6982 case Intrinsic::x86_sse2_pslli_d:
6983 NewIntNo = Intrinsic::x86_sse2_psll_d;
6984 break;
6985 case Intrinsic::x86_sse2_pslli_q:
6986 NewIntNo = Intrinsic::x86_sse2_psll_q;
6987 break;
6988 case Intrinsic::x86_sse2_psrli_w:
6989 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6990 break;
6991 case Intrinsic::x86_sse2_psrli_d:
6992 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6993 break;
6994 case Intrinsic::x86_sse2_psrli_q:
6995 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6996 break;
6997 case Intrinsic::x86_sse2_psrai_w:
6998 NewIntNo = Intrinsic::x86_sse2_psra_w;
6999 break;
7000 case Intrinsic::x86_sse2_psrai_d:
7001 NewIntNo = Intrinsic::x86_sse2_psra_d;
7002 break;
7003 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007004 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007005 switch (IntNo) {
7006 case Intrinsic::x86_mmx_pslli_w:
7007 NewIntNo = Intrinsic::x86_mmx_psll_w;
7008 break;
7009 case Intrinsic::x86_mmx_pslli_d:
7010 NewIntNo = Intrinsic::x86_mmx_psll_d;
7011 break;
7012 case Intrinsic::x86_mmx_pslli_q:
7013 NewIntNo = Intrinsic::x86_mmx_psll_q;
7014 break;
7015 case Intrinsic::x86_mmx_psrli_w:
7016 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7017 break;
7018 case Intrinsic::x86_mmx_psrli_d:
7019 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7020 break;
7021 case Intrinsic::x86_mmx_psrli_q:
7022 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7023 break;
7024 case Intrinsic::x86_mmx_psrai_w:
7025 NewIntNo = Intrinsic::x86_mmx_psra_w;
7026 break;
7027 case Intrinsic::x86_mmx_psrai_d:
7028 NewIntNo = Intrinsic::x86_mmx_psra_d;
7029 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007030 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007031 }
7032 break;
7033 }
7034 }
Mon P Wangefa42202009-09-03 19:56:25 +00007035
7036 // The vector shift intrinsics with scalars uses 32b shift amounts but
7037 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7038 // to be zero.
7039 SDValue ShOps[4];
7040 ShOps[0] = ShAmt;
7041 ShOps[1] = DAG.getConstant(0, MVT::i32);
7042 if (ShAmtVT == MVT::v4i32) {
7043 ShOps[2] = DAG.getUNDEF(MVT::i32);
7044 ShOps[3] = DAG.getUNDEF(MVT::i32);
7045 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7046 } else {
7047 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7048 }
7049
Owen Andersone50ed302009-08-10 22:56:29 +00007050 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007051 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007052 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007054 Op.getOperand(1), ShAmt);
7055 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007056 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007057}
Evan Cheng72261582005-12-20 06:22:03 +00007058
Dan Gohman475871a2008-07-27 21:46:04 +00007059SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007060 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007061 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007062
7063 if (Depth > 0) {
7064 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7065 SDValue Offset =
7066 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007068 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007069 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007070 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007071 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007072 }
7073
7074 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007075 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007076 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007077 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007078}
7079
Dan Gohman475871a2008-07-27 21:46:04 +00007080SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007081 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7082 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007083 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007084 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007085 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7086 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007087 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007088 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007089 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7090 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007091 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007092}
7093
Dan Gohman475871a2008-07-27 21:46:04 +00007094SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007095 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007096 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007097}
7098
Dan Gohman475871a2008-07-27 21:46:04 +00007099SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007100{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007101 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007102 SDValue Chain = Op.getOperand(0);
7103 SDValue Offset = Op.getOperand(1);
7104 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007105 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007106
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007107 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7108 getPointerTy());
7109 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007110
Dale Johannesene4d209d2009-02-03 20:21:25 +00007111 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007112 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007113 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007114 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007115 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007116 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007117
Dale Johannesene4d209d2009-02-03 20:21:25 +00007118 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007120 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007121}
7122
Dan Gohman475871a2008-07-27 21:46:04 +00007123SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007124 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue Root = Op.getOperand(0);
7126 SDValue Trmp = Op.getOperand(1); // trampoline
7127 SDValue FPtr = Op.getOperand(2); // nested function
7128 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007129 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007130
Dan Gohman69de1932008-02-06 22:27:42 +00007131 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007132
7133 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007134 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007135
7136 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007137 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7138 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007139
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007140 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7141 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007142
7143 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7144
7145 // Load the pointer to the nested function into R11.
7146 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007147 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007148 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007149 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007150
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7152 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007153 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7154 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007155
7156 // Load the 'nest' parameter value into R10.
7157 // R10 is specified in X86CallingConv.td
7158 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7160 DAG.getConstant(10, MVT::i64));
7161 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007162 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007163
Owen Anderson825b72b2009-08-11 20:47:22 +00007164 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7165 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007166 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7167 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007168
7169 // Jump to the nested function.
7170 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7172 DAG.getConstant(20, MVT::i64));
7173 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007174 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007175
7176 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7178 DAG.getConstant(22, MVT::i64));
7179 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007180 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007181
Dan Gohman475871a2008-07-27 21:46:04 +00007182 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007184 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007185 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007186 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007187 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007188 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007189 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007190
7191 switch (CC) {
7192 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007193 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007194 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007195 case CallingConv::X86_StdCall: {
7196 // Pass 'nest' parameter in ECX.
7197 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007198 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007199
7200 // Check that ECX wasn't needed by an 'inreg' parameter.
7201 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007202 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007203
Chris Lattner58d74912008-03-12 17:45:29 +00007204 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205 unsigned InRegCount = 0;
7206 unsigned Idx = 1;
7207
7208 for (FunctionType::param_iterator I = FTy->param_begin(),
7209 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007210 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007211 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007212 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007213
7214 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007215 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007216 }
7217 }
7218 break;
7219 }
7220 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007221 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007222 // Pass 'nest' parameter in EAX.
7223 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007224 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007225 break;
7226 }
7227
Dan Gohman475871a2008-07-27 21:46:04 +00007228 SDValue OutChains[4];
7229 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007230
Owen Anderson825b72b2009-08-11 20:47:22 +00007231 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7232 DAG.getConstant(10, MVT::i32));
7233 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007234
Chris Lattnera62fe662010-02-05 19:20:30 +00007235 // This is storing the opcode for MOV32ri.
7236 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007237 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007238 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007239 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007240 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007241
Owen Anderson825b72b2009-08-11 20:47:22 +00007242 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7243 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007244 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7245 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007246
Chris Lattnera62fe662010-02-05 19:20:30 +00007247 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7249 DAG.getConstant(5, MVT::i32));
7250 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007251 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007252
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7254 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007255 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7256 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007257
Dan Gohman475871a2008-07-27 21:46:04 +00007258 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007259 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007261 }
7262}
7263
Dan Gohman475871a2008-07-27 21:46:04 +00007264SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007265 /*
7266 The rounding mode is in bits 11:10 of FPSR, and has the following
7267 settings:
7268 00 Round to nearest
7269 01 Round to -inf
7270 10 Round to +inf
7271 11 Round to 0
7272
7273 FLT_ROUNDS, on the other hand, expects the following:
7274 -1 Undefined
7275 0 Round to 0
7276 1 Round to nearest
7277 2 Round to +inf
7278 3 Round to -inf
7279
7280 To perform the conversion, we do:
7281 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7282 */
7283
7284 MachineFunction &MF = DAG.getMachineFunction();
7285 const TargetMachine &TM = MF.getTarget();
7286 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7287 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007288 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007289 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007290
7291 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007292 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007293 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007294
Owen Anderson825b72b2009-08-11 20:47:22 +00007295 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007296 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007297
7298 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007299 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7300 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007301
7302 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007303 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 DAG.getNode(ISD::SRL, dl, MVT::i16,
7305 DAG.getNode(ISD::AND, dl, MVT::i16,
7306 CWD, DAG.getConstant(0x800, MVT::i16)),
7307 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007308 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007309 DAG.getNode(ISD::SRL, dl, MVT::i16,
7310 DAG.getNode(ISD::AND, dl, MVT::i16,
7311 CWD, DAG.getConstant(0x400, MVT::i16)),
7312 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007313
Dan Gohman475871a2008-07-27 21:46:04 +00007314 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007315 DAG.getNode(ISD::AND, dl, MVT::i16,
7316 DAG.getNode(ISD::ADD, dl, MVT::i16,
7317 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7318 DAG.getConstant(1, MVT::i16)),
7319 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007320
7321
Duncan Sands83ec4b62008-06-06 12:08:01 +00007322 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007323 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007324}
7325
Dan Gohman475871a2008-07-27 21:46:04 +00007326SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007327 EVT VT = Op.getValueType();
7328 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007329 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007330 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007331
7332 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007333 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007334 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007335 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007336 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007337 }
Evan Cheng18efe262007-12-14 02:13:44 +00007338
Evan Cheng152804e2007-12-14 08:30:15 +00007339 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007340 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007341 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007342
7343 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007344 SDValue Ops[] = {
7345 Op,
7346 DAG.getConstant(NumBits+NumBits-1, OpVT),
7347 DAG.getConstant(X86::COND_E, MVT::i8),
7348 Op.getValue(1)
7349 };
7350 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007351
7352 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007354
Owen Anderson825b72b2009-08-11 20:47:22 +00007355 if (VT == MVT::i8)
7356 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007357 return Op;
7358}
7359
Dan Gohman475871a2008-07-27 21:46:04 +00007360SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007361 EVT VT = Op.getValueType();
7362 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007363 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007364 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007365
7366 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007367 if (VT == MVT::i8) {
7368 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007370 }
Evan Cheng152804e2007-12-14 08:30:15 +00007371
7372 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007373 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007374 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007375
7376 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007377 SDValue Ops[] = {
7378 Op,
7379 DAG.getConstant(NumBits, OpVT),
7380 DAG.getConstant(X86::COND_E, MVT::i8),
7381 Op.getValue(1)
7382 };
7383 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007384
Owen Anderson825b72b2009-08-11 20:47:22 +00007385 if (VT == MVT::i8)
7386 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007387 return Op;
7388}
7389
Mon P Wangaf9b9522008-12-18 21:42:19 +00007390SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007391 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007392 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007393 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007394
Mon P Wangaf9b9522008-12-18 21:42:19 +00007395 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7396 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7397 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7398 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7399 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7400 //
7401 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7402 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7403 // return AloBlo + AloBhi + AhiBlo;
7404
7405 SDValue A = Op.getOperand(0);
7406 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007407
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7410 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7413 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007416 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007417 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007419 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007422 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7425 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007426 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7428 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7430 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007431 return Res;
7432}
7433
7434
Bill Wendling74c37652008-12-09 22:08:41 +00007435SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7436 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7437 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007438 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7439 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007440 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007441 SDValue LHS = N->getOperand(0);
7442 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007443 unsigned BaseOp = 0;
7444 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007445 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007446
7447 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007448 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007449 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007450 // A subtract of one will be selected as a INC. Note that INC doesn't
7451 // set CF, so we can't do this for UADDO.
7452 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7453 if (C->getAPIntValue() == 1) {
7454 BaseOp = X86ISD::INC;
7455 Cond = X86::COND_O;
7456 break;
7457 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007458 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007459 Cond = X86::COND_O;
7460 break;
7461 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007462 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007463 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007464 break;
7465 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007466 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7467 // set CF, so we can't do this for USUBO.
7468 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7469 if (C->getAPIntValue() == 1) {
7470 BaseOp = X86ISD::DEC;
7471 Cond = X86::COND_O;
7472 break;
7473 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007474 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007475 Cond = X86::COND_O;
7476 break;
7477 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007478 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007479 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007480 break;
7481 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007482 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007483 Cond = X86::COND_O;
7484 break;
7485 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007486 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007487 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007488 break;
7489 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007490
Bill Wendling61edeb52008-12-02 01:06:39 +00007491 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007493 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007494
Bill Wendling61edeb52008-12-02 01:06:39 +00007495 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007498
Bill Wendling61edeb52008-12-02 01:06:39 +00007499 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7500 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007501}
7502
Dan Gohman475871a2008-07-27 21:46:04 +00007503SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007504 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007505 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007506 unsigned Reg = 0;
7507 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007509 default:
7510 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 case MVT::i8: Reg = X86::AL; size = 1; break;
7512 case MVT::i16: Reg = X86::AX; size = 2; break;
7513 case MVT::i32: Reg = X86::EAX; size = 4; break;
7514 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007515 assert(Subtarget->is64Bit() && "Node not type legal!");
7516 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007517 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007518 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007519 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007520 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007521 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007522 Op.getOperand(1),
7523 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007524 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007525 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007526 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007528 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007529 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007530 return cpOut;
7531}
7532
Duncan Sands1607f052008-12-01 11:39:25 +00007533SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007534 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007535 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007537 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007538 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007539 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7541 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007542 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7544 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007545 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007547 rdx.getValue(1)
7548 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007549 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007550}
7551
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007552SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7553 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007555 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007556 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007557 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007558 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007559 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007560 Node->getOperand(0),
7561 Node->getOperand(1), negOp,
7562 cast<AtomicSDNode>(Node)->getSrcValue(),
7563 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007564}
7565
Evan Cheng0db9fe62006-04-25 20:13:52 +00007566/// LowerOperation - Provide custom lowering hooks for some operations.
7567///
Dan Gohman475871a2008-07-27 21:46:04 +00007568SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007569 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007570 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007571 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7572 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007573 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007574 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007575 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7576 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7577 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7578 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7579 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7580 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007581 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007582 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007583 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007584 case ISD::SHL_PARTS:
7585 case ISD::SRA_PARTS:
7586 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7587 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007588 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007590 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007591 case ISD::FABS: return LowerFABS(Op, DAG);
7592 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007593 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007594 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007595 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007596 case ISD::SELECT: return LowerSELECT(Op, DAG);
7597 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007598 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007600 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007601 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007602 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007603 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7604 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007605 case ISD::FRAME_TO_ARGS_OFFSET:
7606 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007607 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007608 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007609 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007610 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007611 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7612 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007613 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007614 case ISD::SADDO:
7615 case ISD::UADDO:
7616 case ISD::SSUBO:
7617 case ISD::USUBO:
7618 case ISD::SMULO:
7619 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007620 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007621 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007622}
7623
Duncan Sands1607f052008-12-01 11:39:25 +00007624void X86TargetLowering::
7625ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7626 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007627 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007628 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007630
7631 SDValue Chain = Node->getOperand(0);
7632 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007634 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007636 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007637 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007639 SDValue Result =
7640 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7641 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007642 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007644 Results.push_back(Result.getValue(2));
7645}
7646
Duncan Sands126d9072008-07-04 11:47:58 +00007647/// ReplaceNodeResults - Replace a node with an illegal result type
7648/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007649void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7650 SmallVectorImpl<SDValue>&Results,
7651 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007653 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007654 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007655 assert(false && "Do not know how to custom type legalize this operation!");
7656 return;
7657 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007658 std::pair<SDValue,SDValue> Vals =
7659 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007660 SDValue FIST = Vals.first, StackSlot = Vals.second;
7661 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007662 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007663 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007664 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7665 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007666 }
7667 return;
7668 }
7669 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007671 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007672 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007674 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007676 eax.getValue(2));
7677 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7678 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007680 Results.push_back(edx.getValue(1));
7681 return;
7682 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007683 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007684 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007686 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007687 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7688 DAG.getConstant(0, MVT::i32));
7689 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7690 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007691 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7692 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007693 cpInL.getValue(1));
7694 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007695 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7696 DAG.getConstant(0, MVT::i32));
7697 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7698 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007699 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007700 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007701 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007702 swapInL.getValue(1));
7703 SDValue Ops[] = { swapInH.getValue(0),
7704 N->getOperand(1),
7705 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007706 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007707 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007708 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007709 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007710 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007711 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007712 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007713 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007714 Results.push_back(cpOutH.getValue(1));
7715 return;
7716 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007717 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007718 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7719 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007720 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007721 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7722 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007723 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007724 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7725 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007726 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007727 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7728 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007729 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007730 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7731 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007732 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007733 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7734 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007735 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007736 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7737 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007738 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007739}
7740
Evan Cheng72261582005-12-20 06:22:03 +00007741const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7742 switch (Opcode) {
7743 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007744 case X86ISD::BSF: return "X86ISD::BSF";
7745 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007746 case X86ISD::SHLD: return "X86ISD::SHLD";
7747 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007748 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007749 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007750 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007751 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007752 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007753 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007754 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7755 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7756 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007757 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007758 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007759 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007760 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007761 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007762 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007763 case X86ISD::COMI: return "X86ISD::COMI";
7764 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007765 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007766 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007767 case X86ISD::CMOV: return "X86ISD::CMOV";
7768 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007769 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007770 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7771 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007772 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007773 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007774 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007775 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007776 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007777 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7778 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007779 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007780 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007781 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007782 case X86ISD::FMAX: return "X86ISD::FMAX";
7783 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007784 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7785 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007786 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007787 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007788 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007789 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007790 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007791 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7792 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007793 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7794 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7795 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7796 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7797 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7798 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007799 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7800 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007801 case X86ISD::VSHL: return "X86ISD::VSHL";
7802 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007803 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7804 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7805 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7806 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7807 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7808 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7809 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7810 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7811 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7812 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007813 case X86ISD::ADD: return "X86ISD::ADD";
7814 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007815 case X86ISD::SMUL: return "X86ISD::SMUL";
7816 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007817 case X86ISD::INC: return "X86ISD::INC";
7818 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007819 case X86ISD::OR: return "X86ISD::OR";
7820 case X86ISD::XOR: return "X86ISD::XOR";
7821 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007822 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007823 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007824 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007825 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007826 }
7827}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007828
Chris Lattnerc9addb72007-03-30 23:15:24 +00007829// isLegalAddressingMode - Return true if the addressing mode represented
7830// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007831bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007832 const Type *Ty) const {
7833 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007834 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007835
Chris Lattnerc9addb72007-03-30 23:15:24 +00007836 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007837 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007838 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007839
Chris Lattnerc9addb72007-03-30 23:15:24 +00007840 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007841 unsigned GVFlags =
7842 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007843
Chris Lattnerdfed4132009-07-10 07:38:24 +00007844 // If a reference to this global requires an extra load, we can't fold it.
7845 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007846 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007847
Chris Lattnerdfed4132009-07-10 07:38:24 +00007848 // If BaseGV requires a register for the PIC base, we cannot also have a
7849 // BaseReg specified.
7850 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007851 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007852
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007853 // If lower 4G is not available, then we must use rip-relative addressing.
7854 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7855 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007856 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007857
Chris Lattnerc9addb72007-03-30 23:15:24 +00007858 switch (AM.Scale) {
7859 case 0:
7860 case 1:
7861 case 2:
7862 case 4:
7863 case 8:
7864 // These scales always work.
7865 break;
7866 case 3:
7867 case 5:
7868 case 9:
7869 // These scales are formed with basereg+scalereg. Only accept if there is
7870 // no basereg yet.
7871 if (AM.HasBaseReg)
7872 return false;
7873 break;
7874 default: // Other stuff never works.
7875 return false;
7876 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007877
Chris Lattnerc9addb72007-03-30 23:15:24 +00007878 return true;
7879}
7880
7881
Evan Cheng2bd122c2007-10-26 01:56:11 +00007882bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007883 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007884 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007885 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7886 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007887 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007888 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007889 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007890}
7891
Owen Andersone50ed302009-08-10 22:56:29 +00007892bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007893 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007894 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007895 unsigned NumBits1 = VT1.getSizeInBits();
7896 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007897 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007898 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007899 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007900}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007901
Dan Gohman97121ba2009-04-08 00:15:30 +00007902bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007903 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007904 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007905}
7906
Owen Andersone50ed302009-08-10 22:56:29 +00007907bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007908 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007909 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007910}
7911
Owen Andersone50ed302009-08-10 22:56:29 +00007912bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007913 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007914 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007915}
7916
Evan Cheng60c07e12006-07-05 22:17:51 +00007917/// isShuffleMaskLegal - Targets can use this to indicate that they only
7918/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7919/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7920/// are assumed to be legal.
7921bool
Eric Christopherfd179292009-08-27 18:07:15 +00007922X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007923 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007924 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007925 if (VT.getSizeInBits() == 64)
7926 return false;
7927
Nate Begemana09008b2009-10-19 02:17:23 +00007928 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007929 return (VT.getVectorNumElements() == 2 ||
7930 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7931 isMOVLMask(M, VT) ||
7932 isSHUFPMask(M, VT) ||
7933 isPSHUFDMask(M, VT) ||
7934 isPSHUFHWMask(M, VT) ||
7935 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007936 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007937 isUNPCKLMask(M, VT) ||
7938 isUNPCKHMask(M, VT) ||
7939 isUNPCKL_v_undef_Mask(M, VT) ||
7940 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007941}
7942
Dan Gohman7d8143f2008-04-09 20:09:42 +00007943bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007944X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007945 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007946 unsigned NumElts = VT.getVectorNumElements();
7947 // FIXME: This collection of masks seems suspect.
7948 if (NumElts == 2)
7949 return true;
7950 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7951 return (isMOVLMask(Mask, VT) ||
7952 isCommutedMOVLMask(Mask, VT, true) ||
7953 isSHUFPMask(Mask, VT) ||
7954 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007955 }
7956 return false;
7957}
7958
7959//===----------------------------------------------------------------------===//
7960// X86 Scheduler Hooks
7961//===----------------------------------------------------------------------===//
7962
Mon P Wang63307c32008-05-05 19:05:59 +00007963// private utility function
7964MachineBasicBlock *
7965X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7966 MachineBasicBlock *MBB,
7967 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007968 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007969 unsigned LoadOpc,
7970 unsigned CXchgOpc,
7971 unsigned copyOpc,
7972 unsigned notOpc,
7973 unsigned EAXreg,
7974 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007975 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007976 // For the atomic bitwise operator, we generate
7977 // thisMBB:
7978 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007979 // ld t1 = [bitinstr.addr]
7980 // op t2 = t1, [bitinstr.val]
7981 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007982 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7983 // bz newMBB
7984 // fallthrough -->nextMBB
7985 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7986 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007987 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007988 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007989
Mon P Wang63307c32008-05-05 19:05:59 +00007990 /// First build the CFG
7991 MachineFunction *F = MBB->getParent();
7992 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007993 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7994 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7995 F->insert(MBBIter, newMBB);
7996 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007997
Mon P Wang63307c32008-05-05 19:05:59 +00007998 // Move all successors to thisMBB to nextMBB
7999 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008000
Mon P Wang63307c32008-05-05 19:05:59 +00008001 // Update thisMBB to fall through to newMBB
8002 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008003
Mon P Wang63307c32008-05-05 19:05:59 +00008004 // newMBB jumps to itself and fall through to nextMBB
8005 newMBB->addSuccessor(nextMBB);
8006 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008007
Mon P Wang63307c32008-05-05 19:05:59 +00008008 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008009 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008010 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008011 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008012 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008013 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008014 int numArgs = bInstr->getNumOperands() - 1;
8015 for (int i=0; i < numArgs; ++i)
8016 argOpers[i] = &bInstr->getOperand(i+1);
8017
8018 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008019 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8020 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008021
Dale Johannesen140be2d2008-08-19 18:47:28 +00008022 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008023 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008024 for (int i=0; i <= lastAddrIndx; ++i)
8025 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008026
Dale Johannesen140be2d2008-08-19 18:47:28 +00008027 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008028 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008031 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008032 tt = t1;
8033
Dale Johannesen140be2d2008-08-19 18:47:28 +00008034 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008035 assert((argOpers[valArgIndx]->isReg() ||
8036 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008037 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008038 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008040 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008041 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008042 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008043 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008044
Dale Johannesene4d209d2009-02-03 20:21:25 +00008045 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008046 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008047
Dale Johannesene4d209d2009-02-03 20:21:25 +00008048 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008049 for (int i=0; i <= lastAddrIndx; ++i)
8050 (*MIB).addOperand(*argOpers[i]);
8051 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008052 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008053 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8054 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008055
Dale Johannesene4d209d2009-02-03 20:21:25 +00008056 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008057 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008058
Mon P Wang63307c32008-05-05 19:05:59 +00008059 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008060 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008061
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008062 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008063 return nextMBB;
8064}
8065
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008066// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008067MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008068X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8069 MachineBasicBlock *MBB,
8070 unsigned regOpcL,
8071 unsigned regOpcH,
8072 unsigned immOpcL,
8073 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008074 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075 // For the atomic bitwise operator, we generate
8076 // thisMBB (instructions are in pairs, except cmpxchg8b)
8077 // ld t1,t2 = [bitinstr.addr]
8078 // newMBB:
8079 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8080 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008081 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008082 // mov ECX, EBX <- t5, t6
8083 // mov EAX, EDX <- t1, t2
8084 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8085 // mov t3, t4 <- EAX, EDX
8086 // bz newMBB
8087 // result in out1, out2
8088 // fallthrough -->nextMBB
8089
8090 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8091 const unsigned LoadOpc = X86::MOV32rm;
8092 const unsigned copyOpc = X86::MOV32rr;
8093 const unsigned NotOpc = X86::NOT32r;
8094 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8095 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8096 MachineFunction::iterator MBBIter = MBB;
8097 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008098
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008099 /// First build the CFG
8100 MachineFunction *F = MBB->getParent();
8101 MachineBasicBlock *thisMBB = MBB;
8102 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8103 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8104 F->insert(MBBIter, newMBB);
8105 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008106
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008107 // Move all successors to thisMBB to nextMBB
8108 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008109
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008110 // Update thisMBB to fall through to newMBB
8111 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008112
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008113 // newMBB jumps to itself and fall through to nextMBB
8114 newMBB->addSuccessor(nextMBB);
8115 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008116
Dale Johannesene4d209d2009-02-03 20:21:25 +00008117 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008118 // Insert instructions into newMBB based on incoming instruction
8119 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008120 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008121 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008122 MachineOperand& dest1Oper = bInstr->getOperand(0);
8123 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008124 MachineOperand* argOpers[2 + X86AddrNumOperands];
8125 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008126 argOpers[i] = &bInstr->getOperand(i+2);
8127
Evan Chengad5b52f2010-01-08 19:14:57 +00008128 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008129 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008130
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008131 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008132 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008133 for (int i=0; i <= lastAddrIndx; ++i)
8134 (*MIB).addOperand(*argOpers[i]);
8135 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008136 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008137 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008138 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008139 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008140 MachineOperand newOp3 = *(argOpers[3]);
8141 if (newOp3.isImm())
8142 newOp3.setImm(newOp3.getImm()+4);
8143 else
8144 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008145 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008146 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147
8148 // t3/4 are defined later, at the bottom of the loop
8149 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8150 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008152 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008153 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008154 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8155
Evan Cheng306b4ca2010-01-08 23:41:50 +00008156 // The subsequent operations should be using the destination registers of
8157 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008158 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008159 t1 = F->getRegInfo().createVirtualRegister(RC);
8160 t2 = F->getRegInfo().createVirtualRegister(RC);
8161 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8162 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008163 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008164 t1 = dest1Oper.getReg();
8165 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008166 }
8167
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008168 int valArgIndx = lastAddrIndx + 1;
8169 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008170 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171 "invalid operand");
8172 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8173 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008174 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008175 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008176 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008177 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008178 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008179 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008180 (*MIB).addOperand(*argOpers[valArgIndx]);
8181 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008182 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008183 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008184 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008185 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008186 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008187 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008188 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008189 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008190 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008191 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192
Dale Johannesene4d209d2009-02-03 20:21:25 +00008193 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008195 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008196 MIB.addReg(t2);
8197
Dale Johannesene4d209d2009-02-03 20:21:25 +00008198 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008199 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008200 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008201 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008202
Dale Johannesene4d209d2009-02-03 20:21:25 +00008203 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008204 for (int i=0; i <= lastAddrIndx; ++i)
8205 (*MIB).addOperand(*argOpers[i]);
8206
8207 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008208 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8209 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008210
Dale Johannesene4d209d2009-02-03 20:21:25 +00008211 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008213 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008214 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008215
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008217 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008218
8219 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8220 return nextMBB;
8221}
8222
8223// private utility function
8224MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008225X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8226 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008227 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008228 // For the atomic min/max operator, we generate
8229 // thisMBB:
8230 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008231 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008232 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008233 // cmp t1, t2
8234 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008235 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008236 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8237 // bz newMBB
8238 // fallthrough -->nextMBB
8239 //
8240 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8241 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008242 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008243 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008244
Mon P Wang63307c32008-05-05 19:05:59 +00008245 /// First build the CFG
8246 MachineFunction *F = MBB->getParent();
8247 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008248 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8249 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8250 F->insert(MBBIter, newMBB);
8251 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008252
Dan Gohmand6708ea2009-08-15 01:38:56 +00008253 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008254 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008255
Mon P Wang63307c32008-05-05 19:05:59 +00008256 // Update thisMBB to fall through to newMBB
8257 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008258
Mon P Wang63307c32008-05-05 19:05:59 +00008259 // newMBB jumps to newMBB and fall through to nextMBB
8260 newMBB->addSuccessor(nextMBB);
8261 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008262
Dale Johannesene4d209d2009-02-03 20:21:25 +00008263 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008264 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008265 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008266 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008267 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008268 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008269 int numArgs = mInstr->getNumOperands() - 1;
8270 for (int i=0; i < numArgs; ++i)
8271 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008272
Mon P Wang63307c32008-05-05 19:05:59 +00008273 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008274 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8275 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008276
Mon P Wangab3e7472008-05-05 22:56:23 +00008277 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008278 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008279 for (int i=0; i <= lastAddrIndx; ++i)
8280 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008281
Mon P Wang63307c32008-05-05 19:05:59 +00008282 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008283 assert((argOpers[valArgIndx]->isReg() ||
8284 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008285 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008286
8287 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008288 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008289 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008290 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008291 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008292 (*MIB).addOperand(*argOpers[valArgIndx]);
8293
Dale Johannesene4d209d2009-02-03 20:21:25 +00008294 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008295 MIB.addReg(t1);
8296
Dale Johannesene4d209d2009-02-03 20:21:25 +00008297 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008298 MIB.addReg(t1);
8299 MIB.addReg(t2);
8300
8301 // Generate movc
8302 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008303 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008304 MIB.addReg(t2);
8305 MIB.addReg(t1);
8306
8307 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008308 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008309 for (int i=0; i <= lastAddrIndx; ++i)
8310 (*MIB).addOperand(*argOpers[i]);
8311 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008312 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008313 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8314 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008315
Dale Johannesene4d209d2009-02-03 20:21:25 +00008316 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008317 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008318
Mon P Wang63307c32008-05-05 19:05:59 +00008319 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008320 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008321
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008322 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008323 return nextMBB;
8324}
8325
Eric Christopherf83a5de2009-08-27 18:08:16 +00008326// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8327// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008328MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008329X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008330 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008331
8332 MachineFunction *F = BB->getParent();
8333 DebugLoc dl = MI->getDebugLoc();
8334 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8335
8336 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008337 if (memArg)
8338 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8339 else
8340 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008341
8342 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8343
8344 for (unsigned i = 0; i < numArgs; ++i) {
8345 MachineOperand &Op = MI->getOperand(i+1);
8346
8347 if (!(Op.isReg() && Op.isImplicit()))
8348 MIB.addOperand(Op);
8349 }
8350
8351 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8352 .addReg(X86::XMM0);
8353
8354 F->DeleteMachineInstr(MI);
8355
8356 return BB;
8357}
8358
8359MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008360X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8361 MachineInstr *MI,
8362 MachineBasicBlock *MBB) const {
8363 // Emit code to save XMM registers to the stack. The ABI says that the
8364 // number of registers to save is given in %al, so it's theoretically
8365 // possible to do an indirect jump trick to avoid saving all of them,
8366 // however this code takes a simpler approach and just executes all
8367 // of the stores if %al is non-zero. It's less code, and it's probably
8368 // easier on the hardware branch predictor, and stores aren't all that
8369 // expensive anyway.
8370
8371 // Create the new basic blocks. One block contains all the XMM stores,
8372 // and one block is the final destination regardless of whether any
8373 // stores were performed.
8374 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8375 MachineFunction *F = MBB->getParent();
8376 MachineFunction::iterator MBBIter = MBB;
8377 ++MBBIter;
8378 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8379 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8380 F->insert(MBBIter, XMMSaveMBB);
8381 F->insert(MBBIter, EndMBB);
8382
8383 // Set up the CFG.
8384 // Move any original successors of MBB to the end block.
8385 EndMBB->transferSuccessors(MBB);
8386 // The original block will now fall through to the XMM save block.
8387 MBB->addSuccessor(XMMSaveMBB);
8388 // The XMMSaveMBB will fall through to the end block.
8389 XMMSaveMBB->addSuccessor(EndMBB);
8390
8391 // Now add the instructions.
8392 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8393 DebugLoc DL = MI->getDebugLoc();
8394
8395 unsigned CountReg = MI->getOperand(0).getReg();
8396 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8397 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8398
8399 if (!Subtarget->isTargetWin64()) {
8400 // If %al is 0, branch around the XMM save block.
8401 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008402 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008403 MBB->addSuccessor(EndMBB);
8404 }
8405
8406 // In the XMM save block, save all the XMM argument registers.
8407 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8408 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008409 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008410 F->getMachineMemOperand(
8411 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8412 MachineMemOperand::MOStore, Offset,
8413 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008414 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8415 .addFrameIndex(RegSaveFrameIndex)
8416 .addImm(/*Scale=*/1)
8417 .addReg(/*IndexReg=*/0)
8418 .addImm(/*Disp=*/Offset)
8419 .addReg(/*Segment=*/0)
8420 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008421 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008422 }
8423
8424 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8425
8426 return EndMBB;
8427}
Mon P Wang63307c32008-05-05 19:05:59 +00008428
Evan Cheng60c07e12006-07-05 22:17:51 +00008429MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008430X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008431 MachineBasicBlock *BB,
8432 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008433 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8434 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008435
Chris Lattner52600972009-09-02 05:57:00 +00008436 // To "insert" a SELECT_CC instruction, we actually have to insert the
8437 // diamond control-flow pattern. The incoming instruction knows the
8438 // destination vreg to set, the condition code register to branch on, the
8439 // true/false values to select between, and a branch opcode to use.
8440 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8441 MachineFunction::iterator It = BB;
8442 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008443
Chris Lattner52600972009-09-02 05:57:00 +00008444 // thisMBB:
8445 // ...
8446 // TrueVal = ...
8447 // cmpTY ccX, r1, r2
8448 // bCC copy1MBB
8449 // fallthrough --> copy0MBB
8450 MachineBasicBlock *thisMBB = BB;
8451 MachineFunction *F = BB->getParent();
8452 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8453 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8454 unsigned Opc =
8455 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8456 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8457 F->insert(It, copy0MBB);
8458 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008459 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008460 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008461 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008462 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008463 E = BB->succ_end(); I != E; ++I) {
8464 EM->insert(std::make_pair(*I, sinkMBB));
8465 sinkMBB->addSuccessor(*I);
8466 }
8467 // Next, remove all successors of the current block, and add the true
8468 // and fallthrough blocks as its successors.
8469 while (!BB->succ_empty())
8470 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008471 // Add the true and fallthrough blocks as its successors.
8472 BB->addSuccessor(copy0MBB);
8473 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008474
Chris Lattner52600972009-09-02 05:57:00 +00008475 // copy0MBB:
8476 // %FalseValue = ...
8477 // # fallthrough to sinkMBB
8478 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008479
Chris Lattner52600972009-09-02 05:57:00 +00008480 // Update machine-CFG edges
8481 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008482
Chris Lattner52600972009-09-02 05:57:00 +00008483 // sinkMBB:
8484 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8485 // ...
8486 BB = sinkMBB;
8487 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8488 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8489 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8490
8491 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8492 return BB;
8493}
8494
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008495MachineBasicBlock *
8496X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8497 MachineBasicBlock *BB,
8498 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8499 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8500 DebugLoc DL = MI->getDebugLoc();
8501 MachineFunction *F = BB->getParent();
8502
8503 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8504 // non-trivial part is impdef of ESP.
8505 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8506 // mingw-w64.
8507
8508 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8509 .addExternalSymbol("_alloca")
8510 .addReg(X86::EAX, RegState::Implicit)
8511 .addReg(X86::ESP, RegState::Implicit)
8512 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8513 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8514
8515 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8516 return BB;
8517}
Chris Lattner52600972009-09-02 05:57:00 +00008518
8519MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008520X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008521 MachineBasicBlock *BB,
8522 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008523 switch (MI->getOpcode()) {
8524 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008525 case X86::MINGW_ALLOCA:
8526 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008527 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008528 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008529 case X86::CMOV_FR32:
8530 case X86::CMOV_FR64:
8531 case X86::CMOV_V4F32:
8532 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008533 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008534 case X86::CMOV_GR16:
8535 case X86::CMOV_GR32:
8536 case X86::CMOV_RFP32:
8537 case X86::CMOV_RFP64:
8538 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008539 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008540
Dale Johannesen849f2142007-07-03 00:53:03 +00008541 case X86::FP32_TO_INT16_IN_MEM:
8542 case X86::FP32_TO_INT32_IN_MEM:
8543 case X86::FP32_TO_INT64_IN_MEM:
8544 case X86::FP64_TO_INT16_IN_MEM:
8545 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008546 case X86::FP64_TO_INT64_IN_MEM:
8547 case X86::FP80_TO_INT16_IN_MEM:
8548 case X86::FP80_TO_INT32_IN_MEM:
8549 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008550 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8551 DebugLoc DL = MI->getDebugLoc();
8552
Evan Cheng60c07e12006-07-05 22:17:51 +00008553 // Change the floating point control register to use "round towards zero"
8554 // mode when truncating to an integer value.
8555 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008556 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008557 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008558
8559 // Load the old value of the high byte of the control word...
8560 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008561 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008562 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008563 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008564
8565 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008566 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008567 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008568
8569 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008570 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008571
8572 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008573 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008574 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008575
8576 // Get the X86 opcode to use.
8577 unsigned Opc;
8578 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008579 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008580 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8581 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8582 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8583 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8584 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8585 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008586 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8587 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8588 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008589 }
8590
8591 X86AddressMode AM;
8592 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008593 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008594 AM.BaseType = X86AddressMode::RegBase;
8595 AM.Base.Reg = Op.getReg();
8596 } else {
8597 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008598 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008599 }
8600 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008601 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008602 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008603 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008604 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008605 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008606 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008607 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008608 AM.GV = Op.getGlobal();
8609 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008610 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008611 }
Chris Lattner52600972009-09-02 05:57:00 +00008612 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008613 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008614
8615 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008616 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008617
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008618 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008619 return BB;
8620 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008621 // DBG_VALUE. Only the frame index case is done here.
8622 case X86::DBG_VALUE: {
8623 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8624 DebugLoc DL = MI->getDebugLoc();
8625 X86AddressMode AM;
8626 MachineFunction *F = BB->getParent();
8627 AM.BaseType = X86AddressMode::FrameIndexBase;
8628 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8629 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8630 addImm(MI->getOperand(1).getImm()).
8631 addMetadata(MI->getOperand(2).getMetadata());
8632 F->DeleteMachineInstr(MI); // Remove pseudo.
8633 return BB;
8634 }
8635
Eric Christopherb120ab42009-08-18 22:50:32 +00008636 // String/text processing lowering.
8637 case X86::PCMPISTRM128REG:
8638 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8639 case X86::PCMPISTRM128MEM:
8640 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8641 case X86::PCMPESTRM128REG:
8642 return EmitPCMP(MI, BB, 5, false /* in mem */);
8643 case X86::PCMPESTRM128MEM:
8644 return EmitPCMP(MI, BB, 5, true /* in mem */);
8645
8646 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008647 case X86::ATOMAND32:
8648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008649 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008650 X86::LCMPXCHG32, X86::MOV32rr,
8651 X86::NOT32r, X86::EAX,
8652 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008653 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8655 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008656 X86::LCMPXCHG32, X86::MOV32rr,
8657 X86::NOT32r, X86::EAX,
8658 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008659 case X86::ATOMXOR32:
8660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008661 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008662 X86::LCMPXCHG32, X86::MOV32rr,
8663 X86::NOT32r, X86::EAX,
8664 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008665 case X86::ATOMNAND32:
8666 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008667 X86::AND32ri, X86::MOV32rm,
8668 X86::LCMPXCHG32, X86::MOV32rr,
8669 X86::NOT32r, X86::EAX,
8670 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008671 case X86::ATOMMIN32:
8672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8673 case X86::ATOMMAX32:
8674 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8675 case X86::ATOMUMIN32:
8676 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8677 case X86::ATOMUMAX32:
8678 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008679
8680 case X86::ATOMAND16:
8681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8682 X86::AND16ri, X86::MOV16rm,
8683 X86::LCMPXCHG16, X86::MOV16rr,
8684 X86::NOT16r, X86::AX,
8685 X86::GR16RegisterClass);
8686 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008688 X86::OR16ri, X86::MOV16rm,
8689 X86::LCMPXCHG16, X86::MOV16rr,
8690 X86::NOT16r, X86::AX,
8691 X86::GR16RegisterClass);
8692 case X86::ATOMXOR16:
8693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8694 X86::XOR16ri, X86::MOV16rm,
8695 X86::LCMPXCHG16, X86::MOV16rr,
8696 X86::NOT16r, X86::AX,
8697 X86::GR16RegisterClass);
8698 case X86::ATOMNAND16:
8699 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8700 X86::AND16ri, X86::MOV16rm,
8701 X86::LCMPXCHG16, X86::MOV16rr,
8702 X86::NOT16r, X86::AX,
8703 X86::GR16RegisterClass, true);
8704 case X86::ATOMMIN16:
8705 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8706 case X86::ATOMMAX16:
8707 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8708 case X86::ATOMUMIN16:
8709 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8710 case X86::ATOMUMAX16:
8711 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8712
8713 case X86::ATOMAND8:
8714 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8715 X86::AND8ri, X86::MOV8rm,
8716 X86::LCMPXCHG8, X86::MOV8rr,
8717 X86::NOT8r, X86::AL,
8718 X86::GR8RegisterClass);
8719 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008721 X86::OR8ri, X86::MOV8rm,
8722 X86::LCMPXCHG8, X86::MOV8rr,
8723 X86::NOT8r, X86::AL,
8724 X86::GR8RegisterClass);
8725 case X86::ATOMXOR8:
8726 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8727 X86::XOR8ri, X86::MOV8rm,
8728 X86::LCMPXCHG8, X86::MOV8rr,
8729 X86::NOT8r, X86::AL,
8730 X86::GR8RegisterClass);
8731 case X86::ATOMNAND8:
8732 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8733 X86::AND8ri, X86::MOV8rm,
8734 X86::LCMPXCHG8, X86::MOV8rr,
8735 X86::NOT8r, X86::AL,
8736 X86::GR8RegisterClass, true);
8737 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008738 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008739 case X86::ATOMAND64:
8740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008741 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008742 X86::LCMPXCHG64, X86::MOV64rr,
8743 X86::NOT64r, X86::RAX,
8744 X86::GR64RegisterClass);
8745 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8747 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008748 X86::LCMPXCHG64, X86::MOV64rr,
8749 X86::NOT64r, X86::RAX,
8750 X86::GR64RegisterClass);
8751 case X86::ATOMXOR64:
8752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008753 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008754 X86::LCMPXCHG64, X86::MOV64rr,
8755 X86::NOT64r, X86::RAX,
8756 X86::GR64RegisterClass);
8757 case X86::ATOMNAND64:
8758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8759 X86::AND64ri32, X86::MOV64rm,
8760 X86::LCMPXCHG64, X86::MOV64rr,
8761 X86::NOT64r, X86::RAX,
8762 X86::GR64RegisterClass, true);
8763 case X86::ATOMMIN64:
8764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8765 case X86::ATOMMAX64:
8766 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8767 case X86::ATOMUMIN64:
8768 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8769 case X86::ATOMUMAX64:
8770 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008771
8772 // This group does 64-bit operations on a 32-bit host.
8773 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008774 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008775 X86::AND32rr, X86::AND32rr,
8776 X86::AND32ri, X86::AND32ri,
8777 false);
8778 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008779 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008780 X86::OR32rr, X86::OR32rr,
8781 X86::OR32ri, X86::OR32ri,
8782 false);
8783 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008784 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008785 X86::XOR32rr, X86::XOR32rr,
8786 X86::XOR32ri, X86::XOR32ri,
8787 false);
8788 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008789 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008790 X86::AND32rr, X86::AND32rr,
8791 X86::AND32ri, X86::AND32ri,
8792 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008793 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008794 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008795 X86::ADD32rr, X86::ADC32rr,
8796 X86::ADD32ri, X86::ADC32ri,
8797 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008798 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008799 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008800 X86::SUB32rr, X86::SBB32rr,
8801 X86::SUB32ri, X86::SBB32ri,
8802 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008803 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008804 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008805 X86::MOV32rr, X86::MOV32rr,
8806 X86::MOV32ri, X86::MOV32ri,
8807 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008808 case X86::VASTART_SAVE_XMM_REGS:
8809 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008810 }
8811}
8812
8813//===----------------------------------------------------------------------===//
8814// X86 Optimization Hooks
8815//===----------------------------------------------------------------------===//
8816
Dan Gohman475871a2008-07-27 21:46:04 +00008817void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008818 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008819 APInt &KnownZero,
8820 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008821 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008822 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008823 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008824 assert((Opc >= ISD::BUILTIN_OP_END ||
8825 Opc == ISD::INTRINSIC_WO_CHAIN ||
8826 Opc == ISD::INTRINSIC_W_CHAIN ||
8827 Opc == ISD::INTRINSIC_VOID) &&
8828 "Should use MaskedValueIsZero if you don't know whether Op"
8829 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008830
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008831 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008832 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008833 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008834 case X86ISD::ADD:
8835 case X86ISD::SUB:
8836 case X86ISD::SMUL:
8837 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008838 case X86ISD::INC:
8839 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008840 case X86ISD::OR:
8841 case X86ISD::XOR:
8842 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008843 // These nodes' second result is a boolean.
8844 if (Op.getResNo() == 0)
8845 break;
8846 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008847 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008848 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8849 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008850 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008851 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008852}
Chris Lattner259e97c2006-01-31 19:43:35 +00008853
Evan Cheng206ee9d2006-07-07 08:33:52 +00008854/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008855/// node is a GlobalAddress + offset.
8856bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8857 GlobalValue* &GA, int64_t &Offset) const{
8858 if (N->getOpcode() == X86ISD::Wrapper) {
8859 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008860 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008861 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008862 return true;
8863 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008864 }
Evan Chengad4196b2008-05-12 19:56:52 +00008865 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008866}
8867
Evan Cheng206ee9d2006-07-07 08:33:52 +00008868/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8869/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8870/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008871/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008872static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008873 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008874 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008875 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008876 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008877
Eli Friedman7a5e5552009-06-07 06:52:44 +00008878 if (VT.getSizeInBits() != 128)
8879 return SDValue();
8880
Nate Begemanfdea31a2010-03-24 20:49:50 +00008881 SmallVector<SDValue, 16> Elts;
8882 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8883 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8884
8885 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008886}
Evan Chengd880b972008-05-09 21:53:03 +00008887
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008888/// PerformShuffleCombine - Detect vector gather/scatter index generation
8889/// and convert it from being a bunch of shuffles and extracts to a simple
8890/// store and scalar loads to extract the elements.
8891static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8892 const TargetLowering &TLI) {
8893 SDValue InputVector = N->getOperand(0);
8894
8895 // Only operate on vectors of 4 elements, where the alternative shuffling
8896 // gets to be more expensive.
8897 if (InputVector.getValueType() != MVT::v4i32)
8898 return SDValue();
8899
8900 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8901 // single use which is a sign-extend or zero-extend, and all elements are
8902 // used.
8903 SmallVector<SDNode *, 4> Uses;
8904 unsigned ExtractedElements = 0;
8905 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8906 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8907 if (UI.getUse().getResNo() != InputVector.getResNo())
8908 return SDValue();
8909
8910 SDNode *Extract = *UI;
8911 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8912 return SDValue();
8913
8914 if (Extract->getValueType(0) != MVT::i32)
8915 return SDValue();
8916 if (!Extract->hasOneUse())
8917 return SDValue();
8918 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8919 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8920 return SDValue();
8921 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8922 return SDValue();
8923
8924 // Record which element was extracted.
8925 ExtractedElements |=
8926 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8927
8928 Uses.push_back(Extract);
8929 }
8930
8931 // If not all the elements were used, this may not be worthwhile.
8932 if (ExtractedElements != 15)
8933 return SDValue();
8934
8935 // Ok, we've now decided to do the transformation.
8936 DebugLoc dl = InputVector.getDebugLoc();
8937
8938 // Store the value to a temporary stack slot.
8939 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8940 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8941 false, false, 0);
8942
8943 // Replace each use (extract) with a load of the appropriate element.
8944 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8945 UE = Uses.end(); UI != UE; ++UI) {
8946 SDNode *Extract = *UI;
8947
8948 // Compute the element's address.
8949 SDValue Idx = Extract->getOperand(1);
8950 unsigned EltSize =
8951 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8952 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8953 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8954
8955 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8956
8957 // Load the scalar.
8958 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8959 NULL, 0, false, false, 0);
8960
8961 // Replace the exact with the load.
8962 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8963 }
8964
8965 // The replacement was made in place; don't return anything.
8966 return SDValue();
8967}
8968
Chris Lattner83e6c992006-10-04 06:57:07 +00008969/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008970static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008971 const X86Subtarget *Subtarget) {
8972 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008973 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008974 // Get the LHS/RHS of the select.
8975 SDValue LHS = N->getOperand(1);
8976 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008977
Dan Gohman670e5392009-09-21 18:03:22 +00008978 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008979 // instructions match the semantics of the common C idiom x<y?x:y but not
8980 // x<=y?x:y, because of how they handle negative zero (which can be
8981 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008982 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008983 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008984 Cond.getOpcode() == ISD::SETCC) {
8985 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008986
Chris Lattner47b4ce82009-03-11 05:48:52 +00008987 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008988 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008989 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8990 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008991 switch (CC) {
8992 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008993 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008994 // Converting this to a min would handle NaNs incorrectly, and swapping
8995 // the operands would cause it to handle comparisons between positive
8996 // and negative zero incorrectly.
8997 if (!FiniteOnlyFPMath() &&
8998 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8999 if (!UnsafeFPMath &&
9000 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9001 break;
9002 std::swap(LHS, RHS);
9003 }
Dan Gohman670e5392009-09-21 18:03:22 +00009004 Opcode = X86ISD::FMIN;
9005 break;
9006 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009007 // Converting this to a min would handle comparisons between positive
9008 // and negative zero incorrectly.
9009 if (!UnsafeFPMath &&
9010 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9011 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009012 Opcode = X86ISD::FMIN;
9013 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009014 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009015 // Converting this to a min would handle both negative zeros and NaNs
9016 // incorrectly, but we can swap the operands to fix both.
9017 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009018 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009019 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009020 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009021 Opcode = X86ISD::FMIN;
9022 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009023
Dan Gohman670e5392009-09-21 18:03:22 +00009024 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009025 // Converting this to a max would handle comparisons between positive
9026 // and negative zero incorrectly.
9027 if (!UnsafeFPMath &&
9028 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9029 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009030 Opcode = X86ISD::FMAX;
9031 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009032 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009033 // Converting this to a max would handle NaNs incorrectly, and swapping
9034 // the operands would cause it to handle comparisons between positive
9035 // and negative zero incorrectly.
9036 if (!FiniteOnlyFPMath() &&
9037 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9038 if (!UnsafeFPMath &&
9039 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9040 break;
9041 std::swap(LHS, RHS);
9042 }
Dan Gohman670e5392009-09-21 18:03:22 +00009043 Opcode = X86ISD::FMAX;
9044 break;
9045 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009046 // Converting this to a max would handle both negative zeros and NaNs
9047 // incorrectly, but we can swap the operands to fix both.
9048 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009049 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009050 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009051 case ISD::SETGE:
9052 Opcode = X86ISD::FMAX;
9053 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009054 }
Dan Gohman670e5392009-09-21 18:03:22 +00009055 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009056 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9057 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009058 switch (CC) {
9059 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009060 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009061 // Converting this to a min would handle comparisons between positive
9062 // and negative zero incorrectly, and swapping the operands would
9063 // cause it to handle NaNs incorrectly.
9064 if (!UnsafeFPMath &&
9065 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9066 if (!FiniteOnlyFPMath() &&
9067 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9068 break;
9069 std::swap(LHS, RHS);
9070 }
Dan Gohman670e5392009-09-21 18:03:22 +00009071 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009072 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009073 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009074 // Converting this to a min would handle NaNs incorrectly.
9075 if (!UnsafeFPMath &&
9076 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9077 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009078 Opcode = X86ISD::FMIN;
9079 break;
9080 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009081 // Converting this to a min would handle both negative zeros and NaNs
9082 // incorrectly, but we can swap the operands to fix both.
9083 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009084 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009085 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009086 case ISD::SETGE:
9087 Opcode = X86ISD::FMIN;
9088 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009089
Dan Gohman670e5392009-09-21 18:03:22 +00009090 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009091 // Converting this to a max would handle NaNs incorrectly.
9092 if (!FiniteOnlyFPMath() &&
9093 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9094 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009095 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009096 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009097 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009098 // Converting this to a max would handle comparisons between positive
9099 // and negative zero incorrectly, and swapping the operands would
9100 // cause it to handle NaNs incorrectly.
9101 if (!UnsafeFPMath &&
9102 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9103 if (!FiniteOnlyFPMath() &&
9104 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9105 break;
9106 std::swap(LHS, RHS);
9107 }
Dan Gohman670e5392009-09-21 18:03:22 +00009108 Opcode = X86ISD::FMAX;
9109 break;
9110 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009111 // Converting this to a max would handle both negative zeros and NaNs
9112 // incorrectly, but we can swap the operands to fix both.
9113 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009114 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009115 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009116 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009117 Opcode = X86ISD::FMAX;
9118 break;
9119 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009120 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009121
Chris Lattner47b4ce82009-03-11 05:48:52 +00009122 if (Opcode)
9123 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009124 }
Eric Christopherfd179292009-08-27 18:07:15 +00009125
Chris Lattnerd1980a52009-03-12 06:52:53 +00009126 // If this is a select between two integer constants, try to do some
9127 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009128 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9129 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009130 // Don't do this for crazy integer types.
9131 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9132 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009133 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009134 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009135
Chris Lattnercee56e72009-03-13 05:53:31 +00009136 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009137 // Efficiently invertible.
9138 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9139 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9140 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9141 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009142 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009143 }
Eric Christopherfd179292009-08-27 18:07:15 +00009144
Chris Lattnerd1980a52009-03-12 06:52:53 +00009145 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009146 if (FalseC->getAPIntValue() == 0 &&
9147 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009148 if (NeedsCondInvert) // Invert the condition if needed.
9149 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9150 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009151
Chris Lattnerd1980a52009-03-12 06:52:53 +00009152 // Zero extend the condition if needed.
9153 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009154
Chris Lattnercee56e72009-03-13 05:53:31 +00009155 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009156 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009157 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009158 }
Eric Christopherfd179292009-08-27 18:07:15 +00009159
Chris Lattner97a29a52009-03-13 05:22:11 +00009160 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009161 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009162 if (NeedsCondInvert) // Invert the condition if needed.
9163 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9164 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009165
Chris Lattner97a29a52009-03-13 05:22:11 +00009166 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009167 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9168 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009169 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009170 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009171 }
Eric Christopherfd179292009-08-27 18:07:15 +00009172
Chris Lattnercee56e72009-03-13 05:53:31 +00009173 // Optimize cases that will turn into an LEA instruction. This requires
9174 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009175 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009176 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009178
Chris Lattnercee56e72009-03-13 05:53:31 +00009179 bool isFastMultiplier = false;
9180 if (Diff < 10) {
9181 switch ((unsigned char)Diff) {
9182 default: break;
9183 case 1: // result = add base, cond
9184 case 2: // result = lea base( , cond*2)
9185 case 3: // result = lea base(cond, cond*2)
9186 case 4: // result = lea base( , cond*4)
9187 case 5: // result = lea base(cond, cond*4)
9188 case 8: // result = lea base( , cond*8)
9189 case 9: // result = lea base(cond, cond*8)
9190 isFastMultiplier = true;
9191 break;
9192 }
9193 }
Eric Christopherfd179292009-08-27 18:07:15 +00009194
Chris Lattnercee56e72009-03-13 05:53:31 +00009195 if (isFastMultiplier) {
9196 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9197 if (NeedsCondInvert) // Invert the condition if needed.
9198 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9199 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009200
Chris Lattnercee56e72009-03-13 05:53:31 +00009201 // Zero extend the condition if needed.
9202 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9203 Cond);
9204 // Scale the condition by the difference.
9205 if (Diff != 1)
9206 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9207 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009208
Chris Lattnercee56e72009-03-13 05:53:31 +00009209 // Add the base if non-zero.
9210 if (FalseC->getAPIntValue() != 0)
9211 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9212 SDValue(FalseC, 0));
9213 return Cond;
9214 }
Eric Christopherfd179292009-08-27 18:07:15 +00009215 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009216 }
9217 }
Eric Christopherfd179292009-08-27 18:07:15 +00009218
Dan Gohman475871a2008-07-27 21:46:04 +00009219 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009220}
9221
Chris Lattnerd1980a52009-03-12 06:52:53 +00009222/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9223static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9224 TargetLowering::DAGCombinerInfo &DCI) {
9225 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009226
Chris Lattnerd1980a52009-03-12 06:52:53 +00009227 // If the flag operand isn't dead, don't touch this CMOV.
9228 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9229 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009230
Chris Lattnerd1980a52009-03-12 06:52:53 +00009231 // If this is a select between two integer constants, try to do some
9232 // optimizations. Note that the operands are ordered the opposite of SELECT
9233 // operands.
9234 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9235 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9236 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9237 // larger than FalseC (the false value).
9238 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009239
Chris Lattnerd1980a52009-03-12 06:52:53 +00009240 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9241 CC = X86::GetOppositeBranchCondition(CC);
9242 std::swap(TrueC, FalseC);
9243 }
Eric Christopherfd179292009-08-27 18:07:15 +00009244
Chris Lattnerd1980a52009-03-12 06:52:53 +00009245 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009246 // This is efficient for any integer data type (including i8/i16) and
9247 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009248 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9249 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009250 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9251 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009252
Chris Lattnerd1980a52009-03-12 06:52:53 +00009253 // Zero extend the condition if needed.
9254 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009255
Chris Lattnerd1980a52009-03-12 06:52:53 +00009256 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9257 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009258 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009259 if (N->getNumValues() == 2) // Dead flag value?
9260 return DCI.CombineTo(N, Cond, SDValue());
9261 return Cond;
9262 }
Eric Christopherfd179292009-08-27 18:07:15 +00009263
Chris Lattnercee56e72009-03-13 05:53:31 +00009264 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9265 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009266 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9267 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009268 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9269 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009270
Chris Lattner97a29a52009-03-13 05:22:11 +00009271 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009272 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9273 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009274 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9275 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009276
Chris Lattner97a29a52009-03-13 05:22:11 +00009277 if (N->getNumValues() == 2) // Dead flag value?
9278 return DCI.CombineTo(N, Cond, SDValue());
9279 return Cond;
9280 }
Eric Christopherfd179292009-08-27 18:07:15 +00009281
Chris Lattnercee56e72009-03-13 05:53:31 +00009282 // Optimize cases that will turn into an LEA instruction. This requires
9283 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009284 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009285 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009286 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009287
Chris Lattnercee56e72009-03-13 05:53:31 +00009288 bool isFastMultiplier = false;
9289 if (Diff < 10) {
9290 switch ((unsigned char)Diff) {
9291 default: break;
9292 case 1: // result = add base, cond
9293 case 2: // result = lea base( , cond*2)
9294 case 3: // result = lea base(cond, cond*2)
9295 case 4: // result = lea base( , cond*4)
9296 case 5: // result = lea base(cond, cond*4)
9297 case 8: // result = lea base( , cond*8)
9298 case 9: // result = lea base(cond, cond*8)
9299 isFastMultiplier = true;
9300 break;
9301 }
9302 }
Eric Christopherfd179292009-08-27 18:07:15 +00009303
Chris Lattnercee56e72009-03-13 05:53:31 +00009304 if (isFastMultiplier) {
9305 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9306 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009307 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9308 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009309 // Zero extend the condition if needed.
9310 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9311 Cond);
9312 // Scale the condition by the difference.
9313 if (Diff != 1)
9314 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9315 DAG.getConstant(Diff, Cond.getValueType()));
9316
9317 // Add the base if non-zero.
9318 if (FalseC->getAPIntValue() != 0)
9319 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9320 SDValue(FalseC, 0));
9321 if (N->getNumValues() == 2) // Dead flag value?
9322 return DCI.CombineTo(N, Cond, SDValue());
9323 return Cond;
9324 }
Eric Christopherfd179292009-08-27 18:07:15 +00009325 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009326 }
9327 }
9328 return SDValue();
9329}
9330
9331
Evan Cheng0b0cd912009-03-28 05:57:29 +00009332/// PerformMulCombine - Optimize a single multiply with constant into two
9333/// in order to implement it with two cheaper instructions, e.g.
9334/// LEA + SHL, LEA + LEA.
9335static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9336 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009337 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9338 return SDValue();
9339
Owen Andersone50ed302009-08-10 22:56:29 +00009340 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009341 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009342 return SDValue();
9343
9344 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9345 if (!C)
9346 return SDValue();
9347 uint64_t MulAmt = C->getZExtValue();
9348 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9349 return SDValue();
9350
9351 uint64_t MulAmt1 = 0;
9352 uint64_t MulAmt2 = 0;
9353 if ((MulAmt % 9) == 0) {
9354 MulAmt1 = 9;
9355 MulAmt2 = MulAmt / 9;
9356 } else if ((MulAmt % 5) == 0) {
9357 MulAmt1 = 5;
9358 MulAmt2 = MulAmt / 5;
9359 } else if ((MulAmt % 3) == 0) {
9360 MulAmt1 = 3;
9361 MulAmt2 = MulAmt / 3;
9362 }
9363 if (MulAmt2 &&
9364 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9365 DebugLoc DL = N->getDebugLoc();
9366
9367 if (isPowerOf2_64(MulAmt2) &&
9368 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9369 // If second multiplifer is pow2, issue it first. We want the multiply by
9370 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9371 // is an add.
9372 std::swap(MulAmt1, MulAmt2);
9373
9374 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009375 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009376 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009377 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009378 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009379 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009380 DAG.getConstant(MulAmt1, VT));
9381
Eric Christopherfd179292009-08-27 18:07:15 +00009382 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009383 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009384 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009385 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009386 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009387 DAG.getConstant(MulAmt2, VT));
9388
9389 // Do not add new nodes to DAG combiner worklist.
9390 DCI.CombineTo(N, NewMul, false);
9391 }
9392 return SDValue();
9393}
9394
Evan Chengad9c0a32009-12-15 00:53:42 +00009395static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9396 SDValue N0 = N->getOperand(0);
9397 SDValue N1 = N->getOperand(1);
9398 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9399 EVT VT = N0.getValueType();
9400
9401 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9402 // since the result of setcc_c is all zero's or all ones.
9403 if (N1C && N0.getOpcode() == ISD::AND &&
9404 N0.getOperand(1).getOpcode() == ISD::Constant) {
9405 SDValue N00 = N0.getOperand(0);
9406 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9407 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9408 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9409 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9410 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9411 APInt ShAmt = N1C->getAPIntValue();
9412 Mask = Mask.shl(ShAmt);
9413 if (Mask != 0)
9414 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9415 N00, DAG.getConstant(Mask, VT));
9416 }
9417 }
9418
9419 return SDValue();
9420}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009421
Nate Begeman740ab032009-01-26 00:52:55 +00009422/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9423/// when possible.
9424static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9425 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009426 EVT VT = N->getValueType(0);
9427 if (!VT.isVector() && VT.isInteger() &&
9428 N->getOpcode() == ISD::SHL)
9429 return PerformSHLCombine(N, DAG);
9430
Nate Begeman740ab032009-01-26 00:52:55 +00009431 // On X86 with SSE2 support, we can transform this to a vector shift if
9432 // all elements are shifted by the same amount. We can't do this in legalize
9433 // because the a constant vector is typically transformed to a constant pool
9434 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009435 if (!Subtarget->hasSSE2())
9436 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009437
Owen Anderson825b72b2009-08-11 20:47:22 +00009438 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009439 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009440
Mon P Wang3becd092009-01-28 08:12:05 +00009441 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009442 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009443 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009444 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009445 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9446 unsigned NumElts = VT.getVectorNumElements();
9447 unsigned i = 0;
9448 for (; i != NumElts; ++i) {
9449 SDValue Arg = ShAmtOp.getOperand(i);
9450 if (Arg.getOpcode() == ISD::UNDEF) continue;
9451 BaseShAmt = Arg;
9452 break;
9453 }
9454 for (; i != NumElts; ++i) {
9455 SDValue Arg = ShAmtOp.getOperand(i);
9456 if (Arg.getOpcode() == ISD::UNDEF) continue;
9457 if (Arg != BaseShAmt) {
9458 return SDValue();
9459 }
9460 }
9461 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009462 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009463 SDValue InVec = ShAmtOp.getOperand(0);
9464 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9465 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9466 unsigned i = 0;
9467 for (; i != NumElts; ++i) {
9468 SDValue Arg = InVec.getOperand(i);
9469 if (Arg.getOpcode() == ISD::UNDEF) continue;
9470 BaseShAmt = Arg;
9471 break;
9472 }
9473 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9474 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009475 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009476 if (C->getZExtValue() == SplatIdx)
9477 BaseShAmt = InVec.getOperand(1);
9478 }
9479 }
9480 if (BaseShAmt.getNode() == 0)
9481 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9482 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009483 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009484 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009485
Mon P Wangefa42202009-09-03 19:56:25 +00009486 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009487 if (EltVT.bitsGT(MVT::i32))
9488 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9489 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009490 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009491
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009492 // The shift amount is identical so we can do a vector shift.
9493 SDValue ValOp = N->getOperand(0);
9494 switch (N->getOpcode()) {
9495 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009496 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009497 break;
9498 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009499 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009500 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009502 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009503 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009504 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009505 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009506 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009507 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009508 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009509 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009510 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009511 break;
9512 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009513 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009514 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009515 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009516 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009517 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009518 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009520 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009521 break;
9522 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009523 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009524 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009526 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009528 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009530 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009531 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009532 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009534 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009535 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009536 }
9537 return SDValue();
9538}
9539
Evan Cheng760d1942010-01-04 21:22:48 +00009540static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9541 const X86Subtarget *Subtarget) {
9542 EVT VT = N->getValueType(0);
9543 if (VT != MVT::i64 || !Subtarget->is64Bit())
9544 return SDValue();
9545
9546 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9547 SDValue N0 = N->getOperand(0);
9548 SDValue N1 = N->getOperand(1);
9549 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9550 std::swap(N0, N1);
9551 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9552 return SDValue();
9553
9554 SDValue ShAmt0 = N0.getOperand(1);
9555 if (ShAmt0.getValueType() != MVT::i8)
9556 return SDValue();
9557 SDValue ShAmt1 = N1.getOperand(1);
9558 if (ShAmt1.getValueType() != MVT::i8)
9559 return SDValue();
9560 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9561 ShAmt0 = ShAmt0.getOperand(0);
9562 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9563 ShAmt1 = ShAmt1.getOperand(0);
9564
9565 DebugLoc DL = N->getDebugLoc();
9566 unsigned Opc = X86ISD::SHLD;
9567 SDValue Op0 = N0.getOperand(0);
9568 SDValue Op1 = N1.getOperand(0);
9569 if (ShAmt0.getOpcode() == ISD::SUB) {
9570 Opc = X86ISD::SHRD;
9571 std::swap(Op0, Op1);
9572 std::swap(ShAmt0, ShAmt1);
9573 }
9574
9575 if (ShAmt1.getOpcode() == ISD::SUB) {
9576 SDValue Sum = ShAmt1.getOperand(0);
9577 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9578 if (SumC->getSExtValue() == 64 &&
9579 ShAmt1.getOperand(1) == ShAmt0)
9580 return DAG.getNode(Opc, DL, VT,
9581 Op0, Op1,
9582 DAG.getNode(ISD::TRUNCATE, DL,
9583 MVT::i8, ShAmt0));
9584 }
9585 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9586 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9587 if (ShAmt0C &&
9588 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9589 return DAG.getNode(Opc, DL, VT,
9590 N0.getOperand(0), N1.getOperand(0),
9591 DAG.getNode(ISD::TRUNCATE, DL,
9592 MVT::i8, ShAmt0));
9593 }
9594
9595 return SDValue();
9596}
9597
Chris Lattner149a4e52008-02-22 02:09:43 +00009598/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009599static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009600 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009601 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9602 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009603 // A preferable solution to the general problem is to figure out the right
9604 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009605
9606 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009607 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009608 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009609 if (VT.getSizeInBits() != 64)
9610 return SDValue();
9611
Devang Patel578efa92009-06-05 21:57:13 +00009612 const Function *F = DAG.getMachineFunction().getFunction();
9613 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009614 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009615 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009616 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009617 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009618 isa<LoadSDNode>(St->getValue()) &&
9619 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9620 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009621 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009622 LoadSDNode *Ld = 0;
9623 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009624 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009625 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009626 // Must be a store of a load. We currently handle two cases: the load
9627 // is a direct child, and it's under an intervening TokenFactor. It is
9628 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009629 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009630 Ld = cast<LoadSDNode>(St->getChain());
9631 else if (St->getValue().hasOneUse() &&
9632 ChainVal->getOpcode() == ISD::TokenFactor) {
9633 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009634 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009635 TokenFactorIndex = i;
9636 Ld = cast<LoadSDNode>(St->getValue());
9637 } else
9638 Ops.push_back(ChainVal->getOperand(i));
9639 }
9640 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009641
Evan Cheng536e6672009-03-12 05:59:15 +00009642 if (!Ld || !ISD::isNormalLoad(Ld))
9643 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009644
Evan Cheng536e6672009-03-12 05:59:15 +00009645 // If this is not the MMX case, i.e. we are just turning i64 load/store
9646 // into f64 load/store, avoid the transformation if there are multiple
9647 // uses of the loaded value.
9648 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9649 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009650
Evan Cheng536e6672009-03-12 05:59:15 +00009651 DebugLoc LdDL = Ld->getDebugLoc();
9652 DebugLoc StDL = N->getDebugLoc();
9653 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9654 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9655 // pair instead.
9656 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009657 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009658 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9659 Ld->getBasePtr(), Ld->getSrcValue(),
9660 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009661 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009662 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009663 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009664 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009665 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009666 Ops.size());
9667 }
Evan Cheng536e6672009-03-12 05:59:15 +00009668 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009669 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009670 St->isVolatile(), St->isNonTemporal(),
9671 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009672 }
Evan Cheng536e6672009-03-12 05:59:15 +00009673
9674 // Otherwise, lower to two pairs of 32-bit loads / stores.
9675 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009676 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9677 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009678
Owen Anderson825b72b2009-08-11 20:47:22 +00009679 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009680 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009681 Ld->isVolatile(), Ld->isNonTemporal(),
9682 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009683 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009684 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009685 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009686 MinAlign(Ld->getAlignment(), 4));
9687
9688 SDValue NewChain = LoLd.getValue(1);
9689 if (TokenFactorIndex != -1) {
9690 Ops.push_back(LoLd);
9691 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009693 Ops.size());
9694 }
9695
9696 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9698 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009699
9700 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9701 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009702 St->isVolatile(), St->isNonTemporal(),
9703 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009704 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9705 St->getSrcValue(),
9706 St->getSrcValueOffset() + 4,
9707 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009708 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009709 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009710 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009711 }
Dan Gohman475871a2008-07-27 21:46:04 +00009712 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009713}
9714
Chris Lattner6cf73262008-01-25 06:14:17 +00009715/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9716/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009717static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009718 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9719 // F[X]OR(0.0, x) -> x
9720 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009721 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9722 if (C->getValueAPF().isPosZero())
9723 return N->getOperand(1);
9724 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9725 if (C->getValueAPF().isPosZero())
9726 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009727 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009728}
9729
9730/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009731static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009732 // FAND(0.0, x) -> 0.0
9733 // FAND(x, 0.0) -> 0.0
9734 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9735 if (C->getValueAPF().isPosZero())
9736 return N->getOperand(0);
9737 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9738 if (C->getValueAPF().isPosZero())
9739 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009740 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009741}
9742
Dan Gohmane5af2d32009-01-29 01:59:02 +00009743static SDValue PerformBTCombine(SDNode *N,
9744 SelectionDAG &DAG,
9745 TargetLowering::DAGCombinerInfo &DCI) {
9746 // BT ignores high bits in the bit index operand.
9747 SDValue Op1 = N->getOperand(1);
9748 if (Op1.hasOneUse()) {
9749 unsigned BitWidth = Op1.getValueSizeInBits();
9750 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9751 APInt KnownZero, KnownOne;
9752 TargetLowering::TargetLoweringOpt TLO(DAG);
9753 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9754 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9755 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9756 DCI.CommitTargetLoweringOpt(TLO);
9757 }
9758 return SDValue();
9759}
Chris Lattner83e6c992006-10-04 06:57:07 +00009760
Eli Friedman7a5e5552009-06-07 06:52:44 +00009761static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9762 SDValue Op = N->getOperand(0);
9763 if (Op.getOpcode() == ISD::BIT_CONVERT)
9764 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009765 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009766 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009767 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009768 OpVT.getVectorElementType().getSizeInBits()) {
9769 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9770 }
9771 return SDValue();
9772}
9773
Owen Anderson99177002009-06-29 18:04:45 +00009774// On X86 and X86-64, atomic operations are lowered to locked instructions.
9775// Locked instructions, in turn, have implicit fence semantics (all memory
9776// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009777// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009778// fence-atomic-fence.
9779static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9780 SDValue atomic = N->getOperand(0);
9781 switch (atomic.getOpcode()) {
9782 case ISD::ATOMIC_CMP_SWAP:
9783 case ISD::ATOMIC_SWAP:
9784 case ISD::ATOMIC_LOAD_ADD:
9785 case ISD::ATOMIC_LOAD_SUB:
9786 case ISD::ATOMIC_LOAD_AND:
9787 case ISD::ATOMIC_LOAD_OR:
9788 case ISD::ATOMIC_LOAD_XOR:
9789 case ISD::ATOMIC_LOAD_NAND:
9790 case ISD::ATOMIC_LOAD_MIN:
9791 case ISD::ATOMIC_LOAD_MAX:
9792 case ISD::ATOMIC_LOAD_UMIN:
9793 case ISD::ATOMIC_LOAD_UMAX:
9794 break;
9795 default:
9796 return SDValue();
9797 }
Eric Christopherfd179292009-08-27 18:07:15 +00009798
Owen Anderson99177002009-06-29 18:04:45 +00009799 SDValue fence = atomic.getOperand(0);
9800 if (fence.getOpcode() != ISD::MEMBARRIER)
9801 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009802
Owen Anderson99177002009-06-29 18:04:45 +00009803 switch (atomic.getOpcode()) {
9804 case ISD::ATOMIC_CMP_SWAP:
9805 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9806 atomic.getOperand(1), atomic.getOperand(2),
9807 atomic.getOperand(3));
9808 case ISD::ATOMIC_SWAP:
9809 case ISD::ATOMIC_LOAD_ADD:
9810 case ISD::ATOMIC_LOAD_SUB:
9811 case ISD::ATOMIC_LOAD_AND:
9812 case ISD::ATOMIC_LOAD_OR:
9813 case ISD::ATOMIC_LOAD_XOR:
9814 case ISD::ATOMIC_LOAD_NAND:
9815 case ISD::ATOMIC_LOAD_MIN:
9816 case ISD::ATOMIC_LOAD_MAX:
9817 case ISD::ATOMIC_LOAD_UMIN:
9818 case ISD::ATOMIC_LOAD_UMAX:
9819 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9820 atomic.getOperand(1), atomic.getOperand(2));
9821 default:
9822 return SDValue();
9823 }
9824}
9825
Evan Cheng2e489c42009-12-16 00:53:11 +00009826static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9827 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9828 // (and (i32 x86isd::setcc_carry), 1)
9829 // This eliminates the zext. This transformation is necessary because
9830 // ISD::SETCC is always legalized to i8.
9831 DebugLoc dl = N->getDebugLoc();
9832 SDValue N0 = N->getOperand(0);
9833 EVT VT = N->getValueType(0);
9834 if (N0.getOpcode() == ISD::AND &&
9835 N0.hasOneUse() &&
9836 N0.getOperand(0).hasOneUse()) {
9837 SDValue N00 = N0.getOperand(0);
9838 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9839 return SDValue();
9840 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9841 if (!C || C->getZExtValue() != 1)
9842 return SDValue();
9843 return DAG.getNode(ISD::AND, dl, VT,
9844 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9845 N00.getOperand(0), N00.getOperand(1)),
9846 DAG.getConstant(1, VT));
9847 }
9848
9849 return SDValue();
9850}
9851
Dan Gohman475871a2008-07-27 21:46:04 +00009852SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009853 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009854 SelectionDAG &DAG = DCI.DAG;
9855 switch (N->getOpcode()) {
9856 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009857 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009858 case ISD::EXTRACT_VECTOR_ELT:
9859 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009860 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009861 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009862 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009863 case ISD::SHL:
9864 case ISD::SRA:
9865 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009866 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009867 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009868 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009869 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9870 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009871 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009872 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009873 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009874 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009875 }
9876
Dan Gohman475871a2008-07-27 21:46:04 +00009877 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009878}
9879
Evan Cheng60c07e12006-07-05 22:17:51 +00009880//===----------------------------------------------------------------------===//
9881// X86 Inline Assembly Support
9882//===----------------------------------------------------------------------===//
9883
Chris Lattnerb8105652009-07-20 17:51:36 +00009884static bool LowerToBSwap(CallInst *CI) {
9885 // FIXME: this should verify that we are targetting a 486 or better. If not,
9886 // we will turn this bswap into something that will be lowered to logical ops
9887 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9888 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009889
Chris Lattnerb8105652009-07-20 17:51:36 +00009890 // Verify this is a simple bswap.
9891 if (CI->getNumOperands() != 2 ||
9892 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009893 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009895
Chris Lattnerb8105652009-07-20 17:51:36 +00009896 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9897 if (!Ty || Ty->getBitWidth() % 16 != 0)
9898 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009899
Chris Lattnerb8105652009-07-20 17:51:36 +00009900 // Okay, we can do this xform, do so now.
9901 const Type *Tys[] = { Ty };
9902 Module *M = CI->getParent()->getParent()->getParent();
9903 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009904
Chris Lattnerb8105652009-07-20 17:51:36 +00009905 Value *Op = CI->getOperand(1);
9906 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009907
Chris Lattnerb8105652009-07-20 17:51:36 +00009908 CI->replaceAllUsesWith(Op);
9909 CI->eraseFromParent();
9910 return true;
9911}
9912
9913bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9914 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9915 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9916
9917 std::string AsmStr = IA->getAsmString();
9918
9919 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009920 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009921 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9922
9923 switch (AsmPieces.size()) {
9924 default: return false;
9925 case 1:
9926 AsmStr = AsmPieces[0];
9927 AsmPieces.clear();
9928 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9929
9930 // bswap $0
9931 if (AsmPieces.size() == 2 &&
9932 (AsmPieces[0] == "bswap" ||
9933 AsmPieces[0] == "bswapq" ||
9934 AsmPieces[0] == "bswapl") &&
9935 (AsmPieces[1] == "$0" ||
9936 AsmPieces[1] == "${0:q}")) {
9937 // No need to check constraints, nothing other than the equivalent of
9938 // "=r,0" would be valid here.
9939 return LowerToBSwap(CI);
9940 }
9941 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009942 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009943 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009944 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009945 AsmPieces[1] == "$$8," &&
9946 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009947 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9948 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009949 const std::string &Constraints = IA->getConstraintString();
9950 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009951 std::sort(AsmPieces.begin(), AsmPieces.end());
9952 if (AsmPieces.size() == 4 &&
9953 AsmPieces[0] == "~{cc}" &&
9954 AsmPieces[1] == "~{dirflag}" &&
9955 AsmPieces[2] == "~{flags}" &&
9956 AsmPieces[3] == "~{fpsr}") {
9957 return LowerToBSwap(CI);
9958 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009959 }
9960 break;
9961 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009962 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009963 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009964 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9965 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9966 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009967 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009968 SplitString(AsmPieces[0], Words, " \t");
9969 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9970 Words.clear();
9971 SplitString(AsmPieces[1], Words, " \t");
9972 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9973 Words.clear();
9974 SplitString(AsmPieces[2], Words, " \t,");
9975 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9976 Words[2] == "%edx") {
9977 return LowerToBSwap(CI);
9978 }
9979 }
9980 }
9981 }
9982 break;
9983 }
9984 return false;
9985}
9986
9987
9988
Chris Lattnerf4dff842006-07-11 02:54:03 +00009989/// getConstraintType - Given a constraint letter, return the type of
9990/// constraint it is for this target.
9991X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009992X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9993 if (Constraint.size() == 1) {
9994 switch (Constraint[0]) {
9995 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009996 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009997 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009998 case 'r':
9999 case 'R':
10000 case 'l':
10001 case 'q':
10002 case 'Q':
10003 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010004 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010005 case 'Y':
10006 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010007 case 'e':
10008 case 'Z':
10009 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010010 default:
10011 break;
10012 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010013 }
Chris Lattner4234f572007-03-25 02:14:49 +000010014 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010015}
10016
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010017/// LowerXConstraint - try to replace an X constraint, which matches anything,
10018/// with another that has more specific requirements based on the type of the
10019/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010020const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010021LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010022 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10023 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010024 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010025 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010026 return "Y";
10027 if (Subtarget->hasSSE1())
10028 return "x";
10029 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010030
Chris Lattner5e764232008-04-26 23:02:14 +000010031 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010032}
10033
Chris Lattner48884cd2007-08-25 00:47:38 +000010034/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10035/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010036void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010037 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010038 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010039 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010040 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010041 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010042
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010043 switch (Constraint) {
10044 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010045 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010046 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010047 if (C->getZExtValue() <= 31) {
10048 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010049 break;
10050 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010051 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010052 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010053 case 'J':
10054 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010055 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010056 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10057 break;
10058 }
10059 }
10060 return;
10061 case 'K':
10062 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010063 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010064 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10065 break;
10066 }
10067 }
10068 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010069 case 'N':
10070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010071 if (C->getZExtValue() <= 255) {
10072 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010073 break;
10074 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010075 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010076 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010077 case 'e': {
10078 // 32-bit signed value
10079 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10080 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010081 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10082 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010083 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010085 break;
10086 }
10087 // FIXME gcc accepts some relocatable values here too, but only in certain
10088 // memory models; it's complicated.
10089 }
10090 return;
10091 }
10092 case 'Z': {
10093 // 32-bit unsigned value
10094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10095 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010096 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10097 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010098 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10099 break;
10100 }
10101 }
10102 // FIXME gcc accepts some relocatable values here too, but only in certain
10103 // memory models; it's complicated.
10104 return;
10105 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010106 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010107 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010108 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010109 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010110 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010111 break;
10112 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010113
Chris Lattnerdc43a882007-05-03 16:52:29 +000010114 // If we are in non-pic codegen mode, we allow the address of a global (with
10115 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010116 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010117 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010118
Chris Lattner49921962009-05-08 18:23:14 +000010119 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10120 while (1) {
10121 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10122 Offset += GA->getOffset();
10123 break;
10124 } else if (Op.getOpcode() == ISD::ADD) {
10125 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10126 Offset += C->getZExtValue();
10127 Op = Op.getOperand(0);
10128 continue;
10129 }
10130 } else if (Op.getOpcode() == ISD::SUB) {
10131 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10132 Offset += -C->getZExtValue();
10133 Op = Op.getOperand(0);
10134 continue;
10135 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010136 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010137
Chris Lattner49921962009-05-08 18:23:14 +000010138 // Otherwise, this isn't something we can handle, reject it.
10139 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010140 }
Eric Christopherfd179292009-08-27 18:07:15 +000010141
Chris Lattner36c25012009-07-10 07:34:39 +000010142 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010143 // If we require an extra load to get this address, as in PIC mode, we
10144 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010145 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10146 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010147 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010148
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010149 if (hasMemory)
10150 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10151 else
10152 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010153 Result = Op;
10154 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010155 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010156 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010157
Gabor Greifba36cb52008-08-28 21:40:38 +000010158 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010159 Ops.push_back(Result);
10160 return;
10161 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010162 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10163 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010164}
10165
Chris Lattner259e97c2006-01-31 19:43:35 +000010166std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010167getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010168 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010169 if (Constraint.size() == 1) {
10170 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010171 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010172 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010173 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10174 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010175 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010176 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10177 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10178 X86::R10D,X86::R11D,X86::R12D,
10179 X86::R13D,X86::R14D,X86::R15D,
10180 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010181 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010182 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10183 X86::SI, X86::DI, X86::R8W,X86::R9W,
10184 X86::R10W,X86::R11W,X86::R12W,
10185 X86::R13W,X86::R14W,X86::R15W,
10186 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010187 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010188 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10189 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10190 X86::R10B,X86::R11B,X86::R12B,
10191 X86::R13B,X86::R14B,X86::R15B,
10192 X86::BPL, X86::SPL, 0);
10193
Owen Anderson825b72b2009-08-11 20:47:22 +000010194 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010195 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10196 X86::RSI, X86::RDI, X86::R8, X86::R9,
10197 X86::R10, X86::R11, X86::R12,
10198 X86::R13, X86::R14, X86::R15,
10199 X86::RBP, X86::RSP, 0);
10200
10201 break;
10202 }
Eric Christopherfd179292009-08-27 18:07:15 +000010203 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010204 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010205 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010206 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010207 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010208 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010209 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010210 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010211 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010212 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10213 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010214 }
10215 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010216
Chris Lattner1efa40f2006-02-22 00:56:39 +000010217 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010218}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010219
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010220std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010221X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010222 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010223 // First, see if this is a constraint that directly corresponds to an LLVM
10224 // register class.
10225 if (Constraint.size() == 1) {
10226 // GCC Constraint Letters
10227 switch (Constraint[0]) {
10228 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010229 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010230 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010232 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010233 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010234 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010235 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010236 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010237 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010238 case 'R': // LEGACY_REGS
10239 if (VT == MVT::i8)
10240 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10241 if (VT == MVT::i16)
10242 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10243 if (VT == MVT::i32 || !Subtarget->is64Bit())
10244 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10245 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010246 case 'f': // FP Stack registers.
10247 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10248 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010249 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010250 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010252 return std::make_pair(0U, X86::RFP64RegisterClass);
10253 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010254 case 'y': // MMX_REGS if MMX allowed.
10255 if (!Subtarget->hasMMX()) break;
10256 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010257 case 'Y': // SSE_REGS if SSE2 allowed
10258 if (!Subtarget->hasSSE2()) break;
10259 // FALL THROUGH.
10260 case 'x': // SSE_REGS if SSE1 allowed
10261 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010262
Owen Anderson825b72b2009-08-11 20:47:22 +000010263 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010264 default: break;
10265 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010266 case MVT::f32:
10267 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010268 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010269 case MVT::f64:
10270 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010271 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010272 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010273 case MVT::v16i8:
10274 case MVT::v8i16:
10275 case MVT::v4i32:
10276 case MVT::v2i64:
10277 case MVT::v4f32:
10278 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010279 return std::make_pair(0U, X86::VR128RegisterClass);
10280 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010281 break;
10282 }
10283 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010284
Chris Lattnerf76d1802006-07-31 23:26:50 +000010285 // Use the default implementation in TargetLowering to convert the register
10286 // constraint into a member of a register class.
10287 std::pair<unsigned, const TargetRegisterClass*> Res;
10288 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010289
10290 // Not found as a standard register?
10291 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010292 // Map st(0) -> st(7) -> ST0
10293 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10294 tolower(Constraint[1]) == 's' &&
10295 tolower(Constraint[2]) == 't' &&
10296 Constraint[3] == '(' &&
10297 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10298 Constraint[5] == ')' &&
10299 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010300
Chris Lattner56d77c72009-09-13 22:41:48 +000010301 Res.first = X86::ST0+Constraint[4]-'0';
10302 Res.second = X86::RFP80RegisterClass;
10303 return Res;
10304 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010305
Chris Lattner56d77c72009-09-13 22:41:48 +000010306 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010307 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010308 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010309 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010310 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010311 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010312
10313 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010314 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010315 Res.first = X86::EFLAGS;
10316 Res.second = X86::CCRRegisterClass;
10317 return Res;
10318 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010319
Dale Johannesen330169f2008-11-13 21:52:36 +000010320 // 'A' means EAX + EDX.
10321 if (Constraint == "A") {
10322 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010323 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010324 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010325 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010326 return Res;
10327 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010328
Chris Lattnerf76d1802006-07-31 23:26:50 +000010329 // Otherwise, check to see if this is a register class of the wrong value
10330 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10331 // turn into {ax},{dx}.
10332 if (Res.second->hasType(VT))
10333 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010334
Chris Lattnerf76d1802006-07-31 23:26:50 +000010335 // All of the single-register GCC register classes map their values onto
10336 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10337 // really want an 8-bit or 32-bit register, map to the appropriate register
10338 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010339 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010340 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010341 unsigned DestReg = 0;
10342 switch (Res.first) {
10343 default: break;
10344 case X86::AX: DestReg = X86::AL; break;
10345 case X86::DX: DestReg = X86::DL; break;
10346 case X86::CX: DestReg = X86::CL; break;
10347 case X86::BX: DestReg = X86::BL; break;
10348 }
10349 if (DestReg) {
10350 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010351 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010352 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010353 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010354 unsigned DestReg = 0;
10355 switch (Res.first) {
10356 default: break;
10357 case X86::AX: DestReg = X86::EAX; break;
10358 case X86::DX: DestReg = X86::EDX; break;
10359 case X86::CX: DestReg = X86::ECX; break;
10360 case X86::BX: DestReg = X86::EBX; break;
10361 case X86::SI: DestReg = X86::ESI; break;
10362 case X86::DI: DestReg = X86::EDI; break;
10363 case X86::BP: DestReg = X86::EBP; break;
10364 case X86::SP: DestReg = X86::ESP; break;
10365 }
10366 if (DestReg) {
10367 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010368 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010369 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010370 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010371 unsigned DestReg = 0;
10372 switch (Res.first) {
10373 default: break;
10374 case X86::AX: DestReg = X86::RAX; break;
10375 case X86::DX: DestReg = X86::RDX; break;
10376 case X86::CX: DestReg = X86::RCX; break;
10377 case X86::BX: DestReg = X86::RBX; break;
10378 case X86::SI: DestReg = X86::RSI; break;
10379 case X86::DI: DestReg = X86::RDI; break;
10380 case X86::BP: DestReg = X86::RBP; break;
10381 case X86::SP: DestReg = X86::RSP; break;
10382 }
10383 if (DestReg) {
10384 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010385 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010386 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010387 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010388 } else if (Res.second == X86::FR32RegisterClass ||
10389 Res.second == X86::FR64RegisterClass ||
10390 Res.second == X86::VR128RegisterClass) {
10391 // Handle references to XMM physical registers that got mapped into the
10392 // wrong class. This can happen with constraints like {xmm0} where the
10393 // target independent register mapper will just pick the first match it can
10394 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010395 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010396 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010397 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010398 Res.second = X86::FR64RegisterClass;
10399 else if (X86::VR128RegisterClass->hasType(VT))
10400 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010401 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010402
Chris Lattnerf76d1802006-07-31 23:26:50 +000010403 return Res;
10404}