Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 1 | //===-- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// This pass compute turns all control flow pseudo instructions into native one |
| 12 | /// computing their address on the fly ; it also sets STACK_SIZE info. |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "r600cf" |
| 16 | #include "llvm/Support/Debug.h" |
| 17 | #include "llvm/Support/raw_ostream.h" |
| 18 | |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 19 | #include "AMDGPU.h" |
| 20 | #include "R600Defines.h" |
| 21 | #include "R600InstrInfo.h" |
| 22 | #include "R600MachineFunctionInfo.h" |
| 23 | #include "R600RegisterInfo.h" |
| 24 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 25 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 26 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 27 | |
| 28 | namespace llvm { |
| 29 | |
| 30 | class R600ControlFlowFinalizer : public MachineFunctionPass { |
| 31 | |
| 32 | private: |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 33 | typedef std::pair<MachineInstr *, std::vector<MachineInstr *> > ClauseFile; |
| 34 | |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 35 | enum ControlFlowInstruction { |
| 36 | CF_TC, |
Vincent Lejeune | 631591e | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 37 | CF_VC, |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 38 | CF_CALL_FS, |
| 39 | CF_WHILE_LOOP, |
| 40 | CF_END_LOOP, |
| 41 | CF_LOOP_BREAK, |
| 42 | CF_LOOP_CONTINUE, |
| 43 | CF_JUMP, |
| 44 | CF_ELSE, |
Vincent Lejeune | 7a28d8a | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 45 | CF_POP, |
| 46 | CF_END |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 47 | }; |
NAKAMURA Takumi | e7a040f | 2013-04-11 04:16:22 +0000 | [diff] [blame] | 48 | |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 49 | static char ID; |
| 50 | const R600InstrInfo *TII; |
Vincent Lejeune | 7097b1d | 2013-04-30 00:14:00 +0000 | [diff] [blame] | 51 | const R600RegisterInfo &TRI; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 52 | unsigned MaxFetchInst; |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 53 | const AMDGPUSubtarget &ST; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 54 | |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 55 | bool IsTrivialInst(MachineInstr *MI) const { |
| 56 | switch (MI->getOpcode()) { |
| 57 | case AMDGPU::KILL: |
| 58 | case AMDGPU::RETURN: |
| 59 | return true; |
| 60 | default: |
| 61 | return false; |
| 62 | } |
| 63 | } |
| 64 | |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 65 | const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const { |
Vincent Lejeune | 7a28d8a | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 66 | unsigned Opcode = 0; |
| 67 | bool isEg = (ST.device()->getGeneration() >= AMDGPUDeviceInfo::HD5XXX); |
| 68 | switch (CFI) { |
| 69 | case CF_TC: |
| 70 | Opcode = isEg ? AMDGPU::CF_TC_EG : AMDGPU::CF_TC_R600; |
| 71 | break; |
Vincent Lejeune | 631591e | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 72 | case CF_VC: |
| 73 | Opcode = isEg ? AMDGPU::CF_VC_EG : AMDGPU::CF_VC_R600; |
| 74 | break; |
Vincent Lejeune | 7a28d8a | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 75 | case CF_CALL_FS: |
| 76 | Opcode = isEg ? AMDGPU::CF_CALL_FS_EG : AMDGPU::CF_CALL_FS_R600; |
| 77 | break; |
| 78 | case CF_WHILE_LOOP: |
| 79 | Opcode = isEg ? AMDGPU::WHILE_LOOP_EG : AMDGPU::WHILE_LOOP_R600; |
| 80 | break; |
| 81 | case CF_END_LOOP: |
| 82 | Opcode = isEg ? AMDGPU::END_LOOP_EG : AMDGPU::END_LOOP_R600; |
| 83 | break; |
| 84 | case CF_LOOP_BREAK: |
| 85 | Opcode = isEg ? AMDGPU::LOOP_BREAK_EG : AMDGPU::LOOP_BREAK_R600; |
| 86 | break; |
| 87 | case CF_LOOP_CONTINUE: |
| 88 | Opcode = isEg ? AMDGPU::CF_CONTINUE_EG : AMDGPU::CF_CONTINUE_R600; |
| 89 | break; |
| 90 | case CF_JUMP: |
| 91 | Opcode = isEg ? AMDGPU::CF_JUMP_EG : AMDGPU::CF_JUMP_R600; |
| 92 | break; |
| 93 | case CF_ELSE: |
| 94 | Opcode = isEg ? AMDGPU::CF_ELSE_EG : AMDGPU::CF_ELSE_R600; |
| 95 | break; |
| 96 | case CF_POP: |
| 97 | Opcode = isEg ? AMDGPU::POP_EG : AMDGPU::POP_R600; |
| 98 | break; |
| 99 | case CF_END: |
Tom Stellard | d8b2da1 | 2013-04-29 22:23:58 +0000 | [diff] [blame] | 100 | if (ST.device()->getDeviceFlag() == OCL_DEVICE_CAYMAN) { |
Vincent Lejeune | 7a28d8a | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 101 | Opcode = AMDGPU::CF_END_CM; |
| 102 | break; |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 103 | } |
Vincent Lejeune | 7a28d8a | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 104 | Opcode = isEg ? AMDGPU::CF_END_EG : AMDGPU::CF_END_R600; |
| 105 | break; |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 106 | } |
Vincent Lejeune | 7a28d8a | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 107 | assert (Opcode && "No opcode selected"); |
| 108 | return TII->get(Opcode); |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 109 | } |
| 110 | |
Vincent Lejeune | 7097b1d | 2013-04-30 00:14:00 +0000 | [diff] [blame] | 111 | bool isCompatibleWithClause(const MachineInstr *MI, |
| 112 | std::set<unsigned> &DstRegs, std::set<unsigned> &SrcRegs) const { |
| 113 | unsigned DstMI, SrcMI; |
| 114 | for (MachineInstr::const_mop_iterator I = MI->operands_begin(), |
| 115 | E = MI->operands_end(); I != E; ++I) { |
| 116 | const MachineOperand &MO = *I; |
| 117 | if (!MO.isReg()) |
| 118 | continue; |
| 119 | if (MO.isDef()) |
| 120 | DstMI = MO.getReg(); |
| 121 | if (MO.isUse()) { |
| 122 | unsigned Reg = MO.getReg(); |
| 123 | if (AMDGPU::R600_Reg128RegClass.contains(Reg)) |
| 124 | SrcMI = Reg; |
| 125 | else |
| 126 | SrcMI = TRI.getMatchingSuperReg(Reg, |
| 127 | TRI.getSubRegFromChannel(TRI.getHWRegChan(Reg)), |
| 128 | &AMDGPU::R600_Reg128RegClass); |
| 129 | } |
| 130 | } |
| 131 | if ((DstRegs.find(SrcMI) == DstRegs.end()) && |
| 132 | (SrcRegs.find(DstMI) == SrcRegs.end())) { |
| 133 | SrcRegs.insert(SrcMI); |
| 134 | DstRegs.insert(DstMI); |
| 135 | return true; |
| 136 | } else |
| 137 | return false; |
| 138 | } |
| 139 | |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 140 | ClauseFile |
| 141 | MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I) |
| 142 | const { |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 143 | MachineBasicBlock::iterator ClauseHead = I; |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 144 | std::vector<MachineInstr *> ClauseContent; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 145 | unsigned AluInstCount = 0; |
Vincent Lejeune | 631591e | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 146 | bool IsTex = TII->usesTextureCache(ClauseHead); |
Vincent Lejeune | 7097b1d | 2013-04-30 00:14:00 +0000 | [diff] [blame] | 147 | std::set<unsigned> DstRegs, SrcRegs; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 148 | for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) { |
| 149 | if (IsTrivialInst(I)) |
| 150 | continue; |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 151 | if (AluInstCount > MaxFetchInst) |
| 152 | break; |
Vincent Lejeune | 631591e | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 153 | if ((IsTex && !TII->usesTextureCache(I)) || |
| 154 | (!IsTex && !TII->usesVertexCache(I))) |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 155 | break; |
Vincent Lejeune | 7097b1d | 2013-04-30 00:14:00 +0000 | [diff] [blame] | 156 | if (!isCompatibleWithClause(I, DstRegs, SrcRegs)) |
| 157 | break; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 158 | AluInstCount ++; |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 159 | ClauseContent.push_back(I); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 160 | } |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 161 | MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead), |
Vincent Lejeune | 631591e | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 162 | getHWInstrDesc(IsTex?CF_TC:CF_VC)) |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 163 | .addImm(0) // ADDR |
| 164 | .addImm(AluInstCount - 1); // COUNT |
| 165 | return ClauseFile(MIb, ClauseContent); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 166 | } |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 167 | |
Vincent Lejeune | 2c836f8 | 2013-04-30 00:14:38 +0000 | [diff] [blame^] | 168 | void getLiteral(MachineInstr *MI, std::vector<unsigned> &Lits) const { |
| 169 | unsigned LiteralRegs[] = { |
| 170 | AMDGPU::ALU_LITERAL_X, |
| 171 | AMDGPU::ALU_LITERAL_Y, |
| 172 | AMDGPU::ALU_LITERAL_Z, |
| 173 | AMDGPU::ALU_LITERAL_W |
| 174 | }; |
| 175 | for (unsigned i = 0, e = MI->getNumOperands(); i < e; ++i) { |
| 176 | MachineOperand &MO = MI->getOperand(i); |
| 177 | if (!MO.isReg()) |
| 178 | continue; |
| 179 | if (MO.getReg() != AMDGPU::ALU_LITERAL_X) |
| 180 | continue; |
| 181 | unsigned ImmIdx = TII->getOperandIdx(MI->getOpcode(), R600Operands::IMM); |
| 182 | int64_t Imm = MI->getOperand(ImmIdx).getImm(); |
| 183 | std::vector<unsigned>::iterator It = |
| 184 | std::find(Lits.begin(), Lits.end(), Imm); |
| 185 | if (It != Lits.end()) { |
| 186 | unsigned Index = It - Lits.begin(); |
| 187 | MO.setReg(LiteralRegs[Index]); |
| 188 | } else { |
| 189 | assert(Lits.size() < 4 && "Too many literals in Instruction Group"); |
| 190 | MO.setReg(LiteralRegs[Lits.size()]); |
| 191 | Lits.push_back(Imm); |
| 192 | } |
| 193 | } |
| 194 | } |
| 195 | |
| 196 | MachineBasicBlock::iterator insertLiterals( |
| 197 | MachineBasicBlock::iterator InsertPos, |
| 198 | const std::vector<unsigned> &Literals) const { |
| 199 | MachineBasicBlock *MBB = InsertPos->getParent(); |
| 200 | for (unsigned i = 0, e = Literals.size(); i < e; i+=2) { |
| 201 | unsigned LiteralPair0 = Literals[i]; |
| 202 | unsigned LiteralPair1 = (i + 1 < e)?Literals[i + 1]:0; |
| 203 | InsertPos = BuildMI(MBB, InsertPos->getDebugLoc(), |
| 204 | TII->get(AMDGPU::LITERALS)) |
| 205 | .addImm(LiteralPair0) |
| 206 | .addImm(LiteralPair1); |
| 207 | } |
| 208 | return InsertPos; |
| 209 | } |
| 210 | |
| 211 | ClauseFile |
| 212 | MakeALUClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I) |
| 213 | const { |
| 214 | MachineBasicBlock::iterator ClauseHead = I; |
| 215 | std::vector<MachineInstr *> ClauseContent; |
| 216 | I++; |
| 217 | for (MachineBasicBlock::instr_iterator E = MBB.instr_end(); I != E;) { |
| 218 | if (IsTrivialInst(I)) { |
| 219 | ++I; |
| 220 | continue; |
| 221 | } |
| 222 | if (!I->isBundle() && !TII->isALUInstr(I->getOpcode())) |
| 223 | break; |
| 224 | std::vector<unsigned> Literals; |
| 225 | if (I->isBundle()) { |
| 226 | MachineInstr *DeleteMI = I; |
| 227 | MachineBasicBlock::instr_iterator BI = I.getInstrIterator(); |
| 228 | while (++BI != E && BI->isBundledWithPred()) { |
| 229 | BI->unbundleFromPred(); |
| 230 | for (unsigned i = 0, e = BI->getNumOperands(); i != e; ++i) { |
| 231 | MachineOperand &MO = BI->getOperand(i); |
| 232 | if (MO.isReg() && MO.isInternalRead()) |
| 233 | MO.setIsInternalRead(false); |
| 234 | } |
| 235 | getLiteral(BI, Literals); |
| 236 | ClauseContent.push_back(BI); |
| 237 | } |
| 238 | I = BI; |
| 239 | DeleteMI->eraseFromParent(); |
| 240 | } else { |
| 241 | getLiteral(I, Literals); |
| 242 | ClauseContent.push_back(I); |
| 243 | I++; |
| 244 | } |
| 245 | for (unsigned i = 0, e = Literals.size(); i < e; i+=2) { |
| 246 | unsigned literal0 = Literals[i]; |
| 247 | unsigned literal2 = (i + 1 < e)?Literals[i + 1]:0; |
| 248 | MachineInstr *MILit = BuildMI(MBB, I, I->getDebugLoc(), |
| 249 | TII->get(AMDGPU::LITERALS)) |
| 250 | .addImm(literal0) |
| 251 | .addImm(literal2); |
| 252 | ClauseContent.push_back(MILit); |
| 253 | } |
| 254 | } |
| 255 | ClauseHead->getOperand(7).setImm(ClauseContent.size() - 1); |
| 256 | return ClauseFile(ClauseHead, ClauseContent); |
| 257 | } |
| 258 | |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 259 | void |
| 260 | EmitFetchClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause, |
| 261 | unsigned &CfCount) { |
| 262 | CounterPropagateAddr(Clause.first, CfCount); |
| 263 | MachineBasicBlock *BB = Clause.first->getParent(); |
| 264 | BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::FETCH_CLAUSE)) |
| 265 | .addImm(CfCount); |
| 266 | for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) { |
| 267 | BB->splice(InsertPos, BB, Clause.second[i]); |
| 268 | } |
| 269 | CfCount += 2 * Clause.second.size(); |
| 270 | } |
| 271 | |
Vincent Lejeune | 2c836f8 | 2013-04-30 00:14:38 +0000 | [diff] [blame^] | 272 | void |
| 273 | EmitALUClause(MachineBasicBlock::iterator InsertPos, ClauseFile &Clause, |
| 274 | unsigned &CfCount) { |
| 275 | CounterPropagateAddr(Clause.first, CfCount); |
| 276 | MachineBasicBlock *BB = Clause.first->getParent(); |
| 277 | BuildMI(BB, InsertPos->getDebugLoc(), TII->get(AMDGPU::ALU_CLAUSE)) |
| 278 | .addImm(CfCount); |
| 279 | for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) { |
| 280 | BB->splice(InsertPos, BB, Clause.second[i]); |
| 281 | } |
| 282 | CfCount += Clause.second.size(); |
| 283 | } |
| 284 | |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 285 | void CounterPropagateAddr(MachineInstr *MI, unsigned Addr) const { |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 286 | MI->getOperand(0).setImm(Addr + MI->getOperand(0).getImm()); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 287 | } |
| 288 | void CounterPropagateAddr(std::set<MachineInstr *> MIs, unsigned Addr) |
| 289 | const { |
| 290 | for (std::set<MachineInstr *>::iterator It = MIs.begin(), E = MIs.end(); |
| 291 | It != E; ++It) { |
| 292 | MachineInstr *MI = *It; |
| 293 | CounterPropagateAddr(MI, Addr); |
| 294 | } |
| 295 | } |
| 296 | |
Vincent Lejeune | 2a74639 | 2013-04-23 17:34:12 +0000 | [diff] [blame] | 297 | unsigned getHWStackSize(unsigned StackSubEntry, bool hasPush) const { |
| 298 | switch (ST.device()->getGeneration()) { |
| 299 | case AMDGPUDeviceInfo::HD4XXX: |
| 300 | if (hasPush) |
| 301 | StackSubEntry += 2; |
| 302 | break; |
| 303 | case AMDGPUDeviceInfo::HD5XXX: |
| 304 | if (hasPush) |
| 305 | StackSubEntry ++; |
| 306 | case AMDGPUDeviceInfo::HD6XXX: |
| 307 | StackSubEntry += 2; |
| 308 | break; |
| 309 | } |
| 310 | return (StackSubEntry + 3)/4; // Need ceil value of StackSubEntry/4 |
| 311 | } |
| 312 | |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 313 | public: |
| 314 | R600ControlFlowFinalizer(TargetMachine &tm) : MachineFunctionPass(ID), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 315 | TII (static_cast<const R600InstrInfo *>(tm.getInstrInfo())), |
Vincent Lejeune | 7097b1d | 2013-04-30 00:14:00 +0000 | [diff] [blame] | 316 | TRI(TII->getRegisterInfo()), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 317 | ST(tm.getSubtarget<AMDGPUSubtarget>()) { |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 318 | const AMDGPUSubtarget &ST = tm.getSubtarget<AMDGPUSubtarget>(); |
| 319 | if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD4XXX) |
| 320 | MaxFetchInst = 8; |
| 321 | else |
| 322 | MaxFetchInst = 16; |
| 323 | } |
| 324 | |
| 325 | virtual bool runOnMachineFunction(MachineFunction &MF) { |
| 326 | unsigned MaxStack = 0; |
| 327 | unsigned CurrentStack = 0; |
Vincent Lejeune | 2a74639 | 2013-04-23 17:34:12 +0000 | [diff] [blame] | 328 | bool hasPush; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 329 | for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME; |
| 330 | ++MB) { |
| 331 | MachineBasicBlock &MBB = *MB; |
| 332 | unsigned CfCount = 0; |
| 333 | std::vector<std::pair<unsigned, std::set<MachineInstr *> > > LoopStack; |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 334 | std::vector<MachineInstr * > IfThenElseStack; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 335 | R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>(); |
| 336 | if (MFI->ShaderType == 1) { |
| 337 | BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 338 | getHWInstrDesc(CF_CALL_FS)); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 339 | CfCount++; |
| 340 | } |
Vincent Lejeune | 2c836f8 | 2013-04-30 00:14:38 +0000 | [diff] [blame^] | 341 | std::vector<ClauseFile> FetchClauses, AluClauses; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 342 | for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end(); |
| 343 | I != E;) { |
Vincent Lejeune | 631591e | 2013-04-30 00:13:39 +0000 | [diff] [blame] | 344 | if (TII->usesTextureCache(I) || TII->usesVertexCache(I)) { |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 345 | DEBUG(dbgs() << CfCount << ":"; I->dump();); |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 346 | FetchClauses.push_back(MakeFetchClause(MBB, I)); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 347 | CfCount++; |
| 348 | continue; |
| 349 | } |
| 350 | |
| 351 | MachineBasicBlock::iterator MI = I; |
| 352 | I++; |
| 353 | switch (MI->getOpcode()) { |
| 354 | case AMDGPU::CF_ALU_PUSH_BEFORE: |
| 355 | CurrentStack++; |
| 356 | MaxStack = std::max(MaxStack, CurrentStack); |
Vincent Lejeune | 2a74639 | 2013-04-23 17:34:12 +0000 | [diff] [blame] | 357 | hasPush = true; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 358 | case AMDGPU::CF_ALU: |
Vincent Lejeune | 2c836f8 | 2013-04-30 00:14:38 +0000 | [diff] [blame^] | 359 | I = MI; |
| 360 | AluClauses.push_back(MakeALUClause(MBB, I)); |
Vincent Lejeune | 39cd6fa | 2013-04-04 13:59:59 +0000 | [diff] [blame] | 361 | case AMDGPU::EG_ExportBuf: |
| 362 | case AMDGPU::EG_ExportSwz: |
| 363 | case AMDGPU::R600_ExportBuf: |
| 364 | case AMDGPU::R600_ExportSwz: |
Vincent Lejeune | daefc0f | 2013-04-10 13:29:20 +0000 | [diff] [blame] | 365 | case AMDGPU::RAT_WRITE_CACHELESS_32_eg: |
| 366 | case AMDGPU::RAT_WRITE_CACHELESS_128_eg: |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 367 | DEBUG(dbgs() << CfCount << ":"; MI->dump();); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 368 | CfCount++; |
| 369 | break; |
| 370 | case AMDGPU::WHILELOOP: { |
Vincent Lejeune | 2a74639 | 2013-04-23 17:34:12 +0000 | [diff] [blame] | 371 | CurrentStack+=4; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 372 | MaxStack = std::max(MaxStack, CurrentStack); |
| 373 | MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 374 | getHWInstrDesc(CF_WHILE_LOOP)) |
Vincent Lejeune | daefc0f | 2013-04-10 13:29:20 +0000 | [diff] [blame] | 375 | .addImm(1); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 376 | std::pair<unsigned, std::set<MachineInstr *> > Pair(CfCount, |
| 377 | std::set<MachineInstr *>()); |
| 378 | Pair.second.insert(MIb); |
| 379 | LoopStack.push_back(Pair); |
| 380 | MI->eraseFromParent(); |
| 381 | CfCount++; |
| 382 | break; |
| 383 | } |
| 384 | case AMDGPU::ENDLOOP: { |
Vincent Lejeune | 2a74639 | 2013-04-23 17:34:12 +0000 | [diff] [blame] | 385 | CurrentStack-=4; |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 386 | std::pair<unsigned, std::set<MachineInstr *> > Pair = |
| 387 | LoopStack.back(); |
| 388 | LoopStack.pop_back(); |
| 389 | CounterPropagateAddr(Pair.second, CfCount); |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 390 | BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP)) |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 391 | .addImm(Pair.first + 1); |
| 392 | MI->eraseFromParent(); |
| 393 | CfCount++; |
| 394 | break; |
| 395 | } |
| 396 | case AMDGPU::IF_PREDICATE_SET: { |
| 397 | MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 398 | getHWInstrDesc(CF_JUMP)) |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 399 | .addImm(0) |
| 400 | .addImm(0); |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 401 | IfThenElseStack.push_back(MIb); |
| 402 | DEBUG(dbgs() << CfCount << ":"; MIb->dump();); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 403 | MI->eraseFromParent(); |
| 404 | CfCount++; |
| 405 | break; |
| 406 | } |
| 407 | case AMDGPU::ELSE: { |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 408 | MachineInstr * JumpInst = IfThenElseStack.back(); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 409 | IfThenElseStack.pop_back(); |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 410 | CounterPropagateAddr(JumpInst, CfCount); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 411 | MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 412 | getHWInstrDesc(CF_ELSE)) |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 413 | .addImm(0) |
| 414 | .addImm(1); |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 415 | DEBUG(dbgs() << CfCount << ":"; MIb->dump();); |
| 416 | IfThenElseStack.push_back(MIb); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 417 | MI->eraseFromParent(); |
| 418 | CfCount++; |
| 419 | break; |
| 420 | } |
| 421 | case AMDGPU::ENDIF: { |
| 422 | CurrentStack--; |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 423 | MachineInstr *IfOrElseInst = IfThenElseStack.back(); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 424 | IfThenElseStack.pop_back(); |
Vincent Lejeune | 51f7225 | 2013-04-04 14:00:03 +0000 | [diff] [blame] | 425 | CounterPropagateAddr(IfOrElseInst, CfCount + 1); |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 426 | MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 427 | getHWInstrDesc(CF_POP)) |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 428 | .addImm(CfCount + 1) |
| 429 | .addImm(1); |
NAKAMURA Takumi | 4eb5f18 | 2013-04-11 04:16:27 +0000 | [diff] [blame] | 430 | (void)MIb; |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 431 | DEBUG(dbgs() << CfCount << ":"; MIb->dump();); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 432 | MI->eraseFromParent(); |
| 433 | CfCount++; |
| 434 | break; |
| 435 | } |
| 436 | case AMDGPU::PREDICATED_BREAK: { |
| 437 | CurrentStack--; |
| 438 | CfCount += 3; |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 439 | BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_JUMP)) |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 440 | .addImm(CfCount) |
| 441 | .addImm(1); |
| 442 | MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 443 | getHWInstrDesc(CF_LOOP_BREAK)) |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 444 | .addImm(0); |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 445 | BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_POP)) |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 446 | .addImm(CfCount) |
| 447 | .addImm(1); |
| 448 | LoopStack.back().second.insert(MIb); |
| 449 | MI->eraseFromParent(); |
| 450 | break; |
| 451 | } |
| 452 | case AMDGPU::CONTINUE: { |
| 453 | MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI), |
Vincent Lejeune | bd7c634 | 2013-04-08 13:05:49 +0000 | [diff] [blame] | 454 | getHWInstrDesc(CF_LOOP_CONTINUE)) |
Vincent Lejeune | 375d767 | 2013-04-03 16:24:09 +0000 | [diff] [blame] | 455 | .addImm(0); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 456 | LoopStack.back().second.insert(MIb); |
| 457 | MI->eraseFromParent(); |
| 458 | CfCount++; |
| 459 | break; |
| 460 | } |
Vincent Lejeune | 7a28d8a | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 461 | case AMDGPU::RETURN: { |
| 462 | BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END)); |
| 463 | CfCount++; |
| 464 | MI->eraseFromParent(); |
| 465 | if (CfCount % 2) { |
| 466 | BuildMI(MBB, I, MBB.findDebugLoc(MI), TII->get(AMDGPU::PAD)); |
| 467 | CfCount++; |
| 468 | } |
Vincent Lejeune | b6379de | 2013-04-30 00:13:53 +0000 | [diff] [blame] | 469 | for (unsigned i = 0, e = FetchClauses.size(); i < e; i++) |
| 470 | EmitFetchClause(I, FetchClauses[i], CfCount); |
Vincent Lejeune | 2c836f8 | 2013-04-30 00:14:38 +0000 | [diff] [blame^] | 471 | for (unsigned i = 0, e = AluClauses.size(); i < e; i++) |
| 472 | EmitALUClause(I, AluClauses[i], CfCount); |
Vincent Lejeune | 7a28d8a | 2013-04-23 17:34:00 +0000 | [diff] [blame] | 473 | } |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 474 | default: |
| 475 | break; |
| 476 | } |
| 477 | } |
Vincent Lejeune | 2a74639 | 2013-04-23 17:34:12 +0000 | [diff] [blame] | 478 | MFI->StackSize = getHWStackSize(MaxStack, hasPush); |
Vincent Lejeune | 08001a5 | 2013-04-01 21:48:05 +0000 | [diff] [blame] | 479 | } |
| 480 | |
| 481 | return false; |
| 482 | } |
| 483 | |
| 484 | const char *getPassName() const { |
| 485 | return "R600 Control Flow Finalizer Pass"; |
| 486 | } |
| 487 | }; |
| 488 | |
| 489 | char R600ControlFlowFinalizer::ID = 0; |
| 490 | |
| 491 | } |
| 492 | |
| 493 | |
| 494 | llvm::FunctionPass *llvm::createR600ControlFlowFinalizer(TargetMachine &TM) { |
| 495 | return new R600ControlFlowFinalizer(TM); |
| 496 | } |