Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the "Instituto Nokia de Tecnologia" and |
| 6 | // is distributed under the University of Illinois Open Source |
| 7 | // License. See LICENSE.TXT for details. |
| 8 | // |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | // |
| 11 | // This file describes the ARM instructions in TableGen format. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 15 | // Address operands |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 16 | def op_addr_mode1 : Operand<iPTR> { |
| 17 | let PrintMethod = "printAddrMode1"; |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 18 | let NumMIOperands = 3; |
| 19 | let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm); |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 20 | } |
| 21 | |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 22 | def memri : Operand<iPTR> { |
| 23 | let PrintMethod = "printMemRegImm"; |
| 24 | let NumMIOperands = 2; |
| 25 | let MIOperandInfo = (ops i32imm, ptr_rc); |
| 26 | } |
| 27 | |
Rafael Espindola | aefe142 | 2006-07-10 01:41:35 +0000 | [diff] [blame] | 28 | // Define ARM specific addressing mode. |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 29 | //Addressing Mode 1: data processing operands |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 30 | def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 31 | |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 32 | //register plus/minus 12 bit offset |
Rafael Espindola | f3a335c | 2006-08-17 17:09:40 +0000 | [diff] [blame] | 33 | def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>; |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 34 | //register plus scaled register |
| 35 | //def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 36 | |
| 37 | //===----------------------------------------------------------------------===// |
| 38 | // Instructions |
| 39 | //===----------------------------------------------------------------------===// |
| 40 | |
| 41 | class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction { |
| 42 | let Namespace = "ARM"; |
| 43 | |
| 44 | dag OperandList = ops; |
| 45 | let AsmString = asmstr; |
| 46 | let Pattern = pattern; |
| 47 | } |
| 48 | |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 49 | def brtarget : Operand<OtherVT>; |
| 50 | |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 51 | // Operand for printing out a condition code. |
| 52 | let PrintMethod = "printCCOperand" in |
| 53 | def CCOp : Operand<i32>; |
| 54 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 55 | def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
Evan Cheng | bb7b844 | 2006-08-11 09:03:33 +0000 | [diff] [blame] | 56 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq, |
| 57 | [SDNPHasChain, SDNPOutFlag]>; |
| 58 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq, |
| 59 | [SDNPHasChain, SDNPOutFlag]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 60 | |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 61 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
| 62 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 63 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Rafael Espindola | f4fda80 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 64 | def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet, |
| 65 | [SDNPHasChain, SDNPOptInFlag]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 66 | |
| 67 | def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>; |
| 68 | |
| 69 | def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 70 | |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 71 | def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 72 | def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>; |
| 73 | |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 74 | def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 75 | def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 76 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 77 | def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 78 | def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 79 | def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>; |
| 80 | def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 81 | |
| 82 | def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>; |
Rafael Espindola | 935b1f8 | 2006-10-06 20:33:26 +0000 | [diff] [blame] | 83 | def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd, |
| 84 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 85 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 86 | def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>; |
| 87 | def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>; |
| 88 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 89 | def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt), |
| 90 | "!ADJCALLSTACKUP $amt", |
| 91 | [(callseq_end imm:$amt)]>; |
| 92 | |
| 93 | def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt), |
| 94 | "!ADJCALLSTACKDOWN $amt", |
| 95 | [(callseq_start imm:$amt)]>; |
| 96 | |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 97 | let isReturn = 1 in { |
Rafael Espindola | f4fda80 | 2006-08-03 17:02:20 +0000 | [diff] [blame] | 98 | def bx: InstARM<(ops), "bx r14", [(retflag)]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 99 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 100 | |
Rafael Espindola | ec46ea3 | 2006-08-16 14:43:33 +0000 | [diff] [blame] | 101 | let Defs = [R0, R1, R2, R3, R14] in { |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 102 | def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>; |
| 103 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 104 | |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 105 | def ldr : InstARM<(ops IntRegs:$dst, memri:$addr), |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 106 | "ldr $dst, $addr", |
Rafael Espindola | a4e6435 | 2006-07-11 11:36:48 +0000 | [diff] [blame] | 107 | [(set IntRegs:$dst, (load iaddr:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 108 | |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 109 | def str : InstARM<(ops IntRegs:$src, memri:$addr), |
| 110 | "str $src, $addr", |
| 111 | [(store IntRegs:$src, iaddr:$addr)]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 112 | |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 113 | def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src), |
| 114 | "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 115 | |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 116 | def ADD : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
Rafael Espindola | 58421d7 | 2006-06-18 00:08:07 +0000 | [diff] [blame] | 117 | "add $dst, $a, $b", |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 118 | [(set IntRegs:$dst, (add IntRegs:$a, addr_mode1:$b))]>; |
Rafael Espindola | 44819cb | 2006-07-21 12:26:16 +0000 | [diff] [blame] | 119 | |
Rafael Espindola | ecdb9f9 | 2006-10-09 17:18:28 +0000 | [diff] [blame] | 120 | def ADCS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
| 121 | "adcs $dst, $a, $b", |
| 122 | [(set IntRegs:$dst, (adde IntRegs:$a, addr_mode1:$b))]>; |
| 123 | |
| 124 | def ADDS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
| 125 | "adds $dst, $a, $b", |
| 126 | [(set IntRegs:$dst, (addc IntRegs:$a, addr_mode1:$b))]>; |
| 127 | |
Rafael Espindola | f3a335c | 2006-08-17 17:09:40 +0000 | [diff] [blame] | 128 | // "LEA" forms of add |
| 129 | def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr), |
| 130 | "add $dst, ${addr:arith}", |
| 131 | [(set IntRegs:$dst, iaddr:$addr)]>; |
| 132 | |
| 133 | |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 134 | def SUB : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
Rafael Espindola | 44819cb | 2006-07-21 12:26:16 +0000 | [diff] [blame] | 135 | "sub $dst, $a, $b", |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 136 | [(set IntRegs:$dst, (sub IntRegs:$a, addr_mode1:$b))]>; |
Rafael Espindola | a5dfc83 | 2006-08-21 13:58:59 +0000 | [diff] [blame] | 137 | |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 138 | def AND : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
| 139 | "and $dst, $a, $b", |
| 140 | [(set IntRegs:$dst, (and IntRegs:$a, addr_mode1:$b))]>; |
Rafael Espindola | 0a20060 | 2006-09-08 17:36:23 +0000 | [diff] [blame] | 141 | |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 142 | def EOR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
| 143 | "eor $dst, $a, $b", |
| 144 | [(set IntRegs:$dst, (xor IntRegs:$a, addr_mode1:$b))]>; |
Rafael Espindola | 0a20060 | 2006-09-08 17:36:23 +0000 | [diff] [blame] | 145 | |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 146 | def ORR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b), |
| 147 | "orr $dst, $a, $b", |
| 148 | [(set IntRegs:$dst, (or IntRegs:$a, addr_mode1:$b))]>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 149 | |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 150 | let isTwoAddress = 1 in { |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 151 | def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false, |
| 152 | op_addr_mode1:$true, CCOp:$cc), |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 153 | "mov$cc $dst, $true", |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 154 | [(set IntRegs:$dst, (armselect addr_mode1:$true, |
| 155 | IntRegs:$false, imm:$cc))]>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 156 | } |
| 157 | |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 158 | def MUL : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b), |
| 159 | "mul $dst, $a, $b", |
| 160 | [(set IntRegs:$dst, (mul IntRegs:$a, IntRegs:$b))]>; |
| 161 | |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 162 | def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc), |
| 163 | "b$cc $dst", |
| 164 | [(armbr bb:$dst, imm:$cc)]>; |
Rafael Espindola | 687bc49 | 2006-08-24 13:45:55 +0000 | [diff] [blame] | 165 | |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 166 | def b : InstARM<(ops brtarget:$dst), |
| 167 | "b $dst", |
| 168 | [(br bb:$dst)]>; |
| 169 | |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 170 | def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b), |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 171 | "cmp $a, $b", |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 172 | [(armcmp IntRegs:$a, addr_mode1:$b)]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 173 | |
| 174 | |
| 175 | // Floating Point Conversion |
| 176 | // We use bitconvert for moving the data between the register classes. |
| 177 | // The format conversion is done with ARM specific nodes |
| 178 | |
| 179 | def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src), |
| 180 | "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>; |
| 181 | |
| 182 | def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src), |
| 183 | "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>; |
| 184 | |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 185 | def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src), |
| 186 | "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>; |
| 187 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 188 | def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1), |
| 189 | "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>; |
| 190 | |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 191 | def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 192 | "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 193 | |
| 194 | def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 195 | "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>; |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 196 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 197 | def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src), |
| 198 | "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>; |
| 199 | |
| 200 | def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 201 | "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>; |
| 202 | |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame^] | 203 | def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src), |
| 204 | "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>; |
| 205 | |
| 206 | def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src), |
| 207 | "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>; |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 208 | |
| 209 | // Floating Point Arithmetic |
| 210 | def FADDS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b), |
| 211 | "fadds $dst, $a, $b", |
| 212 | [(set FPRegs:$dst, (fadd FPRegs:$a, FPRegs:$b))]>; |
| 213 | |
| 214 | def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b), |
| 215 | "faddd $dst, $a, $b", |
| 216 | [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>; |
| 217 | |
| 218 | def FMULS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b), |
| 219 | "fmuls $dst, $a, $b", |
| 220 | [(set FPRegs:$dst, (fmul FPRegs:$a, FPRegs:$b))]>; |
| 221 | |
| 222 | def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b), |
| 223 | "fmuld $dst, $a, $b", |
| 224 | [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>; |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 225 | |
| 226 | |
| 227 | // Floating Point Load |
| 228 | def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr), |
| 229 | "flds $dst, $addr", |
| 230 | [(set FPRegs:$dst, (load IntRegs:$addr))]>; |
| 231 | |
| 232 | def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr), |
| 233 | "fldd $dst, $addr", |
| 234 | [(set DFPRegs:$dst, (load IntRegs:$addr))]>; |