blob: 9d4649a558985fadad6f6858ecd6b125bf82b412 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindolaa4e64352006-07-11 11:36:48 +000015// Address operands
Rafael Espindola7cca7c52006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindola7cca7c52006-09-11 17:25:40 +000020}
21
Rafael Espindolaa4e64352006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolaaefe1422006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindola7cca7c52006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000031
Rafael Espindolaa4e64352006-07-11 11:36:48 +000032//register plus/minus 12 bit offset
Rafael Espindolaf3a335c2006-08-17 17:09:40 +000033def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>;
Rafael Espindolaa4e64352006-07-11 11:36:48 +000034//register plus scaled register
35//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036
37//===----------------------------------------------------------------------===//
38// Instructions
39//===----------------------------------------------------------------------===//
40
41class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
42 let Namespace = "ARM";
43
44 dag OperandList = ops;
45 let AsmString = asmstr;
46 let Pattern = pattern;
47}
48
Rafael Espindola687bc492006-08-24 13:45:55 +000049def brtarget : Operand<OtherVT>;
50
Rafael Espindola6f602de2006-08-24 16:13:15 +000051// Operand for printing out a condition code.
52let PrintMethod = "printCCOperand" in
53 def CCOp : Operand<i32>;
54
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Chengbb7b8442006-08-11 09:03:33 +000056def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
57 [SDNPHasChain, SDNPOutFlag]>;
58def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
59 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000060
Rafael Espindola84b19be2006-07-16 01:02:57 +000061def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
62def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaf4fda802006-08-03 17:02:20 +000064def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
65 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000066
67def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
68
69def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +000070
Rafael Espindola6f602de2006-08-24 16:13:15 +000071def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindola687bc492006-08-24 13:45:55 +000072def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
73
Rafael Espindola3c000bf2006-08-21 22:00:32 +000074def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
75def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +000076
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000077def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +000078def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000079def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
80def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +000081
82def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindola935b1f82006-10-06 20:33:26 +000083def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
84 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola27185192006-09-29 21:20:16 +000085
Rafael Espindolaa2845842006-10-05 16:48:49 +000086def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
87def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
88
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000089def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
90 "!ADJCALLSTACKUP $amt",
91 [(callseq_end imm:$amt)]>;
92
93def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
94 "!ADJCALLSTACKDOWN $amt",
95 [(callseq_start imm:$amt)]>;
96
Rafael Espindola35574632006-07-18 17:00:30 +000097let isReturn = 1 in {
Rafael Espindolaf4fda802006-08-03 17:02:20 +000098 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindola35574632006-07-18 17:00:30 +000099}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000100
Rafael Espindolaec46ea32006-08-16 14:43:33 +0000101let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000102 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
103}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000104
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000105def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000106 "ldr $dst, $addr",
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000107 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000108
Rafael Espindola46adf812006-08-08 20:35:03 +0000109def str : InstARM<(ops IntRegs:$src, memri:$addr),
110 "str $src, $addr",
111 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000112
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000113def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
114 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000115
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000116def ADD : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola58421d72006-06-18 00:08:07 +0000117 "add $dst, $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000118 [(set IntRegs:$dst, (add IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola44819cb2006-07-21 12:26:16 +0000119
Rafael Espindolaecdb9f92006-10-09 17:18:28 +0000120def ADCS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
121 "adcs $dst, $a, $b",
122 [(set IntRegs:$dst, (adde IntRegs:$a, addr_mode1:$b))]>;
123
124def ADDS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
125 "adds $dst, $a, $b",
126 [(set IntRegs:$dst, (addc IntRegs:$a, addr_mode1:$b))]>;
127
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000128// "LEA" forms of add
129def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
130 "add $dst, ${addr:arith}",
131 [(set IntRegs:$dst, iaddr:$addr)]>;
132
133
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000134def SUB : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola44819cb2006-07-21 12:26:16 +0000135 "sub $dst, $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000136 [(set IntRegs:$dst, (sub IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolaa5dfc832006-08-21 13:58:59 +0000137
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000138def AND : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
139 "and $dst, $a, $b",
140 [(set IntRegs:$dst, (and IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola0a200602006-09-08 17:36:23 +0000141
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000142def EOR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
143 "eor $dst, $a, $b",
144 [(set IntRegs:$dst, (xor IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola0a200602006-09-08 17:36:23 +0000145
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000146def ORR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
147 "orr $dst, $a, $b",
148 [(set IntRegs:$dst, (or IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000149
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000150let isTwoAddress = 1 in {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000151 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
152 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000153 "mov$cc $dst, $true",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000154 [(set IntRegs:$dst, (armselect addr_mode1:$true,
155 IntRegs:$false, imm:$cc))]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000156}
157
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000158def MUL : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
159 "mul $dst, $a, $b",
160 [(set IntRegs:$dst, (mul IntRegs:$a, IntRegs:$b))]>;
161
Rafael Espindola6f602de2006-08-24 16:13:15 +0000162def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
163 "b$cc $dst",
164 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000165
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000166def b : InstARM<(ops brtarget:$dst),
167 "b $dst",
168 [(br bb:$dst)]>;
169
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000170def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000171 "cmp $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000172 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000173
174
175// Floating Point Conversion
176// We use bitconvert for moving the data between the register classes.
177// The format conversion is done with ARM specific nodes
178
179def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
180 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
181
182def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
183 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
184
Rafael Espindola9e071f02006-10-02 19:30:56 +0000185def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
186 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
187
Rafael Espindolaa2845842006-10-05 16:48:49 +0000188def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
189 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
190
Rafael Espindola27185192006-09-29 21:20:16 +0000191def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
192 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000193
194def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
195 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000196
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000197def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
198 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
199
200def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
201 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
202
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +0000203def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
204 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
205
206def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
207 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000208
209// Floating Point Arithmetic
210def FADDS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
211 "fadds $dst, $a, $b",
212 [(set FPRegs:$dst, (fadd FPRegs:$a, FPRegs:$b))]>;
213
214def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
215 "faddd $dst, $a, $b",
216 [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>;
217
218def FMULS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
219 "fmuls $dst, $a, $b",
220 [(set FPRegs:$dst, (fmul FPRegs:$a, FPRegs:$b))]>;
221
222def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
223 "fmuld $dst, $a, $b",
224 [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>;
Rafael Espindola5aca9272006-10-07 14:03:39 +0000225
226
227// Floating Point Load
228def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr),
229 "flds $dst, $addr",
230 [(set FPRegs:$dst, (load IntRegs:$addr))]>;
231
232def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr),
233 "fldd $dst, $addr",
234 [(set DFPRegs:$dst, (load IntRegs:$addr))]>;