blob: 895a5d2a52b20133703ce38a1d421f749cb1d1a6 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Evan Cheng68c47cb2007-01-05 07:55:56 +000021def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman30a0de92008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000025
Evan Cheng8ca29322006-11-10 21:43:37 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000029 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000030def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000032def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 [SDNPCommutative, SDNPAssociative]>;
Dan Gohman20382522007-07-10 00:05:58 +000034def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000036def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengfef922a2007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Chenge5f62042007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begemanb9a47b82009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begeman14d12ca2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begeman14d12ca2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begeman14d12ca2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begeman14d12ca2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherfbd66872009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chengd880b972008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengf26ffe92008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman30a0de92008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Evan Chengc60bd972006-03-25 09:37:23 +000071
Chris Lattnerd486d772010-03-28 05:07:17 +000072def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
73 SDTCisVT<1, v4f32>,
74 SDTCisVT<2, v4f32>]>;
Eric Christopher71c67532009-07-29 00:28:05 +000075def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
76
Evan Cheng2246f842006-03-18 01:23:20 +000077//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000078// SSE Complex Patterns
79//===----------------------------------------------------------------------===//
80
81// These are 'extloads' from a scalar to the low element of a vector, zeroing
82// the top elements. These are used for the SSE 'ss' and 'sd' instruction
83// forms.
Rafael Espindola094fad32009-04-08 21:14:34 +000084def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000085 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindola094fad32009-04-08 21:14:34 +000086def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000087 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000088
89def ssmem : Operand<v4f32> {
90 let PrintMethod = "printf32mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000091 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000092 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000093}
94def sdmem : Operand<v2f64> {
95 let PrintMethod = "printf64mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000096 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000097 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000098}
99
100//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +0000101// SSE pattern fragments
102//===----------------------------------------------------------------------===//
103
Evan Cheng2246f842006-03-18 01:23:20 +0000104def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
105def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Dan Gohman01976302007-06-25 15:19:03 +0000106def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +0000107def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000108
Dan Gohmand3006222007-07-27 17:16:43 +0000109// Like 'store', but always requires vector alignment.
Dan Gohman4106f372007-07-18 20:23:34 +0000110def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman33586292008-10-15 06:50:19 +0000111 (store node:$val, node:$ptr), [{
112 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000113}]>;
114
Dan Gohmand3006222007-07-27 17:16:43 +0000115// Like 'load', but always requires vector alignment.
Dan Gohman33586292008-10-15 06:50:19 +0000116def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
117 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000118}]>;
119
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000120def alignedloadfsf32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000121 (f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000122def alignedloadfsf64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000123 (f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000124def alignedloadv4f32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000125 (v4f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000126def alignedloadv2f64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000127 (v2f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000128def alignedloadv4i32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000129 (v4i32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000130def alignedloadv2i64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000131 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000132
133// Like 'load', but uses special alignment checks suitable for use in
134// memory operands in most SSE instructions, which are required to
David Greene95eb2ee2010-01-11 16:29:42 +0000135// be naturally aligned on some targets but not on others. If the subtarget
136// allows unaligned accesses, match any load, though this may require
137// setting a feature bit in the processor (on startup, for example).
138// Opteron 10h and later implement such a feature.
Dan Gohman33586292008-10-15 06:50:19 +0000139def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene95eb2ee2010-01-11 16:29:42 +0000140 return Subtarget->hasVectorUAMem()
141 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000142}]>;
143
Dan Gohmand3006222007-07-27 17:16:43 +0000144def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
145def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000146def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
147def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
148def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
149def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begemanfea2be52008-02-09 23:46:37 +0000150def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000151
Bill Wendling01284b42007-08-11 09:52:53 +0000152// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
153// 16-byte boundary.
Nate Begemanfea2be52008-02-09 23:46:37 +0000154// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohmana7250dd2008-10-16 00:03:00 +0000155def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman33586292008-10-15 06:50:19 +0000156 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling01284b42007-08-11 09:52:53 +0000157}]>;
158
159def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling01284b42007-08-11 09:52:53 +0000160def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
161def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
162def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
163
David Greene8939b0d2010-02-16 20:50:18 +0000164// MOVNT Support
165// Like 'store', but requires the non-temporal bit to be set
166def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
167 (st node:$val, node:$ptr), [{
168 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
169 return ST->isNonTemporal();
170 return false;
171}]>;
172
173def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
174 (st node:$val, node:$ptr), [{
175 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
176 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
177 ST->getAddressingMode() == ISD::UNINDEXED &&
178 ST->getAlignment() >= 16;
179 return false;
180}]>;
181
182def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
183 (st node:$val, node:$ptr), [{
184 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
185 return ST->isNonTemporal() &&
186 ST->getAlignment() < 16;
187 return false;
188}]>;
189
Evan Cheng1b32f222006-03-30 07:33:32 +0000190def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
191def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +0000192def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
193def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +0000194def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
195def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
196
Evan Chengca57f782008-09-24 23:27:55 +0000197def vzmovl_v2i64 : PatFrag<(ops node:$src),
198 (bitconvert (v2i64 (X86vzmovl
199 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
200def vzmovl_v4i32 : PatFrag<(ops node:$src),
201 (bitconvert (v4i32 (X86vzmovl
202 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
203
204def vzload_v2i64 : PatFrag<(ops node:$src),
205 (bitconvert (v2i64 (X86vzload node:$src)))>;
206
207
Evan Cheng386031a2006-03-24 07:29:27 +0000208def fp32imm0 : PatLeaf<(f32 fpimm), [{
209 return N->isExactlyValue(+0.0);
210}]>;
211
Evan Cheng89321162009-10-28 06:30:34 +0000212// BYTE_imm - Transform bit immediates into byte immediates.
213def BYTE_imm : SDNodeXForm<imm, [{
Evan Chengff65e382006-04-04 21:49:39 +0000214 // Transformation function: imm >> 3
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return getI32Imm(N->getZExtValue() >> 3);
Evan Chengff65e382006-04-04 21:49:39 +0000216}]>;
217
Evan Cheng63d33002006-03-22 08:01:21 +0000218// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
219// SHUFP* etc. imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000220def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng63d33002006-03-22 08:01:21 +0000221 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +0000222}]>;
223
Eric Christopher44b93ff2009-07-31 20:07:27 +0000224// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000225// PSHUFHW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000226def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000227 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
228}]>;
229
Eric Christopher44b93ff2009-07-31 20:07:27 +0000230// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000231// PSHUFLW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000232def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000233 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
234}]>;
235
Nate Begemana09008b2009-10-19 02:17:23 +0000236// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
237// a PALIGNR imm.
238def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
239 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
240}]>;
241
Nate Begeman9008ca62009-04-27 18:41:29 +0000242def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
243 (vector_shuffle node:$lhs, node:$rhs), [{
244 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
245 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
246}]>;
247
248def movddup : PatFrag<(ops node:$lhs, node:$rhs),
249 (vector_shuffle node:$lhs, node:$rhs), [{
250 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
251}]>;
252
253def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
254 (vector_shuffle node:$lhs, node:$rhs), [{
255 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
256}]>;
257
258def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
259 (vector_shuffle node:$lhs, node:$rhs), [{
260 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
261}]>;
262
Nate Begeman0b10b912009-11-07 23:17:15 +0000263def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
264 (vector_shuffle node:$lhs, node:$rhs), [{
265 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman9008ca62009-04-27 18:41:29 +0000266}]>;
267
268def movlp : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
271}]>;
272
273def movl : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
276}]>;
277
278def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
281}]>;
282
283def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
284 (vector_shuffle node:$lhs, node:$rhs), [{
285 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
286}]>;
287
288def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
289 (vector_shuffle node:$lhs, node:$rhs), [{
290 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
291}]>;
292
293def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
294 (vector_shuffle node:$lhs, node:$rhs), [{
295 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
296}]>;
297
298def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
299 (vector_shuffle node:$lhs, node:$rhs), [{
300 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
301}]>;
302
303def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
304 (vector_shuffle node:$lhs, node:$rhs), [{
305 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
306}]>;
307
308def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
309 (vector_shuffle node:$lhs, node:$rhs), [{
310 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng691c9232006-03-29 19:02:40 +0000311}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000312
Nate Begeman9008ca62009-04-27 18:41:29 +0000313def shufp : PatFrag<(ops node:$lhs, node:$rhs),
314 (vector_shuffle node:$lhs, node:$rhs), [{
315 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng14aed5e2006-03-24 01:18:28 +0000316}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000317
Nate Begeman9008ca62009-04-27 18:41:29 +0000318def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
319 (vector_shuffle node:$lhs, node:$rhs), [{
320 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000321}], SHUFFLE_get_pshufhw_imm>;
322
Nate Begeman9008ca62009-04-27 18:41:29 +0000323def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
324 (vector_shuffle node:$lhs, node:$rhs), [{
325 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000326}], SHUFFLE_get_pshuflw_imm>;
327
Nate Begemana09008b2009-10-19 02:17:23 +0000328def palign : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
331}], SHUFFLE_get_palign_imm>;
332
Evan Cheng06a8aa12006-03-17 19:55:52 +0000333//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334// SSE scalar FP Instructions
335//===----------------------------------------------------------------------===//
336
Dan Gohman533297b2009-10-29 18:10:34 +0000337// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
338// instruction selection into a branch sequence.
339let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000341 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000343 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
344 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000346 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000348 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
349 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000350 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000352 "#CMOV_V4F32 PSEUDO!",
353 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000354 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
355 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000356 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000358 "#CMOV_V2F64 PSEUDO!",
359 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000360 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
361 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000362 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000364 "#CMOV_V2I64 PSEUDO!",
365 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000366 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +0000367 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Bill Wendlingddd35322007-05-02 23:11:52 +0000370//===----------------------------------------------------------------------===//
371// SSE1 Instructions
372//===----------------------------------------------------------------------===//
373
Dan Gohman874cada2010-02-28 00:17:42 +0000374// Move Instructions. Register-to-register movss is not used for FR32
375// register copies because it's a partial register update; FsMOVAPSrr is
376// used instead. Register-to-register movss is not modeled as an INSERT_SUBREG
377// because INSERT_SUBREG requires that the insert be implementable in terms of
378// a copy, and just mentioned, we don't use movss for copies.
379let Constraints = "$src1 = $dst" in
380def MOVSSrr : SSI<0x10, MRMSrcReg,
381 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
382 "movss\t{$src2, $dst|$dst, $src2}",
Chris Lattner3d005782010-03-15 05:53:30 +0000383 [(set (v4f32 VR128:$dst),
Dan Gohman874cada2010-02-28 00:17:42 +0000384 (movl VR128:$src1, (scalar_to_vector FR32:$src2)))]>;
385
386// Extract the low 32-bit value from one vector and insert it into another.
387let AddedComplexity = 15 in
388def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
Chris Lattner3485b512010-03-08 18:57:56 +0000389 (MOVSSrr (v4f32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000390 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
Dan Gohman874cada2010-02-28 00:17:42 +0000391
392// Implicitly promote a 32-bit scalar to a vector.
393def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000394 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
Dan Gohman874cada2010-02-28 00:17:42 +0000395
396// Loading from memory automatically zeroing upper bits.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000397let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000398def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000399 "movss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000400 [(set FR32:$dst, (loadf32 addr:$src))]>;
Dan Gohman874cada2010-02-28 00:17:42 +0000401
402// MOVSSrm zeros the high parts of the register; represent this
403// with SUBREG_TO_REG.
404let AddedComplexity = 20 in {
405def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000406 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
Dan Gohman874cada2010-02-28 00:17:42 +0000407def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000408 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
Dan Gohman874cada2010-02-28 00:17:42 +0000409def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000410 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
Dan Gohman874cada2010-02-28 00:17:42 +0000411}
412
413// Store scalar value to memory.
Evan Cheng64d80e32007-07-19 01:14:50 +0000414def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000415 "movss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000416 [(store FR32:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000417
Dan Gohman874cada2010-02-28 00:17:42 +0000418// Extract and store.
419def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
420 addr:$dst),
421 (MOVSSmr addr:$dst,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +0000422 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Dan Gohman874cada2010-02-28 00:17:42 +0000423
Evan Chengc46349d2006-03-28 23:51:43 +0000424// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +0000425def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000426 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000427 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000428def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000429 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000430 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000431def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000432 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000433 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000434def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000435 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000436 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000437
Evan Chengd2a6d542006-04-12 23:42:44 +0000438// Match intrinsics which expect XMM operand(s).
Sean Callanan108934c2009-12-18 00:01:26 +0000439def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
440 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
441def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
442 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
443
Evan Cheng64d80e32007-07-19 01:14:50 +0000444def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000445 "cvtss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000446 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000447def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000448 "cvtss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000449 [(set GR32:$dst, (int_x86_sse_cvtss2si
450 (load addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000451
Dan Gohmand9c2af52010-05-26 18:03:53 +0000452// Match intrinsics which expect MM and XMM operand(s).
Dale Johannesenc7842082007-10-30 22:15:38 +0000453def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
454 "cvtps2pi\t{$src, $dst|$dst, $src}",
455 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
456def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
457 "cvtps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000458 [(set VR64:$dst, (int_x86_sse_cvtps2pi
Dale Johannesenc7842082007-10-30 22:15:38 +0000459 (load addr:$src)))]>;
460def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
461 "cvttps2pi\t{$src, $dst|$dst, $src}",
462 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
463def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
464 "cvttps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000465 [(set VR64:$dst, (int_x86_sse_cvttps2pi
Dale Johannesenc7842082007-10-30 22:15:38 +0000466 (load addr:$src)))]>;
Evan Chenge9083d62008-03-05 08:19:16 +0000467let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000468 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
Dale Johannesenc7842082007-10-30 22:15:38 +0000469 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
470 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
471 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
472 VR64:$src2))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000473 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
Dale Johannesenc7842082007-10-30 22:15:38 +0000474 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
475 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000476 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
Dale Johannesenc7842082007-10-30 22:15:38 +0000477 (load addr:$src2)))]>;
478}
479
Evan Chengd2a6d542006-04-12 23:42:44 +0000480// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +0000481def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000482 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000483 [(set GR32:$dst,
484 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000486 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000487 [(set GR32:$dst,
488 (int_x86_sse_cvttss2si(load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000489
Evan Chenge9083d62008-03-05 08:19:16 +0000490let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +0000491 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000492 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000493 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000494 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
495 GR32:$src2))]>;
496 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000497 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000498 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000499 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
500 (loadi32 addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000501}
Evan Chengd03db7a2006-04-12 05:20:24 +0000502
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000503// Comparison instructions
Dan Gohmanb1347092009-01-09 02:27:34 +0000504let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000505 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000506 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000507 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000508let mayLoad = 1 in
Eric Christopher44b93ff2009-07-31 20:07:27 +0000509 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000510 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000511 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +0000512
513 // Accept explicit immediate argument form instead of comparison code.
514let isAsmParserOnly = 1 in {
515 def CMPSSrr_alt : SSIi8<0xC2, MRMSrcReg,
516 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, i8imm:$src2),
517 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
518let mayLoad = 1 in
519 def CMPSSrm_alt : SSIi8<0xC2, MRMSrcMem,
520 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, i8imm:$src2),
521 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
522}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000523}
524
Evan Cheng24f2ea32007-09-14 21:48:26 +0000525let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000526def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000527 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000528 [(set EFLAGS, (X86cmp FR32:$src1, FR32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000529def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000530 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000531 [(set EFLAGS, (X86cmp FR32:$src1, (loadf32 addr:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000532
Sean Callanan108934c2009-12-18 00:01:26 +0000533def COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
534 "comiss\t{$src2, $src1|$src1, $src2}", []>;
535def COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
536 "comiss\t{$src2, $src1|$src1, $src2}", []>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000537
Evan Cheng24f2ea32007-09-14 21:48:26 +0000538} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000539
Evan Cheng0876aa52006-03-30 06:21:22 +0000540// Aliases to match intrinsics which expect XMM operand(s).
Evan Chenge9083d62008-03-05 08:19:16 +0000541let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000542 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000543 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000544 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000545 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000546 [(set VR128:$dst, (int_x86_sse_cmp_ss
Sean Callanan108934c2009-12-18 00:01:26 +0000547 VR128:$src1,
548 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000549 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000550 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000551 (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000552 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000553 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
554 (load addr:$src), imm:$cc))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000555}
556
Evan Cheng24f2ea32007-09-14 21:48:26 +0000557let Defs = [EFLAGS] in {
Dan Gohmanb1347092009-01-09 02:27:34 +0000558def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000559 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000560 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
561 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000562def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000563 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000564 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
565 (load addr:$src2)))]>;
Evan Cheng0488db92007-09-25 01:57:46 +0000566
Dan Gohmanb1347092009-01-09 02:27:34 +0000567def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000568 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000569 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
570 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000571def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000572 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000573 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
574 (load addr:$src2)))]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000575} // Defs = [EFLAGS]
Evan Cheng0876aa52006-03-30 06:21:22 +0000576
Eric Christopher44b93ff2009-07-31 20:07:27 +0000577// Aliases of packed SSE1 instructions for scalar use. These all have names
578// that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000579
580// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +0000581let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
582 canFoldAsLoad = 1 in
Chris Lattner28c1d292010-02-05 21:30:49 +0000583 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000584def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
585 [(set FR32:$dst, fp32imm0)]>,
586 Requires<[HasSSE1]>, TB, OpSize;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000587
Bill Wendlingddd35322007-05-02 23:11:52 +0000588// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
589// disregarded.
Eric Christopher44b93ff2009-07-31 20:07:27 +0000590let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000591def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000592 "movaps\t{$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000593
Bill Wendlingddd35322007-05-02 23:11:52 +0000594// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
595// disregarded.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000596let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000597def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000598 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +0000599 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000600
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000601/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
602///
603multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
604 SDNode OpNode, int NoPat = 0,
605 bit MayLoad = 0, bit Commutable = 1> {
606 def PSrr : PSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
607 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
608 !if(NoPat, []<dag>,
609 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))])> {
610 let isCommutable = Commutable;
611 }
612
613 def PDrr : PDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
614 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
615 !if(NoPat, []<dag>,
616 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))])> {
617 let isCommutable = Commutable;
618 }
619
620 def PSrm : PSI<opc, MRMSrcMem, (outs FR32:$dst),
621 (ins FR32:$src1, f128mem:$src2),
622 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
623 !if(NoPat, []<dag>,
624 [(set FR32:$dst, (OpNode FR32:$src1,
625 (memopfsf32 addr:$src2)))])> {
626 let mayLoad = MayLoad;
627 }
628
629 def PDrm : PDI<opc, MRMSrcMem, (outs FR64:$dst),
630 (ins FR64:$src1, f128mem:$src2),
631 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
632 !if(NoPat, []<dag>,
633 [(set FR64:$dst, (OpNode FR64:$src1,
634 (memopfsf64 addr:$src2)))])> {
635 let mayLoad = MayLoad;
636 }
637}
638
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000639// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Chenge9083d62008-03-05 08:19:16 +0000640let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000641 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
642 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
643 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000644
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000645 let neverHasSideEffects = 1 in
646 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef, 1, 1, 0>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000647}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000648
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000649/// basic_sse12_fp_binop_rm - SSE 1 & 2 binops come in both scalar and
650/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +0000651///
Dan Gohman20382522007-07-10 00:05:58 +0000652/// In addition, we also have a special variant of the scalar form here to
653/// represent the associated intrinsic operation. This form is unlike the
654/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +0000655/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +0000656///
657/// These three forms can each be reg+reg or reg+mem, so there are a total of
658/// six "instructions".
Bill Wendlingddd35322007-05-02 23:11:52 +0000659///
Evan Chenge9083d62008-03-05 08:19:16 +0000660let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000661multiclass basic_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
662 SDNode OpNode, bit Commutable = 0> {
Bill Wendlingddd35322007-05-02 23:11:52 +0000663 // Scalar operation, reg+reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000664 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000665 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman32791e02007-06-25 15:44:19 +0000666 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +0000667 let isCommutable = Commutable;
668 }
669
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000670 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
671 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
672 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
673 let isCommutable = Commutable;
674 }
675
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000676 def V#NAME#SSrr : VSSI<opc, MRMSrcReg, (outs FR32:$dst),
677 (ins FR32:$src1, FR32:$src2),
678 !strconcat(OpcodeStr,
679 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
680 []> {
681 let isCommutable = Commutable;
682 let Constraints = "";
683 let isAsmParserOnly = 1;
684 }
685
686 def V#NAME#SDrr : VSDI<opc, MRMSrcReg, (outs FR64:$dst),
687 (ins FR64:$src1, FR64:$src2),
688 !strconcat(OpcodeStr,
689 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
690 []> {
691 let isCommutable = Commutable;
692 let Constraints = "";
693 let isAsmParserOnly = 1;
694 }
695
Bill Wendlingddd35322007-05-02 23:11:52 +0000696 // Scalar operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000697 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
698 (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000699 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +0000700 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000701
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000702 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
703 (ins FR64:$src1, f64mem:$src2),
704 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
705 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
706
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000707 def V#NAME#SSrm : VSSI<opc, MRMSrcMem, (outs FR32:$dst),
708 (ins FR32:$src1, f32mem:$src2),
709 !strconcat(OpcodeStr,
710 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
711 []> {
712 let Constraints = "";
713 let isAsmParserOnly = 1;
714 }
715
716 def V#NAME#SDrm : VSDI<opc, MRMSrcMem, (outs FR64:$dst),
717 (ins FR64:$src1, f64mem:$src2),
718 !strconcat(OpcodeStr,
719 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
720 []> {
721 let Constraints = "";
722 let isAsmParserOnly = 1;
723 }
724
Dan Gohman20382522007-07-10 00:05:58 +0000725 // Vector operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000726 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
727 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000728 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000729 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
730 let isCommutable = Commutable;
731 }
732
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000733 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
734 (ins VR128:$src1, VR128:$src2),
735 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
736 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
737 let isCommutable = Commutable;
738 }
739
Bruno Cardoso Lopes7be0d2c2010-06-12 01:23:26 +0000740 def V#NAME#PSrr : VPSI<opc, MRMSrcReg, (outs VR128:$dst),
741 (ins VR128:$src1, VR128:$src2),
742 !strconcat(OpcodeStr,
743 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
744 []> {
745 let isCommutable = Commutable;
746 let Constraints = "";
747 let isAsmParserOnly = 1;
748 }
749
750 def V#NAME#PDrr : VPDI<opc, MRMSrcReg, (outs VR128:$dst),
751 (ins VR128:$src1, VR128:$src2),
752 !strconcat(OpcodeStr,
753 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
754 []> {
755 let isCommutable = Commutable;
756 let Constraints = "";
757 let isAsmParserOnly = 1;
758 }
759
Dan Gohman20382522007-07-10 00:05:58 +0000760 // Vector operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000761 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
762 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000763 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +0000764 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +0000765
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000766 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
767 (ins VR128:$src1, f128mem:$src2),
768 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
769 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
770
Bruno Cardoso Lopescf125d02010-06-12 01:53:48 +0000771 def V#NAME#PSrm : VPSI<opc, MRMSrcMem, (outs VR128:$dst),
772 (ins VR128:$src1, f128mem:$src2),
773 !strconcat(OpcodeStr,
774 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []> {
775 let Constraints = "";
776 let isAsmParserOnly = 1;
777 }
778
779 def V#NAME#PDrm : VPDI<opc, MRMSrcMem, (outs VR128:$dst),
780 (ins VR128:$src1, f128mem:$src2),
781 !strconcat(OpcodeStr,
782 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []> {
783 let Constraints = "";
784 let isAsmParserOnly = 1;
785 }
786
Dan Gohman20382522007-07-10 00:05:58 +0000787 // Intrinsic operation, reg+reg.
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000788 def V#NAME#SSrr_Int : VSSI<opc, MRMSrcReg, (outs VR128:$dst),
789 (ins VR128:$src1, VR128:$src2),
790 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
791 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
792 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
793 VR128:$src2))]>;
794 // int_x86_sse_xxx_ss
795
796 def V#NAME#SDrr_Int : VSDI<opc, MRMSrcReg, (outs VR128:$dst),
797 (ins VR128:$src1, VR128:$src2),
798 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
799 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
800 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
801 VR128:$src2))]>;
802 // int_x86_sse2_xxx_sd
803
Evan Chengb1938262008-05-23 00:37:07 +0000804 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
805 (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000806 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
807 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
808 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
809 VR128:$src2))]>;
810 // int_x86_sse_xxx_ss
811
812 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
813 (ins VR128:$src1, VR128:$src2),
814 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
815 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
816 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
817 VR128:$src2))]>;
818 // int_x86_sse2_xxx_sd
Bill Wendlingddd35322007-05-02 23:11:52 +0000819
Dan Gohman20382522007-07-10 00:05:58 +0000820 // Intrinsic operation, reg+mem.
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +0000821 def V#NAME#SSrm_Int : VSSI<opc, MRMSrcMem, (outs VR128:$dst),
822 (ins VR128:$src1, ssmem:$src2),
823 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
824 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
825 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
826 sse_load_f32:$src2))]>;
827 // int_x86_sse_xxx_ss
828
829 def V#NAME#SDrm_Int : VSDI<opc, MRMSrcMem, (outs VR128:$dst),
830 (ins VR128:$src1, sdmem:$src2),
831 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
832 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
833 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
834 sse_load_f64:$src2))]>;
835 // int_x86_sse2_xxx_sd
836
Evan Chengb1938262008-05-23 00:37:07 +0000837 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
838 (ins VR128:$src1, ssmem:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000839 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
840 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
841 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +0000842 sse_load_f32:$src2))]>;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000843 // int_x86_sse_xxx_ss
844
845 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
846 (ins VR128:$src1, sdmem:$src2),
847 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
848 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
849 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
850 sse_load_f64:$src2))]>;
851 // int_x86_sse2_xxx_sd
Bill Wendlingddd35322007-05-02 23:11:52 +0000852}
853}
854
855// Arithmetic instructions
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000856defm ADD : basic_sse12_fp_binop_rm<0x58, "add", fadd, 1>;
857defm MUL : basic_sse12_fp_binop_rm<0x59, "mul", fmul, 1>;
858defm SUB : basic_sse12_fp_binop_rm<0x5C, "sub", fsub>;
859defm DIV : basic_sse12_fp_binop_rm<0x5E, "div", fdiv>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000860
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000861/// sse12_fp_binop_rm - Other SSE 1 & 2 binops
Dan Gohman20382522007-07-10 00:05:58 +0000862///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000863/// This multiclass is like basic_sse12_fp_binop_rm, with the addition of
Dan Gohman20382522007-07-10 00:05:58 +0000864/// instructions for a full-vector intrinsic form. Operations that map
865/// onto C operators don't use this form since they just use the plain
866/// vector form instead of having a separate vector intrinsic form.
867///
868/// This provides a total of eight "instructions".
869///
Evan Chenge9083d62008-03-05 08:19:16 +0000870let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000871multiclass sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
872 SDNode OpNode, bit Commutable = 0> {
Dan Gohman20382522007-07-10 00:05:58 +0000873
874 // Scalar operation, reg+reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000875 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000876 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000877 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
878 let isCommutable = Commutable;
879 }
880
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000881 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
882 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
883 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
884 let isCommutable = Commutable;
885 }
886
Dan Gohman20382522007-07-10 00:05:58 +0000887 // Scalar operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000888 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
889 (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000890 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000891 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000892
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000893 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
894 (ins FR64:$src1, f64mem:$src2),
895 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
896 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
897
Dan Gohman20382522007-07-10 00:05:58 +0000898 // Vector operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000899 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
900 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000901 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000902 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
903 let isCommutable = Commutable;
904 }
905
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000906 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
907 (ins VR128:$src1, VR128:$src2),
908 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
909 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
910 let isCommutable = Commutable;
911 }
912
Dan Gohman20382522007-07-10 00:05:58 +0000913 // Vector operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000914 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
915 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000916 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +0000917 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +0000918
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000919 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
920 (ins VR128:$src1, f128mem:$src2),
921 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
922 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
923
Dan Gohman20382522007-07-10 00:05:58 +0000924 // Intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000925 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
926 (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000927 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
928 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
929 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
930 VR128:$src2))]> {
931 // int_x86_sse_xxx_ss
932 let isCommutable = Commutable;
933 }
934
935 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
936 (ins VR128:$src1, VR128:$src2),
937 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
938 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
939 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
940 VR128:$src2))]> {
941 // int_x86_sse2_xxx_sd
Dan Gohman20382522007-07-10 00:05:58 +0000942 let isCommutable = Commutable;
943 }
944
945 // Intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000946 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
947 (ins VR128:$src1, ssmem:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000948 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
949 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
950 !strconcat(OpcodeStr, "_ss")) VR128:$src1,
Dan Gohman20382522007-07-10 00:05:58 +0000951 sse_load_f32:$src2))]>;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000952 // int_x86_sse_xxx_ss
953
954 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
955 (ins VR128:$src1, sdmem:$src2),
956 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
957 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
958 !strconcat(OpcodeStr, "_sd")) VR128:$src1,
959 sse_load_f64:$src2))]>;
960 // int_x86_sse2_xxx_sd
Dan Gohman20382522007-07-10 00:05:58 +0000961
962 // Vector intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000963 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
964 (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000965 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
966 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
967 !strconcat(OpcodeStr, "_ps")) VR128:$src1,
968 VR128:$src2))]> {
969 // int_x86_sse_xxx_ps
970 let isCommutable = Commutable;
971 }
972
973 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
974 (ins VR128:$src1, VR128:$src2),
975 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
976 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
977 !strconcat(OpcodeStr, "_pd")) VR128:$src1,
978 VR128:$src2))]> {
979 // int_x86_sse2_xxx_pd
Dan Gohman20382522007-07-10 00:05:58 +0000980 let isCommutable = Commutable;
981 }
982
983 // Vector intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000984 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
985 (ins VR128:$src1, f128mem:$src2),
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000986 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
987 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse_",
988 !strconcat(OpcodeStr, "_ps")) VR128:$src1,
989 (memopv4f32 addr:$src2)))]>;
990 // int_x86_sse_xxx_ps
991
992 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
993 (ins VR128:$src1, f128mem:$src2),
994 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
995 [(set VR128:$dst, (!nameconcat<Intrinsic>("int_x86_sse2_",
996 !strconcat(OpcodeStr, "_pd")) VR128:$src1,
997 (memopv2f64 addr:$src2)))]>;
998 // int_x86_sse2_xxx_pd
Dan Gohman20382522007-07-10 00:05:58 +0000999}
1000}
1001
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001002defm MAX : sse12_fp_binop_rm<0x5F, "max", X86fmax>;
1003defm MIN : sse12_fp_binop_rm<0x5D, "min", X86fmin>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001004
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001005//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001006// SSE packed FP Instructions
Evan Chengc12e6c42006-03-19 09:38:54 +00001007
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001008// Move Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001009let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001010def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001011 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001012let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001013def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001014 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001015 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001016
Evan Cheng64d80e32007-07-19 01:14:50 +00001017def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001018 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001019 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001020
Chris Lattnerf77e0372008-01-11 06:59:07 +00001021let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001022def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001023 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001024let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001025def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001026 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001027 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001028def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001029 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001030 [(store (v4f32 VR128:$src), addr:$dst)]>;
1031
1032// Intrinsic forms of MOVUPS load and store
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001033let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001034def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001035 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001036 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001037def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001038 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001039 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001040
Evan Chenge9083d62008-03-05 08:19:16 +00001041let Constraints = "$src1 = $dst" in {
Dan Gohman32791e02007-06-25 15:44:19 +00001042 let AddedComplexity = 20 in {
1043 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001044 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001045 "movlps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001046 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001047 (movlp VR128:$src1,
1048 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +00001049 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001050 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001051 "movhps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001052 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001053 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001054 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +00001055 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001056} // Constraints = "$src1 = $dst"
Evan Cheng4fcb9222006-03-28 02:43:26 +00001057
Evan Chengb70ea0b2008-05-10 00:59:18 +00001058
Nate Begeman7cdba6d2010-02-12 01:10:45 +00001059def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
Chris Lattner3485b512010-03-08 18:57:56 +00001060 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
Nate Begeman7cdba6d2010-02-12 01:10:45 +00001061
Evan Cheng64d80e32007-07-19 01:14:50 +00001062def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001063 "movlps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +00001064 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +00001065 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +00001066
Evan Cheng664ade72006-04-07 21:20:58 +00001067// v2f64 extract element 1 is always custom lowered to unpack high to low
1068// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001069def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001070 "movhps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +00001071 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001072 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
1073 (undef)), (iPTR 0))), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001074
Evan Chenge9083d62008-03-05 08:19:16 +00001075let Constraints = "$src1 = $dst" in {
Evan Chengb7a75a52008-09-26 23:41:32 +00001076let AddedComplexity = 20 in {
Evan Cheng0af934e2009-05-12 20:17:52 +00001077def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
1078 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001079 "movlhps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001080 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001081 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001082
Evan Cheng0af934e2009-05-12 20:17:52 +00001083def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
1084 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001085 "movhlps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001086 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001087 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001088} // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001089} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001090
Nate Begemanec8eee22009-04-29 22:47:44 +00001091let AddedComplexity = 20 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00001092def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +00001093 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +00001094def : Pat<(v2i64 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +00001095 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +00001096}
Evan Cheng0b457f02008-09-25 20:50:48 +00001097
Bill Wendlingddd35322007-05-02 23:11:52 +00001098
1099
Dan Gohman20382522007-07-10 00:05:58 +00001100// Arithmetic
1101
1102/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001103///
Dan Gohman20382522007-07-10 00:05:58 +00001104/// In addition, we also have a special variant of the scalar form here to
1105/// represent the associated intrinsic operation. This form is unlike the
1106/// plain scalar form, in that it takes an entire vector (instead of a
1107/// scalar) and leaves the top elements undefined.
1108///
1109/// And, we have a special variant form for a full-vector intrinsic form.
1110///
1111/// These four forms can each have a reg or a mem operand, so there are a
1112/// total of eight "instructions".
1113///
1114multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
1115 SDNode OpNode,
1116 Intrinsic F32Int,
1117 Intrinsic V4F32Int,
1118 bit Commutable = 0> {
1119 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001120 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001121 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001122 [(set FR32:$dst, (OpNode FR32:$src))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +00001123 let isCommutable = Commutable;
1124 }
1125
Dan Gohman20382522007-07-10 00:05:58 +00001126 // Scalar operation, mem.
Evan Cheng400073d2009-12-18 07:40:29 +00001127 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001128 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001129 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001130 Requires<[HasSSE1, OptForSize]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001131
Dan Gohman20382522007-07-10 00:05:58 +00001132 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001133 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001134 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001135 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
1136 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001137 }
1138
Dan Gohman20382522007-07-10 00:05:58 +00001139 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001140 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001141 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001142 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001143
1144 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001145 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001146 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001147 [(set VR128:$dst, (F32Int VR128:$src))]> {
1148 let isCommutable = Commutable;
1149 }
1150
1151 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001152 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001153 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001154 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
1155
1156 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001157 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001158 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001159 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
1160 let isCommutable = Commutable;
1161 }
1162
1163 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001164 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001165 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001166 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001167}
1168
Dan Gohman20382522007-07-10 00:05:58 +00001169// Square root.
1170defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
1171 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
1172
1173// Reciprocal approximations. Note that these typically require refinement
1174// in order to obtain suitable precision.
1175defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
1176 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
1177defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
1178 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
1179
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001180/// sse12_fp_pack_logical - SSE 1 & 2 packed FP logical ops
1181///
1182multiclass sse12_fp_pack_logical<bits<8> opc, string OpcodeStr,
1183 SDNode OpNode, int HasPat = 0,
1184 bit Commutable = 1,
1185 list<list<dag>> Pattern = []> {
1186 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
1187 (ins VR128:$src1, VR128:$src2),
1188 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
1189 !if(HasPat, Pattern[0],
1190 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1191 VR128:$src2)))])>
1192 { let isCommutable = Commutable; }
1193
1194 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1195 (ins VR128:$src1, VR128:$src2),
1196 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
1197 !if(HasPat, Pattern[1],
1198 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1199 (bc_v2i64 (v2f64 VR128:$src2))))])>
1200 { let isCommutable = Commutable; }
1201
1202 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
1203 (ins VR128:$src1, f128mem:$src2),
1204 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
1205 !if(HasPat, Pattern[2],
1206 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1207 (memopv2i64 addr:$src2)))])>;
1208
1209 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1210 (ins VR128:$src1, f128mem:$src2),
1211 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
1212 !if(HasPat, Pattern[3],
1213 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1214 (memopv2i64 addr:$src2)))])>;
1215}
1216
Bill Wendlingddd35322007-05-02 23:11:52 +00001217// Logical
Evan Chenge9083d62008-03-05 08:19:16 +00001218let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001219 defm AND : sse12_fp_pack_logical<0x54, "and", and>;
1220 defm OR : sse12_fp_pack_logical<0x56, "or", or>;
1221 defm XOR : sse12_fp_pack_logical<0x57, "xor", xor>;
1222 defm ANDN : sse12_fp_pack_logical<0x55, "andn", undef /* dummy */, 1, 0, [
1223 // single r+r
1224 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1225 (bc_v2i64 (v4i32 immAllOnesV))),
1226 VR128:$src2)))],
1227 // double r+r
1228 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1229 (bc_v2i64 (v2f64 VR128:$src2))))],
1230 // single r+m
1231 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1232 (bc_v2i64 (v4i32 immAllOnesV))),
1233 (memopv2i64 addr:$src2))))],
1234 // double r+m
1235 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1236 (memopv2i64 addr:$src2)))]]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001237}
1238
Evan Chenge9083d62008-03-05 08:19:16 +00001239let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001240 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begemanc2616e42008-05-12 20:34:32 +00001241 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1242 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1243 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1244 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001245 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begemanc2616e42008-05-12 20:34:32 +00001246 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1247 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1248 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00001249 (memop addr:$src), imm:$cc))]>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001250
1251 // Accept explicit immediate argument form instead of comparison code.
1252let isAsmParserOnly = 1 in {
1253 def CMPPSrri_alt : PSIi8<0xC2, MRMSrcReg,
1254 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, i8imm:$src2),
1255 "cmpps\t{$src2, $src, $dst|$dst, $src, $src}", []>;
1256 def CMPPSrmi_alt : PSIi8<0xC2, MRMSrcMem,
1257 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, i8imm:$src2),
1258 "cmpps\t{$src2, $src, $dst|$dst, $src, $src}", []>;
1259}
Bill Wendlingddd35322007-05-02 23:11:52 +00001260}
Nate Begeman30a0de92008-07-17 16:51:19 +00001261def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001262 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00001263def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001264 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001265
1266// Shuffle and unpack instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001267let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001268 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Eric Christopher44b93ff2009-07-31 20:07:27 +00001269 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001270 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001271 VR128:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001272 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001273 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001274 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001275 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001276 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001277 f128mem:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001278 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001279 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001280 (v4f32 (shufp:$src3
1281 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001282
1283 let AddedComplexity = 10 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001284 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001285 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001286 "unpckhps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001287 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001288 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001289 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001290 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001291 "unpckhps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001292 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001293 (v4f32 (unpckh VR128:$src1,
1294 (memopv4f32 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001295
Eric Christopher44b93ff2009-07-31 20:07:27 +00001296 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001297 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001298 "unpcklps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001299 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001300 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001301 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001302 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001303 "unpcklps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001304 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001305 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001306 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001307} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001308
1309// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00001310def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001311 "movmskps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001312 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Cheng8a0b2da2009-05-28 18:55:28 +00001313def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001314 "movmskpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001315 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
1316
Evan Cheng27b7db52008-03-08 00:58:38 +00001317// Prefetch intrinsic.
1318def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1319 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1320def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1321 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1322def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1323 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1324def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1325 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001326
1327// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00001328def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001329 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001330 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1331
David Greene8939b0d2010-02-16 20:50:18 +00001332let AddedComplexity = 400 in { // Prefer non-temporal versions
1333def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1334 "movntps\t{$src, $dst|$dst, $src}",
1335 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1336
1337def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1338 "movntdq\t{$src, $dst|$dst, $src}",
1339 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1340
David Greene8939b0d2010-02-16 20:50:18 +00001341def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1342 "movnti\t{$src, $dst|$dst, $src}",
1343 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1344 TB, Requires<[HasSSE2]>;
1345
1346def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1347 "movnti\t{$src, $dst|$dst, $src}",
1348 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1349 TB, Requires<[HasSSE2]>;
1350}
1351
Bill Wendlingddd35322007-05-02 23:11:52 +00001352// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00001353def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
1354 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001355
1356// MXCSR register
Evan Cheng64d80e32007-07-19 01:14:50 +00001357def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001358 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001359def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001360 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001361
1362// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00001363// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00001364// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00001365// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00001366let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001367 isCodeGenOnly = 1 in {
1368def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1369 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1370def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1371 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
1372let ExeDomain = SSEPackedInt in
1373def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00001374 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001375}
Bill Wendlingddd35322007-05-02 23:11:52 +00001376
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001377def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
1378def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
1379def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00001380
Dan Gohman874cada2010-02-28 00:17:42 +00001381def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001382 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001383
Eric Christopher44b93ff2009-07-31 20:07:27 +00001384//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001385// SSE2 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001386//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001387
Dan Gohman874cada2010-02-28 00:17:42 +00001388// Move Instructions. Register-to-register movsd is not used for FR64
1389// register copies because it's a partial register update; FsMOVAPDrr is
1390// used instead. Register-to-register movsd is not modeled as an INSERT_SUBREG
1391// because INSERT_SUBREG requires that the insert be implementable in terms of
1392// a copy, and just mentioned, we don't use movsd for copies.
1393let Constraints = "$src1 = $dst" in
1394def MOVSDrr : SDI<0x10, MRMSrcReg,
1395 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
1396 "movsd\t{$src2, $dst|$dst, $src2}",
Chris Lattner3d005782010-03-15 05:53:30 +00001397 [(set (v2f64 VR128:$dst),
Dan Gohman874cada2010-02-28 00:17:42 +00001398 (movl VR128:$src1, (scalar_to_vector FR64:$src2)))]>;
1399
1400// Extract the low 64-bit value from one vector and insert it into another.
1401let AddedComplexity = 15 in
1402def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
Chris Lattner3485b512010-03-08 18:57:56 +00001403 (MOVSDrr (v2f64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001404 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00001405
1406// Implicitly promote a 64-bit scalar to a vector.
1407def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001408 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001409
1410// Loading from memory automatically zeroing upper bits.
1411let canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 20 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001412def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001413 "movsd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001414 [(set FR64:$dst, (loadf64 addr:$src))]>;
Dan Gohman874cada2010-02-28 00:17:42 +00001415
1416// MOVSDrm zeros the high parts of the register; represent this
1417// with SUBREG_TO_REG.
1418let AddedComplexity = 20 in {
1419def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001420 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001421def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001422 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001423def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001424 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001425def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001426 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001427def : Pat<(v2f64 (X86vzload addr:$src)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001428 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
Dan Gohman874cada2010-02-28 00:17:42 +00001429}
1430
1431// Store scalar value to memory.
Evan Cheng64d80e32007-07-19 01:14:50 +00001432def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001433 "movsd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001434 [(store FR64:$src, addr:$dst)]>;
1435
Dan Gohman874cada2010-02-28 00:17:42 +00001436// Extract and store.
1437def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
1438 addr:$dst),
1439 (MOVSDmr addr:$dst,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001440 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00001441
Bill Wendlingddd35322007-05-02 23:11:52 +00001442// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00001443def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001444 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001445 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001446def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001447 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001448 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001449def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001450 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001451 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001452def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001453 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Evan Cheng400073d2009-12-18 07:40:29 +00001454 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
Evan Chengb1f49812009-12-22 17:47:23 +00001455 Requires<[HasSSE2, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001456def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001457 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001458 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001459def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001460 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001461 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1462
Sean Callanan5ab94032009-09-16 01:13:52 +00001463def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1464 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1465def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1466 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1467def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1468 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1469def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1470 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1471def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1472 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1473def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1474 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1475def CVTDQ2PSrr : PSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1476 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1477def CVTDQ2PSrm : PSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1478 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1479def COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
1480 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1481def COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
1482 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1483
Bill Wendlingddd35322007-05-02 23:11:52 +00001484// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001485def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001486 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001487 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1488 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001489def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001490 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001491 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001492 Requires<[HasSSE2, OptForSize]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001493
1494def : Pat<(extloadf32 addr:$src),
Dan Gohman874cada2010-02-28 00:17:42 +00001495 (CVTSS2SDrr (MOVSSrm addr:$src))>,
1496 Requires<[HasSSE2, OptForSpeed]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001497
1498// Match intrinsics which expect XMM operand(s).
Evan Cheng64d80e32007-07-19 01:14:50 +00001499def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001500 "cvtsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001501 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001502def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001503 "cvtsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001504 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1505 (load addr:$src)))]>;
1506
Dan Gohmand9c2af52010-05-26 18:03:53 +00001507// Match intrinsics which expect MM and XMM operand(s).
Dale Johannesenc7842082007-10-30 22:15:38 +00001508def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1509 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1510 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1511def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1512 "cvtpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001513 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Chengb1938262008-05-23 00:37:07 +00001514 (memop addr:$src)))]>;
Dale Johannesenc7842082007-10-30 22:15:38 +00001515def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1516 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1517 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1518def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1519 "cvttpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001520 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Chengb1938262008-05-23 00:37:07 +00001521 (memop addr:$src)))]>;
Dale Johannesenc7842082007-10-30 22:15:38 +00001522def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1523 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1524 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1525def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1526 "cvtpi2pd\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001527 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
Dale Johannesenc7842082007-10-30 22:15:38 +00001528 (load addr:$src)))]>;
1529
Bill Wendlingddd35322007-05-02 23:11:52 +00001530// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +00001531def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001532 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001533 [(set GR32:$dst,
1534 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001535def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001536 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001537 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1538 (load addr:$src)))]>;
1539
1540// Comparison instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001541let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001542 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001543 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001544 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001545let mayLoad = 1 in
Eric Christopher44b93ff2009-07-31 20:07:27 +00001546 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001547 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001548 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001549
1550 // Accept explicit immediate argument form instead of comparison code.
1551let isAsmParserOnly = 1 in {
1552 def CMPSDrr_alt : SDIi8<0xC2, MRMSrcReg,
1553 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, i8imm:$src2),
1554 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1555let mayLoad = 1 in
1556 def CMPSDrm_alt : SDIi8<0xC2, MRMSrcMem,
1557 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, i8imm:$src2),
1558 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1559}
Bill Wendlingddd35322007-05-02 23:11:52 +00001560}
1561
Evan Cheng0488db92007-09-25 01:57:46 +00001562let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001563def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001564 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001565 [(set EFLAGS, (X86cmp FR64:$src1, FR64:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001566def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001567 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001568 [(set EFLAGS, (X86cmp FR64:$src1, (loadf64 addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +00001569} // Defs = [EFLAGS]
Evan Cheng0488db92007-09-25 01:57:46 +00001570
Bill Wendlingddd35322007-05-02 23:11:52 +00001571// Aliases to match intrinsics which expect XMM operand(s).
Evan Chenge9083d62008-03-05 08:19:16 +00001572let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001573 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001574 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001575 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001576 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001577 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1578 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001579 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001580 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001581 (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001582 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001583 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1584 (load addr:$src), imm:$cc))]>;
1585}
1586
Evan Cheng0488db92007-09-25 01:57:46 +00001587let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001588def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001589 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001590 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
1591 VR128:$src2))]>;
Evan Chenge5f62042007-09-29 00:00:36 +00001592def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001593 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001594 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
1595 (load addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001596
Evan Cheng64d80e32007-07-19 01:14:50 +00001597def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001598 "comisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001599 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
1600 VR128:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001601def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001602 "comisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001603 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
1604 (load addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +00001605} // Defs = [EFLAGS]
Evan Cheng0488db92007-09-25 01:57:46 +00001606
Eric Christopher44b93ff2009-07-31 20:07:27 +00001607// Aliases of packed SSE2 instructions for scalar use. These all have names
1608// that start with 'Fs'.
Bill Wendlingddd35322007-05-02 23:11:52 +00001609
1610// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001611let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
1612 canFoldAsLoad = 1 in
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001613def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1614 [(set FR64:$dst, fpimm0)]>,
Bill Wendlingddd35322007-05-02 23:11:52 +00001615 Requires<[HasSSE2]>, TB, OpSize;
1616
Dan Gohman32791e02007-06-25 15:44:19 +00001617// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
Bill Wendlingddd35322007-05-02 23:11:52 +00001618// disregarded.
Chris Lattnerba7e7562008-01-10 07:59:24 +00001619let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001620def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001621 "movapd\t{$src, $dst|$dst, $src}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001622
Dan Gohman32791e02007-06-25 15:44:19 +00001623// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
Bill Wendlingddd35322007-05-02 23:11:52 +00001624// disregarded.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001625let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001626def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001627 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001628 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001629
Eric Christopher44b93ff2009-07-31 20:07:27 +00001630//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001631// SSE packed FP Instructions
1632
1633// Move Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +00001634let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001635def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001636 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001637let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001638def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001639 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001640 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001641
Evan Cheng64d80e32007-07-19 01:14:50 +00001642def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001643 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001644 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001645
Chris Lattnerf77e0372008-01-11 06:59:07 +00001646let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001647def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001648 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001649let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001650def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001651 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001652 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001653def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001654 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001655 [(store (v2f64 VR128:$src), addr:$dst)]>;
1656
1657// Intrinsic forms of MOVUPD load and store
Evan Cheng64d80e32007-07-19 01:14:50 +00001658def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001659 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001660 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001661def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001662 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001663 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001664
Evan Chenge9083d62008-03-05 08:19:16 +00001665let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001666 let AddedComplexity = 20 in {
1667 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001668 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001669 "movlpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001670 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001671 (v2f64 (movlp VR128:$src1,
1672 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001673 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001674 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001675 "movhpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001676 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001677 (v2f64 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001678 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001679 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001680} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001681
Evan Cheng64d80e32007-07-19 01:14:50 +00001682def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001683 "movlpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001684 [(store (f64 (vector_extract (v2f64 VR128:$src),
1685 (iPTR 0))), addr:$dst)]>;
1686
1687// v2f64 extract element 1 is always custom lowered to unpack high to low
1688// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001689def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001690 "movhpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001691 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001692 (v2f64 (unpckh VR128:$src, (undef))),
1693 (iPTR 0))), addr:$dst)]>;
Evan Chengd9539472006-04-14 21:59:03 +00001694
Evan Cheng470a6ad2006-02-22 02:26:30 +00001695// SSE2 instructions without OpSize prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001696def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001697 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001698 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1699 TB, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001700def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001701 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1702 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1703 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001704 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001705
1706// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001707def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001708 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001709 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1710 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001711def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001712 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1713 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1714 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001715 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001716
Evan Cheng64d80e32007-07-19 01:14:50 +00001717def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001718 "cvtps2dq\t{$src, $dst|$dst, $src}",
1719 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001720def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001721 "cvtps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001722 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001723 (memop addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001724// SSE2 packed instructions with XS prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001725def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1726 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1727def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1728 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1729
Evan Cheng64d80e32007-07-19 01:14:50 +00001730def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001731 "cvttps2dq\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001732 [(set VR128:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +00001733 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001734 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001735def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001736 "cvttps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001737 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001738 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001739 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001740
Evan Cheng470a6ad2006-02-22 02:26:30 +00001741// SSE2 packed instructions with XD prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001742def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001743 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001744 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1745 XD, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001746def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001747 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001748 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001749 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001750 XD, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001751
Evan Cheng64d80e32007-07-19 01:14:50 +00001752def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001753 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001754 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng029d9da2008-03-14 07:46:48 +00001755def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001756 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001757 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001758 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001759
1760// SSE2 instructions without OpSize prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001761def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1762 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1763def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1764 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1765
Evan Cheng64d80e32007-07-19 01:14:50 +00001766def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001767 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001768 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1769 TB, Requires<[HasSSE2]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001770def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001771 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001772 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +00001773 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001774 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001775
Sean Callanan108934c2009-12-18 00:01:26 +00001776def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1777 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1778def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1779 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1780
1781
Evan Cheng64d80e32007-07-19 01:14:50 +00001782def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001783 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001784 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001785def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001786 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001787 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Chengb1938262008-05-23 00:37:07 +00001788 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001789
Evan Chengd2a6d542006-04-12 23:42:44 +00001790// Match intrinsics which expect XMM operand(s).
1791// Aliases for intrinsics
Evan Chenge9083d62008-03-05 08:19:16 +00001792let Constraints = "$src1 = $dst" in {
Evan Chengd2a6d542006-04-12 23:42:44 +00001793def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001794 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001795 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001796 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +00001797 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001798def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001799 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001800 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001801 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1802 (loadi32 addr:$src2)))]>;
1803def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001804 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001805 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001806 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1807 VR128:$src2))]>;
1808def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001809 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001810 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001811 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001812 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001813def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001814 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001815 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001816 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1817 VR128:$src2))]>, XS,
1818 Requires<[HasSSE2]>;
1819def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001820 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001821 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001822 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001823 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +00001824 Requires<[HasSSE2]>;
1825}
1826
Dan Gohman20382522007-07-10 00:05:58 +00001827// Arithmetic
1828
1829/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
Chris Lattner6f987732006-10-07 21:17:13 +00001830///
Dan Gohman20382522007-07-10 00:05:58 +00001831/// In addition, we also have a special variant of the scalar form here to
1832/// represent the associated intrinsic operation. This form is unlike the
1833/// plain scalar form, in that it takes an entire vector (instead of a
1834/// scalar) and leaves the top elements undefined.
1835///
1836/// And, we have a special variant form for a full-vector intrinsic form.
1837///
1838/// These four forms can each have a reg or a mem operand, so there are a
1839/// total of eight "instructions".
1840///
1841multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1842 SDNode OpNode,
1843 Intrinsic F64Int,
1844 Intrinsic V2F64Int,
1845 bit Commutable = 0> {
1846 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001847 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001848 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001849 [(set FR64:$dst, (OpNode FR64:$src))]> {
Chris Lattner6f987732006-10-07 21:17:13 +00001850 let isCommutable = Commutable;
1851 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001852
Dan Gohman20382522007-07-10 00:05:58 +00001853 // Scalar operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001854 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001855 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001856 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001857
Dan Gohman20382522007-07-10 00:05:58 +00001858 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001859 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001860 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001861 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1862 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001863 }
1864
Dan Gohman20382522007-07-10 00:05:58 +00001865 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001866 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001867 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001868 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001869
1870 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001871 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001872 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001873 [(set VR128:$dst, (F64Int VR128:$src))]> {
1874 let isCommutable = Commutable;
1875 }
1876
1877 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001878 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001879 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001880 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1881
1882 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001883 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001884 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001885 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1886 let isCommutable = Commutable;
1887 }
1888
1889 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001890 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001891 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001892 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001893}
Evan Chengffcb95b2006-02-21 19:13:53 +00001894
Dan Gohman20382522007-07-10 00:05:58 +00001895// Square root.
1896defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1897 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1898
1899// There is no f64 version of the reciprocal approximation instructions.
1900
Evan Chenge9083d62008-03-05 08:19:16 +00001901let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001902 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng029d9da2008-03-14 07:46:48 +00001903 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1904 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1905 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begemanc2616e42008-05-12 20:34:32 +00001906 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001907 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng029d9da2008-03-14 07:46:48 +00001908 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1909 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1910 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00001911 (memop addr:$src), imm:$cc))]>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001912
1913 // Accept explicit immediate argument form instead of comparison code.
1914let isAsmParserOnly = 1 in {
1915 def CMPPDrri_alt : PDIi8<0xC2, MRMSrcReg,
1916 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, i8imm:$src2),
1917 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1918 def CMPPDrmi_alt : PDIi8<0xC2, MRMSrcMem,
1919 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, i8imm:$src2),
1920 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1921}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001922}
Evan Chenge9d50352008-08-05 22:19:15 +00001923def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman30a0de92008-07-17 16:51:19 +00001924 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Chenge9d50352008-08-05 22:19:15 +00001925def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman30a0de92008-07-17 16:51:19 +00001926 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001927
1928// Shuffle and unpack instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001929let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001930 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng029d9da2008-03-14 07:46:48 +00001931 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1932 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman9008ca62009-04-27 18:41:29 +00001933 [(set VR128:$dst,
1934 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001935 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001936 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00001937 f128mem:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001938 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001939 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001940 (v2f64 (shufp:$src3
1941 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001942
Bill Wendlingddd35322007-05-02 23:11:52 +00001943 let AddedComplexity = 10 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001944 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001945 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001946 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001947 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001948 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001949 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001950 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001951 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001952 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001953 (v2f64 (unpckh VR128:$src1,
1954 (memopv2f64 addr:$src2))))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001955
Eric Christopher44b93ff2009-07-31 20:07:27 +00001956 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001957 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001958 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001959 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001960 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001961 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001962 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001963 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001964 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001965 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001966 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001967} // Constraints = "$src1 = $dst"
Evan Cheng470a6ad2006-02-22 02:26:30 +00001968
Evan Cheng4b1734f2006-03-31 21:29:33 +00001969
Eric Christopher44b93ff2009-07-31 20:07:27 +00001970//===---------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001971// SSE integer instructions
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001972let ExeDomain = SSEPackedInt in {
Evan Chengbf156d12006-02-21 19:26:52 +00001973
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001974// Move Instructions
Chris Lattnerf77e0372008-01-11 06:59:07 +00001975let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001976def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001977 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001978let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001979def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001980 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001981 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001982let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001983def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001984 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001985 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001986let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001987def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001988 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001989 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001990 XS, Requires<[HasSSE2]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001991let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001992def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001993 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001994 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001995 XS, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001996
Dan Gohman4106f372007-07-18 20:23:34 +00001997// Intrinsic forms of MOVDQU load and store
Dan Gohman15511cf2008-12-03 18:15:48 +00001998let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001999def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002000 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002001 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2002 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002003def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002004 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002005 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2006 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002007
Evan Chenge7b8a8b2008-03-05 08:11:27 +00002008let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002009
Chris Lattner45e123c2006-10-07 19:02:31 +00002010multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
2011 bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002012 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002013 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002014 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00002015 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
2016 let isCommutable = Commutable;
2017 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002018 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002019 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002020 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00002021 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002022 (bitconvert (memopv2i64
Sean Callanan108934c2009-12-18 00:01:26 +00002023 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002024}
Chris Lattner8139e282006-10-07 18:39:00 +00002025
Evan Cheng22b942a2008-05-03 00:52:09 +00002026multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
2027 string OpcodeStr,
2028 Intrinsic IntId, Intrinsic IntId2> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002029 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002030 (ins VR128:$src1, VR128:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002031 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2032 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002033 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
2034 (ins VR128:$src1, i128mem:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002035 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2036 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002037 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002038 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002039 (ins VR128:$src1, i32i8imm:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002040 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2041 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
2042}
2043
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002044/// PDI_binop_rm - Simple SSE2 binary operator.
2045multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2046 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002047 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002048 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002049 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002050 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
2051 let isCommutable = Commutable;
2052 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002053 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002054 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002055 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002056 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002057 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002058}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002059
2060/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2061///
2062/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2063/// to collapse (bitconvert VT to VT) into its operand.
2064///
2065multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
2066 bit Commutable = 0> {
Eric Christopher44b93ff2009-07-31 20:07:27 +00002067 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002068 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002069 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002070 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
2071 let isCommutable = Commutable;
2072 }
Eric Christopher44b93ff2009-07-31 20:07:27 +00002073 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002074 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002075 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002076 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan108934c2009-12-18 00:01:26 +00002077 (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002078}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002079
Evan Chenge9083d62008-03-05 08:19:16 +00002080} // Constraints = "$src1 = $dst"
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002081} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002082
2083// 128-bit Integer Arithmetic
2084
2085defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2086defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2087defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002088defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002089
Chris Lattner45e123c2006-10-07 19:02:31 +00002090defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2091defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2092defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2093defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002094
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002095defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2096defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2097defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002098defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002099
Chris Lattner45e123c2006-10-07 19:02:31 +00002100defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2101defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2102defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2103defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002104
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002105defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00002106
Chris Lattner45e123c2006-10-07 19:02:31 +00002107defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2108defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
2109defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00002110
Chris Lattner45e123c2006-10-07 19:02:31 +00002111defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00002112
Chris Lattner45e123c2006-10-07 19:02:31 +00002113defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2114defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00002115
Chris Lattner77337992006-10-07 07:06:17 +00002116
Chris Lattner45e123c2006-10-07 19:02:31 +00002117defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2118defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2119defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2120defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling3b1259b2009-05-28 02:04:00 +00002121defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00002122
Chris Lattner77337992006-10-07 07:06:17 +00002123
Evan Cheng22b942a2008-05-03 00:52:09 +00002124defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2125 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2126defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2127 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2128defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2129 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002130
Evan Cheng22b942a2008-05-03 00:52:09 +00002131defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2132 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2133defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2134 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002135defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002136 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002137
Evan Cheng22b942a2008-05-03 00:52:09 +00002138defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2139 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002140defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002141 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002142
Chris Lattner6970eda2006-10-07 19:49:05 +00002143// 128-bit logical shifts.
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002144let Constraints = "$src1 = $dst", neverHasSideEffects = 1,
2145 ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002146 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002147 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002148 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002149 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002150 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002151 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002152 // PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00002153}
2154
Chris Lattner6970eda2006-10-07 19:49:05 +00002155let Predicates = [HasSSE2] in {
2156 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002157 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002158 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002159 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002160 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2161 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2162 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2163 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002164 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002165 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002166
2167 // Shift up / down and insert zero's.
2168 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002169 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002170 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002171 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002172}
2173
Evan Cheng506d3df2006-03-29 23:07:14 +00002174// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00002175defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2176defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2177defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2178
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002179let Constraints = "$src1 = $dst", ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002180 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002181 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002182 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002183 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2184 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002185
Bill Wendlingddd35322007-05-02 23:11:52 +00002186 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002187 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002188 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002189 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002190 (memopv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002191}
2192
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002193// SSE2 Integer comparison
Bill Wendlingddd35322007-05-02 23:11:52 +00002194defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2195defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2196defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2197defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2198defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2199defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002200
Nate Begeman30a0de92008-07-17 16:51:19 +00002201def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002202 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002203def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002204 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002205def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002206 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002207def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002208 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002209def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002210 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002211def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002212 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2213
Nate Begeman30a0de92008-07-17 16:51:19 +00002214def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002215 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002216def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002217 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002218def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002219 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002220def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002221 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002222def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002223 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002224def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002225 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2226
2227
Evan Cheng506d3df2006-03-29 23:07:14 +00002228// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00002229defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2230defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2231defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002232
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002233let ExeDomain = SSEPackedInt in {
2234
Evan Cheng506d3df2006-03-29 23:07:14 +00002235// Shuffle and unpack instructions
Nate Begemana09008b2009-10-19 02:17:23 +00002236let AddedComplexity = 5 in {
Evan Cheng8703be42006-04-04 19:12:30 +00002237def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002238 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002239 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002240 [(set VR128:$dst, (v4i32 (pshufd:$src2
2241 VR128:$src1, (undef))))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002242def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002243 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002244 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002245 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chengc3630942009-12-09 21:00:30 +00002246 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002247 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002248}
Evan Cheng506d3df2006-03-29 23:07:14 +00002249
2250// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002251def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002252 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002253 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002254 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2255 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002256 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002257def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002258 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002259 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002260 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher44b93ff2009-07-31 20:07:27 +00002261 (bc_v8i16 (memopv2i64 addr:$src1)),
2262 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002263 XS, Requires<[HasSSE2]>;
2264
2265// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002266def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman9008ca62009-04-27 18:41:29 +00002267 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002268 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002269 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2270 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002271 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002272def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman9008ca62009-04-27 18:41:29 +00002273 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002274 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002275 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2276 (bc_v8i16 (memopv2i64 addr:$src1)),
2277 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002278 XD, Requires<[HasSSE2]>;
2279
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002280// Unpack instructions
2281multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
2282 PatFrag unp_frag, PatFrag bc_frag> {
2283 def rr : PDI<opc, MRMSrcReg,
2284 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2285 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2286 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
2287 def rm : PDI<opc, MRMSrcMem,
2288 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2289 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2290 [(set VR128:$dst, (unp_frag VR128:$src1,
2291 (bc_frag (memopv2i64
2292 addr:$src2))))]>;
2293}
Evan Chengc60bd972006-03-25 09:37:23 +00002294
Evan Chenge9083d62008-03-05 08:19:16 +00002295let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002296 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2297 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2298 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2299
2300 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2301 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002302 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002303 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002304 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002305 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002306 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002307 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002308 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002309 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002310 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002311 (v2i64 (unpckl VR128:$src1,
2312 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002313
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002314 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2315 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2316 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2317
2318 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2319 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002320 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002321 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002322 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002323 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002324 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002325 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002326 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002327 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002328 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002329 (v2i64 (unpckh VR128:$src1,
2330 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002331}
Evan Cheng82521dd2006-03-21 07:09:35 +00002332
Evan Chengb067a1e2006-03-31 19:22:53 +00002333// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002334def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002335 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002336 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002337 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002338 imm:$src2))]>;
Evan Chenge9083d62008-03-05 08:19:16 +00002339let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002340 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002341 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002342 GR32:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002343 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002344 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002345 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002346 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002347 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002348 i16mem:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002349 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002350 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002351 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2352 imm:$src3))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002353}
2354
Evan Chengc5fb2b12006-03-30 00:33:26 +00002355// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00002356def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002357 "pmovmskb\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002358 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002359
Evan Chengfcf5e212006-04-11 06:57:30 +00002360// Conditional store
Evan Cheng071a2792007-09-11 19:55:27 +00002361let Uses = [EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +00002362def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002363 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +00002364 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Evan Chengfcf5e212006-04-11 06:57:30 +00002365
Evan Cheng1d768642009-02-10 22:06:28 +00002366let Uses = [RDI] in
2367def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2368 "maskmovdqu\t{$mask, $src|$src, $mask}",
2369 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2370
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002371} // ExeDomain = SSEPackedInt
2372
Evan Chengecac9cb2006-03-25 06:03:26 +00002373// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00002374def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2375 "movntpd\t{$src, $dst|$dst, $src}",
2376 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002377let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002378def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2379 "movntdq\t{$src, $dst|$dst, $src}",
2380 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2381def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002382 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002383 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002384 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002385
David Greene8939b0d2010-02-16 20:50:18 +00002386let AddedComplexity = 400 in { // Prefer non-temporal versions
2387def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2388 "movntpd\t{$src, $dst|$dst, $src}",
2389 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
2390
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002391let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002392def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2393 "movntdq\t{$src, $dst|$dst, $src}",
2394 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002395}
2396
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002397// Flush cache
Evan Cheng64d80e32007-07-19 01:14:50 +00002398def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002399 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002400 TB, Requires<[HasSSE2]>;
2401
2402// Load, store, and memory fence
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002403def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002404 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002405def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002406 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002407
Dan Gohman14aaeac2010-05-20 01:35:50 +00002408// Pause. This "instruction" is encoded as "rep; nop", so even though it
Dan Gohmand9c2af52010-05-26 18:03:53 +00002409// was introduced with SSE2, it's backward compatible.
Dan Gohman14aaeac2010-05-20 01:35:50 +00002410def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
2411
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002412//TODO: custom lower this so as to never even generate the noop
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002413def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002414 (i8 0)), (NOOP)>;
2415def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2416def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002417def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002418 (i8 1)), (MFENCE)>;
2419
Evan Chengffea91e2006-03-26 09:53:12 +00002420// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002421// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002422// load of an all-ones value if folding it would be beneficial.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002423let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesen428e1522010-03-30 22:46:55 +00002424 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
Chris Lattner28c1d292010-02-05 21:30:49 +00002425 // FIXME: Change encoding to pseudo.
2426 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002427 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002428
Evan Cheng64d80e32007-07-19 01:14:50 +00002429def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002430 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002431 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002432 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002433def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002434 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002435 [(set VR128:$dst,
2436 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002437
Evan Cheng64d80e32007-07-19 01:14:50 +00002438def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002439 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002440 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2441
Evan Cheng64d80e32007-07-19 01:14:50 +00002442def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002443 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002444 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002445
Evan Cheng11e15b32006-04-03 20:53:28 +00002446// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00002447def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002448 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002449 [(set VR128:$dst,
2450 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2451 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002452def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002453 "movq\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002454 [(store (i64 (vector_extract (v2i64 VR128:$src),
2455 (iPTR 0))), addr:$dst)]>;
2456
Dan Gohman874cada2010-02-28 00:17:42 +00002457def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002458 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00002459
Evan Cheng64d80e32007-07-19 01:14:50 +00002460def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002461 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002462 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002463 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002464def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002465 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002466 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002467 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002468
Evan Cheng64d80e32007-07-19 01:14:50 +00002469def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002470 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002471 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002472def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002473 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002474 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002475
Evan Cheng397edef2006-04-11 22:28:25 +00002476// Store / copy lower 64-bits of a XMM register.
Evan Cheng64d80e32007-07-19 01:14:50 +00002477def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002478 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng397edef2006-04-11 22:28:25 +00002479 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2480
Evan Cheng017dcc62006-04-21 01:05:10 +00002481// movd / movq to XMM register zero-extends
Evan Cheng7a831ce2007-12-15 03:00:47 +00002482let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002483def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002484 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002485 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002486 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002487// This is X86-64 only.
2488def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2489 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002490 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002491 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002492}
2493
2494let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002495def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002496 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002497 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002498 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002499 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002500
2501def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2502 (MOVZDI2PDIrm addr:$src)>;
2503def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2504 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002505def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2506 (MOVZDI2PDIrm addr:$src)>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002507
Evan Cheng64d80e32007-07-19 01:14:50 +00002508def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002509 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002510 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002511 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002512 (loadi64 addr:$src))))))]>, XS,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002513 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002514
Evan Chengc36c0ab2008-05-22 18:56:56 +00002515def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2516 (MOVZQI2PQIrm addr:$src)>;
2517def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2518 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002519def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002520}
Evan Chengd880b972008-05-09 21:53:03 +00002521
Evan Cheng7a831ce2007-12-15 03:00:47 +00002522// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2523// IA32 document. movq xmm1, xmm2 does clear the high bits.
2524let AddedComplexity = 15 in
2525def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2526 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002527 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002528 XS, Requires<[HasSSE2]>;
2529
Evan Cheng8e8de682008-05-20 18:24:47 +00002530let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002531def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2532 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002533 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002534 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002535 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002536
Evan Cheng8e8de682008-05-20 18:24:47 +00002537def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2538 (MOVZPQILo2PQIrm addr:$src)>;
2539}
2540
Sean Callanan108934c2009-12-18 00:01:26 +00002541// Instructions for the disassembler
2542// xr = XMM register
2543// xm = mem64
2544
2545def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2546 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2547
Eric Christopher44b93ff2009-07-31 20:07:27 +00002548//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002549// SSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002550//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002551
Bill Wendlingddd35322007-05-02 23:11:52 +00002552// Move Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00002553def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002554 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002555 [(set VR128:$dst, (v4f32 (movshdup
2556 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002557def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002558 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002559 [(set VR128:$dst, (movshdup
2560 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002561
Evan Cheng64d80e32007-07-19 01:14:50 +00002562def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002563 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002564 [(set VR128:$dst, (v4f32 (movsldup
2565 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002566def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002567 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 [(set VR128:$dst, (movsldup
2569 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002570
Evan Cheng64d80e32007-07-19 01:14:50 +00002571def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002572 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002573 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002574def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002575 "movddup\t{$src, $dst|$dst, $src}",
Evan Cheng0b457f02008-09-25 20:50:48 +00002576 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002577 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2578 (undef))))]>;
Evan Cheng0b457f02008-09-25 20:50:48 +00002579
Nate Begeman9008ca62009-04-27 18:41:29 +00002580def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2581 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002582 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002583
2584let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002585def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002586 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002587def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2588 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2589def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2590 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2591def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2592 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2593}
Bill Wendlingddd35322007-05-02 23:11:52 +00002594
2595// Arithmetic
Evan Chenge9083d62008-03-05 08:19:16 +00002596let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002597 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002598 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002599 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002600 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2601 VR128:$src2))]>;
2602 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002603 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002604 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002605 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002606 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002607 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002608 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002609 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002610 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2611 VR128:$src2))]>;
2612 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002613 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002614 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002615 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002616 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002617}
2618
Evan Cheng64d80e32007-07-19 01:14:50 +00002619def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002620 "lddqu\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002621 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2622
2623// Horizontal ops
2624class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002625 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002626 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002627 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2628class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002629 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002630 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002631 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002632class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002633 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002634 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002635 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2636class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002637 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002638 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002639 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002640
Evan Chenge9083d62008-03-05 08:19:16 +00002641let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002642 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2643 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2644 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2645 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2646 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2647 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2648 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2649 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2650}
2651
2652// Thread synchronization
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002653def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
Bill Wendlingddd35322007-05-02 23:11:52 +00002654 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002655def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
Bill Wendlingddd35322007-05-02 23:11:52 +00002656 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2657
2658// vector_shuffle v1, <undef> <1, 1, 3, 3>
2659let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002660def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002661 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2662let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002663def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002664 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2665
2666// vector_shuffle v1, <undef> <0, 0, 2, 2>
2667let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002669 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2670let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002672 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2673
Eric Christopher44b93ff2009-07-31 20:07:27 +00002674//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002675// SSSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002676//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002677
Bill Wendling76d708b2007-08-10 06:22:27 +00002678/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begemanfea2be52008-02-09 23:46:37 +00002679multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2680 Intrinsic IntId64, Intrinsic IntId128> {
2681 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2682 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2683 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002684
Nate Begemanfea2be52008-02-09 23:46:37 +00002685 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2686 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2687 [(set VR64:$dst,
2688 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2689
2690 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2691 (ins VR128:$src),
2692 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2693 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2694 OpSize;
2695
2696 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2697 (ins i128mem:$src),
2698 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2699 [(set VR128:$dst,
2700 (IntId128
2701 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00002702}
2703
Bill Wendling76d708b2007-08-10 06:22:27 +00002704/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begemanfea2be52008-02-09 23:46:37 +00002705multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2706 Intrinsic IntId64, Intrinsic IntId128> {
2707 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2708 (ins VR64:$src),
2709 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2710 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002711
Nate Begemanfea2be52008-02-09 23:46:37 +00002712 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2713 (ins i64mem:$src),
2714 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2715 [(set VR64:$dst,
2716 (IntId64
2717 (bitconvert (memopv4i16 addr:$src))))]>;
2718
2719 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2720 (ins VR128:$src),
2721 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2722 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2723 OpSize;
2724
2725 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2726 (ins i128mem:$src),
2727 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2728 [(set VR128:$dst,
2729 (IntId128
2730 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002731}
2732
2733/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begemanfea2be52008-02-09 23:46:37 +00002734multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2735 Intrinsic IntId64, Intrinsic IntId128> {
2736 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2737 (ins VR64:$src),
2738 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2739 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002740
Nate Begemanfea2be52008-02-09 23:46:37 +00002741 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2742 (ins i64mem:$src),
2743 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2744 [(set VR64:$dst,
2745 (IntId64
2746 (bitconvert (memopv2i32 addr:$src))))]>;
2747
2748 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2749 (ins VR128:$src),
2750 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2751 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2752 OpSize;
2753
2754 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2755 (ins i128mem:$src),
2756 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2757 [(set VR128:$dst,
2758 (IntId128
2759 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002760}
2761
2762defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2763 int_x86_ssse3_pabs_b,
2764 int_x86_ssse3_pabs_b_128>;
2765defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2766 int_x86_ssse3_pabs_w,
2767 int_x86_ssse3_pabs_w_128>;
2768defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2769 int_x86_ssse3_pabs_d,
2770 int_x86_ssse3_pabs_d_128>;
2771
2772/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Chenge9083d62008-03-05 08:19:16 +00002773let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002774 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2775 Intrinsic IntId64, Intrinsic IntId128,
2776 bit Commutable = 0> {
2777 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2778 (ins VR64:$src1, VR64:$src2),
2779 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2780 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2781 let isCommutable = Commutable;
2782 }
2783 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2784 (ins VR64:$src1, i64mem:$src2),
2785 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2786 [(set VR64:$dst,
2787 (IntId64 VR64:$src1,
2788 (bitconvert (memopv8i8 addr:$src2))))]>;
2789
2790 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2791 (ins VR128:$src1, VR128:$src2),
2792 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2793 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2794 OpSize {
2795 let isCommutable = Commutable;
2796 }
2797 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2798 (ins VR128:$src1, i128mem:$src2),
2799 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2800 [(set VR128:$dst,
2801 (IntId128 VR128:$src1,
2802 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2803 }
2804}
2805
2806/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Chenge9083d62008-03-05 08:19:16 +00002807let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002808 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2809 Intrinsic IntId64, Intrinsic IntId128,
2810 bit Commutable = 0> {
2811 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2812 (ins VR64:$src1, VR64:$src2),
2813 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2814 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2815 let isCommutable = Commutable;
2816 }
2817 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2818 (ins VR64:$src1, i64mem:$src2),
2819 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2820 [(set VR64:$dst,
2821 (IntId64 VR64:$src1,
2822 (bitconvert (memopv4i16 addr:$src2))))]>;
2823
2824 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2825 (ins VR128:$src1, VR128:$src2),
2826 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2827 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2828 OpSize {
2829 let isCommutable = Commutable;
2830 }
2831 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2832 (ins VR128:$src1, i128mem:$src2),
2833 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2834 [(set VR128:$dst,
2835 (IntId128 VR128:$src1,
2836 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2837 }
2838}
2839
2840/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Chenge9083d62008-03-05 08:19:16 +00002841let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002842 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2843 Intrinsic IntId64, Intrinsic IntId128,
2844 bit Commutable = 0> {
2845 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2846 (ins VR64:$src1, VR64:$src2),
2847 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2848 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2849 let isCommutable = Commutable;
2850 }
2851 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2852 (ins VR64:$src1, i64mem:$src2),
2853 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2854 [(set VR64:$dst,
2855 (IntId64 VR64:$src1,
2856 (bitconvert (memopv2i32 addr:$src2))))]>;
2857
2858 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2859 (ins VR128:$src1, VR128:$src2),
2860 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2861 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2862 OpSize {
2863 let isCommutable = Commutable;
2864 }
2865 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2866 (ins VR128:$src1, i128mem:$src2),
2867 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2868 [(set VR128:$dst,
2869 (IntId128 VR128:$src1,
2870 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2871 }
2872}
2873
Chris Lattner65de1b92010-04-17 07:38:24 +00002874let ImmT = NoImm in { // None of these have i8 immediate fields.
Bill Wendling76d708b2007-08-10 06:22:27 +00002875defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2876 int_x86_ssse3_phadd_w,
Evan Cheng4e444432008-06-16 21:16:24 +00002877 int_x86_ssse3_phadd_w_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002878defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2879 int_x86_ssse3_phadd_d,
Evan Cheng4e444432008-06-16 21:16:24 +00002880 int_x86_ssse3_phadd_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002881defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2882 int_x86_ssse3_phadd_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002883 int_x86_ssse3_phadd_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002884defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2885 int_x86_ssse3_phsub_w,
2886 int_x86_ssse3_phsub_w_128>;
2887defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2888 int_x86_ssse3_phsub_d,
2889 int_x86_ssse3_phsub_d_128>;
2890defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2891 int_x86_ssse3_phsub_sw,
2892 int_x86_ssse3_phsub_sw_128>;
2893defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2894 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002895 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002896defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2897 int_x86_ssse3_pmul_hr_sw,
2898 int_x86_ssse3_pmul_hr_sw_128, 1>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002899
Bill Wendling76d708b2007-08-10 06:22:27 +00002900defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2901 int_x86_ssse3_pshuf_b,
2902 int_x86_ssse3_pshuf_b_128>;
2903defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2904 int_x86_ssse3_psign_b,
2905 int_x86_ssse3_psign_b_128>;
2906defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2907 int_x86_ssse3_psign_w,
2908 int_x86_ssse3_psign_w_128>;
Evan Chenged7f56b2009-05-28 18:48:53 +00002909defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling76d708b2007-08-10 06:22:27 +00002910 int_x86_ssse3_psign_d,
2911 int_x86_ssse3_psign_d_128>;
Chris Lattner65de1b92010-04-17 07:38:24 +00002912}
Bill Wendling76d708b2007-08-10 06:22:27 +00002913
Eric Christophercff6f852010-04-15 01:40:20 +00002914// palignr patterns.
Evan Chenge9083d62008-03-05 08:19:16 +00002915let Constraints = "$src1 = $dst" in {
Bill Wendlingae9671b2007-08-10 09:00:17 +00002916 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002917 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002918 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002919 []>;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002920 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002921 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002922 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002923 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002924
Bill Wendlingae9671b2007-08-10 09:00:17 +00002925 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002926 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002927 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002928 []>, OpSize;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002929 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002930 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002931 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002932 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002933}
Bill Wendlingddd35322007-05-02 23:11:52 +00002934
Eric Christopher6d972fd2010-04-20 00:59:54 +00002935let AddedComplexity = 5 in {
2936
Eric Christophercff6f852010-04-15 01:40:20 +00002937def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
2938 (PALIGNR64rr VR64:$src2, VR64:$src1,
2939 (SHUFFLE_get_palign_imm VR64:$src3))>,
2940 Requires<[HasSSSE3]>;
2941def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
2942 (PALIGNR64rr VR64:$src2, VR64:$src1,
2943 (SHUFFLE_get_palign_imm VR64:$src3))>,
2944 Requires<[HasSSSE3]>;
2945def : Pat<(v2f32 (palign:$src3 VR64:$src1, VR64:$src2)),
2946 (PALIGNR64rr VR64:$src2, VR64:$src1,
2947 (SHUFFLE_get_palign_imm VR64:$src3))>,
2948 Requires<[HasSSSE3]>;
2949def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
2950 (PALIGNR64rr VR64:$src2, VR64:$src1,
2951 (SHUFFLE_get_palign_imm VR64:$src3))>,
2952 Requires<[HasSSSE3]>;
2953def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
2954 (PALIGNR64rr VR64:$src2, VR64:$src1,
2955 (SHUFFLE_get_palign_imm VR64:$src3))>,
2956 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00002957
Nate Begemana09008b2009-10-19 02:17:23 +00002958def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
2959 (PALIGNR128rr VR128:$src2, VR128:$src1,
2960 (SHUFFLE_get_palign_imm VR128:$src3))>,
2961 Requires<[HasSSSE3]>;
2962def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
2963 (PALIGNR128rr VR128:$src2, VR128:$src1,
2964 (SHUFFLE_get_palign_imm VR128:$src3))>,
2965 Requires<[HasSSSE3]>;
2966def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
2967 (PALIGNR128rr VR128:$src2, VR128:$src1,
2968 (SHUFFLE_get_palign_imm VR128:$src3))>,
2969 Requires<[HasSSSE3]>;
2970def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
2971 (PALIGNR128rr VR128:$src2, VR128:$src1,
2972 (SHUFFLE_get_palign_imm VR128:$src3))>,
2973 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002974}
Nate Begemana09008b2009-10-19 02:17:23 +00002975
Nate Begemanb9a47b82009-02-23 08:49:38 +00002976def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2977 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2978def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2979 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2980
Eric Christopher44b93ff2009-07-31 20:07:27 +00002981//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002982// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00002983//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002984
Eric Christopher44b93ff2009-07-31 20:07:27 +00002985// extload f32 -> f64. This matches load+fextend because we have a hack in
2986// the isel (PreprocessForFPConvert) that can introduce loads after dag
2987// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00002988// Since these loads aren't folded into the fextend, we have to match it
2989// explicitly here.
2990let Predicates = [HasSSE2] in
2991 def : Pat<(fextend (loadf32 addr:$src)),
2992 (CVTSS2SDrm addr:$src)>;
2993
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002994// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00002995let Predicates = [HasSSE2] in {
2996 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2997 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2998 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2999 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3000 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3001 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3002 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3003 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3004 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3005 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3006 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3007 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3008 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3009 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3010 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3011 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3012 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3013 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3014 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3015 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3016 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3017 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3018 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3019 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3020 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3021 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3022 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3023 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3024 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3025 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3026}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003027
Evan Cheng017dcc62006-04-21 01:05:10 +00003028// Move scalar to XMM zero-extended
3029// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003030let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003031// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003032def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003033 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003034def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003035 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003036def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003037 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003038 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003039def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003040 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003041 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003042}
Evan Chengbc4832b2006-03-24 23:15:12 +00003043
Evan Chengb9df0ca2006-03-22 02:53:00 +00003044// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003045let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003047 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003048def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003049 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003050def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003051 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003052def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003053 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003054}
Evan Cheng475aecf2006-03-29 03:04:49 +00003055
Evan Chengb7a5c522006-04-18 21:55:35 +00003056// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003057def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3058 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003059 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003060let AddedComplexity = 5 in
3061def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3062 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3063 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003064// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003065def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003066 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3068 Requires<[HasSSE2]>;
3069// Special unary SHUFPDrri case.
3070def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003071 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003073 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003074// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003075def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3076 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003077 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003078
Evan Cheng3d60df42006-04-10 22:35:16 +00003079// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003080def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003081 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003083 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003084def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003085 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003087 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003088// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003089def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003090 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003092 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003093
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003094// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003095let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003096def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3097 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003098 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003099def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3100 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003101 Requires<[OptForSpeed, HasSSE2]>;
3102}
Evan Chengfd111b52006-04-19 21:15:24 +00003103let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003104def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003105 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003106def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003107 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003108def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003109 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003110def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003111 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003112}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003113
Evan Cheng174f8032007-05-17 18:44:37 +00003114// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003115let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003116def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3117 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003118 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003119def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3120 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003121 Requires<[OptForSpeed, HasSSE2]>;
3122}
Evan Cheng174f8032007-05-17 18:44:37 +00003123let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003124def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003125 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003126def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003127 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003128def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003129 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003130def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003131 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003132}
3133
Evan Chengb7a75a52008-09-26 23:41:32 +00003134let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003135// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003136def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003137 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003138
3139// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003140def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003141 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003142
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003143// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003144def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003145 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003146def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003147 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003148}
Evan Cheng9d09b892006-05-31 00:51:37 +00003149
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003150let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003151// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003152def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003153 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003154def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003155 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003156def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003157 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003158def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003159 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003160}
Evan Cheng64e97692006-04-24 21:58:20 +00003161
Evan Chengcd0baf22008-05-23 21:23:16 +00003162// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003163def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003164 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003165def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003166 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003167def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3168 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003169 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003170def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003171 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003172
Evan Chengf2ea84a2006-10-09 21:42:15 +00003173let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003174// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003175def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003176 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003177 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003178def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003179 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003180 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003181
Dan Gohman874cada2010-02-28 00:17:42 +00003182// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003183def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003184 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003185 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003186def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003187 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003188 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003189}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003190
Eli Friedman7e2242b2009-06-19 07:00:55 +00003191// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3192// fall back to this for SSE1)
3193def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003194 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003195 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003196
Evan Chenga7fc6422006-04-24 23:34:56 +00003197// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003198def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003199 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003200
Evan Cheng2c3ae372006-04-12 21:21:57 +00003201// Some special case pandn patterns.
3202def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3203 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003204 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003205def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3206 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003207 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003208def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3209 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003210 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003211
Evan Cheng2c3ae372006-04-12 21:21:57 +00003212def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003213 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003214 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003215def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003216 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003217 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003218def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003219 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003220 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003221
Nate Begemanb348d182007-11-17 03:58:34 +00003222// vector -> vector casts
3223def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3224 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3225def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3226 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003227def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3228 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3229def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3230 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003231
Evan Chengb4162fd2007-07-20 00:27:43 +00003232// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003233def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003234 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003235def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003236 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003237def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003238 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003239def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003240 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003241
3242def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003243 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003244def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003245 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003246def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003247 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003248def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003249 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003250def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003251 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003252def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003253 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003254def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003255 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003256def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003257 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003258
Nate Begeman63ec90a2008-02-03 07:18:54 +00003259//===----------------------------------------------------------------------===//
3260// SSE4.1 Instructions
3261//===----------------------------------------------------------------------===//
3262
Dale Johannesene397acc2008-10-10 23:51:03 +00003263multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003264 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003265 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003266 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00003267 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00003268 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00003269 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003270 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003271 !strconcat(OpcodeStr,
3272 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003273 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3274 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003275
3276 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00003277 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003278 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003279 !strconcat(OpcodeStr,
3280 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003281 [(set VR128:$dst,
3282 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00003283 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00003284 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003285
Nate Begeman63ec90a2008-02-03 07:18:54 +00003286 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00003287 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003288 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003289 !strconcat(OpcodeStr,
3290 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003291 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3292 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003293
3294 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00003295 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003296 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003297 !strconcat(OpcodeStr,
3298 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003299 [(set VR128:$dst,
3300 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003301 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003302}
3303
Dale Johannesene397acc2008-10-10 23:51:03 +00003304let Constraints = "$src1 = $dst" in {
3305multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3306 string OpcodeStr,
3307 Intrinsic F32Int,
3308 Intrinsic F64Int> {
3309 // Intrinsic operation, reg.
3310 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003311 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003312 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3313 !strconcat(OpcodeStr,
3314 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003315 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003316 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3317 OpSize;
3318
3319 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00003320 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3321 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003322 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003323 !strconcat(OpcodeStr,
Dale Johannesene397acc2008-10-10 23:51:03 +00003324 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003325 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003326 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3327 OpSize;
3328
3329 // Intrinsic operation, reg.
3330 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003331 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003332 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3333 !strconcat(OpcodeStr,
3334 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003335 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003336 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3337 OpSize;
3338
3339 // Intrinsic operation, mem.
3340 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003341 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003342 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3343 !strconcat(OpcodeStr,
3344 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003345 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003346 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3347 OpSize;
3348}
3349}
3350
Nate Begeman63ec90a2008-02-03 07:18:54 +00003351// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesene397acc2008-10-10 23:51:03 +00003352defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3353 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3354defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3355 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003356
3357// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3358multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3359 Intrinsic IntId128> {
3360 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3361 (ins VR128:$src),
3362 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3363 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3364 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3365 (ins i128mem:$src),
3366 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3367 [(set VR128:$dst,
3368 (IntId128
3369 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3370}
3371
3372defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3373 int_x86_sse41_phminposuw>;
3374
3375/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003376let Constraints = "$src1 = $dst" in {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003377 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3378 Intrinsic IntId128, bit Commutable = 0> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003379 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3380 (ins VR128:$src1, VR128:$src2),
3381 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3382 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3383 OpSize {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003384 let isCommutable = Commutable;
3385 }
Nate Begemanfea2be52008-02-09 23:46:37 +00003386 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3387 (ins VR128:$src1, i128mem:$src2),
3388 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3389 [(set VR128:$dst,
3390 (IntId128 VR128:$src1,
3391 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003392 }
3393}
3394
3395defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3396 int_x86_sse41_pcmpeqq, 1>;
3397defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3398 int_x86_sse41_packusdw, 0>;
3399defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3400 int_x86_sse41_pminsb, 1>;
3401defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3402 int_x86_sse41_pminsd, 1>;
3403defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3404 int_x86_sse41_pminud, 1>;
3405defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3406 int_x86_sse41_pminuw, 1>;
3407defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3408 int_x86_sse41_pmaxsb, 1>;
3409defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3410 int_x86_sse41_pmaxsd, 1>;
3411defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3412 int_x86_sse41_pmaxud, 1>;
3413defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3414 int_x86_sse41_pmaxuw, 1>;
Nate Begeman204e84e2008-02-04 06:00:24 +00003415
Mon P Wangaf9b9522008-12-18 21:42:19 +00003416defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3417
Nate Begeman30a0de92008-07-17 16:51:19 +00003418def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3419 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3420def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3421 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3422
Nate Begeman1426d522008-02-09 01:38:08 +00003423/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003424let Constraints = "$src1 = $dst" in {
Dan Gohman0b924dc2008-05-23 17:49:40 +00003425 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3426 SDNode OpNode, Intrinsic IntId128,
3427 bit Commutable = 0> {
Nate Begeman1426d522008-02-09 01:38:08 +00003428 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3429 (ins VR128:$src1, VR128:$src2),
3430 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman0b924dc2008-05-23 17:49:40 +00003431 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3432 VR128:$src2))]>, OpSize {
Nate Begeman1426d522008-02-09 01:38:08 +00003433 let isCommutable = Commutable;
3434 }
3435 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3436 (ins VR128:$src1, VR128:$src2),
3437 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3438 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3439 OpSize {
3440 let isCommutable = Commutable;
3441 }
3442 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3443 (ins VR128:$src1, i128mem:$src2),
3444 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3445 [(set VR128:$dst,
Chris Lattner1a7d0872010-02-18 06:33:42 +00003446 (OpVT (OpNode VR128:$src1, (memop addr:$src2))))]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003447 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3448 (ins VR128:$src1, i128mem:$src2),
3449 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3450 [(set VR128:$dst,
Evan Chengb1938262008-05-23 00:37:07 +00003451 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman1426d522008-02-09 01:38:08 +00003452 OpSize;
3453 }
3454}
Eric Christopher8258d0b2010-03-30 18:49:01 +00003455
3456/// SS48I_binop_rm - Simple SSE41 binary operator.
3457let Constraints = "$src1 = $dst" in {
3458multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3459 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003460 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003461 (ins VR128:$src1, VR128:$src2),
3462 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3463 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
3464 OpSize {
3465 let isCommutable = Commutable;
3466 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003467 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003468 (ins VR128:$src1, i128mem:$src2),
3469 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3470 [(set VR128:$dst, (OpNode VR128:$src1,
3471 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
3472 OpSize;
3473}
3474}
3475
3476defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32, 1>;
Nate Begeman1426d522008-02-09 01:38:08 +00003477
Evan Cheng172b7942008-03-14 07:39:27 +00003478/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Chenge9083d62008-03-05 08:19:16 +00003479let Constraints = "$src1 = $dst" in {
Nate Begeman204e84e2008-02-04 06:00:24 +00003480 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3481 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng172b7942008-03-14 07:39:27 +00003482 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003483 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003484 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003485 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003486 [(set VR128:$dst,
Nate Begemanfea2be52008-02-09 23:46:37 +00003487 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3488 OpSize {
Nate Begeman204e84e2008-02-04 06:00:24 +00003489 let isCommutable = Commutable;
3490 }
Evan Cheng172b7942008-03-14 07:39:27 +00003491 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003492 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3493 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003494 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begemanfea2be52008-02-09 23:46:37 +00003495 [(set VR128:$dst,
3496 (IntId128 VR128:$src1,
3497 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3498 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00003499 }
3500}
3501
3502defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3503 int_x86_sse41_blendps, 0>;
3504defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3505 int_x86_sse41_blendpd, 0>;
3506defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3507 int_x86_sse41_pblendw, 0>;
3508defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3509 int_x86_sse41_dpps, 1>;
3510defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3511 int_x86_sse41_dppd, 1>;
3512defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Eric Christopher419e2232010-04-08 00:52:02 +00003513 int_x86_sse41_mpsadbw, 0>;
Nate Begeman1426d522008-02-09 01:38:08 +00003514
Nate Begemanfea2be52008-02-09 23:46:37 +00003515
Evan Cheng172b7942008-03-14 07:39:27 +00003516/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003517let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00003518 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3519 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3520 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003521 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003522 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3523 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3524 OpSize;
3525
3526 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3527 (ins VR128:$src1, i128mem:$src2),
3528 !strconcat(OpcodeStr,
3529 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3530 [(set VR128:$dst,
3531 (IntId VR128:$src1,
3532 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3533 }
3534}
3535
3536defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3537defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3538defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3539
3540
Nate Begemanfea2be52008-02-09 23:46:37 +00003541multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3542 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3543 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3544 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3545
3546 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3547 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003548 [(set VR128:$dst,
3549 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3550 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003551}
3552
3553defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3554defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3555defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3556defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3557defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3558defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3559
Evan Chengca57f782008-09-24 23:27:55 +00003560// Common patterns involving scalar load.
3561def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3562 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3563def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3564 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3565
3566def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3567 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3568def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3569 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3570
3571def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3572 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3573def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3574 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3575
3576def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3577 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3578def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3579 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3580
3581def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3582 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3583def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3584 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3585
3586def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3587 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3588def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3589 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3590
3591
Nate Begemanfea2be52008-02-09 23:46:37 +00003592multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3593 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3594 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3595 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3596
3597 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3598 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003599 [(set VR128:$dst,
3600 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3601 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003602}
3603
3604defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3605defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3606defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3607defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3608
Evan Chengca57f782008-09-24 23:27:55 +00003609// Common patterns involving scalar load
3610def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003611 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003612def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003613 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003614
3615def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003616 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003617def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003618 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003619
3620
Nate Begemanfea2be52008-02-09 23:46:37 +00003621multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3622 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3623 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3624 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3625
Evan Chengca57f782008-09-24 23:27:55 +00003626 // Expecting a i16 load any extended to i32 value.
Nate Begemanfea2be52008-02-09 23:46:37 +00003627 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3628 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003629 [(set VR128:$dst, (IntId (bitconvert
3630 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3631 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003632}
3633
3634defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman9d47b8d2009-06-06 05:55:37 +00003635defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003636
Evan Chengca57f782008-09-24 23:27:55 +00003637// Common patterns involving scalar load
3638def : Pat<(int_x86_sse41_pmovsxbq
3639 (bitconvert (v4i32 (X86vzmovl
3640 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003641 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003642
3643def : Pat<(int_x86_sse41_pmovzxbq
3644 (bitconvert (v4i32 (X86vzmovl
3645 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003646 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003647
Nate Begemanfea2be52008-02-09 23:46:37 +00003648
Nate Begeman14d12ca2008-02-11 04:19:36 +00003649/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3650multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003651 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003652 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003653 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003654 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003655 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3656 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003657 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003658 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003659 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003660 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003661 []>, OpSize;
3662// FIXME:
3663// There's an AssertZext in the way of writing the store pattern
3664// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begemanfea2be52008-02-09 23:46:37 +00003665}
3666
Nate Begeman14d12ca2008-02-11 04:19:36 +00003667defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003668
Nate Begeman14d12ca2008-02-11 04:19:36 +00003669
3670/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3671multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003672 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003673 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003674 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003675 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3676 []>, OpSize;
3677// FIXME:
3678// There's an AssertZext in the way of writing the store pattern
3679// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3680}
3681
3682defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3683
3684
3685/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3686multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003687 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003688 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003689 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003690 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3691 [(set GR32:$dst,
3692 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003693 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003694 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003695 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003696 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3697 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3698 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003699}
3700
Nate Begeman14d12ca2008-02-11 04:19:36 +00003701defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman1426d522008-02-09 01:38:08 +00003702
Nate Begeman14d12ca2008-02-11 04:19:36 +00003703
Evan Cheng62a3f152008-03-24 21:52:23 +00003704/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3705/// destination
Nate Begeman14d12ca2008-02-11 04:19:36 +00003706multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003707 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003708 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003709 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003710 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman171c11e2008-04-16 02:32:24 +00003711 [(set GR32:$dst,
3712 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng62a3f152008-03-24 21:52:23 +00003713 OpSize;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003714 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003715 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003716 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003717 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng62a3f152008-03-24 21:52:23 +00003718 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begemanfea2be52008-02-09 23:46:37 +00003719 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003720}
3721
Nate Begeman14d12ca2008-02-11 04:19:36 +00003722defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003723
Dan Gohmand9ced092008-08-08 18:30:21 +00003724// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3725def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3726 imm:$src2))),
3727 addr:$dst),
3728 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3729 Requires<[HasSSE41]>;
3730
Evan Chenge9083d62008-03-05 08:19:16 +00003731let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003732 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003733 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003734 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003735 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003736 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003737 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003738 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003739 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003740 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3741 !strconcat(OpcodeStr,
3742 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003743 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003744 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3745 imm:$src3))]>, OpSize;
3746 }
3747}
3748
3749defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3750
Evan Chenge9083d62008-03-05 08:19:16 +00003751let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003752 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003753 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003754 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003755 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003756 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003757 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003758 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3759 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003760 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003761 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3762 !strconcat(OpcodeStr,
3763 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003764 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003765 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3766 imm:$src3)))]>, OpSize;
3767 }
3768}
3769
3770defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3771
Eric Christopher1e5cdea2009-07-23 02:22:41 +00003772// insertps has a few different modes, there's the first two here below which
3773// are optimized inserts that won't zero arbitrary elements in the destination
3774// vector. The next one matches the intrinsic and could zero arbitrary elements
3775// in the target vector.
Evan Chenge9083d62008-03-05 08:19:16 +00003776let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003777 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherfbd66872009-07-24 00:33:09 +00003778 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3779 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003780 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003781 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003782 [(set VR128:$dst,
3783 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003784 OpSize;
Eric Christopherfbd66872009-07-24 00:33:09 +00003785 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003786 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3787 !strconcat(OpcodeStr,
3788 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003789 [(set VR128:$dst,
Eric Christopherfbd66872009-07-24 00:33:09 +00003790 (X86insrtps VR128:$src1,
3791 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003792 imm:$src3))]>, OpSize;
3793 }
3794}
3795
Evan Cheng7aae8762008-03-26 08:11:49 +00003796defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003797
Eric Christopherfbd66872009-07-24 00:33:09 +00003798def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3799 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3800
Eric Christopher71c67532009-07-29 00:28:05 +00003801// ptest instruction we'll lower to this in X86ISelLowering primarily from
3802// the intel intrinsic that corresponds to this.
Nate Begemanbc4efb82008-03-16 21:14:46 +00003803let Defs = [EFLAGS] in {
3804def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003805 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003806 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
3807 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003808def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003809 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003810 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
3811 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003812}
3813
3814def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3815 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00003816 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
3817 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00003818
Eric Christopherb120ab42009-08-18 22:50:32 +00003819
3820//===----------------------------------------------------------------------===//
3821// SSE4.2 Instructions
3822//===----------------------------------------------------------------------===//
3823
Nate Begeman30a0de92008-07-17 16:51:19 +00003824/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3825let Constraints = "$src1 = $dst" in {
3826 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3827 Intrinsic IntId128, bit Commutable = 0> {
3828 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3829 (ins VR128:$src1, VR128:$src2),
3830 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3831 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3832 OpSize {
3833 let isCommutable = Commutable;
3834 }
3835 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3836 (ins VR128:$src1, i128mem:$src2),
3837 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3838 [(set VR128:$dst,
3839 (IntId128 VR128:$src1,
3840 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3841 }
3842}
3843
Nate Begemane99b2552008-07-17 17:04:58 +00003844defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00003845
3846def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3847 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3848def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3849 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003850
3851// crc intrinsic instruction
3852// This set of instructions are only rm, the only difference is the size
3853// of r and m.
3854let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00003855 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003856 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003857 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003858 [(set GR32:$dst,
3859 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003860 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003861 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003862 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003863 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003864 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003865 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003866 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003867 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003868 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003869 [(set GR32:$dst,
3870 (int_x86_sse42_crc32_16 GR32:$src1,
3871 (load addr:$src2)))]>,
3872 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003873 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003874 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003875 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003876 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00003877 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003878 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003879 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003880 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003881 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003882 [(set GR32:$dst,
3883 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003884 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003885 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003886 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003887 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003888 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003889 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
3890 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
3891 (ins GR64:$src1, i8mem:$src2),
3892 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003893 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003894 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003895 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003896 REX_W;
3897 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
3898 (ins GR64:$src1, GR8:$src2),
3899 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003900 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003901 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
3902 REX_W;
3903 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
3904 (ins GR64:$src1, i64mem:$src2),
3905 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3906 [(set GR64:$dst,
3907 (int_x86_sse42_crc64_64 GR64:$src1,
3908 (load addr:$src2)))]>,
3909 REX_W;
3910 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
3911 (ins GR64:$src1, GR64:$src2),
3912 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3913 [(set GR64:$dst,
3914 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
3915 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003916}
Eric Christopherb120ab42009-08-18 22:50:32 +00003917
3918// String/text processing instructions.
Dan Gohman533297b2009-10-29 18:10:34 +00003919let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003920def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003921 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3922 "#PCMPISTRM128rr PSEUDO!",
3923 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3924 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003925def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003926 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3927 "#PCMPISTRM128rm PSEUDO!",
3928 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
3929 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003930}
3931
3932let Defs = [XMM0, EFLAGS] in {
3933def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003934 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3935 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003936def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003937 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3938 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003939}
3940
Sean Callanan108934c2009-12-18 00:01:26 +00003941let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003942def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003943 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3944 "#PCMPESTRM128rr PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003945 [(set VR128:$dst,
3946 (int_x86_sse42_pcmpestrm128
Sean Callanan108934c2009-12-18 00:01:26 +00003947 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
3948
Eric Christopherb120ab42009-08-18 22:50:32 +00003949def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003950 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3951 "#PCMPESTRM128rm PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003952 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
3953 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003954 OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003955}
3956
3957let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callanan47234e62009-08-20 18:24:27 +00003958def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003959 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3960 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callanan47234e62009-08-20 18:24:27 +00003961def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003962 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3963 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003964}
3965
3966let Defs = [ECX, EFLAGS] in {
3967 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003968 def rr : SS42AI<0x63, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003969 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3970 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3971 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3972 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003973 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003974 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3975 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3976 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3977 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003978 }
3979}
3980
3981defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3982defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3983defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3984defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3985defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3986defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3987
3988let Defs = [ECX, EFLAGS] in {
3989let Uses = [EAX, EDX] in {
3990 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3991 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003992 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3993 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3994 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
3995 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003996 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003997 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3998 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003999 [(set ECX,
Sean Callanan108934c2009-12-18 00:01:26 +00004000 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
4001 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004002 }
4003}
4004}
4005
4006defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
4007defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
4008defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
4009defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
4010defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
4011defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004012
4013//===----------------------------------------------------------------------===//
4014// AES-NI Instructions
4015//===----------------------------------------------------------------------===//
4016
4017let Constraints = "$src1 = $dst" in {
4018 multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
4019 Intrinsic IntId128, bit Commutable = 0> {
4020 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
4021 (ins VR128:$src1, VR128:$src2),
4022 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4023 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4024 OpSize {
4025 let isCommutable = Commutable;
4026 }
4027 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
4028 (ins VR128:$src1, i128mem:$src2),
4029 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4030 [(set VR128:$dst,
4031 (IntId128 VR128:$src1,
4032 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
4033 }
4034}
4035
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004036defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
4037 int_x86_aesni_aesenc>;
4038defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
4039 int_x86_aesni_aesenclast>;
4040defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
4041 int_x86_aesni_aesdec>;
4042defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
4043 int_x86_aesni_aesdeclast>;
4044
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004045def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
4046 (AESENCrr VR128:$src1, VR128:$src2)>;
4047def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
4048 (AESENCrm VR128:$src1, addr:$src2)>;
4049def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
4050 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
4051def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
4052 (AESENCLASTrm VR128:$src1, addr:$src2)>;
4053def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
4054 (AESDECrr VR128:$src1, VR128:$src2)>;
4055def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
4056 (AESDECrm VR128:$src1, addr:$src2)>;
4057def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
4058 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
4059def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
4060 (AESDECLASTrm VR128:$src1, addr:$src2)>;
4061
Eric Christopherb3500fd2010-04-02 23:48:33 +00004062def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4063 (ins VR128:$src1),
4064 "aesimc\t{$src1, $dst|$dst, $src1}",
4065 [(set VR128:$dst,
4066 (int_x86_aesni_aesimc VR128:$src1))]>,
4067 OpSize;
4068
4069def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4070 (ins i128mem:$src1),
4071 "aesimc\t{$src1, $dst|$dst, $src1}",
4072 [(set VR128:$dst,
4073 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4074 OpSize;
4075
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004076def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004077 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004078 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4079 [(set VR128:$dst,
4080 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4081 OpSize;
4082def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004083 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004084 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4085 [(set VR128:$dst,
4086 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
4087 imm:$src2))]>,
4088 OpSize;