blob: 0517b56a2c127cc5b7a7bad6d20484d7fe61dcc7 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
618 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
665 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
666 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
671 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
677 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
681 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000685
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
687 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
688 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
689 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000693 }
694
Evan Cheng92722532009-03-26 23:06:32 +0000695 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
699 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
700 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
701 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
703 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
704 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
705 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
706 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
707 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
708 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000710 }
711
Evan Cheng92722532009-03-26 23:06:32 +0000712 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000714
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000715 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
716 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
718 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
719 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
720 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
723 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
724 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
725 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
726 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
727 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
728 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
729 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
730 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
731 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
732 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
733 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
734 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
735 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
737 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
740 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
741 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
742 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000743
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
745 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
746 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
747 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
748 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000749
Evan Cheng2c3ae372006-04-12 21:21:57 +0000750 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
752 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000753 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000754 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000755 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000756 // Do not attempt to custom lower non-128-bit vectors
757 if (!VT.is128BitVector())
758 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 setOperationAction(ISD::BUILD_VECTOR,
760 VT.getSimpleVT().SimpleTy, Custom);
761 setOperationAction(ISD::VECTOR_SHUFFLE,
762 VT.getSimpleVT().SimpleTy, Custom);
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
764 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
768 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
769 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000773
Nate Begemancdd1eec2008-02-12 22:51:28 +0000774 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000777 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000778
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000779 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
781 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000782 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000783
784 // Do not attempt to promote non-128-bit vectors
785 if (!VT.is128BitVector()) {
786 continue;
787 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000788 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000790 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000792 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000794 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000796 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000798 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000799
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000801
Evan Cheng2c3ae372006-04-12 21:21:57 +0000802 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
804 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
805 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
806 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
809 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000810 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
812 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000813 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000815
Nate Begeman14d12ca2008-02-11 04:19:36 +0000816 if (Subtarget->hasSSE41()) {
817 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000819
820 // i8 and i16 vectors are custom , because the source register and source
821 // source memory operand types are not the same width. f32 vectors are
822 // custom since the immediate controlling the insert encodes additional
823 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
825 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
826 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
827 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
831 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
832 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
836 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 }
838 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000839
Nate Begeman30a0de92008-07-17 16:51:19 +0000840 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000842 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
David Greene9b9838d2009-06-29 16:47:10 +0000844 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
846 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
847 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
848 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
851 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
852 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
853 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
854 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
855 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
856 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
857 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
859 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
860 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
861 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
862 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
863 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
864 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000865
866 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
868 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
869 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
870 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
871 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
872 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
873 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
874 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
875 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
876 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
877 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
878 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
880 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
883 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
884 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
885 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
888 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
889 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
891 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000899
900#if 0
901 // Not sure we want to do this since there are no 256-bit integer
902 // operations in AVX
903
904 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
905 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
907 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000908
909 // Do not attempt to custom lower non-power-of-2 vectors
910 if (!isPowerOf2_32(VT.getVectorNumElements()))
911 continue;
912
913 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
916 }
917
918 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
920 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000921 }
David Greene9b9838d2009-06-29 16:47:10 +0000922#endif
923
924#if 0
925 // Not sure we want to do this since there are no 256-bit integer
926 // operations in AVX
927
928 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
929 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
931 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000932
933 if (!VT.is256BitVector()) {
934 continue;
935 }
936 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000938 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000940 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000942 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000944 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000946 }
947
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000949#endif
950 }
951
Evan Cheng6be2c582006-04-05 23:38:46 +0000952 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000954
Bill Wendling74c37652008-12-09 22:08:41 +0000955 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 setOperationAction(ISD::SADDO, MVT::i32, Custom);
957 setOperationAction(ISD::SADDO, MVT::i64, Custom);
958 setOperationAction(ISD::UADDO, MVT::i32, Custom);
959 setOperationAction(ISD::UADDO, MVT::i64, Custom);
960 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
961 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
962 setOperationAction(ISD::USUBO, MVT::i32, Custom);
963 setOperationAction(ISD::USUBO, MVT::i64, Custom);
964 setOperationAction(ISD::SMULO, MVT::i32, Custom);
965 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000966
Evan Chengd54f2d52009-03-31 19:38:51 +0000967 if (!Subtarget->is64Bit()) {
968 // These libcalls are not available in 32-bit.
969 setLibcallName(RTLIB::SHL_I128, 0);
970 setLibcallName(RTLIB::SRL_I128, 0);
971 setLibcallName(RTLIB::SRA_I128, 0);
972 }
973
Evan Cheng206ee9d2006-07-07 08:33:52 +0000974 // We have target-specific dag combine patterns for the following nodes:
975 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000976 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000977 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000978 setTargetDAGCombine(ISD::SHL);
979 setTargetDAGCombine(ISD::SRA);
980 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000981 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000982 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000983 if (Subtarget->is64Bit())
984 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000985
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000986 computeRegisterProperties();
987
Mon P Wangcd6e7252009-11-30 02:42:02 +0000988 // Divide and reminder operations have no vector equivalent and can
989 // trap. Do a custom widening for these operations in which we never
990 // generate more divides/remainder than the original vector width.
991 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
992 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
993 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
994 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
995 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
996 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
997 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
998 }
999 }
1000
Evan Cheng87ed7162006-02-14 08:25:08 +00001001 // FIXME: These should be based on subtarget info. Plus, the values should
1002 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001003 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1004 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1005 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001006 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001007 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001008}
1009
Scott Michel5b8f82e2008-03-10 15:42:14 +00001010
Owen Anderson825b72b2009-08-11 20:47:22 +00001011MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1012 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001013}
1014
1015
Evan Cheng29286502008-01-23 23:17:41 +00001016/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1017/// the desired ByVal argument alignment.
1018static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1019 if (MaxAlign == 16)
1020 return;
1021 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1022 if (VTy->getBitWidth() == 128)
1023 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001024 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1025 unsigned EltAlign = 0;
1026 getMaxByValAlign(ATy->getElementType(), EltAlign);
1027 if (EltAlign > MaxAlign)
1028 MaxAlign = EltAlign;
1029 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1030 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1031 unsigned EltAlign = 0;
1032 getMaxByValAlign(STy->getElementType(i), EltAlign);
1033 if (EltAlign > MaxAlign)
1034 MaxAlign = EltAlign;
1035 if (MaxAlign == 16)
1036 break;
1037 }
1038 }
1039 return;
1040}
1041
1042/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1043/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001044/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1045/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001046unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001047 if (Subtarget->is64Bit()) {
1048 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001049 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001050 if (TyAlign > 8)
1051 return TyAlign;
1052 return 8;
1053 }
1054
Evan Cheng29286502008-01-23 23:17:41 +00001055 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001056 if (Subtarget->hasSSE1())
1057 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001058 return Align;
1059}
Chris Lattner2b02a442007-02-25 08:29:00 +00001060
Evan Chengf0df0312008-05-15 08:39:06 +00001061/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001062/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001063/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001064/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001065EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001066X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001067 bool isSrcConst, bool isSrcStr,
1068 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001069 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1070 // linux. This is because the stack realignment code can't handle certain
1071 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001072 const Function *F = DAG.getMachineFunction().getFunction();
1073 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1074 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001075 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001077 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001079 }
Evan Chengf0df0312008-05-15 08:39:06 +00001080 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return MVT::i64;
1082 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001083}
1084
Evan Chengcc415862007-11-09 01:32:10 +00001085/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1086/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001087SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001088 SelectionDAG &DAG) const {
1089 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001090 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001091 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001092 // This doesn't have DebugLoc associated with it, but is not really the
1093 // same as a Register.
1094 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1095 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001096 return Table;
1097}
1098
Bill Wendlingb4202b82009-07-01 18:50:55 +00001099/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001100unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001101 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001102}
1103
Chris Lattner2b02a442007-02-25 08:29:00 +00001104//===----------------------------------------------------------------------===//
1105// Return Value Calling Convention Implementation
1106//===----------------------------------------------------------------------===//
1107
Chris Lattner59ed56b2007-02-28 04:55:35 +00001108#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001109
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001110bool
1111X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1112 const SmallVectorImpl<EVT> &OutTys,
1113 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1114 SelectionDAG &DAG) {
1115 SmallVector<CCValAssign, 16> RVLocs;
1116 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1117 RVLocs, *DAG.getContext());
1118 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1119}
1120
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121SDValue
1122X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001123 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 const SmallVectorImpl<ISD::OutputArg> &Outs,
1125 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001126
Chris Lattner9774c912007-02-27 05:28:59 +00001127 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1129 RVLocs, *DAG.getContext());
1130 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001131
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001132 // If this is the first return lowered for this function, add the regs to the
1133 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001134 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001135 for (unsigned i = 0; i != RVLocs.size(); ++i)
1136 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001137 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Dan Gohman475871a2008-07-27 21:46:04 +00001140 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001141
Dan Gohman475871a2008-07-27 21:46:04 +00001142 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001143 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1144 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001145 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001146
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001147 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001148 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1149 CCValAssign &VA = RVLocs[i];
1150 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001151 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001152
Chris Lattner447ff682008-03-11 03:23:40 +00001153 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1154 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001155 if (VA.getLocReg() == X86::ST0 ||
1156 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001157 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1158 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001159 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001161 RetOps.push_back(ValToCopy);
1162 // Don't emit a copytoreg.
1163 continue;
1164 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001165
Evan Cheng242b38b2009-02-23 09:03:22 +00001166 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1167 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001168 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001169 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001170 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001172 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001174 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001175 }
1176
Dale Johannesendd64c412009-02-04 00:33:20 +00001177 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001178 Flag = Chain.getValue(1);
1179 }
Dan Gohman61a92132008-04-21 23:59:07 +00001180
1181 // The x86-64 ABI for returning structs by value requires that we copy
1182 // the sret argument into %rax for the return. We saved the argument into
1183 // a virtual register in the entry block, so now we copy the value out
1184 // and into %rax.
1185 if (Subtarget->is64Bit() &&
1186 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1187 MachineFunction &MF = DAG.getMachineFunction();
1188 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1189 unsigned Reg = FuncInfo->getSRetReturnReg();
1190 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001192 FuncInfo->setSRetReturnReg(Reg);
1193 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001194 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001195
Dale Johannesendd64c412009-02-04 00:33:20 +00001196 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001197 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001198
1199 // RAX now acts like a return value.
1200 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner447ff682008-03-11 03:23:40 +00001203 RetOps[0] = Chain; // Update chain.
1204
1205 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001206 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001207 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001208
1209 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001211}
1212
Dan Gohman98ca4f22009-08-05 01:29:28 +00001213/// LowerCallResult - Lower the result values of a call into the
1214/// appropriate copies out of appropriate physical registers.
1215///
1216SDValue
1217X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001218 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 const SmallVectorImpl<ISD::InputArg> &Ins,
1220 DebugLoc dl, SelectionDAG &DAG,
1221 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001222
Chris Lattnere32bbf62007-02-28 07:09:55 +00001223 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001224 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001225 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001226 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001227 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001229
Chris Lattner3085e152007-02-25 08:59:22 +00001230 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001231 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001232 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001233 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Torok Edwin3f142c32009-02-01 18:15:56 +00001235 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001238 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001239 }
1240
Chris Lattner8e6da152008-03-10 21:08:41 +00001241 // If this is a call to a function that returns an fp value on the floating
1242 // point stack, but where we prefer to use the value in xmm registers, copy
1243 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001244 if ((VA.getLocReg() == X86::ST0 ||
1245 VA.getLocReg() == X86::ST1) &&
1246 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001249
Evan Cheng79fb3b42009-02-20 20:43:02 +00001250 SDValue Val;
1251 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001252 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1253 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1254 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001256 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1258 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001259 } else {
1260 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001262 Val = Chain.getValue(0);
1263 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001264 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1265 } else {
1266 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1267 CopyVT, InFlag).getValue(1);
1268 Val = Chain.getValue(0);
1269 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001270 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001271
Dan Gohman37eed792009-02-04 17:28:58 +00001272 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001273 // Round the F80 the right size, which also moves to the appropriate xmm
1274 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001275 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001276 // This truncation won't change the value.
1277 DAG.getIntPtrConstant(1));
1278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001281 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001284}
1285
1286
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001287//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001288// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001289//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001290// StdCall calling convention seems to be standard for many Windows' API
1291// routines and around. It differs from C calling convention just a little:
1292// callee should clean up the stack, not caller. Symbols should be also
1293// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001294// For info on fast calling convention see Fast Calling Convention (tail call)
1295// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001296
Dan Gohman98ca4f22009-08-05 01:29:28 +00001297/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001298/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1300 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001302
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001304}
1305
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001306/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001307/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001308static bool
1309ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1310 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001311 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001312
Dan Gohman98ca4f22009-08-05 01:29:28 +00001313 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001314}
1315
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001316/// IsCalleePop - Determines whether the callee is required to pop its
1317/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001318bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001319 if (IsVarArg)
1320 return false;
1321
Dan Gohman095cc292008-09-13 01:54:27 +00001322 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001323 default:
1324 return false;
1325 case CallingConv::X86_StdCall:
1326 return !Subtarget->is64Bit();
1327 case CallingConv::X86_FastCall:
1328 return !Subtarget->is64Bit();
1329 case CallingConv::Fast:
1330 return PerformTailCallOpt;
1331 }
1332}
1333
Dan Gohman095cc292008-09-13 01:54:27 +00001334/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1335/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001336CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001337 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001338 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001339 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001340 else
1341 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001342 }
1343
Gordon Henriksen86737662008-01-05 16:56:59 +00001344 if (CC == CallingConv::X86_FastCall)
1345 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001346 else if (CC == CallingConv::Fast)
1347 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001348 else
1349 return CC_X86_32_C;
1350}
1351
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352/// NameDecorationForCallConv - Selects the appropriate decoration to
1353/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001354NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001355X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001357 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001359 return StdCall;
1360 return None;
1361}
1362
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001363
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1365/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001366/// the specific parameter attribute. The copy will be passed as a byval
1367/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001368static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001369CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001370 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1371 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001372 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001373 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001374 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001375}
1376
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377SDValue
1378X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001379 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380 const SmallVectorImpl<ISD::InputArg> &Ins,
1381 DebugLoc dl, SelectionDAG &DAG,
1382 const CCValAssign &VA,
1383 MachineFrameInfo *MFI,
1384 unsigned i) {
1385
Rafael Espindola7effac52007-09-14 15:48:13 +00001386 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001387 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1388 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001389 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001390 EVT ValVT;
1391
1392 // If value is passed by pointer we have address passed instead of the value
1393 // itself.
1394 if (VA.getLocInfo() == CCValAssign::Indirect)
1395 ValVT = VA.getLocVT();
1396 else
1397 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001398
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001399 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001400 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001401 // In case of tail call optimization mark all arguments mutable. Since they
1402 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001403 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001404 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001405 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001406 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001407 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001408 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001409 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001410}
1411
Dan Gohman475871a2008-07-27 21:46:04 +00001412SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001413X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001414 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415 bool isVarArg,
1416 const SmallVectorImpl<ISD::InputArg> &Ins,
1417 DebugLoc dl,
1418 SelectionDAG &DAG,
1419 SmallVectorImpl<SDValue> &InVals) {
1420
Evan Cheng1bc78042006-04-26 01:20:17 +00001421 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001422 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001423
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 const Function* Fn = MF.getFunction();
1425 if (Fn->hasExternalLinkage() &&
1426 Subtarget->isTargetCygMing() &&
1427 Fn->getName() == "main")
1428 FuncInfo->setForceFramePointer(true);
1429
1430 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001431 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001432
Evan Cheng1bc78042006-04-26 01:20:17 +00001433 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001434 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001435 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001438 "Var args not supported with calling convention fastcc");
1439
Chris Lattner638402b2007-02-28 07:00:42 +00001440 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001441 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1443 ArgLocs, *DAG.getContext());
1444 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattnerf39f7712007-02-28 05:46:49 +00001446 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001447 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001448 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1449 CCValAssign &VA = ArgLocs[i];
1450 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1451 // places.
1452 assert(VA.getValNo() != LastVal &&
1453 "Don't support value assigned to multiple locs yet");
1454 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001455
Chris Lattnerf39f7712007-02-28 05:46:49 +00001456 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001457 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001458 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001460 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001462 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001463 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001464 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001465 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001466 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001467 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001468 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001469 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1470 RC = X86::VR64RegisterClass;
1471 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001472 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001473
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001474 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Chris Lattnerf39f7712007-02-28 05:46:49 +00001477 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1478 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1479 // right size.
1480 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001481 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001482 DAG.getValueType(VA.getValVT()));
1483 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001484 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001485 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001486 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001487 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001489 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001490 // Handle MMX values passed in XMM regs.
1491 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1493 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001494 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1495 } else
1496 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001497 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001498 } else {
1499 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001501 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001502
1503 // If value is passed via pointer - do a load.
1504 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001506
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001508 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509
Dan Gohman61a92132008-04-21 23:59:07 +00001510 // The x86-64 ABI for returning structs by value requires that we copy
1511 // the sret argument into %rax for the return. Save the argument into
1512 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001513 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001514 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1515 unsigned Reg = FuncInfo->getSRetReturnReg();
1516 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001517 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001518 FuncInfo->setSRetReturnReg(Reg);
1519 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001522 }
1523
Chris Lattnerf39f7712007-02-28 05:46:49 +00001524 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001525 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001526 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001527 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001528
Evan Cheng1bc78042006-04-26 01:20:17 +00001529 // If the function takes variable number of arguments, make a frame index for
1530 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001531 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001532 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001533 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001534 }
1535 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001536 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1537
1538 // FIXME: We should really autogenerate these arrays
1539 static const unsigned GPR64ArgRegsWin64[] = {
1540 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001542 static const unsigned XMMArgRegsWin64[] = {
1543 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1544 };
1545 static const unsigned GPR64ArgRegs64Bit[] = {
1546 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1547 };
1548 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001549 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1550 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1551 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001552 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1553
1554 if (IsWin64) {
1555 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1556 GPR64ArgRegs = GPR64ArgRegsWin64;
1557 XMMArgRegs = XMMArgRegsWin64;
1558 } else {
1559 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1560 GPR64ArgRegs = GPR64ArgRegs64Bit;
1561 XMMArgRegs = XMMArgRegs64Bit;
1562 }
1563 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1564 TotalNumIntRegs);
1565 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1566 TotalNumXMMRegs);
1567
Devang Patel578efa92009-06-05 21:57:13 +00001568 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001569 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001570 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001571 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001572 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001573 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001574 // Kernel mode asks for SSE to be disabled, so don't push them
1575 // on the stack.
1576 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001577
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 // For X86-64, if there are vararg parameters that are passed via
1579 // registers, then we must store them to their spots on the stack so they
1580 // may be loaded by deferencing the result of va_next.
1581 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001582 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1583 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001584 TotalNumXMMRegs * 16, 16,
1585 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001586
Gordon Henriksen86737662008-01-05 16:56:59 +00001587 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001588 SmallVector<SDValue, 8> MemOps;
1589 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001590 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001591 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001592 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1593 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001594 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1595 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001597 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001598 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001599 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001600 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001602 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001603 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001604
Dan Gohmanface41a2009-08-16 21:24:25 +00001605 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1606 // Now store the XMM (fp + vector) parameter registers.
1607 SmallVector<SDValue, 11> SaveXMMOps;
1608 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001609
Dan Gohmanface41a2009-08-16 21:24:25 +00001610 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1611 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1612 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001613
Dan Gohmanface41a2009-08-16 21:24:25 +00001614 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1615 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001616
Dan Gohmanface41a2009-08-16 21:24:25 +00001617 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1618 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1619 X86::VR128RegisterClass);
1620 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1621 SaveXMMOps.push_back(Val);
1622 }
1623 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1624 MVT::Other,
1625 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001626 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001627
1628 if (!MemOps.empty())
1629 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1630 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001631 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001632 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001633
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001637 BytesCallerReserves = 0;
1638 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001639 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001640 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001642 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001643 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001644 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001645
Gordon Henriksen86737662008-01-05 16:56:59 +00001646 if (!Is64Bit) {
1647 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1650 }
Evan Cheng25caf632006-05-23 21:06:34 +00001651
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001652 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001653
Dan Gohman98ca4f22009-08-05 01:29:28 +00001654 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001655}
1656
Dan Gohman475871a2008-07-27 21:46:04 +00001657SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1659 SDValue StackPtr, SDValue Arg,
1660 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001661 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001663 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001664 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001666 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001667 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001668 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001669 }
Dale Johannesenace16102009-02-03 19:33:06 +00001670 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001671 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001672}
1673
Bill Wendling64e87322009-01-16 19:25:27 +00001674/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001675/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001676SDValue
1677X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001679 SDValue Chain,
1680 bool IsTailCall,
1681 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001682 int FPDiff,
1683 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001684 if (!IsTailCall || FPDiff==0) return Chain;
1685
1686 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001687 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001688 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001689
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001690 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001691 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001692 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001693}
1694
1695/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1696/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001697static SDValue
1698EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001700 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001701 // Store the return address to the appropriate stack slot.
1702 if (!FPDiff) return Chain;
1703 // Calculate the new stack slot for the return address.
1704 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001705 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001706 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1707 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001709 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001710 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001711 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001712 return Chain;
1713}
1714
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715SDValue
1716X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001717 CallingConv::ID CallConv, bool isVarArg,
1718 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::OutputArg> &Outs,
1720 const SmallVectorImpl<ISD::InputArg> &Ins,
1721 DebugLoc dl, SelectionDAG &DAG,
1722 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001723
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 MachineFunction &MF = DAG.getMachineFunction();
1725 bool Is64Bit = Subtarget->is64Bit();
1726 bool IsStructRet = CallIsStructReturn(Outs);
1727
1728 assert((!isTailCall ||
1729 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1730 "IsEligibleForTailCallOptimization missed a case!");
1731 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001732 "Var args not supported with calling convention fastcc");
1733
Chris Lattner638402b2007-02-28 07:00:42 +00001734 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001735 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1737 ArgLocs, *DAG.getContext());
1738 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001739
Chris Lattner423c5f42007-02-28 05:31:48 +00001740 // Get a count of how many bytes are to be pushed on the stack.
1741 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001743 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001744
Gordon Henriksen86737662008-01-05 16:56:59 +00001745 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001746 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001747 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001748 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001749 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1750 FPDiff = NumBytesCallerPushed - NumBytes;
1751
1752 // Set the delta of movement of the returnaddr stackslot.
1753 // But only set if delta is greater than previous delta.
1754 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1755 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1756 }
1757
Chris Lattnere563bbc2008-10-11 22:08:30 +00001758 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001759
Dan Gohman475871a2008-07-27 21:46:04 +00001760 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001763 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001764
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1766 SmallVector<SDValue, 8> MemOpChains;
1767 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001768
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001769 // Walk the register/memloc assignments, inserting copies/loads. In the case
1770 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001771 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1772 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001773 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001774 SDValue Arg = Outs[i].Val;
1775 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001776 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Chris Lattner423c5f42007-02-28 05:31:48 +00001778 // Promote the value if needed.
1779 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001780 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001781 case CCValAssign::Full: break;
1782 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001783 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001784 break;
1785 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001786 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001787 break;
1788 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001789 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1790 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1792 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1793 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001794 } else
1795 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1796 break;
1797 case CCValAssign::BCvt:
1798 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001799 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001800 case CCValAssign::Indirect: {
1801 // Store the argument.
1802 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001803 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001804 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001805 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001806 Arg = SpillSlot;
1807 break;
1808 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001809 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001810
Chris Lattner423c5f42007-02-28 05:31:48 +00001811 if (VA.isRegLoc()) {
1812 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1813 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001815 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001816 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001817 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001818
Dan Gohman98ca4f22009-08-05 01:29:28 +00001819 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1820 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001821 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001822 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001823 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Evan Cheng32fe1032006-05-25 00:59:30 +00001825 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001827 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001828
Evan Cheng347d5f72006-04-28 21:29:37 +00001829 // Build a sequence of copy-to-reg nodes chained together with token chain
1830 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001832 // Tail call byval lowering might overwrite argument registers so in case of
1833 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001835 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001836 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001837 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001838 InFlag = Chain.getValue(1);
1839 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001840
Eric Christopherfd179292009-08-27 18:07:15 +00001841
Chris Lattner88e1fd52009-07-09 04:24:46 +00001842 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001843 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1844 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001845 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001846 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1847 DAG.getNode(X86ISD::GlobalBaseReg,
1848 DebugLoc::getUnknownLoc(),
1849 getPointerTy()),
1850 InFlag);
1851 InFlag = Chain.getValue(1);
1852 } else {
1853 // If we are tail calling and generating PIC/GOT style code load the
1854 // address of the callee into ECX. The value in ecx is used as target of
1855 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1856 // for tail calls on PIC/GOT architectures. Normally we would just put the
1857 // address of GOT into ebx and then call target@PLT. But for tail calls
1858 // ebx would be restored (since ebx is callee saved) before jumping to the
1859 // target@PLT.
1860
1861 // Note: The actual moving to ECX is done further down.
1862 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1863 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1864 !G->getGlobal()->hasProtectedVisibility())
1865 Callee = LowerGlobalAddress(Callee, DAG);
1866 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001867 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001868 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001869 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001870
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 if (Is64Bit && isVarArg) {
1872 // From AMD64 ABI document:
1873 // For calls that may call functions that use varargs or stdargs
1874 // (prototype-less calls or calls to functions containing ellipsis (...) in
1875 // the declaration) %al is used as hidden argument to specify the number
1876 // of SSE registers used. The contents of %al do not need to match exactly
1877 // the number of registers, but must be an ubound on the number of SSE
1878 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001879
1880 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001881 // Count the number of XMM registers allocated.
1882 static const unsigned XMMArgRegs[] = {
1883 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1884 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1885 };
1886 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001888 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001889
Dale Johannesendd64c412009-02-04 00:33:20 +00001890 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 InFlag = Chain.getValue(1);
1893 }
1894
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001895
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001896 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 if (isTailCall) {
1898 // Force all the incoming stack arguments to be loaded from the stack
1899 // before any new outgoing arguments are stored to the stack, because the
1900 // outgoing stack slots may alias the incoming argument stack slots, and
1901 // the alias isn't otherwise explicit. This is slightly more conservative
1902 // than necessary, because it means that each store effectively depends
1903 // on every argument instead of just those arguments it would clobber.
1904 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1905
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SmallVector<SDValue, 8> MemOpChains2;
1907 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001908 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001909 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001910 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001911 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1912 CCValAssign &VA = ArgLocs[i];
1913 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001914 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 SDValue Arg = Outs[i].Val;
1916 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001917 // Create frame index.
1918 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001919 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001920 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001922
Duncan Sands276dcbd2008-03-21 09:14:45 +00001923 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001924 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001926 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001927 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001928 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001929 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001930
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1932 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001933 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001934 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001935 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001936 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001937 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001938 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001939 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 }
1941 }
1942
1943 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001945 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001946
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 // Copy arguments to their registers.
1948 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001949 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001950 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001951 InFlag = Chain.getValue(1);
1952 }
Dan Gohman475871a2008-07-27 21:46:04 +00001953 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001954
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001956 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001957 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001958 }
1959
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001960 bool WasGlobalOrExternal = false;
1961 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
1962 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
1963 // In the 64-bit large code model, we have to make all calls
1964 // through a register, since the call instruction's 32-bit
1965 // pc-relative offset may not be large enough to hold the whole
1966 // address.
1967 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1968 WasGlobalOrExternal = true;
1969 // If the callee is a GlobalAddress node (quite common, every direct call
1970 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
1971 // it.
1972
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001973 // We should use extra load for direct calls to dllimported functions in
1974 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001975 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001976 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001977 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001978
Chris Lattner48a7d022009-07-09 05:02:21 +00001979 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1980 // external symbols most go through the PLT in PIC mode. If the symbol
1981 // has hidden or protected visibility, or if it is static or local, then
1982 // we don't need to use the PLT - we can directly call it.
1983 if (Subtarget->isTargetELF() &&
1984 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001985 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001986 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001987 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001988 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1989 Subtarget->getDarwinVers() < 9) {
1990 // PC-relative references to external symbols should go through $stub,
1991 // unless we're building with the leopard linker or later, which
1992 // automatically synthesizes these stubs.
1993 OpFlags = X86II::MO_DARWIN_STUB;
1994 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001995
Chris Lattner74e726e2009-07-09 05:27:35 +00001996 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001997 G->getOffset(), OpFlags);
1998 }
Bill Wendling056292f2008-09-16 21:48:12 +00001999 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002000 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002001 unsigned char OpFlags = 0;
2002
2003 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2004 // symbols should go through the PLT.
2005 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002006 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002007 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002008 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002009 Subtarget->getDarwinVers() < 9) {
2010 // PC-relative references to external symbols should go through $stub,
2011 // unless we're building with the leopard linker or later, which
2012 // automatically synthesizes these stubs.
2013 OpFlags = X86II::MO_DARWIN_STUB;
2014 }
Eric Christopherfd179292009-08-27 18:07:15 +00002015
Chris Lattner48a7d022009-07-09 05:02:21 +00002016 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2017 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002018 }
2019
2020 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002021 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002022
Dale Johannesendd64c412009-02-04 00:33:20 +00002023 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002024 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002025 Callee,InFlag);
2026 Callee = DAG.getRegister(Opc, getPointerTy());
2027 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002028 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002030
Chris Lattnerd96d0722007-02-25 06:40:16 +00002031 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002034
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002036 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2037 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002040
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002041 Ops.push_back(Chain);
2042 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002043
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002046
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 // Add argument registers to the end of the list so that they are known live
2048 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002049 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2050 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2051 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002052
Evan Cheng586ccac2008-03-18 23:36:35 +00002053 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002055 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2056
2057 // Add an implicit use of AL for x86 vararg functions.
2058 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002060
Gabor Greifba36cb52008-08-28 21:40:38 +00002061 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002062 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002063
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064 if (isTailCall) {
2065 // If this is the first return lowered for this function, add the regs
2066 // to the liveout set for the function.
2067 if (MF.getRegInfo().liveout_empty()) {
2068 SmallVector<CCValAssign, 16> RVLocs;
2069 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2070 *DAG.getContext());
2071 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2072 for (unsigned i = 0; i != RVLocs.size(); ++i)
2073 if (RVLocs[i].isRegLoc())
2074 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002076
Dan Gohman98ca4f22009-08-05 01:29:28 +00002077 assert(((Callee.getOpcode() == ISD::Register &&
2078 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2079 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2080 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2081 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2082 "Expecting an global address, external symbol, or register");
2083
2084 return DAG.getNode(X86ISD::TC_RETURN, dl,
2085 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 }
2087
Dale Johannesenace16102009-02-03 19:33:06 +00002088 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002089 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002090
Chris Lattner2d297092006-05-23 18:50:38 +00002091 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002092 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002094 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002096 // If this is is a call to a struct-return function, the callee
2097 // pops the hidden struct pointer, so we have to push it back.
2098 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002099 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002100 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002101 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002102
Gordon Henriksenae636f82008-01-03 16:47:34 +00002103 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002104 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002105 DAG.getIntPtrConstant(NumBytes, true),
2106 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2107 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002108 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002109 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002110
Chris Lattner3085e152007-02-25 08:59:22 +00002111 // Handle result values, copying them out of physregs into vregs that we
2112 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2114 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002115}
2116
Evan Cheng25ab6902006-09-08 06:48:29 +00002117
2118//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002119// Fast Calling Convention (tail call) implementation
2120//===----------------------------------------------------------------------===//
2121
2122// Like std call, callee cleans arguments, convention except that ECX is
2123// reserved for storing the tail called function address. Only 2 registers are
2124// free for argument passing (inreg). Tail call optimization is performed
2125// provided:
2126// * tailcallopt is enabled
2127// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002128// On X86_64 architecture with GOT-style position independent code only local
2129// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002130// To keep the stack aligned according to platform abi the function
2131// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2132// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002133// If a tail called function callee has more arguments than the caller the
2134// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002135// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002136// original REtADDR, but before the saved framepointer or the spilled registers
2137// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2138// stack layout:
2139// arg1
2140// arg2
2141// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002142// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002143// move area ]
2144// (possible EBP)
2145// ESI
2146// EDI
2147// local1 ..
2148
2149/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2150/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002151unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002152 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002153 MachineFunction &MF = DAG.getMachineFunction();
2154 const TargetMachine &TM = MF.getTarget();
2155 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2156 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002158 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002159 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002160 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2161 // Number smaller than 12 so just add the difference.
2162 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2163 } else {
2164 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002165 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002166 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002167 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002168 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002169}
2170
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2172/// for tail call optimization. Targets which want to do tail call
2173/// optimization should implement this function.
2174bool
2175X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002176 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 bool isVarArg,
2178 const SmallVectorImpl<ISD::InputArg> &Ins,
2179 SelectionDAG& DAG) const {
2180 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002181 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002183}
2184
Dan Gohman3df24e62008-09-03 23:12:08 +00002185FastISel *
2186X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002187 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002188 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002189 DenseMap<const Value *, unsigned> &vm,
2190 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002191 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002192 DenseMap<const AllocaInst *, int> &am
2193#ifndef NDEBUG
2194 , SmallSet<Instruction*, 8> &cil
2195#endif
2196 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002197 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002198#ifndef NDEBUG
2199 , cil
2200#endif
2201 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002202}
2203
2204
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002205//===----------------------------------------------------------------------===//
2206// Other Lowering Hooks
2207//===----------------------------------------------------------------------===//
2208
2209
Dan Gohman475871a2008-07-27 21:46:04 +00002210SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002211 MachineFunction &MF = DAG.getMachineFunction();
2212 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2213 int ReturnAddrIndex = FuncInfo->getRAIndex();
2214
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002215 if (ReturnAddrIndex == 0) {
2216 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002217 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002218 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2219 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002220 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002221 }
2222
Evan Cheng25ab6902006-09-08 06:48:29 +00002223 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002224}
2225
2226
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002227bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2228 bool hasSymbolicDisplacement) {
2229 // Offset should fit into 32 bit immediate field.
2230 if (!isInt32(Offset))
2231 return false;
2232
2233 // If we don't have a symbolic displacement - we don't have any extra
2234 // restrictions.
2235 if (!hasSymbolicDisplacement)
2236 return true;
2237
2238 // FIXME: Some tweaks might be needed for medium code model.
2239 if (M != CodeModel::Small && M != CodeModel::Kernel)
2240 return false;
2241
2242 // For small code model we assume that latest object is 16MB before end of 31
2243 // bits boundary. We may also accept pretty large negative constants knowing
2244 // that all objects are in the positive half of address space.
2245 if (M == CodeModel::Small && Offset < 16*1024*1024)
2246 return true;
2247
2248 // For kernel code model we know that all object resist in the negative half
2249 // of 32bits address space. We may not accept negative offsets, since they may
2250 // be just off and we may accept pretty large positive ones.
2251 if (M == CodeModel::Kernel && Offset > 0)
2252 return true;
2253
2254 return false;
2255}
2256
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002257/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2258/// specific condition code, returning the condition code and the LHS/RHS of the
2259/// comparison to make.
2260static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2261 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002262 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002263 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2264 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2265 // X > -1 -> X == 0, jump !sign.
2266 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002267 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002268 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2269 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002270 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002271 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002272 // X < 1 -> X <= 0
2273 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002274 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002275 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002276 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002277
Evan Chengd9558e02006-01-06 00:43:03 +00002278 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002279 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002280 case ISD::SETEQ: return X86::COND_E;
2281 case ISD::SETGT: return X86::COND_G;
2282 case ISD::SETGE: return X86::COND_GE;
2283 case ISD::SETLT: return X86::COND_L;
2284 case ISD::SETLE: return X86::COND_LE;
2285 case ISD::SETNE: return X86::COND_NE;
2286 case ISD::SETULT: return X86::COND_B;
2287 case ISD::SETUGT: return X86::COND_A;
2288 case ISD::SETULE: return X86::COND_BE;
2289 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002290 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002291 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002292
Chris Lattner4c78e022008-12-23 23:42:27 +00002293 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002294
Chris Lattner4c78e022008-12-23 23:42:27 +00002295 // If LHS is a foldable load, but RHS is not, flip the condition.
2296 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2297 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2298 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2299 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002300 }
2301
Chris Lattner4c78e022008-12-23 23:42:27 +00002302 switch (SetCCOpcode) {
2303 default: break;
2304 case ISD::SETOLT:
2305 case ISD::SETOLE:
2306 case ISD::SETUGT:
2307 case ISD::SETUGE:
2308 std::swap(LHS, RHS);
2309 break;
2310 }
2311
2312 // On a floating point condition, the flags are set as follows:
2313 // ZF PF CF op
2314 // 0 | 0 | 0 | X > Y
2315 // 0 | 0 | 1 | X < Y
2316 // 1 | 0 | 0 | X == Y
2317 // 1 | 1 | 1 | unordered
2318 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002319 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002320 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002321 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002322 case ISD::SETOLT: // flipped
2323 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002324 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002325 case ISD::SETOLE: // flipped
2326 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002327 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002328 case ISD::SETUGT: // flipped
2329 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002330 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002331 case ISD::SETUGE: // flipped
2332 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002333 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002334 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002335 case ISD::SETNE: return X86::COND_NE;
2336 case ISD::SETUO: return X86::COND_P;
2337 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002338 case ISD::SETOEQ:
2339 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002340 }
Evan Chengd9558e02006-01-06 00:43:03 +00002341}
2342
Evan Cheng4a460802006-01-11 00:33:36 +00002343/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2344/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002345/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002346static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002347 switch (X86CC) {
2348 default:
2349 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002350 case X86::COND_B:
2351 case X86::COND_BE:
2352 case X86::COND_E:
2353 case X86::COND_P:
2354 case X86::COND_A:
2355 case X86::COND_AE:
2356 case X86::COND_NE:
2357 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002358 return true;
2359 }
2360}
2361
Evan Chengeb2f9692009-10-27 19:56:55 +00002362/// isFPImmLegal - Returns true if the target can instruction select the
2363/// specified FP immediate natively. If false, the legalizer will
2364/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002365bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002366 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2367 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2368 return true;
2369 }
2370 return false;
2371}
2372
Nate Begeman9008ca62009-04-27 18:41:29 +00002373/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2374/// the specified range (L, H].
2375static bool isUndefOrInRange(int Val, int Low, int Hi) {
2376 return (Val < 0) || (Val >= Low && Val < Hi);
2377}
2378
2379/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2380/// specified value.
2381static bool isUndefOrEqual(int Val, int CmpVal) {
2382 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002383 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002384 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002385}
2386
Nate Begeman9008ca62009-04-27 18:41:29 +00002387/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2388/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2389/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002390static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002392 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002394 return (Mask[0] < 2 && Mask[1] < 2);
2395 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002396}
2397
Nate Begeman9008ca62009-04-27 18:41:29 +00002398bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002399 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002400 N->getMask(M);
2401 return ::isPSHUFDMask(M, N->getValueType(0));
2402}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002403
Nate Begeman9008ca62009-04-27 18:41:29 +00002404/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2405/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002406static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002407 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002408 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002409
Nate Begeman9008ca62009-04-27 18:41:29 +00002410 // Lower quadword copied in order or undef.
2411 for (int i = 0; i != 4; ++i)
2412 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002413 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002414
Evan Cheng506d3df2006-03-29 23:07:14 +00002415 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002416 for (int i = 4; i != 8; ++i)
2417 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002418 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002419
Evan Cheng506d3df2006-03-29 23:07:14 +00002420 return true;
2421}
2422
Nate Begeman9008ca62009-04-27 18:41:29 +00002423bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002424 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002425 N->getMask(M);
2426 return ::isPSHUFHWMask(M, N->getValueType(0));
2427}
Evan Cheng506d3df2006-03-29 23:07:14 +00002428
Nate Begeman9008ca62009-04-27 18:41:29 +00002429/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2430/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002431static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002433 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Rafael Espindola15684b22009-04-24 12:40:33 +00002435 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002436 for (int i = 4; i != 8; ++i)
2437 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002438 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002439
Rafael Espindola15684b22009-04-24 12:40:33 +00002440 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002441 for (int i = 0; i != 4; ++i)
2442 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002443 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002444
Rafael Espindola15684b22009-04-24 12:40:33 +00002445 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002446}
2447
Nate Begeman9008ca62009-04-27 18:41:29 +00002448bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002449 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002450 N->getMask(M);
2451 return ::isPSHUFLWMask(M, N->getValueType(0));
2452}
2453
Nate Begemana09008b2009-10-19 02:17:23 +00002454/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2455/// is suitable for input to PALIGNR.
2456static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2457 bool hasSSSE3) {
2458 int i, e = VT.getVectorNumElements();
2459
2460 // Do not handle v2i64 / v2f64 shuffles with palignr.
2461 if (e < 4 || !hasSSSE3)
2462 return false;
2463
2464 for (i = 0; i != e; ++i)
2465 if (Mask[i] >= 0)
2466 break;
2467
2468 // All undef, not a palignr.
2469 if (i == e)
2470 return false;
2471
2472 // Determine if it's ok to perform a palignr with only the LHS, since we
2473 // don't have access to the actual shuffle elements to see if RHS is undef.
2474 bool Unary = Mask[i] < (int)e;
2475 bool NeedsUnary = false;
2476
2477 int s = Mask[i] - i;
2478
2479 // Check the rest of the elements to see if they are consecutive.
2480 for (++i; i != e; ++i) {
2481 int m = Mask[i];
2482 if (m < 0)
2483 continue;
2484
2485 Unary = Unary && (m < (int)e);
2486 NeedsUnary = NeedsUnary || (m < s);
2487
2488 if (NeedsUnary && !Unary)
2489 return false;
2490 if (Unary && m != ((s+i) & (e-1)))
2491 return false;
2492 if (!Unary && m != (s+i))
2493 return false;
2494 }
2495 return true;
2496}
2497
2498bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2499 SmallVector<int, 8> M;
2500 N->getMask(M);
2501 return ::isPALIGNRMask(M, N->getValueType(0), true);
2502}
2503
Evan Cheng14aed5e2006-03-24 01:18:28 +00002504/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2505/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002506static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002507 int NumElems = VT.getVectorNumElements();
2508 if (NumElems != 2 && NumElems != 4)
2509 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002510
Nate Begeman9008ca62009-04-27 18:41:29 +00002511 int Half = NumElems / 2;
2512 for (int i = 0; i < Half; ++i)
2513 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002514 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002515 for (int i = Half; i < NumElems; ++i)
2516 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002517 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002518
Evan Cheng14aed5e2006-03-24 01:18:28 +00002519 return true;
2520}
2521
Nate Begeman9008ca62009-04-27 18:41:29 +00002522bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2523 SmallVector<int, 8> M;
2524 N->getMask(M);
2525 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002526}
2527
Evan Cheng213d2cf2007-05-17 18:45:50 +00002528/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002529/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2530/// half elements to come from vector 1 (which would equal the dest.) and
2531/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002532static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002534
2535 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002537
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 int Half = NumElems / 2;
2539 for (int i = 0; i < Half; ++i)
2540 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002541 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 for (int i = Half; i < NumElems; ++i)
2543 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002544 return false;
2545 return true;
2546}
2547
Nate Begeman9008ca62009-04-27 18:41:29 +00002548static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2549 SmallVector<int, 8> M;
2550 N->getMask(M);
2551 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002552}
2553
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002554/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2555/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002556bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2557 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002558 return false;
2559
Evan Cheng2064a2b2006-03-28 06:50:32 +00002560 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2562 isUndefOrEqual(N->getMaskElt(1), 7) &&
2563 isUndefOrEqual(N->getMaskElt(2), 2) &&
2564 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002565}
2566
Nate Begeman0b10b912009-11-07 23:17:15 +00002567/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2568/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2569/// <2, 3, 2, 3>
2570bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2571 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2572
2573 if (NumElems != 4)
2574 return false;
2575
2576 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2577 isUndefOrEqual(N->getMaskElt(1), 3) &&
2578 isUndefOrEqual(N->getMaskElt(2), 2) &&
2579 isUndefOrEqual(N->getMaskElt(3), 3);
2580}
2581
Evan Cheng5ced1d82006-04-06 23:23:56 +00002582/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2583/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002584bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2585 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002586
Evan Cheng5ced1d82006-04-06 23:23:56 +00002587 if (NumElems != 2 && NumElems != 4)
2588 return false;
2589
Evan Chengc5cdff22006-04-07 21:53:05 +00002590 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002591 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002592 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002593
Evan Chengc5cdff22006-04-07 21:53:05 +00002594 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002596 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002597
2598 return true;
2599}
2600
Nate Begeman0b10b912009-11-07 23:17:15 +00002601/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2602/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2603bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002605
Evan Cheng5ced1d82006-04-06 23:23:56 +00002606 if (NumElems != 2 && NumElems != 4)
2607 return false;
2608
Evan Chengc5cdff22006-04-07 21:53:05 +00002609 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002611 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002612
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 for (unsigned i = 0; i < NumElems/2; ++i)
2614 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002615 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002616
2617 return true;
2618}
2619
Evan Cheng0038e592006-03-28 00:39:58 +00002620/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2621/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002622static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002623 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002624 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002625 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002626 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002627
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2629 int BitI = Mask[i];
2630 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002631 if (!isUndefOrEqual(BitI, j))
2632 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002633 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002634 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002635 return false;
2636 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002637 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002638 return false;
2639 }
Evan Cheng0038e592006-03-28 00:39:58 +00002640 }
Evan Cheng0038e592006-03-28 00:39:58 +00002641 return true;
2642}
2643
Nate Begeman9008ca62009-04-27 18:41:29 +00002644bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2645 SmallVector<int, 8> M;
2646 N->getMask(M);
2647 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002648}
2649
Evan Cheng4fcb9222006-03-28 02:43:26 +00002650/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2651/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002652static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002653 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002655 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002656 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002657
Nate Begeman9008ca62009-04-27 18:41:29 +00002658 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2659 int BitI = Mask[i];
2660 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002661 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002662 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002663 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002664 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002665 return false;
2666 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002667 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002668 return false;
2669 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002670 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002671 return true;
2672}
2673
Nate Begeman9008ca62009-04-27 18:41:29 +00002674bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2675 SmallVector<int, 8> M;
2676 N->getMask(M);
2677 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002678}
2679
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002680/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2681/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2682/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002683static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002685 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002686 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002687
Nate Begeman9008ca62009-04-27 18:41:29 +00002688 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2689 int BitI = Mask[i];
2690 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002691 if (!isUndefOrEqual(BitI, j))
2692 return false;
2693 if (!isUndefOrEqual(BitI1, j))
2694 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002695 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002696 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002697}
2698
Nate Begeman9008ca62009-04-27 18:41:29 +00002699bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2700 SmallVector<int, 8> M;
2701 N->getMask(M);
2702 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2703}
2704
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002705/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2706/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2707/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002708static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002710 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2711 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002712
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2714 int BitI = Mask[i];
2715 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002716 if (!isUndefOrEqual(BitI, j))
2717 return false;
2718 if (!isUndefOrEqual(BitI1, j))
2719 return false;
2720 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002721 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002722}
2723
Nate Begeman9008ca62009-04-27 18:41:29 +00002724bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2725 SmallVector<int, 8> M;
2726 N->getMask(M);
2727 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2728}
2729
Evan Cheng017dcc62006-04-21 01:05:10 +00002730/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2731/// specifies a shuffle of elements that is suitable for input to MOVSS,
2732/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002733static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002734 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002735 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002736
2737 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002738
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002740 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002741
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 for (int i = 1; i < NumElts; ++i)
2743 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002744 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002745
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002746 return true;
2747}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002748
Nate Begeman9008ca62009-04-27 18:41:29 +00002749bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2750 SmallVector<int, 8> M;
2751 N->getMask(M);
2752 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002753}
2754
Evan Cheng017dcc62006-04-21 01:05:10 +00002755/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2756/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002757/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002758static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 bool V2IsSplat = false, bool V2IsUndef = false) {
2760 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002761 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002762 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002763
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002765 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002766
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 for (int i = 1; i < NumOps; ++i)
2768 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2769 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2770 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002771 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002772
Evan Cheng39623da2006-04-20 08:58:49 +00002773 return true;
2774}
2775
Nate Begeman9008ca62009-04-27 18:41:29 +00002776static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002777 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 SmallVector<int, 8> M;
2779 N->getMask(M);
2780 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002781}
2782
Evan Chengd9539472006-04-14 21:59:03 +00002783/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2784/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002785bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2786 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002787 return false;
2788
2789 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002790 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002791 int Elt = N->getMaskElt(i);
2792 if (Elt >= 0 && Elt != 1)
2793 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002794 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002795
2796 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002797 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 int Elt = N->getMaskElt(i);
2799 if (Elt >= 0 && Elt != 3)
2800 return false;
2801 if (Elt == 3)
2802 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002803 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002804 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002805 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002806 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002807}
2808
2809/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2810/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002811bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2812 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002813 return false;
2814
2815 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 for (unsigned i = 0; i < 2; ++i)
2817 if (N->getMaskElt(i) > 0)
2818 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002819
2820 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002821 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 int Elt = N->getMaskElt(i);
2823 if (Elt >= 0 && Elt != 2)
2824 return false;
2825 if (Elt == 2)
2826 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002827 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002829 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002830}
2831
Evan Cheng0b457f02008-09-25 20:50:48 +00002832/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2833/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002834bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2835 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002836
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 for (int i = 0; i < e; ++i)
2838 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002839 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 for (int i = 0; i < e; ++i)
2841 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002842 return false;
2843 return true;
2844}
2845
Evan Cheng63d33002006-03-22 08:01:21 +00002846/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002847/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002848unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2850 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2851
Evan Chengb9df0ca2006-03-22 02:53:00 +00002852 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2853 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 for (int i = 0; i < NumOperands; ++i) {
2855 int Val = SVOp->getMaskElt(NumOperands-i-1);
2856 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002857 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002858 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002859 if (i != NumOperands - 1)
2860 Mask <<= Shift;
2861 }
Evan Cheng63d33002006-03-22 08:01:21 +00002862 return Mask;
2863}
2864
Evan Cheng506d3df2006-03-29 23:07:14 +00002865/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002866/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002867unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002869 unsigned Mask = 0;
2870 // 8 nodes, but we only care about the last 4.
2871 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 int Val = SVOp->getMaskElt(i);
2873 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002874 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002875 if (i != 4)
2876 Mask <<= 2;
2877 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002878 return Mask;
2879}
2880
2881/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002882/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002883unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002885 unsigned Mask = 0;
2886 // 8 nodes, but we only care about the first 4.
2887 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 int Val = SVOp->getMaskElt(i);
2889 if (Val >= 0)
2890 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002891 if (i != 0)
2892 Mask <<= 2;
2893 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002894 return Mask;
2895}
2896
Nate Begemana09008b2009-10-19 02:17:23 +00002897/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2898/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2899unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2900 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2901 EVT VVT = N->getValueType(0);
2902 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2903 int Val = 0;
2904
2905 unsigned i, e;
2906 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2907 Val = SVOp->getMaskElt(i);
2908 if (Val >= 0)
2909 break;
2910 }
2911 return (Val - i) * EltSize;
2912}
2913
Evan Cheng37b73872009-07-30 08:33:02 +00002914/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2915/// constant +0.0.
2916bool X86::isZeroNode(SDValue Elt) {
2917 return ((isa<ConstantSDNode>(Elt) &&
2918 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2919 (isa<ConstantFPSDNode>(Elt) &&
2920 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2921}
2922
Nate Begeman9008ca62009-04-27 18:41:29 +00002923/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2924/// their permute mask.
2925static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2926 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002927 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002928 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002930
Nate Begeman5a5ca152009-04-29 05:20:52 +00002931 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 int idx = SVOp->getMaskElt(i);
2933 if (idx < 0)
2934 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002935 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002937 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002939 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2941 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002942}
2943
Evan Cheng779ccea2007-12-07 21:30:01 +00002944/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2945/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002946static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002947 unsigned NumElems = VT.getVectorNumElements();
2948 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 int idx = Mask[i];
2950 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002951 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002952 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002954 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002956 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002957}
2958
Evan Cheng533a0aa2006-04-19 20:35:22 +00002959/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2960/// match movhlps. The lower half elements should come from upper half of
2961/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002962/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002963static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2964 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002965 return false;
2966 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002968 return false;
2969 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002971 return false;
2972 return true;
2973}
2974
Evan Cheng5ced1d82006-04-06 23:23:56 +00002975/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002976/// is promoted to a vector. It also returns the LoadSDNode by reference if
2977/// required.
2978static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002979 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2980 return false;
2981 N = N->getOperand(0).getNode();
2982 if (!ISD::isNON_EXTLoad(N))
2983 return false;
2984 if (LD)
2985 *LD = cast<LoadSDNode>(N);
2986 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002987}
2988
Evan Cheng533a0aa2006-04-19 20:35:22 +00002989/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2990/// match movlp{s|d}. The lower half elements should come from lower half of
2991/// V1 (and in order), and the upper half elements should come from the upper
2992/// half of V2 (and in order). And since V1 will become the source of the
2993/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002994static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2995 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002996 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002997 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002998 // Is V2 is a vector load, don't do this transformation. We will try to use
2999 // load folding shufps op.
3000 if (ISD::isNON_EXTLoad(V2))
3001 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003002
Nate Begeman5a5ca152009-04-29 05:20:52 +00003003 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003004
Evan Cheng533a0aa2006-04-19 20:35:22 +00003005 if (NumElems != 2 && NumElems != 4)
3006 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003007 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003009 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003010 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003012 return false;
3013 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003014}
3015
Evan Cheng39623da2006-04-20 08:58:49 +00003016/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3017/// all the same.
3018static bool isSplatVector(SDNode *N) {
3019 if (N->getOpcode() != ISD::BUILD_VECTOR)
3020 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003021
Dan Gohman475871a2008-07-27 21:46:04 +00003022 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003023 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3024 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003025 return false;
3026 return true;
3027}
3028
Evan Cheng213d2cf2007-05-17 18:45:50 +00003029/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003030/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003031/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003032static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003033 SDValue V1 = N->getOperand(0);
3034 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003035 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3036 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003038 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003040 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3041 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003042 if (Opc != ISD::BUILD_VECTOR ||
3043 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 return false;
3045 } else if (Idx >= 0) {
3046 unsigned Opc = V1.getOpcode();
3047 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3048 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003049 if (Opc != ISD::BUILD_VECTOR ||
3050 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003051 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003052 }
3053 }
3054 return true;
3055}
3056
3057/// getZeroVector - Returns a vector of specified type with all zero elements.
3058///
Owen Andersone50ed302009-08-10 22:56:29 +00003059static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003060 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003061 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003062
Chris Lattner8a594482007-11-25 00:24:49 +00003063 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3064 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003065 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003066 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3068 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003069 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003070 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3071 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003072 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003073 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3074 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003075 }
Dale Johannesenace16102009-02-03 19:33:06 +00003076 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003077}
3078
Chris Lattner8a594482007-11-25 00:24:49 +00003079/// getOnesVector - Returns a vector of specified type with all bits set.
3080///
Owen Andersone50ed302009-08-10 22:56:29 +00003081static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003082 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003083
Chris Lattner8a594482007-11-25 00:24:49 +00003084 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3085 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003086 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003087 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003088 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003089 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003090 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003091 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003092 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003093}
3094
3095
Evan Cheng39623da2006-04-20 08:58:49 +00003096/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3097/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003098static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003099 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003100 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003101
Evan Cheng39623da2006-04-20 08:58:49 +00003102 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 SmallVector<int, 8> MaskVec;
3104 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003105
Nate Begeman5a5ca152009-04-29 05:20:52 +00003106 for (unsigned i = 0; i != NumElems; ++i) {
3107 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 MaskVec[i] = NumElems;
3109 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003110 }
Evan Cheng39623da2006-04-20 08:58:49 +00003111 }
Evan Cheng39623da2006-04-20 08:58:49 +00003112 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3114 SVOp->getOperand(1), &MaskVec[0]);
3115 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003116}
3117
Evan Cheng017dcc62006-04-21 01:05:10 +00003118/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3119/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003120static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 SDValue V2) {
3122 unsigned NumElems = VT.getVectorNumElements();
3123 SmallVector<int, 8> Mask;
3124 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003125 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 Mask.push_back(i);
3127 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003128}
3129
Nate Begeman9008ca62009-04-27 18:41:29 +00003130/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003131static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 SDValue V2) {
3133 unsigned NumElems = VT.getVectorNumElements();
3134 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003135 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 Mask.push_back(i);
3137 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003138 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003140}
3141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003143static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 SDValue V2) {
3145 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003146 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003148 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 Mask.push_back(i + Half);
3150 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003151 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003153}
3154
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003155/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003156static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 bool HasSSE2) {
3158 if (SV->getValueType(0).getVectorNumElements() <= 4)
3159 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003160
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003162 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 DebugLoc dl = SV->getDebugLoc();
3164 SDValue V1 = SV->getOperand(0);
3165 int NumElems = VT.getVectorNumElements();
3166 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003167
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 // unpack elements to the correct location
3169 while (NumElems > 4) {
3170 if (EltNo < NumElems/2) {
3171 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3172 } else {
3173 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3174 EltNo -= NumElems/2;
3175 }
3176 NumElems >>= 1;
3177 }
Eric Christopherfd179292009-08-27 18:07:15 +00003178
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 // Perform the splat.
3180 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003181 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3183 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003184}
3185
Evan Chengba05f722006-04-21 23:03:30 +00003186/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003187/// vector of zero or undef vector. This produces a shuffle where the low
3188/// element of V2 is swizzled into the zero/undef vector, landing at element
3189/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003190static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003191 bool isZero, bool HasSSE2,
3192 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003193 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003194 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3196 unsigned NumElems = VT.getVectorNumElements();
3197 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003198 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 // If this is the insertion idx, put the low elt of V2 here.
3200 MaskVec.push_back(i == Idx ? NumElems : i);
3201 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003202}
3203
Evan Chengf26ffe92008-05-29 08:22:04 +00003204/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3205/// a shuffle that is zero.
3206static
Nate Begeman9008ca62009-04-27 18:41:29 +00003207unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3208 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003209 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003211 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 int Idx = SVOp->getMaskElt(Index);
3213 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003214 ++NumZeros;
3215 continue;
3216 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003218 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003219 ++NumZeros;
3220 else
3221 break;
3222 }
3223 return NumZeros;
3224}
3225
3226/// isVectorShift - Returns true if the shuffle can be implemented as a
3227/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003228/// FIXME: split into pslldqi, psrldqi, palignr variants.
3229static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003230 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003231 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003232
3233 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003235 if (!NumZeros) {
3236 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003238 if (!NumZeros)
3239 return false;
3240 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003241 bool SeenV1 = false;
3242 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 for (int i = NumZeros; i < NumElems; ++i) {
3244 int Val = isLeft ? (i - NumZeros) : i;
3245 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3246 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003247 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003249 SeenV1 = true;
3250 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003252 SeenV2 = true;
3253 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003255 return false;
3256 }
3257 if (SeenV1 && SeenV2)
3258 return false;
3259
Nate Begeman9008ca62009-04-27 18:41:29 +00003260 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003261 ShAmt = NumZeros;
3262 return true;
3263}
3264
3265
Evan Chengc78d3b42006-04-24 18:01:45 +00003266/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3267///
Dan Gohman475871a2008-07-27 21:46:04 +00003268static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003269 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003270 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003271 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003272 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003273
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003274 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003275 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003276 bool First = true;
3277 for (unsigned i = 0; i < 16; ++i) {
3278 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3279 if (ThisIsNonZero && First) {
3280 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003282 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003284 First = false;
3285 }
3286
3287 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003288 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003289 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3290 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003291 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003293 }
3294 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3296 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3297 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003298 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003300 } else
3301 ThisElt = LastElt;
3302
Gabor Greifba36cb52008-08-28 21:40:38 +00003303 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003305 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003306 }
3307 }
3308
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003310}
3311
Bill Wendlinga348c562007-03-22 18:42:45 +00003312/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003313///
Dan Gohman475871a2008-07-27 21:46:04 +00003314static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003315 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003316 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003317 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003318 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003319
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003320 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003321 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003322 bool First = true;
3323 for (unsigned i = 0; i < 8; ++i) {
3324 bool isNonZero = (NonZeros & (1 << i)) != 0;
3325 if (isNonZero) {
3326 if (First) {
3327 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003329 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003331 First = false;
3332 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003333 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003335 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003336 }
3337 }
3338
3339 return V;
3340}
3341
Evan Chengf26ffe92008-05-29 08:22:04 +00003342/// getVShift - Return a vector logical shift node.
3343///
Owen Andersone50ed302009-08-10 22:56:29 +00003344static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 unsigned NumBits, SelectionDAG &DAG,
3346 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003347 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003349 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003350 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3351 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3352 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003353 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003354}
3355
Dan Gohman475871a2008-07-27 21:46:04 +00003356SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003357X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3358 SelectionDAG &DAG) {
3359
3360 // Check if the scalar load can be widened into a vector load. And if
3361 // the address is "base + cst" see if the cst can be "absorbed" into
3362 // the shuffle mask.
3363 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3364 SDValue Ptr = LD->getBasePtr();
3365 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3366 return SDValue();
3367 EVT PVT = LD->getValueType(0);
3368 if (PVT != MVT::i32 && PVT != MVT::f32)
3369 return SDValue();
3370
3371 int FI = -1;
3372 int64_t Offset = 0;
3373 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3374 FI = FINode->getIndex();
3375 Offset = 0;
3376 } else if (Ptr.getOpcode() == ISD::ADD &&
3377 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3378 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3379 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3380 Offset = Ptr.getConstantOperandVal(1);
3381 Ptr = Ptr.getOperand(0);
3382 } else {
3383 return SDValue();
3384 }
3385
3386 SDValue Chain = LD->getChain();
3387 // Make sure the stack object alignment is at least 16.
3388 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3389 if (DAG.InferPtrAlignment(Ptr) < 16) {
3390 if (MFI->isFixedObjectIndex(FI)) {
3391 // Can't change the alignment. Reference stack + offset explicitly
3392 // if stack pointer is at least 16-byte aligned.
3393 unsigned StackAlign = Subtarget->getStackAlignment();
3394 if (StackAlign < 16)
3395 return SDValue();
3396 Offset = MFI->getObjectOffset(FI) + Offset;
3397 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
3398 getPointerTy());
3399 Ptr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
3400 DAG.getConstant(Offset & ~15, getPointerTy()));
3401 Offset %= 16;
3402 } else {
3403 MFI->setObjectAlignment(FI, 16);
3404 }
3405 }
3406
3407 // (Offset % 16) must be multiple of 4. Then address is then
3408 // Ptr + (Offset & ~15).
3409 if (Offset < 0)
3410 return SDValue();
3411 if ((Offset % 16) & 3)
3412 return SDValue();
3413 int64_t StartOffset = Offset & ~15;
3414 if (StartOffset)
3415 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3416 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3417
3418 int EltNo = (Offset - StartOffset) >> 2;
3419 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3420 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3421 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3422 // Canonicalize it to a v4i32 shuffle.
3423 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3424 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3425 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3426 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3427 }
3428
3429 return SDValue();
3430}
3431
3432SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003433X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003434 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003435 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003436 if (ISD::isBuildVectorAllZeros(Op.getNode())
3437 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003438 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3439 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3440 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003442 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003443
Gabor Greifba36cb52008-08-28 21:40:38 +00003444 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003445 return getOnesVector(Op.getValueType(), DAG, dl);
3446 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003447 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003448
Owen Andersone50ed302009-08-10 22:56:29 +00003449 EVT VT = Op.getValueType();
3450 EVT ExtVT = VT.getVectorElementType();
3451 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003452
3453 unsigned NumElems = Op.getNumOperands();
3454 unsigned NumZero = 0;
3455 unsigned NumNonZero = 0;
3456 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003457 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003458 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003459 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003460 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003461 if (Elt.getOpcode() == ISD::UNDEF)
3462 continue;
3463 Values.insert(Elt);
3464 if (Elt.getOpcode() != ISD::Constant &&
3465 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003466 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003467 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003468 NumZero++;
3469 else {
3470 NonZeros |= (1 << i);
3471 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003472 }
3473 }
3474
Dan Gohman7f321562007-06-25 16:23:39 +00003475 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003476 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003477 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003478 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003479
Chris Lattner67f453a2008-03-09 05:42:06 +00003480 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003481 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003482 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003483 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003484
Chris Lattner62098042008-03-09 01:05:04 +00003485 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3486 // the value are obviously zero, truncate the value to i32 and do the
3487 // insertion that way. Only do this if the value is non-constant or if the
3488 // value is a constant being inserted into element 0. It is cheaper to do
3489 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003491 (!IsAllConstants || Idx == 0)) {
3492 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3493 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3495 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003496
Chris Lattner62098042008-03-09 01:05:04 +00003497 // Truncate the value (which may itself be a constant) to i32, and
3498 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003500 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003501 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3502 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003503
Chris Lattner62098042008-03-09 01:05:04 +00003504 // Now we have our 32-bit value zero extended in the low element of
3505 // a vector. If Idx != 0, swizzle it into place.
3506 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003507 SmallVector<int, 4> Mask;
3508 Mask.push_back(Idx);
3509 for (unsigned i = 1; i != VecElts; ++i)
3510 Mask.push_back(i);
3511 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003512 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003514 }
Dale Johannesenace16102009-02-03 19:33:06 +00003515 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003516 }
3517 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003518
Chris Lattner19f79692008-03-08 22:59:52 +00003519 // If we have a constant or non-constant insertion into the low element of
3520 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3521 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003522 // depending on what the source datatype is.
3523 if (Idx == 0) {
3524 if (NumZero == 0) {
3525 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3527 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003528 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3529 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3530 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3531 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3533 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3534 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003535 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3536 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3537 Subtarget->hasSSE2(), DAG);
3538 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3539 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003540 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003541
3542 // Is it a vector logical left shift?
3543 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003544 X86::isZeroNode(Op.getOperand(0)) &&
3545 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003546 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003547 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003548 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003549 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003550 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003551 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003552
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003553 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003554 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003555
Chris Lattner19f79692008-03-08 22:59:52 +00003556 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3557 // is a non-constant being inserted into an element other than the low one,
3558 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3559 // movd/movss) to move this into the low element, then shuffle it into
3560 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003561 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003562 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003563
Evan Cheng0db9fe62006-04-25 20:13:52 +00003564 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003565 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3566 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003568 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 MaskVec.push_back(i == Idx ? 0 : 1);
3570 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003571 }
3572 }
3573
Chris Lattner67f453a2008-03-09 05:42:06 +00003574 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003575 if (Values.size() == 1) {
3576 if (EVTBits == 32) {
3577 // Instead of a shuffle like this:
3578 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3579 // Check if it's possible to issue this instead.
3580 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3581 unsigned Idx = CountTrailingZeros_32(NonZeros);
3582 SDValue Item = Op.getOperand(Idx);
3583 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3584 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3585 }
Dan Gohman475871a2008-07-27 21:46:04 +00003586 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003588
Dan Gohmana3941172007-07-24 22:55:08 +00003589 // A vector full of immediates; various special cases are already
3590 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003591 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003592 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003593
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003594 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003595 if (EVTBits == 64) {
3596 if (NumNonZero == 1) {
3597 // One half is zero or undef.
3598 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003599 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003600 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003601 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3602 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003603 }
Dan Gohman475871a2008-07-27 21:46:04 +00003604 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003605 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003606
3607 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003608 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003609 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003610 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003611 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003612 }
3613
Bill Wendling826f36f2007-03-28 00:57:11 +00003614 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003615 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003616 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003617 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003618 }
3619
3620 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003621 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003622 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003623 if (NumElems == 4 && NumZero > 0) {
3624 for (unsigned i = 0; i < 4; ++i) {
3625 bool isZero = !(NonZeros & (1 << i));
3626 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003627 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003628 else
Dale Johannesenace16102009-02-03 19:33:06 +00003629 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003630 }
3631
3632 for (unsigned i = 0; i < 2; ++i) {
3633 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3634 default: break;
3635 case 0:
3636 V[i] = V[i*2]; // Must be a zero vector.
3637 break;
3638 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003640 break;
3641 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003643 break;
3644 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003646 break;
3647 }
3648 }
3649
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003651 bool Reverse = (NonZeros & 0x3) == 2;
3652 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003653 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003654 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3655 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003656 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3657 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003658 }
3659
3660 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3662 // values to be inserted is equal to the number of elements, in which case
3663 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003664 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003665 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003666 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003667 getSubtarget()->hasSSE41()) {
3668 V[0] = DAG.getUNDEF(VT);
3669 for (unsigned i = 0; i < NumElems; ++i)
3670 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3671 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3672 Op.getOperand(i), DAG.getIntPtrConstant(i));
3673 return V[0];
3674 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003675 // Expand into a number of unpckl*.
3676 // e.g. for v4f32
3677 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3678 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3679 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003680 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003681 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003682 NumElems >>= 1;
3683 while (NumElems != 0) {
3684 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003685 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003686 NumElems >>= 1;
3687 }
3688 return V[0];
3689 }
3690
Dan Gohman475871a2008-07-27 21:46:04 +00003691 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003692}
3693
Nate Begemanb9a47b82009-02-23 08:49:38 +00003694// v8i16 shuffles - Prefer shuffles in the following order:
3695// 1. [all] pshuflw, pshufhw, optional move
3696// 2. [ssse3] 1 x pshufb
3697// 3. [ssse3] 2 x pshufb + 1 x por
3698// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003699static
Nate Begeman9008ca62009-04-27 18:41:29 +00003700SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3701 SelectionDAG &DAG, X86TargetLowering &TLI) {
3702 SDValue V1 = SVOp->getOperand(0);
3703 SDValue V2 = SVOp->getOperand(1);
3704 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003705 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003706
Nate Begemanb9a47b82009-02-23 08:49:38 +00003707 // Determine if more than 1 of the words in each of the low and high quadwords
3708 // of the result come from the same quadword of one of the two inputs. Undef
3709 // mask values count as coming from any quadword, for better codegen.
3710 SmallVector<unsigned, 4> LoQuad(4);
3711 SmallVector<unsigned, 4> HiQuad(4);
3712 BitVector InputQuads(4);
3713 for (unsigned i = 0; i < 8; ++i) {
3714 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003715 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003716 MaskVals.push_back(EltIdx);
3717 if (EltIdx < 0) {
3718 ++Quad[0];
3719 ++Quad[1];
3720 ++Quad[2];
3721 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003722 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003723 }
3724 ++Quad[EltIdx / 4];
3725 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003726 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003727
Nate Begemanb9a47b82009-02-23 08:49:38 +00003728 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003729 unsigned MaxQuad = 1;
3730 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003731 if (LoQuad[i] > MaxQuad) {
3732 BestLoQuad = i;
3733 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003734 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003735 }
3736
Nate Begemanb9a47b82009-02-23 08:49:38 +00003737 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003738 MaxQuad = 1;
3739 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003740 if (HiQuad[i] > MaxQuad) {
3741 BestHiQuad = i;
3742 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003743 }
3744 }
3745
Nate Begemanb9a47b82009-02-23 08:49:38 +00003746 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003747 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003748 // single pshufb instruction is necessary. If There are more than 2 input
3749 // quads, disable the next transformation since it does not help SSSE3.
3750 bool V1Used = InputQuads[0] || InputQuads[1];
3751 bool V2Used = InputQuads[2] || InputQuads[3];
3752 if (TLI.getSubtarget()->hasSSSE3()) {
3753 if (InputQuads.count() == 2 && V1Used && V2Used) {
3754 BestLoQuad = InputQuads.find_first();
3755 BestHiQuad = InputQuads.find_next(BestLoQuad);
3756 }
3757 if (InputQuads.count() > 2) {
3758 BestLoQuad = -1;
3759 BestHiQuad = -1;
3760 }
3761 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003762
Nate Begemanb9a47b82009-02-23 08:49:38 +00003763 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3764 // the shuffle mask. If a quad is scored as -1, that means that it contains
3765 // words from all 4 input quadwords.
3766 SDValue NewV;
3767 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003768 SmallVector<int, 8> MaskV;
3769 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3770 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003771 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3773 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3774 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003775
Nate Begemanb9a47b82009-02-23 08:49:38 +00003776 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3777 // source words for the shuffle, to aid later transformations.
3778 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003779 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003780 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003781 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003782 if (idx != (int)i)
3783 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003784 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003785 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003786 AllWordsInNewV = false;
3787 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003788 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003789
Nate Begemanb9a47b82009-02-23 08:49:38 +00003790 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3791 if (AllWordsInNewV) {
3792 for (int i = 0; i != 8; ++i) {
3793 int idx = MaskVals[i];
3794 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003795 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003796 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003797 if ((idx != i) && idx < 4)
3798 pshufhw = false;
3799 if ((idx != i) && idx > 3)
3800 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003801 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003802 V1 = NewV;
3803 V2Used = false;
3804 BestLoQuad = 0;
3805 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003806 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003807
Nate Begemanb9a47b82009-02-23 08:49:38 +00003808 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3809 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003810 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003811 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003813 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003814 }
Eric Christopherfd179292009-08-27 18:07:15 +00003815
Nate Begemanb9a47b82009-02-23 08:49:38 +00003816 // If we have SSSE3, and all words of the result are from 1 input vector,
3817 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3818 // is present, fall back to case 4.
3819 if (TLI.getSubtarget()->hasSSSE3()) {
3820 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003821
Nate Begemanb9a47b82009-02-23 08:49:38 +00003822 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003823 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003824 // mask, and elements that come from V1 in the V2 mask, so that the two
3825 // results can be OR'd together.
3826 bool TwoInputs = V1Used && V2Used;
3827 for (unsigned i = 0; i != 8; ++i) {
3828 int EltIdx = MaskVals[i] * 2;
3829 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3831 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003832 continue;
3833 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3835 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003836 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003838 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003839 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003841 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003843
Nate Begemanb9a47b82009-02-23 08:49:38 +00003844 // Calculate the shuffle mask for the second input, shuffle it, and
3845 // OR it with the first shuffled input.
3846 pshufbMask.clear();
3847 for (unsigned i = 0; i != 8; ++i) {
3848 int EltIdx = MaskVals[i] * 2;
3849 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3851 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003852 continue;
3853 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3855 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003856 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003858 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003859 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 MVT::v16i8, &pshufbMask[0], 16));
3861 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3862 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003863 }
3864
3865 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3866 // and update MaskVals with new element order.
3867 BitVector InOrder(8);
3868 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003869 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003870 for (int i = 0; i != 4; ++i) {
3871 int idx = MaskVals[i];
3872 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003874 InOrder.set(i);
3875 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003876 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003877 InOrder.set(i);
3878 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003880 }
3881 }
3882 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003883 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003886 }
Eric Christopherfd179292009-08-27 18:07:15 +00003887
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3889 // and update MaskVals with the new element order.
3890 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003892 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003894 for (unsigned i = 4; i != 8; ++i) {
3895 int idx = MaskVals[i];
3896 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003898 InOrder.set(i);
3899 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 InOrder.set(i);
3902 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 }
3905 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003908 }
Eric Christopherfd179292009-08-27 18:07:15 +00003909
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 // In case BestHi & BestLo were both -1, which means each quadword has a word
3911 // from each of the four input quadwords, calculate the InOrder bitvector now
3912 // before falling through to the insert/extract cleanup.
3913 if (BestLoQuad == -1 && BestHiQuad == -1) {
3914 NewV = V1;
3915 for (int i = 0; i != 8; ++i)
3916 if (MaskVals[i] < 0 || MaskVals[i] == i)
3917 InOrder.set(i);
3918 }
Eric Christopherfd179292009-08-27 18:07:15 +00003919
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 // The other elements are put in the right place using pextrw and pinsrw.
3921 for (unsigned i = 0; i != 8; ++i) {
3922 if (InOrder[i])
3923 continue;
3924 int EltIdx = MaskVals[i];
3925 if (EltIdx < 0)
3926 continue;
3927 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003929 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003931 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003933 DAG.getIntPtrConstant(i));
3934 }
3935 return NewV;
3936}
3937
3938// v16i8 shuffles - Prefer shuffles in the following order:
3939// 1. [ssse3] 1 x pshufb
3940// 2. [ssse3] 2 x pshufb + 1 x por
3941// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3942static
Nate Begeman9008ca62009-04-27 18:41:29 +00003943SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3944 SelectionDAG &DAG, X86TargetLowering &TLI) {
3945 SDValue V1 = SVOp->getOperand(0);
3946 SDValue V2 = SVOp->getOperand(1);
3947 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003948 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003950
Nate Begemanb9a47b82009-02-23 08:49:38 +00003951 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003952 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003953 // present, fall back to case 3.
3954 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3955 bool V1Only = true;
3956 bool V2Only = true;
3957 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003958 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003959 if (EltIdx < 0)
3960 continue;
3961 if (EltIdx < 16)
3962 V2Only = false;
3963 else
3964 V1Only = false;
3965 }
Eric Christopherfd179292009-08-27 18:07:15 +00003966
Nate Begemanb9a47b82009-02-23 08:49:38 +00003967 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3968 if (TLI.getSubtarget()->hasSSSE3()) {
3969 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003970
Nate Begemanb9a47b82009-02-23 08:49:38 +00003971 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003972 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003973 //
3974 // Otherwise, we have elements from both input vectors, and must zero out
3975 // elements that come from V2 in the first mask, and V1 in the second mask
3976 // so that we can OR them together.
3977 bool TwoInputs = !(V1Only || V2Only);
3978 for (unsigned i = 0; i != 16; ++i) {
3979 int EltIdx = MaskVals[i];
3980 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003982 continue;
3983 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003985 }
3986 // If all the elements are from V2, assign it to V1 and return after
3987 // building the first pshufb.
3988 if (V2Only)
3989 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003991 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003993 if (!TwoInputs)
3994 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003995
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 // Calculate the shuffle mask for the second input, shuffle it, and
3997 // OR it with the first shuffled input.
3998 pshufbMask.clear();
3999 for (unsigned i = 0; i != 16; ++i) {
4000 int EltIdx = MaskVals[i];
4001 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004003 continue;
4004 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004008 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 MVT::v16i8, &pshufbMask[0], 16));
4010 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004011 }
Eric Christopherfd179292009-08-27 18:07:15 +00004012
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 // No SSSE3 - Calculate in place words and then fix all out of place words
4014 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4015 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4017 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018 SDValue NewV = V2Only ? V2 : V1;
4019 for (int i = 0; i != 8; ++i) {
4020 int Elt0 = MaskVals[i*2];
4021 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004022
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 // This word of the result is all undef, skip it.
4024 if (Elt0 < 0 && Elt1 < 0)
4025 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004026
Nate Begemanb9a47b82009-02-23 08:49:38 +00004027 // This word of the result is already in the correct place, skip it.
4028 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4029 continue;
4030 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4031 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004032
Nate Begemanb9a47b82009-02-23 08:49:38 +00004033 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4034 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4035 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004036
4037 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4038 // using a single extract together, load it and store it.
4039 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004041 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004043 DAG.getIntPtrConstant(i));
4044 continue;
4045 }
4046
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004048 // source byte is not also odd, shift the extracted word left 8 bits
4049 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004050 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004051 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004052 DAG.getIntPtrConstant(Elt1 / 2));
4053 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004055 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004056 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4058 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 }
4060 // If Elt0 is defined, extract it from the appropriate source. If the
4061 // source byte is not also even, shift the extracted word right 8 bits. If
4062 // Elt1 was also defined, OR the extracted values together before
4063 // inserting them in the result.
4064 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004065 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4067 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004070 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4072 DAG.getConstant(0x00FF, MVT::i16));
4073 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004074 : InsElt0;
4075 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 DAG.getIntPtrConstant(i));
4078 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004080}
4081
Evan Cheng7a831ce2007-12-15 03:00:47 +00004082/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4083/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4084/// done when every pair / quad of shuffle mask elements point to elements in
4085/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004086/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4087static
Nate Begeman9008ca62009-04-27 18:41:29 +00004088SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4089 SelectionDAG &DAG,
4090 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004091 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 SDValue V1 = SVOp->getOperand(0);
4093 SDValue V2 = SVOp->getOperand(1);
4094 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004095 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004097 EVT MaskEltVT = MaskVT.getVectorElementType();
4098 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004100 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 case MVT::v4f32: NewVT = MVT::v2f64; break;
4102 case MVT::v4i32: NewVT = MVT::v2i64; break;
4103 case MVT::v8i16: NewVT = MVT::v4i32; break;
4104 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004105 }
4106
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004107 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004108 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004110 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004112 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 int Scale = NumElems / NewWidth;
4114 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004115 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 int StartIdx = -1;
4117 for (int j = 0; j < Scale; ++j) {
4118 int EltIdx = SVOp->getMaskElt(i+j);
4119 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004120 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004122 StartIdx = EltIdx - (EltIdx % Scale);
4123 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004124 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004125 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 if (StartIdx == -1)
4127 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004128 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004129 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004130 }
4131
Dale Johannesenace16102009-02-03 19:33:06 +00004132 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4133 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004134 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004135}
4136
Evan Chengd880b972008-05-09 21:53:03 +00004137/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004138///
Owen Andersone50ed302009-08-10 22:56:29 +00004139static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 SDValue SrcOp, SelectionDAG &DAG,
4141 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004143 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004144 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004145 LD = dyn_cast<LoadSDNode>(SrcOp);
4146 if (!LD) {
4147 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4148 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004149 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4150 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004151 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4152 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004153 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004154 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004156 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4157 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4158 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4159 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004160 SrcOp.getOperand(0)
4161 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004162 }
4163 }
4164 }
4165
Dale Johannesenace16102009-02-03 19:33:06 +00004166 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4167 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004168 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004169 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004170}
4171
Evan Chengace3c172008-07-22 21:13:36 +00004172/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4173/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004174static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004175LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4176 SDValue V1 = SVOp->getOperand(0);
4177 SDValue V2 = SVOp->getOperand(1);
4178 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004179 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004180
Evan Chengace3c172008-07-22 21:13:36 +00004181 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004182 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 SmallVector<int, 8> Mask1(4U, -1);
4184 SmallVector<int, 8> PermMask;
4185 SVOp->getMask(PermMask);
4186
Evan Chengace3c172008-07-22 21:13:36 +00004187 unsigned NumHi = 0;
4188 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004189 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 int Idx = PermMask[i];
4191 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004192 Locs[i] = std::make_pair(-1, -1);
4193 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4195 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004196 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004198 NumLo++;
4199 } else {
4200 Locs[i] = std::make_pair(1, NumHi);
4201 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004203 NumHi++;
4204 }
4205 }
4206 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004207
Evan Chengace3c172008-07-22 21:13:36 +00004208 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004209 // If no more than two elements come from either vector. This can be
4210 // implemented with two shuffles. First shuffle gather the elements.
4211 // The second shuffle, which takes the first shuffle as both of its
4212 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004214
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004216
Evan Chengace3c172008-07-22 21:13:36 +00004217 for (unsigned i = 0; i != 4; ++i) {
4218 if (Locs[i].first == -1)
4219 continue;
4220 else {
4221 unsigned Idx = (i < 2) ? 0 : 4;
4222 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004224 }
4225 }
4226
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004228 } else if (NumLo == 3 || NumHi == 3) {
4229 // Otherwise, we must have three elements from one vector, call it X, and
4230 // one element from the other, call it Y. First, use a shufps to build an
4231 // intermediate vector with the one element from Y and the element from X
4232 // that will be in the same half in the final destination (the indexes don't
4233 // matter). Then, use a shufps to build the final vector, taking the half
4234 // containing the element from Y from the intermediate, and the other half
4235 // from X.
4236 if (NumHi == 3) {
4237 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004239 std::swap(V1, V2);
4240 }
4241
4242 // Find the element from V2.
4243 unsigned HiIndex;
4244 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 int Val = PermMask[HiIndex];
4246 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004247 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004248 if (Val >= 4)
4249 break;
4250 }
4251
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 Mask1[0] = PermMask[HiIndex];
4253 Mask1[1] = -1;
4254 Mask1[2] = PermMask[HiIndex^1];
4255 Mask1[3] = -1;
4256 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004257
4258 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 Mask1[0] = PermMask[0];
4260 Mask1[1] = PermMask[1];
4261 Mask1[2] = HiIndex & 1 ? 6 : 4;
4262 Mask1[3] = HiIndex & 1 ? 4 : 6;
4263 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004264 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 Mask1[0] = HiIndex & 1 ? 2 : 0;
4266 Mask1[1] = HiIndex & 1 ? 0 : 2;
4267 Mask1[2] = PermMask[2];
4268 Mask1[3] = PermMask[3];
4269 if (Mask1[2] >= 0)
4270 Mask1[2] += 4;
4271 if (Mask1[3] >= 0)
4272 Mask1[3] += 4;
4273 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004274 }
Evan Chengace3c172008-07-22 21:13:36 +00004275 }
4276
4277 // Break it into (shuffle shuffle_hi, shuffle_lo).
4278 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 SmallVector<int,8> LoMask(4U, -1);
4280 SmallVector<int,8> HiMask(4U, -1);
4281
4282 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004283 unsigned MaskIdx = 0;
4284 unsigned LoIdx = 0;
4285 unsigned HiIdx = 2;
4286 for (unsigned i = 0; i != 4; ++i) {
4287 if (i == 2) {
4288 MaskPtr = &HiMask;
4289 MaskIdx = 1;
4290 LoIdx = 0;
4291 HiIdx = 2;
4292 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004293 int Idx = PermMask[i];
4294 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004295 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004297 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004299 LoIdx++;
4300 } else {
4301 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004303 HiIdx++;
4304 }
4305 }
4306
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4308 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4309 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004310 for (unsigned i = 0; i != 4; ++i) {
4311 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004313 } else {
4314 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004316 }
4317 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004319}
4320
Dan Gohman475871a2008-07-27 21:46:04 +00004321SDValue
4322X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004324 SDValue V1 = Op.getOperand(0);
4325 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004326 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004327 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004329 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004330 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4331 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004332 bool V1IsSplat = false;
4333 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004334
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004336 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004337
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 // Promote splats to v4f32.
4339 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004340 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 return Op;
4342 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004343 }
4344
Evan Cheng7a831ce2007-12-15 03:00:47 +00004345 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4346 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004347 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004349 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004350 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004351 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004352 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004353 // FIXME: Figure out a cleaner way to do this.
4354 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004355 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004357 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4359 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4360 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004361 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004362 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4364 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004365 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004367 }
4368 }
Eric Christopherfd179292009-08-27 18:07:15 +00004369
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 if (X86::isPSHUFDMask(SVOp))
4371 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004372
Evan Chengf26ffe92008-05-29 08:22:04 +00004373 // Check if this can be converted into a logical shift.
4374 bool isLeft = false;
4375 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004376 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004378 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004379 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004380 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004381 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004382 EVT EltVT = VT.getVectorElementType();
4383 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004384 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004385 }
Eric Christopherfd179292009-08-27 18:07:15 +00004386
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004388 if (V1IsUndef)
4389 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004390 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004391 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004392 if (!isMMX)
4393 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004394 }
Eric Christopherfd179292009-08-27 18:07:15 +00004395
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 // FIXME: fold these into legal mask.
4397 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4398 X86::isMOVSLDUPMask(SVOp) ||
4399 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004400 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004402 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004403
Nate Begeman9008ca62009-04-27 18:41:29 +00004404 if (ShouldXformToMOVHLPS(SVOp) ||
4405 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4406 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004407
Evan Chengf26ffe92008-05-29 08:22:04 +00004408 if (isShift) {
4409 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004410 EVT EltVT = VT.getVectorElementType();
4411 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004412 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004413 }
Eric Christopherfd179292009-08-27 18:07:15 +00004414
Evan Cheng9eca5e82006-10-25 21:49:50 +00004415 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004416 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4417 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004418 V1IsSplat = isSplatVector(V1.getNode());
4419 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Chris Lattner8a594482007-11-25 00:24:49 +00004421 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004422 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 Op = CommuteVectorShuffle(SVOp, DAG);
4424 SVOp = cast<ShuffleVectorSDNode>(Op);
4425 V1 = SVOp->getOperand(0);
4426 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004427 std::swap(V1IsSplat, V2IsSplat);
4428 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004429 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004430 }
4431
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4433 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004434 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004435 return V1;
4436 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4437 // the instruction selector will not match, so get a canonical MOVL with
4438 // swapped operands to undo the commute.
4439 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004440 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004441
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4443 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4444 X86::isUNPCKLMask(SVOp) ||
4445 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004446 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004447
Evan Cheng9bbbb982006-10-25 20:48:19 +00004448 if (V2IsSplat) {
4449 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004450 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004451 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 SDValue NewMask = NormalizeMask(SVOp, DAG);
4453 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4454 if (NSVOp != SVOp) {
4455 if (X86::isUNPCKLMask(NSVOp, true)) {
4456 return NewMask;
4457 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4458 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004459 }
4460 }
4461 }
4462
Evan Cheng9eca5e82006-10-25 21:49:50 +00004463 if (Commuted) {
4464 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004465 // FIXME: this seems wrong.
4466 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4467 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4468 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4469 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4470 X86::isUNPCKLMask(NewSVOp) ||
4471 X86::isUNPCKHMask(NewSVOp))
4472 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004473 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004474
Nate Begemanb9a47b82009-02-23 08:49:38 +00004475 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004476
4477 // Normalize the node to match x86 shuffle ops if needed
4478 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4479 return CommuteVectorShuffle(SVOp, DAG);
4480
4481 // Check for legal shuffle and return?
4482 SmallVector<int, 16> PermMask;
4483 SVOp->getMask(PermMask);
4484 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004485 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004486
Evan Cheng14b32e12007-12-11 01:46:18 +00004487 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004490 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004491 return NewOp;
4492 }
4493
Owen Anderson825b72b2009-08-11 20:47:22 +00004494 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004496 if (NewOp.getNode())
4497 return NewOp;
4498 }
Eric Christopherfd179292009-08-27 18:07:15 +00004499
Evan Chengace3c172008-07-22 21:13:36 +00004500 // Handle all 4 wide cases with a number of shuffles except for MMX.
4501 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004503
Dan Gohman475871a2008-07-27 21:46:04 +00004504 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004505}
4506
Dan Gohman475871a2008-07-27 21:46:04 +00004507SDValue
4508X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004509 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004510 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004511 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004512 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004513 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004514 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004516 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004517 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004518 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004519 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4520 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4521 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4523 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004524 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004526 Op.getOperand(0)),
4527 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004529 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004530 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004531 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004532 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004533 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004534 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4535 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004536 // result has a single use which is a store or a bitcast to i32. And in
4537 // the case of a store, it's not worth it if the index is a constant 0,
4538 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004539 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004540 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004541 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004542 if ((User->getOpcode() != ISD::STORE ||
4543 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4544 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004545 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004546 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004547 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4549 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004550 Op.getOperand(0)),
4551 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004552 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4553 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004554 // ExtractPS works with constant index.
4555 if (isa<ConstantSDNode>(Op.getOperand(1)))
4556 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004557 }
Dan Gohman475871a2008-07-27 21:46:04 +00004558 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004559}
4560
4561
Dan Gohman475871a2008-07-27 21:46:04 +00004562SDValue
4563X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004564 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004565 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004566
Evan Cheng62a3f152008-03-24 21:52:23 +00004567 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004568 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004569 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004570 return Res;
4571 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004572
Owen Andersone50ed302009-08-10 22:56:29 +00004573 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004574 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004575 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004576 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004577 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004578 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004579 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004580 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4581 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004582 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004584 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004585 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004586 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4587 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004588 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004589 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004591 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004592 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004593 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004594 if (Idx == 0)
4595 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004596
Evan Cheng0db9fe62006-04-25 20:13:52 +00004597 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004598 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004599 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004600 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004602 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004603 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004604 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004605 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4606 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4607 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004608 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004609 if (Idx == 0)
4610 return Op;
4611
4612 // UNPCKHPD the element to the lowest double word, then movsd.
4613 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4614 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004616 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004617 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004619 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004620 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621 }
4622
Dan Gohman475871a2008-07-27 21:46:04 +00004623 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004624}
4625
Dan Gohman475871a2008-07-27 21:46:04 +00004626SDValue
4627X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004628 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004629 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004630 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004631
Dan Gohman475871a2008-07-27 21:46:04 +00004632 SDValue N0 = Op.getOperand(0);
4633 SDValue N1 = Op.getOperand(1);
4634 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004635
Dan Gohman8a55ce42009-09-23 21:02:20 +00004636 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004637 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004638 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4639 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004640 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4641 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 if (N1.getValueType() != MVT::i32)
4643 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4644 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004645 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004646 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004647 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004648 // Bits [7:6] of the constant are the source select. This will always be
4649 // zero here. The DAG Combiner may combine an extract_elt index into these
4650 // bits. For example (insert (extract, 3), 2) could be matched by putting
4651 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004652 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004653 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004654 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004655 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004656 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004657 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004659 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004660 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004661 // PINSR* works with constant index.
4662 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004663 }
Dan Gohman475871a2008-07-27 21:46:04 +00004664 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004665}
4666
Dan Gohman475871a2008-07-27 21:46:04 +00004667SDValue
4668X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004669 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004670 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004671
4672 if (Subtarget->hasSSE41())
4673 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4674
Dan Gohman8a55ce42009-09-23 21:02:20 +00004675 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004676 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004677
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004678 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004679 SDValue N0 = Op.getOperand(0);
4680 SDValue N1 = Op.getOperand(1);
4681 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004682
Dan Gohman8a55ce42009-09-23 21:02:20 +00004683 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004684 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4685 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 if (N1.getValueType() != MVT::i32)
4687 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4688 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004689 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004690 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004691 }
Dan Gohman475871a2008-07-27 21:46:04 +00004692 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004693}
4694
Dan Gohman475871a2008-07-27 21:46:04 +00004695SDValue
4696X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004697 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 if (Op.getValueType() == MVT::v2f32)
4699 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4700 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4701 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004702 Op.getOperand(0))));
4703
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4705 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004706
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4708 EVT VT = MVT::v2i32;
4709 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004710 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 case MVT::v16i8:
4712 case MVT::v8i16:
4713 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004714 break;
4715 }
Dale Johannesenace16102009-02-03 19:33:06 +00004716 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4717 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004718}
4719
Bill Wendling056292f2008-09-16 21:48:12 +00004720// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4721// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4722// one of the above mentioned nodes. It has to be wrapped because otherwise
4723// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4724// be used to form addressing mode. These wrapped nodes will be selected
4725// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004726SDValue
4727X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004728 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004729
Chris Lattner41621a22009-06-26 19:22:52 +00004730 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4731 // global base reg.
4732 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004733 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004734 CodeModel::Model M = getTargetMachine().getCodeModel();
4735
Chris Lattner4f066492009-07-11 20:29:19 +00004736 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004737 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004738 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004739 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004740 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004741 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004742 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004743
Evan Cheng1606e8e2009-03-13 07:51:59 +00004744 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004745 CP->getAlignment(),
4746 CP->getOffset(), OpFlag);
4747 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004748 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004749 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004750 if (OpFlag) {
4751 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004752 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004753 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004754 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004755 }
4756
4757 return Result;
4758}
4759
Chris Lattner18c59872009-06-27 04:16:01 +00004760SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4761 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004762
Chris Lattner18c59872009-06-27 04:16:01 +00004763 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4764 // global base reg.
4765 unsigned char OpFlag = 0;
4766 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004767 CodeModel::Model M = getTargetMachine().getCodeModel();
4768
Chris Lattner4f066492009-07-11 20:29:19 +00004769 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004770 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004771 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004772 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004773 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004774 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004775 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004776
Chris Lattner18c59872009-06-27 04:16:01 +00004777 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4778 OpFlag);
4779 DebugLoc DL = JT->getDebugLoc();
4780 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004781
Chris Lattner18c59872009-06-27 04:16:01 +00004782 // With PIC, the address is actually $g + Offset.
4783 if (OpFlag) {
4784 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4785 DAG.getNode(X86ISD::GlobalBaseReg,
4786 DebugLoc::getUnknownLoc(), getPointerTy()),
4787 Result);
4788 }
Eric Christopherfd179292009-08-27 18:07:15 +00004789
Chris Lattner18c59872009-06-27 04:16:01 +00004790 return Result;
4791}
4792
4793SDValue
4794X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4795 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004796
Chris Lattner18c59872009-06-27 04:16:01 +00004797 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4798 // global base reg.
4799 unsigned char OpFlag = 0;
4800 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004801 CodeModel::Model M = getTargetMachine().getCodeModel();
4802
Chris Lattner4f066492009-07-11 20:29:19 +00004803 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004804 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004805 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004806 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004807 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004808 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004809 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004810
Chris Lattner18c59872009-06-27 04:16:01 +00004811 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004812
Chris Lattner18c59872009-06-27 04:16:01 +00004813 DebugLoc DL = Op.getDebugLoc();
4814 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004815
4816
Chris Lattner18c59872009-06-27 04:16:01 +00004817 // With PIC, the address is actually $g + Offset.
4818 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004819 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004820 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4821 DAG.getNode(X86ISD::GlobalBaseReg,
4822 DebugLoc::getUnknownLoc(),
4823 getPointerTy()),
4824 Result);
4825 }
Eric Christopherfd179292009-08-27 18:07:15 +00004826
Chris Lattner18c59872009-06-27 04:16:01 +00004827 return Result;
4828}
4829
Dan Gohman475871a2008-07-27 21:46:04 +00004830SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004831X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004832 // Create the TargetBlockAddressAddress node.
4833 unsigned char OpFlags =
4834 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004835 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004836 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4837 DebugLoc dl = Op.getDebugLoc();
4838 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4839 /*isTarget=*/true, OpFlags);
4840
Dan Gohmanf705adb2009-10-30 01:28:02 +00004841 if (Subtarget->isPICStyleRIPRel() &&
4842 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004843 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4844 else
4845 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004846
Dan Gohman29cbade2009-11-20 23:18:13 +00004847 // With PIC, the address is actually $g + Offset.
4848 if (isGlobalRelativeToPICBase(OpFlags)) {
4849 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4850 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4851 Result);
4852 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004853
4854 return Result;
4855}
4856
4857SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004858X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004859 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004860 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004861 // Create the TargetGlobalAddress node, folding in the constant
4862 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004863 unsigned char OpFlags =
4864 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004865 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004866 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004867 if (OpFlags == X86II::MO_NO_FLAG &&
4868 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004869 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004870 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004871 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004872 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004873 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004874 }
Eric Christopherfd179292009-08-27 18:07:15 +00004875
Chris Lattner4f066492009-07-11 20:29:19 +00004876 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004877 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004878 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4879 else
4880 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004881
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004882 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004883 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004884 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4885 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004886 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004887 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004888
Chris Lattner36c25012009-07-10 07:34:39 +00004889 // For globals that require a load from a stub to get the address, emit the
4890 // load.
4891 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004892 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004893 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004894
Dan Gohman6520e202008-10-18 02:06:02 +00004895 // If there was a non-zero offset that we didn't fold, create an explicit
4896 // addition for it.
4897 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004898 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004899 DAG.getConstant(Offset, getPointerTy()));
4900
Evan Cheng0db9fe62006-04-25 20:13:52 +00004901 return Result;
4902}
4903
Evan Chengda43bcf2008-09-24 00:05:32 +00004904SDValue
4905X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4906 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004907 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004908 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004909}
4910
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004911static SDValue
4912GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004913 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004914 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004915 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004917 DebugLoc dl = GA->getDebugLoc();
4918 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4919 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004920 GA->getOffset(),
4921 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004922 if (InFlag) {
4923 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004924 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004925 } else {
4926 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004927 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004928 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004929
4930 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
4931 MFI->setHasCalls(true);
4932
Rafael Espindola15f1b662009-04-24 12:59:40 +00004933 SDValue Flag = Chain.getValue(1);
4934 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004935}
4936
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004937// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004938static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004939LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004940 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004942 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4943 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004944 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004945 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004946 PtrVT), InFlag);
4947 InFlag = Chain.getValue(1);
4948
Chris Lattnerb903bed2009-06-26 21:20:29 +00004949 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004950}
4951
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004952// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004953static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004954LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004955 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004956 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4957 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004958}
4959
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004960// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4961// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004962static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004963 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004964 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004965 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004966 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004967 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4968 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004969 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004971
4972 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4973 NULL, 0);
4974
Chris Lattnerb903bed2009-06-26 21:20:29 +00004975 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004976 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4977 // initialexec.
4978 unsigned WrapperKind = X86ISD::Wrapper;
4979 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004980 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004981 } else if (is64Bit) {
4982 assert(model == TLSModel::InitialExec);
4983 OperandFlags = X86II::MO_GOTTPOFF;
4984 WrapperKind = X86ISD::WrapperRIP;
4985 } else {
4986 assert(model == TLSModel::InitialExec);
4987 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004988 }
Eric Christopherfd179292009-08-27 18:07:15 +00004989
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004990 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4991 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004992 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004993 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004994 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004995
Rafael Espindola9a580232009-02-27 13:37:18 +00004996 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004997 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004998 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004999
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005000 // The address of the thread local variable is the add of the thread
5001 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005002 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005003}
5004
Dan Gohman475871a2008-07-27 21:46:04 +00005005SDValue
5006X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005007 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005008 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005009 assert(Subtarget->isTargetELF() &&
5010 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005011 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005012 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005013
Chris Lattnerb903bed2009-06-26 21:20:29 +00005014 // If GV is an alias then use the aliasee for determining
5015 // thread-localness.
5016 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5017 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005018
Chris Lattnerb903bed2009-06-26 21:20:29 +00005019 TLSModel::Model model = getTLSModel(GV,
5020 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005021
Chris Lattnerb903bed2009-06-26 21:20:29 +00005022 switch (model) {
5023 case TLSModel::GeneralDynamic:
5024 case TLSModel::LocalDynamic: // not implemented
5025 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005026 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005027 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005028
Chris Lattnerb903bed2009-06-26 21:20:29 +00005029 case TLSModel::InitialExec:
5030 case TLSModel::LocalExec:
5031 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5032 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005033 }
Eric Christopherfd179292009-08-27 18:07:15 +00005034
Torok Edwinc23197a2009-07-14 16:55:14 +00005035 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005036 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005037}
5038
Evan Cheng0db9fe62006-04-25 20:13:52 +00005039
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005040/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005041/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005042SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005043 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005044 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005045 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005046 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005047 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005048 SDValue ShOpLo = Op.getOperand(0);
5049 SDValue ShOpHi = Op.getOperand(1);
5050 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005051 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005053 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005054
Dan Gohman475871a2008-07-27 21:46:04 +00005055 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005056 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005057 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5058 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005059 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005060 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5061 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005062 }
Evan Chenge3413162006-01-09 18:33:28 +00005063
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5065 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005066 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005067 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005068
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005070 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005071 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5072 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005073
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005074 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005075 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5076 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005077 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005078 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5079 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005080 }
5081
Dan Gohman475871a2008-07-27 21:46:04 +00005082 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005083 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084}
Evan Chenga3195e82006-01-12 22:54:21 +00005085
Dan Gohman475871a2008-07-27 21:46:04 +00005086SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005087 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005088
5089 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005091 return Op;
5092 }
5093 return SDValue();
5094 }
5095
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005097 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Eli Friedman36df4992009-05-27 00:47:34 +00005099 // These are really Legal; return the operand so the caller accepts it as
5100 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005102 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005104 Subtarget->is64Bit()) {
5105 return Op;
5106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005107
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005108 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005109 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005110 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005111 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005112 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005113 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005114 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005115 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005116 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5117}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005118
Owen Andersone50ed302009-08-10 22:56:29 +00005119SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005120 SDValue StackSlot,
5121 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005122 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005123 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005124 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005125 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005126 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005128 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005130 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005131 Ops.push_back(Chain);
5132 Ops.push_back(StackSlot);
5133 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00005134 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00005135 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005137 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005138 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005139 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005140
5141 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5142 // shouldn't be necessary except that RFP cannot be live across
5143 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005144 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005145 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005146 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005147 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005148 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005149 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005151 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152 Ops.push_back(DAG.getValueType(Op.getValueType()));
5153 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005154 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5155 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005156 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005157 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005158
Evan Cheng0db9fe62006-04-25 20:13:52 +00005159 return Result;
5160}
5161
Bill Wendling8b8a6362009-01-17 03:56:04 +00005162// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5163SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5164 // This algorithm is not obvious. Here it is in C code, more or less:
5165 /*
5166 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5167 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5168 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005169
Bill Wendling8b8a6362009-01-17 03:56:04 +00005170 // Copy ints to xmm registers.
5171 __m128i xh = _mm_cvtsi32_si128( hi );
5172 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005173
Bill Wendling8b8a6362009-01-17 03:56:04 +00005174 // Combine into low half of a single xmm register.
5175 __m128i x = _mm_unpacklo_epi32( xh, xl );
5176 __m128d d;
5177 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005178
Bill Wendling8b8a6362009-01-17 03:56:04 +00005179 // Merge in appropriate exponents to give the integer bits the right
5180 // magnitude.
5181 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005182
Bill Wendling8b8a6362009-01-17 03:56:04 +00005183 // Subtract away the biases to deal with the IEEE-754 double precision
5184 // implicit 1.
5185 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005186
Bill Wendling8b8a6362009-01-17 03:56:04 +00005187 // All conversions up to here are exact. The correctly rounded result is
5188 // calculated using the current rounding mode using the following
5189 // horizontal add.
5190 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5191 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5192 // store doesn't really need to be here (except
5193 // maybe to zero the other double)
5194 return sd;
5195 }
5196 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005197
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005198 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005199 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005200
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005201 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005202 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005203 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5204 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5205 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5206 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005207 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005208 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005209
Bill Wendling8b8a6362009-01-17 03:56:04 +00005210 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005211 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005212 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005213 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005214 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005215 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005216 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005217
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5219 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005220 Op.getOperand(0),
5221 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5223 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005224 Op.getOperand(0),
5225 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5227 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005228 PseudoSourceValue::getConstantPool(), 0,
5229 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005230 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5231 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5232 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005233 PseudoSourceValue::getConstantPool(), 0,
5234 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005236
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005237 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005238 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005239 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5240 DAG.getUNDEF(MVT::v2f64), ShufMask);
5241 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5242 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005243 DAG.getIntPtrConstant(0));
5244}
5245
Bill Wendling8b8a6362009-01-17 03:56:04 +00005246// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5247SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005248 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005249 // FP constant to bias correct the final result.
5250 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005252
5253 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5255 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005256 Op.getOperand(0),
5257 DAG.getIntPtrConstant(0)));
5258
Owen Anderson825b72b2009-08-11 20:47:22 +00005259 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5260 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005261 DAG.getIntPtrConstant(0));
5262
5263 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5265 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005266 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 MVT::v2f64, Load)),
5268 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005269 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 MVT::v2f64, Bias)));
5271 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5272 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005273 DAG.getIntPtrConstant(0));
5274
5275 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005277
5278 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005279 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005280
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005282 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005283 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005285 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005286 }
5287
5288 // Handle final rounding.
5289 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005290}
5291
5292SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005293 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005294 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005295
Evan Chenga06ec9e2009-01-19 08:08:22 +00005296 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5297 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5298 // the optimization here.
5299 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005300 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005301
Owen Andersone50ed302009-08-10 22:56:29 +00005302 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005304 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005306 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005307
Bill Wendling8b8a6362009-01-17 03:56:04 +00005308 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005310 return LowerUINT_TO_FP_i32(Op, DAG);
5311 }
5312
Owen Anderson825b72b2009-08-11 20:47:22 +00005313 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005314
5315 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005316 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005317 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5318 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5319 getPointerTy(), StackSlot, WordOff);
5320 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5321 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005323 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005325}
5326
Dan Gohman475871a2008-07-27 21:46:04 +00005327std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005328FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005329 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005330
Owen Andersone50ed302009-08-10 22:56:29 +00005331 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005332
5333 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5335 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005336 }
5337
Owen Anderson825b72b2009-08-11 20:47:22 +00005338 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5339 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005340 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005342 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005344 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005345 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005346 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005347 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005348 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005349 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005350
Evan Cheng87c89352007-10-15 20:11:21 +00005351 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5352 // stack slot.
5353 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005354 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005355 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005357
Evan Cheng0db9fe62006-04-25 20:13:52 +00005358 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005359 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005360 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005361 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5362 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5363 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005364 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005365
Dan Gohman475871a2008-07-27 21:46:04 +00005366 SDValue Chain = DAG.getEntryNode();
5367 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005368 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005370 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005371 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005374 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5375 };
Dale Johannesenace16102009-02-03 19:33:06 +00005376 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005377 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005378 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005379 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5380 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005381
Evan Cheng0db9fe62006-04-25 20:13:52 +00005382 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005383 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005385
Chris Lattner27a6c732007-11-24 07:07:01 +00005386 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005387}
5388
Dan Gohman475871a2008-07-27 21:46:04 +00005389SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005390 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005391 if (Op.getValueType() == MVT::v2i32 &&
5392 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005393 return Op;
5394 }
5395 return SDValue();
5396 }
5397
Eli Friedman948e95a2009-05-23 09:59:16 +00005398 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005399 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005400 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5401 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005402
Chris Lattner27a6c732007-11-24 07:07:01 +00005403 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005404 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005405 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005406}
5407
Eli Friedman948e95a2009-05-23 09:59:16 +00005408SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5409 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5410 SDValue FIST = Vals.first, StackSlot = Vals.second;
5411 assert(FIST.getNode() && "Unexpected failure");
5412
5413 // Load the result.
5414 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5415 FIST, StackSlot, NULL, 0);
5416}
5417
Dan Gohman475871a2008-07-27 21:46:04 +00005418SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005419 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005420 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005421 EVT VT = Op.getValueType();
5422 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005423 if (VT.isVector())
5424 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005425 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005427 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005428 CV.push_back(C);
5429 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005430 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005431 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005432 CV.push_back(C);
5433 CV.push_back(C);
5434 CV.push_back(C);
5435 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005436 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005437 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005438 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005439 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005440 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005441 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005442 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005443}
5444
Dan Gohman475871a2008-07-27 21:46:04 +00005445SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005446 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005447 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005448 EVT VT = Op.getValueType();
5449 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005450 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005451 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005452 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005454 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005455 CV.push_back(C);
5456 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005457 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005458 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005459 CV.push_back(C);
5460 CV.push_back(C);
5461 CV.push_back(C);
5462 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005463 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005464 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005465 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005466 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005467 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005468 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005469 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005470 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5472 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005473 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005474 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005475 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005476 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005477 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005478}
5479
Dan Gohman475871a2008-07-27 21:46:04 +00005480SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005481 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005482 SDValue Op0 = Op.getOperand(0);
5483 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005484 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005485 EVT VT = Op.getValueType();
5486 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005487
5488 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005489 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005490 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005491 SrcVT = VT;
5492 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005493 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005494 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005495 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005496 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005497 }
5498
5499 // At this point the operands and the result should have the same
5500 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005501
Evan Cheng68c47cb2007-01-05 07:55:56 +00005502 // First get the sign bit of second operand.
5503 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005505 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5506 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005507 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005508 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5509 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5510 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5511 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005512 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005513 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005514 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005515 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005516 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005517 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005518 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005519
5520 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005521 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 // Op0 is MVT::f32, Op1 is MVT::f64.
5523 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5524 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5525 DAG.getConstant(32, MVT::i32));
5526 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5527 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005528 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005529 }
5530
Evan Cheng73d6cf12007-01-05 21:37:56 +00005531 // Clear first operand sign bit.
5532 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005534 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5535 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005536 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005537 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5538 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5539 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5540 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005541 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005542 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005543 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005544 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005545 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005546 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005547 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005548
5549 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005550 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005551}
5552
Dan Gohman076aee32009-03-04 19:44:21 +00005553/// Emit nodes that will be selected as "test Op0,Op0", or something
5554/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005555SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5556 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005557 DebugLoc dl = Op.getDebugLoc();
5558
Dan Gohman31125812009-03-07 01:58:32 +00005559 // CF and OF aren't always set the way we want. Determine which
5560 // of these we need.
5561 bool NeedCF = false;
5562 bool NeedOF = false;
5563 switch (X86CC) {
5564 case X86::COND_A: case X86::COND_AE:
5565 case X86::COND_B: case X86::COND_BE:
5566 NeedCF = true;
5567 break;
5568 case X86::COND_G: case X86::COND_GE:
5569 case X86::COND_L: case X86::COND_LE:
5570 case X86::COND_O: case X86::COND_NO:
5571 NeedOF = true;
5572 break;
5573 default: break;
5574 }
5575
Dan Gohman076aee32009-03-04 19:44:21 +00005576 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005577 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5578 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5579 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005580 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005581 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005582 switch (Op.getNode()->getOpcode()) {
5583 case ISD::ADD:
5584 // Due to an isel shortcoming, be conservative if this add is likely to
5585 // be selected as part of a load-modify-store instruction. When the root
5586 // node in a match is a store, isel doesn't know how to remap non-chain
5587 // non-flag uses of other nodes in the match, such as the ADD in this
5588 // case. This leads to the ADD being left around and reselected, with
5589 // the result being two adds in the output.
5590 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5591 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5592 if (UI->getOpcode() == ISD::STORE)
5593 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005594 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005595 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5596 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005597 if (C->getAPIntValue() == 1) {
5598 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005599 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005600 break;
5601 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005602 // An add of negative one (subtract of one) will be selected as a DEC.
5603 if (C->getAPIntValue().isAllOnesValue()) {
5604 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005605 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005606 break;
5607 }
5608 }
Dan Gohman076aee32009-03-04 19:44:21 +00005609 // Otherwise use a regular EFLAGS-setting add.
5610 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005611 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005612 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005613 case ISD::AND: {
5614 // If the primary and result isn't used, don't bother using X86ISD::AND,
5615 // because a TEST instruction will be better.
5616 bool NonFlagUse = false;
5617 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5618 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5619 if (UI->getOpcode() != ISD::BRCOND &&
5620 UI->getOpcode() != ISD::SELECT &&
5621 UI->getOpcode() != ISD::SETCC) {
5622 NonFlagUse = true;
5623 break;
5624 }
5625 if (!NonFlagUse)
5626 break;
5627 }
5628 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005629 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005630 case ISD::OR:
5631 case ISD::XOR:
5632 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005633 // likely to be selected as part of a load-modify-store instruction.
5634 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5635 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5636 if (UI->getOpcode() == ISD::STORE)
5637 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005638 // Otherwise use a regular EFLAGS-setting instruction.
5639 switch (Op.getNode()->getOpcode()) {
5640 case ISD::SUB: Opcode = X86ISD::SUB; break;
5641 case ISD::OR: Opcode = X86ISD::OR; break;
5642 case ISD::XOR: Opcode = X86ISD::XOR; break;
5643 case ISD::AND: Opcode = X86ISD::AND; break;
5644 default: llvm_unreachable("unexpected operator!");
5645 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005646 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005647 break;
5648 case X86ISD::ADD:
5649 case X86ISD::SUB:
5650 case X86ISD::INC:
5651 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005652 case X86ISD::OR:
5653 case X86ISD::XOR:
5654 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005655 return SDValue(Op.getNode(), 1);
5656 default:
5657 default_case:
5658 break;
5659 }
5660 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005662 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005663 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005664 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005665 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005666 DAG.ReplaceAllUsesWith(Op, New);
5667 return SDValue(New.getNode(), 1);
5668 }
5669 }
5670
5671 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005673 DAG.getConstant(0, Op.getValueType()));
5674}
5675
5676/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5677/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005678SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5679 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005680 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5681 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005682 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005683
5684 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005686}
5687
Dan Gohman475871a2008-07-27 21:46:04 +00005688SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005690 SDValue Op0 = Op.getOperand(0);
5691 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005692 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005693 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005694
Dan Gohmane5af2d32009-01-29 01:59:02 +00005695 // Lower (X & (1 << N)) == 0 to BT(X, N).
5696 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5697 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005698 if (Op0.getOpcode() == ISD::AND &&
5699 Op0.hasOneUse() &&
5700 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005701 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005702 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005703 SDValue LHS, RHS;
5704 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5705 if (ConstantSDNode *Op010C =
5706 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5707 if (Op010C->getZExtValue() == 1) {
5708 LHS = Op0.getOperand(0);
5709 RHS = Op0.getOperand(1).getOperand(1);
5710 }
5711 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5712 if (ConstantSDNode *Op000C =
5713 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5714 if (Op000C->getZExtValue() == 1) {
5715 LHS = Op0.getOperand(1);
5716 RHS = Op0.getOperand(0).getOperand(1);
5717 }
5718 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5719 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5720 SDValue AndLHS = Op0.getOperand(0);
5721 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5722 LHS = AndLHS.getOperand(0);
5723 RHS = AndLHS.getOperand(1);
5724 }
5725 }
Evan Cheng0488db92007-09-25 01:57:46 +00005726
Dan Gohmane5af2d32009-01-29 01:59:02 +00005727 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005728 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5729 // instruction. Since the shift amount is in-range-or-undefined, we know
5730 // that doing a bittest on the i16 value is ok. We extend to i32 because
5731 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 if (LHS.getValueType() == MVT::i8)
5733 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005734
5735 // If the operand types disagree, extend the shift amount to match. Since
5736 // BT ignores high bits (like shifts) we can use anyextend.
5737 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005738 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005739
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005741 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5743 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005744 }
5745 }
5746
5747 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5748 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005749 if (X86CC == X86::COND_INVALID)
5750 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005751
Dan Gohman31125812009-03-07 01:58:32 +00005752 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005753
5754 // Use sbb x, x to materialize carry bit into a GPR.
Evan Chengd7760a42009-12-15 03:07:11 +00005755 // FIXME: Temporarily disabled since it breaks self-hosting. It's apparently
5756 // miscompiling ARMISelDAGToDAG.cpp.
5757 if (0 && !isFP && X86CC == X86::COND_B) {
Evan Chengad9c0a32009-12-15 00:53:42 +00005758 return DAG.getNode(ISD::AND, dl, MVT::i8,
5759 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5760 DAG.getConstant(X86CC, MVT::i8), Cond),
5761 DAG.getConstant(1, MVT::i8));
5762 }
5763
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5765 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005766}
5767
Dan Gohman475871a2008-07-27 21:46:04 +00005768SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5769 SDValue Cond;
5770 SDValue Op0 = Op.getOperand(0);
5771 SDValue Op1 = Op.getOperand(1);
5772 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005773 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005774 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5775 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005776 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005777
5778 if (isFP) {
5779 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005780 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5782 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005783 bool Swap = false;
5784
5785 switch (SetCCOpcode) {
5786 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005787 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005788 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005789 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005790 case ISD::SETGT: Swap = true; // Fallthrough
5791 case ISD::SETLT:
5792 case ISD::SETOLT: SSECC = 1; break;
5793 case ISD::SETOGE:
5794 case ISD::SETGE: Swap = true; // Fallthrough
5795 case ISD::SETLE:
5796 case ISD::SETOLE: SSECC = 2; break;
5797 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005798 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005799 case ISD::SETNE: SSECC = 4; break;
5800 case ISD::SETULE: Swap = true;
5801 case ISD::SETUGE: SSECC = 5; break;
5802 case ISD::SETULT: Swap = true;
5803 case ISD::SETUGT: SSECC = 6; break;
5804 case ISD::SETO: SSECC = 7; break;
5805 }
5806 if (Swap)
5807 std::swap(Op0, Op1);
5808
Nate Begemanfb8ead02008-07-25 19:05:58 +00005809 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005810 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005811 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005812 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5814 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005815 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005816 }
5817 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005818 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5820 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005821 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005822 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005823 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005824 }
5825 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005827 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005828
Nate Begeman30a0de92008-07-17 16:51:19 +00005829 // We are handling one of the integer comparisons here. Since SSE only has
5830 // GT and EQ comparisons for integer, swapping operands and multiple
5831 // operations may be required for some comparisons.
5832 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5833 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005834
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005836 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 case MVT::v8i8:
5838 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5839 case MVT::v4i16:
5840 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5841 case MVT::v2i32:
5842 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5843 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005844 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005845
Nate Begeman30a0de92008-07-17 16:51:19 +00005846 switch (SetCCOpcode) {
5847 default: break;
5848 case ISD::SETNE: Invert = true;
5849 case ISD::SETEQ: Opc = EQOpc; break;
5850 case ISD::SETLT: Swap = true;
5851 case ISD::SETGT: Opc = GTOpc; break;
5852 case ISD::SETGE: Swap = true;
5853 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5854 case ISD::SETULT: Swap = true;
5855 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5856 case ISD::SETUGE: Swap = true;
5857 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5858 }
5859 if (Swap)
5860 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005861
Nate Begeman30a0de92008-07-17 16:51:19 +00005862 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5863 // bits of the inputs before performing those operations.
5864 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005865 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005866 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5867 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005868 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005869 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5870 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005871 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5872 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005873 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005874
Dale Johannesenace16102009-02-03 19:33:06 +00005875 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005876
5877 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005878 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005879 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005880
Nate Begeman30a0de92008-07-17 16:51:19 +00005881 return Result;
5882}
Evan Cheng0488db92007-09-25 01:57:46 +00005883
Evan Cheng370e5342008-12-03 08:38:43 +00005884// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005885static bool isX86LogicalCmp(SDValue Op) {
5886 unsigned Opc = Op.getNode()->getOpcode();
5887 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5888 return true;
5889 if (Op.getResNo() == 1 &&
5890 (Opc == X86ISD::ADD ||
5891 Opc == X86ISD::SUB ||
5892 Opc == X86ISD::SMUL ||
5893 Opc == X86ISD::UMUL ||
5894 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005895 Opc == X86ISD::DEC ||
5896 Opc == X86ISD::OR ||
5897 Opc == X86ISD::XOR ||
5898 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005899 return true;
5900
5901 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005902}
5903
Dan Gohman475871a2008-07-27 21:46:04 +00005904SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005905 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005906 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005907 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005908 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005909
Dan Gohman1a492952009-10-20 16:22:37 +00005910 if (Cond.getOpcode() == ISD::SETCC) {
5911 SDValue NewCond = LowerSETCC(Cond, DAG);
5912 if (NewCond.getNode())
5913 Cond = NewCond;
5914 }
Evan Cheng734503b2006-09-11 02:19:56 +00005915
Evan Chengad9c0a32009-12-15 00:53:42 +00005916 // Look pass (and (setcc_carry (cmp ...)), 1).
5917 if (Cond.getOpcode() == ISD::AND &&
5918 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
5919 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
5920 if (C && C->getAPIntValue() == 1)
5921 Cond = Cond.getOperand(0);
5922 }
5923
Evan Cheng3f41d662007-10-08 22:16:29 +00005924 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5925 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00005926 if (Cond.getOpcode() == X86ISD::SETCC ||
5927 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00005928 CC = Cond.getOperand(0);
5929
Dan Gohman475871a2008-07-27 21:46:04 +00005930 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005931 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005932 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005933
Evan Cheng3f41d662007-10-08 22:16:29 +00005934 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005935 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005936 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005937 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005938
Chris Lattnerd1980a52009-03-12 06:52:53 +00005939 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5940 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005941 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005942 addTest = false;
5943 }
5944 }
5945
5946 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005948 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005949 }
5950
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005952 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005953 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5954 // condition is true.
5955 Ops.push_back(Op.getOperand(2));
5956 Ops.push_back(Op.getOperand(1));
5957 Ops.push_back(CC);
5958 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005959 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005960}
5961
Evan Cheng370e5342008-12-03 08:38:43 +00005962// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5963// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5964// from the AND / OR.
5965static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5966 Opc = Op.getOpcode();
5967 if (Opc != ISD::OR && Opc != ISD::AND)
5968 return false;
5969 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5970 Op.getOperand(0).hasOneUse() &&
5971 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5972 Op.getOperand(1).hasOneUse());
5973}
5974
Evan Cheng961d6d42009-02-02 08:19:07 +00005975// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5976// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005977static bool isXor1OfSetCC(SDValue Op) {
5978 if (Op.getOpcode() != ISD::XOR)
5979 return false;
5980 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5981 if (N1C && N1C->getAPIntValue() == 1) {
5982 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5983 Op.getOperand(0).hasOneUse();
5984 }
5985 return false;
5986}
5987
Dan Gohman475871a2008-07-27 21:46:04 +00005988SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005989 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005990 SDValue Chain = Op.getOperand(0);
5991 SDValue Cond = Op.getOperand(1);
5992 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005993 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005994 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005995
Dan Gohman1a492952009-10-20 16:22:37 +00005996 if (Cond.getOpcode() == ISD::SETCC) {
5997 SDValue NewCond = LowerSETCC(Cond, DAG);
5998 if (NewCond.getNode())
5999 Cond = NewCond;
6000 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006001#if 0
6002 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006003 else if (Cond.getOpcode() == X86ISD::ADD ||
6004 Cond.getOpcode() == X86ISD::SUB ||
6005 Cond.getOpcode() == X86ISD::SMUL ||
6006 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006007 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006008#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006009
Evan Chengad9c0a32009-12-15 00:53:42 +00006010 // Look pass (and (setcc_carry (cmp ...)), 1).
6011 if (Cond.getOpcode() == ISD::AND &&
6012 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6013 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6014 if (C && C->getAPIntValue() == 1)
6015 Cond = Cond.getOperand(0);
6016 }
6017
Evan Cheng3f41d662007-10-08 22:16:29 +00006018 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6019 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006020 if (Cond.getOpcode() == X86ISD::SETCC ||
6021 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006022 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006023
Dan Gohman475871a2008-07-27 21:46:04 +00006024 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006025 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006026 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006027 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006028 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006029 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006030 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006031 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006032 default: break;
6033 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006034 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006035 // These can only come from an arithmetic instruction with overflow,
6036 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006037 Cond = Cond.getNode()->getOperand(1);
6038 addTest = false;
6039 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006040 }
Evan Cheng0488db92007-09-25 01:57:46 +00006041 }
Evan Cheng370e5342008-12-03 08:38:43 +00006042 } else {
6043 unsigned CondOpc;
6044 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6045 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006046 if (CondOpc == ISD::OR) {
6047 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6048 // two branches instead of an explicit OR instruction with a
6049 // separate test.
6050 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006051 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006052 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006053 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006054 Chain, Dest, CC, Cmp);
6055 CC = Cond.getOperand(1).getOperand(0);
6056 Cond = Cmp;
6057 addTest = false;
6058 }
6059 } else { // ISD::AND
6060 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6061 // two branches instead of an explicit AND instruction with a
6062 // separate test. However, we only do this if this block doesn't
6063 // have a fall-through edge, because this requires an explicit
6064 // jmp when the condition is false.
6065 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006066 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006067 Op.getNode()->hasOneUse()) {
6068 X86::CondCode CCode =
6069 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6070 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006071 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006072 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6073 // Look for an unconditional branch following this conditional branch.
6074 // We need this because we need to reverse the successors in order
6075 // to implement FCMP_OEQ.
6076 if (User.getOpcode() == ISD::BR) {
6077 SDValue FalseBB = User.getOperand(1);
6078 SDValue NewBR =
6079 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6080 assert(NewBR == User);
6081 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006082
Dale Johannesene4d209d2009-02-03 20:21:25 +00006083 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006084 Chain, Dest, CC, Cmp);
6085 X86::CondCode CCode =
6086 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6087 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006088 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006089 Cond = Cmp;
6090 addTest = false;
6091 }
6092 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006093 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006094 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6095 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6096 // It should be transformed during dag combiner except when the condition
6097 // is set by a arithmetics with overflow node.
6098 X86::CondCode CCode =
6099 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6100 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006101 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006102 Cond = Cond.getOperand(0).getOperand(1);
6103 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006104 }
Evan Cheng0488db92007-09-25 01:57:46 +00006105 }
6106
6107 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006108 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006109 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006110 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006111 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006112 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006113}
6114
Anton Korobeynikove060b532007-04-17 19:34:00 +00006115
6116// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6117// Calls to _alloca is needed to probe the stack when allocating more than 4k
6118// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6119// that the guard pages used by the OS virtual memory manager are allocated in
6120// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006121SDValue
6122X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006123 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006124 assert(Subtarget->isTargetCygMing() &&
6125 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006126 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006127
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006128 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006129 SDValue Chain = Op.getOperand(0);
6130 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006131 // FIXME: Ensure alignment here
6132
Dan Gohman475871a2008-07-27 21:46:04 +00006133 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006134
Owen Andersone50ed302009-08-10 22:56:29 +00006135 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006136 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006137
Chris Lattnere563bbc2008-10-11 22:08:30 +00006138 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006139
Dale Johannesendd64c412009-02-04 00:33:20 +00006140 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006141 Flag = Chain.getValue(1);
6142
Owen Anderson825b72b2009-08-11 20:47:22 +00006143 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006144 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006145 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006146 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006147 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006148 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006149 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006150 Flag = Chain.getValue(1);
6151
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006152 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006153 DAG.getIntPtrConstant(0, true),
6154 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006155 Flag);
6156
Dale Johannesendd64c412009-02-04 00:33:20 +00006157 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006158
Dan Gohman475871a2008-07-27 21:46:04 +00006159 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006160 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006161}
6162
Dan Gohman475871a2008-07-27 21:46:04 +00006163SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006164X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006165 SDValue Chain,
6166 SDValue Dst, SDValue Src,
6167 SDValue Size, unsigned Align,
6168 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006169 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006170 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006171
Bill Wendling6f287b22008-09-30 21:22:07 +00006172 // If not DWORD aligned or size is more than the threshold, call the library.
6173 // The libc version is likely to be faster for these cases. It can use the
6174 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006175 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006176 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006177 ConstantSize->getZExtValue() >
6178 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006179 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006180
6181 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006182 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006183
Bill Wendling6158d842008-10-01 00:59:58 +00006184 if (const char *bzeroEntry = V &&
6185 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006186 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006187 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006188 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006189 TargetLowering::ArgListEntry Entry;
6190 Entry.Node = Dst;
6191 Entry.Ty = IntPtrTy;
6192 Args.push_back(Entry);
6193 Entry.Node = Size;
6194 Args.push_back(Entry);
6195 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006196 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6197 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006198 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006199 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006200 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006201 }
6202
Dan Gohman707e0182008-04-12 04:36:06 +00006203 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006204 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006205 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006206
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006207 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006208 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006209 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006210 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006211 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006212 unsigned BytesLeft = 0;
6213 bool TwoRepStos = false;
6214 if (ValC) {
6215 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006216 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006217
Evan Cheng0db9fe62006-04-25 20:13:52 +00006218 // If the value is a constant, then we can potentially use larger sets.
6219 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006220 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006221 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006222 ValReg = X86::AX;
6223 Val = (Val << 8) | Val;
6224 break;
6225 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006226 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006227 ValReg = X86::EAX;
6228 Val = (Val << 8) | Val;
6229 Val = (Val << 16) | Val;
6230 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006231 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006232 ValReg = X86::RAX;
6233 Val = (Val << 32) | Val;
6234 }
6235 break;
6236 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006238 ValReg = X86::AL;
6239 Count = DAG.getIntPtrConstant(SizeVal);
6240 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006241 }
6242
Owen Anderson825b72b2009-08-11 20:47:22 +00006243 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006244 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006245 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6246 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006247 }
6248
Dale Johannesen0f502f62009-02-03 22:26:09 +00006249 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006250 InFlag);
6251 InFlag = Chain.getValue(1);
6252 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006253 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006254 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006255 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006256 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006257 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006258
Scott Michelfdc40a02009-02-17 22:15:04 +00006259 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006260 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006261 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006262 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006263 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006264 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006265 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006266 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006267
Owen Anderson825b72b2009-08-11 20:47:22 +00006268 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006269 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006270 Ops.push_back(Chain);
6271 Ops.push_back(DAG.getValueType(AVT));
6272 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006273 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006274
Evan Cheng0db9fe62006-04-25 20:13:52 +00006275 if (TwoRepStos) {
6276 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006277 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006278 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006279 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006280 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6281 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006282 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006283 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006284 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006285 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006286 Ops.clear();
6287 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006288 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006289 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006290 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006291 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006292 // Handle the last 1 - 7 bytes.
6293 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006294 EVT AddrVT = Dst.getValueType();
6295 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006296
Dale Johannesen0f502f62009-02-03 22:26:09 +00006297 Chain = DAG.getMemset(Chain, dl,
6298 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006299 DAG.getConstant(Offset, AddrVT)),
6300 Src,
6301 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006302 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006303 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006304
Dan Gohman707e0182008-04-12 04:36:06 +00006305 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006306 return Chain;
6307}
Evan Cheng11e15b32006-04-03 20:53:28 +00006308
Dan Gohman475871a2008-07-27 21:46:04 +00006309SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006310X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006311 SDValue Chain, SDValue Dst, SDValue Src,
6312 SDValue Size, unsigned Align,
6313 bool AlwaysInline,
6314 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006315 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006316 // This requires the copy size to be a constant, preferrably
6317 // within a subtarget-specific limit.
6318 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6319 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006320 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006321 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006322 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006323 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006324
Evan Cheng1887c1c2008-08-21 21:00:15 +00006325 /// If not DWORD aligned, call the library.
6326 if ((Align & 3) != 0)
6327 return SDValue();
6328
6329 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006330 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006331 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006332 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006333
Duncan Sands83ec4b62008-06-06 12:08:01 +00006334 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006335 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006336 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006337 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006338
Dan Gohman475871a2008-07-27 21:46:04 +00006339 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006340 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006341 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006342 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006343 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006344 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006345 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006346 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006347 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006348 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006349 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006350 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006351 InFlag = Chain.getValue(1);
6352
Owen Anderson825b72b2009-08-11 20:47:22 +00006353 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006354 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006355 Ops.push_back(Chain);
6356 Ops.push_back(DAG.getValueType(AVT));
6357 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006358 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006359
Dan Gohman475871a2008-07-27 21:46:04 +00006360 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006361 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006362 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006363 // Handle the last 1 - 7 bytes.
6364 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006365 EVT DstVT = Dst.getValueType();
6366 EVT SrcVT = Src.getValueType();
6367 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006368 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006369 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006370 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006371 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006372 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006373 DAG.getConstant(BytesLeft, SizeVT),
6374 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006375 DstSV, DstSVOff + Offset,
6376 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006377 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006378
Owen Anderson825b72b2009-08-11 20:47:22 +00006379 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006380 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006381}
6382
Dan Gohman475871a2008-07-27 21:46:04 +00006383SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006384 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006385 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006386
Evan Cheng25ab6902006-09-08 06:48:29 +00006387 if (!Subtarget->is64Bit()) {
6388 // vastart just stores the address of the VarArgsFrameIndex slot into the
6389 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006390 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006391 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006392 }
6393
6394 // __va_list_tag:
6395 // gp_offset (0 - 6 * 8)
6396 // fp_offset (48 - 48 + 8 * 16)
6397 // overflow_arg_area (point to parameters coming in memory).
6398 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006399 SmallVector<SDValue, 8> MemOps;
6400 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006401 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006402 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006403 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006404 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006405 MemOps.push_back(Store);
6406
6407 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006408 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006409 FIN, DAG.getIntPtrConstant(4));
6410 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006411 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006412 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006413 MemOps.push_back(Store);
6414
6415 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006416 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006417 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006418 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006419 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006420 MemOps.push_back(Store);
6421
6422 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006423 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006424 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006425 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006426 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006427 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006428 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006429 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006430}
6431
Dan Gohman475871a2008-07-27 21:46:04 +00006432SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006433 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6434 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006435 SDValue Chain = Op.getOperand(0);
6436 SDValue SrcPtr = Op.getOperand(1);
6437 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006438
Torok Edwindac237e2009-07-08 20:53:28 +00006439 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006440 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006441}
6442
Dan Gohman475871a2008-07-27 21:46:04 +00006443SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006444 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006445 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006446 SDValue Chain = Op.getOperand(0);
6447 SDValue DstPtr = Op.getOperand(1);
6448 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006449 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6450 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006451 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006452
Dale Johannesendd64c412009-02-04 00:33:20 +00006453 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006454 DAG.getIntPtrConstant(24), 8, false,
6455 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006456}
6457
Dan Gohman475871a2008-07-27 21:46:04 +00006458SDValue
6459X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006460 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006461 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006462 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006463 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006464 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006465 case Intrinsic::x86_sse_comieq_ss:
6466 case Intrinsic::x86_sse_comilt_ss:
6467 case Intrinsic::x86_sse_comile_ss:
6468 case Intrinsic::x86_sse_comigt_ss:
6469 case Intrinsic::x86_sse_comige_ss:
6470 case Intrinsic::x86_sse_comineq_ss:
6471 case Intrinsic::x86_sse_ucomieq_ss:
6472 case Intrinsic::x86_sse_ucomilt_ss:
6473 case Intrinsic::x86_sse_ucomile_ss:
6474 case Intrinsic::x86_sse_ucomigt_ss:
6475 case Intrinsic::x86_sse_ucomige_ss:
6476 case Intrinsic::x86_sse_ucomineq_ss:
6477 case Intrinsic::x86_sse2_comieq_sd:
6478 case Intrinsic::x86_sse2_comilt_sd:
6479 case Intrinsic::x86_sse2_comile_sd:
6480 case Intrinsic::x86_sse2_comigt_sd:
6481 case Intrinsic::x86_sse2_comige_sd:
6482 case Intrinsic::x86_sse2_comineq_sd:
6483 case Intrinsic::x86_sse2_ucomieq_sd:
6484 case Intrinsic::x86_sse2_ucomilt_sd:
6485 case Intrinsic::x86_sse2_ucomile_sd:
6486 case Intrinsic::x86_sse2_ucomigt_sd:
6487 case Intrinsic::x86_sse2_ucomige_sd:
6488 case Intrinsic::x86_sse2_ucomineq_sd: {
6489 unsigned Opc = 0;
6490 ISD::CondCode CC = ISD::SETCC_INVALID;
6491 switch (IntNo) {
6492 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006493 case Intrinsic::x86_sse_comieq_ss:
6494 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495 Opc = X86ISD::COMI;
6496 CC = ISD::SETEQ;
6497 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006498 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006499 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006500 Opc = X86ISD::COMI;
6501 CC = ISD::SETLT;
6502 break;
6503 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006504 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006505 Opc = X86ISD::COMI;
6506 CC = ISD::SETLE;
6507 break;
6508 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006509 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006510 Opc = X86ISD::COMI;
6511 CC = ISD::SETGT;
6512 break;
6513 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006514 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006515 Opc = X86ISD::COMI;
6516 CC = ISD::SETGE;
6517 break;
6518 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006519 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006520 Opc = X86ISD::COMI;
6521 CC = ISD::SETNE;
6522 break;
6523 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006524 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006525 Opc = X86ISD::UCOMI;
6526 CC = ISD::SETEQ;
6527 break;
6528 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006529 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006530 Opc = X86ISD::UCOMI;
6531 CC = ISD::SETLT;
6532 break;
6533 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006534 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006535 Opc = X86ISD::UCOMI;
6536 CC = ISD::SETLE;
6537 break;
6538 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006539 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006540 Opc = X86ISD::UCOMI;
6541 CC = ISD::SETGT;
6542 break;
6543 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006544 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006545 Opc = X86ISD::UCOMI;
6546 CC = ISD::SETGE;
6547 break;
6548 case Intrinsic::x86_sse_ucomineq_ss:
6549 case Intrinsic::x86_sse2_ucomineq_sd:
6550 Opc = X86ISD::UCOMI;
6551 CC = ISD::SETNE;
6552 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006553 }
Evan Cheng734503b2006-09-11 02:19:56 +00006554
Dan Gohman475871a2008-07-27 21:46:04 +00006555 SDValue LHS = Op.getOperand(1);
6556 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006557 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006558 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006559 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6560 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6561 DAG.getConstant(X86CC, MVT::i8), Cond);
6562 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006563 }
Eric Christopher71c67532009-07-29 00:28:05 +00006564 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006565 // an integer value, not just an instruction so lower it to the ptest
6566 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006567 case Intrinsic::x86_sse41_ptestz:
6568 case Intrinsic::x86_sse41_ptestc:
6569 case Intrinsic::x86_sse41_ptestnzc:{
6570 unsigned X86CC = 0;
6571 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006572 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006573 case Intrinsic::x86_sse41_ptestz:
6574 // ZF = 1
6575 X86CC = X86::COND_E;
6576 break;
6577 case Intrinsic::x86_sse41_ptestc:
6578 // CF = 1
6579 X86CC = X86::COND_B;
6580 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006581 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006582 // ZF and CF = 0
6583 X86CC = X86::COND_A;
6584 break;
6585 }
Eric Christopherfd179292009-08-27 18:07:15 +00006586
Eric Christopher71c67532009-07-29 00:28:05 +00006587 SDValue LHS = Op.getOperand(1);
6588 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006589 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6590 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6591 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6592 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006593 }
Evan Cheng5759f972008-05-04 09:15:50 +00006594
6595 // Fix vector shift instructions where the last operand is a non-immediate
6596 // i32 value.
6597 case Intrinsic::x86_sse2_pslli_w:
6598 case Intrinsic::x86_sse2_pslli_d:
6599 case Intrinsic::x86_sse2_pslli_q:
6600 case Intrinsic::x86_sse2_psrli_w:
6601 case Intrinsic::x86_sse2_psrli_d:
6602 case Intrinsic::x86_sse2_psrli_q:
6603 case Intrinsic::x86_sse2_psrai_w:
6604 case Intrinsic::x86_sse2_psrai_d:
6605 case Intrinsic::x86_mmx_pslli_w:
6606 case Intrinsic::x86_mmx_pslli_d:
6607 case Intrinsic::x86_mmx_pslli_q:
6608 case Intrinsic::x86_mmx_psrli_w:
6609 case Intrinsic::x86_mmx_psrli_d:
6610 case Intrinsic::x86_mmx_psrli_q:
6611 case Intrinsic::x86_mmx_psrai_w:
6612 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006613 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006614 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006615 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006616
6617 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006619 switch (IntNo) {
6620 case Intrinsic::x86_sse2_pslli_w:
6621 NewIntNo = Intrinsic::x86_sse2_psll_w;
6622 break;
6623 case Intrinsic::x86_sse2_pslli_d:
6624 NewIntNo = Intrinsic::x86_sse2_psll_d;
6625 break;
6626 case Intrinsic::x86_sse2_pslli_q:
6627 NewIntNo = Intrinsic::x86_sse2_psll_q;
6628 break;
6629 case Intrinsic::x86_sse2_psrli_w:
6630 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6631 break;
6632 case Intrinsic::x86_sse2_psrli_d:
6633 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6634 break;
6635 case Intrinsic::x86_sse2_psrli_q:
6636 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6637 break;
6638 case Intrinsic::x86_sse2_psrai_w:
6639 NewIntNo = Intrinsic::x86_sse2_psra_w;
6640 break;
6641 case Intrinsic::x86_sse2_psrai_d:
6642 NewIntNo = Intrinsic::x86_sse2_psra_d;
6643 break;
6644 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006646 switch (IntNo) {
6647 case Intrinsic::x86_mmx_pslli_w:
6648 NewIntNo = Intrinsic::x86_mmx_psll_w;
6649 break;
6650 case Intrinsic::x86_mmx_pslli_d:
6651 NewIntNo = Intrinsic::x86_mmx_psll_d;
6652 break;
6653 case Intrinsic::x86_mmx_pslli_q:
6654 NewIntNo = Intrinsic::x86_mmx_psll_q;
6655 break;
6656 case Intrinsic::x86_mmx_psrli_w:
6657 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6658 break;
6659 case Intrinsic::x86_mmx_psrli_d:
6660 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6661 break;
6662 case Intrinsic::x86_mmx_psrli_q:
6663 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6664 break;
6665 case Intrinsic::x86_mmx_psrai_w:
6666 NewIntNo = Intrinsic::x86_mmx_psra_w;
6667 break;
6668 case Intrinsic::x86_mmx_psrai_d:
6669 NewIntNo = Intrinsic::x86_mmx_psra_d;
6670 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006671 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006672 }
6673 break;
6674 }
6675 }
Mon P Wangefa42202009-09-03 19:56:25 +00006676
6677 // The vector shift intrinsics with scalars uses 32b shift amounts but
6678 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6679 // to be zero.
6680 SDValue ShOps[4];
6681 ShOps[0] = ShAmt;
6682 ShOps[1] = DAG.getConstant(0, MVT::i32);
6683 if (ShAmtVT == MVT::v4i32) {
6684 ShOps[2] = DAG.getUNDEF(MVT::i32);
6685 ShOps[3] = DAG.getUNDEF(MVT::i32);
6686 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6687 } else {
6688 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6689 }
6690
Owen Andersone50ed302009-08-10 22:56:29 +00006691 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006692 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006693 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006695 Op.getOperand(1), ShAmt);
6696 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006697 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006698}
Evan Cheng72261582005-12-20 06:22:03 +00006699
Dan Gohman475871a2008-07-27 21:46:04 +00006700SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006701 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006702 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006703
6704 if (Depth > 0) {
6705 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6706 SDValue Offset =
6707 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006708 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006709 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006710 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006711 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006712 NULL, 0);
6713 }
6714
6715 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006716 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006717 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006718 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006719}
6720
Dan Gohman475871a2008-07-27 21:46:04 +00006721SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006722 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6723 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006724 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006725 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006726 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6727 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006728 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006729 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006730 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006731 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006732}
6733
Dan Gohman475871a2008-07-27 21:46:04 +00006734SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006735 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006736 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006737}
6738
Dan Gohman475871a2008-07-27 21:46:04 +00006739SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006740{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006741 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006742 SDValue Chain = Op.getOperand(0);
6743 SDValue Offset = Op.getOperand(1);
6744 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006745 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006746
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006747 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6748 getPointerTy());
6749 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006750
Dale Johannesene4d209d2009-02-03 20:21:25 +00006751 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006752 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006753 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6754 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006755 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006756 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006757
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006759 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006760 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006761}
6762
Dan Gohman475871a2008-07-27 21:46:04 +00006763SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006764 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006765 SDValue Root = Op.getOperand(0);
6766 SDValue Trmp = Op.getOperand(1); // trampoline
6767 SDValue FPtr = Op.getOperand(2); // nested function
6768 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006769 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006770
Dan Gohman69de1932008-02-06 22:27:42 +00006771 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006772
Duncan Sands339e14f2008-01-16 22:55:25 +00006773 const X86InstrInfo *TII =
6774 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6775
Duncan Sandsb116fac2007-07-27 20:02:49 +00006776 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006777 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006778
6779 // Large code-model.
6780
6781 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6782 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6783
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006784 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6785 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006786
6787 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6788
6789 // Load the pointer to the nested function into R11.
6790 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006791 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006792 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006793 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006794
Owen Anderson825b72b2009-08-11 20:47:22 +00006795 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6796 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006797 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006798
6799 // Load the 'nest' parameter value into R10.
6800 // R10 is specified in X86CallingConv.td
6801 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006802 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6803 DAG.getConstant(10, MVT::i64));
6804 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006805 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006806
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6808 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006809 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006810
6811 // Jump to the nested function.
6812 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006813 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6814 DAG.getConstant(20, MVT::i64));
6815 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006816 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006817
6818 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6820 DAG.getConstant(22, MVT::i64));
6821 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006822 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006823
Dan Gohman475871a2008-07-27 21:46:04 +00006824 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006825 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006826 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006827 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006828 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006829 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006830 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006831 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006832
6833 switch (CC) {
6834 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006835 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006836 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006837 case CallingConv::X86_StdCall: {
6838 // Pass 'nest' parameter in ECX.
6839 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006840 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006841
6842 // Check that ECX wasn't needed by an 'inreg' parameter.
6843 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006844 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006845
Chris Lattner58d74912008-03-12 17:45:29 +00006846 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006847 unsigned InRegCount = 0;
6848 unsigned Idx = 1;
6849
6850 for (FunctionType::param_iterator I = FTy->param_begin(),
6851 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006852 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006853 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006854 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006855
6856 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006857 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006858 }
6859 }
6860 break;
6861 }
6862 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006863 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006864 // Pass 'nest' parameter in EAX.
6865 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006866 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006867 break;
6868 }
6869
Dan Gohman475871a2008-07-27 21:46:04 +00006870 SDValue OutChains[4];
6871 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006872
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6874 DAG.getConstant(10, MVT::i32));
6875 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006876
Duncan Sands339e14f2008-01-16 22:55:25 +00006877 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006878 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006879 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006880 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006881 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006882
Owen Anderson825b72b2009-08-11 20:47:22 +00006883 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6884 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006885 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006886
Duncan Sands339e14f2008-01-16 22:55:25 +00006887 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006888 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6889 DAG.getConstant(5, MVT::i32));
6890 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006891 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006892
Owen Anderson825b72b2009-08-11 20:47:22 +00006893 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6894 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006895 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006896
Dan Gohman475871a2008-07-27 21:46:04 +00006897 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006898 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006899 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006900 }
6901}
6902
Dan Gohman475871a2008-07-27 21:46:04 +00006903SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006904 /*
6905 The rounding mode is in bits 11:10 of FPSR, and has the following
6906 settings:
6907 00 Round to nearest
6908 01 Round to -inf
6909 10 Round to +inf
6910 11 Round to 0
6911
6912 FLT_ROUNDS, on the other hand, expects the following:
6913 -1 Undefined
6914 0 Round to 0
6915 1 Round to nearest
6916 2 Round to +inf
6917 3 Round to -inf
6918
6919 To perform the conversion, we do:
6920 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6921 */
6922
6923 MachineFunction &MF = DAG.getMachineFunction();
6924 const TargetMachine &TM = MF.getTarget();
6925 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6926 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006927 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006928 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006929
6930 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006931 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006932 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006933
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006935 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006936
6937 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006938 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006939
6940 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006941 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 DAG.getNode(ISD::SRL, dl, MVT::i16,
6943 DAG.getNode(ISD::AND, dl, MVT::i16,
6944 CWD, DAG.getConstant(0x800, MVT::i16)),
6945 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006946 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 DAG.getNode(ISD::SRL, dl, MVT::i16,
6948 DAG.getNode(ISD::AND, dl, MVT::i16,
6949 CWD, DAG.getConstant(0x400, MVT::i16)),
6950 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006951
Dan Gohman475871a2008-07-27 21:46:04 +00006952 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 DAG.getNode(ISD::AND, dl, MVT::i16,
6954 DAG.getNode(ISD::ADD, dl, MVT::i16,
6955 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6956 DAG.getConstant(1, MVT::i16)),
6957 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006958
6959
Duncan Sands83ec4b62008-06-06 12:08:01 +00006960 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006961 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006962}
6963
Dan Gohman475871a2008-07-27 21:46:04 +00006964SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006965 EVT VT = Op.getValueType();
6966 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006967 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006968 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006969
6970 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006972 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006973 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006974 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006975 }
Evan Cheng18efe262007-12-14 02:13:44 +00006976
Evan Cheng152804e2007-12-14 08:30:15 +00006977 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006979 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006980
6981 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006982 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006983 Ops.push_back(Op);
6984 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006985 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006986 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006987 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006988
6989 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006990 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006991
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 if (VT == MVT::i8)
6993 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006994 return Op;
6995}
6996
Dan Gohman475871a2008-07-27 21:46:04 +00006997SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006998 EVT VT = Op.getValueType();
6999 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007000 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007001 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007002
7003 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007004 if (VT == MVT::i8) {
7005 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007006 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007007 }
Evan Cheng152804e2007-12-14 08:30:15 +00007008
7009 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007010 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007011 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007012
7013 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00007014 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00007015 Ops.push_back(Op);
7016 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00007017 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00007018 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007019 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00007020
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 if (VT == MVT::i8)
7022 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007023 return Op;
7024}
7025
Mon P Wangaf9b9522008-12-18 21:42:19 +00007026SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007027 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007029 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007030
Mon P Wangaf9b9522008-12-18 21:42:19 +00007031 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7032 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7033 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7034 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7035 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7036 //
7037 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7038 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7039 // return AloBlo + AloBhi + AhiBlo;
7040
7041 SDValue A = Op.getOperand(0);
7042 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007043
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7046 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007047 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007048 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7049 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007050 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007052 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007053 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007055 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007056 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007058 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007059 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7061 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007062 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7064 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007065 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7066 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007067 return Res;
7068}
7069
7070
Bill Wendling74c37652008-12-09 22:08:41 +00007071SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7072 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7073 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007074 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7075 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007076 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007077 SDValue LHS = N->getOperand(0);
7078 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007079 unsigned BaseOp = 0;
7080 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007081 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007082
7083 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007084 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007085 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007086 // A subtract of one will be selected as a INC. Note that INC doesn't
7087 // set CF, so we can't do this for UADDO.
7088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7089 if (C->getAPIntValue() == 1) {
7090 BaseOp = X86ISD::INC;
7091 Cond = X86::COND_O;
7092 break;
7093 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007094 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007095 Cond = X86::COND_O;
7096 break;
7097 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007098 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007099 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007100 break;
7101 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007102 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7103 // set CF, so we can't do this for USUBO.
7104 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7105 if (C->getAPIntValue() == 1) {
7106 BaseOp = X86ISD::DEC;
7107 Cond = X86::COND_O;
7108 break;
7109 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007110 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007111 Cond = X86::COND_O;
7112 break;
7113 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007114 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007115 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007116 break;
7117 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007118 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007119 Cond = X86::COND_O;
7120 break;
7121 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007122 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007123 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007124 break;
7125 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007126
Bill Wendling61edeb52008-12-02 01:06:39 +00007127 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007129 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007130
Bill Wendling61edeb52008-12-02 01:06:39 +00007131 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007132 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007134
Bill Wendling61edeb52008-12-02 01:06:39 +00007135 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7136 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007137}
7138
Dan Gohman475871a2008-07-27 21:46:04 +00007139SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007140 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007141 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007142 unsigned Reg = 0;
7143 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007144 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007145 default:
7146 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007147 case MVT::i8: Reg = X86::AL; size = 1; break;
7148 case MVT::i16: Reg = X86::AX; size = 2; break;
7149 case MVT::i32: Reg = X86::EAX; size = 4; break;
7150 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007151 assert(Subtarget->is64Bit() && "Node not type legal!");
7152 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007153 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007154 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007155 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007156 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007157 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007158 Op.getOperand(1),
7159 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007160 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007161 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007163 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007164 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007165 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007166 return cpOut;
7167}
7168
Duncan Sands1607f052008-12-01 11:39:25 +00007169SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007170 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007171 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007173 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007174 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007175 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7177 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007178 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7180 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007181 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007183 rdx.getValue(1)
7184 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007185 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007186}
7187
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007188SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7189 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007190 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007191 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007192 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007193 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007194 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007195 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007196 Node->getOperand(0),
7197 Node->getOperand(1), negOp,
7198 cast<AtomicSDNode>(Node)->getSrcValue(),
7199 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007200}
7201
Evan Cheng0db9fe62006-04-25 20:13:52 +00007202/// LowerOperation - Provide custom lowering hooks for some operations.
7203///
Dan Gohman475871a2008-07-27 21:46:04 +00007204SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007205 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007206 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007207 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7208 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007209 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7210 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7211 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7212 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7213 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7214 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7215 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007216 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007217 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007218 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007219 case ISD::SHL_PARTS:
7220 case ISD::SRA_PARTS:
7221 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7222 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007223 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007224 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007225 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007226 case ISD::FABS: return LowerFABS(Op, DAG);
7227 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007228 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007229 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007230 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007231 case ISD::SELECT: return LowerSELECT(Op, DAG);
7232 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007233 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007234 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007235 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007236 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007237 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007238 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7239 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007240 case ISD::FRAME_TO_ARGS_OFFSET:
7241 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007242 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007243 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007244 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007245 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007246 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7247 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007248 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007249 case ISD::SADDO:
7250 case ISD::UADDO:
7251 case ISD::SSUBO:
7252 case ISD::USUBO:
7253 case ISD::SMULO:
7254 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007255 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007256 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007257}
7258
Duncan Sands1607f052008-12-01 11:39:25 +00007259void X86TargetLowering::
7260ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7261 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007262 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007263 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007264 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007265
7266 SDValue Chain = Node->getOperand(0);
7267 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007269 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007271 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007272 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007273 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007274 SDValue Result =
7275 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7276 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007277 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007279 Results.push_back(Result.getValue(2));
7280}
7281
Duncan Sands126d9072008-07-04 11:47:58 +00007282/// ReplaceNodeResults - Replace a node with an illegal result type
7283/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007284void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7285 SmallVectorImpl<SDValue>&Results,
7286 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007287 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007288 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007289 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007290 assert(false && "Do not know how to custom type legalize this operation!");
7291 return;
7292 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007293 std::pair<SDValue,SDValue> Vals =
7294 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007295 SDValue FIST = Vals.first, StackSlot = Vals.second;
7296 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007297 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007298 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007299 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007300 }
7301 return;
7302 }
7303 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007305 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007306 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007308 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007309 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007310 eax.getValue(2));
7311 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7312 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007314 Results.push_back(edx.getValue(1));
7315 return;
7316 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007317 case ISD::SDIV:
7318 case ISD::UDIV:
7319 case ISD::SREM:
7320 case ISD::UREM: {
7321 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7322 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7323 return;
7324 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007325 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007326 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007328 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007329 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7330 DAG.getConstant(0, MVT::i32));
7331 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7332 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007333 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7334 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007335 cpInL.getValue(1));
7336 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7338 DAG.getConstant(0, MVT::i32));
7339 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7340 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007341 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007342 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007343 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007344 swapInL.getValue(1));
7345 SDValue Ops[] = { swapInH.getValue(0),
7346 N->getOperand(1),
7347 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007348 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007349 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007350 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007351 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007352 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007354 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007355 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007356 Results.push_back(cpOutH.getValue(1));
7357 return;
7358 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007359 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007360 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7361 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007362 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007363 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7364 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007365 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007366 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7367 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007368 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007369 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7370 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007371 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007372 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7373 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007374 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007375 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7376 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007377 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007378 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7379 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007380 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007381}
7382
Evan Cheng72261582005-12-20 06:22:03 +00007383const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7384 switch (Opcode) {
7385 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007386 case X86ISD::BSF: return "X86ISD::BSF";
7387 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007388 case X86ISD::SHLD: return "X86ISD::SHLD";
7389 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007390 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007391 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007392 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007393 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007394 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007395 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007396 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7397 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7398 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007399 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007400 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007401 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007402 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007403 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007404 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007405 case X86ISD::COMI: return "X86ISD::COMI";
7406 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007407 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007408 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007409 case X86ISD::CMOV: return "X86ISD::CMOV";
7410 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007411 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007412 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7413 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007414 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007415 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007416 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007417 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007418 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007419 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7420 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007421 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007422 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007423 case X86ISD::FMAX: return "X86ISD::FMAX";
7424 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007425 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7426 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007427 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007428 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007429 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007430 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007431 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007432 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7433 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007434 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7435 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7436 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7437 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7438 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7439 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007440 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7441 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007442 case X86ISD::VSHL: return "X86ISD::VSHL";
7443 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007444 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7445 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7446 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7447 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7448 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7449 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7450 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7451 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7452 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7453 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007454 case X86ISD::ADD: return "X86ISD::ADD";
7455 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007456 case X86ISD::SMUL: return "X86ISD::SMUL";
7457 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007458 case X86ISD::INC: return "X86ISD::INC";
7459 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007460 case X86ISD::OR: return "X86ISD::OR";
7461 case X86ISD::XOR: return "X86ISD::XOR";
7462 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007463 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007464 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007465 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007466 }
7467}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007468
Chris Lattnerc9addb72007-03-30 23:15:24 +00007469// isLegalAddressingMode - Return true if the addressing mode represented
7470// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007471bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007472 const Type *Ty) const {
7473 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007474 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007475
Chris Lattnerc9addb72007-03-30 23:15:24 +00007476 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007477 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007478 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007479
Chris Lattnerc9addb72007-03-30 23:15:24 +00007480 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007481 unsigned GVFlags =
7482 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007483
Chris Lattnerdfed4132009-07-10 07:38:24 +00007484 // If a reference to this global requires an extra load, we can't fold it.
7485 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007486 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007487
Chris Lattnerdfed4132009-07-10 07:38:24 +00007488 // If BaseGV requires a register for the PIC base, we cannot also have a
7489 // BaseReg specified.
7490 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007491 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007492
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007493 // If lower 4G is not available, then we must use rip-relative addressing.
7494 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7495 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007497
Chris Lattnerc9addb72007-03-30 23:15:24 +00007498 switch (AM.Scale) {
7499 case 0:
7500 case 1:
7501 case 2:
7502 case 4:
7503 case 8:
7504 // These scales always work.
7505 break;
7506 case 3:
7507 case 5:
7508 case 9:
7509 // These scales are formed with basereg+scalereg. Only accept if there is
7510 // no basereg yet.
7511 if (AM.HasBaseReg)
7512 return false;
7513 break;
7514 default: // Other stuff never works.
7515 return false;
7516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007517
Chris Lattnerc9addb72007-03-30 23:15:24 +00007518 return true;
7519}
7520
7521
Evan Cheng2bd122c2007-10-26 01:56:11 +00007522bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7523 if (!Ty1->isInteger() || !Ty2->isInteger())
7524 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007525 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7526 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007527 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007528 return false;
7529 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007530}
7531
Owen Andersone50ed302009-08-10 22:56:29 +00007532bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007533 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007534 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007535 unsigned NumBits1 = VT1.getSizeInBits();
7536 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007537 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007538 return false;
7539 return Subtarget->is64Bit() || NumBits1 < 64;
7540}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007541
Dan Gohman97121ba2009-04-08 00:15:30 +00007542bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007543 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007544 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7545 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007546}
7547
Owen Andersone50ed302009-08-10 22:56:29 +00007548bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007549 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007551}
7552
Owen Andersone50ed302009-08-10 22:56:29 +00007553bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007554 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007556}
7557
Evan Cheng60c07e12006-07-05 22:17:51 +00007558/// isShuffleMaskLegal - Targets can use this to indicate that they only
7559/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7560/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7561/// are assumed to be legal.
7562bool
Eric Christopherfd179292009-08-27 18:07:15 +00007563X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007564 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007565 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007566 if (VT.getSizeInBits() == 64)
7567 return false;
7568
Nate Begemana09008b2009-10-19 02:17:23 +00007569 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007570 return (VT.getVectorNumElements() == 2 ||
7571 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7572 isMOVLMask(M, VT) ||
7573 isSHUFPMask(M, VT) ||
7574 isPSHUFDMask(M, VT) ||
7575 isPSHUFHWMask(M, VT) ||
7576 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007577 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007578 isUNPCKLMask(M, VT) ||
7579 isUNPCKHMask(M, VT) ||
7580 isUNPCKL_v_undef_Mask(M, VT) ||
7581 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007582}
7583
Dan Gohman7d8143f2008-04-09 20:09:42 +00007584bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007585X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007586 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007587 unsigned NumElts = VT.getVectorNumElements();
7588 // FIXME: This collection of masks seems suspect.
7589 if (NumElts == 2)
7590 return true;
7591 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7592 return (isMOVLMask(Mask, VT) ||
7593 isCommutedMOVLMask(Mask, VT, true) ||
7594 isSHUFPMask(Mask, VT) ||
7595 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007596 }
7597 return false;
7598}
7599
7600//===----------------------------------------------------------------------===//
7601// X86 Scheduler Hooks
7602//===----------------------------------------------------------------------===//
7603
Mon P Wang63307c32008-05-05 19:05:59 +00007604// private utility function
7605MachineBasicBlock *
7606X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7607 MachineBasicBlock *MBB,
7608 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007609 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007610 unsigned LoadOpc,
7611 unsigned CXchgOpc,
7612 unsigned copyOpc,
7613 unsigned notOpc,
7614 unsigned EAXreg,
7615 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007616 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007617 // For the atomic bitwise operator, we generate
7618 // thisMBB:
7619 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007620 // ld t1 = [bitinstr.addr]
7621 // op t2 = t1, [bitinstr.val]
7622 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007623 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7624 // bz newMBB
7625 // fallthrough -->nextMBB
7626 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7627 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007628 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007629 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007630
Mon P Wang63307c32008-05-05 19:05:59 +00007631 /// First build the CFG
7632 MachineFunction *F = MBB->getParent();
7633 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007634 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7635 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7636 F->insert(MBBIter, newMBB);
7637 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007638
Mon P Wang63307c32008-05-05 19:05:59 +00007639 // Move all successors to thisMBB to nextMBB
7640 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007641
Mon P Wang63307c32008-05-05 19:05:59 +00007642 // Update thisMBB to fall through to newMBB
7643 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007644
Mon P Wang63307c32008-05-05 19:05:59 +00007645 // newMBB jumps to itself and fall through to nextMBB
7646 newMBB->addSuccessor(nextMBB);
7647 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007648
Mon P Wang63307c32008-05-05 19:05:59 +00007649 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007650 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007651 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007653 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007654 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007655 int numArgs = bInstr->getNumOperands() - 1;
7656 for (int i=0; i < numArgs; ++i)
7657 argOpers[i] = &bInstr->getOperand(i+1);
7658
7659 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007660 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7661 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007662
Dale Johannesen140be2d2008-08-19 18:47:28 +00007663 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007664 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007665 for (int i=0; i <= lastAddrIndx; ++i)
7666 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007667
Dale Johannesen140be2d2008-08-19 18:47:28 +00007668 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007669 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007670 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007671 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007672 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007673 tt = t1;
7674
Dale Johannesen140be2d2008-08-19 18:47:28 +00007675 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007676 assert((argOpers[valArgIndx]->isReg() ||
7677 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007678 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007679 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007680 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007681 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007682 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007683 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007684 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007685
Dale Johannesene4d209d2009-02-03 20:21:25 +00007686 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007687 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007688
Dale Johannesene4d209d2009-02-03 20:21:25 +00007689 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007690 for (int i=0; i <= lastAddrIndx; ++i)
7691 (*MIB).addOperand(*argOpers[i]);
7692 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007693 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007694 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7695 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007696
Dale Johannesene4d209d2009-02-03 20:21:25 +00007697 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007698 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007699
Mon P Wang63307c32008-05-05 19:05:59 +00007700 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007701 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007702
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007703 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007704 return nextMBB;
7705}
7706
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007707// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007708MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007709X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7710 MachineBasicBlock *MBB,
7711 unsigned regOpcL,
7712 unsigned regOpcH,
7713 unsigned immOpcL,
7714 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007715 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007716 // For the atomic bitwise operator, we generate
7717 // thisMBB (instructions are in pairs, except cmpxchg8b)
7718 // ld t1,t2 = [bitinstr.addr]
7719 // newMBB:
7720 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7721 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007722 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007723 // mov ECX, EBX <- t5, t6
7724 // mov EAX, EDX <- t1, t2
7725 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7726 // mov t3, t4 <- EAX, EDX
7727 // bz newMBB
7728 // result in out1, out2
7729 // fallthrough -->nextMBB
7730
7731 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7732 const unsigned LoadOpc = X86::MOV32rm;
7733 const unsigned copyOpc = X86::MOV32rr;
7734 const unsigned NotOpc = X86::NOT32r;
7735 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7736 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7737 MachineFunction::iterator MBBIter = MBB;
7738 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007739
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007740 /// First build the CFG
7741 MachineFunction *F = MBB->getParent();
7742 MachineBasicBlock *thisMBB = MBB;
7743 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7744 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7745 F->insert(MBBIter, newMBB);
7746 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007747
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007748 // Move all successors to thisMBB to nextMBB
7749 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007750
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007751 // Update thisMBB to fall through to newMBB
7752 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007753
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007754 // newMBB jumps to itself and fall through to nextMBB
7755 newMBB->addSuccessor(nextMBB);
7756 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007757
Dale Johannesene4d209d2009-02-03 20:21:25 +00007758 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007759 // Insert instructions into newMBB based on incoming instruction
7760 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007761 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007762 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007763 MachineOperand& dest1Oper = bInstr->getOperand(0);
7764 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007765 MachineOperand* argOpers[2 + X86AddrNumOperands];
7766 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007767 argOpers[i] = &bInstr->getOperand(i+2);
7768
7769 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007770 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007771
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007772 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007773 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007774 for (int i=0; i <= lastAddrIndx; ++i)
7775 (*MIB).addOperand(*argOpers[i]);
7776 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007777 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007778 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007779 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007780 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007781 MachineOperand newOp3 = *(argOpers[3]);
7782 if (newOp3.isImm())
7783 newOp3.setImm(newOp3.getImm()+4);
7784 else
7785 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007786 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007787 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007788
7789 // t3/4 are defined later, at the bottom of the loop
7790 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7791 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007792 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007793 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007794 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007795 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7796
7797 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7798 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007799 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007800 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7801 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007802 } else {
7803 tt1 = t1;
7804 tt2 = t2;
7805 }
7806
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007807 int valArgIndx = lastAddrIndx + 1;
7808 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007809 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007810 "invalid operand");
7811 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7812 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007813 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007814 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007815 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007816 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007817 if (regOpcL != X86::MOV32rr)
7818 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007819 (*MIB).addOperand(*argOpers[valArgIndx]);
7820 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007821 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007822 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007823 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007824 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007825 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007826 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007827 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007828 if (regOpcH != X86::MOV32rr)
7829 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007830 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007831
Dale Johannesene4d209d2009-02-03 20:21:25 +00007832 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007833 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007834 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007835 MIB.addReg(t2);
7836
Dale Johannesene4d209d2009-02-03 20:21:25 +00007837 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007838 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007839 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007840 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007841
Dale Johannesene4d209d2009-02-03 20:21:25 +00007842 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007843 for (int i=0; i <= lastAddrIndx; ++i)
7844 (*MIB).addOperand(*argOpers[i]);
7845
7846 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007847 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7848 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007849
Dale Johannesene4d209d2009-02-03 20:21:25 +00007850 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007851 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007852 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007853 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007854
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007855 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007856 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007857
7858 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7859 return nextMBB;
7860}
7861
7862// private utility function
7863MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007864X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7865 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007866 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007867 // For the atomic min/max operator, we generate
7868 // thisMBB:
7869 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007870 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007871 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007872 // cmp t1, t2
7873 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007874 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007875 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7876 // bz newMBB
7877 // fallthrough -->nextMBB
7878 //
7879 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7880 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007881 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007882 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007883
Mon P Wang63307c32008-05-05 19:05:59 +00007884 /// First build the CFG
7885 MachineFunction *F = MBB->getParent();
7886 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007887 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7888 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7889 F->insert(MBBIter, newMBB);
7890 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007891
Dan Gohmand6708ea2009-08-15 01:38:56 +00007892 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007893 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007894
Mon P Wang63307c32008-05-05 19:05:59 +00007895 // Update thisMBB to fall through to newMBB
7896 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007897
Mon P Wang63307c32008-05-05 19:05:59 +00007898 // newMBB jumps to newMBB and fall through to nextMBB
7899 newMBB->addSuccessor(nextMBB);
7900 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007901
Dale Johannesene4d209d2009-02-03 20:21:25 +00007902 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007903 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007904 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007905 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007906 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007907 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007908 int numArgs = mInstr->getNumOperands() - 1;
7909 for (int i=0; i < numArgs; ++i)
7910 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007911
Mon P Wang63307c32008-05-05 19:05:59 +00007912 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007913 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7914 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007915
Mon P Wangab3e7472008-05-05 22:56:23 +00007916 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007917 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007918 for (int i=0; i <= lastAddrIndx; ++i)
7919 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007920
Mon P Wang63307c32008-05-05 19:05:59 +00007921 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007922 assert((argOpers[valArgIndx]->isReg() ||
7923 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007924 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007925
7926 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007927 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007928 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007929 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007930 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007931 (*MIB).addOperand(*argOpers[valArgIndx]);
7932
Dale Johannesene4d209d2009-02-03 20:21:25 +00007933 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007934 MIB.addReg(t1);
7935
Dale Johannesene4d209d2009-02-03 20:21:25 +00007936 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007937 MIB.addReg(t1);
7938 MIB.addReg(t2);
7939
7940 // Generate movc
7941 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007942 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007943 MIB.addReg(t2);
7944 MIB.addReg(t1);
7945
7946 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007947 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007948 for (int i=0; i <= lastAddrIndx; ++i)
7949 (*MIB).addOperand(*argOpers[i]);
7950 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007951 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007952 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7953 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007954
Dale Johannesene4d209d2009-02-03 20:21:25 +00007955 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007956 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007957
Mon P Wang63307c32008-05-05 19:05:59 +00007958 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007959 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007960
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007961 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007962 return nextMBB;
7963}
7964
Eric Christopherf83a5de2009-08-27 18:08:16 +00007965// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7966// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007967MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007968X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007969 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007970
7971 MachineFunction *F = BB->getParent();
7972 DebugLoc dl = MI->getDebugLoc();
7973 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7974
7975 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007976 if (memArg)
7977 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7978 else
7979 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007980
7981 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7982
7983 for (unsigned i = 0; i < numArgs; ++i) {
7984 MachineOperand &Op = MI->getOperand(i+1);
7985
7986 if (!(Op.isReg() && Op.isImplicit()))
7987 MIB.addOperand(Op);
7988 }
7989
7990 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7991 .addReg(X86::XMM0);
7992
7993 F->DeleteMachineInstr(MI);
7994
7995 return BB;
7996}
7997
7998MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007999X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8000 MachineInstr *MI,
8001 MachineBasicBlock *MBB) const {
8002 // Emit code to save XMM registers to the stack. The ABI says that the
8003 // number of registers to save is given in %al, so it's theoretically
8004 // possible to do an indirect jump trick to avoid saving all of them,
8005 // however this code takes a simpler approach and just executes all
8006 // of the stores if %al is non-zero. It's less code, and it's probably
8007 // easier on the hardware branch predictor, and stores aren't all that
8008 // expensive anyway.
8009
8010 // Create the new basic blocks. One block contains all the XMM stores,
8011 // and one block is the final destination regardless of whether any
8012 // stores were performed.
8013 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8014 MachineFunction *F = MBB->getParent();
8015 MachineFunction::iterator MBBIter = MBB;
8016 ++MBBIter;
8017 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8018 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8019 F->insert(MBBIter, XMMSaveMBB);
8020 F->insert(MBBIter, EndMBB);
8021
8022 // Set up the CFG.
8023 // Move any original successors of MBB to the end block.
8024 EndMBB->transferSuccessors(MBB);
8025 // The original block will now fall through to the XMM save block.
8026 MBB->addSuccessor(XMMSaveMBB);
8027 // The XMMSaveMBB will fall through to the end block.
8028 XMMSaveMBB->addSuccessor(EndMBB);
8029
8030 // Now add the instructions.
8031 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8032 DebugLoc DL = MI->getDebugLoc();
8033
8034 unsigned CountReg = MI->getOperand(0).getReg();
8035 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8036 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8037
8038 if (!Subtarget->isTargetWin64()) {
8039 // If %al is 0, branch around the XMM save block.
8040 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8041 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8042 MBB->addSuccessor(EndMBB);
8043 }
8044
8045 // In the XMM save block, save all the XMM argument registers.
8046 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8047 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008048 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008049 F->getMachineMemOperand(
8050 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8051 MachineMemOperand::MOStore, Offset,
8052 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008053 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8054 .addFrameIndex(RegSaveFrameIndex)
8055 .addImm(/*Scale=*/1)
8056 .addReg(/*IndexReg=*/0)
8057 .addImm(/*Disp=*/Offset)
8058 .addReg(/*Segment=*/0)
8059 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008060 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008061 }
8062
8063 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8064
8065 return EndMBB;
8066}
Mon P Wang63307c32008-05-05 19:05:59 +00008067
Evan Cheng60c07e12006-07-05 22:17:51 +00008068MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008069X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008070 MachineBasicBlock *BB,
8071 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008072 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8073 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008074
Chris Lattner52600972009-09-02 05:57:00 +00008075 // To "insert" a SELECT_CC instruction, we actually have to insert the
8076 // diamond control-flow pattern. The incoming instruction knows the
8077 // destination vreg to set, the condition code register to branch on, the
8078 // true/false values to select between, and a branch opcode to use.
8079 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8080 MachineFunction::iterator It = BB;
8081 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008082
Chris Lattner52600972009-09-02 05:57:00 +00008083 // thisMBB:
8084 // ...
8085 // TrueVal = ...
8086 // cmpTY ccX, r1, r2
8087 // bCC copy1MBB
8088 // fallthrough --> copy0MBB
8089 MachineBasicBlock *thisMBB = BB;
8090 MachineFunction *F = BB->getParent();
8091 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8092 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8093 unsigned Opc =
8094 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8095 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8096 F->insert(It, copy0MBB);
8097 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008098 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008099 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008100 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008101 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008102 E = BB->succ_end(); I != E; ++I) {
8103 EM->insert(std::make_pair(*I, sinkMBB));
8104 sinkMBB->addSuccessor(*I);
8105 }
8106 // Next, remove all successors of the current block, and add the true
8107 // and fallthrough blocks as its successors.
8108 while (!BB->succ_empty())
8109 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008110 // Add the true and fallthrough blocks as its successors.
8111 BB->addSuccessor(copy0MBB);
8112 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008113
Chris Lattner52600972009-09-02 05:57:00 +00008114 // copy0MBB:
8115 // %FalseValue = ...
8116 // # fallthrough to sinkMBB
8117 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008118
Chris Lattner52600972009-09-02 05:57:00 +00008119 // Update machine-CFG edges
8120 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008121
Chris Lattner52600972009-09-02 05:57:00 +00008122 // sinkMBB:
8123 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8124 // ...
8125 BB = sinkMBB;
8126 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8127 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8128 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8129
8130 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8131 return BB;
8132}
8133
8134
8135MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008136X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008137 MachineBasicBlock *BB,
8138 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008139 switch (MI->getOpcode()) {
8140 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008141 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008142 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008143 case X86::CMOV_FR32:
8144 case X86::CMOV_FR64:
8145 case X86::CMOV_V4F32:
8146 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008147 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008148 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008149
Dale Johannesen849f2142007-07-03 00:53:03 +00008150 case X86::FP32_TO_INT16_IN_MEM:
8151 case X86::FP32_TO_INT32_IN_MEM:
8152 case X86::FP32_TO_INT64_IN_MEM:
8153 case X86::FP64_TO_INT16_IN_MEM:
8154 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008155 case X86::FP64_TO_INT64_IN_MEM:
8156 case X86::FP80_TO_INT16_IN_MEM:
8157 case X86::FP80_TO_INT32_IN_MEM:
8158 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008159 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8160 DebugLoc DL = MI->getDebugLoc();
8161
Evan Cheng60c07e12006-07-05 22:17:51 +00008162 // Change the floating point control register to use "round towards zero"
8163 // mode when truncating to an integer value.
8164 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008165 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008166 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008167
8168 // Load the old value of the high byte of the control word...
8169 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008170 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008171 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008172 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008173
8174 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008175 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008176 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008177
8178 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008179 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008180
8181 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008182 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008183 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008184
8185 // Get the X86 opcode to use.
8186 unsigned Opc;
8187 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008188 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008189 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8190 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8191 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8192 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8193 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8194 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008195 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8196 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8197 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008198 }
8199
8200 X86AddressMode AM;
8201 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008202 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008203 AM.BaseType = X86AddressMode::RegBase;
8204 AM.Base.Reg = Op.getReg();
8205 } else {
8206 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008207 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008208 }
8209 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008210 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008211 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008212 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008213 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008214 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008215 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008216 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008217 AM.GV = Op.getGlobal();
8218 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008219 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008220 }
Chris Lattner52600972009-09-02 05:57:00 +00008221 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008222 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008223
8224 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008225 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008226
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008227 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008228 return BB;
8229 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008230 // String/text processing lowering.
8231 case X86::PCMPISTRM128REG:
8232 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8233 case X86::PCMPISTRM128MEM:
8234 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8235 case X86::PCMPESTRM128REG:
8236 return EmitPCMP(MI, BB, 5, false /* in mem */);
8237 case X86::PCMPESTRM128MEM:
8238 return EmitPCMP(MI, BB, 5, true /* in mem */);
8239
8240 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008241 case X86::ATOMAND32:
8242 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008243 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008244 X86::LCMPXCHG32, X86::MOV32rr,
8245 X86::NOT32r, X86::EAX,
8246 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008247 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008248 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8249 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008250 X86::LCMPXCHG32, X86::MOV32rr,
8251 X86::NOT32r, X86::EAX,
8252 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008253 case X86::ATOMXOR32:
8254 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008255 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008256 X86::LCMPXCHG32, X86::MOV32rr,
8257 X86::NOT32r, X86::EAX,
8258 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008259 case X86::ATOMNAND32:
8260 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008261 X86::AND32ri, X86::MOV32rm,
8262 X86::LCMPXCHG32, X86::MOV32rr,
8263 X86::NOT32r, X86::EAX,
8264 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008265 case X86::ATOMMIN32:
8266 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8267 case X86::ATOMMAX32:
8268 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8269 case X86::ATOMUMIN32:
8270 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8271 case X86::ATOMUMAX32:
8272 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008273
8274 case X86::ATOMAND16:
8275 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8276 X86::AND16ri, X86::MOV16rm,
8277 X86::LCMPXCHG16, X86::MOV16rr,
8278 X86::NOT16r, X86::AX,
8279 X86::GR16RegisterClass);
8280 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008281 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008282 X86::OR16ri, X86::MOV16rm,
8283 X86::LCMPXCHG16, X86::MOV16rr,
8284 X86::NOT16r, X86::AX,
8285 X86::GR16RegisterClass);
8286 case X86::ATOMXOR16:
8287 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8288 X86::XOR16ri, X86::MOV16rm,
8289 X86::LCMPXCHG16, X86::MOV16rr,
8290 X86::NOT16r, X86::AX,
8291 X86::GR16RegisterClass);
8292 case X86::ATOMNAND16:
8293 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8294 X86::AND16ri, X86::MOV16rm,
8295 X86::LCMPXCHG16, X86::MOV16rr,
8296 X86::NOT16r, X86::AX,
8297 X86::GR16RegisterClass, true);
8298 case X86::ATOMMIN16:
8299 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8300 case X86::ATOMMAX16:
8301 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8302 case X86::ATOMUMIN16:
8303 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8304 case X86::ATOMUMAX16:
8305 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8306
8307 case X86::ATOMAND8:
8308 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8309 X86::AND8ri, X86::MOV8rm,
8310 X86::LCMPXCHG8, X86::MOV8rr,
8311 X86::NOT8r, X86::AL,
8312 X86::GR8RegisterClass);
8313 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008314 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008315 X86::OR8ri, X86::MOV8rm,
8316 X86::LCMPXCHG8, X86::MOV8rr,
8317 X86::NOT8r, X86::AL,
8318 X86::GR8RegisterClass);
8319 case X86::ATOMXOR8:
8320 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8321 X86::XOR8ri, X86::MOV8rm,
8322 X86::LCMPXCHG8, X86::MOV8rr,
8323 X86::NOT8r, X86::AL,
8324 X86::GR8RegisterClass);
8325 case X86::ATOMNAND8:
8326 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8327 X86::AND8ri, X86::MOV8rm,
8328 X86::LCMPXCHG8, X86::MOV8rr,
8329 X86::NOT8r, X86::AL,
8330 X86::GR8RegisterClass, true);
8331 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008332 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008333 case X86::ATOMAND64:
8334 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008335 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008336 X86::LCMPXCHG64, X86::MOV64rr,
8337 X86::NOT64r, X86::RAX,
8338 X86::GR64RegisterClass);
8339 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008340 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8341 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008342 X86::LCMPXCHG64, X86::MOV64rr,
8343 X86::NOT64r, X86::RAX,
8344 X86::GR64RegisterClass);
8345 case X86::ATOMXOR64:
8346 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008347 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008348 X86::LCMPXCHG64, X86::MOV64rr,
8349 X86::NOT64r, X86::RAX,
8350 X86::GR64RegisterClass);
8351 case X86::ATOMNAND64:
8352 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8353 X86::AND64ri32, X86::MOV64rm,
8354 X86::LCMPXCHG64, X86::MOV64rr,
8355 X86::NOT64r, X86::RAX,
8356 X86::GR64RegisterClass, true);
8357 case X86::ATOMMIN64:
8358 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8359 case X86::ATOMMAX64:
8360 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8361 case X86::ATOMUMIN64:
8362 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8363 case X86::ATOMUMAX64:
8364 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008365
8366 // This group does 64-bit operations on a 32-bit host.
8367 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008368 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008369 X86::AND32rr, X86::AND32rr,
8370 X86::AND32ri, X86::AND32ri,
8371 false);
8372 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008373 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008374 X86::OR32rr, X86::OR32rr,
8375 X86::OR32ri, X86::OR32ri,
8376 false);
8377 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008378 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008379 X86::XOR32rr, X86::XOR32rr,
8380 X86::XOR32ri, X86::XOR32ri,
8381 false);
8382 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008383 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008384 X86::AND32rr, X86::AND32rr,
8385 X86::AND32ri, X86::AND32ri,
8386 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008387 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008388 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008389 X86::ADD32rr, X86::ADC32rr,
8390 X86::ADD32ri, X86::ADC32ri,
8391 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008392 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008393 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008394 X86::SUB32rr, X86::SBB32rr,
8395 X86::SUB32ri, X86::SBB32ri,
8396 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008397 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008398 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008399 X86::MOV32rr, X86::MOV32rr,
8400 X86::MOV32ri, X86::MOV32ri,
8401 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008402 case X86::VASTART_SAVE_XMM_REGS:
8403 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008404 }
8405}
8406
8407//===----------------------------------------------------------------------===//
8408// X86 Optimization Hooks
8409//===----------------------------------------------------------------------===//
8410
Dan Gohman475871a2008-07-27 21:46:04 +00008411void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008412 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008413 APInt &KnownZero,
8414 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008415 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008416 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008417 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008418 assert((Opc >= ISD::BUILTIN_OP_END ||
8419 Opc == ISD::INTRINSIC_WO_CHAIN ||
8420 Opc == ISD::INTRINSIC_W_CHAIN ||
8421 Opc == ISD::INTRINSIC_VOID) &&
8422 "Should use MaskedValueIsZero if you don't know whether Op"
8423 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008424
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008425 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008426 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008427 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008428 case X86ISD::ADD:
8429 case X86ISD::SUB:
8430 case X86ISD::SMUL:
8431 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008432 case X86ISD::INC:
8433 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008434 case X86ISD::OR:
8435 case X86ISD::XOR:
8436 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008437 // These nodes' second result is a boolean.
8438 if (Op.getResNo() == 0)
8439 break;
8440 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008441 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008442 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8443 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008444 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008445 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008446}
Chris Lattner259e97c2006-01-31 19:43:35 +00008447
Evan Cheng206ee9d2006-07-07 08:33:52 +00008448/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008449/// node is a GlobalAddress + offset.
8450bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8451 GlobalValue* &GA, int64_t &Offset) const{
8452 if (N->getOpcode() == X86ISD::Wrapper) {
8453 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008454 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008455 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008456 return true;
8457 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008458 }
Evan Chengad4196b2008-05-12 19:56:52 +00008459 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008460}
8461
Nate Begeman9008ca62009-04-27 18:41:29 +00008462static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008463 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008464 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008465 SelectionDAG &DAG, MachineFrameInfo *MFI,
8466 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008467 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008468 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008469 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008470 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008471 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008472 return false;
8473 continue;
8474 }
8475
Dan Gohman475871a2008-07-27 21:46:04 +00008476 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008477 if (!Elt.getNode() ||
8478 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008479 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008480 if (!LDBase) {
8481 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008482 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008483 LDBase = cast<LoadSDNode>(Elt.getNode());
8484 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008485 continue;
8486 }
8487 if (Elt.getOpcode() == ISD::UNDEF)
8488 continue;
8489
Nate Begemanabc01992009-06-05 21:37:30 +00008490 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008491 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008492 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008493 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008494 }
8495 return true;
8496}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008497
8498/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8499/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8500/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008501/// order. In the case of v2i64, it will see if it can rewrite the
8502/// shuffle to be an appropriate build vector so it can take advantage of
8503// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008504static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008505 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008506 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008507 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008508 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008509 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8510 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008511
Eli Friedman7a5e5552009-06-07 06:52:44 +00008512 if (VT.getSizeInBits() != 128)
8513 return SDValue();
8514
Mon P Wang1e955802009-04-03 02:43:30 +00008515 // Try to combine a vector_shuffle into a 128-bit load.
8516 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008517 LoadSDNode *LD = NULL;
8518 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008519 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008520 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008521 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008522
Eli Friedman7a5e5552009-06-07 06:52:44 +00008523 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008524 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008525 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8526 LD->getSrcValue(), LD->getSrcValueOffset(),
8527 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008528 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008529 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008530 LD->isVolatile(), LD->getAlignment());
8531 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008532 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008533 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8534 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008535 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8536 }
8537 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008538}
Evan Chengd880b972008-05-09 21:53:03 +00008539
Chris Lattner83e6c992006-10-04 06:57:07 +00008540/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008541static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008542 const X86Subtarget *Subtarget) {
8543 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008544 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008545 // Get the LHS/RHS of the select.
8546 SDValue LHS = N->getOperand(1);
8547 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008548
Dan Gohman670e5392009-09-21 18:03:22 +00008549 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8550 // instructions have the peculiarity that if either operand is a NaN,
8551 // they chose what we call the RHS operand (and as such are not symmetric).
8552 // It happens that this matches the semantics of the common C idiom
8553 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008554 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008555 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008556 Cond.getOpcode() == ISD::SETCC) {
8557 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008558
Chris Lattner47b4ce82009-03-11 05:48:52 +00008559 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008560 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008561 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8562 switch (CC) {
8563 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008564 case ISD::SETULT:
8565 // This can be a min if we can prove that at least one of the operands
8566 // is not a nan.
8567 if (!FiniteOnlyFPMath()) {
8568 if (DAG.isKnownNeverNaN(RHS)) {
8569 // Put the potential NaN in the RHS so that SSE will preserve it.
8570 std::swap(LHS, RHS);
8571 } else if (!DAG.isKnownNeverNaN(LHS))
8572 break;
8573 }
8574 Opcode = X86ISD::FMIN;
8575 break;
8576 case ISD::SETOLE:
8577 // This can be a min if we can prove that at least one of the operands
8578 // is not a nan.
8579 if (!FiniteOnlyFPMath()) {
8580 if (DAG.isKnownNeverNaN(LHS)) {
8581 // Put the potential NaN in the RHS so that SSE will preserve it.
8582 std::swap(LHS, RHS);
8583 } else if (!DAG.isKnownNeverNaN(RHS))
8584 break;
8585 }
8586 Opcode = X86ISD::FMIN;
8587 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008588 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008589 // This can be a min, but if either operand is a NaN we need it to
8590 // preserve the original LHS.
8591 std::swap(LHS, RHS);
8592 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008593 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008594 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008595 Opcode = X86ISD::FMIN;
8596 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008597
Dan Gohman670e5392009-09-21 18:03:22 +00008598 case ISD::SETOGE:
8599 // This can be a max if we can prove that at least one of the operands
8600 // is not a nan.
8601 if (!FiniteOnlyFPMath()) {
8602 if (DAG.isKnownNeverNaN(LHS)) {
8603 // Put the potential NaN in the RHS so that SSE will preserve it.
8604 std::swap(LHS, RHS);
8605 } else if (!DAG.isKnownNeverNaN(RHS))
8606 break;
8607 }
8608 Opcode = X86ISD::FMAX;
8609 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008610 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008611 // This can be a max if we can prove that at least one of the operands
8612 // is not a nan.
8613 if (!FiniteOnlyFPMath()) {
8614 if (DAG.isKnownNeverNaN(RHS)) {
8615 // Put the potential NaN in the RHS so that SSE will preserve it.
8616 std::swap(LHS, RHS);
8617 } else if (!DAG.isKnownNeverNaN(LHS))
8618 break;
8619 }
8620 Opcode = X86ISD::FMAX;
8621 break;
8622 case ISD::SETUGE:
8623 // This can be a max, but if either operand is a NaN we need it to
8624 // preserve the original LHS.
8625 std::swap(LHS, RHS);
8626 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008627 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008628 case ISD::SETGE:
8629 Opcode = X86ISD::FMAX;
8630 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008631 }
Dan Gohman670e5392009-09-21 18:03:22 +00008632 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008633 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8634 switch (CC) {
8635 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008636 case ISD::SETOGE:
8637 // This can be a min if we can prove that at least one of the operands
8638 // is not a nan.
8639 if (!FiniteOnlyFPMath()) {
8640 if (DAG.isKnownNeverNaN(RHS)) {
8641 // Put the potential NaN in the RHS so that SSE will preserve it.
8642 std::swap(LHS, RHS);
8643 } else if (!DAG.isKnownNeverNaN(LHS))
8644 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008645 }
Dan Gohman670e5392009-09-21 18:03:22 +00008646 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008647 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008648 case ISD::SETUGT:
8649 // This can be a min if we can prove that at least one of the operands
8650 // is not a nan.
8651 if (!FiniteOnlyFPMath()) {
8652 if (DAG.isKnownNeverNaN(LHS)) {
8653 // Put the potential NaN in the RHS so that SSE will preserve it.
8654 std::swap(LHS, RHS);
8655 } else if (!DAG.isKnownNeverNaN(RHS))
8656 break;
8657 }
8658 Opcode = X86ISD::FMIN;
8659 break;
8660 case ISD::SETUGE:
8661 // This can be a min, but if either operand is a NaN we need it to
8662 // preserve the original LHS.
8663 std::swap(LHS, RHS);
8664 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008665 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008666 case ISD::SETGE:
8667 Opcode = X86ISD::FMIN;
8668 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008669
Dan Gohman670e5392009-09-21 18:03:22 +00008670 case ISD::SETULT:
8671 // This can be a max if we can prove that at least one of the operands
8672 // is not a nan.
8673 if (!FiniteOnlyFPMath()) {
8674 if (DAG.isKnownNeverNaN(LHS)) {
8675 // Put the potential NaN in the RHS so that SSE will preserve it.
8676 std::swap(LHS, RHS);
8677 } else if (!DAG.isKnownNeverNaN(RHS))
8678 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008679 }
Dan Gohman670e5392009-09-21 18:03:22 +00008680 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008681 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008682 case ISD::SETOLE:
8683 // This can be a max if we can prove that at least one of the operands
8684 // is not a nan.
8685 if (!FiniteOnlyFPMath()) {
8686 if (DAG.isKnownNeverNaN(RHS)) {
8687 // Put the potential NaN in the RHS so that SSE will preserve it.
8688 std::swap(LHS, RHS);
8689 } else if (!DAG.isKnownNeverNaN(LHS))
8690 break;
8691 }
8692 Opcode = X86ISD::FMAX;
8693 break;
8694 case ISD::SETULE:
8695 // This can be a max, but if either operand is a NaN we need it to
8696 // preserve the original LHS.
8697 std::swap(LHS, RHS);
8698 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008699 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008700 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008701 Opcode = X86ISD::FMAX;
8702 break;
8703 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008704 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008705
Chris Lattner47b4ce82009-03-11 05:48:52 +00008706 if (Opcode)
8707 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008708 }
Eric Christopherfd179292009-08-27 18:07:15 +00008709
Chris Lattnerd1980a52009-03-12 06:52:53 +00008710 // If this is a select between two integer constants, try to do some
8711 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008712 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8713 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008714 // Don't do this for crazy integer types.
8715 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8716 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008717 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008718 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008719
Chris Lattnercee56e72009-03-13 05:53:31 +00008720 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008721 // Efficiently invertible.
8722 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8723 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8724 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8725 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008726 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008727 }
Eric Christopherfd179292009-08-27 18:07:15 +00008728
Chris Lattnerd1980a52009-03-12 06:52:53 +00008729 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008730 if (FalseC->getAPIntValue() == 0 &&
8731 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008732 if (NeedsCondInvert) // Invert the condition if needed.
8733 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8734 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008735
Chris Lattnerd1980a52009-03-12 06:52:53 +00008736 // Zero extend the condition if needed.
8737 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008738
Chris Lattnercee56e72009-03-13 05:53:31 +00008739 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008740 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008741 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008742 }
Eric Christopherfd179292009-08-27 18:07:15 +00008743
Chris Lattner97a29a52009-03-13 05:22:11 +00008744 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008745 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008746 if (NeedsCondInvert) // Invert the condition if needed.
8747 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8748 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008749
Chris Lattner97a29a52009-03-13 05:22:11 +00008750 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008751 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8752 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008753 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008754 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008755 }
Eric Christopherfd179292009-08-27 18:07:15 +00008756
Chris Lattnercee56e72009-03-13 05:53:31 +00008757 // Optimize cases that will turn into an LEA instruction. This requires
8758 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008759 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008760 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008761 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008762
Chris Lattnercee56e72009-03-13 05:53:31 +00008763 bool isFastMultiplier = false;
8764 if (Diff < 10) {
8765 switch ((unsigned char)Diff) {
8766 default: break;
8767 case 1: // result = add base, cond
8768 case 2: // result = lea base( , cond*2)
8769 case 3: // result = lea base(cond, cond*2)
8770 case 4: // result = lea base( , cond*4)
8771 case 5: // result = lea base(cond, cond*4)
8772 case 8: // result = lea base( , cond*8)
8773 case 9: // result = lea base(cond, cond*8)
8774 isFastMultiplier = true;
8775 break;
8776 }
8777 }
Eric Christopherfd179292009-08-27 18:07:15 +00008778
Chris Lattnercee56e72009-03-13 05:53:31 +00008779 if (isFastMultiplier) {
8780 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8781 if (NeedsCondInvert) // Invert the condition if needed.
8782 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8783 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008784
Chris Lattnercee56e72009-03-13 05:53:31 +00008785 // Zero extend the condition if needed.
8786 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8787 Cond);
8788 // Scale the condition by the difference.
8789 if (Diff != 1)
8790 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8791 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008792
Chris Lattnercee56e72009-03-13 05:53:31 +00008793 // Add the base if non-zero.
8794 if (FalseC->getAPIntValue() != 0)
8795 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8796 SDValue(FalseC, 0));
8797 return Cond;
8798 }
Eric Christopherfd179292009-08-27 18:07:15 +00008799 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008800 }
8801 }
Eric Christopherfd179292009-08-27 18:07:15 +00008802
Dan Gohman475871a2008-07-27 21:46:04 +00008803 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008804}
8805
Chris Lattnerd1980a52009-03-12 06:52:53 +00008806/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8807static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8808 TargetLowering::DAGCombinerInfo &DCI) {
8809 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008810
Chris Lattnerd1980a52009-03-12 06:52:53 +00008811 // If the flag operand isn't dead, don't touch this CMOV.
8812 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8813 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008814
Chris Lattnerd1980a52009-03-12 06:52:53 +00008815 // If this is a select between two integer constants, try to do some
8816 // optimizations. Note that the operands are ordered the opposite of SELECT
8817 // operands.
8818 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8819 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8820 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8821 // larger than FalseC (the false value).
8822 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008823
Chris Lattnerd1980a52009-03-12 06:52:53 +00008824 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8825 CC = X86::GetOppositeBranchCondition(CC);
8826 std::swap(TrueC, FalseC);
8827 }
Eric Christopherfd179292009-08-27 18:07:15 +00008828
Chris Lattnerd1980a52009-03-12 06:52:53 +00008829 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008830 // This is efficient for any integer data type (including i8/i16) and
8831 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008832 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8833 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008834 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8835 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008836
Chris Lattnerd1980a52009-03-12 06:52:53 +00008837 // Zero extend the condition if needed.
8838 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008839
Chris Lattnerd1980a52009-03-12 06:52:53 +00008840 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8841 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008842 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008843 if (N->getNumValues() == 2) // Dead flag value?
8844 return DCI.CombineTo(N, Cond, SDValue());
8845 return Cond;
8846 }
Eric Christopherfd179292009-08-27 18:07:15 +00008847
Chris Lattnercee56e72009-03-13 05:53:31 +00008848 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8849 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008850 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8851 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008852 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8853 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008854
Chris Lattner97a29a52009-03-13 05:22:11 +00008855 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008856 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8857 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008858 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8859 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008860
Chris Lattner97a29a52009-03-13 05:22:11 +00008861 if (N->getNumValues() == 2) // Dead flag value?
8862 return DCI.CombineTo(N, Cond, SDValue());
8863 return Cond;
8864 }
Eric Christopherfd179292009-08-27 18:07:15 +00008865
Chris Lattnercee56e72009-03-13 05:53:31 +00008866 // Optimize cases that will turn into an LEA instruction. This requires
8867 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008868 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008869 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008870 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008871
Chris Lattnercee56e72009-03-13 05:53:31 +00008872 bool isFastMultiplier = false;
8873 if (Diff < 10) {
8874 switch ((unsigned char)Diff) {
8875 default: break;
8876 case 1: // result = add base, cond
8877 case 2: // result = lea base( , cond*2)
8878 case 3: // result = lea base(cond, cond*2)
8879 case 4: // result = lea base( , cond*4)
8880 case 5: // result = lea base(cond, cond*4)
8881 case 8: // result = lea base( , cond*8)
8882 case 9: // result = lea base(cond, cond*8)
8883 isFastMultiplier = true;
8884 break;
8885 }
8886 }
Eric Christopherfd179292009-08-27 18:07:15 +00008887
Chris Lattnercee56e72009-03-13 05:53:31 +00008888 if (isFastMultiplier) {
8889 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8890 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008891 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8892 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008893 // Zero extend the condition if needed.
8894 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8895 Cond);
8896 // Scale the condition by the difference.
8897 if (Diff != 1)
8898 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8899 DAG.getConstant(Diff, Cond.getValueType()));
8900
8901 // Add the base if non-zero.
8902 if (FalseC->getAPIntValue() != 0)
8903 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8904 SDValue(FalseC, 0));
8905 if (N->getNumValues() == 2) // Dead flag value?
8906 return DCI.CombineTo(N, Cond, SDValue());
8907 return Cond;
8908 }
Eric Christopherfd179292009-08-27 18:07:15 +00008909 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008910 }
8911 }
8912 return SDValue();
8913}
8914
8915
Evan Cheng0b0cd912009-03-28 05:57:29 +00008916/// PerformMulCombine - Optimize a single multiply with constant into two
8917/// in order to implement it with two cheaper instructions, e.g.
8918/// LEA + SHL, LEA + LEA.
8919static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8920 TargetLowering::DAGCombinerInfo &DCI) {
8921 if (DAG.getMachineFunction().
8922 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8923 return SDValue();
8924
8925 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8926 return SDValue();
8927
Owen Andersone50ed302009-08-10 22:56:29 +00008928 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008929 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008930 return SDValue();
8931
8932 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8933 if (!C)
8934 return SDValue();
8935 uint64_t MulAmt = C->getZExtValue();
8936 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8937 return SDValue();
8938
8939 uint64_t MulAmt1 = 0;
8940 uint64_t MulAmt2 = 0;
8941 if ((MulAmt % 9) == 0) {
8942 MulAmt1 = 9;
8943 MulAmt2 = MulAmt / 9;
8944 } else if ((MulAmt % 5) == 0) {
8945 MulAmt1 = 5;
8946 MulAmt2 = MulAmt / 5;
8947 } else if ((MulAmt % 3) == 0) {
8948 MulAmt1 = 3;
8949 MulAmt2 = MulAmt / 3;
8950 }
8951 if (MulAmt2 &&
8952 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8953 DebugLoc DL = N->getDebugLoc();
8954
8955 if (isPowerOf2_64(MulAmt2) &&
8956 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8957 // If second multiplifer is pow2, issue it first. We want the multiply by
8958 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8959 // is an add.
8960 std::swap(MulAmt1, MulAmt2);
8961
8962 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008963 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008964 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008965 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008966 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008967 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008968 DAG.getConstant(MulAmt1, VT));
8969
Eric Christopherfd179292009-08-27 18:07:15 +00008970 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008971 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008972 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008973 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008974 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008975 DAG.getConstant(MulAmt2, VT));
8976
8977 // Do not add new nodes to DAG combiner worklist.
8978 DCI.CombineTo(N, NewMul, false);
8979 }
8980 return SDValue();
8981}
8982
Evan Chengad9c0a32009-12-15 00:53:42 +00008983static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
8984 SDValue N0 = N->getOperand(0);
8985 SDValue N1 = N->getOperand(1);
8986 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8987 EVT VT = N0.getValueType();
8988
8989 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
8990 // since the result of setcc_c is all zero's or all ones.
8991 if (N1C && N0.getOpcode() == ISD::AND &&
8992 N0.getOperand(1).getOpcode() == ISD::Constant) {
8993 SDValue N00 = N0.getOperand(0);
8994 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
8995 ((N00.getOpcode() == ISD::ANY_EXTEND ||
8996 N00.getOpcode() == ISD::ZERO_EXTEND) &&
8997 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
8998 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
8999 APInt ShAmt = N1C->getAPIntValue();
9000 Mask = Mask.shl(ShAmt);
9001 if (Mask != 0)
9002 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9003 N00, DAG.getConstant(Mask, VT));
9004 }
9005 }
9006
9007 return SDValue();
9008}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009009
Nate Begeman740ab032009-01-26 00:52:55 +00009010/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9011/// when possible.
9012static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9013 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009014 EVT VT = N->getValueType(0);
9015 if (!VT.isVector() && VT.isInteger() &&
9016 N->getOpcode() == ISD::SHL)
9017 return PerformSHLCombine(N, DAG);
9018
Nate Begeman740ab032009-01-26 00:52:55 +00009019 // On X86 with SSE2 support, we can transform this to a vector shift if
9020 // all elements are shifted by the same amount. We can't do this in legalize
9021 // because the a constant vector is typically transformed to a constant pool
9022 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009023 if (!Subtarget->hasSSE2())
9024 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009025
Owen Anderson825b72b2009-08-11 20:47:22 +00009026 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009027 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009028
Mon P Wang3becd092009-01-28 08:12:05 +00009029 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009030 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009031 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009032 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009033 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9034 unsigned NumElts = VT.getVectorNumElements();
9035 unsigned i = 0;
9036 for (; i != NumElts; ++i) {
9037 SDValue Arg = ShAmtOp.getOperand(i);
9038 if (Arg.getOpcode() == ISD::UNDEF) continue;
9039 BaseShAmt = Arg;
9040 break;
9041 }
9042 for (; i != NumElts; ++i) {
9043 SDValue Arg = ShAmtOp.getOperand(i);
9044 if (Arg.getOpcode() == ISD::UNDEF) continue;
9045 if (Arg != BaseShAmt) {
9046 return SDValue();
9047 }
9048 }
9049 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009050 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009051 SDValue InVec = ShAmtOp.getOperand(0);
9052 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9053 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9054 unsigned i = 0;
9055 for (; i != NumElts; ++i) {
9056 SDValue Arg = InVec.getOperand(i);
9057 if (Arg.getOpcode() == ISD::UNDEF) continue;
9058 BaseShAmt = Arg;
9059 break;
9060 }
9061 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9062 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9063 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9064 if (C->getZExtValue() == SplatIdx)
9065 BaseShAmt = InVec.getOperand(1);
9066 }
9067 }
9068 if (BaseShAmt.getNode() == 0)
9069 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9070 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009071 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009072 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009073
Mon P Wangefa42202009-09-03 19:56:25 +00009074 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009075 if (EltVT.bitsGT(MVT::i32))
9076 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9077 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009078 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009079
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009080 // The shift amount is identical so we can do a vector shift.
9081 SDValue ValOp = N->getOperand(0);
9082 switch (N->getOpcode()) {
9083 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009084 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009085 break;
9086 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009087 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009088 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009089 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009090 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009092 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009094 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009095 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009096 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009097 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009098 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009099 break;
9100 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009101 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009102 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009103 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009104 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009105 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009106 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009107 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009108 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009109 break;
9110 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009111 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009112 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009113 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009114 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009115 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009116 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009117 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009118 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009119 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009120 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009121 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009122 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009123 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009124 }
9125 return SDValue();
9126}
9127
Chris Lattner149a4e52008-02-22 02:09:43 +00009128/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009129static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009130 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009131 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9132 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009133 // A preferable solution to the general problem is to figure out the right
9134 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009135
9136 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009137 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009138 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009139 if (VT.getSizeInBits() != 64)
9140 return SDValue();
9141
Devang Patel578efa92009-06-05 21:57:13 +00009142 const Function *F = DAG.getMachineFunction().getFunction();
9143 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009144 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009145 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009146 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009147 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009148 isa<LoadSDNode>(St->getValue()) &&
9149 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9150 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009151 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009152 LoadSDNode *Ld = 0;
9153 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009154 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009155 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009156 // Must be a store of a load. We currently handle two cases: the load
9157 // is a direct child, and it's under an intervening TokenFactor. It is
9158 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009159 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009160 Ld = cast<LoadSDNode>(St->getChain());
9161 else if (St->getValue().hasOneUse() &&
9162 ChainVal->getOpcode() == ISD::TokenFactor) {
9163 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009164 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009165 TokenFactorIndex = i;
9166 Ld = cast<LoadSDNode>(St->getValue());
9167 } else
9168 Ops.push_back(ChainVal->getOperand(i));
9169 }
9170 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009171
Evan Cheng536e6672009-03-12 05:59:15 +00009172 if (!Ld || !ISD::isNormalLoad(Ld))
9173 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009174
Evan Cheng536e6672009-03-12 05:59:15 +00009175 // If this is not the MMX case, i.e. we are just turning i64 load/store
9176 // into f64 load/store, avoid the transformation if there are multiple
9177 // uses of the loaded value.
9178 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9179 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009180
Evan Cheng536e6672009-03-12 05:59:15 +00009181 DebugLoc LdDL = Ld->getDebugLoc();
9182 DebugLoc StDL = N->getDebugLoc();
9183 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9184 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9185 // pair instead.
9186 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009187 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009188 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9189 Ld->getBasePtr(), Ld->getSrcValue(),
9190 Ld->getSrcValueOffset(), Ld->isVolatile(),
9191 Ld->getAlignment());
9192 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009193 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009194 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009195 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009196 Ops.size());
9197 }
Evan Cheng536e6672009-03-12 05:59:15 +00009198 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009199 St->getSrcValue(), St->getSrcValueOffset(),
9200 St->isVolatile(), St->getAlignment());
9201 }
Evan Cheng536e6672009-03-12 05:59:15 +00009202
9203 // Otherwise, lower to two pairs of 32-bit loads / stores.
9204 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009205 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9206 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009207
Owen Anderson825b72b2009-08-11 20:47:22 +00009208 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009209 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9210 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009211 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009212 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9213 Ld->isVolatile(),
9214 MinAlign(Ld->getAlignment(), 4));
9215
9216 SDValue NewChain = LoLd.getValue(1);
9217 if (TokenFactorIndex != -1) {
9218 Ops.push_back(LoLd);
9219 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009220 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009221 Ops.size());
9222 }
9223
9224 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009225 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9226 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009227
9228 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9229 St->getSrcValue(), St->getSrcValueOffset(),
9230 St->isVolatile(), St->getAlignment());
9231 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9232 St->getSrcValue(),
9233 St->getSrcValueOffset() + 4,
9234 St->isVolatile(),
9235 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009236 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009237 }
Dan Gohman475871a2008-07-27 21:46:04 +00009238 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009239}
9240
Chris Lattner6cf73262008-01-25 06:14:17 +00009241/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9242/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009243static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009244 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9245 // F[X]OR(0.0, x) -> x
9246 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009247 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9248 if (C->getValueAPF().isPosZero())
9249 return N->getOperand(1);
9250 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9251 if (C->getValueAPF().isPosZero())
9252 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009253 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009254}
9255
9256/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009257static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009258 // FAND(0.0, x) -> 0.0
9259 // FAND(x, 0.0) -> 0.0
9260 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9261 if (C->getValueAPF().isPosZero())
9262 return N->getOperand(0);
9263 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9264 if (C->getValueAPF().isPosZero())
9265 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009266 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009267}
9268
Dan Gohmane5af2d32009-01-29 01:59:02 +00009269static SDValue PerformBTCombine(SDNode *N,
9270 SelectionDAG &DAG,
9271 TargetLowering::DAGCombinerInfo &DCI) {
9272 // BT ignores high bits in the bit index operand.
9273 SDValue Op1 = N->getOperand(1);
9274 if (Op1.hasOneUse()) {
9275 unsigned BitWidth = Op1.getValueSizeInBits();
9276 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9277 APInt KnownZero, KnownOne;
9278 TargetLowering::TargetLoweringOpt TLO(DAG);
9279 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9280 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9281 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9282 DCI.CommitTargetLoweringOpt(TLO);
9283 }
9284 return SDValue();
9285}
Chris Lattner83e6c992006-10-04 06:57:07 +00009286
Eli Friedman7a5e5552009-06-07 06:52:44 +00009287static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9288 SDValue Op = N->getOperand(0);
9289 if (Op.getOpcode() == ISD::BIT_CONVERT)
9290 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009291 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009292 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009293 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009294 OpVT.getVectorElementType().getSizeInBits()) {
9295 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9296 }
9297 return SDValue();
9298}
9299
Owen Anderson99177002009-06-29 18:04:45 +00009300// On X86 and X86-64, atomic operations are lowered to locked instructions.
9301// Locked instructions, in turn, have implicit fence semantics (all memory
9302// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009303// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009304// fence-atomic-fence.
9305static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9306 SDValue atomic = N->getOperand(0);
9307 switch (atomic.getOpcode()) {
9308 case ISD::ATOMIC_CMP_SWAP:
9309 case ISD::ATOMIC_SWAP:
9310 case ISD::ATOMIC_LOAD_ADD:
9311 case ISD::ATOMIC_LOAD_SUB:
9312 case ISD::ATOMIC_LOAD_AND:
9313 case ISD::ATOMIC_LOAD_OR:
9314 case ISD::ATOMIC_LOAD_XOR:
9315 case ISD::ATOMIC_LOAD_NAND:
9316 case ISD::ATOMIC_LOAD_MIN:
9317 case ISD::ATOMIC_LOAD_MAX:
9318 case ISD::ATOMIC_LOAD_UMIN:
9319 case ISD::ATOMIC_LOAD_UMAX:
9320 break;
9321 default:
9322 return SDValue();
9323 }
Eric Christopherfd179292009-08-27 18:07:15 +00009324
Owen Anderson99177002009-06-29 18:04:45 +00009325 SDValue fence = atomic.getOperand(0);
9326 if (fence.getOpcode() != ISD::MEMBARRIER)
9327 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009328
Owen Anderson99177002009-06-29 18:04:45 +00009329 switch (atomic.getOpcode()) {
9330 case ISD::ATOMIC_CMP_SWAP:
9331 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9332 atomic.getOperand(1), atomic.getOperand(2),
9333 atomic.getOperand(3));
9334 case ISD::ATOMIC_SWAP:
9335 case ISD::ATOMIC_LOAD_ADD:
9336 case ISD::ATOMIC_LOAD_SUB:
9337 case ISD::ATOMIC_LOAD_AND:
9338 case ISD::ATOMIC_LOAD_OR:
9339 case ISD::ATOMIC_LOAD_XOR:
9340 case ISD::ATOMIC_LOAD_NAND:
9341 case ISD::ATOMIC_LOAD_MIN:
9342 case ISD::ATOMIC_LOAD_MAX:
9343 case ISD::ATOMIC_LOAD_UMIN:
9344 case ISD::ATOMIC_LOAD_UMAX:
9345 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9346 atomic.getOperand(1), atomic.getOperand(2));
9347 default:
9348 return SDValue();
9349 }
9350}
9351
Dan Gohman475871a2008-07-27 21:46:04 +00009352SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009353 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009354 SelectionDAG &DAG = DCI.DAG;
9355 switch (N->getOpcode()) {
9356 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009357 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009358 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009359 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009360 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009361 case ISD::SHL:
9362 case ISD::SRA:
9363 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009364 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009365 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009366 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9367 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009368 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009369 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009370 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009371 }
9372
Dan Gohman475871a2008-07-27 21:46:04 +00009373 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009374}
9375
Evan Cheng60c07e12006-07-05 22:17:51 +00009376//===----------------------------------------------------------------------===//
9377// X86 Inline Assembly Support
9378//===----------------------------------------------------------------------===//
9379
Chris Lattnerb8105652009-07-20 17:51:36 +00009380static bool LowerToBSwap(CallInst *CI) {
9381 // FIXME: this should verify that we are targetting a 486 or better. If not,
9382 // we will turn this bswap into something that will be lowered to logical ops
9383 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9384 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009385
Chris Lattnerb8105652009-07-20 17:51:36 +00009386 // Verify this is a simple bswap.
9387 if (CI->getNumOperands() != 2 ||
9388 CI->getType() != CI->getOperand(1)->getType() ||
9389 !CI->getType()->isInteger())
9390 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009391
Chris Lattnerb8105652009-07-20 17:51:36 +00009392 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9393 if (!Ty || Ty->getBitWidth() % 16 != 0)
9394 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009395
Chris Lattnerb8105652009-07-20 17:51:36 +00009396 // Okay, we can do this xform, do so now.
9397 const Type *Tys[] = { Ty };
9398 Module *M = CI->getParent()->getParent()->getParent();
9399 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009400
Chris Lattnerb8105652009-07-20 17:51:36 +00009401 Value *Op = CI->getOperand(1);
9402 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009403
Chris Lattnerb8105652009-07-20 17:51:36 +00009404 CI->replaceAllUsesWith(Op);
9405 CI->eraseFromParent();
9406 return true;
9407}
9408
9409bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9410 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9411 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9412
9413 std::string AsmStr = IA->getAsmString();
9414
9415 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9416 std::vector<std::string> AsmPieces;
9417 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9418
9419 switch (AsmPieces.size()) {
9420 default: return false;
9421 case 1:
9422 AsmStr = AsmPieces[0];
9423 AsmPieces.clear();
9424 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9425
9426 // bswap $0
9427 if (AsmPieces.size() == 2 &&
9428 (AsmPieces[0] == "bswap" ||
9429 AsmPieces[0] == "bswapq" ||
9430 AsmPieces[0] == "bswapl") &&
9431 (AsmPieces[1] == "$0" ||
9432 AsmPieces[1] == "${0:q}")) {
9433 // No need to check constraints, nothing other than the equivalent of
9434 // "=r,0" would be valid here.
9435 return LowerToBSwap(CI);
9436 }
9437 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009438 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009439 AsmPieces.size() == 3 &&
9440 AsmPieces[0] == "rorw" &&
9441 AsmPieces[1] == "$$8," &&
9442 AsmPieces[2] == "${0:w}" &&
9443 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9444 return LowerToBSwap(CI);
9445 }
9446 break;
9447 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009448 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009449 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009450 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9451 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9452 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9453 std::vector<std::string> Words;
9454 SplitString(AsmPieces[0], Words, " \t");
9455 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9456 Words.clear();
9457 SplitString(AsmPieces[1], Words, " \t");
9458 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9459 Words.clear();
9460 SplitString(AsmPieces[2], Words, " \t,");
9461 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9462 Words[2] == "%edx") {
9463 return LowerToBSwap(CI);
9464 }
9465 }
9466 }
9467 }
9468 break;
9469 }
9470 return false;
9471}
9472
9473
9474
Chris Lattnerf4dff842006-07-11 02:54:03 +00009475/// getConstraintType - Given a constraint letter, return the type of
9476/// constraint it is for this target.
9477X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009478X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9479 if (Constraint.size() == 1) {
9480 switch (Constraint[0]) {
9481 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009482 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009483 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009484 case 'r':
9485 case 'R':
9486 case 'l':
9487 case 'q':
9488 case 'Q':
9489 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009490 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009491 case 'Y':
9492 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009493 case 'e':
9494 case 'Z':
9495 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009496 default:
9497 break;
9498 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009499 }
Chris Lattner4234f572007-03-25 02:14:49 +00009500 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009501}
9502
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009503/// LowerXConstraint - try to replace an X constraint, which matches anything,
9504/// with another that has more specific requirements based on the type of the
9505/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009506const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009507LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009508 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9509 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009510 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009511 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009512 return "Y";
9513 if (Subtarget->hasSSE1())
9514 return "x";
9515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009516
Chris Lattner5e764232008-04-26 23:02:14 +00009517 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009518}
9519
Chris Lattner48884cd2007-08-25 00:47:38 +00009520/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9521/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009522void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009523 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009524 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009525 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009526 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009527 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009528
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009529 switch (Constraint) {
9530 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009531 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009532 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009533 if (C->getZExtValue() <= 31) {
9534 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009535 break;
9536 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009537 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009538 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009539 case 'J':
9540 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009541 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009542 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9543 break;
9544 }
9545 }
9546 return;
9547 case 'K':
9548 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009549 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009550 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9551 break;
9552 }
9553 }
9554 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009555 case 'N':
9556 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009557 if (C->getZExtValue() <= 255) {
9558 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009559 break;
9560 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009561 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009562 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009563 case 'e': {
9564 // 32-bit signed value
9565 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9566 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009567 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9568 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009569 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009570 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009571 break;
9572 }
9573 // FIXME gcc accepts some relocatable values here too, but only in certain
9574 // memory models; it's complicated.
9575 }
9576 return;
9577 }
9578 case 'Z': {
9579 // 32-bit unsigned value
9580 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9581 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009582 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9583 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009584 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9585 break;
9586 }
9587 }
9588 // FIXME gcc accepts some relocatable values here too, but only in certain
9589 // memory models; it's complicated.
9590 return;
9591 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009592 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009593 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009594 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009595 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009596 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009597 break;
9598 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009599
Chris Lattnerdc43a882007-05-03 16:52:29 +00009600 // If we are in non-pic codegen mode, we allow the address of a global (with
9601 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009602 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009603 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009604
Chris Lattner49921962009-05-08 18:23:14 +00009605 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9606 while (1) {
9607 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9608 Offset += GA->getOffset();
9609 break;
9610 } else if (Op.getOpcode() == ISD::ADD) {
9611 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9612 Offset += C->getZExtValue();
9613 Op = Op.getOperand(0);
9614 continue;
9615 }
9616 } else if (Op.getOpcode() == ISD::SUB) {
9617 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9618 Offset += -C->getZExtValue();
9619 Op = Op.getOperand(0);
9620 continue;
9621 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009622 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009623
Chris Lattner49921962009-05-08 18:23:14 +00009624 // Otherwise, this isn't something we can handle, reject it.
9625 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009626 }
Eric Christopherfd179292009-08-27 18:07:15 +00009627
Chris Lattner36c25012009-07-10 07:34:39 +00009628 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009629 // If we require an extra load to get this address, as in PIC mode, we
9630 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009631 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9632 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009633 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009634
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009635 if (hasMemory)
9636 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9637 else
9638 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009639 Result = Op;
9640 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009641 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009642 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009643
Gabor Greifba36cb52008-08-28 21:40:38 +00009644 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009645 Ops.push_back(Result);
9646 return;
9647 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009648 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9649 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009650}
9651
Chris Lattner259e97c2006-01-31 19:43:35 +00009652std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009653getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009654 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009655 if (Constraint.size() == 1) {
9656 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009657 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009658 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009659 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9660 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009661 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009662 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9663 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9664 X86::R10D,X86::R11D,X86::R12D,
9665 X86::R13D,X86::R14D,X86::R15D,
9666 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009667 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009668 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9669 X86::SI, X86::DI, X86::R8W,X86::R9W,
9670 X86::R10W,X86::R11W,X86::R12W,
9671 X86::R13W,X86::R14W,X86::R15W,
9672 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009673 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009674 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9675 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9676 X86::R10B,X86::R11B,X86::R12B,
9677 X86::R13B,X86::R14B,X86::R15B,
9678 X86::BPL, X86::SPL, 0);
9679
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009681 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9682 X86::RSI, X86::RDI, X86::R8, X86::R9,
9683 X86::R10, X86::R11, X86::R12,
9684 X86::R13, X86::R14, X86::R15,
9685 X86::RBP, X86::RSP, 0);
9686
9687 break;
9688 }
Eric Christopherfd179292009-08-27 18:07:15 +00009689 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009690 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009691 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009692 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009693 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009694 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009695 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009696 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009698 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9699 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009700 }
9701 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009702
Chris Lattner1efa40f2006-02-22 00:56:39 +00009703 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009704}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009705
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009706std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009707X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009708 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009709 // First, see if this is a constraint that directly corresponds to an LLVM
9710 // register class.
9711 if (Constraint.size() == 1) {
9712 // GCC Constraint Letters
9713 switch (Constraint[0]) {
9714 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009715 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009716 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009717 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009718 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009720 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009722 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009723 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009724 case 'R': // LEGACY_REGS
9725 if (VT == MVT::i8)
9726 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9727 if (VT == MVT::i16)
9728 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9729 if (VT == MVT::i32 || !Subtarget->is64Bit())
9730 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9731 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009732 case 'f': // FP Stack registers.
9733 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9734 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009735 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009736 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009737 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009738 return std::make_pair(0U, X86::RFP64RegisterClass);
9739 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009740 case 'y': // MMX_REGS if MMX allowed.
9741 if (!Subtarget->hasMMX()) break;
9742 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009743 case 'Y': // SSE_REGS if SSE2 allowed
9744 if (!Subtarget->hasSSE2()) break;
9745 // FALL THROUGH.
9746 case 'x': // SSE_REGS if SSE1 allowed
9747 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009748
Owen Anderson825b72b2009-08-11 20:47:22 +00009749 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009750 default: break;
9751 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009752 case MVT::f32:
9753 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009754 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009755 case MVT::f64:
9756 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009757 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009758 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009759 case MVT::v16i8:
9760 case MVT::v8i16:
9761 case MVT::v4i32:
9762 case MVT::v2i64:
9763 case MVT::v4f32:
9764 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009765 return std::make_pair(0U, X86::VR128RegisterClass);
9766 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009767 break;
9768 }
9769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009770
Chris Lattnerf76d1802006-07-31 23:26:50 +00009771 // Use the default implementation in TargetLowering to convert the register
9772 // constraint into a member of a register class.
9773 std::pair<unsigned, const TargetRegisterClass*> Res;
9774 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009775
9776 // Not found as a standard register?
9777 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009778 // Map st(0) -> st(7) -> ST0
9779 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9780 tolower(Constraint[1]) == 's' &&
9781 tolower(Constraint[2]) == 't' &&
9782 Constraint[3] == '(' &&
9783 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9784 Constraint[5] == ')' &&
9785 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009786
Chris Lattner56d77c72009-09-13 22:41:48 +00009787 Res.first = X86::ST0+Constraint[4]-'0';
9788 Res.second = X86::RFP80RegisterClass;
9789 return Res;
9790 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009791
Chris Lattner56d77c72009-09-13 22:41:48 +00009792 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009793 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009794 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009795 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009796 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009797 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009798
9799 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009800 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009801 Res.first = X86::EFLAGS;
9802 Res.second = X86::CCRRegisterClass;
9803 return Res;
9804 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009805
Dale Johannesen330169f2008-11-13 21:52:36 +00009806 // 'A' means EAX + EDX.
9807 if (Constraint == "A") {
9808 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009809 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009810 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009811 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009812 return Res;
9813 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009814
Chris Lattnerf76d1802006-07-31 23:26:50 +00009815 // Otherwise, check to see if this is a register class of the wrong value
9816 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9817 // turn into {ax},{dx}.
9818 if (Res.second->hasType(VT))
9819 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009820
Chris Lattnerf76d1802006-07-31 23:26:50 +00009821 // All of the single-register GCC register classes map their values onto
9822 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9823 // really want an 8-bit or 32-bit register, map to the appropriate register
9824 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009825 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009826 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009827 unsigned DestReg = 0;
9828 switch (Res.first) {
9829 default: break;
9830 case X86::AX: DestReg = X86::AL; break;
9831 case X86::DX: DestReg = X86::DL; break;
9832 case X86::CX: DestReg = X86::CL; break;
9833 case X86::BX: DestReg = X86::BL; break;
9834 }
9835 if (DestReg) {
9836 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009837 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009838 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009839 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009840 unsigned DestReg = 0;
9841 switch (Res.first) {
9842 default: break;
9843 case X86::AX: DestReg = X86::EAX; break;
9844 case X86::DX: DestReg = X86::EDX; break;
9845 case X86::CX: DestReg = X86::ECX; break;
9846 case X86::BX: DestReg = X86::EBX; break;
9847 case X86::SI: DestReg = X86::ESI; break;
9848 case X86::DI: DestReg = X86::EDI; break;
9849 case X86::BP: DestReg = X86::EBP; break;
9850 case X86::SP: DestReg = X86::ESP; break;
9851 }
9852 if (DestReg) {
9853 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009854 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009855 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009856 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009857 unsigned DestReg = 0;
9858 switch (Res.first) {
9859 default: break;
9860 case X86::AX: DestReg = X86::RAX; break;
9861 case X86::DX: DestReg = X86::RDX; break;
9862 case X86::CX: DestReg = X86::RCX; break;
9863 case X86::BX: DestReg = X86::RBX; break;
9864 case X86::SI: DestReg = X86::RSI; break;
9865 case X86::DI: DestReg = X86::RDI; break;
9866 case X86::BP: DestReg = X86::RBP; break;
9867 case X86::SP: DestReg = X86::RSP; break;
9868 }
9869 if (DestReg) {
9870 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009871 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009872 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009873 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009874 } else if (Res.second == X86::FR32RegisterClass ||
9875 Res.second == X86::FR64RegisterClass ||
9876 Res.second == X86::VR128RegisterClass) {
9877 // Handle references to XMM physical registers that got mapped into the
9878 // wrong class. This can happen with constraints like {xmm0} where the
9879 // target independent register mapper will just pick the first match it can
9880 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009881 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009882 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009884 Res.second = X86::FR64RegisterClass;
9885 else if (X86::VR128RegisterClass->hasType(VT))
9886 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009887 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009888
Chris Lattnerf76d1802006-07-31 23:26:50 +00009889 return Res;
9890}
Mon P Wang0c397192008-10-30 08:01:45 +00009891
9892//===----------------------------------------------------------------------===//
9893// X86 Widen vector type
9894//===----------------------------------------------------------------------===//
9895
9896/// getWidenVectorType: given a vector type, returns the type to widen
9897/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009898/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009899/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009900/// scalarizing vs using the wider vector type.
9901
Owen Andersone50ed302009-08-10 22:56:29 +00009902EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009903 assert(VT.isVector());
9904 if (isTypeLegal(VT))
9905 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009906
Mon P Wang0c397192008-10-30 08:01:45 +00009907 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9908 // type based on element type. This would speed up our search (though
9909 // it may not be worth it since the size of the list is relatively
9910 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009911 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009912 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009913
Mon P Wang0c397192008-10-30 08:01:45 +00009914 // On X86, it make sense to widen any vector wider than 1
9915 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009916 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009917
Owen Anderson825b72b2009-08-11 20:47:22 +00009918 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9919 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9920 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009921
9922 if (isTypeLegal(SVT) &&
9923 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009924 SVT.getVectorNumElements() > NElts)
9925 return SVT;
9926 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009927 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009928}