blob: 911d966c3df01e55ba055fcd3f2a6027fb3faac2 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattner51269842006-03-01 05:50:56 +000040//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000041// PowerPC specific DAG Nodes.
42//
43
44def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
45def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
46def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000047def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000048
Chris Lattner9c73f092005-10-25 20:55:47 +000049def PPCfsel : SDNode<"PPCISD::FSEL",
50 // Type constraint for fsel.
51 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
52 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000053
Nate Begeman993aeb22005-12-13 22:55:22 +000054def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
55def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
56def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
57def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000058
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000059def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000060
Chris Lattner4172b102005-12-06 02:10:38 +000061// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
62// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000063def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
64def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
65def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
66
Chris Lattnerecfe55e2006-03-22 05:30:33 +000067def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
68def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
69
Chris Lattner937a79d2005-12-04 19:01:59 +000070// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000071def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
72def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
73
Chris Lattner2e6b77d2006-06-27 18:36:44 +000074def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000075def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000076 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000077def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
78 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
79def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
80 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000081
Chris Lattnerc703a8f2006-05-17 19:00:46 +000082def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000083 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000084
Chris Lattnera17b1552006-03-31 05:13:27 +000085def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
86def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000087
Chris Lattner90564f22006-04-18 17:59:36 +000088def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
89 [SDNPHasChain, SDNPOptInFlag]>;
90
Chris Lattner47f01f12005-09-08 19:50:41 +000091//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000092// PowerPC specific transformation functions and pattern fragments.
93//
Nate Begeman8d948322005-10-19 01:12:32 +000094
Nate Begeman2d5aff72005-10-19 18:42:01 +000095def SHL32 : SDNodeXForm<imm, [{
96 // Transformation function: 31 - imm
97 return getI32Imm(31 - N->getValue());
98}]>;
99
Nate Begeman2d5aff72005-10-19 18:42:01 +0000100def SRL32 : SDNodeXForm<imm, [{
101 // Transformation function: 32 - imm
102 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
103}]>;
104
Chris Lattner2eb25172005-09-09 00:39:56 +0000105def LO16 : SDNodeXForm<imm, [{
106 // Transformation function: get the low 16 bits.
107 return getI32Imm((unsigned short)N->getValue());
108}]>;
109
110def HI16 : SDNodeXForm<imm, [{
111 // Transformation function: shift the immediate value down into the low bits.
112 return getI32Imm((unsigned)N->getValue() >> 16);
113}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000114
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000115def HA16 : SDNodeXForm<imm, [{
116 // Transformation function: shift the immediate value down into the low bits.
117 signed int Val = N->getValue();
118 return getI32Imm((Val - (signed short)Val) >> 16);
119}]>;
120
121
Chris Lattner3e63ead2005-09-08 17:33:10 +0000122def immSExt16 : PatLeaf<(imm), [{
123 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
124 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000125 if (N->getValueType(0) == MVT::i32)
126 return (int32_t)N->getValue() == (short)N->getValue();
127 else
128 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000129}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000130def immZExt16 : PatLeaf<(imm), [{
131 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
132 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000133 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000134}], LO16>;
135
Chris Lattner0ea70b22006-06-20 22:34:10 +0000136// imm16Shifted* - These match immediates where the low 16-bits are zero. There
137// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
138// identical in 32-bit mode, but in 64-bit mode, they return true if the
139// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
140// clear).
141def imm16ShiftedZExt : PatLeaf<(imm), [{
142 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
143 // immediate are set. Used by instructions like 'xoris'.
144 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
145}], HI16>;
146
147def imm16ShiftedSExt : PatLeaf<(imm), [{
148 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
149 // immediate are set. Used by instructions like 'addis'. Identical to
150 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000151 if (N->getValue() & 0xFFFF) return false;
152 if (N->getValueType(0) == MVT::i32)
153 return true;
154 // For 64-bit, make sure it is sext right.
155 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000156}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000157
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000158
Chris Lattner47f01f12005-09-08 19:50:41 +0000159//===----------------------------------------------------------------------===//
160// PowerPC Flag Definitions.
161
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000162class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000163class isDOT {
164 list<Register> Defs = [CR0];
165 bit RC = 1;
166}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000167
Chris Lattner47f01f12005-09-08 19:50:41 +0000168
169
170//===----------------------------------------------------------------------===//
171// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000172
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000173def s5imm : Operand<i32> {
174 let PrintMethod = "printS5ImmOperand";
175}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000176def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000177 let PrintMethod = "printU5ImmOperand";
178}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000179def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000180 let PrintMethod = "printU6ImmOperand";
181}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000182def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000183 let PrintMethod = "printS16ImmOperand";
184}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000185def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000186 let PrintMethod = "printU16ImmOperand";
187}
Chris Lattner841d12d2005-10-18 16:51:22 +0000188def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
189 let PrintMethod = "printS16X4ImmOperand";
190}
Chris Lattner1e484782005-12-04 18:42:54 +0000191def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000192 let PrintMethod = "printBranchOperand";
193}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000194def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000195 let PrintMethod = "printCallOperand";
196}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000197def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000198 let PrintMethod = "printAbsAddrOperand";
199}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000200def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000201 let PrintMethod = "printPICLabel";
202}
Nate Begemaned428532004-09-04 05:00:00 +0000203def symbolHi: Operand<i32> {
204 let PrintMethod = "printSymbolHi";
205}
206def symbolLo: Operand<i32> {
207 let PrintMethod = "printSymbolLo";
208}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000209def crbitm: Operand<i8> {
210 let PrintMethod = "printcrbitm";
211}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000212// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000213def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000214 let PrintMethod = "printMemRegImm";
215 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000216 let MIOperandInfo = (ops i32imm, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000217}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000218def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000219 let PrintMethod = "printMemRegReg";
220 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000221 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000222}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000223def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000224 let PrintMethod = "printMemRegImmShifted";
225 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000226 let MIOperandInfo = (ops i32imm, ptr_rc);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000227}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000228
Chris Lattnera613d262006-01-12 02:05:36 +0000229// Define PowerPC specific addressing mode.
Chris Lattner059ca0f2006-06-16 21:01:35 +0000230def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", []>;
231def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", []>;
232def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[]>;
233def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000234
Evan Cheng8c75ef92005-12-14 22:07:12 +0000235//===----------------------------------------------------------------------===//
236// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000237def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000238
Chris Lattner47f01f12005-09-08 19:50:41 +0000239//===----------------------------------------------------------------------===//
240// PowerPC Instruction Definitions.
241
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000242// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000243
Chris Lattner88d211f2006-03-12 09:13:49 +0000244let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000245def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
246 "; ADJCALLSTACKDOWN",
247 [(callseq_start imm:$amt)]>;
248def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
249 "; ADJCALLSTACKUP",
250 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000251
252def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
253 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000254}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000255def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000256 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000257def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000258 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000259def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000260 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000261
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000262// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
263// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000264let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
265 PPC970_Single = 1 in {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000266 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
267 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
268 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000269 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000270 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000271 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000272 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000273 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000274 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
275 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000276}
277
Chris Lattner88d211f2006-03-12 09:13:49 +0000278let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000279 let isReturn = 1 in
280 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000281 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000282}
283
Chris Lattner7a823bd2005-02-15 20:26:49 +0000284let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000285 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
286 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000287
Chris Lattner88d211f2006-03-12 09:13:49 +0000288let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
289 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner90564f22006-04-18 17:59:36 +0000290 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
291 "; COND_BRANCH $crS, $opc, $dst",
292 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattner1e484782005-12-04 18:42:54 +0000293 def B : IForm<18, 0, 0, (ops target:$dst),
294 "b $dst", BrB,
295 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000296
Nate Begeman6718f112005-08-26 04:11:42 +0000297 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000298 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000299 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000300 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000301 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000302 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000303 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000304 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000305 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000306 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000307 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000308 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000309 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
310 "bun $crS, $block", BrB>;
311 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
312 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000313}
314
Chris Lattner88d211f2006-03-12 09:13:49 +0000315let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000316 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000317 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
318 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000319 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000320 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000321 CR0,CR1,CR5,CR6,CR7] in {
322 // Convenient aliases for call instructions
Chris Lattner4a45abf2006-06-10 01:14:28 +0000323 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000324 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner4a45abf2006-06-10 01:14:28 +0000325 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000326 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Chris Lattner4a45abf2006-06-10 01:14:28 +0000327 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000328 [(PPCbctrl)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000329}
330
Chris Lattner001db452006-06-06 21:29:23 +0000331// DCB* instructions.
332def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
333 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
334 PPC970_DGroup_Single;
335def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
336 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
337 PPC970_DGroup_Single;
338
Nate Begeman07aada82004-08-30 02:28:06 +0000339// D-Form instructions. Most instructions that perform an operation on a
340// register and an immediate are of this type.
341//
Chris Lattner88d211f2006-03-12 09:13:49 +0000342let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000343def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
344 "lbz $rD, $src", LdStGeneral,
345 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
346def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
347 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000348 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
349 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000350def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
351 "lhz $rD, $src", LdStGeneral,
352 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000353def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
354 "lwz $rD, $src", LdStGeneral,
355 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000356def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000357 "lwzu $rD, $disp($rA)", LdStGeneral,
358 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000359}
Chris Lattner88d211f2006-03-12 09:13:49 +0000360let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000361def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000362 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000363 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000364def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000365 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000366 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
367 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000368def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000369 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000370 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000371def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000372 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000373 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000374def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000375 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000376 [(set GPRC:$rD, (add GPRC:$rA,
377 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000378def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000379 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000380 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000381def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000382 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000383 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000384def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000385 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000386 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000387def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000388 "lis $rD, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000389 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000390}
391let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000392def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
393 "stb $rS, $src", LdStGeneral,
394 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
395def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
396 "sth $rS, $src", LdStGeneral,
397 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
398def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
399 "stw $rS, $src", LdStGeneral,
400 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000401def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000402 "stwu $rS, $disp($rA)", LdStGeneral,
403 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000404}
Chris Lattner88d211f2006-03-12 09:13:49 +0000405let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000406def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000407 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000408 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
409 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000410def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000411 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000412 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000413 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000414def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000415 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000416 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000417def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000418 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000419 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000420def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000421 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000422 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000423def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000424 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000425 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000426def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
427 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000428def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000429 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000430def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000431 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000432}
433let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000434def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
435 "lfs $rD, $src", LdStLFDU,
436 [(set F4RC:$rD, (load iaddr:$src))]>;
437def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
438 "lfd $rD, $src", LdStLFD,
439 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000440}
Chris Lattner88d211f2006-03-12 09:13:49 +0000441let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000442def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
443 "stfs $rS, $dst", LdStUX,
444 [(store F4RC:$rS, iaddr:$dst)]>;
445def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
446 "stfd $rS, $dst", LdStUX,
447 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000448}
Nate Begemaned428532004-09-04 05:00:00 +0000449
Nate Begeman07aada82004-08-30 02:28:06 +0000450// X-Form instructions. Most instructions that perform an operation on a
451// register and another register are of this type.
452//
Chris Lattner88d211f2006-03-12 09:13:49 +0000453let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000454def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
455 "lbzx $rD, $src", LdStGeneral,
456 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
457def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
458 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000459 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
460 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000461def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
462 "lhzx $rD, $src", LdStGeneral,
463 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000464def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
465 "lwzx $rD, $src", LdStGeneral,
466 [(set GPRC:$rD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000467}
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000468
Chris Lattner88d211f2006-03-12 09:13:49 +0000469let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000470def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000471 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000472 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000473def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000474 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000475 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000476def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000477 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000478 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattnerb410dc92006-06-20 23:18:58 +0000479def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000480 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000481 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000482def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000483 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000484 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000485def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000486 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000487 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
488def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000489 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000490 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000491def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000492 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000493 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000494def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000495 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000496 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000497def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000498 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000499 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000500def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000501 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000502 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000503}
504let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000505def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
506 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000507 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
508 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000509def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
510 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000511 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
512 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000513def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
514 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000515 [(store GPRC:$rS, xaddr:$dst)]>,
516 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000517def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000518 "stwux $rS, $rA, $rB", LdStGeneral,
519 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000520}
Chris Lattner88d211f2006-03-12 09:13:49 +0000521let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000522def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000523 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000524 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000525def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000526 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000527 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000528def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000529 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000530 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000531def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000532 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000533 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000534
Chris Lattnere19d0b12005-04-19 04:51:30 +0000535def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000536 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000537def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000538 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000539}
540let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000541//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000542// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000543def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000544 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000545def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000546 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000547}
548let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000549def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
550 "lfsx $frD, $src", LdStLFDU,
551 [(set F4RC:$frD, (load xaddr:$src))]>;
552def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
553 "lfdx $frD, $src", LdStLFDU,
554 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000555}
Chris Lattner88d211f2006-03-12 09:13:49 +0000556let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000557def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000558 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000559 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000560def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000561 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000562 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000563def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000564 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000565 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
566def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000567 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000568 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000569}
Chris Lattner919c0322005-10-01 01:35:02 +0000570
571/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000572///
573/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000574/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000575/// that they will fill slots (which could cause the load of a LSU reject to
576/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000577def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000579 []>, // (set F4RC:$frD, F4RC:$frB)
580 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000581def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000582 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000583 []>, // (set F8RC:$frD, F8RC:$frB)
584 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000585def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000586 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000587 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
588 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000589
Chris Lattner88d211f2006-03-12 09:13:49 +0000590let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000591// These are artificially split into two different forms, for 4/8 byte FP.
592def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000593 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000594 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
595def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000596 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000597 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
598def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000599 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000600 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
601def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000602 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000603 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
604def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000605 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000606 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
607def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000608 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000609 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000610}
Chris Lattner919c0322005-10-01 01:35:02 +0000611
Chris Lattner88d211f2006-03-12 09:13:49 +0000612let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000613def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000614 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000615 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000616def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
617 "stfsx $frS, $dst", LdStUX,
618 [(store F4RC:$frS, xaddr:$dst)]>;
619def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
620 "stfdx $frS, $dst", LdStUX,
621 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000622}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000623
Nate Begeman07aada82004-08-30 02:28:06 +0000624// XL-Form instructions. condition register logical ops.
625//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000626def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000627 "mcrf $BF, $BFA", BrMCR>,
628 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000629
Chris Lattner88d211f2006-03-12 09:13:49 +0000630// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000631//
Chris Lattner88d211f2006-03-12 09:13:49 +0000632def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
633 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000634let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner1877ec92006-03-13 21:52:10 +0000635def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
636 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000637}
Chris Lattner1877ec92006-03-13 21:52:10 +0000638
639def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
640 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000641def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000642 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000643
644// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
645// a GPR on the PPC970. As such, copies in and out have the same performance
646// characteristics as an OR instruction.
647def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
648 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000649 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000650def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
651 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000652 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000653
Chris Lattner28b9cc22005-08-26 22:05:54 +0000654def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000655 "mtcrf $FXM, $rS", BrMCRX>,
656 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000657def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
658 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000659def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000660 "mfcr $rT, $FXM", SprMFCR>,
661 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000662
Chris Lattner88d211f2006-03-12 09:13:49 +0000663let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000664
665// XO-Form instructions. Arithmetic instructions that can set overflow bit
666//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000667def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000668 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000669 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000670def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000671 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000672 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
673 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000674def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000675 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000676 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000677def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000678 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000679 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000680 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000681def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000682 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000683 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000684 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000685def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000686 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000687 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000688def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000689 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000690 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000691def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000693 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000694def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000696 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000697def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000698 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000699 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
700 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000701def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000702 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000703 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000704def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000705 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000706 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000707def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000708 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000709 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000710def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000711 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000712 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000713def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
714 "subfme $rT, $rA", IntGeneral,
715 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000716def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000717 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000718 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000719}
Nate Begeman07aada82004-08-30 02:28:06 +0000720
721// A-Form instructions. Most of the instructions executed in the FPU are of
722// this type.
723//
Chris Lattner88d211f2006-03-12 09:13:49 +0000724let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000725def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000726 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000727 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000728 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000729 F8RC:$FRB))]>,
730 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000731def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000732 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000734 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000735 F4RC:$FRB))]>,
736 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000737def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000738 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000739 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000740 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000741 F8RC:$FRB))]>,
742 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000743def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000744 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000745 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000746 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000747 F4RC:$FRB))]>,
748 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000749def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000750 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000752 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000753 F8RC:$FRB)))]>,
754 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000755def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000756 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000758 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000759 F4RC:$FRB)))]>,
760 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000761def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000762 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000763 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000764 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000765 F8RC:$FRB)))]>,
766 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000767def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000768 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000769 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000770 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000771 F4RC:$FRB)))]>,
772 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000773// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
774// having 4 of these, force the comparison to always be an 8-byte double (code
775// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000776// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000777def FSELD : AForm_1<63, 23,
778 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000780 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000781def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000782 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000783 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000784 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000785def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000786 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000787 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000788 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000789def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000790 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000791 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000792 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000793def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000794 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000795 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000796 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000797def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000798 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000799 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000800 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000801def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000802 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000803 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000804 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000805def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000806 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000807 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000808 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000809def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000810 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000811 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000812 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000813def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000814 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000815 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000816 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000817}
Nate Begeman07aada82004-08-30 02:28:06 +0000818
Chris Lattner88d211f2006-03-12 09:13:49 +0000819let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000820// M-Form instructions. rotate and mask instructions.
821//
Chris Lattner043870d2005-09-09 18:17:41 +0000822let isTwoAddress = 1, isCommutable = 1 in {
823// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000824def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000825 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000826 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000827 []>, PPC970_DGroup_Cracked;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000828}
Chris Lattner14522e32005-04-19 05:21:30 +0000829def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000830 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000831 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000832 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000833def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000834 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000835 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000836 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000837def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000838 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000839 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000840 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000841}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000842
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000843
Chris Lattner2eb25172005-09-09 00:39:56 +0000844//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000845// DWARF Pseudo Instructions
846//
847
Jim Laskeyabf6d172006-01-05 01:25:28 +0000848def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
849 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000850 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000851 (i32 imm:$file))]>;
852
853def DWARF_LABEL : Pseudo<(ops i32imm:$id),
854 "\nLdebug_loc$id:",
855 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000856
857//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000858// PowerPC Instruction Patterns
859//
860
Chris Lattner30e21a42005-09-26 22:20:16 +0000861// Arbitrary immediate support. Implement in terms of LIS/ORI.
862def : Pat<(i32 imm:$imm),
863 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000864
865// Implement the 'not' operation with the NOR instruction.
866def NOT : Pat<(not GPRC:$in),
867 (NOR GPRC:$in, GPRC:$in)>;
868
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000869// ADD an arbitrary immediate.
870def : Pat<(add GPRC:$in, imm:$imm),
871 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
872// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000873def : Pat<(or GPRC:$in, imm:$imm),
874 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000875// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000876def : Pat<(xor GPRC:$in, imm:$imm),
877 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000878// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +0000879def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000880 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000881
Chris Lattnere5cf1222006-01-09 23:20:37 +0000882// Return void support.
883def : Pat<(ret), (BLR)>;
884
Chris Lattner956f43c2006-06-16 20:22:01 +0000885// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000886def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000887 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000888def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000889 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000890
Nate Begeman35ef9132006-01-11 21:21:00 +0000891// ROTL
892def : Pat<(rotl GPRC:$in, GPRC:$sh),
893 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
894def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
895 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000896
897// Calls
898def : Pat<(PPCcall tglobaladdr:$dst),
899 (BL tglobaladdr:$dst)>;
900def : Pat<(PPCcall texternalsym:$dst),
901 (BL texternalsym:$dst)>;
902
Chris Lattner860e8862005-11-17 07:30:41 +0000903// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +0000904def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
905def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
906def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
907def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +0000908def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
909def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +0000910def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
911 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +0000912def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
913 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +0000914def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
915 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +0000916
Nate Begemana07da922005-12-14 22:54:33 +0000917// Fused negative multiply subtract, alternate pattern
918def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
919 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
920 Requires<[FPContractions]>;
921def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
922 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
923 Requires<[FPContractions]>;
924
Chris Lattner4172b102005-12-06 02:10:38 +0000925// Standard shifts. These are represented separately from the real shifts above
926// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
927// amounts.
928def : Pat<(sra GPRC:$rS, GPRC:$rB),
929 (SRAW GPRC:$rS, GPRC:$rB)>;
930def : Pat<(srl GPRC:$rS, GPRC:$rB),
931 (SRW GPRC:$rS, GPRC:$rB)>;
932def : Pat<(shl GPRC:$rS, GPRC:$rB),
933 (SLW GPRC:$rS, GPRC:$rB)>;
934
Chris Lattner4e85e642006-06-20 00:39:56 +0000935def : Pat<(zextload iaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000936 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000937def : Pat<(zextload xaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000938 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000939def : Pat<(extload iaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000940 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000941def : Pat<(extload xaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000942 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000943def : Pat<(extload iaddr:$src, i8),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000944 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000945def : Pat<(extload xaddr:$src, i8),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000946 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000947def : Pat<(extload iaddr:$src, i16),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000948 (LHZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000949def : Pat<(extload xaddr:$src, i16),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000950 (LHZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000951def : Pat<(extload iaddr:$src, f32),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000952 (FMRSD (LFS iaddr:$src))>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000953def : Pat<(extload xaddr:$src, f32),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000954 (FMRSD (LFSX xaddr:$src))>;
955
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000956include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +0000957include "PPCInstr64Bit.td"