blob: 811aab85d020a8d3d648723f1631d5591341a119 [file] [log] [blame]
Andrew Lenharthd97591a2005-10-20 00:29:02 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Andrew Lenharth and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
17#include "AlphaISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth7f0db912005-11-30 07:19:56 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000020#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/SSARegMap.h"
22#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
24#include "llvm/Target/TargetOptions.h"
25#include "llvm/ADT/Statistic.h"
26#include "llvm/Constants.h"
27#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/MathExtras.h"
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000031#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000032#include <iostream>
Evan Cheng2ef88a02006-08-07 22:28:20 +000033#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000034#include <set>
Andrew Lenharthd97591a2005-10-20 00:29:02 +000035using namespace llvm;
36
37namespace {
38
39 //===--------------------------------------------------------------------===//
40 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
41 /// instructions for SelectionDAG operations.
Andrew Lenharthd97591a2005-10-20 00:29:02 +000042 class AlphaDAGToDAGISel : public SelectionDAGISel {
43 AlphaTargetLowering AlphaLowering;
44
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000045 static const int64_t IMM_LOW = -32768;
46 static const int64_t IMM_HIGH = 32767;
47 static const int64_t IMM_MULT = 65536;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000048 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
49 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
50
51 static int64_t get_ldah16(int64_t x) {
52 int64_t y = x / IMM_MULT;
53 if (x % IMM_MULT > IMM_HIGH)
54 ++y;
55 return y;
56 }
57
58 static int64_t get_lda16(int64_t x) {
59 return x - get_ldah16(x) * IMM_MULT;
60 }
61
62 static uint64_t get_zapImm(uint64_t x) {
63 unsigned int build = 0;
64 for(int i = 0; i < 8; ++i)
65 {
66 if ((x & 0x00FF) == 0x00FF)
67 build |= 1 << i;
68 else if ((x & 0x00FF) != 0)
69 { build = 0; break; }
70 x >>= 8;
71 }
Andrew Lenharth5d423602006-01-02 21:15:53 +000072 return build;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000073 }
74
Andrew Lenharthafe3f492006-04-03 03:18:59 +000075 static uint64_t getNearPower2(uint64_t x) {
76 if (!x) return 0;
77 unsigned at = CountLeadingZeros_64(x);
78 uint64_t complow = 1 << (63 - at);
79 uint64_t comphigh = 1 << (64 - at);
80 //std::cerr << x << ":" << complow << ":" << comphigh << "\n";
Andrew Lenharthf87e7932006-04-03 04:19:17 +000081 if (abs(complow - x) <= abs(comphigh - x))
Andrew Lenharthafe3f492006-04-03 03:18:59 +000082 return complow;
83 else
84 return comphigh;
85 }
86
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000087 static bool isFPZ(SDOperand N) {
88 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
89 return (CN && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)));
90 }
91 static bool isFPZn(SDOperand N) {
92 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
93 return (CN && CN->isExactlyValue(-0.0));
94 }
95 static bool isFPZp(SDOperand N) {
96 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N);
97 return (CN && CN->isExactlyValue(+0.0));
98 }
99
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000100 public:
101 AlphaDAGToDAGISel(TargetMachine &TM)
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000102 : SelectionDAGISel(AlphaLowering), AlphaLowering(TM)
103 {}
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000104
105 /// getI64Imm - Return a target constant with the specified value, of type
106 /// i64.
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000107 inline SDOperand getI64Imm(int64_t Imm) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000108 return CurDAG->getTargetConstant(Imm, MVT::i64);
109 }
110
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000111 // Select - Convert the specified operand from a target-independent to a
112 // target-specific node if it hasn't already been changed.
Evan Cheng34167212006-02-09 00:37:58 +0000113 void Select(SDOperand &Result, SDOperand Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000114
115 /// InstructionSelectBasicBlock - This callback is invoked by
116 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
117 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
118
119 virtual const char *getPassName() const {
120 return "Alpha DAG->DAG Pattern Instruction Selection";
121 }
122
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000123 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
124 /// inline asm expressions.
125 virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op,
126 char ConstraintCode,
127 std::vector<SDOperand> &OutOps,
128 SelectionDAG &DAG) {
129 SDOperand Op0;
130 switch (ConstraintCode) {
131 default: return true;
132 case 'm': // memory
Evan Cheng2ef88a02006-08-07 22:28:20 +0000133 AddToQueue(Op0, Op);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000134 break;
135 }
136
137 OutOps.push_back(Op0);
138 return false;
139 }
140
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000141// Include the pieces autogenerated from the target description.
142#include "AlphaGenDAGISel.inc"
143
144private:
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000145 SDOperand getGlobalBaseReg();
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000146 SDOperand getGlobalRetAddr();
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000147 SDOperand SelectCALL(SDOperand Op);
148
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000149 };
150}
151
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000152/// getGlobalBaseReg - Output the instructions required to put the
153/// GOT address into a register.
154///
155SDOperand AlphaDAGToDAGISel::getGlobalBaseReg() {
Andrew Lenharth93526222005-12-01 01:53:10 +0000156 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
157 AlphaLowering.getVRegGP(),
158 MVT::i64);
159}
160
161/// getRASaveReg - Grab the return address
162///
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000163SDOperand AlphaDAGToDAGISel::getGlobalRetAddr() {
Andrew Lenharth93526222005-12-01 01:53:10 +0000164 return CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
165 AlphaLowering.getVRegRA(),
166 MVT::i64);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000167}
168
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000169/// InstructionSelectBasicBlock - This callback is invoked by
170/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
171void AlphaDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
172 DEBUG(BB->dump());
173
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000174 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000175 DAG.setRoot(SelectRoot(DAG.getRoot()));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000176 DAG.RemoveDeadNodes();
177
178 // Emit machine code to BB.
179 ScheduleAndEmitDAG(DAG);
180}
181
182// Select - Convert the specified operand from a target-independent to a
183// target-specific node if it hasn't already been changed.
Evan Cheng34167212006-02-09 00:37:58 +0000184void AlphaDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000185 SDNode *N = Op.Val;
186 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng34167212006-02-09 00:37:58 +0000187 N->getOpcode() < AlphaISD::FIRST_NUMBER) {
188 Result = Op;
189 return; // Already selected.
190 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000191
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000192 switch (N->getOpcode()) {
193 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000194 case AlphaISD::CALL:
195 Result = SelectCALL(Op);
196 return;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000197
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000198 case ISD::FrameIndex: {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000199 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng34167212006-02-09 00:37:58 +0000200 Result = CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
201 CurDAG->getTargetFrameIndex(FI, MVT::i32),
202 getI64Imm(0));
203 return;
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000204 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000205 case AlphaISD::GlobalBaseReg:
Evan Cheng34167212006-02-09 00:37:58 +0000206 Result = getGlobalBaseReg();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000207 ReplaceUses(Op, Result);
Evan Cheng34167212006-02-09 00:37:58 +0000208 return;
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000209 case AlphaISD::GlobalRetAddr:
210 Result = getGlobalRetAddr();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000211 ReplaceUses(Op, Result);
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000212 return;
Andrew Lenharth4e629512005-12-24 05:36:33 +0000213
Andrew Lenharth53d89702005-12-25 01:34:27 +0000214 case AlphaISD::DivCall: {
215 SDOperand Chain = CurDAG->getEntryNode();
Evan Cheng34167212006-02-09 00:37:58 +0000216 SDOperand N0, N1, N2;
Evan Cheng2ef88a02006-08-07 22:28:20 +0000217 AddToQueue(N0, Op.getOperand(0));
218 AddToQueue(N1, Op.getOperand(1));
219 AddToQueue(N2, Op.getOperand(2));
Evan Cheng34167212006-02-09 00:37:58 +0000220 Chain = CurDAG->getCopyToReg(Chain, Alpha::R24, N1,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000221 SDOperand(0,0));
Evan Cheng34167212006-02-09 00:37:58 +0000222 Chain = CurDAG->getCopyToReg(Chain, Alpha::R25, N2,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000223 Chain.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +0000224 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, N0,
Andrew Lenharth53d89702005-12-25 01:34:27 +0000225 Chain.getValue(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000226 SDNode *CNode =
227 CurDAG->getTargetNode(Alpha::JSRs, MVT::Other, MVT::Flag,
228 Chain, Chain.getValue(1));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000229 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R27, MVT::i64,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000230 SDOperand(CNode, 1));
Evan Cheng34167212006-02-09 00:37:58 +0000231 Result = CurDAG->SelectNodeTo(N, Alpha::BIS, MVT::i64, Chain, Chain);
232 return;
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000233 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000234
Andrew Lenharth739027e2006-01-16 21:22:38 +0000235 case ISD::READCYCLECOUNTER: {
Evan Cheng34167212006-02-09 00:37:58 +0000236 SDOperand Chain;
Evan Cheng2ef88a02006-08-07 22:28:20 +0000237 AddToQueue(Chain, N->getOperand(0)); //Select chain
238 Result = SDOperand(CurDAG->getTargetNode(Alpha::RPCC, MVT::i64, MVT::Other,
239 Chain), Op.ResNo);
240 ReplaceUses(Op.getValue(0), Result.getValue(0));
241 ReplaceUses(Op.getValue(1), Result.getValue(1));
Evan Cheng34167212006-02-09 00:37:58 +0000242 return;
Andrew Lenharth739027e2006-01-16 21:22:38 +0000243 }
244
Andrew Lenharth50b37842005-11-22 04:20:06 +0000245 case ISD::Constant: {
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000246 uint64_t uval = cast<ConstantSDNode>(N)->getValue();
Andrew Lenharth919e6662006-01-06 19:41:51 +0000247
Evan Cheng34167212006-02-09 00:37:58 +0000248 if (uval == 0) {
249 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), Alpha::R31,
250 MVT::i64);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000251 ReplaceUses(Op, Result);
Evan Cheng34167212006-02-09 00:37:58 +0000252 return;
253 }
Andrew Lenharth919e6662006-01-06 19:41:51 +0000254
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000255 int64_t val = (int64_t)uval;
256 int32_t val32 = (int32_t)val;
257 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
258 val >= IMM_LOW + IMM_LOW * IMM_MULT)
259 break; //(LDAH (LDA))
260 if ((uval >> 32) == 0 && //empty upper bits
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000261 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
262 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000263 break; //(zext (LDAH (LDA)))
264 //Else use the constant pool
265 MachineConstantPool *CP = BB->getParent()->getConstantPool();
266 ConstantUInt *C =
267 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , uval);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000268 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
269 SDNode *Tmp = CurDAG->getTargetNode(Alpha::LDAHr, MVT::i64, CPI,
270 getGlobalBaseReg());
Evan Cheng34167212006-02-09 00:37:58 +0000271 Result = CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000272 CPI, SDOperand(Tmp, 0), CurDAG->getEntryNode());
Evan Cheng34167212006-02-09 00:37:58 +0000273 return;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000274 }
Chris Lattner08a90222006-01-29 06:25:22 +0000275 case ISD::TargetConstantFP: {
276 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
277 bool isDouble = N->getValueType(0) == MVT::f64;
278 MVT::ValueType T = isDouble ? MVT::f64 : MVT::f32;
279 if (CN->isExactlyValue(+0.0)) {
Evan Cheng34167212006-02-09 00:37:58 +0000280 Result = CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
281 T, CurDAG->getRegister(Alpha::F31, T),
282 CurDAG->getRegister(Alpha::F31, T));
283 return;
Chris Lattner08a90222006-01-29 06:25:22 +0000284 } else if ( CN->isExactlyValue(-0.0)) {
Evan Cheng34167212006-02-09 00:37:58 +0000285 Result = CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
286 T, CurDAG->getRegister(Alpha::F31, T),
287 CurDAG->getRegister(Alpha::F31, T));
288 return;
Chris Lattner08a90222006-01-29 06:25:22 +0000289 } else {
290 abort();
Andrew Lenharth50b37842005-11-22 04:20:06 +0000291 }
Chris Lattner08a90222006-01-29 06:25:22 +0000292 break;
293 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000294
295 case ISD::SETCC:
296 if (MVT::isFloatingPoint(N->getOperand(0).Val->getValueType(0))) {
297 unsigned Opc = Alpha::WTF;
298 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
299 bool rev = false;
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000300 bool isNE = false;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000301 switch(CC) {
Jim Laskeye37fe9b2006-07-11 17:58:07 +0000302 default: DEBUG(N->dump()); assert(0 && "Unknown FP comparison!");
Andrew Lenharthc8aba852006-06-13 20:34:47 +0000303 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ: Opc = Alpha::CMPTEQ; break;
304 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT: Opc = Alpha::CMPTLT; break;
305 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE: Opc = Alpha::CMPTLE; break;
306 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT: Opc = Alpha::CMPTLT; rev = true; break;
307 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE: Opc = Alpha::CMPTLE; rev = true; break;
308 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE: Opc = Alpha::CMPTEQ; isNE = true; break;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000309 };
Evan Cheng34167212006-02-09 00:37:58 +0000310 SDOperand tmp1, tmp2;
Evan Cheng2ef88a02006-08-07 22:28:20 +0000311 AddToQueue(tmp1, N->getOperand(0));
312 AddToQueue(tmp2, N->getOperand(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000313 SDNode *cmp = CurDAG->getTargetNode(Opc, MVT::f64,
314 rev?tmp2:tmp1,
315 rev?tmp1:tmp2);
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000316 if (isNE)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000317 cmp = CurDAG->getTargetNode(Alpha::CMPTEQ, MVT::f64, SDOperand(cmp, 0),
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000318 CurDAG->getRegister(Alpha::F31, MVT::f64));
319
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000320 SDOperand LD;
321 if (AlphaLowering.hasITOF()) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000322 LD = CurDAG->getNode(AlphaISD::FTOIT_, MVT::i64, SDOperand(cmp, 0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000323 } else {
324 int FrameIdx =
325 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
326 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000327 SDOperand ST =
328 SDOperand(CurDAG->getTargetNode(Alpha::STT, MVT::Other,
329 SDOperand(cmp, 0), FI,
330 CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
331 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDQ, MVT::i64, FI,
332 CurDAG->getRegister(Alpha::R31, MVT::i64),
333 ST), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000334 }
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000335 Result = SDOperand(CurDAG->getTargetNode(Alpha::CMPULT, MVT::i64,
336 CurDAG->getRegister(Alpha::R31, MVT::i64),
337 LD), 0);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000338 ReplaceUses(Op, Result);
Evan Cheng34167212006-02-09 00:37:58 +0000339 return;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000340 }
341 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000342
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000343 case ISD::SELECT:
344 if (MVT::isFloatingPoint(N->getValueType(0)) &&
345 (N->getOperand(0).getOpcode() != ISD::SETCC ||
346 !MVT::isFloatingPoint(N->getOperand(0).getOperand(1).getValueType()))) {
347 //This should be the condition not covered by the Patterns
348 //FIXME: Don't have SelectCode die, but rather return something testable
349 // so that things like this can be caught in fall though code
350 //move int to fp
351 bool isDouble = N->getValueType(0) == MVT::f64;
Evan Cheng34167212006-02-09 00:37:58 +0000352 SDOperand LD, cond, TV, FV;
Evan Cheng2ef88a02006-08-07 22:28:20 +0000353 AddToQueue(cond, N->getOperand(0));
354 AddToQueue(TV, N->getOperand(1));
355 AddToQueue(FV, N->getOperand(2));
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000356
357 if (AlphaLowering.hasITOF()) {
358 LD = CurDAG->getNode(AlphaISD::ITOFT_, MVT::f64, cond);
359 } else {
360 int FrameIdx =
361 CurDAG->getMachineFunction().getFrameInfo()->CreateStackObject(8, 8);
362 SDOperand FI = CurDAG->getFrameIndex(FrameIdx, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000363 SDOperand ST =
364 SDOperand(CurDAG->getTargetNode(Alpha::STQ, MVT::Other,
365 cond, FI, CurDAG->getRegister(Alpha::R31, MVT::i64)), 0);
366 LD = SDOperand(CurDAG->getTargetNode(Alpha::LDT, MVT::f64, FI,
367 CurDAG->getRegister(Alpha::R31, MVT::i64),
368 ST), 0);
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000369 }
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000370 Result = SDOperand(CurDAG->getTargetNode(isDouble?Alpha::FCMOVNET:Alpha::FCMOVNES,
371 MVT::f64, FV, TV, LD), 0);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000372 ReplaceUses(Op, Result);
Evan Cheng34167212006-02-09 00:37:58 +0000373 return;
Andrew Lenharth361f45a2005-12-12 17:43:52 +0000374 }
375 break;
376
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000377 case ISD::AND: {
Andrew Lenharthd56aa552006-05-18 17:29:34 +0000378 ConstantSDNode* SC = NULL;
379 ConstantSDNode* MC = NULL;
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000380 if (N->getOperand(0).getOpcode() == ISD::SRL &&
381 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
382 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1))))
383 {
384 uint64_t sval = SC->getValue();
385 uint64_t mval = MC->getValue();
386 if (get_zapImm(mval)) //the result is a zap, let the autogened stuff deal
387 break;
388 // given mask X, and shift S, we want to see if there is any zap in the mask
389 // if we play around with the botton S bits
390 uint64_t dontcare = (~0ULL) >> (64 - sval);
391 uint64_t mask = mval << sval;
392
393 if (get_zapImm(mask | dontcare))
394 mask = mask | dontcare;
395
396 if (get_zapImm(mask)) {
397 SDOperand Src;
Evan Cheng2ef88a02006-08-07 22:28:20 +0000398 AddToQueue(Src, N->getOperand(0).getOperand(0));
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000399 SDOperand Z =
400 SDOperand(CurDAG->getTargetNode(Alpha::ZAPNOTi, MVT::i64, Src,
401 getI64Imm(get_zapImm(mask))), 0);
402 Result = SDOperand(CurDAG->getTargetNode(Alpha::SRL, MVT::i64, Z,
403 getI64Imm(sval)), 0);
Evan Cheng2ef88a02006-08-07 22:28:20 +0000404 ReplaceUses(Op, Result);
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000405 return;
406 }
407 }
408 break;
409 }
410
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000411 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000412
Evan Cheng34167212006-02-09 00:37:58 +0000413 SelectCode(Result, Op);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000414}
415
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000416SDOperand AlphaDAGToDAGISel::SelectCALL(SDOperand Op) {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000417 //TODO: add flag stuff to prevent nondeturministic breakage!
418
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000419 SDNode *N = Op.Val;
Evan Cheng34167212006-02-09 00:37:58 +0000420 SDOperand Chain;
Andrew Lenhartheececba2005-12-25 17:36:48 +0000421 SDOperand Addr = N->getOperand(1);
Reid Spencer4490de02006-04-08 05:38:03 +0000422 SDOperand InFlag(0,0); // Null incoming flag value.
Evan Cheng2ef88a02006-08-07 22:28:20 +0000423 AddToQueue(Chain, N->getOperand(0));
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000424
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000425 std::vector<SDOperand> CallOperands;
426 std::vector<MVT::ValueType> TypeOperands;
427
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000428 //grab the arguments
429 for(int i = 2, e = N->getNumOperands(); i < e; ++i) {
Evan Cheng34167212006-02-09 00:37:58 +0000430 SDOperand Tmp;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000431 TypeOperands.push_back(N->getOperand(i).getValueType());
Evan Cheng2ef88a02006-08-07 22:28:20 +0000432 AddToQueue(Tmp, N->getOperand(i));
Evan Cheng34167212006-02-09 00:37:58 +0000433 CallOperands.push_back(Tmp);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000434 }
Andrew Lenharth8b7f14e2005-10-23 03:43:48 +0000435 int count = N->getNumOperands() - 2;
436
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000437 static const unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
438 Alpha::R19, Alpha::R20, Alpha::R21};
439 static const unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
440 Alpha::F19, Alpha::F20, Alpha::F21};
441
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000442 for (int i = 6; i < count; ++i) {
443 unsigned Opc = Alpha::WTF;
444 if (MVT::isInteger(TypeOperands[i])) {
445 Opc = Alpha::STQ;
446 } else if (TypeOperands[i] == MVT::f32) {
447 Opc = Alpha::STS;
448 } else if (TypeOperands[i] == MVT::f64) {
449 Opc = Alpha::STT;
450 } else
451 assert(0 && "Unknown operand");
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000452 Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, CallOperands[i],
453 getI64Imm((i - 6) * 8),
454 CurDAG->getCopyFromReg(Chain, Alpha::R30, MVT::i64),
455 Chain), 0);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000456 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000457 for (int i = 0; i < std::min(6, count); ++i) {
458 if (MVT::isInteger(TypeOperands[i])) {
459 Chain = CurDAG->getCopyToReg(Chain, args_int[i], CallOperands[i], InFlag);
460 InFlag = Chain.getValue(1);
461 } else if (TypeOperands[i] == MVT::f32 || TypeOperands[i] == MVT::f64) {
462 Chain = CurDAG->getCopyToReg(Chain, args_float[i], CallOperands[i], InFlag);
463 InFlag = Chain.getValue(1);
464 } else
465 assert(0 && "Unknown operand");
466 }
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000467
468 // Finally, once everything is in registers to pass to the call, emit the
469 // call itself.
Andrew Lenhartheececba2005-12-25 17:36:48 +0000470 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
471 SDOperand GOT = getGlobalBaseReg();
472 Chain = CurDAG->getCopyToReg(Chain, Alpha::R29, GOT, InFlag);
473 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000474 Chain = SDOperand(CurDAG->getTargetNode(Alpha::BSR, MVT::Other, MVT::Flag,
475 Addr.getOperand(0), Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000476 } else {
Evan Cheng2ef88a02006-08-07 22:28:20 +0000477 AddToQueue(Addr, Addr);
Evan Cheng34167212006-02-09 00:37:58 +0000478 Chain = CurDAG->getCopyToReg(Chain, Alpha::R27, Addr, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000479 InFlag = Chain.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000480 Chain = SDOperand(CurDAG->getTargetNode(Alpha::JSR, MVT::Other, MVT::Flag,
481 Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000482 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000483 InFlag = Chain.getValue(1);
484
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000485 std::vector<SDOperand> CallResults;
486
487 switch (N->getValueType(0)) {
488 default: assert(0 && "Unexpected ret value!");
489 case MVT::Other: break;
490 case MVT::i64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000491 Chain = CurDAG->getCopyFromReg(Chain, Alpha::R0, MVT::i64, InFlag).getValue(1);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000492 CallResults.push_back(Chain.getValue(0));
493 break;
Andrew Lenharth50b37842005-11-22 04:20:06 +0000494 case MVT::f32:
Andrew Lenharth93526222005-12-01 01:53:10 +0000495 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f32, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000496 CallResults.push_back(Chain.getValue(0));
497 break;
498 case MVT::f64:
Andrew Lenharth93526222005-12-01 01:53:10 +0000499 Chain = CurDAG->getCopyFromReg(Chain, Alpha::F0, MVT::f64, InFlag).getValue(1);
Andrew Lenharth50b37842005-11-22 04:20:06 +0000500 CallResults.push_back(Chain.getValue(0));
501 break;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000502 }
503
504 CallResults.push_back(Chain);
505 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
Evan Cheng2ef88a02006-08-07 22:28:20 +0000506 ReplaceUses(Op.getValue(i), CallResults[i]);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000507 return CallResults[Op.ResNo];
508}
509
510
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000511/// createAlphaISelDag - This pass converts a legalized DAG into a
512/// Alpha-specific DAG, ready for instruction scheduling.
513///
514FunctionPass *llvm::createAlphaISelDag(TargetMachine &TM) {
515 return new AlphaDAGToDAGISel(TM);
516}