blob: 59ae3e44214f400f190d625f1d71eede77030b3c [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000016#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000017#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000018#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000019#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000024#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000025#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000027#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000028#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000029#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000030#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031using namespace llvm;
32
Chris Lattner4eab7142006-11-10 02:08:47 +000033static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc");
34
Chris Lattner331d1bc2006-11-02 01:44:04 +000035PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
36 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037
38 // Fold away setcc operations if possible.
39 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000040 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041
Chris Lattnerd145a612005-09-27 22:18:25 +000042 // Use _setjmp/_longjmp instead of setjmp/longjmp.
43 setUseUnderscoreSetJmpLongJmp(true);
44
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000046 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
47 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
48 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049
Evan Chengc5484282006-10-04 00:56:09 +000050 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
51 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
52 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
53
Evan Cheng8b2794a2006-10-13 21:14:26 +000054 // PowerPC does not have truncstore for i1.
55 setStoreXAction(MVT::i1, Promote);
56
Chris Lattner94e509c2006-11-10 23:58:45 +000057 // PowerPC has pre-inc load and store's.
58 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
59 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
60 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000061 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000063 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
68
Chris Lattnera54aa942006-01-29 06:26:08 +000069 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
70 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
71
Chris Lattner7c5a3d32005-08-16 17:14:42 +000072 // PowerPC has no intrinsics for these particular operations
73 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
74 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
75 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
76
Chris Lattner7c5a3d32005-08-16 17:14:42 +000077 // PowerPC has no SREM/UREM instructions
78 setOperationAction(ISD::SREM, MVT::i32, Expand);
79 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000080 setOperationAction(ISD::SREM, MVT::i64, Expand);
81 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082
83 // We don't support sin/cos/sqrt/fmod
84 setOperationAction(ISD::FSIN , MVT::f64, Expand);
85 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000086 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000087 setOperationAction(ISD::FSIN , MVT::f32, Expand);
88 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000089 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000090
91 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000092 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000093 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
94 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
95 }
96
Chris Lattner9601a862006-03-05 05:08:37 +000097 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
98 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
99
Nate Begemand88fc032006-01-14 03:14:10 +0000100 // PowerPC does not have BSWAP, CTPOP or CTTZ
101 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000102 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
103 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000104 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
105 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
106 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107
Nate Begeman35ef9132006-01-11 21:21:00 +0000108 // PowerPC does not have ROTR
109 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
110
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111 // PowerPC does not have Select
112 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000113 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 setOperationAction(ISD::SELECT, MVT::f32, Expand);
115 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000116
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000117 // PowerPC wants to turn select_cc of FP into fsel when possible.
118 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
119 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000120
Nate Begeman750ac1b2006-02-01 07:19:44 +0000121 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000122 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000123
Nate Begeman81e80972006-03-17 01:40:33 +0000124 // PowerPC does not have BRCOND which requires SetCC
125 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000126
127 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000128
Chris Lattnerf7605322005-08-31 21:09:52 +0000129 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
130 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000131
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000132 // PowerPC does not have [U|S]INT_TO_FP
133 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
134 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
135
Chris Lattner53e88452005-12-23 05:13:35 +0000136 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
137 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000138 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
139 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000140
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000141 // We cannot sextinreg(i1). Expand to shifts.
142 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
143
144
Jim Laskeyabf6d172006-01-05 01:25:28 +0000145 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000146 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000147 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000148 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000149 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000150 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000151
Nate Begeman28a6b022005-12-10 02:36:00 +0000152 // We want to legalize GlobalAddress and ConstantPool nodes into the
153 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000154 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000155 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000156 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000157 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
158 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
159 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
160
Nate Begemanee625572006-01-27 21:09:22 +0000161 // RET must be custom lowered, to meet ABI requirements
162 setOperationAction(ISD::RET , MVT::Other, Custom);
163
Nate Begemanacc398c2006-01-25 18:21:52 +0000164 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
165 setOperationAction(ISD::VASTART , MVT::Other, Custom);
166
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000167 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000168 setOperationAction(ISD::VAARG , MVT::Other, Expand);
169 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
170 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000171 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
172 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000173 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
174 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000175
Chris Lattner6d92cad2006-03-26 10:06:40 +0000176 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000178
Chris Lattnera7a58542006-06-16 17:34:12 +0000179 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000180 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000181 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
182 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000183
184 // FIXME: disable this lowered code. This generates 64-bit register values,
185 // and we don't model the fact that the top part is clobbered by calls. We
186 // need to flag these together so that the value isn't live across a call.
187 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
188
Nate Begemanae749a92005-10-25 23:48:36 +0000189 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
190 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
191 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000192 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000193 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000194 }
195
Chris Lattnera7a58542006-06-16 17:34:12 +0000196 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000197 // 64 bit PowerPC implementations can support i64 types directly
198 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000199 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
200 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000201 } else {
202 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000203 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
204 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
205 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000206 }
Evan Chengd30bf012006-03-01 01:11:20 +0000207
Nate Begeman425a9692005-11-29 08:17:20 +0000208 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000209 // First set operation action for all vector types to expand. Then we
210 // will selectively turn on ones that can be effectively codegen'd.
211 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
212 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000213 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000214 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
215 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000216
Chris Lattner7ff7e672006-04-04 17:25:31 +0000217 // We promote all shuffles to v16i8.
218 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000219 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
220
221 // We promote all non-typed operations to v4i32.
222 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
223 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
224 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
225 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
226 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
227 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
228 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
229 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
230 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
231 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
232 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
233 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000234
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000235 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000236 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
237 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
238 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
239 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
240 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000241 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000242 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
243 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
244 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000245
246 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000247 }
248
Chris Lattner7ff7e672006-04-04 17:25:31 +0000249 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
250 // with merges, splats, etc.
251 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
252
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000253 setOperationAction(ISD::AND , MVT::v4i32, Legal);
254 setOperationAction(ISD::OR , MVT::v4i32, Legal);
255 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
256 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
257 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
258 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
259
Nate Begeman425a9692005-11-29 08:17:20 +0000260 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000261 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000262 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
263 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000264
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000265 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000266 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000267 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000268 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000269
Chris Lattnerb2177b92006-03-19 06:55:52 +0000270 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
271 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000272
Chris Lattner541f91b2006-04-02 00:43:36 +0000273 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
274 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000275 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
276 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000277 }
278
Chris Lattnerc08f9022006-06-27 00:04:13 +0000279 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000280 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000281 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000282
283 if (TM.getSubtarget<PPCSubtarget>().isPPC64())
284 setStackPointerRegisterToSaveRestore(PPC::X1);
285 else
286 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000287
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000288 // We have target-specific dag combine patterns for the following nodes:
289 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000290 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000291 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000292 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000293
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000294 computeRegisterProperties();
295}
296
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000297const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
298 switch (Opcode) {
299 default: return 0;
300 case PPCISD::FSEL: return "PPCISD::FSEL";
301 case PPCISD::FCFID: return "PPCISD::FCFID";
302 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
303 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000304 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000305 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
306 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000307 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000308 case PPCISD::Hi: return "PPCISD::Hi";
309 case PPCISD::Lo: return "PPCISD::Lo";
310 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
311 case PPCISD::SRL: return "PPCISD::SRL";
312 case PPCISD::SRA: return "PPCISD::SRA";
313 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000314 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
315 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000316 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000317 case PPCISD::MTCTR: return "PPCISD::MTCTR";
318 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000319 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000320 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000321 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000322 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000323 case PPCISD::LBRX: return "PPCISD::LBRX";
324 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000325 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000326 }
327}
328
Chris Lattner1a635d62006-04-14 06:01:58 +0000329//===----------------------------------------------------------------------===//
330// Node matching predicates, for use by the tblgen matching code.
331//===----------------------------------------------------------------------===//
332
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000333/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
334static bool isFloatingPointZero(SDOperand Op) {
335 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
336 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000337 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000338 // Maybe this has already been legalized into the constant pool?
339 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000340 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000341 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
342 }
343 return false;
344}
345
Chris Lattnerddb739e2006-04-06 17:23:16 +0000346/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
347/// true if Op is undef or if it matches the specified value.
348static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
349 return Op.getOpcode() == ISD::UNDEF ||
350 cast<ConstantSDNode>(Op)->getValue() == Val;
351}
352
353/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
354/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000355bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
356 if (!isUnary) {
357 for (unsigned i = 0; i != 16; ++i)
358 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
359 return false;
360 } else {
361 for (unsigned i = 0; i != 8; ++i)
362 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
363 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
364 return false;
365 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000366 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000367}
368
369/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
370/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000371bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
372 if (!isUnary) {
373 for (unsigned i = 0; i != 16; i += 2)
374 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
375 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
376 return false;
377 } else {
378 for (unsigned i = 0; i != 8; i += 2)
379 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
380 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
381 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
382 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
383 return false;
384 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000385 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000386}
387
Chris Lattnercaad1632006-04-06 22:02:42 +0000388/// isVMerge - Common function, used to match vmrg* shuffles.
389///
390static bool isVMerge(SDNode *N, unsigned UnitSize,
391 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000392 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
393 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
394 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
395 "Unsupported merge size!");
396
397 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
398 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
399 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000400 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000401 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000402 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000403 return false;
404 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000405 return true;
406}
407
408/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
409/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
410bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
411 if (!isUnary)
412 return isVMerge(N, UnitSize, 8, 24);
413 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000414}
415
416/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
417/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000418bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
419 if (!isUnary)
420 return isVMerge(N, UnitSize, 0, 16);
421 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000422}
423
424
Chris Lattnerd0608e12006-04-06 18:26:28 +0000425/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
426/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000427int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000428 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
429 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000430 // Find the first non-undef value in the shuffle mask.
431 unsigned i;
432 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
433 /*search*/;
434
435 if (i == 16) return -1; // all undef.
436
437 // Otherwise, check to see if the rest of the elements are consequtively
438 // numbered from this value.
439 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
440 if (ShiftAmt < i) return -1;
441 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000442
Chris Lattnerf24380e2006-04-06 22:28:36 +0000443 if (!isUnary) {
444 // Check the rest of the elements to see if they are consequtive.
445 for (++i; i != 16; ++i)
446 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
447 return -1;
448 } else {
449 // Check the rest of the elements to see if they are consequtive.
450 for (++i; i != 16; ++i)
451 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
452 return -1;
453 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000454
455 return ShiftAmt;
456}
Chris Lattneref819f82006-03-20 06:33:01 +0000457
458/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
459/// specifies a splat of a single element that is suitable for input to
460/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000461bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
462 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
463 N->getNumOperands() == 16 &&
464 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000465
Chris Lattner88a99ef2006-03-20 06:37:44 +0000466 // This is a splat operation if each element of the permute is the same, and
467 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000468 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000469 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000470 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
471 ElementBase = EltV->getValue();
472 else
473 return false; // FIXME: Handle UNDEF elements too!
474
475 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
476 return false;
477
478 // Check that they are consequtive.
479 for (unsigned i = 1; i != EltSize; ++i) {
480 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
481 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
482 return false;
483 }
484
Chris Lattner88a99ef2006-03-20 06:37:44 +0000485 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000486 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000487 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000488 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
489 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000490 for (unsigned j = 0; j != EltSize; ++j)
491 if (N->getOperand(i+j) != N->getOperand(j))
492 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000493 }
494
Chris Lattner7ff7e672006-04-04 17:25:31 +0000495 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000496}
497
498/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
499/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000500unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
501 assert(isSplatShuffleMask(N, EltSize));
502 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000503}
504
Chris Lattnere87192a2006-04-12 17:37:20 +0000505/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000506/// by using a vspltis[bhw] instruction of the specified element size, return
507/// the constant being splatted. The ByteSize field indicates the number of
508/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000509SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000510 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000511
512 // If ByteSize of the splat is bigger than the element size of the
513 // build_vector, then we have a case where we are checking for a splat where
514 // multiple elements of the buildvector are folded together into a single
515 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
516 unsigned EltSize = 16/N->getNumOperands();
517 if (EltSize < ByteSize) {
518 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
519 SDOperand UniquedVals[4];
520 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
521
522 // See if all of the elements in the buildvector agree across.
523 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
524 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
525 // If the element isn't a constant, bail fully out.
526 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
527
528
529 if (UniquedVals[i&(Multiple-1)].Val == 0)
530 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
531 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
532 return SDOperand(); // no match.
533 }
534
535 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
536 // either constant or undef values that are identical for each chunk. See
537 // if these chunks can form into a larger vspltis*.
538
539 // Check to see if all of the leading entries are either 0 or -1. If
540 // neither, then this won't fit into the immediate field.
541 bool LeadingZero = true;
542 bool LeadingOnes = true;
543 for (unsigned i = 0; i != Multiple-1; ++i) {
544 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
545
546 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
547 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
548 }
549 // Finally, check the least significant entry.
550 if (LeadingZero) {
551 if (UniquedVals[Multiple-1].Val == 0)
552 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
553 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
554 if (Val < 16)
555 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
556 }
557 if (LeadingOnes) {
558 if (UniquedVals[Multiple-1].Val == 0)
559 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
560 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
561 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
562 return DAG.getTargetConstant(Val, MVT::i32);
563 }
564
565 return SDOperand();
566 }
567
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000568 // Check to see if this buildvec has a single non-undef value in its elements.
569 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
570 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
571 if (OpVal.Val == 0)
572 OpVal = N->getOperand(i);
573 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000574 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000575 }
576
Chris Lattner140a58f2006-04-08 06:46:53 +0000577 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000578
Nate Begeman98e70cc2006-03-28 04:15:58 +0000579 unsigned ValSizeInBytes = 0;
580 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000581 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
582 Value = CN->getValue();
583 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
584 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
585 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
586 Value = FloatToBits(CN->getValue());
587 ValSizeInBytes = 4;
588 }
589
590 // If the splat value is larger than the element value, then we can never do
591 // this splat. The only case that we could fit the replicated bits into our
592 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000593 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000594
595 // If the element value is larger than the splat value, cut it in half and
596 // check to see if the two halves are equal. Continue doing this until we
597 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
598 while (ValSizeInBytes > ByteSize) {
599 ValSizeInBytes >>= 1;
600
601 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000602 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
603 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000604 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000605 }
606
607 // Properly sign extend the value.
608 int ShAmt = (4-ByteSize)*8;
609 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
610
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000611 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000612 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000613
Chris Lattner140a58f2006-04-08 06:46:53 +0000614 // Finally, if this value fits in a 5 bit sext field, return it
615 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
616 return DAG.getTargetConstant(MaskVal, MVT::i32);
617 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000618}
619
Chris Lattner1a635d62006-04-14 06:01:58 +0000620//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000621// Addressing Mode Selection
622//===----------------------------------------------------------------------===//
623
624/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
625/// or 64-bit immediate, and if the value can be accurately represented as a
626/// sign extension from a 16-bit value. If so, this returns true and the
627/// immediate.
628static bool isIntS16Immediate(SDNode *N, short &Imm) {
629 if (N->getOpcode() != ISD::Constant)
630 return false;
631
632 Imm = (short)cast<ConstantSDNode>(N)->getValue();
633 if (N->getValueType(0) == MVT::i32)
634 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
635 else
636 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
637}
638static bool isIntS16Immediate(SDOperand Op, short &Imm) {
639 return isIntS16Immediate(Op.Val, Imm);
640}
641
642
643/// SelectAddressRegReg - Given the specified addressed, check to see if it
644/// can be represented as an indexed [r+r] operation. Returns false if it
645/// can be more efficiently represented with [r+imm].
646bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
647 SDOperand &Index,
648 SelectionDAG &DAG) {
649 short imm = 0;
650 if (N.getOpcode() == ISD::ADD) {
651 if (isIntS16Immediate(N.getOperand(1), imm))
652 return false; // r+i
653 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
654 return false; // r+i
655
656 Base = N.getOperand(0);
657 Index = N.getOperand(1);
658 return true;
659 } else if (N.getOpcode() == ISD::OR) {
660 if (isIntS16Immediate(N.getOperand(1), imm))
661 return false; // r+i can fold it if we can.
662
663 // If this is an or of disjoint bitfields, we can codegen this as an add
664 // (for better address arithmetic) if the LHS and RHS of the OR are provably
665 // disjoint.
666 uint64_t LHSKnownZero, LHSKnownOne;
667 uint64_t RHSKnownZero, RHSKnownOne;
668 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
669
670 if (LHSKnownZero) {
671 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
672 // If all of the bits are known zero on the LHS or RHS, the add won't
673 // carry.
674 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
675 Base = N.getOperand(0);
676 Index = N.getOperand(1);
677 return true;
678 }
679 }
680 }
681
682 return false;
683}
684
685/// Returns true if the address N can be represented by a base register plus
686/// a signed 16-bit displacement [r+imm], and if it is not better
687/// represented as reg+reg.
688bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
689 SDOperand &Base, SelectionDAG &DAG){
690 // If this can be more profitably realized as r+r, fail.
691 if (SelectAddressRegReg(N, Disp, Base, DAG))
692 return false;
693
694 if (N.getOpcode() == ISD::ADD) {
695 short imm = 0;
696 if (isIntS16Immediate(N.getOperand(1), imm)) {
697 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
698 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
699 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
700 } else {
701 Base = N.getOperand(0);
702 }
703 return true; // [r+i]
704 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
705 // Match LOAD (ADD (X, Lo(G))).
706 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
707 && "Cannot handle constant offsets yet!");
708 Disp = N.getOperand(1).getOperand(0); // The global address.
709 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
710 Disp.getOpcode() == ISD::TargetConstantPool ||
711 Disp.getOpcode() == ISD::TargetJumpTable);
712 Base = N.getOperand(0);
713 return true; // [&g+r]
714 }
715 } else if (N.getOpcode() == ISD::OR) {
716 short imm = 0;
717 if (isIntS16Immediate(N.getOperand(1), imm)) {
718 // If this is an or of disjoint bitfields, we can codegen this as an add
719 // (for better address arithmetic) if the LHS and RHS of the OR are
720 // provably disjoint.
721 uint64_t LHSKnownZero, LHSKnownOne;
722 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
723 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
724 // If all of the bits are known zero on the LHS or RHS, the add won't
725 // carry.
726 Base = N.getOperand(0);
727 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
728 return true;
729 }
730 }
731 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
732 // Loading from a constant address.
733
734 // If this address fits entirely in a 16-bit sext immediate field, codegen
735 // this as "d, 0"
736 short Imm;
737 if (isIntS16Immediate(CN, Imm)) {
738 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
739 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
740 return true;
741 }
742
743 // FIXME: Handle small sext constant offsets in PPC64 mode also!
744 if (CN->getValueType(0) == MVT::i32) {
745 int Addr = (int)CN->getValue();
746
747 // Otherwise, break this down into an LIS + disp.
748 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
749 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
750 return true;
751 }
752 }
753
754 Disp = DAG.getTargetConstant(0, getPointerTy());
755 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
756 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
757 else
758 Base = N;
759 return true; // [r+0]
760}
761
762/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
763/// represented as an indexed [r+r] operation.
764bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
765 SDOperand &Index,
766 SelectionDAG &DAG) {
767 // Check to see if we can easily represent this as an [r+r] address. This
768 // will fail if it thinks that the address is more profitably represented as
769 // reg+imm, e.g. where imm = 0.
770 if (SelectAddressRegReg(N, Base, Index, DAG))
771 return true;
772
773 // If the operand is an addition, always emit this as [r+r], since this is
774 // better (for code size, and execution, as the memop does the add for free)
775 // than emitting an explicit add.
776 if (N.getOpcode() == ISD::ADD) {
777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 }
781
782 // Otherwise, do it the hard way, using R0 as the base register.
783 Base = DAG.getRegister(PPC::R0, N.getValueType());
784 Index = N;
785 return true;
786}
787
788/// SelectAddressRegImmShift - Returns true if the address N can be
789/// represented by a base register plus a signed 14-bit displacement
790/// [r+imm*4]. Suitable for use by STD and friends.
791bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
792 SDOperand &Base,
793 SelectionDAG &DAG) {
794 // If this can be more profitably realized as r+r, fail.
795 if (SelectAddressRegReg(N, Disp, Base, DAG))
796 return false;
797
798 if (N.getOpcode() == ISD::ADD) {
799 short imm = 0;
800 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
801 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
802 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
803 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
804 } else {
805 Base = N.getOperand(0);
806 }
807 return true; // [r+i]
808 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
809 // Match LOAD (ADD (X, Lo(G))).
810 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
811 && "Cannot handle constant offsets yet!");
812 Disp = N.getOperand(1).getOperand(0); // The global address.
813 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
814 Disp.getOpcode() == ISD::TargetConstantPool ||
815 Disp.getOpcode() == ISD::TargetJumpTable);
816 Base = N.getOperand(0);
817 return true; // [&g+r]
818 }
819 } else if (N.getOpcode() == ISD::OR) {
820 short imm = 0;
821 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
822 // If this is an or of disjoint bitfields, we can codegen this as an add
823 // (for better address arithmetic) if the LHS and RHS of the OR are
824 // provably disjoint.
825 uint64_t LHSKnownZero, LHSKnownOne;
826 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
827 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
828 // If all of the bits are known zero on the LHS or RHS, the add won't
829 // carry.
830 Base = N.getOperand(0);
831 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
832 return true;
833 }
834 }
835 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
836 // Loading from a constant address.
837
838 // If this address fits entirely in a 14-bit sext immediate field, codegen
839 // this as "d, 0"
840 short Imm;
841 if (isIntS16Immediate(CN, Imm)) {
842 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
843 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
844 return true;
845 }
846
847 // FIXME: Handle small sext constant offsets in PPC64 mode also!
848 if (CN->getValueType(0) == MVT::i32) {
849 int Addr = (int)CN->getValue();
850
851 // Otherwise, break this down into an LIS + disp.
852 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
853 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
854 return true;
855 }
856 }
857
858 Disp = DAG.getTargetConstant(0, getPointerTy());
859 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
860 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
861 else
862 Base = N;
863 return true; // [r+0]
864}
865
866
867/// getPreIndexedAddressParts - returns true by value, base pointer and
868/// offset pointer and addressing mode by reference if the node's address
869/// can be legally represented as pre-indexed load / store address.
870bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
871 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000872 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000874 // Disabled by default for now.
875 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000876
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000878 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
880 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000881 VT = LD->getLoadedVT();
882
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000883 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000884 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000885 Ptr = ST->getBasePtr();
886 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 } else
888 return false;
889
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000890 // PowerPC doesn't have preinc load/store instructions for vectors.
891 if (MVT::isVector(VT))
892 return false;
893
Chris Lattner0851b4f2006-11-15 19:55:13 +0000894 // TODO: Check reg+reg first.
895
896 // LDU/STU use reg+imm*4, others use reg+imm.
897 if (VT != MVT::i64) {
898 // reg + imm
899 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
900 return false;
901 } else {
902 // reg + imm * 4.
903 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
904 return false;
905 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000906
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000907 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000908 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
909 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000910 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
911 LD->getExtensionType() == ISD::SEXTLOAD &&
912 isa<ConstantSDNode>(Offset))
913 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000914 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915
Chris Lattner4eab7142006-11-10 02:08:47 +0000916 AM = ISD::PRE_INC;
917 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918}
919
920//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000921// LowerOperation implementation
922//===----------------------------------------------------------------------===//
923
924static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000925 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000926 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000927 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000928 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
929 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000930
931 const TargetMachine &TM = DAG.getTarget();
932
Chris Lattner059ca0f2006-06-16 21:01:35 +0000933 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
934 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
935
Chris Lattner1a635d62006-04-14 06:01:58 +0000936 // If this is a non-darwin platform, we don't support non-static relo models
937 // yet.
938 if (TM.getRelocationModel() == Reloc::Static ||
939 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
940 // Generate non-pic code that has direct accesses to the constant pool.
941 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000942 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000943 }
944
Chris Lattner35d86fe2006-07-26 21:12:04 +0000945 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000946 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000947 Hi = DAG.getNode(ISD::ADD, PtrVT,
948 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000949 }
950
Chris Lattner059ca0f2006-06-16 21:01:35 +0000951 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000952 return Lo;
953}
954
Nate Begeman37efe672006-04-22 18:53:45 +0000955static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000956 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000957 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000958 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
959 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000960
961 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000962
963 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
964 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
965
Nate Begeman37efe672006-04-22 18:53:45 +0000966 // If this is a non-darwin platform, we don't support non-static relo models
967 // yet.
968 if (TM.getRelocationModel() == Reloc::Static ||
969 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
970 // Generate non-pic code that has direct accesses to the constant pool.
971 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000972 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000973 }
974
Chris Lattner35d86fe2006-07-26 21:12:04 +0000975 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000976 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000977 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000978 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000979 }
980
Chris Lattner059ca0f2006-06-16 21:01:35 +0000981 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000982 return Lo;
983}
984
Chris Lattner1a635d62006-04-14 06:01:58 +0000985static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000986 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000987 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
988 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000989 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
990 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000991
992 const TargetMachine &TM = DAG.getTarget();
993
Chris Lattner059ca0f2006-06-16 21:01:35 +0000994 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
995 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
996
Chris Lattner1a635d62006-04-14 06:01:58 +0000997 // If this is a non-darwin platform, we don't support non-static relo models
998 // yet.
999 if (TM.getRelocationModel() == Reloc::Static ||
1000 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1001 // Generate non-pic code that has direct accesses to globals.
1002 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001003 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001004 }
1005
Chris Lattner35d86fe2006-07-26 21:12:04 +00001006 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001007 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001008 Hi = DAG.getNode(ISD::ADD, PtrVT,
1009 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001010 }
1011
Chris Lattner059ca0f2006-06-16 21:01:35 +00001012 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001013
1014 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
1015 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
1016 return Lo;
1017
1018 // If the global is weak or external, we have to go through the lazy
1019 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001020 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001021}
1022
1023static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1024 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1025
1026 // If we're comparing for equality to zero, expose the fact that this is
1027 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1028 // fold the new nodes.
1029 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1030 if (C->isNullValue() && CC == ISD::SETEQ) {
1031 MVT::ValueType VT = Op.getOperand(0).getValueType();
1032 SDOperand Zext = Op.getOperand(0);
1033 if (VT < MVT::i32) {
1034 VT = MVT::i32;
1035 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1036 }
1037 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1038 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1039 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1040 DAG.getConstant(Log2b, MVT::i32));
1041 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1042 }
1043 // Leave comparisons against 0 and -1 alone for now, since they're usually
1044 // optimized. FIXME: revisit this when we can custom lower all setcc
1045 // optimizations.
1046 if (C->isAllOnesValue() || C->isNullValue())
1047 return SDOperand();
1048 }
1049
1050 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001051 // by xor'ing the rhs with the lhs, which is faster than setting a
1052 // condition register, reading it back out, and masking the correct bit. The
1053 // normal approach here uses sub to do this instead of xor. Using xor exposes
1054 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001055 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1056 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1057 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001058 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001059 Op.getOperand(1));
1060 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1061 }
1062 return SDOperand();
1063}
1064
1065static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
1066 unsigned VarArgsFrameIndex) {
1067 // vastart just stores the address of the VarArgsFrameIndex slot into the
1068 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +00001069 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1070 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001071 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1072 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1073 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +00001074}
1075
Chris Lattnerc91a4752006-06-26 22:48:35 +00001076static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
1077 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001078 // TODO: add description of PPC stack frame format, or at least some docs.
1079 //
1080 MachineFunction &MF = DAG.getMachineFunction();
1081 MachineFrameInfo *MFI = MF.getFrameInfo();
1082 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001083 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001084 SDOperand Root = Op.getOperand(0);
1085
Jim Laskey2f616bf2006-11-16 22:43:37 +00001086 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1087 bool isPPC64 = PtrVT == MVT::i64;
1088
1089 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001090
1091 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001092 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1093 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1094 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001095 static const unsigned GPR_64[] = { // 64-bit registers.
1096 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1097 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1098 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001099 static const unsigned FPR[] = {
1100 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1101 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1102 };
1103 static const unsigned VR[] = {
1104 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1105 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1106 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001107
Jim Laskey2f616bf2006-11-16 22:43:37 +00001108 const unsigned Num_GPR_Regs = sizeof(GPR_32)/sizeof(GPR_32[0]);
1109 const unsigned Num_FPR_Regs = sizeof(FPR)/sizeof(FPR[0]);
1110 const unsigned Num_VR_Regs = sizeof( VR)/sizeof( VR[0]);
1111
1112 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1113
Chris Lattnerc91a4752006-06-26 22:48:35 +00001114 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001115
1116 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001117 // entry to a function on PPC, the arguments start after the linkage area,
1118 // although the first ones are often in registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001119 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1120 SDOperand ArgVal;
1121 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001122 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1123 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
1124
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001125 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001126 switch (ObjectVT) {
1127 default: assert(0 && "Unhandled argument type!");
1128 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001129 // All int arguments reserve stack space.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001130 ArgOffset += isPPC64 ? 8 : 4;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001131
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001132 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001133 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1134 MF.addLiveIn(GPR[GPR_idx], VReg);
1135 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001136 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001137 } else {
1138 needsLoad = true;
1139 }
1140 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001141 case MVT::i64: // PPC64
1142 // All int arguments reserve stack space.
1143 ArgOffset += 8;
1144
1145 if (GPR_idx != Num_GPR_Regs) {
1146 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1147 MF.addLiveIn(GPR[GPR_idx], VReg);
1148 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1149 ++GPR_idx;
1150 } else {
1151 needsLoad = true;
1152 }
1153 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001154 case MVT::f32:
1155 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001156 // All FP arguments reserve stack space.
1157 ArgOffset += ObjSize;
1158
1159 // Every 4 bytes of argument space consumes one of the GPRs available for
1160 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001161 if (GPR_idx != Num_GPR_Regs) {
1162 ++GPR_idx;
1163 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs)
1164 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001165 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001166 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001167 unsigned VReg;
1168 if (ObjectVT == MVT::f32)
1169 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1170 else
1171 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1172 MF.addLiveIn(FPR[FPR_idx], VReg);
1173 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001174 ++FPR_idx;
1175 } else {
1176 needsLoad = true;
1177 }
1178 break;
1179 case MVT::v4f32:
1180 case MVT::v4i32:
1181 case MVT::v8i16:
1182 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001183 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001184 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001185 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1186 MF.addLiveIn(VR[VR_idx], VReg);
1187 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001188 ++VR_idx;
1189 } else {
1190 // This should be simple, but requires getting 16-byte aligned stack
1191 // values.
1192 assert(0 && "Loading VR argument not implemented yet!");
1193 needsLoad = true;
1194 }
1195 break;
1196 }
1197
1198 // We need to load the argument to a virtual register if we determined above
1199 // that we ran out of physical registers of the appropriate type
1200 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001201 // If the argument is actually used, emit a load from the right stack
1202 // slot.
1203 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
1204 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001205 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001206 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001207 } else {
1208 // Don't emit a dead load.
1209 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1210 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001211 }
1212
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001213 ArgValues.push_back(ArgVal);
1214 }
1215
1216 // If the function takes variable number of arguments, make a frame index for
1217 // the start of the first vararg value... for expansion of llvm.va_start.
1218 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1219 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001220 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1221 ArgOffset);
1222 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001223 // If this function is vararg, store any remaining integer argument regs
1224 // to their spots on the stack so that they may be loaded by deferencing the
1225 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +00001226 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001227 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001228 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1229 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001230 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001231 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001232 MemOps.push_back(Store);
1233 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001234 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1235 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001236 }
1237 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001238 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001239 }
1240
1241 ArgValues.push_back(Root);
1242
1243 // Return the new list of results.
1244 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1245 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001246 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001247}
1248
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001249/// isCallCompatibleAddress - Return the immediate to use if the specified
1250/// 32-bit value is representable in the immediate field of a BxA instruction.
1251static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1252 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1253 if (!C) return 0;
1254
1255 int Addr = C->getValue();
1256 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1257 (Addr << 6 >> 6) != Addr)
1258 return 0; // Top 6 bits have to be sext of immediate.
1259
1260 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1261}
1262
1263
Chris Lattnerabde4602006-05-16 22:56:08 +00001264static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1265 SDOperand Chain = Op.getOperand(0);
Chris Lattnerabde4602006-05-16 22:56:08 +00001266 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattnerabde4602006-05-16 22:56:08 +00001267 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +00001268 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1269
Chris Lattnerc91a4752006-06-26 22:48:35 +00001270 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1271 bool isPPC64 = PtrVT == MVT::i64;
1272 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001273
Chris Lattnerabde4602006-05-16 22:56:08 +00001274 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1275 // SelectExpr to use to put the arguments in the appropriate registers.
1276 std::vector<SDOperand> args_to_use;
1277
1278 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001279 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001280 // prereserved space for [SP][CR][LR][3 x unused].
Jim Laskey2f616bf2006-11-16 22:43:37 +00001281 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattnerabde4602006-05-16 22:56:08 +00001282
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001283 // Add up all the space actually used.
Evan Cheng4360bdc2006-05-25 00:57:32 +00001284 for (unsigned i = 0; i != NumOps; ++i)
1285 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001286
Chris Lattner7b053502006-05-30 21:21:04 +00001287 // The prolog code of the callee may store up to 8 GPR argument registers to
1288 // the stack, allowing va_start to index over them in memory if its varargs.
1289 // Because we cannot tell if this is needed on the caller side, we have to
1290 // conservatively assume that it is needed. As such, make sure we have at
1291 // least enough stack space for the caller to store the 8 GPRs.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001292 NumBytes = std::max(NumBytes, PPCFrameInfo::getMinCallFrameSize(isPPC64));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001293
1294 // Adjust the stack pointer for the new arguments...
1295 // These operations are automatically eliminated by the prolog/epilog pass
1296 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001297 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001298
1299 // Set up a copy of the stack pointer for use loading and storing any
1300 // arguments that may not fit in the registers available for argument
1301 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001302 SDOperand StackPtr;
1303 if (isPPC64)
1304 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1305 else
1306 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001307
1308 // Figure out which arguments are going to go in registers, and which in
1309 // memory. Also, if this is a vararg function, floating point operations
1310 // must be stored to our stack, and loaded into integer regs as well, if
1311 // any integer regs are available for argument passing.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001312 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001313 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001314
Chris Lattnerc91a4752006-06-26 22:48:35 +00001315 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001316 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1317 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1318 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001319 static const unsigned GPR_64[] = { // 64-bit registers.
1320 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1321 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1322 };
Chris Lattner9a2a4972006-05-17 06:01:33 +00001323 static const unsigned FPR[] = {
1324 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1325 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1326 };
1327 static const unsigned VR[] = {
1328 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1329 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1330 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001331 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001332 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1333 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1334
Chris Lattnerc91a4752006-06-26 22:48:35 +00001335 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1336
Chris Lattner9a2a4972006-05-17 06:01:33 +00001337 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001338 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001339 for (unsigned i = 0; i != NumOps; ++i) {
1340 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001341
1342 // PtrOff will be used to store the current argument to the stack if a
1343 // register cannot be found for it.
1344 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001345 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1346
1347 // On PPC64, promote integers to 64-bit values.
1348 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1349 unsigned ExtOp = ISD::ZERO_EXTEND;
1350 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1351 ExtOp = ISD::SIGN_EXTEND;
1352 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1353 }
1354
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001355 switch (Arg.getValueType()) {
1356 default: assert(0 && "Unexpected ValueType for argument!");
1357 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001358 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001359 if (GPR_idx != NumGPRs) {
1360 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001361 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001362 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001363 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001364 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001365 break;
1366 case MVT::f32:
1367 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001368 if (FPR_idx != NumFPRs) {
1369 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1370
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001371 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001372 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001373 MemOpChains.push_back(Store);
1374
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001375 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001376 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001377 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001378 MemOpChains.push_back(Load.getValue(1));
1379 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001380 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001381 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001382 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001383 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001384 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001385 MemOpChains.push_back(Load.getValue(1));
1386 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001387 }
1388 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001389 // If we have any FPRs remaining, we may also have GPRs remaining.
1390 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1391 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001392 if (GPR_idx != NumGPRs)
1393 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001394 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001395 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001396 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001397 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001398 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerabde4602006-05-16 22:56:08 +00001399 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001400 if (isPPC64)
1401 ArgOffset += 8;
1402 else
1403 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001404 break;
1405 case MVT::v4f32:
1406 case MVT::v4i32:
1407 case MVT::v8i16:
1408 case MVT::v16i8:
1409 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001410 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001411 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001412 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001413 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001414 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001415 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001416 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001417 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1418 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001419
Chris Lattner9a2a4972006-05-17 06:01:33 +00001420 // Build a sequence of copy-to-reg nodes chained together with token chain
1421 // and flag operands which copy the outgoing args into the appropriate regs.
1422 SDOperand InFlag;
1423 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1424 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1425 InFlag);
1426 InFlag = Chain.getValue(1);
1427 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001428
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001429 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001430 NodeTys.push_back(MVT::Other); // Returns a chain
1431 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1432
Chris Lattner79e490a2006-08-11 17:18:05 +00001433 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001434 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001435
1436 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1437 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1438 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001439 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001440 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001441 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1442 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1443 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1444 // If this is an absolute destination address, use the munged value.
1445 Callee = SDOperand(Dest, 0);
1446 else {
1447 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1448 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001449 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1450 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001451 InFlag = Chain.getValue(1);
1452
1453 // Copy the callee address into R12 on darwin.
1454 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1455 InFlag = Chain.getValue(1);
1456
1457 NodeTys.clear();
1458 NodeTys.push_back(MVT::Other);
1459 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001460 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001461 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001462 Callee.Val = 0;
1463 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001464
Chris Lattner4a45abf2006-06-10 01:14:28 +00001465 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001466 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001467 Ops.push_back(Chain);
1468 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001469 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001470
Chris Lattner4a45abf2006-06-10 01:14:28 +00001471 // Add argument registers to the end of the list so that they are known live
1472 // into the call.
1473 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1474 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1475 RegsToPass[i].second.getValueType()));
1476
1477 if (InFlag.Val)
1478 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001479 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001480 InFlag = Chain.getValue(1);
1481
Chris Lattner79e490a2006-08-11 17:18:05 +00001482 SDOperand ResultVals[3];
1483 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001484 NodeTys.clear();
1485
1486 // If the call has results, copy the values out of the ret val registers.
1487 switch (Op.Val->getValueType(0)) {
1488 default: assert(0 && "Unexpected ret value!");
1489 case MVT::Other: break;
1490 case MVT::i32:
1491 if (Op.Val->getValueType(1) == MVT::i32) {
1492 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001493 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001494 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1495 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001496 ResultVals[1] = Chain.getValue(0);
1497 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001498 NodeTys.push_back(MVT::i32);
1499 } else {
1500 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001501 ResultVals[0] = Chain.getValue(0);
1502 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001503 }
1504 NodeTys.push_back(MVT::i32);
1505 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001506 case MVT::i64:
1507 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001508 ResultVals[0] = Chain.getValue(0);
1509 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001510 NodeTys.push_back(MVT::i64);
1511 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001512 case MVT::f32:
1513 case MVT::f64:
1514 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1515 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001516 ResultVals[0] = Chain.getValue(0);
1517 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001518 NodeTys.push_back(Op.Val->getValueType(0));
1519 break;
1520 case MVT::v4f32:
1521 case MVT::v4i32:
1522 case MVT::v8i16:
1523 case MVT::v16i8:
1524 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1525 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001526 ResultVals[0] = Chain.getValue(0);
1527 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001528 NodeTys.push_back(Op.Val->getValueType(0));
1529 break;
1530 }
1531
Chris Lattnerabde4602006-05-16 22:56:08 +00001532 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001533 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001534 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001535
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001536 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001537 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001538 return Chain;
1539
1540 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001541 ResultVals[NumResults++] = Chain;
1542 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1543 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001544 return Res.getValue(Op.ResNo);
1545}
1546
Chris Lattner1a635d62006-04-14 06:01:58 +00001547static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1548 SDOperand Copy;
1549 switch(Op.getNumOperands()) {
1550 default:
1551 assert(0 && "Do not know how to return this many arguments!");
1552 abort();
1553 case 1:
1554 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001555 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001556 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1557 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001558 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001559 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001560 } else if (ArgVT == MVT::i64) {
1561 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001562 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001563 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001564 } else {
1565 assert(MVT::isFloatingPoint(ArgVT));
1566 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001567 }
1568
1569 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1570 SDOperand());
1571
1572 // If we haven't noted the R3/F1 are live out, do so now.
1573 if (DAG.getMachineFunction().liveout_empty())
1574 DAG.getMachineFunction().addLiveOut(ArgReg);
1575 break;
1576 }
Evan Cheng6848be12006-05-26 23:10:12 +00001577 case 5:
1578 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001579 SDOperand());
1580 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1581 // If we haven't noted the R3+R4 are live out, do so now.
1582 if (DAG.getMachineFunction().liveout_empty()) {
1583 DAG.getMachineFunction().addLiveOut(PPC::R3);
1584 DAG.getMachineFunction().addLiveOut(PPC::R4);
1585 }
1586 break;
1587 }
1588 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1589}
1590
Jim Laskey2f616bf2006-11-16 22:43:37 +00001591static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1592 const PPCSubtarget &Subtarget) {
1593 MachineFunction &MF = DAG.getMachineFunction();
1594 bool IsPPC64 = Subtarget.isPPC64();
1595
1596 // Get current frame pointer save index. The users of this index will be
1597 // primarily DYNALLOC instructions.
1598 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1599 int FPSI = FI->getFramePointerSaveIndex();
1600
1601 // If the frame pointer save index hasn't been defined yet.
1602 if (!FPSI) {
1603 // Find out what the fix offset of the frame pointer save area.
1604 int Offset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64);
1605 // Allocate the frame index for frame pointer save area.
1606 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, Offset);
1607 // Save the result.
1608 FI->setFramePointerSaveIndex(FPSI);
1609 }
1610
1611 // Get the inputs.
1612 SDOperand Chain = Op.getOperand(0);
1613 SDOperand Size = Op.getOperand(1);
1614
1615 // Get the corect type for pointers.
1616 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1617 // Negate the size.
1618 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1619 DAG.getConstant(0, PtrVT), Size);
1620 // Construct a node for the frame pointer save index.
1621 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1622 // Build a DYNALLOC node.
1623 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1624 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1625 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1626}
1627
1628
Chris Lattner1a635d62006-04-14 06:01:58 +00001629/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1630/// possible.
1631static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1632 // Not FP? Not a fsel.
1633 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1634 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1635 return SDOperand();
1636
1637 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1638
1639 // Cannot handle SETEQ/SETNE.
1640 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1641
1642 MVT::ValueType ResVT = Op.getValueType();
1643 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1644 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1645 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1646
1647 // If the RHS of the comparison is a 0.0, we don't need to do the
1648 // subtraction at all.
1649 if (isFloatingPointZero(RHS))
1650 switch (CC) {
1651 default: break; // SETUO etc aren't handled by fsel.
1652 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001653 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001654 case ISD::SETLT:
1655 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1656 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001657 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001658 case ISD::SETGE:
1659 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1660 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1661 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1662 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001663 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001664 case ISD::SETGT:
1665 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1666 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001667 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001668 case ISD::SETLE:
1669 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1670 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1671 return DAG.getNode(PPCISD::FSEL, ResVT,
1672 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1673 }
1674
1675 SDOperand Cmp;
1676 switch (CC) {
1677 default: break; // SETUO etc aren't handled by fsel.
1678 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001679 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001680 case ISD::SETLT:
1681 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1682 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1683 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1684 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1685 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001686 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001687 case ISD::SETGE:
1688 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1689 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1690 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1691 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1692 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001693 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001694 case ISD::SETGT:
1695 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1696 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1697 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1698 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1699 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001700 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001701 case ISD::SETLE:
1702 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1703 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1704 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1705 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1706 }
1707 return SDOperand();
1708}
1709
1710static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1711 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1712 SDOperand Src = Op.getOperand(0);
1713 if (Src.getValueType() == MVT::f32)
1714 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1715
1716 SDOperand Tmp;
1717 switch (Op.getValueType()) {
1718 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1719 case MVT::i32:
1720 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1721 break;
1722 case MVT::i64:
1723 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1724 break;
1725 }
1726
1727 // Convert the FP value to an int value through memory.
1728 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1729 if (Op.getValueType() == MVT::i32)
1730 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1731 return Bits;
1732}
1733
1734static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1735 if (Op.getOperand(0).getValueType() == MVT::i64) {
1736 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1737 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1738 if (Op.getValueType() == MVT::f32)
1739 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1740 return FP;
1741 }
1742
1743 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1744 "Unhandled SINT_TO_FP type in custom expander!");
1745 // Since we only generate this in 64-bit mode, we can take advantage of
1746 // 64-bit registers. In particular, sign extend the input value into the
1747 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1748 // then lfd it and fcfid it.
1749 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1750 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001751 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1752 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001753
1754 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1755 Op.getOperand(0));
1756
1757 // STD the extended value into the stack slot.
1758 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1759 DAG.getEntryNode(), Ext64, FIdx,
1760 DAG.getSrcValue(NULL));
1761 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001762 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001763
1764 // FCFID it and return it.
1765 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1766 if (Op.getValueType() == MVT::f32)
1767 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1768 return FP;
1769}
1770
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001771static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1772 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001773 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001774
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001775 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001776 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001777 SDOperand Lo = Op.getOperand(0);
1778 SDOperand Hi = Op.getOperand(1);
1779 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001780
1781 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1782 DAG.getConstant(32, MVT::i32), Amt);
1783 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1784 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1785 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1786 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1787 DAG.getConstant(-32U, MVT::i32));
1788 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1789 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1790 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001791 SDOperand OutOps[] = { OutLo, OutHi };
1792 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1793 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001794}
1795
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001796static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1797 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1798 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001799
1800 // Otherwise, expand into a bunch of logical ops. Note that these ops
1801 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001802 SDOperand Lo = Op.getOperand(0);
1803 SDOperand Hi = Op.getOperand(1);
1804 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001805
1806 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1807 DAG.getConstant(32, MVT::i32), Amt);
1808 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1809 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1810 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1811 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1812 DAG.getConstant(-32U, MVT::i32));
1813 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1814 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1815 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001816 SDOperand OutOps[] = { OutLo, OutHi };
1817 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1818 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001819}
1820
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001821static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1822 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001823 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001824
1825 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001826 SDOperand Lo = Op.getOperand(0);
1827 SDOperand Hi = Op.getOperand(1);
1828 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001829
1830 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1831 DAG.getConstant(32, MVT::i32), Amt);
1832 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1833 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1834 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1835 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1836 DAG.getConstant(-32U, MVT::i32));
1837 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1838 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1839 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1840 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001841 SDOperand OutOps[] = { OutLo, OutHi };
1842 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1843 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001844}
1845
1846//===----------------------------------------------------------------------===//
1847// Vector related lowering.
1848//
1849
Chris Lattnerac225ca2006-04-12 19:07:14 +00001850// If this is a vector of constants or undefs, get the bits. A bit in
1851// UndefBits is set if the corresponding element of the vector is an
1852// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1853// zero. Return true if this is not an array of constants, false if it is.
1854//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001855static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1856 uint64_t UndefBits[2]) {
1857 // Start with zero'd results.
1858 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1859
1860 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1861 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1862 SDOperand OpVal = BV->getOperand(i);
1863
1864 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001865 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001866
1867 uint64_t EltBits = 0;
1868 if (OpVal.getOpcode() == ISD::UNDEF) {
1869 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1870 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1871 continue;
1872 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1873 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1874 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1875 assert(CN->getValueType(0) == MVT::f32 &&
1876 "Only one legal FP vector type!");
1877 EltBits = FloatToBits(CN->getValue());
1878 } else {
1879 // Nonconstant element.
1880 return true;
1881 }
1882
1883 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1884 }
1885
1886 //printf("%llx %llx %llx %llx\n",
1887 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1888 return false;
1889}
Chris Lattneref819f82006-03-20 06:33:01 +00001890
Chris Lattnerb17f1672006-04-16 01:01:29 +00001891// If this is a splat (repetition) of a value across the whole vector, return
1892// the smallest size that splats it. For example, "0x01010101010101..." is a
1893// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1894// SplatSize = 1 byte.
1895static bool isConstantSplat(const uint64_t Bits128[2],
1896 const uint64_t Undef128[2],
1897 unsigned &SplatBits, unsigned &SplatUndef,
1898 unsigned &SplatSize) {
1899
1900 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1901 // the same as the lower 64-bits, ignoring undefs.
1902 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1903 return false; // Can't be a splat if two pieces don't match.
1904
1905 uint64_t Bits64 = Bits128[0] | Bits128[1];
1906 uint64_t Undef64 = Undef128[0] & Undef128[1];
1907
1908 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1909 // undefs.
1910 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1911 return false; // Can't be a splat if two pieces don't match.
1912
1913 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1914 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1915
1916 // If the top 16-bits are different than the lower 16-bits, ignoring
1917 // undefs, we have an i32 splat.
1918 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1919 SplatBits = Bits32;
1920 SplatUndef = Undef32;
1921 SplatSize = 4;
1922 return true;
1923 }
1924
1925 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1926 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1927
1928 // If the top 8-bits are different than the lower 8-bits, ignoring
1929 // undefs, we have an i16 splat.
1930 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1931 SplatBits = Bits16;
1932 SplatUndef = Undef16;
1933 SplatSize = 2;
1934 return true;
1935 }
1936
1937 // Otherwise, we have an 8-bit splat.
1938 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1939 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1940 SplatSize = 1;
1941 return true;
1942}
1943
Chris Lattner4a998b92006-04-17 06:00:21 +00001944/// BuildSplatI - Build a canonical splati of Val with an element size of
1945/// SplatSize. Cast the result to VT.
1946static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1947 SelectionDAG &DAG) {
1948 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001949
1950 // Force vspltis[hw] -1 to vspltisb -1.
1951 if (Val == -1) SplatSize = 1;
1952
Chris Lattner4a998b92006-04-17 06:00:21 +00001953 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1954 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1955 };
1956 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1957
1958 // Build a canonical splat for this value.
1959 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00001960 SmallVector<SDOperand, 8> Ops;
1961 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
1962 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
1963 &Ops[0], Ops.size());
Chris Lattner4a998b92006-04-17 06:00:21 +00001964 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1965}
1966
Chris Lattnere7c768e2006-04-18 03:24:30 +00001967/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001968/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001969static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1970 SelectionDAG &DAG,
1971 MVT::ValueType DestVT = MVT::Other) {
1972 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1973 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001974 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1975}
1976
Chris Lattnere7c768e2006-04-18 03:24:30 +00001977/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1978/// specified intrinsic ID.
1979static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1980 SDOperand Op2, SelectionDAG &DAG,
1981 MVT::ValueType DestVT = MVT::Other) {
1982 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1983 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1984 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1985}
1986
1987
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001988/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1989/// amount. The result has the specified value type.
1990static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1991 MVT::ValueType VT, SelectionDAG &DAG) {
1992 // Force LHS/RHS to be the right type.
1993 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1994 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1995
Chris Lattnere2199452006-08-11 17:38:39 +00001996 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001997 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001998 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001999 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002000 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002001 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2002}
2003
Chris Lattnerf1b47082006-04-14 05:19:18 +00002004// If this is a case we can't handle, return null and let the default
2005// expansion code take care of it. If we CAN select this case, and if it
2006// selects to a single instruction, return Op. Otherwise, if we can codegen
2007// this case more efficiently than a constant pool load, lower it to the
2008// sequence of ops that should be used.
2009static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2010 // If this is a vector of constants or undefs, get the bits. A bit in
2011 // UndefBits is set if the corresponding element of the vector is an
2012 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2013 // zero.
2014 uint64_t VectorBits[2];
2015 uint64_t UndefBits[2];
2016 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2017 return SDOperand(); // Not a constant vector.
2018
Chris Lattnerb17f1672006-04-16 01:01:29 +00002019 // If this is a splat (repetition) of a value across the whole vector, return
2020 // the smallest size that splats it. For example, "0x01010101010101..." is a
2021 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2022 // SplatSize = 1 byte.
2023 unsigned SplatBits, SplatUndef, SplatSize;
2024 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2025 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2026
2027 // First, handle single instruction cases.
2028
2029 // All zeros?
2030 if (SplatBits == 0) {
2031 // Canonicalize all zero vectors to be v4i32.
2032 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2033 SDOperand Z = DAG.getConstant(0, MVT::i32);
2034 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2035 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2036 }
2037 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002038 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002039
2040 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2041 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002042 if (SextVal >= -16 && SextVal <= 15)
2043 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002044
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002045
2046 // Two instruction sequences.
2047
Chris Lattner4a998b92006-04-17 06:00:21 +00002048 // If this value is in the range [-32,30] and is even, use:
2049 // tmp = VSPLTI[bhw], result = add tmp, tmp
2050 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2051 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2052 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2053 }
Chris Lattner6876e662006-04-17 06:58:41 +00002054
2055 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2056 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2057 // for fneg/fabs.
2058 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2059 // Make -1 and vspltisw -1:
2060 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2061
2062 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002063 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2064 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002065
2066 // xor by OnesV to invert it.
2067 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2068 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2069 }
2070
2071 // Check to see if this is a wide variety of vsplti*, binop self cases.
2072 unsigned SplatBitSize = SplatSize*8;
2073 static const char SplatCsts[] = {
2074 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002075 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002076 };
2077 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2078 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2079 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2080 int i = SplatCsts[idx];
2081
2082 // Figure out what shift amount will be used by altivec if shifted by i in
2083 // this splat size.
2084 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2085
2086 // vsplti + shl self.
2087 if (SextVal == (i << (int)TypeShiftAmt)) {
2088 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2089 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2090 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2091 Intrinsic::ppc_altivec_vslw
2092 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002093 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002094 }
2095
2096 // vsplti + srl self.
2097 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
2098 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2099 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2100 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2101 Intrinsic::ppc_altivec_vsrw
2102 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002103 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002104 }
2105
2106 // vsplti + sra self.
2107 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
2108 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2109 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2110 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2111 Intrinsic::ppc_altivec_vsraw
2112 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002113 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002114 }
2115
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002116 // vsplti + rol self.
2117 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2118 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
2119 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
2120 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2121 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2122 Intrinsic::ppc_altivec_vrlw
2123 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00002124 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002125 }
2126
2127 // t = vsplti c, result = vsldoi t, t, 1
2128 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2129 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2130 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2131 }
2132 // t = vsplti c, result = vsldoi t, t, 2
2133 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2134 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2135 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2136 }
2137 // t = vsplti c, result = vsldoi t, t, 3
2138 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2139 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2140 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2141 }
Chris Lattner6876e662006-04-17 06:58:41 +00002142 }
2143
Chris Lattner6876e662006-04-17 06:58:41 +00002144 // Three instruction sequences.
2145
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002146 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2147 if (SextVal >= 0 && SextVal <= 31) {
2148 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
2149 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
2150 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2151 }
2152 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2153 if (SextVal >= -31 && SextVal <= 0) {
2154 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
2155 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00002156 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002157 }
2158 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002159
Chris Lattnerf1b47082006-04-14 05:19:18 +00002160 return SDOperand();
2161}
2162
Chris Lattner59138102006-04-17 05:28:54 +00002163/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2164/// the specified operations to build the shuffle.
2165static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2166 SDOperand RHS, SelectionDAG &DAG) {
2167 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2168 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2169 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2170
2171 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002172 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002173 OP_VMRGHW,
2174 OP_VMRGLW,
2175 OP_VSPLTISW0,
2176 OP_VSPLTISW1,
2177 OP_VSPLTISW2,
2178 OP_VSPLTISW3,
2179 OP_VSLDOI4,
2180 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002181 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002182 };
2183
2184 if (OpNum == OP_COPY) {
2185 if (LHSID == (1*9+2)*9+3) return LHS;
2186 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2187 return RHS;
2188 }
2189
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002190 SDOperand OpLHS, OpRHS;
2191 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2192 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2193
Chris Lattner59138102006-04-17 05:28:54 +00002194 unsigned ShufIdxs[16];
2195 switch (OpNum) {
2196 default: assert(0 && "Unknown i32 permute!");
2197 case OP_VMRGHW:
2198 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2199 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2200 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2201 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2202 break;
2203 case OP_VMRGLW:
2204 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2205 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2206 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2207 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2208 break;
2209 case OP_VSPLTISW0:
2210 for (unsigned i = 0; i != 16; ++i)
2211 ShufIdxs[i] = (i&3)+0;
2212 break;
2213 case OP_VSPLTISW1:
2214 for (unsigned i = 0; i != 16; ++i)
2215 ShufIdxs[i] = (i&3)+4;
2216 break;
2217 case OP_VSPLTISW2:
2218 for (unsigned i = 0; i != 16; ++i)
2219 ShufIdxs[i] = (i&3)+8;
2220 break;
2221 case OP_VSPLTISW3:
2222 for (unsigned i = 0; i != 16; ++i)
2223 ShufIdxs[i] = (i&3)+12;
2224 break;
2225 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002226 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002227 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002228 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002229 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002230 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002231 }
Chris Lattnere2199452006-08-11 17:38:39 +00002232 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002233 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002234 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002235
2236 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002237 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002238}
2239
Chris Lattnerf1b47082006-04-14 05:19:18 +00002240/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2241/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2242/// return the code it can be lowered into. Worst case, it can always be
2243/// lowered into a vperm.
2244static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2245 SDOperand V1 = Op.getOperand(0);
2246 SDOperand V2 = Op.getOperand(1);
2247 SDOperand PermMask = Op.getOperand(2);
2248
2249 // Cases that are handled by instructions that take permute immediates
2250 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2251 // selected by the instruction selector.
2252 if (V2.getOpcode() == ISD::UNDEF) {
2253 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2254 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2255 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2256 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2257 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2258 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2259 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2260 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2261 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2262 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2263 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2264 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2265 return Op;
2266 }
2267 }
2268
2269 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2270 // and produce a fixed permutation. If any of these match, do not lower to
2271 // VPERM.
2272 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2273 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2274 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2275 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2276 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2277 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2278 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2279 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2280 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2281 return Op;
2282
Chris Lattner59138102006-04-17 05:28:54 +00002283 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2284 // perfect shuffle table to emit an optimal matching sequence.
2285 unsigned PFIndexes[4];
2286 bool isFourElementShuffle = true;
2287 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2288 unsigned EltNo = 8; // Start out undef.
2289 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2290 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2291 continue; // Undef, ignore it.
2292
2293 unsigned ByteSource =
2294 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2295 if ((ByteSource & 3) != j) {
2296 isFourElementShuffle = false;
2297 break;
2298 }
2299
2300 if (EltNo == 8) {
2301 EltNo = ByteSource/4;
2302 } else if (EltNo != ByteSource/4) {
2303 isFourElementShuffle = false;
2304 break;
2305 }
2306 }
2307 PFIndexes[i] = EltNo;
2308 }
2309
2310 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2311 // perfect shuffle vector to determine if it is cost effective to do this as
2312 // discrete instructions, or whether we should use a vperm.
2313 if (isFourElementShuffle) {
2314 // Compute the index in the perfect shuffle table.
2315 unsigned PFTableIndex =
2316 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2317
2318 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2319 unsigned Cost = (PFEntry >> 30);
2320
2321 // Determining when to avoid vperm is tricky. Many things affect the cost
2322 // of vperm, particularly how many times the perm mask needs to be computed.
2323 // For example, if the perm mask can be hoisted out of a loop or is already
2324 // used (perhaps because there are multiple permutes with the same shuffle
2325 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2326 // the loop requires an extra register.
2327 //
2328 // As a compromise, we only emit discrete instructions if the shuffle can be
2329 // generated in 3 or fewer operations. When we have loop information
2330 // available, if this block is within a loop, we should avoid using vperm
2331 // for 3-operation perms and use a constant pool load instead.
2332 if (Cost < 3)
2333 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2334 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002335
2336 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2337 // vector that will get spilled to the constant pool.
2338 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2339
2340 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2341 // that it is in input element units, not in bytes. Convert now.
2342 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
2343 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2344
Chris Lattnere2199452006-08-11 17:38:39 +00002345 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002346 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002347 unsigned SrcElt;
2348 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2349 SrcElt = 0;
2350 else
2351 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002352
2353 for (unsigned j = 0; j != BytesPerElement; ++j)
2354 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2355 MVT::i8));
2356 }
2357
Chris Lattnere2199452006-08-11 17:38:39 +00002358 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2359 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002360 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2361}
2362
Chris Lattner90564f22006-04-18 17:59:36 +00002363/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2364/// altivec comparison. If it is, return true and fill in Opc/isDot with
2365/// information about the intrinsic.
2366static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2367 bool &isDot) {
2368 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2369 CompareOpc = -1;
2370 isDot = false;
2371 switch (IntrinsicID) {
2372 default: return false;
2373 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002374 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2375 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2376 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2377 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2378 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2379 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2380 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2381 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2382 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2383 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2384 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2385 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2386 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2387
2388 // Normal Comparisons.
2389 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2390 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2391 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2392 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2393 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2394 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2395 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2396 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2397 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2398 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2399 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2400 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2401 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2402 }
Chris Lattner90564f22006-04-18 17:59:36 +00002403 return true;
2404}
2405
2406/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2407/// lower, do it, otherwise return null.
2408static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2409 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2410 // opcode number of the comparison.
2411 int CompareOpc;
2412 bool isDot;
2413 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2414 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002415
Chris Lattner90564f22006-04-18 17:59:36 +00002416 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002417 if (!isDot) {
2418 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2419 Op.getOperand(1), Op.getOperand(2),
2420 DAG.getConstant(CompareOpc, MVT::i32));
2421 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2422 }
2423
2424 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002425 SDOperand Ops[] = {
2426 Op.getOperand(2), // LHS
2427 Op.getOperand(3), // RHS
2428 DAG.getConstant(CompareOpc, MVT::i32)
2429 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002430 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002431 VTs.push_back(Op.getOperand(2).getValueType());
2432 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002433 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002434
2435 // Now that we have the comparison, emit a copy from the CR to a GPR.
2436 // This is flagged to the above dot comparison.
2437 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2438 DAG.getRegister(PPC::CR6, MVT::i32),
2439 CompNode.getValue(1));
2440
2441 // Unpack the result based on how the target uses it.
2442 unsigned BitNo; // Bit # of CR6.
2443 bool InvertBit; // Invert result?
2444 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2445 default: // Can't happen, don't crash on invalid number though.
2446 case 0: // Return the value of the EQ bit of CR6.
2447 BitNo = 0; InvertBit = false;
2448 break;
2449 case 1: // Return the inverted value of the EQ bit of CR6.
2450 BitNo = 0; InvertBit = true;
2451 break;
2452 case 2: // Return the value of the LT bit of CR6.
2453 BitNo = 2; InvertBit = false;
2454 break;
2455 case 3: // Return the inverted value of the LT bit of CR6.
2456 BitNo = 2; InvertBit = true;
2457 break;
2458 }
2459
2460 // Shift the bit into the low position.
2461 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2462 DAG.getConstant(8-(3-BitNo), MVT::i32));
2463 // Isolate the bit.
2464 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2465 DAG.getConstant(1, MVT::i32));
2466
2467 // If we are supposed to, toggle the bit.
2468 if (InvertBit)
2469 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2470 DAG.getConstant(1, MVT::i32));
2471 return Flags;
2472}
2473
2474static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2475 // Create a stack slot that is 16-byte aligned.
2476 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2477 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002478 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2479 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002480
2481 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002482 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002483 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002484 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002485 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002486}
2487
Chris Lattnere7c768e2006-04-18 03:24:30 +00002488static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002489 if (Op.getValueType() == MVT::v4i32) {
2490 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2491
2492 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2493 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2494
2495 SDOperand RHSSwap = // = vrlw RHS, 16
2496 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2497
2498 // Shrinkify inputs to v8i16.
2499 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2500 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2501 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2502
2503 // Low parts multiplied together, generating 32-bit results (we ignore the
2504 // top parts).
2505 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2506 LHS, RHS, DAG, MVT::v4i32);
2507
2508 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2509 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2510 // Shift the high parts up 16 bits.
2511 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2512 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2513 } else if (Op.getValueType() == MVT::v8i16) {
2514 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2515
Chris Lattnercea2aa72006-04-18 04:28:57 +00002516 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002517
Chris Lattnercea2aa72006-04-18 04:28:57 +00002518 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2519 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002520 } else if (Op.getValueType() == MVT::v16i8) {
2521 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2522
2523 // Multiply the even 8-bit parts, producing 16-bit sums.
2524 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2525 LHS, RHS, DAG, MVT::v8i16);
2526 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2527
2528 // Multiply the odd 8-bit parts, producing 16-bit sums.
2529 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2530 LHS, RHS, DAG, MVT::v8i16);
2531 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2532
2533 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002534 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002535 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002536 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2537 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002538 }
Chris Lattner19a81522006-04-18 03:57:35 +00002539 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002540 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002541 } else {
2542 assert(0 && "Unknown mul to lower!");
2543 abort();
2544 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002545}
2546
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002547/// LowerOperation - Provide custom lowering hooks for some operations.
2548///
Nate Begeman21e463b2005-10-16 05:39:50 +00002549SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002550 switch (Op.getOpcode()) {
2551 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002552 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2553 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002554 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002555 case ISD::SETCC: return LowerSETCC(Op, DAG);
2556 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002557 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002558 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002559 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002560 case ISD::RET: return LowerRET(Op, DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002561 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
2562 PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002563
Chris Lattner1a635d62006-04-14 06:01:58 +00002564 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2565 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2566 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002567
Chris Lattner1a635d62006-04-14 06:01:58 +00002568 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002569 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2570 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2571 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002572
Chris Lattner1a635d62006-04-14 06:01:58 +00002573 // Vector-related lowering.
2574 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2575 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2576 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2577 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002578 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002579 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002580 return SDOperand();
2581}
2582
Chris Lattner1a635d62006-04-14 06:01:58 +00002583//===----------------------------------------------------------------------===//
2584// Other Lowering Code
2585//===----------------------------------------------------------------------===//
2586
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002587MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002588PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2589 MachineBasicBlock *BB) {
Chris Lattnerc08f9022006-06-27 00:04:13 +00002590 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2591 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002592 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002593 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2594 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002595 "Unexpected instr type to insert");
2596
2597 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2598 // control-flow pattern. The incoming instruction knows the destination vreg
2599 // to set, the condition code register to branch on, the true/false values to
2600 // select between, and a branch opcode to use.
2601 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2602 ilist<MachineBasicBlock>::iterator It = BB;
2603 ++It;
2604
2605 // thisMBB:
2606 // ...
2607 // TrueVal = ...
2608 // cmpTY ccX, r1, r2
2609 // bCC copy1MBB
2610 // fallthrough --> copy0MBB
2611 MachineBasicBlock *thisMBB = BB;
2612 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2613 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2614 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2615 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2616 MachineFunction *F = BB->getParent();
2617 F->getBasicBlockList().insert(It, copy0MBB);
2618 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002619 // Update machine-CFG edges by first adding all successors of the current
2620 // block to the new block which will contain the Phi node for the select.
2621 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2622 e = BB->succ_end(); i != e; ++i)
2623 sinkMBB->addSuccessor(*i);
2624 // Next, remove all successors of the current block, and add the true
2625 // and fallthrough blocks as its successors.
2626 while(!BB->succ_empty())
2627 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002628 BB->addSuccessor(copy0MBB);
2629 BB->addSuccessor(sinkMBB);
2630
2631 // copy0MBB:
2632 // %FalseValue = ...
2633 // # fallthrough to sinkMBB
2634 BB = copy0MBB;
2635
2636 // Update machine-CFG edges
2637 BB->addSuccessor(sinkMBB);
2638
2639 // sinkMBB:
2640 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2641 // ...
2642 BB = sinkMBB;
2643 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2644 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2645 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2646
2647 delete MI; // The pseudo instruction is gone now.
2648 return BB;
2649}
2650
Chris Lattner1a635d62006-04-14 06:01:58 +00002651//===----------------------------------------------------------------------===//
2652// Target Optimization Hooks
2653//===----------------------------------------------------------------------===//
2654
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002655SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2656 DAGCombinerInfo &DCI) const {
2657 TargetMachine &TM = getTargetMachine();
2658 SelectionDAG &DAG = DCI.DAG;
2659 switch (N->getOpcode()) {
2660 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002661 case PPCISD::SHL:
2662 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2663 if (C->getValue() == 0) // 0 << V -> 0.
2664 return N->getOperand(0);
2665 }
2666 break;
2667 case PPCISD::SRL:
2668 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2669 if (C->getValue() == 0) // 0 >>u V -> 0.
2670 return N->getOperand(0);
2671 }
2672 break;
2673 case PPCISD::SRA:
2674 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2675 if (C->getValue() == 0 || // 0 >>s V -> 0.
2676 C->isAllOnesValue()) // -1 >>s V -> -1.
2677 return N->getOperand(0);
2678 }
2679 break;
2680
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002681 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002682 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002683 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2684 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2685 // We allow the src/dst to be either f32/f64, but the intermediate
2686 // type must be i64.
2687 if (N->getOperand(0).getValueType() == MVT::i64) {
2688 SDOperand Val = N->getOperand(0).getOperand(0);
2689 if (Val.getValueType() == MVT::f32) {
2690 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2691 DCI.AddToWorklist(Val.Val);
2692 }
2693
2694 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002695 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002696 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002697 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002698 if (N->getValueType(0) == MVT::f32) {
2699 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2700 DCI.AddToWorklist(Val.Val);
2701 }
2702 return Val;
2703 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2704 // If the intermediate type is i32, we can avoid the load/store here
2705 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002706 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002707 }
2708 }
2709 break;
Chris Lattner51269842006-03-01 05:50:56 +00002710 case ISD::STORE:
2711 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2712 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2713 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2714 N->getOperand(1).getValueType() == MVT::i32) {
2715 SDOperand Val = N->getOperand(1).getOperand(0);
2716 if (Val.getValueType() == MVT::f32) {
2717 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2718 DCI.AddToWorklist(Val.Val);
2719 }
2720 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2721 DCI.AddToWorklist(Val.Val);
2722
2723 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2724 N->getOperand(2), N->getOperand(3));
2725 DCI.AddToWorklist(Val.Val);
2726 return Val;
2727 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002728
2729 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2730 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2731 N->getOperand(1).Val->hasOneUse() &&
2732 (N->getOperand(1).getValueType() == MVT::i32 ||
2733 N->getOperand(1).getValueType() == MVT::i16)) {
2734 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2735 // Do an any-extend to 32-bits if this is a half-word input.
2736 if (BSwapOp.getValueType() == MVT::i16)
2737 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2738
2739 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2740 N->getOperand(2), N->getOperand(3),
2741 DAG.getValueType(N->getOperand(1).getValueType()));
2742 }
2743 break;
2744 case ISD::BSWAP:
2745 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002746 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002747 N->getOperand(0).hasOneUse() &&
2748 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2749 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002750 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002751 // Create the byte-swapping load.
2752 std::vector<MVT::ValueType> VTs;
2753 VTs.push_back(MVT::i32);
2754 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002755 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002756 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002757 LD->getChain(), // Chain
2758 LD->getBasePtr(), // Ptr
2759 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002760 DAG.getValueType(N->getValueType(0)) // VT
2761 };
2762 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002763
2764 // If this is an i16 load, insert the truncate.
2765 SDOperand ResVal = BSLoad;
2766 if (N->getValueType(0) == MVT::i16)
2767 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2768
2769 // First, combine the bswap away. This makes the value produced by the
2770 // load dead.
2771 DCI.CombineTo(N, ResVal);
2772
2773 // Next, combine the load away, we give it a bogus result value but a real
2774 // chain result. The result value is dead because the bswap is dead.
2775 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2776
2777 // Return N so it doesn't get rechecked!
2778 return SDOperand(N, 0);
2779 }
2780
Chris Lattner51269842006-03-01 05:50:56 +00002781 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002782 case PPCISD::VCMP: {
2783 // If a VCMPo node already exists with exactly the same operands as this
2784 // node, use its result instead of this node (VCMPo computes both a CR6 and
2785 // a normal output).
2786 //
2787 if (!N->getOperand(0).hasOneUse() &&
2788 !N->getOperand(1).hasOneUse() &&
2789 !N->getOperand(2).hasOneUse()) {
2790
2791 // Scan all of the users of the LHS, looking for VCMPo's that match.
2792 SDNode *VCMPoNode = 0;
2793
2794 SDNode *LHSN = N->getOperand(0).Val;
2795 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2796 UI != E; ++UI)
2797 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2798 (*UI)->getOperand(1) == N->getOperand(1) &&
2799 (*UI)->getOperand(2) == N->getOperand(2) &&
2800 (*UI)->getOperand(0) == N->getOperand(0)) {
2801 VCMPoNode = *UI;
2802 break;
2803 }
2804
Chris Lattner00901202006-04-18 18:28:22 +00002805 // If there is no VCMPo node, or if the flag value has a single use, don't
2806 // transform this.
2807 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2808 break;
2809
2810 // Look at the (necessarily single) use of the flag value. If it has a
2811 // chain, this transformation is more complex. Note that multiple things
2812 // could use the value result, which we should ignore.
2813 SDNode *FlagUser = 0;
2814 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2815 FlagUser == 0; ++UI) {
2816 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2817 SDNode *User = *UI;
2818 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2819 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2820 FlagUser = User;
2821 break;
2822 }
2823 }
2824 }
2825
2826 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2827 // give up for right now.
2828 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002829 return SDOperand(VCMPoNode, 0);
2830 }
2831 break;
2832 }
Chris Lattner90564f22006-04-18 17:59:36 +00002833 case ISD::BR_CC: {
2834 // If this is a branch on an altivec predicate comparison, lower this so
2835 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2836 // lowering is done pre-legalize, because the legalizer lowers the predicate
2837 // compare down to code that is difficult to reassemble.
2838 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2839 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2840 int CompareOpc;
2841 bool isDot;
2842
2843 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2844 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2845 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2846 assert(isDot && "Can't compare against a vector result!");
2847
2848 // If this is a comparison against something other than 0/1, then we know
2849 // that the condition is never/always true.
2850 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2851 if (Val != 0 && Val != 1) {
2852 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2853 return N->getOperand(0);
2854 // Always !=, turn it into an unconditional branch.
2855 return DAG.getNode(ISD::BR, MVT::Other,
2856 N->getOperand(0), N->getOperand(4));
2857 }
2858
2859 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2860
2861 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002862 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002863 SDOperand Ops[] = {
2864 LHS.getOperand(2), // LHS of compare
2865 LHS.getOperand(3), // RHS of compare
2866 DAG.getConstant(CompareOpc, MVT::i32)
2867 };
Chris Lattner90564f22006-04-18 17:59:36 +00002868 VTs.push_back(LHS.getOperand(2).getValueType());
2869 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002870 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002871
2872 // Unpack the result based on how the target uses it.
2873 unsigned CompOpc;
2874 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2875 default: // Can't happen, don't crash on invalid number though.
2876 case 0: // Branch on the value of the EQ bit of CR6.
2877 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2878 break;
2879 case 1: // Branch on the inverted value of the EQ bit of CR6.
2880 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2881 break;
2882 case 2: // Branch on the value of the LT bit of CR6.
2883 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2884 break;
2885 case 3: // Branch on the inverted value of the LT bit of CR6.
2886 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2887 break;
2888 }
2889
2890 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2891 DAG.getRegister(PPC::CR6, MVT::i32),
2892 DAG.getConstant(CompOpc, MVT::i32),
2893 N->getOperand(4), CompNode.getValue(1));
2894 }
2895 break;
2896 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002897 }
2898
2899 return SDOperand();
2900}
2901
Chris Lattner1a635d62006-04-14 06:01:58 +00002902//===----------------------------------------------------------------------===//
2903// Inline Assembly Support
2904//===----------------------------------------------------------------------===//
2905
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002906void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2907 uint64_t Mask,
2908 uint64_t &KnownZero,
2909 uint64_t &KnownOne,
2910 unsigned Depth) const {
2911 KnownZero = 0;
2912 KnownOne = 0;
2913 switch (Op.getOpcode()) {
2914 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002915 case PPCISD::LBRX: {
2916 // lhbrx is known to have the top bits cleared out.
2917 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2918 KnownZero = 0xFFFF0000;
2919 break;
2920 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002921 case ISD::INTRINSIC_WO_CHAIN: {
2922 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2923 default: break;
2924 case Intrinsic::ppc_altivec_vcmpbfp_p:
2925 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2926 case Intrinsic::ppc_altivec_vcmpequb_p:
2927 case Intrinsic::ppc_altivec_vcmpequh_p:
2928 case Intrinsic::ppc_altivec_vcmpequw_p:
2929 case Intrinsic::ppc_altivec_vcmpgefp_p:
2930 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2931 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2932 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2933 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2934 case Intrinsic::ppc_altivec_vcmpgtub_p:
2935 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2936 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2937 KnownZero = ~1U; // All bits but the low one are known to be zero.
2938 break;
2939 }
2940 }
2941 }
2942}
2943
2944
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002945/// getConstraintType - Given a constraint letter, return the type of
2946/// constraint it is for this target.
2947PPCTargetLowering::ConstraintType
2948PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2949 switch (ConstraintLetter) {
2950 default: break;
2951 case 'b':
2952 case 'r':
2953 case 'f':
2954 case 'v':
2955 case 'y':
2956 return C_RegisterClass;
2957 }
2958 return TargetLowering::getConstraintType(ConstraintLetter);
2959}
2960
Chris Lattner331d1bc2006-11-02 01:44:04 +00002961std::pair<unsigned, const TargetRegisterClass*>
2962PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
2963 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002964 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00002965 // GCC RS6000 Constraint Letters
2966 switch (Constraint[0]) {
2967 case 'b': // R1-R31
2968 case 'r': // R0-R31
2969 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
2970 return std::make_pair(0U, PPC::G8RCRegisterClass);
2971 return std::make_pair(0U, PPC::GPRCRegisterClass);
2972 case 'f':
2973 if (VT == MVT::f32)
2974 return std::make_pair(0U, PPC::F4RCRegisterClass);
2975 else if (VT == MVT::f64)
2976 return std::make_pair(0U, PPC::F8RCRegisterClass);
2977 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00002978 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00002979 return std::make_pair(0U, PPC::VRRCRegisterClass);
2980 case 'y': // crrc
2981 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00002982 }
2983 }
2984
Chris Lattner331d1bc2006-11-02 01:44:04 +00002985 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00002986}
Chris Lattner763317d2006-02-07 00:47:13 +00002987
Chris Lattner331d1bc2006-11-02 01:44:04 +00002988
Chris Lattner763317d2006-02-07 00:47:13 +00002989// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00002990SDOperand PPCTargetLowering::
2991isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00002992 switch (Letter) {
2993 default: break;
2994 case 'I':
2995 case 'J':
2996 case 'K':
2997 case 'L':
2998 case 'M':
2999 case 'N':
3000 case 'O':
3001 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003002 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00003003 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
3004 switch (Letter) {
3005 default: assert(0 && "Unknown constraint letter!");
3006 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003007 if ((short)Value == (int)Value) return Op;
3008 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003009 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3010 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003011 if ((short)Value == 0) return Op;
3012 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003013 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003014 if ((Value >> 16) == 0) return Op;
3015 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003016 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003017 if (Value > 31) return Op;
3018 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003019 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003020 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
3021 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003022 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003023 if (Value == 0) return Op;
3024 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003025 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003026 if ((short)-Value == (int)-Value) return Op;
3027 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003028 }
3029 break;
3030 }
3031 }
3032
3033 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003034 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003035}
Evan Chengc4c62572006-03-13 23:20:37 +00003036
3037/// isLegalAddressImmediate - Return true if the integer value can be used
3038/// as the offset of the target addressing mode.
3039bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
3040 // PPC allows a sign-extended 16-bit immediate field.
3041 return (V > -(1 << 16) && V < (1 << 16)-1);
3042}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003043
3044bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
3045 return TargetLowering::isLegalAddressImmediate(GV);
3046}