blob: 9cd06bd64b20d4678b465f83f2ad05a9670b11bc [file] [log] [blame]
Anton Korobeynikovf2e14752009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000013
Evan Chengd5b67fa2009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
16 let PrintMethod = "printPredicateOperand";
17}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng19bb7c72009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Evan Cheng19bb7c72009-06-27 02:26:13 +000029 let PrintMethod = "printT2SOOperand";
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000030 let MIOperandInfo = (ops GPR, i32imm);
31}
32
Evan Cheng36173712009-06-23 17:48:47 +000033// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
34def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000035 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000036}]>;
37
Evan Cheng36173712009-06-23 17:48:47 +000038// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
39def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000040 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Cheng36173712009-06-23 17:48:47 +000041}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000042
Evan Cheng36173712009-06-23 17:48:47 +000043// t2_so_imm - Match a 32-bit immediate operand, which is an
44// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
45// immediate splatted into multiple bytes of the word. t2_so_imm values are
46// represented in the imm field in the same 12-bit form that they are encoded
47// into t2_so_imm instructions: the 8-bit immediate is the least significant bits
48// [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
49def t2_so_imm : Operand<i32>,
50 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000051 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
52}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000053
Evan Cheng36173712009-06-23 17:48:47 +000054// t2_so_imm_not - Match an immediate that is a complement
55// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Cheng36173712009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000064 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
65}], t2_so_imm_neg_XFORM>;
Evan Cheng36173712009-06-23 17:48:47 +000066
Evan Chengf7f986d2009-06-23 19:39:13 +000067/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
68def imm1_31 : PatLeaf<(i32 imm), [{
69 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
70}]>;
71
Evan Cheng36173712009-06-23 17:48:47 +000072/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
73def imm0_4095 : PatLeaf<(i32 imm), [{
74 return (uint32_t)N->getZExtValue() < 4096;
75}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000076
77def imm0_4095_neg : PatLeaf<(i32 imm), [{
Evan Cheng36173712009-06-23 17:48:47 +000078 return (uint32_t)(-N->getZExtValue()) < 4096;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000079}], imm_neg_XFORM>;
80
Evan Cheng36173712009-06-23 17:48:47 +000081/// imm0_65535 predicate - True if the 32-bit immediate is in the range
82/// [0.65535].
83def imm0_65535 : PatLeaf<(i32 imm), [{
84 return (uint32_t)N->getZExtValue() < 65536;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000085}]>;
86
Evan Cheng36173712009-06-23 17:48:47 +000087/// Split a 32-bit immediate into two 16 bit parts.
88def t2_lo16 : SDNodeXForm<imm, [{
89 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
90 MVT::i32);
91}]>;
92
93def t2_hi16 : SDNodeXForm<imm, [{
94 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
95}]>;
96
97def t2_lo16AllZero : PatLeaf<(i32 imm), [{
98 // Returns true if all low 16-bits are 0.
99 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
100 }], t2_hi16>;
101
Evan Cheng19bb7c72009-06-27 02:26:13 +0000102
Evan Cheng532cdc52009-06-29 07:51:04 +0000103// Define Thumb2 specific addressing modes.
104
105// t2addrmode_imm12 := reg + imm12
106def t2addrmode_imm12 : Operand<i32>,
107 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
108 let PrintMethod = "printT2AddrModeImm12Operand";
109 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
110}
111
David Goodwin7938afc2009-07-24 00:16:18 +0000112// t2addrmode_imm8 := reg - imm8
Evan Cheng532cdc52009-06-29 07:51:04 +0000113def t2addrmode_imm8 : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
115 let PrintMethod = "printT2AddrModeImm8Operand";
116 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
117}
118
Evan Cheng24f87d82009-07-03 00:06:39 +0000119def t2am_imm8_offset : Operand<i32>,
120 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenga90942e2009-07-02 07:28:31 +0000121 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
122}
123
Evan Cheng6bc67202009-07-09 22:21:59 +0000124// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin2af7ed82009-06-30 22:50:01 +0000125def t2addrmode_imm8s4 : Operand<i32>,
126 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng6bc67202009-07-09 22:21:59 +0000127 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin2af7ed82009-06-30 22:50:01 +0000128 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
129}
130
Evan Cheng4df2ea72009-07-09 20:40:44 +0000131// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng532cdc52009-06-29 07:51:04 +0000132def t2addrmode_so_reg : Operand<i32>,
133 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
134 let PrintMethod = "printT2AddrModeSoRegOperand";
135 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
136}
137
138
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000139//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000140// Multiclass helpers...
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000141//
142
Evan Chengf7f986d2009-06-23 19:39:13 +0000143/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000144/// unary operation that produces a value. These are predicable and can be
145/// changed to modify CPSR.
Evan Chengf7f986d2009-06-23 19:39:13 +0000146multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{
147 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000148 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
149 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000150 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
151 let isAsCheapAsAMove = Cheap;
152 let isReMaterializable = ReMat;
153 }
154 // register
155 def r : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000156 opc, ".w $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000157 [(set GPR:$dst, (opnode GPR:$src))]>;
158 // shifted register
159 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000160 opc, ".w $dst, $src",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000161 [(set GPR:$dst, (opnode t2_so_reg:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000162}
163
164/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000165// binary operation that produces a value. These are predicable and can be
166/// changed to modify CPSR.
Evan Chengbdd679a2009-06-26 00:19:44 +0000167multiclass T2I_bin_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000168 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000169 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
170 opc, " $dst, $lhs, $rhs",
171 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000172 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000173 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000174 opc, ".w $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000175 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
176 let isCommutable = Commutable;
177 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000178 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000179 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000180 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000181 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000182}
183
Evan Chengd4e2f052009-06-25 20:59:23 +0000184/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
185/// reversed. It doesn't define the 'rr' form since it's handled by its
186/// T2I_bin_irs counterpart.
187multiclass T2I_rbin_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000188 // shifted imm
189 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000190 opc, ".w $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000191 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
192 // shifted register
193 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000194 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000195 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
196}
197
Evan Chengf7f986d2009-06-23 19:39:13 +0000198/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000199/// instruction modifies the CPSR register.
200let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000201multiclass T2I_bin_s_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000202 // shifted imm
Evan Cheng36173712009-06-23 17:48:47 +0000203 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000204 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000205 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000206 // register
207 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000208 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000209 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
210 let isCommutable = Commutable;
211 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000212 // shifted register
Evan Cheng36173712009-06-23 17:48:47 +0000213 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000214 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000215 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000216}
217}
218
Evan Chengf7f986d2009-06-23 19:39:13 +0000219/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
220/// patterns for a binary operation that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000221multiclass T2I_bin_ii12rs<string opc, PatFrag opnode, bit Commutable = 0> {
Evan Cheng36173712009-06-23 17:48:47 +0000222 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000223 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000224 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000225 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000226 // 12-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000227 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
228 !strconcat(opc, "w"), " $dst, $lhs, $rhs",
229 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000230 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000231 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000232 opc, ".w $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000233 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
234 let isCommutable = Commutable;
235 }
Evan Cheng36173712009-06-23 17:48:47 +0000236 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000237 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000238 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000239 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000240}
241
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000242/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Chengd4e2f052009-06-25 20:59:23 +0000243/// binary operation that produces a value and use and define the carry bit.
244/// It's not predicable.
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000245let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000246multiclass T2I_adde_sube_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000247 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000248 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000249 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000250 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000251 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000252 // register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000253 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000254 opc, ".w $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000255 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000256 Requires<[IsThumb2, CarryDefIsUnused]> {
Evan Chengbdd679a2009-06-26 00:19:44 +0000257 let isCommutable = Commutable;
258 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000259 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000260 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000261 opc, ".w $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000262 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000263 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000264 // Carry setting variants
265 // shifted imm
266 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
267 !strconcat(opc, "s $dst, $lhs, $rhs"),
268 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000269 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000270 let Defs = [CPSR];
271 }
272 // register
273 def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000274 !strconcat(opc, "s.w $dst, $lhs, $rhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000275 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000276 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000277 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000278 let isCommutable = Commutable;
279 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000280 // shifted register
281 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000282 !strconcat(opc, "s.w $dst, $lhs, $rhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000283 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000284 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000285 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000286 }
Evan Cheng36173712009-06-23 17:48:47 +0000287}
288}
289
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000290/// T2I_rsc_is - Same as T2I_adde_sube_irs except the order of operands are
Evan Chengd4e2f052009-06-25 20:59:23 +0000291/// reversed. It doesn't define the 'rr' form since it's handled by its
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000292/// T2I_adde_sube_irs counterpart.
Evan Chengd4e2f052009-06-25 20:59:23 +0000293let Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000294multiclass T2I_rsc_is<string opc, PatFrag opnode> {
Evan Chengd4e2f052009-06-25 20:59:23 +0000295 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000296 def ri : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
297 opc, " $dst, $rhs, $lhs",
298 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000299 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000300 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000301 def rs : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
302 opc, " $dst, $rhs, $lhs",
303 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000304 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000305 // shifted imm
306 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
Evan Chengd4e2f052009-06-25 20:59:23 +0000307 !strconcat(opc, "s $dst, $rhs, $lhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000308 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000309 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000310 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000311 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000312 // shifted register
313 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
314 !strconcat(opc, "s $dst, $rhs, $lhs"),
315 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000316 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000317 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000318 }
Evan Chengd4e2f052009-06-25 20:59:23 +0000319}
320}
321
David Goodwin2f6f1132009-07-27 16:31:55 +0000322/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Chengd4e2f052009-06-25 20:59:23 +0000323let Defs = [CPSR] in {
324multiclass T2I_rbin_s_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000325 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000326 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwin2f6f1132009-07-27 16:31:55 +0000327 !strconcat(opc, "${s}.w $dst, $rhs, $lhs"),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000328 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000329 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000330 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
331 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
332 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000333}
334}
335
Evan Chengf7f986d2009-06-23 19:39:13 +0000336/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
337// rotate operation that produces a value.
338multiclass T2I_sh_ir<string opc, PatFrag opnode> {
339 // 5-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000340 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000341 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000342 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000343 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000344 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000345 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000346 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000347}
Evan Cheng36173712009-06-23 17:48:47 +0000348
Evan Chengf7f986d2009-06-23 19:39:13 +0000349/// T21_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
350/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Cheng36173712009-06-23 17:48:47 +0000351/// a explicit result, only implicitly set CPSR.
David Goodwin97eb10c2009-07-20 22:13:31 +0000352let Defs = [CPSR] in {
Evan Cheng36173712009-06-23 17:48:47 +0000353multiclass T2I_cmp_is<string opc, PatFrag opnode> {
354 // shifted imm
355 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000356 opc, ".w $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000357 [(opnode GPR:$lhs, t2_so_imm:$rhs)]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000358 // register
359 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000360 opc, ".w $lhs, $rhs",
Evan Chengf7f986d2009-06-23 19:39:13 +0000361 [(opnode GPR:$lhs, GPR:$rhs)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000362 // shifted register
363 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000364 opc, ".w $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000365 [(opnode GPR:$lhs, t2_so_reg:$rhs)]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000366}
367}
368
Evan Cheng503be112009-06-30 02:15:48 +0000369/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
370multiclass T2I_ld<string opc, PatFrag opnode> {
371 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000372 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000373 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]>;
374 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr),
375 opc, " $dst, $addr",
376 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]>;
377 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000378 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000379 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]>;
380 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000381 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000382 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]>;
383}
384
David Goodwinbab5da12009-06-30 22:11:34 +0000385/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
386multiclass T2I_st<string opc, PatFrag opnode> {
387 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000388 opc, ".w $src, $addr",
David Goodwinbab5da12009-06-30 22:11:34 +0000389 [(opnode GPR:$src, t2addrmode_imm12:$addr)]>;
390 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr),
391 opc, " $src, $addr",
392 [(opnode GPR:$src, t2addrmode_imm8:$addr)]>;
393 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000394 opc, ".w $src, $addr",
David Goodwinbab5da12009-06-30 22:11:34 +0000395 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]>;
396}
397
David Goodwin5811e5c2009-07-01 00:01:13 +0000398/// T2I_picld - Defines the PIC load pattern.
399class T2I_picld<string opc, PatFrag opnode> :
400 T2I<(outs GPR:$dst), (ins addrmodepc:$addr),
401 !strconcat("${addr:label}:\n\t", opc), " $dst, $addr",
402 [(set GPR:$dst, (opnode addrmodepc:$addr))]>;
403
404/// T2I_picst - Defines the PIC store pattern.
405class T2I_picst<string opc, PatFrag opnode> :
406 T2I<(outs), (ins GPR:$src, addrmodepc:$addr),
407 !strconcat("${addr:label}:\n\t", opc), " $src, $addr",
408 [(opnode GPR:$src, addrmodepc:$addr)]>;
409
Evan Cheng0f994ed2009-07-03 01:43:10 +0000410
411/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
412/// register and one whose operand is a register rotated by 8/16/24.
413multiclass T2I_unary_rrot<string opc, PatFrag opnode> {
414 def r : T2I<(outs GPR:$dst), (ins GPR:$Src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000415 opc, ".w $dst, $Src",
Evan Cheng0f994ed2009-07-03 01:43:10 +0000416 [(set GPR:$dst, (opnode GPR:$Src))]>;
417 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
David Goodwin2f6f1132009-07-27 16:31:55 +0000418 opc, ".w $dst, $Src, ror $rot",
Evan Cheng0f994ed2009-07-03 01:43:10 +0000419 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>;
420}
421
422/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
423/// register and one whose operand is a register rotated by 8/16/24.
424multiclass T2I_bin_rrot<string opc, PatFrag opnode> {
425 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
426 opc, " $dst, $LHS, $RHS",
427 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>;
428 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
429 opc, " $dst, $LHS, $RHS, ror $rot",
430 [(set GPR:$dst, (opnode GPR:$LHS,
431 (rotr GPR:$RHS, rot_imm:$rot)))]>;
432}
433
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000434//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000435// Instructions
436//===----------------------------------------------------------------------===//
437
438//===----------------------------------------------------------------------===//
Evan Cheng41799702009-06-24 23:47:58 +0000439// Miscellaneous Instructions.
440//
441
442let isNotDuplicable = 1 in
David Goodwin4a897932009-07-08 23:10:31 +0000443def t2PICADD : T2XI<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp),
David Goodwin2f6f1132009-07-27 16:31:55 +0000444 "$cp:\n\tadd.w $dst, $lhs, pc",
David Goodwin4a897932009-07-08 23:10:31 +0000445 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
Evan Cheng41799702009-06-24 23:47:58 +0000446
447
448// LEApcrel - Load a pc-relative address into a register without offending the
449// assembler.
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000450def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin2f6f1132009-07-27 16:31:55 +0000451 "adr$p.w $dst, #$label", []>;
Evan Cheng41799702009-06-24 23:47:58 +0000452
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000453def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Evan Cheng6683bb62009-07-23 18:26:03 +0000454 (ins i32imm:$label, i32imm:$id, pred:$p),
David Goodwin2f6f1132009-07-27 16:31:55 +0000455 "adr$p.w $dst, #${label}_${id:no_hash}", []>;
Evan Cheng41799702009-06-24 23:47:58 +0000456
Evan Cheng10e82e32009-06-25 01:21:30 +0000457// ADD rd, sp, #so_imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000458def t2ADDrSPi : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
David Goodwin2f6f1132009-07-27 16:31:55 +0000459 "add.w $dst, $sp, $imm",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000460 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000461
462// ADD rd, sp, #imm12
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000463def t2ADDrSPi12 : T2XI<(outs GPR:$dst), (ins GPR:$sp, i32imm:$imm),
464 "addw $dst, $sp, $imm",
465 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000466
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000467def t2ADDrSPs : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
468 "addw $dst, $sp, $rhs",
469 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000470
471
Evan Cheng41799702009-06-24 23:47:58 +0000472//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000473// Load / store Instructions.
474//
475
Evan Cheng532cdc52009-06-29 07:51:04 +0000476// Load
Evan Cheng503be112009-06-30 02:15:48 +0000477let canFoldAsLoad = 1 in
478defm t2LDR : T2I_ld<"ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000479
Evan Cheng503be112009-06-30 02:15:48 +0000480// Loads with zero extension
481defm t2LDRH : T2I_ld<"ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
482defm t2LDRB : T2I_ld<"ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000483
Evan Cheng503be112009-06-30 02:15:48 +0000484// Loads with sign extension
485defm t2LDRSH : T2I_ld<"ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
486defm t2LDRSB : T2I_ld<"ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000487
Evan Cheng503be112009-06-30 02:15:48 +0000488let mayLoad = 1 in {
489// Load doubleword
David Goodwin2af7ed82009-06-30 22:50:01 +0000490def t2LDRDi8 : T2Ii8s4<(outs GPR:$dst), (ins t2addrmode_imm8s4:$addr),
Evan Cheng503be112009-06-30 02:15:48 +0000491 "ldrd", " $dst, $addr", []>;
492def t2LDRDpci : T2Ii8s4<(outs GPR:$dst), (ins i32imm:$addr),
493 "ldrd", " $dst, $addr", []>;
494}
495
496// zextload i1 -> zextload i8
497def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
498 (t2LDRBi12 t2addrmode_imm12:$addr)>;
499def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
500 (t2LDRBi8 t2addrmode_imm8:$addr)>;
501def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
502 (t2LDRBs t2addrmode_so_reg:$addr)>;
503def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
504 (t2LDRBpci tconstpool:$addr)>;
505
506// extload -> zextload
507// FIXME: Reduce the number of patterns by legalizing extload to zextload
508// earlier?
509def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
510 (t2LDRBi12 t2addrmode_imm12:$addr)>;
511def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
512 (t2LDRBi8 t2addrmode_imm8:$addr)>;
513def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
514 (t2LDRBs t2addrmode_so_reg:$addr)>;
515def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
516 (t2LDRBpci tconstpool:$addr)>;
517
518def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
519 (t2LDRBi12 t2addrmode_imm12:$addr)>;
520def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
521 (t2LDRBi8 t2addrmode_imm8:$addr)>;
522def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
523 (t2LDRBs t2addrmode_so_reg:$addr)>;
524def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
525 (t2LDRBpci tconstpool:$addr)>;
526
527def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
528 (t2LDRHi12 t2addrmode_imm12:$addr)>;
529def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
530 (t2LDRHi8 t2addrmode_imm8:$addr)>;
531def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
532 (t2LDRHs t2addrmode_so_reg:$addr)>;
533def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
534 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000535
Evan Chenga90942e2009-07-02 07:28:31 +0000536// Indexed loads
Evan Chengd72edde2009-07-03 00:08:19 +0000537let mayLoad = 1 in {
Evan Chenga90942e2009-07-02 07:28:31 +0000538def t2LDR_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
539 (ins t2addrmode_imm8:$addr),
540 AddrModeT2_i8, IndexModePre,
541 "ldr", " $dst, $addr!", "$addr.base = $base_wb",
542 []>;
543
544def t2LDR_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
545 (ins GPR:$base, t2am_imm8_offset:$offset),
546 AddrModeT2_i8, IndexModePost,
547 "ldr", " $dst, [$base], $offset", "$base = $base_wb",
548 []>;
549
550def t2LDRB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
551 (ins t2addrmode_imm8:$addr),
552 AddrModeT2_i8, IndexModePre,
553 "ldrb", " $dst, $addr!", "$addr.base = $base_wb",
554 []>;
555def t2LDRB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
556 (ins GPR:$base, t2am_imm8_offset:$offset),
557 AddrModeT2_i8, IndexModePost,
558 "ldrb", " $dst, [$base], $offset", "$base = $base_wb",
559 []>;
560
561def t2LDRH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
562 (ins t2addrmode_imm8:$addr),
563 AddrModeT2_i8, IndexModePre,
564 "ldrh", " $dst, $addr!", "$addr.base = $base_wb",
565 []>;
566def t2LDRH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
567 (ins GPR:$base, t2am_imm8_offset:$offset),
568 AddrModeT2_i8, IndexModePost,
569 "ldrh", " $dst, [$base], $offset", "$base = $base_wb",
570 []>;
571
Evan Cheng40995c92009-07-02 23:16:11 +0000572def t2LDRSB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
573 (ins t2addrmode_imm8:$addr),
574 AddrModeT2_i8, IndexModePre,
575 "ldrsb", " $dst, $addr!", "$addr.base = $base_wb",
576 []>;
577def t2LDRSB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
578 (ins GPR:$base, t2am_imm8_offset:$offset),
579 AddrModeT2_i8, IndexModePost,
580 "ldrsb", " $dst, [$base], $offset", "$base = $base_wb",
581 []>;
582
583def t2LDRSH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
584 (ins t2addrmode_imm8:$addr),
585 AddrModeT2_i8, IndexModePre,
586 "ldrsh", " $dst, $addr!", "$addr.base = $base_wb",
587 []>;
588def t2LDRSH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
589 (ins GPR:$base, t2am_imm8_offset:$offset),
590 AddrModeT2_i8, IndexModePost,
591 "ldrsh", " $dst, [$base], $offset", "$base = $base_wb",
592 []>;
Evan Chengd72edde2009-07-03 00:08:19 +0000593}
Evan Cheng40995c92009-07-02 23:16:11 +0000594
David Goodwinbab5da12009-06-30 22:11:34 +0000595// Store
Evan Chenga90942e2009-07-02 07:28:31 +0000596defm t2STR : T2I_st<"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
597defm t2STRB : T2I_st<"strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
598defm t2STRH : T2I_st<"strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwinbab5da12009-06-30 22:11:34 +0000599
David Goodwin2af7ed82009-06-30 22:50:01 +0000600// Store doubleword
601let mayLoad = 1 in
602def t2STRDi8 : T2Ii8s4<(outs), (ins GPR:$src, t2addrmode_imm8s4:$addr),
603 "strd", " $src, $addr", []>;
604
Evan Cheng24f87d82009-07-03 00:06:39 +0000605// Indexed stores
606def t2STR_PRE : T2Iidxldst<(outs GPR:$base_wb),
607 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
608 AddrModeT2_i8, IndexModePre,
609 "str", " $src, [$base, $offset]!", "$base = $base_wb",
610 [(set GPR:$base_wb,
611 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
612
613def t2STR_POST : T2Iidxldst<(outs GPR:$base_wb),
614 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
615 AddrModeT2_i8, IndexModePost,
616 "str", " $src, [$base], $offset", "$base = $base_wb",
617 [(set GPR:$base_wb,
618 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
619
620def t2STRH_PRE : T2Iidxldst<(outs GPR:$base_wb),
621 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
622 AddrModeT2_i8, IndexModePre,
623 "strh", " $src, [$base, $offset]!", "$base = $base_wb",
624 [(set GPR:$base_wb,
625 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
626
627def t2STRH_POST : T2Iidxldst<(outs GPR:$base_wb),
628 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
629 AddrModeT2_i8, IndexModePost,
630 "strh", " $src, [$base], $offset", "$base = $base_wb",
631 [(set GPR:$base_wb,
632 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
633
634def t2STRB_PRE : T2Iidxldst<(outs GPR:$base_wb),
635 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
636 AddrModeT2_i8, IndexModePre,
637 "strb", " $src, [$base, $offset]!", "$base = $base_wb",
638 [(set GPR:$base_wb,
639 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
640
641def t2STRB_POST : T2Iidxldst<(outs GPR:$base_wb),
642 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
643 AddrModeT2_i8, IndexModePost,
644 "strb", " $src, [$base], $offset", "$base = $base_wb",
645 [(set GPR:$base_wb,
646 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
647
David Goodwin5811e5c2009-07-01 00:01:13 +0000648
Evan Cheng6bc67202009-07-09 22:21:59 +0000649// FIXME: ldrd / strd pre / post variants
Evan Cheng2832edf2009-07-03 00:18:36 +0000650
651//===----------------------------------------------------------------------===//
652// Load / store multiple Instructions.
653//
654
655let mayLoad = 1 in
656def t2LDM : T2XI<(outs),
657 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwin2f6f1132009-07-27 16:31:55 +0000658 "ldm${addr:submode}${p}.w $addr, $dst1", []>;
Evan Cheng2832edf2009-07-03 00:18:36 +0000659
660let mayStore = 1 in
661def t2STM : T2XI<(outs),
662 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
David Goodwin2f6f1132009-07-27 16:31:55 +0000663 "stm${addr:submode}${p}.w $addr, $src1", []>;
Evan Cheng2832edf2009-07-03 00:18:36 +0000664
Evan Cheng19bb7c72009-06-27 02:26:13 +0000665//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000666// Move Instructions.
667//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000668
Evan Cheng36173712009-06-23 17:48:47 +0000669let neverHasSideEffects = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000670def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000671 "mov", ".w $dst, $src", []>;
Evan Cheng36173712009-06-23 17:48:47 +0000672
Evan Chengf7f986d2009-06-23 19:39:13 +0000673let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin2dbffd42009-06-26 16:10:07 +0000674def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000675 "mov", ".w $dst, $src",
David Goodwin2dbffd42009-06-26 16:10:07 +0000676 [(set GPR:$dst, t2_so_imm:$src)]>;
677
678let isReMaterializable = 1, isAsCheapAsAMove = 1 in
679def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src),
680 "movw", " $dst, $src",
681 [(set GPR:$dst, imm0_65535:$src)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000682
Evan Cheng36173712009-06-23 17:48:47 +0000683// FIXME: Also available in ARM mode.
Evan Cheng42e6ce92009-06-23 05:23:49 +0000684let Constraints = "$src = $dst" in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000685def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
686 "movt", " $dst, $imm",
687 [(set GPR:$dst,
688 (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000689
690//===----------------------------------------------------------------------===//
Evan Cheng0f994ed2009-07-03 01:43:10 +0000691// Extend Instructions.
692//
693
694// Sign extenders
695
696defm t2SXTB : T2I_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
697defm t2SXTH : T2I_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
698
699defm t2SXTAB : T2I_bin_rrot<"sxtab",
700 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
701defm t2SXTAH : T2I_bin_rrot<"sxtah",
702 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
703
704// TODO: SXT(A){B|H}16
705
706// Zero extenders
707
708let AddedComplexity = 16 in {
709defm t2UXTB : T2I_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
710defm t2UXTH : T2I_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
711defm t2UXTB16 : T2I_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
712
713def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
714 (t2UXTB16r_rot GPR:$Src, 24)>;
715def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
716 (t2UXTB16r_rot GPR:$Src, 8)>;
717
718defm t2UXTAB : T2I_bin_rrot<"uxtab",
719 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
720defm t2UXTAH : T2I_bin_rrot<"uxtah",
721 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
722}
723
724//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000725// Arithmetic Instructions.
726//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000727
Evan Chengbdd679a2009-06-26 00:19:44 +0000728defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000729defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000730
Evan Cheng36173712009-06-23 17:48:47 +0000731// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Chengbdd679a2009-06-26 00:19:44 +0000732defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000733defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000734
Evan Chengbdd679a2009-06-26 00:19:44 +0000735defm t2ADC : T2I_adde_sube_irs<"adc",BinOpFrag<(adde node:$LHS, node:$RHS)>,1>;
736defm t2SBC : T2I_adde_sube_irs<"sbc",BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000737
738// RSB, RSC
Evan Chengd4e2f052009-06-25 20:59:23 +0000739defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
740defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000741defm t2RSC : T2I_rsc_is <"rsc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000742
743// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Cheng19bb7c72009-06-27 02:26:13 +0000744def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
745 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
746def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
747 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000748
749
Evan Cheng36173712009-06-23 17:48:47 +0000750//===----------------------------------------------------------------------===//
Evan Chengf7f986d2009-06-23 19:39:13 +0000751// Shift and rotate Instructions.
752//
753
754defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
755defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
756defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
757defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
758
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000759def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src),
760 "mov", " $dst, $src, rrx",
761 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000762
763//===----------------------------------------------------------------------===//
Evan Cheng36173712009-06-23 17:48:47 +0000764// Bitwise Instructions.
765//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000766
Evan Chengbdd679a2009-06-26 00:19:44 +0000767defm t2AND : T2I_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
768defm t2ORR : T2I_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
769defm t2EOR : T2I_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Cheng36173712009-06-23 17:48:47 +0000770
Evan Chengf7f986d2009-06-23 19:39:13 +0000771defm t2BIC : T2I_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000772
Evan Cheng36173712009-06-23 17:48:47 +0000773let Constraints = "$src = $dst" in
774def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000775 "bfc", " $dst, $imm",
Evan Cheng36173712009-06-23 17:48:47 +0000776 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>;
777
778// FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1)
779
Evan Cheng299ee652009-07-06 22:23:46 +0000780defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>;
781
782// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
783let AddedComplexity = 1 in
784defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
785
786
787def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
788 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
789
790def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
791 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>;
792
793def : T2Pat<(t2_so_imm_not:$src),
794 (t2MVNi t2_so_imm_not:$src)>;
795
Evan Cheng36173712009-06-23 17:48:47 +0000796//===----------------------------------------------------------------------===//
797// Multiply Instructions.
798//
Evan Chengbdd679a2009-06-26 00:19:44 +0000799let isCommutable = 1 in
Evan Cheng36173712009-06-23 17:48:47 +0000800def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000801 "mul", " $dst, $a, $b",
Evan Cheng36173712009-06-23 17:48:47 +0000802 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
803
804def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000805 "mla", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000806 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
807
808def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000809 "mls", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000810 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>;
811
Evan Chenga5626262009-07-07 01:17:28 +0000812// Extra precision multiplies with low / high results
813let neverHasSideEffects = 1 in {
814let isCommutable = 1 in {
815def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
816 "smull", " $ldst, $hdst, $a, $b", []>;
817
818def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
819 "umull", " $ldst, $hdst, $a, $b", []>;
820}
821
822// Multiply + accumulate
823def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
824 "smlal", " $ldst, $hdst, $a, $b", []>;
825
826def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
827 "umlal", " $ldst, $hdst, $a, $b", []>;
828
829def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
830 "umaal", " $ldst, $hdst, $a, $b", []>;
831} // neverHasSideEffects
832
833// Most significant word multiply
834def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
835 "smmul", " $dst, $a, $b",
836 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>;
837
838def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
839 "smmla", " $dst, $a, $b, $c",
840 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>;
841
842
843def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
844 "smmls", " $dst, $a, $b, $c",
845 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>;
846
847multiclass T2I_smul<string opc, PatFrag opnode> {
848 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
849 !strconcat(opc, "bb"), " $dst, $a, $b",
850 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
851 (sext_inreg GPR:$b, i16)))]>;
852
853 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
854 !strconcat(opc, "bt"), " $dst, $a, $b",
855 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
856 (sra GPR:$b, (i32 16))))]>;
857
858 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
859 !strconcat(opc, "tb"), " $dst, $a, $b",
860 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
861 (sext_inreg GPR:$b, i16)))]>;
862
863 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
864 !strconcat(opc, "tt"), " $dst, $a, $b",
865 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
866 (sra GPR:$b, (i32 16))))]>;
867
868 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
869 !strconcat(opc, "wb"), " $dst, $a, $b",
870 [(set GPR:$dst, (sra (opnode GPR:$a,
871 (sext_inreg GPR:$b, i16)), (i32 16)))]>;
872
873 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
874 !strconcat(opc, "wt"), " $dst, $a, $b",
875 [(set GPR:$dst, (sra (opnode GPR:$a,
876 (sra GPR:$b, (i32 16))), (i32 16)))]>;
877}
878
879
880multiclass T2I_smla<string opc, PatFrag opnode> {
881 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
882 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
883 [(set GPR:$dst, (add GPR:$acc,
884 (opnode (sext_inreg GPR:$a, i16),
885 (sext_inreg GPR:$b, i16))))]>;
886
887 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
888 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
889 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
890 (sra GPR:$b, (i32 16)))))]>;
891
892 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
893 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
894 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
895 (sext_inreg GPR:$b, i16))))]>;
896
897 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
898 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
899 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
900 (sra GPR:$b, (i32 16)))))]>;
901
902 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
903 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
904 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
905 (sext_inreg GPR:$b, i16)), (i32 16))))]>;
906
907 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
908 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
909 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
910 (sra GPR:$b, (i32 16))), (i32 16))))]>;
911}
912
913defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
914defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
915
916// TODO: Halfword multiple accumulate long: SMLAL<x><y>
917// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
918
Evan Cheng36173712009-06-23 17:48:47 +0000919
920//===----------------------------------------------------------------------===//
921// Misc. Arithmetic Instructions.
922//
923
Evan Cheng36173712009-06-23 17:48:47 +0000924def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000925 "clz", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000926 [(set GPR:$dst, (ctlz GPR:$src))]>;
927
928def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000929 "rev", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000930 [(set GPR:$dst, (bswap GPR:$src))]>;
931
932def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000933 "rev16", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000934 [(set GPR:$dst,
935 (or (and (srl GPR:$src, (i32 8)), 0xFF),
936 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
937 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
938 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
939
Evan Cheng36173712009-06-23 17:48:47 +0000940def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000941 "revsh", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000942 [(set GPR:$dst,
943 (sext_inreg
944 (or (srl (and GPR:$src, 0xFFFF), (i32 8)),
945 (shl GPR:$src, (i32 8))), i16))]>;
946
Evan Chengcd0ae282009-07-07 05:35:52 +0000947def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
948 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
949 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
950 (and (shl GPR:$src2, (i32 imm:$shamt)),
951 0xFFFF0000)))]>;
952
953// Alternate cases for PKHBT where identities eliminate some nodes.
954def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
955 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
956def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
957 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
958
959def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
960 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
961 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
962 (and (sra GPR:$src2, imm16_31:$shamt),
963 0xFFFF)))]>;
964
965// Alternate cases for PKHTB where identities eliminate some nodes. Note that
966// a shift amount of 0 is *not legal* here, it is PKHBT instead.
967def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
968 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
969def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
970 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
971 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Cheng36173712009-06-23 17:48:47 +0000972
973//===----------------------------------------------------------------------===//
974// Comparison Instructions...
975//
976
977defm t2CMP : T2I_cmp_is<"cmp",
978 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
David Goodwin8bdcbb32009-06-29 15:33:01 +0000979defm t2CMPz : T2I_cmp_is<"cmp",
980 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000981
982defm t2CMN : T2I_cmp_is<"cmn",
983 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
David Goodwin8bdcbb32009-06-29 15:33:01 +0000984defm t2CMNz : T2I_cmp_is<"cmn",
985 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000986
Evan Cheng19bb7c72009-06-27 02:26:13 +0000987def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
988 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000989
David Goodwin8bdcbb32009-06-29 15:33:01 +0000990def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Evan Cheng19bb7c72009-06-27 02:26:13 +0000991 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000992
David Goodwinec52c892009-06-29 22:49:42 +0000993defm t2TST : T2I_cmp_is<"tst",
994 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
995defm t2TEQ : T2I_cmp_is<"teq",
996 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000997
998// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
999// Short range conditional branch. Looks awesome for loops. Need to figure
1000// out how to use this one.
1001
Evan Cheng03137672009-07-07 20:39:03 +00001002
1003// Conditional moves
1004// FIXME: should be able to write a pattern for ARMcmov, but can't use
1005// a two-value operand where a dag node expects two operands. :(
1006def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true),
1007 "mov", " $dst, $true",
1008 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
1009 RegConstraint<"$false = $dst">;
1010
1011def t2MOVCCs : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_reg:$true),
1012 "mov", " $dst, $true",
1013[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
1014 RegConstraint<"$false = $dst">;
1015
1016def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
1017 "mov", " $dst, $true",
1018[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
1019 RegConstraint<"$false = $dst">;
Evan Cheng36173712009-06-23 17:48:47 +00001020
David Goodwinf6154702009-06-30 18:04:13 +00001021//===----------------------------------------------------------------------===//
David Goodwin41afec22009-07-08 16:09:28 +00001022// TLS Instructions
1023//
1024
1025// __aeabi_read_tp preserves the registers r1-r3.
1026let isCall = 1,
1027 Defs = [R0, R12, LR, CPSR] in {
1028 def t2TPsoft : T2XI<(outs), (ins),
1029 "bl __aeabi_read_tp",
1030 [(set R0, ARMthread_pointer)]>;
1031}
1032
1033//===----------------------------------------------------------------------===//
David Goodwinf6154702009-06-30 18:04:13 +00001034// Control-Flow Instructions
1035//
1036
Evan Chengad877c82009-07-09 22:58:39 +00001037// FIXME: remove when we have a way to marking a MI with these properties.
1038// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
1039// operand list.
1040// FIXME: Should pc be an implicit operand like PICADD, etc?
1041let isReturn = 1, isTerminator = 1, mayLoad = 1 in
1042 def t2LDM_RET : T2XI<(outs),
1043 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
1044 "ldm${addr:submode}${p} $addr, $dst1",
1045 []>;
1046
David Goodwin41afec22009-07-08 16:09:28 +00001047// On non-Darwin platforms R9 is callee-saved.
David Goodwin1f0bb992009-07-08 20:28:28 +00001048let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +00001049 Defs = [R0, R1, R2, R3, R12, LR,
1050 D0, D1, D2, D3, D4, D5, D6, D7,
1051 D16, D17, D18, D19, D20, D21, D22, D23,
1052 D24, D25, D26, D27, D28, D29, D31, D31, CPSR] in {
David Goodwin1f0bb992009-07-08 20:28:28 +00001053def t2BL : T2XI<(outs), (ins i32imm:$func, variable_ops),
1054 "bl ${func:call}",
1055 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
1056
1057def t2BLX : T2XI<(outs), (ins GPR:$func, variable_ops),
1058 "blx $func",
1059 [(ARMcall GPR:$func)]>, Requires<[IsNotDarwin]>;
1060}
David Goodwin41afec22009-07-08 16:09:28 +00001061
1062// On Darwin R9 is call-clobbered.
David Goodwin1f0bb992009-07-08 20:28:28 +00001063let isCall = 1,
1064 Defs = [R0, R1, R2, R3, R9, R12, LR,
1065 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
1066def t2BLr9 : T2XI<(outs), (ins i32imm:$func, variable_ops),
1067 "bl ${func:call}",
1068 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
1069
1070def t2BLXr9 : T2XI<(outs), (ins GPR:$func, variable_ops),
1071 "blx $func",
1072 [(ARMcall GPR:$func)]>, Requires<[IsDarwin]>;
1073}
David Goodwin41afec22009-07-08 16:09:28 +00001074
David Goodwinf6154702009-06-30 18:04:13 +00001075let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
1076let isPredicable = 1 in
1077def t2B : T2XI<(outs), (ins brtarget:$target),
David Goodwin2f6f1132009-07-27 16:31:55 +00001078 "b.w $target",
David Goodwinf6154702009-06-30 18:04:13 +00001079 [(br bb:$target)]>;
1080
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001081let isNotDuplicable = 1, isIndirectBranch = 1 in
1082def t2BR_JT :
David Goodwin13d2f4e2009-06-30 19:50:22 +00001083 T2JTI<(outs),
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001084 (ins GPR:$base, GPR:$idx, jt2block_operand:$jt, i32imm:$id),
David Goodwin2f6f1132009-07-27 16:31:55 +00001085 "add.w pc, $base, $idx, lsl #2\n$jt",
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001086 [(ARMbr2jt GPR:$base, GPR:$idx, tjumptable:$jt, imm:$id)]>;
David Goodwin13d2f4e2009-06-30 19:50:22 +00001087} // isBranch, isTerminator, isBarrier
David Goodwinf6154702009-06-30 18:04:13 +00001088
1089// FIXME: should be able to write a pattern for ARMBrcond, but can't use
1090// a two-value operand where a dag node expects two operands. :(
1091let isBranch = 1, isTerminator = 1 in
1092def t2Bcc : T2I<(outs), (ins brtarget:$target),
David Goodwin2f6f1132009-07-27 16:31:55 +00001093 "b", ".w $target",
David Goodwinf6154702009-06-30 18:04:13 +00001094 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Cheng36173712009-06-23 17:48:47 +00001095
Evan Chengd5b67fa2009-07-10 01:54:42 +00001096
1097// IT block
1098def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
1099 AddrModeNone, Size2Bytes,
1100 "it$mask $cc", "", []>;
1101
Evan Cheng36173712009-06-23 17:48:47 +00001102//===----------------------------------------------------------------------===//
1103// Non-Instruction Patterns
1104//
1105
Evan Cheng41799702009-06-24 23:47:58 +00001106// ConstantPool, GlobalAddress, and JumpTable
Evan Cheng19bb7c72009-06-27 02:26:13 +00001107def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>;
1108def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
1109def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1110 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng41799702009-06-24 23:47:58 +00001111
Evan Cheng36173712009-06-23 17:48:47 +00001112// Large immediate handling.
1113
Evan Cheng19bb7c72009-06-27 02:26:13 +00001114def : T2Pat<(i32 imm:$src),
1115 (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)), (t2_hi16 imm:$src))>;