blob: 1bb3959e68f656cf848eb8b60eebe849b662bd02 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000026#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027using namespace llvm;
28
Rafael Espindola9a580232009-02-27 13:37:18 +000029namespace llvm {
30TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
31 bool isLocal = GV->hasLocalLinkage();
32 bool isDeclaration = GV->isDeclaration();
33 // FIXME: what should we do for protected and internal visibility?
34 // For variables, is internal different from hidden?
35 bool isHidden = GV->hasHiddenVisibility();
36
37 if (reloc == Reloc::PIC_) {
38 if (isLocal || isHidden)
39 return TLSModel::LocalDynamic;
40 else
41 return TLSModel::GeneralDynamic;
42 } else {
43 if (!isDeclaration || isHidden)
44 return TLSModel::LocalExec;
45 else
46 return TLSModel::InitialExec;
47 }
48}
49}
50
Evan Cheng56966222007-01-12 02:11:51 +000051/// InitLibcallNames - Set default libcall names.
52///
Evan Cheng79cca502007-01-12 22:51:10 +000053static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000054 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000055 Names[RTLIB::SHL_I32] = "__ashlsi3";
56 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000057 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SRL_I32] = "__lshrsi3";
60 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRA_I32] = "__ashrsi3";
64 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::MUL_I32] = "__mulsi3";
68 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000069 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000070 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000071 Names[RTLIB::SDIV_I32] = "__divsi3";
72 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000073 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000074 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000075 Names[RTLIB::UDIV_I32] = "__udivsi3";
76 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000077 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000078 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000079 Names[RTLIB::SREM_I32] = "__modsi3";
80 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000081 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000082 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000083 Names[RTLIB::UREM_I32] = "__umodsi3";
84 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000085 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000086 Names[RTLIB::NEG_I32] = "__negsi2";
87 Names[RTLIB::NEG_I64] = "__negdi2";
88 Names[RTLIB::ADD_F32] = "__addsf3";
89 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000090 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000091 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::SUB_F32] = "__subsf3";
93 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000094 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000095 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000096 Names[RTLIB::MUL_F32] = "__mulsf3";
97 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000098 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000099 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000100 Names[RTLIB::DIV_F32] = "__divsf3";
101 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000102 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000103 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000104 Names[RTLIB::REM_F32] = "fmodf";
105 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000106 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000107 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000108 Names[RTLIB::POWI_F32] = "__powisf2";
109 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000110 Names[RTLIB::POWI_F80] = "__powixf2";
111 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000112 Names[RTLIB::SQRT_F32] = "sqrtf";
113 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000114 Names[RTLIB::SQRT_F80] = "sqrtl";
115 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000116 Names[RTLIB::LOG_F32] = "logf";
117 Names[RTLIB::LOG_F64] = "log";
118 Names[RTLIB::LOG_F80] = "logl";
119 Names[RTLIB::LOG_PPCF128] = "logl";
120 Names[RTLIB::LOG2_F32] = "log2f";
121 Names[RTLIB::LOG2_F64] = "log2";
122 Names[RTLIB::LOG2_F80] = "log2l";
123 Names[RTLIB::LOG2_PPCF128] = "log2l";
124 Names[RTLIB::LOG10_F32] = "log10f";
125 Names[RTLIB::LOG10_F64] = "log10";
126 Names[RTLIB::LOG10_F80] = "log10l";
127 Names[RTLIB::LOG10_PPCF128] = "log10l";
128 Names[RTLIB::EXP_F32] = "expf";
129 Names[RTLIB::EXP_F64] = "exp";
130 Names[RTLIB::EXP_F80] = "expl";
131 Names[RTLIB::EXP_PPCF128] = "expl";
132 Names[RTLIB::EXP2_F32] = "exp2f";
133 Names[RTLIB::EXP2_F64] = "exp2";
134 Names[RTLIB::EXP2_F80] = "exp2l";
135 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000136 Names[RTLIB::SIN_F32] = "sinf";
137 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000138 Names[RTLIB::SIN_F80] = "sinl";
139 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000140 Names[RTLIB::COS_F32] = "cosf";
141 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000142 Names[RTLIB::COS_F80] = "cosl";
143 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000144 Names[RTLIB::POW_F32] = "powf";
145 Names[RTLIB::POW_F64] = "pow";
146 Names[RTLIB::POW_F80] = "powl";
147 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000148 Names[RTLIB::CEIL_F32] = "ceilf";
149 Names[RTLIB::CEIL_F64] = "ceil";
150 Names[RTLIB::CEIL_F80] = "ceill";
151 Names[RTLIB::CEIL_PPCF128] = "ceill";
152 Names[RTLIB::TRUNC_F32] = "truncf";
153 Names[RTLIB::TRUNC_F64] = "trunc";
154 Names[RTLIB::TRUNC_F80] = "truncl";
155 Names[RTLIB::TRUNC_PPCF128] = "truncl";
156 Names[RTLIB::RINT_F32] = "rintf";
157 Names[RTLIB::RINT_F64] = "rint";
158 Names[RTLIB::RINT_F80] = "rintl";
159 Names[RTLIB::RINT_PPCF128] = "rintl";
160 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
161 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
162 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
163 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
164 Names[RTLIB::FLOOR_F32] = "floorf";
165 Names[RTLIB::FLOOR_F64] = "floor";
166 Names[RTLIB::FLOOR_F80] = "floorl";
167 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000168 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
169 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000170 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
171 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
172 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
173 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Evan Cheng56966222007-01-12 02:11:51 +0000174 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
175 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000176 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000177 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
178 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000179 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000180 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000181 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000182 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000183 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000184 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000185 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Evan Cheng56966222007-01-12 02:11:51 +0000186 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
187 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000188 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000189 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
190 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000191 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
193 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000194 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000195 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000196 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000198 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
199 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000200 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
201 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000202 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
203 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000204 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
205 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000206 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
207 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
208 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
209 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000210 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
211 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000212 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
213 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000214 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
215 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000216 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
217 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
218 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
219 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
220 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
221 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000222 Names[RTLIB::OEQ_F32] = "__eqsf2";
223 Names[RTLIB::OEQ_F64] = "__eqdf2";
224 Names[RTLIB::UNE_F32] = "__nesf2";
225 Names[RTLIB::UNE_F64] = "__nedf2";
226 Names[RTLIB::OGE_F32] = "__gesf2";
227 Names[RTLIB::OGE_F64] = "__gedf2";
228 Names[RTLIB::OLT_F32] = "__ltsf2";
229 Names[RTLIB::OLT_F64] = "__ltdf2";
230 Names[RTLIB::OLE_F32] = "__lesf2";
231 Names[RTLIB::OLE_F64] = "__ledf2";
232 Names[RTLIB::OGT_F32] = "__gtsf2";
233 Names[RTLIB::OGT_F64] = "__gtdf2";
234 Names[RTLIB::UO_F32] = "__unordsf2";
235 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000236 Names[RTLIB::O_F32] = "__unordsf2";
237 Names[RTLIB::O_F64] = "__unorddf2";
238}
239
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000240/// getFPEXT - Return the FPEXT_*_* value for the given types, or
241/// UNKNOWN_LIBCALL if there is none.
242RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
243 if (OpVT == MVT::f32) {
244 if (RetVT == MVT::f64)
245 return FPEXT_F32_F64;
246 }
247 return UNKNOWN_LIBCALL;
248}
249
250/// getFPROUND - Return the FPROUND_*_* value for the given types, or
251/// UNKNOWN_LIBCALL if there is none.
252RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000253 if (RetVT == MVT::f32) {
254 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000255 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000256 if (OpVT == MVT::f80)
257 return FPROUND_F80_F32;
258 if (OpVT == MVT::ppcf128)
259 return FPROUND_PPCF128_F32;
260 } else if (RetVT == MVT::f64) {
261 if (OpVT == MVT::f80)
262 return FPROUND_F80_F64;
263 if (OpVT == MVT::ppcf128)
264 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000265 }
266 return UNKNOWN_LIBCALL;
267}
268
269/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
270/// UNKNOWN_LIBCALL if there is none.
271RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
272 if (OpVT == MVT::f32) {
273 if (RetVT == MVT::i32)
274 return FPTOSINT_F32_I32;
275 if (RetVT == MVT::i64)
276 return FPTOSINT_F32_I64;
277 if (RetVT == MVT::i128)
278 return FPTOSINT_F32_I128;
279 } else if (OpVT == MVT::f64) {
280 if (RetVT == MVT::i32)
281 return FPTOSINT_F64_I32;
282 if (RetVT == MVT::i64)
283 return FPTOSINT_F64_I64;
284 if (RetVT == MVT::i128)
285 return FPTOSINT_F64_I128;
286 } else if (OpVT == MVT::f80) {
287 if (RetVT == MVT::i32)
288 return FPTOSINT_F80_I32;
289 if (RetVT == MVT::i64)
290 return FPTOSINT_F80_I64;
291 if (RetVT == MVT::i128)
292 return FPTOSINT_F80_I128;
293 } else if (OpVT == MVT::ppcf128) {
294 if (RetVT == MVT::i32)
295 return FPTOSINT_PPCF128_I32;
296 if (RetVT == MVT::i64)
297 return FPTOSINT_PPCF128_I64;
298 if (RetVT == MVT::i128)
299 return FPTOSINT_PPCF128_I128;
300 }
301 return UNKNOWN_LIBCALL;
302}
303
304/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
305/// UNKNOWN_LIBCALL if there is none.
306RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
307 if (OpVT == MVT::f32) {
308 if (RetVT == MVT::i32)
309 return FPTOUINT_F32_I32;
310 if (RetVT == MVT::i64)
311 return FPTOUINT_F32_I64;
312 if (RetVT == MVT::i128)
313 return FPTOUINT_F32_I128;
314 } else if (OpVT == MVT::f64) {
315 if (RetVT == MVT::i32)
316 return FPTOUINT_F64_I32;
317 if (RetVT == MVT::i64)
318 return FPTOUINT_F64_I64;
319 if (RetVT == MVT::i128)
320 return FPTOUINT_F64_I128;
321 } else if (OpVT == MVT::f80) {
322 if (RetVT == MVT::i32)
323 return FPTOUINT_F80_I32;
324 if (RetVT == MVT::i64)
325 return FPTOUINT_F80_I64;
326 if (RetVT == MVT::i128)
327 return FPTOUINT_F80_I128;
328 } else if (OpVT == MVT::ppcf128) {
329 if (RetVT == MVT::i32)
330 return FPTOUINT_PPCF128_I32;
331 if (RetVT == MVT::i64)
332 return FPTOUINT_PPCF128_I64;
333 if (RetVT == MVT::i128)
334 return FPTOUINT_PPCF128_I128;
335 }
336 return UNKNOWN_LIBCALL;
337}
338
339/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
340/// UNKNOWN_LIBCALL if there is none.
341RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
342 if (OpVT == MVT::i32) {
343 if (RetVT == MVT::f32)
344 return SINTTOFP_I32_F32;
345 else if (RetVT == MVT::f64)
346 return SINTTOFP_I32_F64;
347 else if (RetVT == MVT::f80)
348 return SINTTOFP_I32_F80;
349 else if (RetVT == MVT::ppcf128)
350 return SINTTOFP_I32_PPCF128;
351 } else if (OpVT == MVT::i64) {
352 if (RetVT == MVT::f32)
353 return SINTTOFP_I64_F32;
354 else if (RetVT == MVT::f64)
355 return SINTTOFP_I64_F64;
356 else if (RetVT == MVT::f80)
357 return SINTTOFP_I64_F80;
358 else if (RetVT == MVT::ppcf128)
359 return SINTTOFP_I64_PPCF128;
360 } else if (OpVT == MVT::i128) {
361 if (RetVT == MVT::f32)
362 return SINTTOFP_I128_F32;
363 else if (RetVT == MVT::f64)
364 return SINTTOFP_I128_F64;
365 else if (RetVT == MVT::f80)
366 return SINTTOFP_I128_F80;
367 else if (RetVT == MVT::ppcf128)
368 return SINTTOFP_I128_PPCF128;
369 }
370 return UNKNOWN_LIBCALL;
371}
372
373/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
374/// UNKNOWN_LIBCALL if there is none.
375RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
376 if (OpVT == MVT::i32) {
377 if (RetVT == MVT::f32)
378 return UINTTOFP_I32_F32;
379 else if (RetVT == MVT::f64)
380 return UINTTOFP_I32_F64;
381 else if (RetVT == MVT::f80)
382 return UINTTOFP_I32_F80;
383 else if (RetVT == MVT::ppcf128)
384 return UINTTOFP_I32_PPCF128;
385 } else if (OpVT == MVT::i64) {
386 if (RetVT == MVT::f32)
387 return UINTTOFP_I64_F32;
388 else if (RetVT == MVT::f64)
389 return UINTTOFP_I64_F64;
390 else if (RetVT == MVT::f80)
391 return UINTTOFP_I64_F80;
392 else if (RetVT == MVT::ppcf128)
393 return UINTTOFP_I64_PPCF128;
394 } else if (OpVT == MVT::i128) {
395 if (RetVT == MVT::f32)
396 return UINTTOFP_I128_F32;
397 else if (RetVT == MVT::f64)
398 return UINTTOFP_I128_F64;
399 else if (RetVT == MVT::f80)
400 return UINTTOFP_I128_F80;
401 else if (RetVT == MVT::ppcf128)
402 return UINTTOFP_I128_PPCF128;
403 }
404 return UNKNOWN_LIBCALL;
405}
406
Evan Chengd385fd62007-01-31 09:29:11 +0000407/// InitCmpLibcallCCs - Set default comparison libcall CC.
408///
409static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
410 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
411 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
412 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
413 CCs[RTLIB::UNE_F32] = ISD::SETNE;
414 CCs[RTLIB::UNE_F64] = ISD::SETNE;
415 CCs[RTLIB::OGE_F32] = ISD::SETGE;
416 CCs[RTLIB::OGE_F64] = ISD::SETGE;
417 CCs[RTLIB::OLT_F32] = ISD::SETLT;
418 CCs[RTLIB::OLT_F64] = ISD::SETLT;
419 CCs[RTLIB::OLE_F32] = ISD::SETLE;
420 CCs[RTLIB::OLE_F64] = ISD::SETLE;
421 CCs[RTLIB::OGT_F32] = ISD::SETGT;
422 CCs[RTLIB::OGT_F64] = ISD::SETGT;
423 CCs[RTLIB::UO_F32] = ISD::SETNE;
424 CCs[RTLIB::UO_F64] = ISD::SETNE;
425 CCs[RTLIB::O_F32] = ISD::SETEQ;
426 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000427}
428
Chris Lattner310968c2005-01-07 07:44:53 +0000429TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000430 : TM(tm), TD(TM.getTargetData()) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000431 // All operations default to being supported.
432 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000433 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000434 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000435 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
436 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000437 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000438
Chris Lattner1a3048b2007-12-22 20:47:56 +0000439 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000440 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000441 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000442 for (unsigned IM = (unsigned)ISD::PRE_INC;
443 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
445 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000446 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000447
448 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000449 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Bob Wilson5ee24e52009-05-01 17:55:32 +0000450 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000451 }
Evan Chengd2cde682008-03-10 19:38:10 +0000452
453 // Most targets ignore the @llvm.prefetch intrinsic.
454 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000455
456 // ConstantFP nodes default to expand. Targets can either change this to
457 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
458 // to optimize expansions for certain constants.
459 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
460 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
461 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000462
Dale Johannesen0bb41602008-09-22 21:57:32 +0000463 // These library functions default to expand.
464 setOperationAction(ISD::FLOG , MVT::f64, Expand);
465 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
466 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
467 setOperationAction(ISD::FEXP , MVT::f64, Expand);
468 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
469 setOperationAction(ISD::FLOG , MVT::f32, Expand);
470 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
471 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
472 setOperationAction(ISD::FEXP , MVT::f32, Expand);
473 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
474
Chris Lattner41bab0b2008-01-15 21:58:08 +0000475 // Default ISD::TRAP to expand (which turns it into abort).
476 setOperationAction(ISD::TRAP, MVT::Other, Expand);
477
Owen Andersona69571c2006-05-03 01:29:57 +0000478 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000479 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000480 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000481 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000482 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000483 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000484 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000485 allowUnalignedMemoryAccesses = false;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000486 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000487 UseUnderscoreSetJmp = false;
488 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000489 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000490 IntDivIsCheap = false;
491 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000492 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000493 ExceptionPointerRegister = 0;
494 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000495 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000496 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000497 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000498 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000499 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000500 IfCvtDupBlockSizeLimit = 0;
501 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000502
503 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000504 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000505
506 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000507 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
508 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000509 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000510}
511
Chris Lattnercba82f92005-01-16 07:28:11 +0000512TargetLowering::~TargetLowering() {}
513
Chris Lattner310968c2005-01-07 07:44:53 +0000514/// computeRegisterProperties - Once all of the register classes are added,
515/// this allows us to compute derived properties we expose.
516void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000517 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000518 "Too many value types for ValueTypeActions to hold!");
519
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000520 // Everything defaults to needing one register.
521 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000522 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000523 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000524 }
525 // ...except isVoid, which doesn't need any registers.
526 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000527
Chris Lattner310968c2005-01-07 07:44:53 +0000528 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000529 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000530 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
531 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
532
533 // Every integer value type larger than this largest register takes twice as
534 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000535 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
536 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
537 if (!EVT.isInteger())
538 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000539 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000540 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
541 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
542 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000543 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000544
545 // Inspect all of the ValueType's smaller than the largest integer
546 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000547 unsigned LegalIntReg = LargestIntReg;
548 for (unsigned IntReg = LargestIntReg - 1;
549 IntReg >= (unsigned)MVT::i1; --IntReg) {
550 MVT IVT = (MVT::SimpleValueType)IntReg;
551 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000552 LegalIntReg = IntReg;
553 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000554 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
555 (MVT::SimpleValueType)LegalIntReg;
556 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000557 }
558 }
559
Dale Johannesen161e8972007-10-05 20:04:43 +0000560 // ppcf128 type is really two f64's.
561 if (!isTypeLegal(MVT::ppcf128)) {
562 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
563 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
564 TransformToType[MVT::ppcf128] = MVT::f64;
565 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
566 }
567
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000568 // Decide how to handle f64. If the target does not have native f64 support,
569 // expand it to i64 and we will be generating soft float library calls.
570 if (!isTypeLegal(MVT::f64)) {
571 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
572 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
573 TransformToType[MVT::f64] = MVT::i64;
574 ValueTypeActions.setTypeAction(MVT::f64, Expand);
575 }
576
577 // Decide how to handle f32. If the target does not have native support for
578 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
579 if (!isTypeLegal(MVT::f32)) {
580 if (isTypeLegal(MVT::f64)) {
581 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
582 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
583 TransformToType[MVT::f32] = MVT::f64;
584 ValueTypeActions.setTypeAction(MVT::f32, Promote);
585 } else {
586 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
587 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
588 TransformToType[MVT::f32] = MVT::i32;
589 ValueTypeActions.setTypeAction(MVT::f32, Expand);
590 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000591 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000592
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000593 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000594 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
595 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
596 MVT VT = (MVT::SimpleValueType)i;
597 if (!isTypeLegal(VT)) {
598 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000599 unsigned NumIntermediates;
600 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000601 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000602 IntermediateVT, NumIntermediates,
603 RegisterVT);
604 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000605
606 // Determine if there is a legal wider type.
607 bool IsLegalWiderType = false;
608 MVT EltVT = VT.getVectorElementType();
609 unsigned NElts = VT.getVectorNumElements();
610 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
611 MVT SVT = (MVT::SimpleValueType)nVT;
612 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
613 SVT.getVectorNumElements() > NElts) {
614 TransformToType[i] = SVT;
615 ValueTypeActions.setTypeAction(VT, Promote);
616 IsLegalWiderType = true;
617 break;
618 }
619 }
620 if (!IsLegalWiderType) {
621 MVT NVT = VT.getPow2VectorType();
622 if (NVT == VT) {
623 // Type is already a power of 2. The default action is to split.
624 TransformToType[i] = MVT::Other;
625 ValueTypeActions.setTypeAction(VT, Expand);
626 } else {
627 TransformToType[i] = NVT;
628 ValueTypeActions.setTypeAction(VT, Promote);
629 }
630 }
Dan Gohman7f321562007-06-25 16:23:39 +0000631 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000632 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000633}
Chris Lattnercba82f92005-01-16 07:28:11 +0000634
Evan Cheng72261582005-12-20 06:22:03 +0000635const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
636 return NULL;
637}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000638
Scott Michel5b8f82e2008-03-10 15:42:14 +0000639
Duncan Sands5480c042009-01-01 15:52:00 +0000640MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000641 return getValueType(TD->getIntPtrType());
642}
643
644
Dan Gohman7f321562007-06-25 16:23:39 +0000645/// getVectorTypeBreakdown - Vector types are broken down into some number of
646/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000647/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000648/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000649///
Dan Gohman7f321562007-06-25 16:23:39 +0000650/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000651/// register. It also returns the VT and quantity of the intermediate values
652/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000653///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000654unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
655 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000656 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000657 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000658 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000659 unsigned NumElts = VT.getVectorNumElements();
660 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000661
662 unsigned NumVectorRegs = 1;
663
Nate Begemand73ab882007-11-27 19:28:48 +0000664 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
665 // could break down into LHS/RHS like LegalizeDAG does.
666 if (!isPowerOf2_32(NumElts)) {
667 NumVectorRegs = NumElts;
668 NumElts = 1;
669 }
670
Chris Lattnerdc879292006-03-31 00:28:56 +0000671 // Divide the input until we get to a supported size. This will always
672 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000673 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000674 NumElts >>= 1;
675 NumVectorRegs <<= 1;
676 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000677
678 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000679
Duncan Sands83ec4b62008-06-06 12:08:01 +0000680 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000681 if (!isTypeLegal(NewVT))
682 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000683 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000684
Chris Lattner2f992d12009-04-18 20:48:07 +0000685 MVT DestVT = getRegisterType(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000686 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000687 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000688 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000689 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000690 } else {
691 // Otherwise, promotion or legal types use the same number of registers as
692 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000693 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000694 }
695
Evan Chenge9b3da12006-05-17 18:10:06 +0000696 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000697}
698
Mon P Wang0c397192008-10-30 08:01:45 +0000699/// getWidenVectorType: given a vector type, returns the type to widen to
700/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
701/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000702/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000703/// scalarizing vs using the wider vector type.
Dan Gohman65b7f272009-01-15 17:39:39 +0000704MVT TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000705 assert(VT.isVector());
706 if (isTypeLegal(VT))
707 return VT;
708
709 // Default is not to widen until moved to LegalizeTypes
710 return MVT::Other;
711}
712
Evan Cheng3ae05432008-01-24 00:22:01 +0000713/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000714/// function arguments in the caller parameter area. This is the actual
715/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000716unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000717 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000718}
719
Dan Gohman475871a2008-07-27 21:46:04 +0000720SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
721 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000722 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000723 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000724 return Table;
725}
726
Dan Gohman6520e202008-10-18 02:06:02 +0000727bool
728TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
729 // Assume that everything is safe in static mode.
730 if (getTargetMachine().getRelocationModel() == Reloc::Static)
731 return true;
732
733 // In dynamic-no-pic mode, assume that known defined values are safe.
734 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
735 GA &&
736 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000737 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000738 return true;
739
740 // Otherwise assume nothing is safe.
741 return false;
742}
743
Chris Lattnereb8146b2006-02-04 02:13:02 +0000744//===----------------------------------------------------------------------===//
745// Optimization Methods
746//===----------------------------------------------------------------------===//
747
Nate Begeman368e18d2006-02-16 21:11:51 +0000748/// ShrinkDemandedConstant - Check to see if the specified operand of the
749/// specified instruction is a constant integer. If so, check to see if there
750/// are any bits set in the constant that are not demanded. If so, shrink the
751/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000752bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000753 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000754 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000755
Chris Lattnerec665152006-02-26 23:36:02 +0000756 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000757 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000758 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000759 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000760 case ISD::AND:
761 case ISD::OR: {
762 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
763 if (!C) return false;
764
765 if (Op.getOpcode() == ISD::XOR &&
766 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
767 return false;
768
769 // if we can expand it to have all bits set, do it
770 if (C->getAPIntValue().intersects(~Demanded)) {
771 MVT VT = Op.getValueType();
772 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
773 DAG.getConstant(Demanded &
774 C->getAPIntValue(),
775 VT));
776 return CombineTo(Op, New);
777 }
778
Nate Begemande996292006-02-03 22:24:05 +0000779 break;
780 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000781 }
782
Nate Begemande996292006-02-03 22:24:05 +0000783 return false;
784}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000785
Dan Gohman97121ba2009-04-08 00:15:30 +0000786/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
787/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
788/// cast, but it could be generalized for targets with other types of
789/// implicit widening casts.
790bool
791TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
792 unsigned BitWidth,
793 const APInt &Demanded,
794 DebugLoc dl) {
795 assert(Op.getNumOperands() == 2 &&
796 "ShrinkDemandedOp only supports binary operators!");
797 assert(Op.getNode()->getNumValues() == 1 &&
798 "ShrinkDemandedOp only supports nodes with one result!");
799
800 // Don't do this if the node has another user, which may require the
801 // full value.
802 if (!Op.getNode()->hasOneUse())
803 return false;
804
805 // Search for the smallest integer type with free casts to and from
806 // Op's type. For expedience, just check power-of-2 integer types.
807 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
808 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
809 if (!isPowerOf2_32(SmallVTBits))
810 SmallVTBits = NextPowerOf2(SmallVTBits);
811 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
812 MVT SmallVT = MVT::getIntegerVT(SmallVTBits);
813 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
814 TLI.isZExtFree(SmallVT, Op.getValueType())) {
815 // We found a type with free casts.
816 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
817 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
818 Op.getNode()->getOperand(0)),
819 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
820 Op.getNode()->getOperand(1)));
821 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
822 return CombineTo(Op, Z);
823 }
824 }
825 return false;
826}
827
Nate Begeman368e18d2006-02-16 21:11:51 +0000828/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
829/// DemandedMask bits of the result of Op are ever used downstream. If we can
830/// use this information to simplify Op, create a new simplified DAG node and
831/// return true, returning the original and new nodes in Old and New. Otherwise,
832/// analyze the expression and return a mask of KnownOne and KnownZero bits for
833/// the expression (used to simplify the caller). The KnownZero/One bits may
834/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000835bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000836 const APInt &DemandedMask,
837 APInt &KnownZero,
838 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000839 TargetLoweringOpt &TLO,
840 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000841 unsigned BitWidth = DemandedMask.getBitWidth();
842 assert(Op.getValueSizeInBits() == BitWidth &&
843 "Mask size mismatches value type size!");
844 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000845 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000846
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000847 // Don't know anything.
848 KnownZero = KnownOne = APInt(BitWidth, 0);
849
Nate Begeman368e18d2006-02-16 21:11:51 +0000850 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000851 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000852 if (Depth != 0) {
853 // If not at the root, Just compute the KnownZero/KnownOne bits to
854 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000855 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000856 return false;
857 }
858 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000859 // just set the NewMask to all bits.
860 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000861 } else if (DemandedMask == 0) {
862 // Not demanding any bits from Op.
863 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000864 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000865 return false;
866 } else if (Depth == 6) { // Limit search depth.
867 return false;
868 }
869
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000870 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000871 switch (Op.getOpcode()) {
872 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000873 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000874 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
875 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000876 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000877 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000878 // If the RHS is a constant, check to see if the LHS would be zero without
879 // using the bits from the RHS. Below, we use knowledge about the RHS to
880 // simplify the LHS, here we're using information from the LHS to simplify
881 // the RHS.
882 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000883 APInt LHSZero, LHSOne;
884 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000885 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000886 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000887 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000888 return TLO.CombineTo(Op, Op.getOperand(0));
889 // If any of the set bits in the RHS are known zero on the LHS, shrink
890 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000891 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000892 return true;
893 }
894
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000895 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000896 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000897 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000898 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000899 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000900 KnownZero2, KnownOne2, TLO, Depth+1))
901 return true;
902 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
903
904 // If all of the demanded bits are known one on one side, return the other.
905 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000906 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000907 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000908 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000909 return TLO.CombineTo(Op, Op.getOperand(1));
910 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000911 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000912 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
913 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000914 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000915 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000916 // If the operation can be done in a smaller type, do so.
917 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
918 return true;
919
Nate Begeman368e18d2006-02-16 21:11:51 +0000920 // Output known-1 bits are only known if set in both the LHS & RHS.
921 KnownOne &= KnownOne2;
922 // Output known-0 are known to be clear if zero in either the LHS | RHS.
923 KnownZero |= KnownZero2;
924 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000925 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000926 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000927 KnownOne, TLO, Depth+1))
928 return true;
929 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000930 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000931 KnownZero2, KnownOne2, TLO, Depth+1))
932 return true;
933 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
934
935 // If all of the demanded bits are known zero on one side, return the other.
936 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000937 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000938 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000939 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000940 return TLO.CombineTo(Op, Op.getOperand(1));
941 // If all of the potentially set bits on one side are known to be set on
942 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000943 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000944 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000945 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000946 return TLO.CombineTo(Op, Op.getOperand(1));
947 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000948 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000949 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000950 // If the operation can be done in a smaller type, do so.
951 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
952 return true;
953
Nate Begeman368e18d2006-02-16 21:11:51 +0000954 // Output known-0 bits are only known if clear in both the LHS & RHS.
955 KnownZero &= KnownZero2;
956 // Output known-1 are known to be set if set in either the LHS | RHS.
957 KnownOne |= KnownOne2;
958 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000959 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000960 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000961 KnownOne, TLO, Depth+1))
962 return true;
963 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000964 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000965 KnownOne2, TLO, Depth+1))
966 return true;
967 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
968
969 // If all of the demanded bits are known zero on one side, return the other.
970 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000971 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000972 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000973 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000974 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000975 // If the operation can be done in a smaller type, do so.
976 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
977 return true;
978
Chris Lattner3687c1a2006-11-27 21:50:02 +0000979 // If all of the unknown bits are known to be zero on one side or the other
980 // (but not both) turn this into an *inclusive* or.
981 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000982 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000983 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000984 Op.getOperand(0),
985 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000986
987 // Output known-0 bits are known if clear or set in both the LHS & RHS.
988 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
989 // Output known-1 are known to be set if set in only one of the LHS, RHS.
990 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
991
Nate Begeman368e18d2006-02-16 21:11:51 +0000992 // If all of the demanded bits on one side are known, and all of the set
993 // bits on that side are also known to be set on the other side, turn this
994 // into an AND, as we know the bits will be cleared.
995 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000997 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000999 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001000 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1001 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001002 }
1003 }
1004
1005 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001006 // for XOR, we prefer to force bits to 1 if they will make a -1.
1007 // if we can't force bits, try to shrink constant
1008 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1009 APInt Expanded = C->getAPIntValue() | (~NewMask);
1010 // if we can expand it to have all bits set, do it
1011 if (Expanded.isAllOnesValue()) {
1012 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001013 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001014 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001015 TLO.DAG.getConstant(Expanded, VT));
1016 return TLO.CombineTo(Op, New);
1017 }
1018 // if it already has all the bits set, nothing to change
1019 // but don't shrink either!
1020 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1021 return true;
1022 }
1023 }
1024
Nate Begeman368e18d2006-02-16 21:11:51 +00001025 KnownZero = KnownZeroOut;
1026 KnownOne = KnownOneOut;
1027 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001028 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001029 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001030 KnownOne, TLO, Depth+1))
1031 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001032 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001033 KnownOne2, TLO, Depth+1))
1034 return true;
1035 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1036 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1037
1038 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001039 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001040 return true;
1041
1042 // Only known if known in both the LHS and RHS.
1043 KnownOne &= KnownOne2;
1044 KnownZero &= KnownZero2;
1045 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001046 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001047 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001048 KnownOne, TLO, Depth+1))
1049 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001050 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001051 KnownOne2, TLO, Depth+1))
1052 return true;
1053 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1054 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1055
1056 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001057 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001058 return true;
1059
1060 // Only known if known in both the LHS and RHS.
1061 KnownOne &= KnownOne2;
1062 KnownZero &= KnownZero2;
1063 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001064 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001065 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001066 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001067 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001068
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001069 // If the shift count is an invalid immediate, don't do anything.
1070 if (ShAmt >= BitWidth)
1071 break;
1072
Chris Lattner895c4ab2007-04-17 21:14:16 +00001073 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1074 // single shift. We can do this if the bottom bits (which are shifted
1075 // out) are never demanded.
1076 if (InOp.getOpcode() == ISD::SRL &&
1077 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001078 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001079 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001080 unsigned Opc = ISD::SHL;
1081 int Diff = ShAmt-C1;
1082 if (Diff < 0) {
1083 Diff = -Diff;
1084 Opc = ISD::SRL;
1085 }
1086
Dan Gohman475871a2008-07-27 21:46:04 +00001087 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001088 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00001089 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001090 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001091 InOp.getOperand(0), NewSA));
1092 }
1093 }
1094
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001095 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001096 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001097 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001098 KnownZero <<= SA->getZExtValue();
1099 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001100 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001101 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001102 }
1103 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001104 case ISD::SRL:
1105 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001106 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001107 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001108 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001109 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001110
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001111 // If the shift count is an invalid immediate, don't do anything.
1112 if (ShAmt >= BitWidth)
1113 break;
1114
Chris Lattner895c4ab2007-04-17 21:14:16 +00001115 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1116 // single shift. We can do this if the top bits (which are shifted out)
1117 // are never demanded.
1118 if (InOp.getOpcode() == ISD::SHL &&
1119 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001120 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001121 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001122 unsigned Opc = ISD::SRL;
1123 int Diff = ShAmt-C1;
1124 if (Diff < 0) {
1125 Diff = -Diff;
1126 Opc = ISD::SHL;
1127 }
1128
Dan Gohman475871a2008-07-27 21:46:04 +00001129 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001130 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001131 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001132 InOp.getOperand(0), NewSA));
1133 }
1134 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001135
1136 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001137 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001138 KnownZero, KnownOne, TLO, Depth+1))
1139 return true;
1140 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001141 KnownZero = KnownZero.lshr(ShAmt);
1142 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001143
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001144 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001145 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001146 }
1147 break;
1148 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001149 // If this is an arithmetic shift right and only the low-bit is set, we can
1150 // always convert this into a logical shr, even if the shift amount is
1151 // variable. The low bit of the shift cannot be an input sign bit unless
1152 // the shift amount is >= the size of the datatype, which is undefined.
1153 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001154 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001155 Op.getOperand(0), Op.getOperand(1)));
1156
Nate Begeman368e18d2006-02-16 21:11:51 +00001157 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001158 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001159 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001160
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001161 // If the shift count is an invalid immediate, don't do anything.
1162 if (ShAmt >= BitWidth)
1163 break;
1164
1165 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001166
1167 // If any of the demanded bits are produced by the sign extension, we also
1168 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001169 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1170 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001171 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001172
1173 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001174 KnownZero, KnownOne, TLO, Depth+1))
1175 return true;
1176 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001177 KnownZero = KnownZero.lshr(ShAmt);
1178 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001179
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001180 // Handle the sign bit, adjusted to where it is now in the mask.
1181 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001182
1183 // If the input sign bit is known to be zero, or if none of the top bits
1184 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001185 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001186 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1187 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001188 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001189 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001190 KnownOne |= HighBits;
1191 }
1192 }
1193 break;
1194 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001195 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001196
Chris Lattnerec665152006-02-26 23:36:02 +00001197 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001198 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001199 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001200 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001201 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001202
Chris Lattnerec665152006-02-26 23:36:02 +00001203 // If none of the extended bits are demanded, eliminate the sextinreg.
1204 if (NewBits == 0)
1205 return TLO.CombineTo(Op, Op.getOperand(0));
1206
Duncan Sands83ec4b62008-06-06 12:08:01 +00001207 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001208 InSignBit.zext(BitWidth);
1209 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001210 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001211 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001212
Chris Lattnerec665152006-02-26 23:36:02 +00001213 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001214 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001215 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001216
1217 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1218 KnownZero, KnownOne, TLO, Depth+1))
1219 return true;
1220 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1221
1222 // If the sign bit of the input is known set or clear, then we know the
1223 // top bits of the result.
1224
Chris Lattnerec665152006-02-26 23:36:02 +00001225 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001226 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001227 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001228 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001229
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001230 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001231 KnownOne |= NewBits;
1232 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001233 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001234 KnownZero &= ~NewBits;
1235 KnownOne &= ~NewBits;
1236 }
1237 break;
1238 }
Chris Lattnerec665152006-02-26 23:36:02 +00001239 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001240 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1241 APInt InMask = NewMask;
1242 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001243
1244 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001245 APInt NewBits =
1246 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1247 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001248 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001249 Op.getValueType(),
1250 Op.getOperand(0)));
1251
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001252 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001253 KnownZero, KnownOne, TLO, Depth+1))
1254 return true;
1255 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001256 KnownZero.zext(BitWidth);
1257 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001258 KnownZero |= NewBits;
1259 break;
1260 }
1261 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001262 MVT InVT = Op.getOperand(0).getValueType();
1263 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001264 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001265 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001266 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001267
1268 // If none of the top bits are demanded, convert this into an any_extend.
1269 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001270 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1271 Op.getValueType(),
1272 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001273
1274 // Since some of the sign extended bits are demanded, we know that the sign
1275 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001276 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001277 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001278 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001279
1280 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1281 KnownOne, TLO, Depth+1))
1282 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001283 KnownZero.zext(BitWidth);
1284 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001285
1286 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001287 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001288 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001289 Op.getValueType(),
1290 Op.getOperand(0)));
1291
1292 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001293 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001294 KnownOne |= NewBits;
1295 KnownZero &= ~NewBits;
1296 } else { // Otherwise, top bits aren't known.
1297 KnownOne &= ~NewBits;
1298 KnownZero &= ~NewBits;
1299 }
1300 break;
1301 }
1302 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001303 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1304 APInt InMask = NewMask;
1305 InMask.trunc(OperandBitWidth);
1306 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001307 KnownZero, KnownOne, TLO, Depth+1))
1308 return true;
1309 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001310 KnownZero.zext(BitWidth);
1311 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001312 break;
1313 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001314 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001315 // Simplify the input, using demanded bit information, and compute the known
1316 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001317 APInt TruncMask = NewMask;
1318 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1319 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001320 KnownZero, KnownOne, TLO, Depth+1))
1321 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001322 KnownZero.trunc(BitWidth);
1323 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001324
1325 // If the input is only used by this truncate, see if we can shrink it based
1326 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001327 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001328 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001329 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001330 switch (In.getOpcode()) {
1331 default: break;
1332 case ISD::SRL:
1333 // Shrink SRL by a constant if none of the high bits shifted in are
1334 // demanded.
1335 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001336 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1337 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001338 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001339 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001340
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001341 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001342 // None of the shifted in bits are needed. Add a truncate of the
1343 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001344 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001345 Op.getValueType(),
1346 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001347 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1348 Op.getValueType(),
1349 NewTrunc,
1350 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001351 }
1352 }
1353 break;
1354 }
1355 }
1356
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001357 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001358 break;
1359 }
Chris Lattnerec665152006-02-26 23:36:02 +00001360 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001361 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001362 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001363 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001364 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001365 KnownZero, KnownOne, TLO, Depth+1))
1366 return true;
1367 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001368 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001369 break;
1370 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001371 case ISD::BIT_CONVERT:
1372#if 0
1373 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1374 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001375 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001376 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1377 !MVT::isVector(Op.getOperand(0).getValueType())) {
1378 // Only do this xform if FGETSIGN is valid or if before legalize.
1379 if (!TLO.AfterLegalize ||
1380 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1381 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1382 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001383 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001384 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001385 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001386 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001387 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1388 Sign, ShAmt));
1389 }
1390 }
1391#endif
1392 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001393 case ISD::ADD:
1394 case ISD::MUL:
1395 case ISD::SUB: {
1396 // Add, Sub, and Mul don't demand any bits in positions beyond that
1397 // of the highest bit demanded of them.
1398 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1399 BitWidth - NewMask.countLeadingZeros());
1400 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1401 KnownOne2, TLO, Depth+1))
1402 return true;
1403 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1404 KnownOne2, TLO, Depth+1))
1405 return true;
1406 // See if the operation should be performed at a smaller bit width.
1407 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1408 return true;
1409 }
1410 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001411 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001412 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001413 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001414 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001415 }
Chris Lattnerec665152006-02-26 23:36:02 +00001416
1417 // If we know the value of all of the demanded bits, return this as a
1418 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001419 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001420 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1421
Nate Begeman368e18d2006-02-16 21:11:51 +00001422 return false;
1423}
1424
Nate Begeman368e18d2006-02-16 21:11:51 +00001425/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1426/// in Mask are known to be either zero or one and return them in the
1427/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001428void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001429 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001430 APInt &KnownZero,
1431 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001432 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001433 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001434 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1435 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1436 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1437 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001438 "Should use MaskedValueIsZero if you don't know whether Op"
1439 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001440 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001441}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001442
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001443/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1444/// targets that want to expose additional information about sign bits to the
1445/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001446unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001447 unsigned Depth) const {
1448 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1449 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1450 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1451 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1452 "Should use ComputeNumSignBits if you don't know whether Op"
1453 " is a target node!");
1454 return 1;
1455}
1456
Dan Gohman97d11632009-02-15 23:59:32 +00001457/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1458/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1459/// determine which bit is set.
1460///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001461static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001462 // A left-shift of a constant one will have exactly one bit set, because
1463 // shifting the bit off the end is undefined.
1464 if (Val.getOpcode() == ISD::SHL)
1465 if (ConstantSDNode *C =
1466 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1467 if (C->getAPIntValue() == 1)
1468 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001469
Dan Gohman97d11632009-02-15 23:59:32 +00001470 // Similarly, a right-shift of a constant sign-bit will have exactly
1471 // one bit set.
1472 if (Val.getOpcode() == ISD::SRL)
1473 if (ConstantSDNode *C =
1474 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1475 if (C->getAPIntValue().isSignBit())
1476 return true;
1477
1478 // More could be done here, though the above checks are enough
1479 // to handle some common cases.
1480
1481 // Fall back to ComputeMaskedBits to catch other known cases.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001482 MVT OpVT = Val.getValueType();
1483 unsigned BitWidth = OpVT.getSizeInBits();
1484 APInt Mask = APInt::getAllOnesValue(BitWidth);
1485 APInt KnownZero, KnownOne;
1486 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001487 return (KnownZero.countPopulation() == BitWidth - 1) &&
1488 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001489}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001490
Evan Chengfa1eb272007-02-08 22:13:59 +00001491/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001492/// and cc. If it is unable to simplify it, return a null SDValue.
1493SDValue
1494TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001495 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001496 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001497 SelectionDAG &DAG = DCI.DAG;
1498
1499 // These setcc operations always fold.
1500 switch (Cond) {
1501 default: break;
1502 case ISD::SETFALSE:
1503 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1504 case ISD::SETTRUE:
1505 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1506 }
1507
Gabor Greifba36cb52008-08-28 21:40:38 +00001508 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001509 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001510 if (isa<ConstantSDNode>(N0.getNode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001511 return DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Evan Chengfa1eb272007-02-08 22:13:59 +00001512 } else {
1513 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1514 // equality comparison, then we're just comparing whether X itself is
1515 // zero.
1516 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1517 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1518 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001519 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001520 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001521 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001522 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1523 // (srl (ctlz x), 5) == 0 -> X != 0
1524 // (srl (ctlz x), 5) != 1 -> X != 0
1525 Cond = ISD::SETNE;
1526 } else {
1527 // (srl (ctlz x), 5) != 0 -> X == 0
1528 // (srl (ctlz x), 5) == 1 -> X == 0
1529 Cond = ISD::SETEQ;
1530 }
Dan Gohman475871a2008-07-27 21:46:04 +00001531 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001532 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001533 Zero, Cond);
1534 }
1535 }
Dale Johannesen89217a62008-11-07 01:28:02 +00001536
1537 // If the LHS is '(and load, const)', the RHS is 0,
1538 // the test is for equality or unsigned, and all 1 bits of the const are
1539 // in the same partial word, see if we can shorten the load.
1540 if (DCI.isBeforeLegalize() &&
1541 N0.getOpcode() == ISD::AND && C1 == 0 &&
Dan Gohmanf50c7982009-04-03 20:11:30 +00001542 N0.getNode()->hasOneUse() &&
Dale Johannesen89217a62008-11-07 01:28:02 +00001543 isa<LoadSDNode>(N0.getOperand(0)) &&
1544 N0.getOperand(0).getNode()->hasOneUse() &&
1545 isa<ConstantSDNode>(N0.getOperand(1))) {
1546 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001547 uint64_t bestMask = 0;
Dale Johannesen89217a62008-11-07 01:28:02 +00001548 unsigned bestWidth = 0, bestOffset = 0;
Chris Lattner672452d2009-04-29 03:45:07 +00001549 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1550 // FIXME: This uses getZExtValue() below so it only works on i64 and
1551 // below.
1552 N0.getValueType().getSizeInBits() <= 64) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001553 unsigned origWidth = N0.getValueType().getSizeInBits();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001554 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1555 // 8 bits, but have to be careful...
1556 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1557 origWidth = Lod->getMemoryVT().getSizeInBits();
Chris Lattner672452d2009-04-29 03:45:07 +00001558 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001559 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1560 uint64_t newMask = (1ULL << width) - 1;
1561 for (unsigned offset=0; offset<origWidth/width; offset++) {
Chris Lattner672452d2009-04-29 03:45:07 +00001562 if ((newMask & Mask) == Mask) {
Dale Johannesenb514ac92008-11-08 00:01:16 +00001563 if (!TD->isLittleEndian())
1564 bestOffset = (origWidth/width - offset - 1) * (width/8);
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001565 else
Dale Johannesenb514ac92008-11-08 00:01:16 +00001566 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesencbf7cf52008-11-12 02:00:35 +00001567 bestMask = Mask >> (offset * (width/8) * 8);
Dale Johannesen89217a62008-11-07 01:28:02 +00001568 bestWidth = width;
1569 break;
1570 }
1571 newMask = newMask << width;
1572 }
1573 }
1574 }
1575 if (bestWidth) {
1576 MVT newVT = MVT::getIntegerVT(bestWidth);
1577 if (newVT.isRound()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001578 MVT PtrType = Lod->getOperand(1).getValueType();
1579 SDValue Ptr = Lod->getBasePtr();
1580 if (bestOffset != 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001581 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Dale Johannesen89217a62008-11-07 01:28:02 +00001582 DAG.getConstant(bestOffset, PtrType));
1583 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001584 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Dale Johannesen89217a62008-11-07 01:28:02 +00001585 Lod->getSrcValue(),
1586 Lod->getSrcValueOffset() + bestOffset,
1587 false, NewAlign);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001588 return DAG.getSetCC(dl, VT,
1589 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Dale Johannesen89217a62008-11-07 01:28:02 +00001590 DAG.getConstant(bestMask, newVT)),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001591 DAG.getConstant(0LL, newVT), Cond);
Dale Johannesen89217a62008-11-07 01:28:02 +00001592 }
1593 }
1594 }
Bill Wendlingd0ab34b2008-11-10 21:22:06 +00001595
Evan Chengfa1eb272007-02-08 22:13:59 +00001596 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1597 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001598 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001599
1600 // If the comparison constant has bits in the upper part, the
1601 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001602 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1603 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001604 switch (Cond) {
1605 case ISD::SETUGT:
1606 case ISD::SETUGE:
1607 case ISD::SETEQ: return DAG.getConstant(0, VT);
1608 case ISD::SETULT:
1609 case ISD::SETULE:
1610 case ISD::SETNE: return DAG.getConstant(1, VT);
1611 case ISD::SETGT:
1612 case ISD::SETGE:
1613 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001614 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001615 case ISD::SETLT:
1616 case ISD::SETLE:
1617 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001618 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001619 default:
1620 break;
1621 }
1622 }
1623
1624 // Otherwise, we can perform the comparison with the low bits.
1625 switch (Cond) {
1626 case ISD::SETEQ:
1627 case ISD::SETNE:
1628 case ISD::SETUGT:
1629 case ISD::SETUGE:
1630 case ISD::SETULT:
1631 case ISD::SETULE:
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001632 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001633 DAG.getConstant(APInt(C1).trunc(InSize),
1634 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001635 Cond);
1636 default:
1637 break; // todo, be more careful with signed comparisons
1638 }
1639 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1640 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001641 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1642 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1643 MVT ExtDstTy = N0.getValueType();
1644 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001645
1646 // If the extended part has any inconsistent bits, it cannot ever
1647 // compare equal. In other words, they have to be all ones or all
1648 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001649 APInt ExtBits =
1650 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001651 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1652 return DAG.getConstant(Cond == ISD::SETNE, VT);
1653
Dan Gohman475871a2008-07-27 21:46:04 +00001654 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001655 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001656 if (Op0Ty == ExtSrcTy) {
1657 ZextOp = N0.getOperand(0);
1658 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001659 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001660 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001661 DAG.getConstant(Imm, Op0Ty));
1662 }
1663 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001664 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001665 // Otherwise, make this a use of a zext.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001666 return DAG.getSetCC(dl, VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001667 DAG.getConstant(C1 & APInt::getLowBitsSet(
1668 ExtDstTyBits,
1669 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001670 ExtDstTy),
1671 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001672 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001673 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1674
1675 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1676 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001677 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001678 if (TrueWhenTrue)
1679 return N0;
1680
1681 // Invert the condition.
1682 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1683 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001684 N0.getOperand(0).getValueType().isInteger());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001685 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001686 }
1687
1688 if ((N0.getOpcode() == ISD::XOR ||
1689 (N0.getOpcode() == ISD::AND &&
1690 N0.getOperand(0).getOpcode() == ISD::XOR &&
1691 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1692 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001693 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001694 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1695 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001696 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001697 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001698 APInt::getHighBitsSet(BitWidth,
1699 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001700 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001701 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001702 if (N0.getOpcode() == ISD::XOR)
1703 Val = N0.getOperand(0);
1704 else {
1705 assert(N0.getOpcode() == ISD::AND &&
1706 N0.getOperand(0).getOpcode() == ISD::XOR);
1707 // ((X^1)&1)^1 -> X & 1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001708 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001709 N0.getOperand(0).getOperand(0),
1710 N0.getOperand(1));
1711 }
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001712 return DAG.getSetCC(dl, VT, Val, N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001713 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1714 }
1715 }
1716 }
1717
Dan Gohman3370dd72008-03-03 22:37:52 +00001718 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001719 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001720 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001721 MinVal = APInt::getSignedMinValue(OperandBitSize);
1722 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001723 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001724 MinVal = APInt::getMinValue(OperandBitSize);
1725 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001726 }
1727
1728 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1729 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1730 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001731 // X >= C0 --> X > (C0-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001732 return DAG.getSetCC(dl, VT, N0,
1733 DAG.getConstant(C1-1, N1.getValueType()),
1734 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001735 }
1736
1737 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1738 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001739 // X <= C0 --> X < (C0+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001740 return DAG.getSetCC(dl, VT, N0,
1741 DAG.getConstant(C1+1, N1.getValueType()),
1742 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001743 }
1744
1745 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1746 return DAG.getConstant(0, VT); // X < MIN --> false
1747 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1748 return DAG.getConstant(1, VT); // X >= MIN --> true
1749 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1750 return DAG.getConstant(0, VT); // X > MAX --> false
1751 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1752 return DAG.getConstant(1, VT); // X <= MAX --> true
1753
1754 // Canonicalize setgt X, Min --> setne X, Min
1755 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001756 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001757 // Canonicalize setlt X, Max --> setne X, Max
1758 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001759 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001760
1761 // If we have setult X, 1, turn it into seteq X, 0
1762 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001763 return DAG.getSetCC(dl, VT, N0,
1764 DAG.getConstant(MinVal, N0.getValueType()),
1765 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001766 // If we have setugt X, Max-1, turn it into seteq X, Max
1767 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001768 return DAG.getSetCC(dl, VT, N0,
1769 DAG.getConstant(MaxVal, N0.getValueType()),
1770 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001771
1772 // If we have "setcc X, C0", check to see if we can shrink the immediate
1773 // by changing cc.
1774
1775 // SETUGT X, SINTMAX -> SETLT X, 0
Eli Friedman86f874d2008-11-30 04:59:26 +00001776 if (Cond == ISD::SETUGT &&
1777 C1 == APInt::getSignedMaxValue(OperandBitSize))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001778 return DAG.getSetCC(dl, VT, N0,
1779 DAG.getConstant(0, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001780 ISD::SETLT);
1781
Eli Friedman86f874d2008-11-30 04:59:26 +00001782 // SETULT X, SINTMIN -> SETGT X, -1
1783 if (Cond == ISD::SETULT &&
1784 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1785 SDValue ConstMinusOne =
1786 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1787 N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001788 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
Eli Friedman86f874d2008-11-30 04:59:26 +00001789 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001790
1791 // Fold bit comparisons when we can.
1792 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1793 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1794 if (ConstantSDNode *AndRHS =
1795 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Duncan Sands92abc622009-01-31 15:50:11 +00001796 MVT ShiftTy = DCI.isBeforeLegalize() ?
1797 getPointerTy() : getShiftAmountTy();
Evan Chengfa1eb272007-02-08 22:13:59 +00001798 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1799 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001800 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001801 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001802 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1803 ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001804 }
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001805 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001806 // (X & 8) == 8 --> (X & 8) >> 3
1807 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001808 if (C1.isPowerOf2()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001809 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001810 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001811 }
1812 }
1813 }
1814 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001815 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001816 // Ensure that the constant occurs on the RHS.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001817 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Evan Chengfa1eb272007-02-08 22:13:59 +00001818 }
1819
Gabor Greifba36cb52008-08-28 21:40:38 +00001820 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001821 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001822 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001823 if (O.getNode()) return O;
1824 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001825 // If the RHS of an FP comparison is a constant, simplify it away in
1826 // some cases.
1827 if (CFP->getValueAPF().isNaN()) {
1828 // If an operand is known to be a nan, we can fold it.
1829 switch (ISD::getUnorderedFlavor(Cond)) {
1830 default: assert(0 && "Unknown flavor!");
1831 case 0: // Known false.
1832 return DAG.getConstant(0, VT);
1833 case 1: // Known true.
1834 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001835 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001836 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001837 }
1838 }
1839
1840 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1841 // constant if knowing that the operand is non-nan is enough. We prefer to
1842 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1843 // materialize 0.0.
1844 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001845 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001846 }
1847
1848 if (N0 == N1) {
1849 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001850 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001851 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1852 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1853 if (UOF == 2) // FP operators that are undefined on NaNs.
1854 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1855 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1856 return DAG.getConstant(UOF, VT);
1857 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1858 // if it is not already.
1859 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1860 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001861 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001862 }
1863
1864 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001865 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001866 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1867 N0.getOpcode() == ISD::XOR) {
1868 // Simplify (X+Y) == (X+Z) --> Y == Z
1869 if (N0.getOpcode() == N1.getOpcode()) {
1870 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001871 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001872 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001873 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001874 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1875 // If X op Y == Y op X, try other combinations.
1876 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001877 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1878 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001879 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001880 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1881 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001882 }
1883 }
1884
1885 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1886 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1887 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001888 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001889 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001890 DAG.getConstant(RHSC->getAPIntValue()-
1891 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001892 N0.getValueType()), Cond);
1893 }
1894
1895 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1896 if (N0.getOpcode() == ISD::XOR)
1897 // If we know that all of the inverted bits are zero, don't bother
1898 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001899 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1900 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001901 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001902 DAG.getConstant(LHSR->getAPIntValue() ^
1903 RHSC->getAPIntValue(),
1904 N0.getValueType()),
1905 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001906 }
1907
1908 // Turn (C1-X) == C2 --> X == C1-C2
1909 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001910 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001911 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001912 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001913 DAG.getConstant(SUBC->getAPIntValue() -
1914 RHSC->getAPIntValue(),
1915 N0.getValueType()),
1916 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001917 }
1918 }
1919 }
1920
1921 // Simplify (X+Z) == X --> Z == 0
1922 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001923 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001924 DAG.getConstant(0, N0.getValueType()), Cond);
1925 if (N0.getOperand(1) == N1) {
1926 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001927 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001928 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001929 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001930 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1931 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001932 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001933 N1,
1934 DAG.getConstant(1, getShiftAmountTy()));
1935 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001936 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001937 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001938 }
1939 }
1940 }
1941
1942 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1943 N1.getOpcode() == ISD::XOR) {
1944 // Simplify X == (X+Z) --> Z == 0
1945 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001946 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001947 DAG.getConstant(0, N1.getValueType()), Cond);
1948 } else if (N1.getOperand(1) == N0) {
1949 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001950 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001951 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001952 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001953 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1954 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001955 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001956 DAG.getConstant(1, getShiftAmountTy()));
1957 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001958 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001959 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001960 }
1961 }
1962 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001963
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001964 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001965 // Note that where y is variable and is known to have at most
1966 // one bit set (for example, if it is z&1) we cannot do this;
1967 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001968 if (N0.getOpcode() == ISD::AND)
1969 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001970 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001971 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1972 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001973 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001974 }
1975 }
1976 if (N1.getOpcode() == ISD::AND)
1977 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001978 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001979 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1980 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001981 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001982 }
1983 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001984 }
1985
1986 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00001988 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1989 switch (Cond) {
1990 default: assert(0 && "Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001991 case ISD::SETEQ: // X == Y -> ~(X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001992 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1993 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001994 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001995 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001996 break;
1997 case ISD::SETNE: // X != Y --> (X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001998 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001999 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002000 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2001 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002002 Temp = DAG.getNOT(dl, N0, MVT::i1);
Dale Johannesende064702009-02-06 21:50:26 +00002003 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002004 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002005 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002006 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002007 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2008 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002009 Temp = DAG.getNOT(dl, N1, MVT::i1);
2010 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002011 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002012 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002013 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002014 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2015 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002016 Temp = DAG.getNOT(dl, N0, MVT::i1);
2017 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002018 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002019 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002020 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002021 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2022 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002023 Temp = DAG.getNOT(dl, N1, MVT::i1);
2024 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002025 break;
2026 }
2027 if (VT != MVT::i1) {
2028 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002029 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002030 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002031 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002032 }
2033 return N0;
2034 }
2035
2036 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002037 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002038}
2039
Evan Chengad4196b2008-05-12 19:56:52 +00002040/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2041/// node is a GlobalAddress + offset.
2042bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2043 int64_t &Offset) const {
2044 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002045 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2046 GA = GASD->getGlobal();
2047 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002048 return true;
2049 }
2050
2051 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002052 SDValue N1 = N->getOperand(0);
2053 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002054 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002055 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2056 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002057 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002058 return true;
2059 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002060 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002061 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2062 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002063 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002064 return true;
2065 }
2066 }
2067 }
2068 return false;
2069}
2070
2071
2072/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
2073/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
2074/// location that the 'Base' load is loading from.
2075bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
2076 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002077 const MachineFrameInfo *MFI) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002078 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengad4196b2008-05-12 19:56:52 +00002079 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002080 MVT VT = LD->getValueType(0);
2081 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002082 return false;
2083
Dan Gohman475871a2008-07-27 21:46:04 +00002084 SDValue Loc = LD->getOperand(1);
2085 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002086 if (Loc.getOpcode() == ISD::FrameIndex) {
2087 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2088 return false;
2089 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2090 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2091 int FS = MFI->getObjectSize(FI);
2092 int BFS = MFI->getObjectSize(BFI);
2093 if (FS != BFS || FS != (int)Bytes) return false;
2094 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2095 }
2096
2097 GlobalValue *GV1 = NULL;
2098 GlobalValue *GV2 = NULL;
2099 int64_t Offset1 = 0;
2100 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002101 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2102 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002103 if (isGA1 && isGA2 && GV1 == GV2)
2104 return Offset1 == (Offset2 + Dist*Bytes);
2105 return false;
2106}
2107
2108
Dan Gohman475871a2008-07-27 21:46:04 +00002109SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002110PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2111 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002112 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002113}
2114
Chris Lattnereb8146b2006-02-04 02:13:02 +00002115//===----------------------------------------------------------------------===//
2116// Inline Assembler Implementation Methods
2117//===----------------------------------------------------------------------===//
2118
Chris Lattner4376fea2008-04-27 00:09:47 +00002119
Chris Lattnereb8146b2006-02-04 02:13:02 +00002120TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002121TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002122 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002123 if (Constraint.size() == 1) {
2124 switch (Constraint[0]) {
2125 default: break;
2126 case 'r': return C_RegisterClass;
2127 case 'm': // memory
2128 case 'o': // offsetable
2129 case 'V': // not offsetable
2130 return C_Memory;
2131 case 'i': // Simple Integer or Relocatable Constant
2132 case 'n': // Simple Integer
2133 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002134 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002135 case 'I': // Target registers.
2136 case 'J':
2137 case 'K':
2138 case 'L':
2139 case 'M':
2140 case 'N':
2141 case 'O':
2142 case 'P':
2143 return C_Other;
2144 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002145 }
Chris Lattner065421f2007-03-25 02:18:14 +00002146
2147 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2148 Constraint[Constraint.size()-1] == '}')
2149 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002150 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002151}
2152
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002153/// LowerXConstraint - try to replace an X constraint, which matches anything,
2154/// with another that has more specific requirements based on the type of the
2155/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002156const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
2157 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002158 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002159 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002160 return "f"; // works for many targets
2161 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002162}
2163
Chris Lattner48884cd2007-08-25 00:47:38 +00002164/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2165/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002166void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002167 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002168 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002169 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002170 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002171 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002172 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002173 case 'X': // Allows any operand; labels (basic block) use this.
2174 if (Op.getOpcode() == ISD::BasicBlock) {
2175 Ops.push_back(Op);
2176 return;
2177 }
2178 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002179 case 'i': // Simple Integer or Relocatable Constant
2180 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002181 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002182 // These operands are interested in values of the form (GV+C), where C may
2183 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2184 // is possible and fine if either GV or C are missing.
2185 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2186 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2187
2188 // If we have "(add GV, C)", pull out GV/C
2189 if (Op.getOpcode() == ISD::ADD) {
2190 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2191 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2192 if (C == 0 || GA == 0) {
2193 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2194 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2195 }
2196 if (C == 0 || GA == 0)
2197 C = 0, GA = 0;
2198 }
2199
2200 // If we find a valid operand, map to the TargetXXX version so that the
2201 // value itself doesn't get selected.
2202 if (GA) { // Either &GV or &GV+C
2203 if (ConstraintLetter != 'n') {
2204 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002205 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002206 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2207 Op.getValueType(), Offs));
2208 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002209 }
2210 }
2211 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002212 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002213 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002214 // gcc prints these as sign extended. Sign extend value to 64 bits
2215 // now; without this it would get ZExt'd later in
2216 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2217 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
2218 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002219 return;
2220 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002221 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002222 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002223 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002224 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002225}
2226
Chris Lattner4ccb0702006-01-26 20:37:03 +00002227std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002228getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002229 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002230 return std::vector<unsigned>();
2231}
2232
2233
2234std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002235getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002236 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002237 if (Constraint[0] != '{')
2238 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002239 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2240
2241 // Remove the braces from around the name.
2242 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002243
2244 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002245 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2246 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002247 E = RI->regclass_end(); RCI != E; ++RCI) {
2248 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002249
2250 // If none of the the value types for this register class are valid, we
2251 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2252 bool isLegal = false;
2253 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2254 I != E; ++I) {
2255 if (isTypeLegal(*I)) {
2256 isLegal = true;
2257 break;
2258 }
2259 }
2260
2261 if (!isLegal) continue;
2262
Chris Lattner1efa40f2006-02-22 00:56:39 +00002263 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2264 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002265 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002266 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002267 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002268 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002269
Chris Lattner1efa40f2006-02-22 00:56:39 +00002270 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002271}
Evan Cheng30b37b52006-03-13 23:18:16 +00002272
2273//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002274// Constraint Selection.
2275
Chris Lattner6bdcda32008-10-17 16:47:46 +00002276/// isMatchingInputConstraint - Return true of this is an input operand that is
2277/// a matching constraint like "4".
2278bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002279 assert(!ConstraintCode.empty() && "No known constraint!");
2280 return isdigit(ConstraintCode[0]);
2281}
2282
2283/// getMatchedOperand - If this is an input matching constraint, this method
2284/// returns the output operand it matches.
2285unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2286 assert(!ConstraintCode.empty() && "No known constraint!");
2287 return atoi(ConstraintCode.c_str());
2288}
2289
2290
Chris Lattner4376fea2008-04-27 00:09:47 +00002291/// getConstraintGenerality - Return an integer indicating how general CT
2292/// is.
2293static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2294 switch (CT) {
2295 default: assert(0 && "Unknown constraint type!");
2296 case TargetLowering::C_Other:
2297 case TargetLowering::C_Unknown:
2298 return 0;
2299 case TargetLowering::C_Register:
2300 return 1;
2301 case TargetLowering::C_RegisterClass:
2302 return 2;
2303 case TargetLowering::C_Memory:
2304 return 3;
2305 }
2306}
2307
2308/// ChooseConstraint - If there are multiple different constraints that we
2309/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002310/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002311/// Other -> immediates and magic values
2312/// Register -> one specific register
2313/// RegisterClass -> a group of regs
2314/// Memory -> memory
2315/// Ideally, we would pick the most specific constraint possible: if we have
2316/// something that fits into a register, we would pick it. The problem here
2317/// is that if we have something that could either be in a register or in
2318/// memory that use of the register could cause selection of *other*
2319/// operands to fail: they might only succeed if we pick memory. Because of
2320/// this the heuristic we use is:
2321///
2322/// 1) If there is an 'other' constraint, and if the operand is valid for
2323/// that constraint, use it. This makes us take advantage of 'i'
2324/// constraints when available.
2325/// 2) Otherwise, pick the most general constraint present. This prefers
2326/// 'm' over 'r', for example.
2327///
2328static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002329 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002330 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002331 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2332 unsigned BestIdx = 0;
2333 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2334 int BestGenerality = -1;
2335
2336 // Loop over the options, keeping track of the most general one.
2337 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2338 TargetLowering::ConstraintType CType =
2339 TLI.getConstraintType(OpInfo.Codes[i]);
2340
Chris Lattner5a096902008-04-27 00:37:18 +00002341 // If this is an 'other' constraint, see if the operand is valid for it.
2342 // For example, on X86 we might have an 'rI' constraint. If the operand
2343 // is an integer in the range [0..31] we want to use I (saving a load
2344 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002345 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002346 assert(OpInfo.Codes[i].size() == 1 &&
2347 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002348 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002349 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002350 ResultOps, *DAG);
2351 if (!ResultOps.empty()) {
2352 BestType = CType;
2353 BestIdx = i;
2354 break;
2355 }
2356 }
2357
Chris Lattner4376fea2008-04-27 00:09:47 +00002358 // This constraint letter is more general than the previous one, use it.
2359 int Generality = getConstraintGenerality(CType);
2360 if (Generality > BestGenerality) {
2361 BestType = CType;
2362 BestIdx = i;
2363 BestGenerality = Generality;
2364 }
2365 }
2366
2367 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2368 OpInfo.ConstraintType = BestType;
2369}
2370
2371/// ComputeConstraintToUse - Determines the constraint code and constraint
2372/// type to use for the specific AsmOperandInfo, setting
2373/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002374void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002375 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002376 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002377 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002378 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2379
2380 // Single-letter constraints ('r') are very common.
2381 if (OpInfo.Codes.size() == 1) {
2382 OpInfo.ConstraintCode = OpInfo.Codes[0];
2383 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2384 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002385 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002386 }
2387
2388 // 'X' matches anything.
2389 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2390 // Labels and constants are handled elsewhere ('X' is the only thing
2391 // that matches labels).
2392 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2393 isa<ConstantInt>(OpInfo.CallOperandVal))
2394 return;
2395
2396 // Otherwise, try to resolve it to something we know about by looking at
2397 // the actual operand type.
2398 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2399 OpInfo.ConstraintCode = Repl;
2400 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2401 }
2402 }
2403}
2404
2405//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002406// Loop Strength Reduction hooks
2407//===----------------------------------------------------------------------===//
2408
Chris Lattner1436bb62007-03-30 23:14:50 +00002409/// isLegalAddressingMode - Return true if the addressing mode represented
2410/// by AM is legal for this target, for a load/store of the specified type.
2411bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2412 const Type *Ty) const {
2413 // The default implementation of this implements a conservative RISCy, r+r and
2414 // r+i addr mode.
2415
2416 // Allows a sign-extended 16-bit immediate field.
2417 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2418 return false;
2419
2420 // No global is ever allowed as a base.
2421 if (AM.BaseGV)
2422 return false;
2423
2424 // Only support r+r,
2425 switch (AM.Scale) {
2426 case 0: // "r+i" or just "i", depending on HasBaseReg.
2427 break;
2428 case 1:
2429 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2430 return false;
2431 // Otherwise we have r+r or r+i.
2432 break;
2433 case 2:
2434 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2435 return false;
2436 // Allow 2*r as r+r.
2437 break;
2438 }
2439
2440 return true;
2441}
2442
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002443/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2444/// return a DAG expression to select that will generate the same value by
2445/// multiplying by a magic number. See:
2446/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002447SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2448 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002449 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002450 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002451
2452 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002453 // FIXME: We should be more aggressive here.
2454 if (!isTypeLegal(VT))
2455 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002456
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002457 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002458 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002459
2460 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002461 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002462 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002463 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002464 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002465 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002466 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002467 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002468 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002470 else
Dan Gohman475871a2008-07-27 21:46:04 +00002471 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002472 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002473 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002474 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002475 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002476 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002477 }
2478 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002479 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002480 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002481 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002482 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002483 }
2484 // Shift right algebraic if shift value is nonzero
2485 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002486 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002487 DAG.getConstant(magics.s, getShiftAmountTy()));
2488 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002489 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002490 }
2491 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002492 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002493 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002494 getShiftAmountTy()));
2495 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002496 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002497 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002498}
2499
2500/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2501/// return a DAG expression to select that will generate the same value by
2502/// multiplying by a magic number. See:
2503/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002504SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2505 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002506 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002507 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002508
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002509 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002510 // FIXME: We should be more aggressive here.
2511 if (!isTypeLegal(VT))
2512 return SDValue();
2513
2514 // FIXME: We should use a narrower constant when the upper
2515 // bits are known to be zero.
2516 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002517 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002518
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002519 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002520 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002521 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002522 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002523 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002524 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002525 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002526 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002527 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002528 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002529 else
Dan Gohman475871a2008-07-27 21:46:04 +00002530 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002531 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002532 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002533
2534 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002535 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2536 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002537 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002538 DAG.getConstant(magics.s, getShiftAmountTy()));
2539 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002540 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002541 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002542 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002543 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002544 DAG.getConstant(1, getShiftAmountTy()));
2545 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002546 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002547 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002548 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002549 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002550 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002551 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2552 }
2553}
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002554
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002555/// IgnoreHarmlessInstructions - Ignore instructions between a CALL and RET
2556/// node that don't prevent tail call optimization.
2557static SDValue IgnoreHarmlessInstructions(SDValue node) {
2558 // Found call return.
2559 if (node.getOpcode() == ISD::CALL) return node;
2560 // Ignore MERGE_VALUES. Will have at least one operand.
2561 if (node.getOpcode() == ISD::MERGE_VALUES)
2562 return IgnoreHarmlessInstructions(node.getOperand(0));
2563 // Ignore ANY_EXTEND node.
2564 if (node.getOpcode() == ISD::ANY_EXTEND)
2565 return IgnoreHarmlessInstructions(node.getOperand(0));
2566 if (node.getOpcode() == ISD::TRUNCATE)
2567 return IgnoreHarmlessInstructions(node.getOperand(0));
2568 // Any other node type.
2569 return node;
2570}
2571
2572bool TargetLowering::CheckTailCallReturnConstraints(CallSDNode *TheCall,
2573 SDValue Ret) {
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002574 unsigned NumOps = Ret.getNumOperands();
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002575 // ISD::CALL results:(value0, ..., valuen, chain)
2576 // ISD::RET operands:(chain, value0, flag0, ..., valuen, flagn)
2577 // Value return:
2578 // Check that operand of the RET node sources from the CALL node. The RET node
2579 // has at least two operands. Operand 0 holds the chain. Operand 1 holds the
2580 // value.
2581 if (NumOps > 1 &&
2582 IgnoreHarmlessInstructions(Ret.getOperand(1)) == SDValue(TheCall,0))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002583 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002584 // void return: The RET node has the chain result value of the CALL node as
2585 // input.
2586 if (NumOps == 1 &&
2587 Ret.getOperand(0) == SDValue(TheCall, TheCall->getNumValues()-1))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002588 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002589
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002590 return false;
2591}