blob: 512eeef3834036bb684e39cd03781d70b95cf25d [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka2b861be2012-10-19 21:47:33 +000040STATISTIC(NumTailCalls, "Number of tail calls");
41
42static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000043LargeGOT("mxgot", cl::Hidden,
44 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
45
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000046static const uint16_t O32IntRegs[4] = {
47 Mips::A0, Mips::A1, Mips::A2, Mips::A3
48};
49
50static const uint16_t Mips64IntRegs[8] = {
51 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
52 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
53};
54
55static const uint16_t Mips64DPRegs[8] = {
56 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
57 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
58};
59
Jia Liubb481f82012-02-28 07:46:26 +000060// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000061// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000062// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000063static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000064 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000065 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000066
Akira Hatanakad6bc5232011-12-05 21:26:34 +000067 Size = CountPopulation_64(I);
68 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000069 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000070}
71
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000072SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000073 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
74 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
75}
76
Akira Hatanaka6b28b802012-11-21 20:26:38 +000077static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
78 EVT Ty = Op.getValueType();
79
80 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
81 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
82 Flag);
83 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
84 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
85 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
86 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
87 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
88 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
89 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
90 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
91 N->getOffset(), Flag);
92
93 llvm_unreachable("Unexpected node type.");
94 return SDValue();
95}
96
97static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
98 DebugLoc DL = Op.getDebugLoc();
99 EVT Ty = Op.getValueType();
100 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
101 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
102 return DAG.getNode(ISD::ADD, DL, Ty,
103 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
104 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
105}
106
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000107SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
108 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000109 DebugLoc DL = Op.getDebugLoc();
110 EVT Ty = Op.getValueType();
111 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000112 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000113 getTargetNode(Op, DAG, GOTFlag));
114 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
115 MachinePointerInfo::getGOT(), false, false, false,
116 0);
117 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
118 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
119 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
120}
121
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000122SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
123 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000124 DebugLoc DL = Op.getDebugLoc();
125 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000126 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000127 getTargetNode(Op, DAG, Flag));
128 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
129 MachinePointerInfo::getGOT(), false, false, false, 0);
130}
131
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000132SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
133 unsigned HiFlag,
134 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000135 DebugLoc DL = Op.getDebugLoc();
136 EVT Ty = Op.getValueType();
137 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000138 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000139 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
140 getTargetNode(Op, DAG, LoFlag));
141 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
142 MachinePointerInfo::getGOT(), false, false, false, 0);
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
146 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000147 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000148 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000149 case MipsISD::Hi: return "MipsISD::Hi";
150 case MipsISD::Lo: return "MipsISD::Lo";
151 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000152 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000153 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000154 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000155 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
156 case MipsISD::FPCmp: return "MipsISD::FPCmp";
157 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
158 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
159 case MipsISD::FPRound: return "MipsISD::FPRound";
Akira Hatanakadd958922013-03-30 01:14:04 +0000160 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
161 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
162 case MipsISD::Mult: return "MipsISD::Mult";
163 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::MAdd: return "MipsISD::MAdd";
165 case MipsISD::MAddu: return "MipsISD::MAddu";
166 case MipsISD::MSub: return "MipsISD::MSub";
167 case MipsISD::MSubu: return "MipsISD::MSubu";
168 case MipsISD::DivRem: return "MipsISD::DivRem";
169 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000170 case MipsISD::DivRem16: return "MipsISD::DivRem16";
171 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000172 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
173 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000174 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000175 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000176 case MipsISD::Ext: return "MipsISD::Ext";
177 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000178 case MipsISD::LWL: return "MipsISD::LWL";
179 case MipsISD::LWR: return "MipsISD::LWR";
180 case MipsISD::SWL: return "MipsISD::SWL";
181 case MipsISD::SWR: return "MipsISD::SWR";
182 case MipsISD::LDL: return "MipsISD::LDL";
183 case MipsISD::LDR: return "MipsISD::LDR";
184 case MipsISD::SDL: return "MipsISD::SDL";
185 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000186 case MipsISD::EXTP: return "MipsISD::EXTP";
187 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
188 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
189 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
190 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
191 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
192 case MipsISD::SHILO: return "MipsISD::SHILO";
193 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
194 case MipsISD::MULT: return "MipsISD::MULT";
195 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000196 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000197 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
198 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
199 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000200 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000201 }
202}
203
204MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000205MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000206 : TargetLowering(TM, new MipsTargetObjectFile()),
207 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000208 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
209 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000210 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000211 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000212 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000213 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000214
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000215 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
217 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
218 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219
Eli Friedman6055a6a2009-07-17 04:07:24 +0000220 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
222 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000223
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000224 // Used by legalize types to correctly generate the setcc result.
225 // Without this, every float setcc comes with a AND/OR with the result,
226 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000227 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000229
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000230 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000231 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000233 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
235 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
236 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
237 setOperationAction(ISD::SELECT, MVT::f32, Custom);
238 setOperationAction(ISD::SELECT, MVT::f64, Custom);
239 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000240 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
241 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000242 setOperationAction(ISD::SETCC, MVT::f32, Custom);
243 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000245 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000246 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
247 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000248
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000249 if (!TM.Options.NoNaNsFPMath) {
250 setOperationAction(ISD::FABS, MVT::f32, Custom);
251 setOperationAction(ISD::FABS, MVT::f64, Custom);
252 }
253
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000254 if (HasMips64) {
255 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
259 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
260 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000261 setOperationAction(ISD::LOAD, MVT::i64, Custom);
262 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000263 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000264
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000265 if (!HasMips64) {
266 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
267 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
269 }
270
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000271 setOperationAction(ISD::ADD, MVT::i32, Custom);
272 if (HasMips64)
273 setOperationAction(ISD::ADD, MVT::i64, Custom);
274
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000275 setOperationAction(ISD::SDIV, MVT::i32, Expand);
276 setOperationAction(ISD::SREM, MVT::i32, Expand);
277 setOperationAction(ISD::UDIV, MVT::i32, Expand);
278 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000279 setOperationAction(ISD::SDIV, MVT::i64, Expand);
280 setOperationAction(ISD::SREM, MVT::i64, Expand);
281 setOperationAction(ISD::UDIV, MVT::i64, Expand);
282 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000283
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000284 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000285 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
286 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
287 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
290 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000291 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
295 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000296 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000298 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000299 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
301 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
302 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000304 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000305 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000307
Akira Hatanaka56633442011-09-20 23:53:09 +0000308 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000309 setOperationAction(ISD::ROTR, MVT::i32, Expand);
310
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000311 if (!Subtarget->hasMips64r2())
312 setOperationAction(ISD::ROTR, MVT::i64, Expand);
313
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000315 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000317 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000318 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
319 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
321 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000322 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FLOG, MVT::f32, Expand);
324 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
325 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
326 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000327 setOperationAction(ISD::FMA, MVT::f32, Expand);
328 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000329 setOperationAction(ISD::FREM, MVT::f32, Expand);
330 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000331
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000332 if (!TM.Options.NoNaNsFPMath) {
333 setOperationAction(ISD::FNEG, MVT::f32, Expand);
334 setOperationAction(ISD::FNEG, MVT::f64, Expand);
335 }
336
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000337 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000338 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000339 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000340 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000341
Akira Hatanaka544cc212013-01-30 00:26:49 +0000342 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
343
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000344 setOperationAction(ISD::VAARG, MVT::Other, Expand);
345 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
346 setOperationAction(ISD::VAEND, MVT::Other, Expand);
347
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000348 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
350 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000351
Jia Liubb481f82012-02-28 07:46:26 +0000352 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
353 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
354 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
355 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000356
Eli Friedman26689ac2011-08-03 21:06:02 +0000357 setInsertFencesForAtomic(true);
358
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000359 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
361 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000362 }
363
Akira Hatanakac79507a2011-12-21 00:20:27 +0000364 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000366 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
367 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000368
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000369 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000371 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
372 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000373
Akira Hatanaka7664f052012-06-02 00:04:42 +0000374 if (HasMips64) {
375 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
376 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
377 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
378 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
379 }
380
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000381 setTargetDAGCombine(ISD::SDIVREM);
382 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000383 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000384 setTargetDAGCombine(ISD::AND);
385 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000386 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000387
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000388 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000389
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000390 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000391
Akira Hatanaka590baca2012-02-02 03:13:40 +0000392 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
393 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000394
Jim Grosbach3450f802013-02-20 21:13:59 +0000395 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000396}
397
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000398const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
399 if (TM.getSubtargetImpl()->inMips16Mode())
400 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000401
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000402 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000403}
404
Duncan Sands28b77e92011-09-06 19:07:46 +0000405EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000406 if (!VT.isVector())
407 return MVT::i32;
408 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000409}
410
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000411static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000412 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000413 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000414 if (DCI.isBeforeLegalizeOps())
415 return SDValue();
416
Akira Hatanakadda4a072011-10-03 21:06:13 +0000417 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000418 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
419 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000420 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
421 MipsISD::DivRemU16;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000422 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000423
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000424 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000425 N->getOperand(0), N->getOperand(1));
426 SDValue InChain = DAG.getEntryNode();
427 SDValue InGlue = DivRem;
428
429 // insert MFLO
430 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000431 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000432 InGlue);
433 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
434 InChain = CopyFromLo.getValue(1);
435 InGlue = CopyFromLo.getValue(2);
436 }
437
438 // insert MFHI
439 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000440 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000441 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000442 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
443 }
444
445 return SDValue();
446}
447
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000448static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000449 switch (CC) {
450 default: llvm_unreachable("Unknown fp condition code!");
451 case ISD::SETEQ:
452 case ISD::SETOEQ: return Mips::FCOND_OEQ;
453 case ISD::SETUNE: return Mips::FCOND_UNE;
454 case ISD::SETLT:
455 case ISD::SETOLT: return Mips::FCOND_OLT;
456 case ISD::SETGT:
457 case ISD::SETOGT: return Mips::FCOND_OGT;
458 case ISD::SETLE:
459 case ISD::SETOLE: return Mips::FCOND_OLE;
460 case ISD::SETGE:
461 case ISD::SETOGE: return Mips::FCOND_OGE;
462 case ISD::SETULT: return Mips::FCOND_ULT;
463 case ISD::SETULE: return Mips::FCOND_ULE;
464 case ISD::SETUGT: return Mips::FCOND_UGT;
465 case ISD::SETUGE: return Mips::FCOND_UGE;
466 case ISD::SETUO: return Mips::FCOND_UN;
467 case ISD::SETO: return Mips::FCOND_OR;
468 case ISD::SETNE:
469 case ISD::SETONE: return Mips::FCOND_ONE;
470 case ISD::SETUEQ: return Mips::FCOND_UEQ;
471 }
472}
473
474
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000475/// This function returns true if the floating point conditional branches and
476/// conditional moves which use condition code CC should be inverted.
477static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000478 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
479 return false;
480
Akira Hatanaka82099682011-12-19 19:52:25 +0000481 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
482 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000483
Akira Hatanaka82099682011-12-19 19:52:25 +0000484 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000485}
486
487// Creates and returns an FPCmp node from a setcc node.
488// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000489static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000490 // must be a SETCC node
491 if (Op.getOpcode() != ISD::SETCC)
492 return Op;
493
494 SDValue LHS = Op.getOperand(0);
495
496 if (!LHS.getValueType().isFloatingPoint())
497 return Op;
498
499 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000500 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000501
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000502 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
503 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000504 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
505
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000506 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000507 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000508}
509
510// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000511static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000512 SDValue False, DebugLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000513 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
514 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000515
516 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
517 True.getValueType(), True, False, Cond);
518}
519
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000520static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000521 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000522 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000523 if (DCI.isBeforeLegalizeOps())
524 return SDValue();
525
526 SDValue SetCC = N->getOperand(0);
527
528 if ((SetCC.getOpcode() != ISD::SETCC) ||
529 !SetCC.getOperand(0).getValueType().isInteger())
530 return SDValue();
531
532 SDValue False = N->getOperand(2);
533 EVT FalseTy = False.getValueType();
534
535 if (!FalseTy.isInteger())
536 return SDValue();
537
538 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
539
540 if (!CN || CN->getZExtValue())
541 return SDValue();
542
543 const DebugLoc DL = N->getDebugLoc();
544 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
545 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000546
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000547 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
548 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000549
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000550 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
551}
552
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000553static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000554 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000555 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000556 // Pattern match EXT.
557 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
558 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000559 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000560 return SDValue();
561
562 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000563 unsigned ShiftRightOpc = ShiftRight.getOpcode();
564
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000565 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000566 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000567 return SDValue();
568
569 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000570 ConstantSDNode *CN;
571 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
572 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000573
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000574 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000575 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000576
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000577 // Op's second operand must be a shifted mask.
578 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000579 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000580 return SDValue();
581
582 // Return if the shifted mask does not start at bit 0 or the sum of its size
583 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000584 EVT ValTy = N->getValueType(0);
585 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000586 return SDValue();
587
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000588 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000589 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000590 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000591}
Jia Liubb481f82012-02-28 07:46:26 +0000592
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000593static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000594 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000595 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000596 // Pattern match INS.
597 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000598 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000599 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000600 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000601 return SDValue();
602
603 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
604 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
605 ConstantSDNode *CN;
606
607 // See if Op's first operand matches (and $src1 , mask0).
608 if (And0.getOpcode() != ISD::AND)
609 return SDValue();
610
611 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000612 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000613 return SDValue();
614
615 // See if Op's second operand matches (and (shl $src, pos), mask1).
616 if (And1.getOpcode() != ISD::AND)
617 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000618
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000619 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000620 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000621 return SDValue();
622
623 // The shift masks must have the same position and size.
624 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
625 return SDValue();
626
627 SDValue Shl = And1.getOperand(0);
628 if (Shl.getOpcode() != ISD::SHL)
629 return SDValue();
630
631 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
632 return SDValue();
633
634 unsigned Shamt = CN->getZExtValue();
635
636 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000637 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000638 EVT ValTy = N->getValueType(0);
639 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000640 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000641
Akira Hatanaka82099682011-12-19 19:52:25 +0000642 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000643 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000644 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645}
Jia Liubb481f82012-02-28 07:46:26 +0000646
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000647static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000648 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000649 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000650 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
651
652 if (DCI.isBeforeLegalizeOps())
653 return SDValue();
654
655 SDValue Add = N->getOperand(1);
656
657 if (Add.getOpcode() != ISD::ADD)
658 return SDValue();
659
660 SDValue Lo = Add.getOperand(1);
661
662 if ((Lo.getOpcode() != MipsISD::Lo) ||
663 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
664 return SDValue();
665
666 EVT ValTy = N->getValueType(0);
667 DebugLoc DL = N->getDebugLoc();
668
669 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
670 Add.getOperand(0));
671 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
672}
673
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000674SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000675 const {
676 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000677 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000678
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000679 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000680 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000681 case ISD::SDIVREM:
682 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000683 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000684 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000685 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000686 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000687 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000688 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000689 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000690 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000691 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000692 }
693
694 return SDValue();
695}
696
Akira Hatanakab430cec2012-09-21 23:58:31 +0000697void
698MipsTargetLowering::LowerOperationWrapper(SDNode *N,
699 SmallVectorImpl<SDValue> &Results,
700 SelectionDAG &DAG) const {
701 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
702
703 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
704 Results.push_back(Res.getValue(I));
705}
706
707void
708MipsTargetLowering::ReplaceNodeResults(SDNode *N,
709 SmallVectorImpl<SDValue> &Results,
710 SelectionDAG &DAG) const {
711 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
712
713 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
714 Results.push_back(Res.getValue(I));
715}
716
Dan Gohman475871a2008-07-27 21:46:04 +0000717SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000718LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000719{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000720 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000721 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000722 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
723 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
724 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
725 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
726 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
727 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
728 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
729 case ISD::SELECT: return lowerSELECT(Op, DAG);
730 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
731 case ISD::SETCC: return lowerSETCC(Op, DAG);
732 case ISD::VASTART: return lowerVASTART(Op, DAG);
733 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
734 case ISD::FABS: return lowerFABS(Op, DAG);
735 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
736 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
737 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
738 case ISD::MEMBARRIER: return lowerMEMBARRIER(Op, DAG);
739 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
740 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
741 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
742 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
743 case ISD::LOAD: return lowerLOAD(Op, DAG);
744 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000745 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000746 }
Dan Gohman475871a2008-07-27 21:46:04 +0000747 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000748}
749
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000750//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000751// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000752//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000753
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000754// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000755// MachineFunction as a live in value. It also creates a corresponding
756// virtual register for it.
757static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000758addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000759{
Chris Lattner84bc5422007-12-31 04:13:23 +0000760 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
761 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000762 return VReg;
763}
764
Akira Hatanaka01f70892012-09-27 02:15:57 +0000765MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000766MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000767 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000768 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000769 default:
770 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000771 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000772 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000773 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000774 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000775 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000776 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000777 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000778 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000779 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000780 case Mips::ATOMIC_LOAD_ADD_I64:
781 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000782 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000783
784 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000785 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000786 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000787 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000788 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000789 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000790 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000791 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000792 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000793 case Mips::ATOMIC_LOAD_AND_I64:
794 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000795 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000796
797 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000798 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000799 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000800 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000801 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000802 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000803 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000804 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000805 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000806 case Mips::ATOMIC_LOAD_OR_I64:
807 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000808 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000809
810 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000811 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000812 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000813 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000814 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000815 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000816 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000817 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000818 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000819 case Mips::ATOMIC_LOAD_XOR_I64:
820 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000821 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000822
823 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000824 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000825 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000826 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000827 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000828 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000831 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000832 case Mips::ATOMIC_LOAD_NAND_I64:
833 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000834 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000835
836 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000837 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000838 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000839 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000840 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000841 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000842 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000844 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000845 case Mips::ATOMIC_LOAD_SUB_I64:
846 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000847 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000848
849 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000850 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000851 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000852 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000853 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000854 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000857 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000858 case Mips::ATOMIC_SWAP_I64:
859 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000860 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861
862 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000863 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000864 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000865 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000866 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000867 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000870 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000871 case Mips::ATOMIC_CMP_SWAP_I64:
872 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000873 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000874 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000875}
876
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
878// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
879MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000880MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000881 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000882 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884
885 MachineFunction *MF = BB->getParent();
886 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000888 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000889 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 unsigned LL, SC, AND, NOR, ZERO, BEQ;
891
892 if (Size == 4) {
893 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
894 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
895 AND = Mips::AND;
896 NOR = Mips::NOR;
897 ZERO = Mips::ZERO;
898 BEQ = Mips::BEQ;
899 }
900 else {
901 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
902 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
903 AND = Mips::AND64;
904 NOR = Mips::NOR64;
905 ZERO = Mips::ZERO_64;
906 BEQ = Mips::BEQ64;
907 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000908
Akira Hatanaka4061da12011-07-19 20:11:17 +0000909 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 unsigned Ptr = MI->getOperand(1).getReg();
911 unsigned Incr = MI->getOperand(2).getReg();
912
Akira Hatanaka4061da12011-07-19 20:11:17 +0000913 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
914 unsigned AndRes = RegInfo.createVirtualRegister(RC);
915 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000916
917 // insert new blocks after the current block
918 const BasicBlock *LLVM_BB = BB->getBasicBlock();
919 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
920 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
921 MachineFunction::iterator It = BB;
922 ++It;
923 MF->insert(It, loopMBB);
924 MF->insert(It, exitMBB);
925
926 // Transfer the remainder of BB and its successor edges to exitMBB.
927 exitMBB->splice(exitMBB->begin(), BB,
928 llvm::next(MachineBasicBlock::iterator(MI)),
929 BB->end());
930 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
931
932 // thisMBB:
933 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000934 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000936 loopMBB->addSuccessor(loopMBB);
937 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938
939 // loopMBB:
940 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000941 // <binop> storeval, oldval, incr
942 // sc success, storeval, 0(ptr)
943 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000945 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000947 // and andres, oldval, incr
948 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000949 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
950 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000951 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000952 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000953 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000955 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000956 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000957 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
958 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959
960 MI->eraseFromParent(); // The instruction is gone now.
961
Akira Hatanaka939ece12011-07-19 03:42:13 +0000962 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963}
964
965MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000966MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000967 MachineBasicBlock *BB,
968 unsigned Size, unsigned BinOpcode,
969 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970 assert((Size == 1 || Size == 2) &&
971 "Unsupported size for EmitAtomicBinaryPartial.");
972
973 MachineFunction *MF = BB->getParent();
974 MachineRegisterInfo &RegInfo = MF->getRegInfo();
975 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
976 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000977 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000978 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
979 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980
981 unsigned Dest = MI->getOperand(0).getReg();
982 unsigned Ptr = MI->getOperand(1).getReg();
983 unsigned Incr = MI->getOperand(2).getReg();
984
Akira Hatanaka4061da12011-07-19 20:11:17 +0000985 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
986 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000987 unsigned Mask = RegInfo.createVirtualRegister(RC);
988 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000989 unsigned NewVal = RegInfo.createVirtualRegister(RC);
990 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000992 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
993 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
994 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
995 unsigned AndRes = RegInfo.createVirtualRegister(RC);
996 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +0000997 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000998 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
999 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1000 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1001 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1002 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003
1004 // insert new blocks after the current block
1005 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1006 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001007 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001008 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1009 MachineFunction::iterator It = BB;
1010 ++It;
1011 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001012 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013 MF->insert(It, exitMBB);
1014
1015 // Transfer the remainder of BB and its successor edges to exitMBB.
1016 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001017 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1019
Akira Hatanaka81b44112011-07-19 17:09:53 +00001020 BB->addSuccessor(loopMBB);
1021 loopMBB->addSuccessor(loopMBB);
1022 loopMBB->addSuccessor(sinkMBB);
1023 sinkMBB->addSuccessor(exitMBB);
1024
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001025 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001026 // addiu masklsb2,$0,-4 # 0xfffffffc
1027 // and alignedaddr,ptr,masklsb2
1028 // andi ptrlsb2,ptr,3
1029 // sll shiftamt,ptrlsb2,3
1030 // ori maskupper,$0,255 # 0xff
1031 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001033 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001034
1035 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001036 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001037 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001038 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001039 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001040 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1041 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1042 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001043 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001044 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001045 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001046 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1047 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001048
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001049 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001051 // ll oldval,0(alignedaddr)
1052 // binop binopres,oldval,incr2
1053 // and newval,binopres,mask
1054 // and maskedoldval0,oldval,mask2
1055 // or storeval,maskedoldval0,newval
1056 // sc success,storeval,0(alignedaddr)
1057 // beq success,$0,loopMBB
1058
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001059 // atomic.swap
1060 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001061 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001062 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001063 // and maskedoldval0,oldval,mask2
1064 // or storeval,maskedoldval0,newval
1065 // sc success,storeval,0(alignedaddr)
1066 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001067
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001068 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001069 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001070 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001071 // and andres, oldval, incr2
1072 // nor binopres, $0, andres
1073 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001074 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1075 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001076 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001077 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001078 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001079 // <binop> binopres, oldval, incr2
1080 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001081 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1082 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001083 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001084 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001085 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001086 }
Jia Liubb481f82012-02-28 07:46:26 +00001087
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001088 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001089 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001090 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001091 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001092 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001093 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001094 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001095 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001096
Akira Hatanaka939ece12011-07-19 03:42:13 +00001097 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 // and maskedoldval1,oldval,mask
1099 // srl srlres,maskedoldval1,shiftamt
1100 // sll sllres,srlres,24
1101 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001102 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001103 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001104
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001105 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001107 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001108 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001109 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001110 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001111 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001112 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001113
1114 MI->eraseFromParent(); // The instruction is gone now.
1115
Akira Hatanaka939ece12011-07-19 03:42:13 +00001116 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001117}
1118
1119MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001120MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001121 MachineBasicBlock *BB,
1122 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001123 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001124
1125 MachineFunction *MF = BB->getParent();
1126 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001127 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001129 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001130 unsigned LL, SC, ZERO, BNE, BEQ;
1131
1132 if (Size == 4) {
1133 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1134 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1135 ZERO = Mips::ZERO;
1136 BNE = Mips::BNE;
1137 BEQ = Mips::BEQ;
1138 }
1139 else {
1140 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1141 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1142 ZERO = Mips::ZERO_64;
1143 BNE = Mips::BNE64;
1144 BEQ = Mips::BEQ64;
1145 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146
1147 unsigned Dest = MI->getOperand(0).getReg();
1148 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 unsigned OldVal = MI->getOperand(2).getReg();
1150 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151
Akira Hatanaka4061da12011-07-19 20:11:17 +00001152 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153
1154 // insert new blocks after the current block
1155 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1156 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1157 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1158 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1159 MachineFunction::iterator It = BB;
1160 ++It;
1161 MF->insert(It, loop1MBB);
1162 MF->insert(It, loop2MBB);
1163 MF->insert(It, exitMBB);
1164
1165 // Transfer the remainder of BB and its successor edges to exitMBB.
1166 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001167 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001168 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1169
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001170 // thisMBB:
1171 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001174 loop1MBB->addSuccessor(exitMBB);
1175 loop1MBB->addSuccessor(loop2MBB);
1176 loop2MBB->addSuccessor(loop1MBB);
1177 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178
1179 // loop1MBB:
1180 // ll dest, 0(ptr)
1181 // bne dest, oldval, exitMBB
1182 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001183 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1184 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001185 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001186
1187 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001188 // sc success, newval, 0(ptr)
1189 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001190 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001191 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001192 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001193 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001194 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001195
1196 MI->eraseFromParent(); // The instruction is gone now.
1197
Akira Hatanaka939ece12011-07-19 03:42:13 +00001198 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001199}
1200
1201MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001202MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001203 MachineBasicBlock *BB,
1204 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205 assert((Size == 1 || Size == 2) &&
1206 "Unsupported size for EmitAtomicCmpSwapPartial.");
1207
1208 MachineFunction *MF = BB->getParent();
1209 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1210 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1211 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001212 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001213 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1214 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001215
1216 unsigned Dest = MI->getOperand(0).getReg();
1217 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001218 unsigned CmpVal = MI->getOperand(2).getReg();
1219 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001220
Akira Hatanaka4061da12011-07-19 20:11:17 +00001221 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1222 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223 unsigned Mask = RegInfo.createVirtualRegister(RC);
1224 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001225 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1226 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1227 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1228 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1229 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1230 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1231 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1232 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1233 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1234 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1235 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1236 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1237 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1238 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001239
1240 // insert new blocks after the current block
1241 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1242 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1243 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001244 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1246 MachineFunction::iterator It = BB;
1247 ++It;
1248 MF->insert(It, loop1MBB);
1249 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001250 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001251 MF->insert(It, exitMBB);
1252
1253 // Transfer the remainder of BB and its successor edges to exitMBB.
1254 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001255 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1257
Akira Hatanaka81b44112011-07-19 17:09:53 +00001258 BB->addSuccessor(loop1MBB);
1259 loop1MBB->addSuccessor(sinkMBB);
1260 loop1MBB->addSuccessor(loop2MBB);
1261 loop2MBB->addSuccessor(loop1MBB);
1262 loop2MBB->addSuccessor(sinkMBB);
1263 sinkMBB->addSuccessor(exitMBB);
1264
Akira Hatanaka70564a92011-07-19 18:14:26 +00001265 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001267 // addiu masklsb2,$0,-4 # 0xfffffffc
1268 // and alignedaddr,ptr,masklsb2
1269 // andi ptrlsb2,ptr,3
1270 // sll shiftamt,ptrlsb2,3
1271 // ori maskupper,$0,255 # 0xff
1272 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001273 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001274 // andi maskedcmpval,cmpval,255
1275 // sll shiftedcmpval,maskedcmpval,shiftamt
1276 // andi maskednewval,newval,255
1277 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001279 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001280 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001281 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001282 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001283 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1284 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1285 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001286 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001287 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001288 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001289 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1290 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001291 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001292 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001293 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001294 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001295 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001296 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001297 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001298
1299 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001300 // ll oldval,0(alginedaddr)
1301 // and maskedoldval0,oldval,mask
1302 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001303 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001304 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1305 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001306 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001307 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001308 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309
1310 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001311 // and maskedoldval1,oldval,mask2
1312 // or storeval,maskedoldval1,shiftednewval
1313 // sc success,storeval,0(alignedaddr)
1314 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001315 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001316 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001317 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001318 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001320 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001321 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001322 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001323 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001324
Akira Hatanaka939ece12011-07-19 03:42:13 +00001325 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001326 // srl srlres,maskedoldval0,shiftamt
1327 // sll sllres,srlres,24
1328 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001329 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001330 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001331
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001332 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001333 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001334 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001335 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001336 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001337 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338
1339 MI->eraseFromParent(); // The instruction is gone now.
1340
Akira Hatanaka939ece12011-07-19 03:42:13 +00001341 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001342}
1343
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001344//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001345// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001346//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001347SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001348 SDValue Chain = Op.getOperand(0);
1349 SDValue Table = Op.getOperand(1);
1350 SDValue Index = Op.getOperand(2);
1351 DebugLoc DL = Op.getDebugLoc();
1352 EVT PTy = getPointerTy();
1353 unsigned EntrySize =
1354 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1355
1356 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1357 DAG.getConstant(EntrySize, PTy));
1358 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1359
1360 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1361 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1362 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1363 0);
1364 Chain = Addr.getValue(1);
1365
1366 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1367 // For PIC, the sequence is:
1368 // BRIND(load(Jumptable + index) + RelocBase)
1369 // RelocBase can be JumpTable, GOT or some sort of global base.
1370 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1371 getPICJumpTableRelocBase(Table, DAG));
1372 }
1373
1374 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1375}
1376
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001377SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001378lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001379{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001380 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001381 // the block to branch to if the condition is true.
1382 SDValue Chain = Op.getOperand(0);
1383 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001384 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001385
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001386 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001387
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001388 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001389 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001390 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001391
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001392 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001393 Mips::CondCode CC =
1394 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001395 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1396 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001397 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001398 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001399}
1400
1401SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001402lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001403{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001404 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001405
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001406 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001407 if (Cond.getOpcode() != MipsISD::FPCmp)
1408 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001409
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001410 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001411 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001412}
1413
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001414SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001415lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001416{
1417 DebugLoc DL = Op.getDebugLoc();
1418 EVT Ty = Op.getOperand(0).getValueType();
1419 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1420 Op.getOperand(0), Op.getOperand(1),
1421 Op.getOperand(4));
1422
1423 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1424 Op.getOperand(3));
1425}
1426
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001427SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1428 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001429
1430 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1431 "Floating point operand expected.");
1432
1433 SDValue True = DAG.getConstant(1, MVT::i32);
1434 SDValue False = DAG.getConstant(0, MVT::i32);
1435
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001436 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001437}
1438
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001439SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001440 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001441 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001442 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001443 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001444
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001445 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001446 const MipsTargetObjectFile &TLOF =
1447 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001448
Chris Lattnere3736f82009-08-13 05:41:27 +00001449 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001450 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001451 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001452 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001453 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001454 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001455 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001456 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001457 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001458
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001459 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001460 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001461 }
1462
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001463 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1464 return getAddrLocal(Op, DAG, HasMips64);
1465
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001466 if (LargeGOT)
1467 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1468 MipsII::MO_GOT_LO16);
1469
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001470 return getAddrGlobal(Op, DAG,
1471 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001472}
1473
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001474SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001475 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001476 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1477 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001478
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001479 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001480}
1481
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001482SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001483lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001484{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001485 // If the relocation model is PIC, use the General Dynamic TLS Model or
1486 // Local Dynamic TLS model, otherwise use the Initial Exec or
1487 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001488
1489 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001490 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001491 const GlobalValue *GV = GA->getGlobal();
1492 EVT PtrVT = getPointerTy();
1493
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001494 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1495
1496 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001497 // General Dynamic and Local Dynamic TLS Model.
1498 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1499 : MipsII::MO_TLSGD;
1500
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001501 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1502 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1503 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001504 unsigned PtrSize = PtrVT.getSizeInBits();
1505 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1506
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001507 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001508
1509 ArgListTy Args;
1510 ArgListEntry Entry;
1511 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001512 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001513 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001514
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001515 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001516 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001517 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001518 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001519 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001520 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001521
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001522 SDValue Ret = CallResult.first;
1523
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001524 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001525 return Ret;
1526
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001527 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001528 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001529 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1530 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001531 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001532 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1533 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1534 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001535 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001536
1537 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001538 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001539 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001540 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001541 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001542 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001543 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001544 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001545 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001546 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001547 } else {
1548 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001549 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001550 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001551 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001552 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001553 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001554 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1555 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1556 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001557 }
1558
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001559 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1560 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001561}
1562
1563SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001564lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001565{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001566 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1567 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001568
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001569 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001570}
1571
Dan Gohman475871a2008-07-27 21:46:04 +00001572SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001573lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001574{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001575 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001576 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001577 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001578 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001579 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001580 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1582 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001583 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001584
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001585 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1586 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001587
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001588 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001589}
1590
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001591SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001592 MachineFunction &MF = DAG.getMachineFunction();
1593 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1594
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001595 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001596 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1597 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001598
1599 // vastart just stores the address of the VarArgsFrameIndex slot into the
1600 // memory location argument.
1601 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001602 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001603 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001604}
Jia Liubb481f82012-02-28 07:46:26 +00001605
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001606static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001607 EVT TyX = Op.getOperand(0).getValueType();
1608 EVT TyY = Op.getOperand(1).getValueType();
1609 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1610 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1611 DebugLoc DL = Op.getDebugLoc();
1612 SDValue Res;
1613
1614 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1615 // to i32.
1616 SDValue X = (TyX == MVT::f32) ?
1617 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1618 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1619 Const1);
1620 SDValue Y = (TyY == MVT::f32) ?
1621 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1622 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1623 Const1);
1624
1625 if (HasR2) {
1626 // ext E, Y, 31, 1 ; extract bit31 of Y
1627 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1628 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1629 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1630 } else {
1631 // sll SllX, X, 1
1632 // srl SrlX, SllX, 1
1633 // srl SrlY, Y, 31
1634 // sll SllY, SrlX, 31
1635 // or Or, SrlX, SllY
1636 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1637 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1638 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1639 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1640 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1641 }
1642
1643 if (TyX == MVT::f32)
1644 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1645
1646 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1647 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1648 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001649}
1650
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001651static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001652 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1653 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1654 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1655 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1656 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001657
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001658 // Bitcast to integer nodes.
1659 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1660 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001661
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001662 if (HasR2) {
1663 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1664 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1665 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1666 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001667
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001668 if (WidthX > WidthY)
1669 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1670 else if (WidthY > WidthX)
1671 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001672
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001673 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1674 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1675 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1676 }
1677
1678 // (d)sll SllX, X, 1
1679 // (d)srl SrlX, SllX, 1
1680 // (d)srl SrlY, Y, width(Y)-1
1681 // (d)sll SllY, SrlX, width(Y)-1
1682 // or Or, SrlX, SllY
1683 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1684 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1685 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1686 DAG.getConstant(WidthY - 1, MVT::i32));
1687
1688 if (WidthX > WidthY)
1689 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1690 else if (WidthY > WidthX)
1691 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1692
1693 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1694 DAG.getConstant(WidthX - 1, MVT::i32));
1695 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1696 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001697}
1698
Akira Hatanaka82099682011-12-19 19:52:25 +00001699SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001700MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001701 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001702 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001703
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001704 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001705}
1706
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001707static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001708 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1709 DebugLoc DL = Op.getDebugLoc();
1710
1711 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1712 // to i32.
1713 SDValue X = (Op.getValueType() == MVT::f32) ?
1714 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1715 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1716 Const1);
1717
1718 // Clear MSB.
1719 if (HasR2)
1720 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1721 DAG.getRegister(Mips::ZERO, MVT::i32),
1722 DAG.getConstant(31, MVT::i32), Const1, X);
1723 else {
1724 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1725 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1726 }
1727
1728 if (Op.getValueType() == MVT::f32)
1729 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1730
1731 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1732 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1733 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1734}
1735
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001736static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001737 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1738 DebugLoc DL = Op.getDebugLoc();
1739
1740 // Bitcast to integer node.
1741 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1742
1743 // Clear MSB.
1744 if (HasR2)
1745 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1746 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1747 DAG.getConstant(63, MVT::i32), Const1, X);
1748 else {
1749 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1750 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1751 }
1752
1753 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1754}
1755
1756SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001757MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001758 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001759 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001760
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001761 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001762}
1763
Akira Hatanaka2e591472011-06-02 00:24:44 +00001764SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001765lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001766 // check the depth
1767 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001768 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001769
1770 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1771 MFI->setFrameAddressIsTaken(true);
1772 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001773 DebugLoc DL = Op.getDebugLoc();
1774 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001775 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001776 return FrameAddr;
1777}
1778
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001779SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001780 SelectionDAG &DAG) const {
1781 // check the depth
1782 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1783 "Return address can be determined only for current frame.");
1784
1785 MachineFunction &MF = DAG.getMachineFunction();
1786 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001787 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001788 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1789 MFI->setReturnAddressIsTaken(true);
1790
1791 // Return RA, which contains the return address. Mark it an implicit live-in.
1792 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1793 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1794}
1795
Akira Hatanaka544cc212013-01-30 00:26:49 +00001796// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1797// generated from __builtin_eh_return (offset, handler)
1798// The effect of this is to adjust the stack pointer by "offset"
1799// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001800SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001801 const {
1802 MachineFunction &MF = DAG.getMachineFunction();
1803 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1804
1805 MipsFI->setCallsEhReturn();
1806 SDValue Chain = Op.getOperand(0);
1807 SDValue Offset = Op.getOperand(1);
1808 SDValue Handler = Op.getOperand(2);
1809 DebugLoc DL = Op.getDebugLoc();
1810 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1811
1812 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1813 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1814 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1815 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1816 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1817 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1818 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1819 DAG.getRegister(OffsetReg, Ty),
1820 DAG.getRegister(AddrReg, getPointerTy()),
1821 Chain.getValue(1));
1822}
1823
Akira Hatanakadb548262011-07-19 23:30:50 +00001824// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001825SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001826MipsTargetLowering::lowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001827 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001828 DebugLoc DL = Op.getDebugLoc();
1829 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Akira Hatanakadb548262011-07-19 23:30:50 +00001830 DAG.getConstant(SType, MVT::i32));
1831}
1832
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001833SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001834 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001835 // FIXME: Need pseudo-fence for 'singlethread' fences
1836 // FIXME: Set SType for weaker fences where supported/appropriate.
1837 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001838 DebugLoc DL = Op.getDebugLoc();
1839 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001840 DAG.getConstant(SType, MVT::i32));
1841}
1842
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001843SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001844 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001845 DebugLoc DL = Op.getDebugLoc();
1846 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1847 SDValue Shamt = Op.getOperand(2);
1848
1849 // if shamt < 32:
1850 // lo = (shl lo, shamt)
1851 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1852 // else:
1853 // lo = 0
1854 // hi = (shl lo, shamt[4:0])
1855 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1856 DAG.getConstant(-1, MVT::i32));
1857 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1858 DAG.getConstant(1, MVT::i32));
1859 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1860 Not);
1861 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1862 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1863 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1864 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1865 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001866 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1867 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001868 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1869
1870 SDValue Ops[2] = {Lo, Hi};
1871 return DAG.getMergeValues(Ops, 2, DL);
1872}
1873
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001874SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001875 bool IsSRA) const {
1876 DebugLoc DL = Op.getDebugLoc();
1877 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1878 SDValue Shamt = Op.getOperand(2);
1879
1880 // if shamt < 32:
1881 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1882 // if isSRA:
1883 // hi = (sra hi, shamt)
1884 // else:
1885 // hi = (srl hi, shamt)
1886 // else:
1887 // if isSRA:
1888 // lo = (sra hi, shamt[4:0])
1889 // hi = (sra hi, 31)
1890 // else:
1891 // lo = (srl hi, shamt[4:0])
1892 // hi = 0
1893 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1894 DAG.getConstant(-1, MVT::i32));
1895 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1896 DAG.getConstant(1, MVT::i32));
1897 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1898 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1899 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1900 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1901 Hi, Shamt);
1902 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1903 DAG.getConstant(0x20, MVT::i32));
1904 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1905 DAG.getConstant(31, MVT::i32));
1906 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1907 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1908 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1909 ShiftRightHi);
1910
1911 SDValue Ops[2] = {Lo, Hi};
1912 return DAG.getMergeValues(Ops, 2, DL);
1913}
1914
Akira Hatanakafee62c12013-04-11 19:07:14 +00001915static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001916 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001917 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001918 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001919 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001920 DebugLoc DL = LD->getDebugLoc();
1921 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1922
1923 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001924 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001925 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001926
1927 SDValue Ops[] = { Chain, Ptr, Src };
1928 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1929 LD->getMemOperand());
1930}
1931
1932// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001933SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001934 LoadSDNode *LD = cast<LoadSDNode>(Op);
1935 EVT MemVT = LD->getMemoryVT();
1936
1937 // Return if load is aligned or if MemVT is neither i32 nor i64.
1938 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1939 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1940 return SDValue();
1941
1942 bool IsLittle = Subtarget->isLittle();
1943 EVT VT = Op.getValueType();
1944 ISD::LoadExtType ExtType = LD->getExtensionType();
1945 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1946
1947 assert((VT == MVT::i32) || (VT == MVT::i64));
1948
1949 // Expand
1950 // (set dst, (i64 (load baseptr)))
1951 // to
1952 // (set tmp, (ldl (add baseptr, 7), undef))
1953 // (set dst, (ldr baseptr, tmp))
1954 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001955 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001956 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001957 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001958 IsLittle ? 0 : 7);
1959 }
1960
Akira Hatanakafee62c12013-04-11 19:07:14 +00001961 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001962 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001963 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001964 IsLittle ? 0 : 3);
1965
1966 // Expand
1967 // (set dst, (i32 (load baseptr))) or
1968 // (set dst, (i64 (sextload baseptr))) or
1969 // (set dst, (i64 (extload baseptr)))
1970 // to
1971 // (set tmp, (lwl (add baseptr, 3), undef))
1972 // (set dst, (lwr baseptr, tmp))
1973 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1974 (ExtType == ISD::EXTLOAD))
1975 return LWR;
1976
1977 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1978
1979 // Expand
1980 // (set dst, (i64 (zextload baseptr)))
1981 // to
1982 // (set tmp0, (lwl (add baseptr, 3), undef))
1983 // (set tmp1, (lwr baseptr, tmp0))
1984 // (set tmp2, (shl tmp1, 32))
1985 // (set dst, (srl tmp2, 32))
1986 DebugLoc DL = LD->getDebugLoc();
1987 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1988 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00001989 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1990 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001991 return DAG.getMergeValues(Ops, 2, DL);
1992}
1993
Akira Hatanakafee62c12013-04-11 19:07:14 +00001994static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001995 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001996 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
1997 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001998 DebugLoc DL = SD->getDebugLoc();
1999 SDVTList VTList = DAG.getVTList(MVT::Other);
2000
2001 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002002 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002003 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002004
2005 SDValue Ops[] = { Chain, Value, Ptr };
2006 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2007 SD->getMemOperand());
2008}
2009
2010// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002011SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002012 StoreSDNode *SD = cast<StoreSDNode>(Op);
2013 EVT MemVT = SD->getMemoryVT();
2014
2015 // Return if store is aligned or if MemVT is neither i32 nor i64.
2016 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2017 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2018 return SDValue();
2019
2020 bool IsLittle = Subtarget->isLittle();
2021 SDValue Value = SD->getValue(), Chain = SD->getChain();
2022 EVT VT = Value.getValueType();
2023
2024 // Expand
2025 // (store val, baseptr) or
2026 // (truncstore val, baseptr)
2027 // to
2028 // (swl val, (add baseptr, 3))
2029 // (swr val, baseptr)
2030 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002031 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002032 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002033 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002034 }
2035
2036 assert(VT == MVT::i64);
2037
2038 // Expand
2039 // (store val, baseptr)
2040 // to
2041 // (sdl val, (add baseptr, 7))
2042 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002043 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2044 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002045}
2046
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002047SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002048 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2049 || cast<ConstantSDNode>
2050 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2051 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2052 return SDValue();
2053
2054 // The pattern
2055 // (add (frameaddr 0), (frame_to_args_offset))
2056 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2057 // (add FrameObject, 0)
2058 // where FrameObject is a fixed StackObject with offset 0 which points to
2059 // the old stack pointer.
2060 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2061 EVT ValTy = Op->getValueType(0);
2062 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2063 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2064 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2065 DAG.getConstant(0, ValTy));
2066}
2067
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002068//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002069// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002070//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002071
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002072//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002073// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002074// Mips O32 ABI rules:
2075// ---
2076// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002077// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002078// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002079// f64 - Only passed in two aliased f32 registers if no int reg has been used
2080// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002081// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2082// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002083//
2084// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002085//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002086
Duncan Sands1e96bab2010-11-04 10:49:57 +00002087static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002088 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002089 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2090
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002091 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002092
Craig Topperc5eaae42012-03-11 07:57:25 +00002093 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002094 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2095 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002096 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002097 Mips::F12, Mips::F14
2098 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002099 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002100 Mips::D6, Mips::D7
2101 };
2102
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002103 // Do not process byval args here.
2104 if (ArgFlags.isByVal())
2105 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002106
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002107 // Promote i8 and i16
2108 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2109 LocVT = MVT::i32;
2110 if (ArgFlags.isSExt())
2111 LocInfo = CCValAssign::SExt;
2112 else if (ArgFlags.isZExt())
2113 LocInfo = CCValAssign::ZExt;
2114 else
2115 LocInfo = CCValAssign::AExt;
2116 }
2117
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002118 unsigned Reg;
2119
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002120 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2121 // is true: function is vararg, argument is 3rd or higher, there is previous
2122 // argument which is not f32 or f64.
2123 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2124 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002125 unsigned OrigAlign = ArgFlags.getOrigAlign();
2126 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002127
2128 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002129 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002130 // If this is the first part of an i64 arg,
2131 // the allocated register must be either A0 or A2.
2132 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2133 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002134 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002135 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2136 // Allocate int register and shadow next int register. If first
2137 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002138 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2139 if (Reg == Mips::A1 || Reg == Mips::A3)
2140 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2141 State.AllocateReg(IntRegs, IntRegsSize);
2142 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002143 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2144 // we are guaranteed to find an available float register
2145 if (ValVT == MVT::f32) {
2146 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2147 // Shadow int register
2148 State.AllocateReg(IntRegs, IntRegsSize);
2149 } else {
2150 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2151 // Shadow int registers
2152 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2153 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2154 State.AllocateReg(IntRegs, IntRegsSize);
2155 State.AllocateReg(IntRegs, IntRegsSize);
2156 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002157 } else
2158 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002159
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002160 if (!Reg) {
2161 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2162 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002163 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002164 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002165 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002166
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002167 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002168}
2169
2170#include "MipsGenCallingConv.inc"
2171
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002172//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002174//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002175
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002176static const unsigned O32IntRegsSize = 4;
2177
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002178// Return next O32 integer argument register.
2179static unsigned getNextIntArgReg(unsigned Reg) {
2180 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2181 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2182}
2183
Akira Hatanaka7d712092012-10-30 19:23:25 +00002184SDValue
2185MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2186 SDValue Chain, SDValue Arg, DebugLoc DL,
2187 bool IsTailCall, SelectionDAG &DAG) const {
2188 if (!IsTailCall) {
2189 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2190 DAG.getIntPtrConstant(Offset));
2191 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2192 false, 0);
2193 }
2194
2195 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2196 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2197 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2198 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2199 /*isVolatile=*/ true, false, 0);
2200}
2201
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002202void MipsTargetLowering::
2203getOpndList(SmallVectorImpl<SDValue> &Ops,
2204 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2205 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2206 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2207 // Insert node "GP copy globalreg" before call to function.
2208 //
2209 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2210 // in PIC mode) allow symbols to be resolved via lazy binding.
2211 // The lazy binding stub requires GP to point to the GOT.
2212 if (IsPICCall && !InternalLinkage) {
2213 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2214 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2215 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2216 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002217
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002218 // Build a sequence of copy-to-reg nodes chained together with token
2219 // chain and flag operands which copy the outgoing args into registers.
2220 // The InFlag in necessary since all emitted instructions must be
2221 // stuck together.
2222 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002223
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002224 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2225 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2226 RegsToPass[i].second, InFlag);
2227 InFlag = Chain.getValue(1);
2228 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002229
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002230 // Add argument registers to the end of the list so that they are
2231 // known live into the call.
2232 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2233 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2234 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002235
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002236 // Add a register mask operand representing the call-preserved registers.
2237 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2238 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2239 assert(Mask && "Missing call preserved mask for calling convention");
2240 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2241
2242 if (InFlag.getNode())
2243 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002244}
2245
Dan Gohman98ca4f22009-08-05 01:29:28 +00002246/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002247/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002249MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002250 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002251 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002252 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002253 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2254 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2255 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002256 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002257 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002258 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002259 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002260 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002261
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002262 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002263 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002264 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002265 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002266
2267 // Analyze operands of the call, assigning locations to each operand.
2268 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002269 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002270 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002271 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002272
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002273 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002274 getTargetMachine().Options.UseSoftFloat,
2275 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002276
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002277 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002278 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002279
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002280 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002281 if (IsTailCall)
2282 IsTailCall =
2283 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002284 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002285
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002286 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002287 ++NumTailCalls;
2288
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002289 // Chain is the output chain of the last Load/Store or CopyToReg node.
2290 // ByValChain is the output chain of the last Memcpy node created for copying
2291 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002292 unsigned StackAlignment = TFL->getStackAlignment();
2293 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002294 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002295
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002296 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002297 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002298
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002299 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002300 IsN64 ? Mips::SP_64 : Mips::SP,
2301 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002302
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002303 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002304 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002305 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002306 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002307
2308 // Walk the register/memloc assignments, inserting copies/loads.
2309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002310 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002311 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002312 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002313 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2314
2315 // ByVal Arg.
2316 if (Flags.isByVal()) {
2317 assert(Flags.getByValSize() &&
2318 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002319 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002320 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002321 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002322 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002323 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2324 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002325 continue;
2326 }
Jia Liubb481f82012-02-28 07:46:26 +00002327
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002328 // Promote the value if needed.
2329 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002330 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002331 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002332 if (VA.isRegLoc()) {
2333 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002334 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2335 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002336 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002337 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002338 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002339 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002340 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002341 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002342 if (!Subtarget->isLittle())
2343 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002344 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002345 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2346 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2347 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002348 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002349 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002350 }
2351 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002352 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002353 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002354 break;
2355 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002356 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002357 break;
2358 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002359 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002360 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002361 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002362
2363 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002364 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002365 if (VA.isRegLoc()) {
2366 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002367 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002368 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002369
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002370 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002371 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002372
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002373 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002374 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002375 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002376 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002377 }
2378
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002379 // Transform all store nodes into one single node because all store
2380 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002381 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002382 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002383 &MemOpChains[0], MemOpChains.size());
2384
Bill Wendling056292f2008-09-16 21:48:12 +00002385 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002386 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2387 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002388 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002389 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002390 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002391
2392 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002393 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002394 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2395
2396 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002397 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002398 else if (LargeGOT)
2399 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2400 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002401 else
2402 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2403 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002404 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002405 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002406 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002407 }
2408 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002409 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002410 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2411 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002412 else if (LargeGOT)
2413 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2414 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002415 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002416 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2417
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002418 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002419 }
2420
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002421 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002422 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002423
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002424 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2425 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002426
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002427 if (IsTailCall)
2428 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002429
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002430 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002431 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002432
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002433 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002434 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002435 DAG.getIntPtrConstant(0, true), InFlag);
2436 InFlag = Chain.getValue(1);
2437
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002438 // Handle result values, copying them out of physregs into vregs that we
2439 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002440 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2441 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002442}
2443
Dan Gohman98ca4f22009-08-05 01:29:28 +00002444/// LowerCallResult - Lower the result values of a call into the
2445/// appropriate copies out of appropriate physical registers.
2446SDValue
2447MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002448 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002449 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002450 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002451 SmallVectorImpl<SDValue> &InVals,
2452 const SDNode *CallNode,
2453 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002454 // Assign locations to each value returned by this call.
2455 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002456 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002457 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002458 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002459
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002460 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2461 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002462
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002463 // Copy all of the result registers out of their specified physreg.
2464 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002465 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002466 RVLocs[i].getLocVT(), InFlag);
2467 Chain = Val.getValue(1);
2468 InFlag = Val.getValue(2);
2469
2470 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002471 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002472
2473 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002474 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002475
Dan Gohman98ca4f22009-08-05 01:29:28 +00002476 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002477}
2478
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002479//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002480// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002481//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002482/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002483/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002484SDValue
2485MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002486 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002487 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002488 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002489 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002490 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002491 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002492 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002493 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002494 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002495
Dan Gohman1e93df62010-04-17 14:41:14 +00002496 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002497
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002498 // Used with vargs to acumulate store chains.
2499 std::vector<SDValue> OutChains;
2500
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002501 // Assign locations to all of the incoming arguments.
2502 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002503 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002504 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002505 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002506 Function::const_arg_iterator FuncArg =
2507 DAG.getMachineFunction().getFunction()->arg_begin();
2508 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002509
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002510 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002511 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2512 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002513
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002514 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002515 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002516
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002517 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002518 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002519 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2520 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002521 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002522 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2523 bool IsRegLoc = VA.isRegLoc();
2524
2525 if (Flags.isByVal()) {
2526 assert(Flags.getByValSize() &&
2527 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002528 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002529 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002530 MipsCCInfo, *ByValArg);
2531 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002532 continue;
2533 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002534
2535 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002536 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002537 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002538 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002539 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002540
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002542 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2543 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002544 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002545 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002546 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002547 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002548 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002549 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002550 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002551 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002552
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002553 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002554 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002555 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2556 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002557
2558 // If this is an 8 or 16-bit value, it has been passed promoted
2559 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002560 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002561 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002562 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002563 if (VA.getLocInfo() == CCValAssign::SExt)
2564 Opcode = ISD::AssertSext;
2565 else if (VA.getLocInfo() == CCValAssign::ZExt)
2566 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002567 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002568 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002569 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002570 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002571 }
2572
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002573 // Handle floating point arguments passed in integer registers and
2574 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002575 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002576 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2577 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002578 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002579 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002580 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002581 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002582 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002583 if (!Subtarget->isLittle())
2584 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002585 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002586 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002587 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002588
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002590 } else { // VA.isRegLoc()
2591
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002592 // sanity check
2593 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002594
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002595 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002596 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002597 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002598
2599 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002600 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002601 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002602 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002603 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002604 }
2605 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002606
2607 // The mips ABIs for returning structs by value requires that we copy
2608 // the sret argument into $v0 for the return. Save the argument into
2609 // a virtual register so that we can access it from the return points.
2610 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2611 unsigned Reg = MipsFI->getSRetReturnReg();
2612 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002613 Reg = MF.getRegInfo().
2614 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002615 MipsFI->setSRetReturnReg(Reg);
2616 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002617 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2618 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002619 }
2620
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002621 if (IsVarArg)
2622 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002623
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002624 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002625 // the size of Ins and InVals. This only happens when on varg functions
2626 if (!OutChains.empty()) {
2627 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002628 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002629 &OutChains[0], OutChains.size());
2630 }
2631
Dan Gohman98ca4f22009-08-05 01:29:28 +00002632 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002633}
2634
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002635//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002636// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002637//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002638
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002639bool
2640MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002641 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002642 const SmallVectorImpl<ISD::OutputArg> &Outs,
2643 LLVMContext &Context) const {
2644 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002645 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002646 RVLocs, Context);
2647 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2648}
2649
Dan Gohman98ca4f22009-08-05 01:29:28 +00002650SDValue
2651MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002652 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002653 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002654 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002655 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002656 // CCValAssign - represent the assignment of
2657 // the return value to a location
2658 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002659 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002660
2661 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002662 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002663 *DAG.getContext());
2664 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002665
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002666 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002667 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2668 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002669
Dan Gohman475871a2008-07-27 21:46:04 +00002670 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002671 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002672
2673 // Copy the result values into the output registers.
2674 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002675 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002676 CCValAssign &VA = RVLocs[i];
2677 assert(VA.isRegLoc() && "Can only return in registers!");
2678
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002679 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002680 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002681
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002682 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002683
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002684 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002685 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002686 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002687 }
2688
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002689 // The mips ABIs for returning structs by value requires that we copy
2690 // the sret argument into $v0 for the return. We saved the argument into
2691 // a virtual register in the entry block, so now we copy the value out
2692 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002693 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002694 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2695 unsigned Reg = MipsFI->getSRetReturnReg();
2696
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002697 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002698 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002699 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002700 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002701
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002702 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002703 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002704 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002705 }
2706
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002707 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002708
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002709 // Add the flag if we have it.
2710 if (Flag.getNode())
2711 RetOps.push_back(Flag);
2712
2713 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002714 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002715}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002716
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002717//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002718// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002719//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002720
2721/// getConstraintType - Given a constraint letter, return the type of
2722/// constraint it is for this target.
2723MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002724getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002725{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002726 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002727 // GCC config/mips/constraints.md
2728 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002729 // 'd' : An address register. Equivalent to r
2730 // unless generating MIPS16 code.
2731 // 'y' : Equivalent to r; retained for
2732 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002733 // 'c' : A register suitable for use in an indirect
2734 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002735 // 'l' : The lo register. 1 word storage.
2736 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002737 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002738 switch (Constraint[0]) {
2739 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002740 case 'd':
2741 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002742 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002743 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002744 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002745 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002746 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002747 case 'R':
2748 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002749 }
2750 }
2751 return TargetLowering::getConstraintType(Constraint);
2752}
2753
John Thompson44ab89e2010-10-29 17:29:13 +00002754/// Examine constraint type and operand type and determine a weight value.
2755/// This object must already have been set up with the operand type
2756/// and the current alternative constraint selected.
2757TargetLowering::ConstraintWeight
2758MipsTargetLowering::getSingleConstraintMatchWeight(
2759 AsmOperandInfo &info, const char *constraint) const {
2760 ConstraintWeight weight = CW_Invalid;
2761 Value *CallOperandVal = info.CallOperandVal;
2762 // If we don't have a value, we can't do a match,
2763 // but allow it at the lowest weight.
2764 if (CallOperandVal == NULL)
2765 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002766 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002767 // Look at the constraint type.
2768 switch (*constraint) {
2769 default:
2770 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2771 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002772 case 'd':
2773 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002774 if (type->isIntegerTy())
2775 weight = CW_Register;
2776 break;
2777 case 'f':
2778 if (type->isFloatTy())
2779 weight = CW_Register;
2780 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002781 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002782 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002783 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002784 if (type->isIntegerTy())
2785 weight = CW_SpecificReg;
2786 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002787 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002788 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002789 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002790 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002791 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002792 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002793 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002794 if (isa<ConstantInt>(CallOperandVal))
2795 weight = CW_Constant;
2796 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002797 case 'R':
2798 weight = CW_Memory;
2799 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002800 }
2801 return weight;
2802}
2803
Eric Christopher38d64262011-06-29 19:33:04 +00002804/// Given a register class constraint, like 'r', if this corresponds directly
2805/// to an LLVM register class, return a register of 0 and the register class
2806/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002807std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002808getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002809{
2810 if (Constraint.size() == 1) {
2811 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002812 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2813 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002814 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002815 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2816 if (Subtarget->inMips16Mode())
2817 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002818 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002819 }
Jack Carter10de0252012-07-02 23:35:23 +00002820 if (VT == MVT::i64 && !HasMips64)
2821 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002822 if (VT == MVT::i64 && HasMips64)
2823 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2824 // This will generate an error message
2825 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002826 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002827 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002828 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002829 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2830 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002831 return std::make_pair(0U, &Mips::FGR64RegClass);
2832 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002833 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002834 break;
2835 case 'c': // register suitable for indirect jump
2836 if (VT == MVT::i32)
2837 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
2838 assert(VT == MVT::i64 && "Unexpected type.");
2839 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002840 case 'l': // register suitable for indirect jump
2841 if (VT == MVT::i32)
2842 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
2843 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002844 case 'x': // register suitable for indirect jump
2845 // Fixme: Not triggering the use of both hi and low
2846 // This will generate an error message
2847 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002848 }
2849 }
2850 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2851}
2852
Eric Christopher50ab0392012-05-07 03:13:32 +00002853/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2854/// vector. If it is invalid, don't add anything to Ops.
2855void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2856 std::string &Constraint,
2857 std::vector<SDValue>&Ops,
2858 SelectionDAG &DAG) const {
2859 SDValue Result(0, 0);
2860
2861 // Only support length 1 constraints for now.
2862 if (Constraint.length() > 1) return;
2863
2864 char ConstraintLetter = Constraint[0];
2865 switch (ConstraintLetter) {
2866 default: break; // This will fall through to the generic implementation
2867 case 'I': // Signed 16 bit constant
2868 // If this fails, the parent routine will give an error
2869 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2870 EVT Type = Op.getValueType();
2871 int64_t Val = C->getSExtValue();
2872 if (isInt<16>(Val)) {
2873 Result = DAG.getTargetConstant(Val, Type);
2874 break;
2875 }
2876 }
2877 return;
Eric Christophere5076d42012-05-07 03:13:42 +00002878 case 'J': // integer zero
2879 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2880 EVT Type = Op.getValueType();
2881 int64_t Val = C->getZExtValue();
2882 if (Val == 0) {
2883 Result = DAG.getTargetConstant(0, Type);
2884 break;
2885 }
2886 }
2887 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00002888 case 'K': // unsigned 16 bit immediate
2889 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2890 EVT Type = Op.getValueType();
2891 uint64_t Val = (uint64_t)C->getZExtValue();
2892 if (isUInt<16>(Val)) {
2893 Result = DAG.getTargetConstant(Val, Type);
2894 break;
2895 }
2896 }
2897 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002898 case 'L': // signed 32 bit immediate where lower 16 bits are 0
2899 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2900 EVT Type = Op.getValueType();
2901 int64_t Val = C->getSExtValue();
2902 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
2903 Result = DAG.getTargetConstant(Val, Type);
2904 break;
2905 }
2906 }
2907 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00002908 case 'N': // immediate in the range of -65535 to -1 (inclusive)
2909 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2910 EVT Type = Op.getValueType();
2911 int64_t Val = C->getSExtValue();
2912 if ((Val >= -65535) && (Val <= -1)) {
2913 Result = DAG.getTargetConstant(Val, Type);
2914 break;
2915 }
2916 }
2917 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00002918 case 'O': // signed 15 bit immediate
2919 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2920 EVT Type = Op.getValueType();
2921 int64_t Val = C->getSExtValue();
2922 if ((isInt<15>(Val))) {
2923 Result = DAG.getTargetConstant(Val, Type);
2924 break;
2925 }
2926 }
2927 return;
Eric Christopher54412a72012-05-07 06:25:02 +00002928 case 'P': // immediate in the range of 1 to 65535 (inclusive)
2929 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2930 EVT Type = Op.getValueType();
2931 int64_t Val = C->getSExtValue();
2932 if ((Val <= 65535) && (Val >= 1)) {
2933 Result = DAG.getTargetConstant(Val, Type);
2934 break;
2935 }
2936 }
2937 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00002938 }
2939
2940 if (Result.getNode()) {
2941 Ops.push_back(Result);
2942 return;
2943 }
2944
2945 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2946}
2947
Dan Gohman6520e202008-10-18 02:06:02 +00002948bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00002949MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
2950 // No global is ever allowed as a base.
2951 if (AM.BaseGV)
2952 return false;
2953
2954 switch (AM.Scale) {
2955 case 0: // "r+i" or just "i", depending on HasBaseReg.
2956 break;
2957 case 1:
2958 if (!AM.HasBaseReg) // allow "r+i".
2959 break;
2960 return false; // disallow "r+r" or "r+r+i".
2961 default:
2962 return false;
2963 }
2964
2965 return true;
2966}
2967
2968bool
Dan Gohman6520e202008-10-18 02:06:02 +00002969MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2970 // The Mips target isn't yet aware of offsets.
2971 return false;
2972}
Evan Chengeb2f9692009-10-27 19:56:55 +00002973
Akira Hatanakae193b322012-06-13 19:33:32 +00002974EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00002975 unsigned SrcAlign,
2976 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00002977 bool MemcpyStrSrc,
2978 MachineFunction &MF) const {
2979 if (Subtarget->hasMips64())
2980 return MVT::i64;
2981
2982 return MVT::i32;
2983}
2984
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002985bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2986 if (VT != MVT::f32 && VT != MVT::f64)
2987 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002988 if (Imm.isNegZero())
2989 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002990 return Imm.isZero();
2991}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002992
2993unsigned MipsTargetLowering::getJumpTableEncoding() const {
2994 if (IsN64)
2995 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002996
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002997 return TargetLowering::getJumpTableEncoding();
2998}
Akira Hatanaka7887c902012-10-26 23:56:38 +00002999
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003000/// This function returns true if CallSym is a long double emulation routine.
3001static bool isF128SoftLibCall(const char *CallSym) {
3002 const char *const LibCalls[] =
3003 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3004 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3005 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3006 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3007 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3008 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3009 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3010 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3011 "truncl"};
3012
3013 const char * const *End = LibCalls + array_lengthof(LibCalls);
3014
3015 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003016 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003017
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003018#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003019 for (const char * const *I = LibCalls; I < End - 1; ++I)
3020 assert(Comp(*I, *(I + 1)));
3021#endif
3022
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003023 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003024}
3025
3026/// This function returns true if Ty is fp128 or i128 which was originally a
3027/// fp128.
3028static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3029 if (Ty->isFP128Ty())
3030 return true;
3031
3032 const ExternalSymbolSDNode *ES =
3033 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3034
3035 // If the Ty is i128 and the function being called is a long double emulation
3036 // routine, then the original type is f128.
3037 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3038}
3039
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003040MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3041 CCState &Info)
3042 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003043 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003044 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003045}
3046
3047void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003048analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003049 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3050 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003051 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3052 "CallingConv::Fast shouldn't be used for vararg functions.");
3053
Akira Hatanaka7887c902012-10-26 23:56:38 +00003054 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003055 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003056
3057 for (unsigned I = 0; I != NumOpnds; ++I) {
3058 MVT ArgVT = Args[I].VT;
3059 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3060 bool R;
3061
3062 if (ArgFlags.isByVal()) {
3063 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3064 continue;
3065 }
3066
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003067 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003068 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003069 else {
3070 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3071 IsSoftFloat);
3072 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3073 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003074
3075 if (R) {
3076#ifndef NDEBUG
3077 dbgs() << "Call operand #" << I << " has unhandled type "
3078 << EVT(ArgVT).getEVTString();
3079#endif
3080 llvm_unreachable(0);
3081 }
3082 }
3083}
3084
3085void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003086analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3087 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003088 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003089 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003090 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003091
3092 for (unsigned I = 0; I != NumArgs; ++I) {
3093 MVT ArgVT = Args[I].VT;
3094 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003095 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3096 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003097
3098 if (ArgFlags.isByVal()) {
3099 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3100 continue;
3101 }
3102
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003103 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3104
3105 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003106 continue;
3107
3108#ifndef NDEBUG
3109 dbgs() << "Formal Arg #" << I << " has unhandled type "
3110 << EVT(ArgVT).getEVTString();
3111#endif
3112 llvm_unreachable(0);
3113 }
3114}
3115
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003116template<typename Ty>
3117void MipsTargetLowering::MipsCC::
3118analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3119 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003120 CCAssignFn *Fn;
3121
3122 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3123 Fn = RetCC_F128Soft;
3124 else
3125 Fn = RetCC_Mips;
3126
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003127 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3128 MVT VT = RetVals[I].VT;
3129 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3130 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3131
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003132 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003133#ifndef NDEBUG
3134 dbgs() << "Call result #" << I << " has unhandled type "
3135 << EVT(VT).getEVTString() << '\n';
3136#endif
3137 llvm_unreachable(0);
3138 }
3139 }
3140}
3141
3142void MipsTargetLowering::MipsCC::
3143analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3144 const SDNode *CallNode, const Type *RetTy) const {
3145 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3146}
3147
3148void MipsTargetLowering::MipsCC::
3149analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3150 const Type *RetTy) const {
3151 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3152}
3153
Akira Hatanaka7887c902012-10-26 23:56:38 +00003154void
3155MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3156 MVT LocVT,
3157 CCValAssign::LocInfo LocInfo,
3158 ISD::ArgFlagsTy ArgFlags) {
3159 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3160
3161 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003162 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003163 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3164 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3165 RegSize * 2);
3166
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003167 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003168 allocateRegs(ByVal, ByValSize, Align);
3169
3170 // Allocate space on caller's stack.
3171 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3172 Align);
3173 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3174 LocInfo));
3175 ByValArgs.push_back(ByVal);
3176}
3177
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003178unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3179 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3180}
3181
3182unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3183 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3184}
3185
3186const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3187 return IsO32 ? O32IntRegs : Mips64IntRegs;
3188}
3189
3190llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3191 if (CallConv == CallingConv::Fast)
3192 return CC_Mips_FastCC;
3193
3194 return IsO32 ? CC_MipsO32 : CC_MipsN;
3195}
3196
3197llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3198 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3199}
3200
3201const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3202 return IsO32 ? O32IntRegs : Mips64DPRegs;
3203}
3204
Akira Hatanaka7887c902012-10-26 23:56:38 +00003205void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3206 unsigned ByValSize,
3207 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003208 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3209 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003210 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3211 "Byval argument's size and alignment should be a multiple of"
3212 "RegSize.");
3213
3214 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3215
3216 // If Align > RegSize, the first arg register must be even.
3217 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3218 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3219 ++ByVal.FirstIdx;
3220 }
3221
3222 // Mark the registers allocated.
3223 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3224 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3225 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3226}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003227
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003228MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3229 const SDNode *CallNode,
3230 bool IsSoftFloat) const {
3231 if (IsSoftFloat || IsO32)
3232 return VT;
3233
3234 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003235 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003236 assert(VT == MVT::i64);
3237 return MVT::f64;
3238 }
3239
3240 return VT;
3241}
3242
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003243void MipsTargetLowering::
3244copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3245 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3246 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3247 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3248 MachineFunction &MF = DAG.getMachineFunction();
3249 MachineFrameInfo *MFI = MF.getFrameInfo();
3250 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3251 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3252 int FrameObjOffset;
3253
3254 if (RegAreaSize)
3255 FrameObjOffset = (int)CC.reservedArgArea() -
3256 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3257 else
3258 FrameObjOffset = ByVal.Address;
3259
3260 // Create frame object.
3261 EVT PtrTy = getPointerTy();
3262 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3263 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3264 InVals.push_back(FIN);
3265
3266 if (!ByVal.NumRegs)
3267 return;
3268
3269 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003270 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003271 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3272
3273 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3274 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003275 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003276 unsigned Offset = I * CC.regSize();
3277 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3278 DAG.getConstant(Offset, PtrTy));
3279 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3280 StorePtr, MachinePointerInfo(FuncArg, Offset),
3281 false, false, 0);
3282 OutChains.push_back(Store);
3283 }
3284}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003285
3286// Copy byVal arg to registers and stack.
3287void MipsTargetLowering::
3288passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003289 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003290 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3291 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3292 const MipsCC &CC, const ByValArgInfo &ByVal,
3293 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3294 unsigned ByValSize = Flags.getByValSize();
3295 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3296 unsigned RegSize = CC.regSize();
3297 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3298 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3299
3300 if (ByVal.NumRegs) {
3301 const uint16_t *ArgRegs = CC.intArgRegs();
3302 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3303 unsigned I = 0;
3304
3305 // Copy words to registers.
3306 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3307 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3308 DAG.getConstant(Offset, PtrTy));
3309 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3310 MachinePointerInfo(), false, false, false,
3311 Alignment);
3312 MemOpChains.push_back(LoadVal.getValue(1));
3313 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3314 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3315 }
3316
3317 // Return if the struct has been fully copied.
3318 if (ByValSize == Offset)
3319 return;
3320
3321 // Copy the remainder of the byval argument with sub-word loads and shifts.
3322 if (LeftoverBytes) {
3323 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3324 "Size of the remainder should be smaller than RegSize.");
3325 SDValue Val;
3326
3327 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3328 Offset < ByValSize; LoadSize /= 2) {
3329 unsigned RemSize = ByValSize - Offset;
3330
3331 if (RemSize < LoadSize)
3332 continue;
3333
3334 // Load subword.
3335 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3336 DAG.getConstant(Offset, PtrTy));
3337 SDValue LoadVal =
3338 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3339 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3340 false, false, Alignment);
3341 MemOpChains.push_back(LoadVal.getValue(1));
3342
3343 // Shift the loaded value.
3344 unsigned Shamt;
3345
3346 if (isLittle)
3347 Shamt = TotalSizeLoaded;
3348 else
3349 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3350
3351 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3352 DAG.getConstant(Shamt, MVT::i32));
3353
3354 if (Val.getNode())
3355 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3356 else
3357 Val = Shift;
3358
3359 Offset += LoadSize;
3360 TotalSizeLoaded += LoadSize;
3361 Alignment = std::min(Alignment, LoadSize);
3362 }
3363
3364 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3365 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3366 return;
3367 }
3368 }
3369
3370 // Copy remainder of byval arg to it with memcpy.
3371 unsigned MemCpySize = ByValSize - Offset;
3372 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3373 DAG.getConstant(Offset, PtrTy));
3374 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3375 DAG.getIntPtrConstant(ByVal.Address));
3376 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3377 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3378 /*isVolatile=*/false, /*AlwaysInline=*/false,
3379 MachinePointerInfo(0), MachinePointerInfo(0));
3380 MemOpChains.push_back(Chain);
3381}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003382
3383void
3384MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3385 const MipsCC &CC, SDValue Chain,
3386 DebugLoc DL, SelectionDAG &DAG) const {
3387 unsigned NumRegs = CC.numIntArgRegs();
3388 const uint16_t *ArgRegs = CC.intArgRegs();
3389 const CCState &CCInfo = CC.getCCInfo();
3390 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3391 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003392 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003393 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3394 MachineFunction &MF = DAG.getMachineFunction();
3395 MachineFrameInfo *MFI = MF.getFrameInfo();
3396 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3397
3398 // Offset of the first variable argument from stack pointer.
3399 int VaArgOffset;
3400
3401 if (NumRegs == Idx)
3402 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3403 else
3404 VaArgOffset =
3405 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3406
3407 // Record the frame index of the first variable argument
3408 // which is a value necessary to VASTART.
3409 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3410 MipsFI->setVarArgsFrameIndex(FI);
3411
3412 // Copy the integer registers that have not been used for argument passing
3413 // to the argument register save area. For O32, the save area is allocated
3414 // in the caller's stack frame, while for N32/64, it is allocated in the
3415 // callee's stack frame.
3416 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003417 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003418 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3419 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3420 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3421 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3422 MachinePointerInfo(), false, false, 0);
3423 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3424 OutChains.push_back(Store);
3425 }
3426}