blob: c5234413aba63406b6be48d2b5cca7f9ec6cf141 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc961eea2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Cheng0475ab52008-01-05 00:41:47 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000022#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000023#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000024#include "llvm/Support/CFG.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000025#include "llvm/Type.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
32#include "llvm/Target/TargetMachine.h"
Evan Chengb7a75a52008-09-26 23:41:32 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000034#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/ErrorHandling.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000036#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000037#include "llvm/Support/raw_ostream.h"
Evan Chengcdda25d2008-04-25 08:22:20 +000038#include "llvm/ADT/SmallPtrSet.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000039#include "llvm/ADT/Statistic.h"
40using namespace llvm;
41
Chris Lattner95b2c7d2006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattnerc961eea2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000049 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman475871a2008-07-27 21:46:04 +000050 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 /// tree.
52 struct X86ISelAddressMode {
53 enum {
54 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000055 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000056 } BaseType;
57
Dan Gohmanffce6f12010-04-29 23:30:41 +000058 // This is really a union, discriminated by BaseType!
59 SDValue Base_Reg;
60 int Base_FrameIndex;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000061
62 unsigned Scale;
Dan Gohman475871a2008-07-27 21:46:04 +000063 SDValue IndexReg;
Dan Gohman27cae7b2008-11-11 15:52:29 +000064 int32_t Disp;
Rafael Espindola094fad32009-04-08 21:14:34 +000065 SDValue Segment;
Dan Gohman46510a72010-04-15 01:51:59 +000066 const GlobalValue *GV;
67 const Constant *CP;
68 const BlockAddress *BlockAddr;
Evan Cheng25ab6902006-09-08 06:48:29 +000069 const char *ES;
70 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerb8afeb92009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Dan Gohmanffce6f12010-04-29 23:30:41 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
Chris Lattner43f44aa2009-11-01 03:25:03 +000076 Segment(), GV(0), CP(0), BlockAddr(0), ES(0), JT(-1), Align(0),
Dan Gohman79b765d2009-08-25 17:47:44 +000077 SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000078 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000079
80 bool hasSymbolicDisplacement() const {
Chris Lattner43f44aa2009-11-01 03:25:03 +000081 return GV != 0 || CP != 0 || ES != 0 || JT != -1 || BlockAddr != 0;
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000082 }
Chris Lattner18c59872009-06-27 04:16:01 +000083
84 bool hasBaseOrIndexReg() const {
Dan Gohmanffce6f12010-04-29 23:30:41 +000085 return IndexReg.getNode() != 0 || Base_Reg.getNode() != 0;
Chris Lattner18c59872009-06-27 04:16:01 +000086 }
87
88 /// isRIPRelative - Return true if this addressing mode is already RIP
89 /// relative.
90 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohmanffce6f12010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattner18c59872009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
97
98 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattner18c59872009-06-27 04:16:01 +0000101 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +0000102
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000103 void dump() {
David Greened7f4f242010-01-05 01:29:08 +0000104 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohmanffce6f12010-04-29 23:30:41 +0000105 dbgs() << "Base_Reg ";
106 if (Base_Reg.getNode() != 0)
107 Base_Reg.getNode()->dump();
Bill Wendling12321672009-08-07 21:33:25 +0000108 else
David Greened7f4f242010-01-05 01:29:08 +0000109 dbgs() << "nul";
Dan Gohmanffce6f12010-04-29 23:30:41 +0000110 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000111 << " Scale" << Scale << '\n'
112 << "IndexReg ";
Bill Wendling12321672009-08-07 21:33:25 +0000113 if (IndexReg.getNode() != 0)
114 IndexReg.getNode()->dump();
115 else
David Greened7f4f242010-01-05 01:29:08 +0000116 dbgs() << "nul";
117 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000118 << "GV ";
Bill Wendling12321672009-08-07 21:33:25 +0000119 if (GV)
120 GV->dump();
121 else
David Greened7f4f242010-01-05 01:29:08 +0000122 dbgs() << "nul";
123 dbgs() << " CP ";
Bill Wendling12321672009-08-07 21:33:25 +0000124 if (CP)
125 CP->dump();
126 else
David Greened7f4f242010-01-05 01:29:08 +0000127 dbgs() << "nul";
128 dbgs() << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000129 << "ES ";
Bill Wendling12321672009-08-07 21:33:25 +0000130 if (ES)
David Greened7f4f242010-01-05 01:29:08 +0000131 dbgs() << ES;
Bill Wendling12321672009-08-07 21:33:25 +0000132 else
David Greened7f4f242010-01-05 01:29:08 +0000133 dbgs() << "nul";
134 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000135 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000136 };
137}
138
139namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000140 //===--------------------------------------------------------------------===//
141 /// ISel - X86 specific code to select X86 machine instructions for
142 /// SelectionDAG operations.
143 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000144 class X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000145 /// X86Lowering - This object fully describes how to lower LLVM code to an
146 /// X86-specific SelectionDAG.
Dan Gohmand858e902010-04-17 15:26:15 +0000147 const X86TargetLowering &X86Lowering;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000148
149 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
150 /// make the right decision when generating code for different targets.
151 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000152
Evan Chengb7a75a52008-09-26 23:41:32 +0000153 /// OptForSize - If true, selector should try to optimize for code size
154 /// instead of performance.
155 bool OptForSize;
156
Chris Lattnerc961eea2005-11-16 01:54:32 +0000157 public:
Bill Wendling98a366d2009-04-29 23:29:43 +0000158 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000159 : SelectionDAGISel(tm, OptLevel),
Dan Gohmanc5534622009-06-03 20:20:00 +0000160 X86Lowering(*tm.getTargetLowering()),
161 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel4ae641f2008-10-01 23:18:38 +0000162 OptForSize(false) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000163
164 virtual const char *getPassName() const {
165 return "X86 DAG->DAG Instruction Selection";
166 }
167
Dan Gohman64652652010-04-14 20:17:22 +0000168 virtual void EmitFunctionEntryCode();
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000169
Evan Cheng014bf212010-02-15 19:41:07 +0000170 virtual bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const;
171
Chris Lattner7c306da2010-03-02 06:34:30 +0000172 virtual void PreprocessISelDAG();
173
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +0000174 inline bool immSext8(SDNode *N) const {
175 return isInt<8>(cast<ConstantSDNode>(N)->getSExtValue());
176 }
177
178 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
179 // sign extended field.
180 inline bool i64immSExt32(SDNode *N) const {
181 uint64_t v = cast<ConstantSDNode>(N)->getZExtValue();
182 return (int64_t)v == (int32_t)v;
183 }
184
Chris Lattnerc961eea2005-11-16 01:54:32 +0000185// Include the pieces autogenerated from the target description.
186#include "X86GenDAGISel.inc"
187
188 private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000189 SDNode *Select(SDNode *N);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000190 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Owen Andersone50ed302009-08-10 22:56:29 +0000191 SDNode *SelectAtomicLoadAdd(SDNode *Node, EVT NVT);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000192
Rafael Espindola094fad32009-04-08 21:14:34 +0000193 bool MatchSegmentBaseAddress(SDValue N, X86ISelAddressMode &AM);
194 bool MatchLoad(SDValue N, X86ISelAddressMode &AM);
Rafael Espindola49a168d2009-04-12 21:55:03 +0000195 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000196 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
197 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
198 unsigned Depth);
Rafael Espindola523249f2009-03-31 16:16:57 +0000199 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000200 bool SelectAddr(SDNode *Op, SDValue N, SDValue &Base,
Rafael Espindola094fad32009-04-08 21:14:34 +0000201 SDValue &Scale, SDValue &Index, SDValue &Disp,
202 SDValue &Segment);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000203 bool SelectLEAAddr(SDNode *Op, SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000204 SDValue &Scale, SDValue &Index, SDValue &Disp,
205 SDValue &Segment);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000206 bool SelectTLSADDRAddr(SDNode *Op, SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000207 SDValue &Scale, SDValue &Index, SDValue &Disp,
208 SDValue &Segment);
Chris Lattnere60f7b42010-03-01 22:51:11 +0000209 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattner92d3ada2010-02-16 22:35:06 +0000210 SDValue &Base, SDValue &Scale,
Dan Gohman475871a2008-07-27 21:46:04 +0000211 SDValue &Index, SDValue &Disp,
Rafael Espindola094fad32009-04-08 21:14:34 +0000212 SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +0000213 SDValue &NodeWithChain);
214
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000215 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000216 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +0000217 SDValue &Index, SDValue &Disp,
218 SDValue &Segment);
Chris Lattner7c306da2010-03-02 06:34:30 +0000219
Chris Lattnerc0bad572006-06-08 18:03:49 +0000220 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
221 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000222 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnerc0bad572006-06-08 18:03:49 +0000223 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000224 std::vector<SDValue> &OutOps);
Chris Lattnerc0bad572006-06-08 18:03:49 +0000225
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000226 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
227
Dan Gohman475871a2008-07-27 21:46:04 +0000228 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
229 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +0000230 SDValue &Disp, SDValue &Segment) {
Evan Chenge5280532005-12-12 21:49:40 +0000231 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Dan Gohmanffce6f12010-04-29 23:30:41 +0000232 CurDAG->getTargetFrameIndex(AM.Base_FrameIndex, TLI.getPointerTy()) :
233 AM.Base_Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000234 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000235 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000236 // These are 32-bit even in 64-bit mode since RIP relative offset
237 // is 32-bit.
238 if (AM.GV)
Devang Patel0d881da2010-07-06 22:08:15 +0000239 Disp = CurDAG->getTargetGlobalAddress(AM.GV, DebugLoc(),
240 MVT::i32, AM.Disp,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000241 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000242 else if (AM.CP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000244 AM.Align, AM.Disp, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000245 else if (AM.ES)
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000247 else if (AM.JT != -1)
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Chris Lattner43f44aa2009-11-01 03:25:03 +0000249 else if (AM.BlockAddr)
Dan Gohman29cbade2009-11-20 23:18:13 +0000250 Disp = CurDAG->getBlockAddress(AM.BlockAddr, MVT::i32,
251 true, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola094fad32009-04-08 21:14:34 +0000254
255 if (AM.Segment.getNode())
256 Segment = AM.Segment;
257 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Chenge5280532005-12-12 21:49:40 +0000259 }
260
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000261 /// getI8Imm - Return a target constant with the specified value, of type
262 /// i8.
Dan Gohman475871a2008-07-27 21:46:04 +0000263 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000265 }
266
Chris Lattnerc961eea2005-11-16 01:54:32 +0000267 /// getI16Imm - Return a target constant with the specified value, of type
268 /// i16.
Dan Gohman475871a2008-07-27 21:46:04 +0000269 inline SDValue getI16Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 return CurDAG->getTargetConstant(Imm, MVT::i16);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000271 }
272
273 /// getI32Imm - Return a target constant with the specified value, of type
274 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +0000275 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000277 }
Evan Chengf597dc72006-02-10 22:24:32 +0000278
Dan Gohman8b746962008-09-23 18:22:58 +0000279 /// getGlobalBaseReg - Return an SDNode that returns the value of
280 /// the global base register. Output instructions required to
281 /// initialize the global base register, if necessary.
282 ///
Evan Cheng9ade2182006-08-26 05:34:46 +0000283 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000284
Dan Gohmanc5534622009-06-03 20:20:00 +0000285 /// getTargetMachine - Return a reference to the TargetMachine, casted
286 /// to the target-specific type.
287 const X86TargetMachine &getTargetMachine() {
288 return static_cast<const X86TargetMachine &>(TM);
289 }
290
291 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
292 /// to the target-specific type.
293 const X86InstrInfo *getInstrInfo() {
294 return getTargetMachine().getInstrInfo();
295 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000296 };
297}
298
Evan Chengf4b4c412006-08-08 00:31:00 +0000299
Evan Cheng014bf212010-02-15 19:41:07 +0000300bool
301X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling98a366d2009-04-29 23:29:43 +0000302 if (OptLevel == CodeGenOpt::None) return false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000303
Evan Cheng014bf212010-02-15 19:41:07 +0000304 if (!N.hasOneUse())
305 return false;
306
307 if (N.getOpcode() != ISD::LOAD)
308 return true;
309
310 // If N is a load, do additional profitability checks.
311 if (U == Root) {
Evan Cheng884c70c2008-11-27 00:49:46 +0000312 switch (U->getOpcode()) {
313 default: break;
Dan Gohman9ef51c82010-01-04 20:51:50 +0000314 case X86ISD::ADD:
315 case X86ISD::SUB:
316 case X86ISD::AND:
317 case X86ISD::XOR:
318 case X86ISD::OR:
Evan Cheng884c70c2008-11-27 00:49:46 +0000319 case ISD::ADD:
320 case ISD::ADDC:
321 case ISD::ADDE:
322 case ISD::AND:
323 case ISD::OR:
324 case ISD::XOR: {
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000325 SDValue Op1 = U->getOperand(1);
326
Evan Cheng884c70c2008-11-27 00:49:46 +0000327 // If the other operand is a 8-bit immediate we should fold the immediate
328 // instead. This reduces code size.
329 // e.g.
330 // movl 4(%esp), %eax
331 // addl $4, %eax
332 // vs.
333 // movl $4, %eax
334 // addl 4(%esp), %eax
335 // The former is 2 bytes shorter. In case where the increment is 1, then
336 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000337 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman9a49d312009-03-14 02:07:16 +0000338 if (Imm->getAPIntValue().isSignedIntN(8))
339 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000340
341 // If the other operand is a TLS address, we should fold it instead.
342 // This produces
343 // movl %gs:0, %eax
344 // leal i@NTPOFF(%eax), %eax
345 // instead of
346 // movl $i@NTPOFF, %eax
347 // addl %gs:0, %eax
348 // if the block also has an access to a second TLS address this will save
349 // a load.
350 // FIXME: This is probably also true for non TLS addresses.
351 if (Op1.getOpcode() == X86ISD::Wrapper) {
352 SDValue Val = Op1.getOperand(0);
353 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
354 return false;
355 }
Evan Cheng884c70c2008-11-27 00:49:46 +0000356 }
357 }
Evan Cheng014bf212010-02-15 19:41:07 +0000358 }
359
360 return true;
361}
362
Evan Chengf48ef032010-03-14 03:48:46 +0000363/// MoveBelowCallOrigChain - Replace the original chain operand of the call with
364/// load's chain operand and move load below the call's chain operand.
365static void MoveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
366 SDValue Call, SDValue OrigChain) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000367 SmallVector<SDValue, 8> Ops;
Evan Chengf48ef032010-03-14 03:48:46 +0000368 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng5b2e5892009-01-26 18:43:34 +0000369 if (Chain.getNode() == Load.getNode())
370 Ops.push_back(Load.getOperand(0));
371 else {
372 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengf48ef032010-03-14 03:48:46 +0000373 "Unexpected chain operand");
Evan Cheng5b2e5892009-01-26 18:43:34 +0000374 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
375 if (Chain.getOperand(i).getNode() == Load.getNode())
376 Ops.push_back(Load.getOperand(0));
377 else
378 Ops.push_back(Chain.getOperand(i));
379 SDValue NewChain =
Dale Johannesened2eee62009-02-06 01:31:28 +0000380 CurDAG->getNode(ISD::TokenFactor, Load.getDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 MVT::Other, &Ops[0], Ops.size());
Evan Cheng5b2e5892009-01-26 18:43:34 +0000382 Ops.clear();
383 Ops.push_back(NewChain);
384 }
Evan Chengf48ef032010-03-14 03:48:46 +0000385 for (unsigned i = 1, e = OrigChain.getNumOperands(); i != e; ++i)
386 Ops.push_back(OrigChain.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000387 CurDAG->UpdateNodeOperands(OrigChain.getNode(), &Ops[0], Ops.size());
388 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengab6c3bb2008-08-25 21:27:18 +0000389 Load.getOperand(1), Load.getOperand(2));
390 Ops.clear();
Gabor Greifba36cb52008-08-28 21:40:38 +0000391 Ops.push_back(SDValue(Load.getNode(), 1));
392 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Chengab6c3bb2008-08-25 21:27:18 +0000393 Ops.push_back(Call.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000394 CurDAG->UpdateNodeOperands(Call.getNode(), &Ops[0], Ops.size());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000395}
396
397/// isCalleeLoad - Return true if call address is a load and it can be
398/// moved below CALLSEQ_START and the chains leading up to the call.
399/// Return the CALLSEQ_START by reference as a second output.
Evan Chengf48ef032010-03-14 03:48:46 +0000400/// In the case of a tail call, there isn't a callseq node between the call
401/// chain and the load.
402static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000403 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000404 return false;
Gabor Greifba36cb52008-08-28 21:40:38 +0000405 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000406 if (!LD ||
407 LD->isVolatile() ||
408 LD->getAddressingMode() != ISD::UNINDEXED ||
409 LD->getExtensionType() != ISD::NON_EXTLOAD)
410 return false;
411
412 // Now let's find the callseq_start.
Evan Chengf48ef032010-03-14 03:48:46 +0000413 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000414 if (!Chain.hasOneUse())
415 return false;
416 Chain = Chain.getOperand(0);
417 }
Evan Chengf48ef032010-03-14 03:48:46 +0000418
419 if (!Chain.getNumOperands())
420 return false;
Evan Cheng5b2e5892009-01-26 18:43:34 +0000421 if (Chain.getOperand(0).getNode() == Callee.getNode())
422 return true;
423 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman1e038a82009-09-15 01:22:01 +0000424 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
425 Callee.getValue(1).hasOneUse())
Evan Cheng5b2e5892009-01-26 18:43:34 +0000426 return true;
427 return false;
Evan Chengab6c3bb2008-08-25 21:27:18 +0000428}
429
Chris Lattnerfb444af2010-03-02 23:12:51 +0000430void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner97d85342010-03-04 01:43:43 +0000431 // OptForSize is used in pattern predicates that isel is matching.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000432 OptForSize = MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize);
433
Dan Gohmanf350b272008-08-23 02:25:05 +0000434 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
435 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000436 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000437
Evan Chengf48ef032010-03-14 03:48:46 +0000438 if (OptLevel != CodeGenOpt::None &&
439 (N->getOpcode() == X86ISD::CALL ||
440 N->getOpcode() == X86ISD::TC_RETURN)) {
Chris Lattnerfb444af2010-03-02 23:12:51 +0000441 /// Also try moving call address load from outside callseq_start to just
442 /// before the call to allow it to be folded.
443 ///
444 /// [Load chain]
445 /// ^
446 /// |
447 /// [Load]
448 /// ^ ^
449 /// | |
450 /// / \--
451 /// / |
452 ///[CALLSEQ_START] |
453 /// ^ |
454 /// | |
455 /// [LOAD/C2Reg] |
456 /// | |
457 /// \ /
458 /// \ /
459 /// [CALL]
Evan Chengf48ef032010-03-14 03:48:46 +0000460 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattnerfb444af2010-03-02 23:12:51 +0000461 SDValue Chain = N->getOperand(0);
462 SDValue Load = N->getOperand(1);
Evan Chengf48ef032010-03-14 03:48:46 +0000463 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattnerfb444af2010-03-02 23:12:51 +0000464 continue;
Evan Chengf48ef032010-03-14 03:48:46 +0000465 MoveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattnerfb444af2010-03-02 23:12:51 +0000466 ++NumLoadMoved;
467 continue;
468 }
469
470 // Lower fpround and fpextend nodes that target the FP stack to be store and
471 // load to the stack. This is a gross hack. We would like to simply mark
472 // these as being illegal, but when we do that, legalize produces these when
473 // it expands calls, then expands these in the same legalize pass. We would
474 // like dag combine to be able to hack on these between the call expansion
475 // and the node legalization. As such this pass basically does "really
476 // late" legalization of these inline with the X86 isel pass.
477 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000478 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
479 continue;
480
481 // If the source and destination are SSE registers, then this is a legal
482 // conversion that should not be lowered.
Owen Andersone50ed302009-08-10 22:56:29 +0000483 EVT SrcVT = N->getOperand(0).getValueType();
484 EVT DstVT = N->getValueType(0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000485 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
486 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
487 if (SrcIsSSE && DstIsSSE)
488 continue;
489
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000490 if (!SrcIsSSE && !DstIsSSE) {
491 // If this is an FPStack extension, it is a noop.
492 if (N->getOpcode() == ISD::FP_EXTEND)
493 continue;
494 // If this is a value-preserving FPStack truncation, it is a noop.
495 if (N->getConstantOperandVal(1))
496 continue;
497 }
498
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000499 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
500 // FPStack has extload and truncstore. SSE can fold direct loads into other
501 // operations. Based on this, decide what we want to do.
Owen Andersone50ed302009-08-10 22:56:29 +0000502 EVT MemVT;
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000503 if (N->getOpcode() == ISD::FP_ROUND)
504 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
505 else
506 MemVT = SrcIsSSE ? SrcVT : DstVT;
507
Dan Gohmanf350b272008-08-23 02:25:05 +0000508 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000509 DebugLoc dl = N->getDebugLoc();
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000510
511 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesend8392542009-02-03 21:48:12 +0000512 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmanf350b272008-08-23 02:25:05 +0000513 N->getOperand(0),
David Greenedb8d9892010-02-15 16:57:43 +0000514 MemTmp, NULL, 0, MemVT,
515 false, false, 0);
Evan Chengbcc80172010-07-07 22:15:37 +0000516 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, DstVT, dl, Store, MemTmp,
David Greenedb8d9892010-02-15 16:57:43 +0000517 NULL, 0, MemVT, false, false, 0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000518
519 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
520 // extload we created. This will cause general havok on the dag because
521 // anything below the conversion could be folded into other existing nodes.
522 // To avoid invalidating 'I', back it up to the convert node.
523 --I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000524 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000525
526 // Now that we did that, the node is dead. Increment the iterator to the
527 // next node to process, then delete N.
528 ++I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000529 CurDAG->DeleteNode(N);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000530 }
531}
532
Chris Lattnerc961eea2005-11-16 01:54:32 +0000533
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000534/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
535/// the main function.
536void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
537 MachineFrameInfo *MFI) {
538 const TargetInstrInfo *TII = TM.getInstrInfo();
539 if (Subtarget->isTargetCygMing())
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000540 BuildMI(BB, DebugLoc(),
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000541 TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000542}
543
Dan Gohman64652652010-04-14 20:17:22 +0000544void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000545 // If this is main, emit special code for main.
Dan Gohman64652652010-04-14 20:17:22 +0000546 if (const Function *Fn = MF->getFunction())
547 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
548 EmitSpecialCodeForMain(MF->begin(), MF->getFrameInfo());
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000549}
550
Rafael Espindola094fad32009-04-08 21:14:34 +0000551
552bool X86DAGToDAGISel::MatchSegmentBaseAddress(SDValue N,
553 X86ISelAddressMode &AM) {
554 assert(N.getOpcode() == X86ISD::SegmentBaseAddress);
555 SDValue Segment = N.getOperand(0);
556
557 if (AM.Segment.getNode() == 0) {
558 AM.Segment = Segment;
559 return false;
560 }
561
562 return true;
563}
564
565bool X86DAGToDAGISel::MatchLoad(SDValue N, X86ISelAddressMode &AM) {
566 // This optimization is valid because the GNU TLS model defines that
567 // gs:0 (or fs:0 on X86-64) contains its own address.
568 // For more information see http://people.redhat.com/drepper/tls.pdf
569
570 SDValue Address = N.getOperand(1);
571 if (Address.getOpcode() == X86ISD::SegmentBaseAddress &&
572 !MatchSegmentBaseAddress (Address, AM))
573 return false;
574
575 return true;
576}
577
Chris Lattner18c59872009-06-27 04:16:01 +0000578/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
579/// into an addressing mode. These wrap things that will resolve down into a
580/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000581/// returns false.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000582bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner18c59872009-06-27 04:16:01 +0000583 // If the addressing mode already has a symbol as the displacement, we can
584 // never match another symbol.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000585 if (AM.hasSymbolicDisplacement())
586 return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000587
588 SDValue N0 = N.getOperand(0);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000589 CodeModel::Model M = TM.getCodeModel();
590
Chris Lattner18c59872009-06-27 04:16:01 +0000591 // Handle X86-64 rip-relative addresses. We check this before checking direct
592 // folding because RIP is preferable to non-RIP accesses.
593 if (Subtarget->is64Bit() &&
594 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
595 // they cannot be folded into immediate fields.
596 // FIXME: This can be improved for kernel and other models?
Anton Korobeynikov25f1aa02009-08-21 15:41:56 +0000597 (M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000598 // Base and index reg must be 0 in order to use %rip as base and lowering
599 // must allow RIP.
600 !AM.hasBaseOrIndexReg() && N.getOpcode() == X86ISD::WrapperRIP) {
Chris Lattner18c59872009-06-27 04:16:01 +0000601 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
602 int64_t Offset = AM.Disp + G->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000603 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Chris Lattner18c59872009-06-27 04:16:01 +0000604 AM.GV = G->getGlobal();
605 AM.Disp = Offset;
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000606 AM.SymbolFlags = G->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000607 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
608 int64_t Offset = AM.Disp + CP->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000609 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000610 AM.CP = CP->getConstVal();
611 AM.Align = CP->getAlignment();
Chris Lattner18c59872009-06-27 04:16:01 +0000612 AM.Disp = Offset;
Chris Lattner0b0deab2009-06-26 05:56:49 +0000613 AM.SymbolFlags = CP->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000614 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
615 AM.ES = S->getSymbol();
616 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000617 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000618 AM.JT = J->getIndex();
619 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000620 } else {
621 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000622 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Rafael Espindola49a168d2009-04-12 21:55:03 +0000623 }
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000624
Chris Lattner18c59872009-06-27 04:16:01 +0000625 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola49a168d2009-04-12 21:55:03 +0000627 return false;
Chris Lattner18c59872009-06-27 04:16:01 +0000628 }
629
630 // Handle the case when globals fit in our immediate field: This is true for
631 // X86-32 always and X86-64 when in -static -mcmodel=small mode. In 64-bit
632 // mode, this results in a non-RIP-relative computation.
633 if (!Subtarget->is64Bit() ||
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000634 ((M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000635 TM.getRelocationModel() == Reloc::Static)) {
636 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
637 AM.GV = G->getGlobal();
638 AM.Disp += G->getOffset();
639 AM.SymbolFlags = G->getTargetFlags();
640 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
641 AM.CP = CP->getConstVal();
642 AM.Align = CP->getAlignment();
643 AM.Disp += CP->getOffset();
644 AM.SymbolFlags = CP->getTargetFlags();
645 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
646 AM.ES = S->getSymbol();
647 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000648 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000649 AM.JT = J->getIndex();
650 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000651 } else {
652 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000653 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000654 }
Rafael Espindola49a168d2009-04-12 21:55:03 +0000655 return false;
656 }
657
658 return true;
659}
660
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000661/// MatchAddress - Add the specified node to the specified addressing mode,
662/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000663/// addressing mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000664bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
Dan Gohmane5408102010-06-18 01:24:29 +0000665 if (MatchAddressRecursively(N, AM, 0))
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000666 return true;
667
668 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
669 // a smaller encoding and avoids a scaled-index.
670 if (AM.Scale == 2 &&
671 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000672 AM.Base_Reg.getNode() == 0) {
673 AM.Base_Reg = AM.IndexReg;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000674 AM.Scale = 1;
675 }
676
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000677 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
678 // because it has a smaller encoding.
679 // TODO: Which other code models can use this?
680 if (TM.getCodeModel() == CodeModel::Small &&
681 Subtarget->is64Bit() &&
682 AM.Scale == 1 &&
683 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000684 AM.Base_Reg.getNode() == 0 &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000685 AM.IndexReg.getNode() == 0 &&
Dan Gohman79b765d2009-08-25 17:47:44 +0000686 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000687 AM.hasSymbolicDisplacement())
Dan Gohmanffce6f12010-04-29 23:30:41 +0000688 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000689
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000690 return false;
691}
692
Chris Lattnerd6139422010-04-20 23:18:40 +0000693/// isLogicallyAddWithConstant - Return true if this node is semantically an
694/// add of a value with a constantint.
695static bool isLogicallyAddWithConstant(SDValue V, SelectionDAG *CurDAG) {
696 // Check for (add x, Cst)
697 if (V->getOpcode() == ISD::ADD)
698 return isa<ConstantSDNode>(V->getOperand(1));
699
700 // Check for (or x, Cst), where Cst & x == 0.
701 if (V->getOpcode() != ISD::OR ||
702 !isa<ConstantSDNode>(V->getOperand(1)))
703 return false;
704
705 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
706 ConstantSDNode *CN = cast<ConstantSDNode>(V->getOperand(1));
707
708 // Check to see if the LHS & C is zero.
709 return CurDAG->MaskedValueIsZero(V->getOperand(0), CN->getAPIntValue());
710}
711
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000712bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
713 unsigned Depth) {
Dan Gohman6520e202008-10-18 02:06:02 +0000714 bool is64Bit = Subtarget->is64Bit();
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000715 DebugLoc dl = N.getDebugLoc();
Bill Wendling12321672009-08-07 21:33:25 +0000716 DEBUG({
David Greened7f4f242010-01-05 01:29:08 +0000717 dbgs() << "MatchAddress: ";
Bill Wendling12321672009-08-07 21:33:25 +0000718 AM.dump();
719 });
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000720 // Limit recursion.
721 if (Depth > 5)
Rafael Espindola523249f2009-03-31 16:16:57 +0000722 return MatchAddressBase(N, AM);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000723
724 CodeModel::Model M = TM.getCodeModel();
725
Chris Lattner18c59872009-06-27 04:16:01 +0000726 // If this is already a %rip relative address, we can only merge immediates
727 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng25ab6902006-09-08 06:48:29 +0000728 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattner18c59872009-06-27 04:16:01 +0000729 if (AM.isRIPRelative()) {
730 // FIXME: JumpTable and ExternalSymbol address currently don't like
731 // displacements. It isn't very important, but this should be fixed for
732 // consistency.
733 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000734
Chris Lattner18c59872009-06-27 04:16:01 +0000735 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N)) {
736 int64_t Val = AM.Disp + Cst->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000737 if (X86::isOffsetSuitableForCodeModel(Val, M,
738 AM.hasSymbolicDisplacement())) {
Chris Lattner18c59872009-06-27 04:16:01 +0000739 AM.Disp = Val;
Evan Cheng25ab6902006-09-08 06:48:29 +0000740 return false;
741 }
742 }
743 return true;
744 }
745
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000746 switch (N.getOpcode()) {
747 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000748 case ISD::Constant: {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000749 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000750 if (!is64Bit ||
751 X86::isOffsetSuitableForCodeModel(AM.Disp + Val, M,
752 AM.hasSymbolicDisplacement())) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000753 AM.Disp += Val;
754 return false;
755 }
756 break;
757 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000758
Rafael Espindola094fad32009-04-08 21:14:34 +0000759 case X86ISD::SegmentBaseAddress:
760 if (!MatchSegmentBaseAddress(N, AM))
761 return false;
762 break;
763
Rafael Espindola49a168d2009-04-12 21:55:03 +0000764 case X86ISD::Wrapper:
Chris Lattner18c59872009-06-27 04:16:01 +0000765 case X86ISD::WrapperRIP:
Rafael Espindola49a168d2009-04-12 21:55:03 +0000766 if (!MatchWrapper(N, AM))
767 return false;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000768 break;
769
Rafael Espindola094fad32009-04-08 21:14:34 +0000770 case ISD::LOAD:
771 if (!MatchLoad(N, AM))
772 return false;
773 break;
774
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000775 case ISD::FrameIndex:
Gabor Greif93c53e52008-08-31 15:37:04 +0000776 if (AM.BaseType == X86ISelAddressMode::RegBase
Dan Gohmanffce6f12010-04-29 23:30:41 +0000777 && AM.Base_Reg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000778 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000779 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000780 return false;
781 }
782 break;
Evan Chengec693f72005-12-08 02:01:35 +0000783
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000784 case ISD::SHL:
Chris Lattner18c59872009-06-27 04:16:01 +0000785 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1)
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000786 break;
787
Gabor Greif93c53e52008-08-31 15:37:04 +0000788 if (ConstantSDNode
789 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000790 unsigned Val = CN->getZExtValue();
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000791 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
792 // that the base operand remains free for further matching. If
793 // the base doesn't end up getting used, a post-processing step
794 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000795 if (Val == 1 || Val == 2 || Val == 3) {
796 AM.Scale = 1 << Val;
Gabor Greifba36cb52008-08-28 21:40:38 +0000797 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000798
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000799 // Okay, we know that we have a scale by now. However, if the scaled
800 // value is an add of something and a constant, we can fold the
801 // constant into the disp field here.
Chris Lattnerd6139422010-04-20 23:18:40 +0000802 if (isLogicallyAddWithConstant(ShVal, CurDAG)) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000803 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000804 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000805 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000806 uint64_t Disp = AM.Disp + (AddVal->getSExtValue() << Val);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000807 if (!is64Bit ||
808 X86::isOffsetSuitableForCodeModel(Disp, M,
809 AM.hasSymbolicDisplacement()))
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000810 AM.Disp = Disp;
811 else
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000812 AM.IndexReg = ShVal;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000813 } else {
814 AM.IndexReg = ShVal;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000815 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000816 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000817 }
818 break;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000819 }
Evan Chengec693f72005-12-08 02:01:35 +0000820
Dan Gohman83688052007-10-22 20:22:24 +0000821 case ISD::SMUL_LOHI:
822 case ISD::UMUL_LOHI:
823 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif99a6cb92008-08-26 22:36:50 +0000824 if (N.getResNo() != 0) break;
Dan Gohman83688052007-10-22 20:22:24 +0000825 // FALL THROUGH
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000826 case ISD::MUL:
Evan Cheng73f24c92009-03-30 21:36:47 +0000827 case X86ISD::MUL_IMM:
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000828 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohman8be6bbe2008-11-05 04:14:16 +0000829 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000830 AM.Base_Reg.getNode() == 0 &&
Chris Lattner18c59872009-06-27 04:16:01 +0000831 AM.IndexReg.getNode() == 0) {
Gabor Greif93c53e52008-08-31 15:37:04 +0000832 if (ConstantSDNode
833 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000834 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
835 CN->getZExtValue() == 9) {
836 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000837
Gabor Greifba36cb52008-08-28 21:40:38 +0000838 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000839 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000840
841 // Okay, we know that we have a scale by now. However, if the scaled
842 // value is an add of something and a constant, we can fold the
843 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +0000844 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
845 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
846 Reg = MulVal.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000847 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000848 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000849 uint64_t Disp = AM.Disp + AddVal->getSExtValue() *
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000850 CN->getZExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000851 if (!is64Bit ||
852 X86::isOffsetSuitableForCodeModel(Disp, M,
853 AM.hasSymbolicDisplacement()))
Evan Cheng25ab6902006-09-08 06:48:29 +0000854 AM.Disp = Disp;
855 else
Gabor Greifba36cb52008-08-28 21:40:38 +0000856 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000857 } else {
Gabor Greifba36cb52008-08-28 21:40:38 +0000858 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000859 }
860
Dan Gohmanffce6f12010-04-29 23:30:41 +0000861 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000862 return false;
863 }
Chris Lattner62412262007-02-04 20:18:17 +0000864 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000865 break;
866
Dan Gohman3cd90a12009-05-11 18:02:53 +0000867 case ISD::SUB: {
868 // Given A-B, if A can be completely folded into the address and
869 // the index field with the index field unused, use -B as the index.
870 // This is a win if a has multiple parts that can be folded into
871 // the address. Also, this saves a mov if the base register has
872 // other uses, since it avoids a two-address sub instruction, however
873 // it costs an additional mov if the index register has other uses.
874
Dan Gohmane5408102010-06-18 01:24:29 +0000875 // Add an artificial use to this node so that we can keep track of
876 // it if it gets CSE'd with a different node.
877 HandleSDNode Handle(N);
878
Dan Gohman3cd90a12009-05-11 18:02:53 +0000879 // Test if the LHS of the sub can be folded.
880 X86ISelAddressMode Backup = AM;
Dan Gohmane5408102010-06-18 01:24:29 +0000881 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohman3cd90a12009-05-11 18:02:53 +0000882 AM = Backup;
883 break;
884 }
885 // Test if the index field is free for use.
Chris Lattner18c59872009-06-27 04:16:01 +0000886 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohman3cd90a12009-05-11 18:02:53 +0000887 AM = Backup;
888 break;
889 }
Evan Chengf3caa522010-03-17 23:58:35 +0000890
Dan Gohman3cd90a12009-05-11 18:02:53 +0000891 int Cost = 0;
Dan Gohmane5408102010-06-18 01:24:29 +0000892 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohman3cd90a12009-05-11 18:02:53 +0000893 // If the RHS involves a register with multiple uses, this
894 // transformation incurs an extra mov, due to the neg instruction
895 // clobbering its operand.
896 if (!RHS.getNode()->hasOneUse() ||
897 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
898 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
899 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
900 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohman3cd90a12009-05-11 18:02:53 +0000902 ++Cost;
903 // If the base is a register with multiple uses, this
904 // transformation may save a mov.
905 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000906 AM.Base_Reg.getNode() &&
907 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohman3cd90a12009-05-11 18:02:53 +0000908 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
909 --Cost;
910 // If the folded LHS was interesting, this transformation saves
911 // address arithmetic.
912 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
913 ((AM.Disp != 0) && (Backup.Disp == 0)) +
914 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
915 --Cost;
916 // If it doesn't look like it may be an overall win, don't do it.
917 if (Cost >= 0) {
918 AM = Backup;
919 break;
920 }
921
922 // Ok, the transformation is legal and appears profitable. Go for it.
923 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
924 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
925 AM.IndexReg = Neg;
926 AM.Scale = 1;
927
928 // Insert the new nodes into the topological ordering.
929 if (Zero.getNode()->getNodeId() == -1 ||
930 Zero.getNode()->getNodeId() > N.getNode()->getNodeId()) {
931 CurDAG->RepositionNode(N.getNode(), Zero.getNode());
932 Zero.getNode()->setNodeId(N.getNode()->getNodeId());
933 }
934 if (Neg.getNode()->getNodeId() == -1 ||
935 Neg.getNode()->getNodeId() > N.getNode()->getNodeId()) {
936 CurDAG->RepositionNode(N.getNode(), Neg.getNode());
937 Neg.getNode()->setNodeId(N.getNode()->getNodeId());
938 }
939 return false;
940 }
941
Evan Cheng8e278262009-01-17 07:09:27 +0000942 case ISD::ADD: {
Dan Gohmane5408102010-06-18 01:24:29 +0000943 // Add an artificial use to this node so that we can keep track of
944 // it if it gets CSE'd with a different node.
945 HandleSDNode Handle(N);
946 SDValue LHS = Handle.getValue().getNode()->getOperand(0);
947 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
948
Evan Cheng8e278262009-01-17 07:09:27 +0000949 X86ISelAddressMode Backup = AM;
Dan Gohmane5408102010-06-18 01:24:29 +0000950 if (!MatchAddressRecursively(LHS, AM, Depth+1) &&
951 !MatchAddressRecursively(RHS, AM, Depth+1))
952 return false;
953 AM = Backup;
954 LHS = Handle.getValue().getNode()->getOperand(0);
955 RHS = Handle.getValue().getNode()->getOperand(1);
Evan Chengf3caa522010-03-17 23:58:35 +0000956
957 // Try again after commuting the operands.
Dan Gohmane5408102010-06-18 01:24:29 +0000958 if (!MatchAddressRecursively(RHS, AM, Depth+1) &&
959 !MatchAddressRecursively(LHS, AM, Depth+1))
960 return false;
Evan Cheng8e278262009-01-17 07:09:27 +0000961 AM = Backup;
Dan Gohmane5408102010-06-18 01:24:29 +0000962 LHS = Handle.getValue().getNode()->getOperand(0);
963 RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohman77502c92009-03-13 02:25:09 +0000964
965 // If we couldn't fold both operands into the address at the same time,
966 // see if we can just put each operand into a register and fold at least
967 // the add.
968 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000969 !AM.Base_Reg.getNode() &&
Chris Lattner18c59872009-06-27 04:16:01 +0000970 !AM.IndexReg.getNode()) {
Dan Gohmane5408102010-06-18 01:24:29 +0000971 AM.Base_Reg = LHS;
972 AM.IndexReg = RHS;
Dan Gohman77502c92009-03-13 02:25:09 +0000973 AM.Scale = 1;
974 return false;
975 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000976 break;
Evan Cheng8e278262009-01-17 07:09:27 +0000977 }
Evan Chenge6ad27e2006-05-30 06:59:36 +0000978
Chris Lattner62412262007-02-04 20:18:17 +0000979 case ISD::OR:
980 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattnerd6139422010-04-20 23:18:40 +0000981 if (isLogicallyAddWithConstant(N, CurDAG)) {
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000982 X86ISelAddressMode Backup = AM;
Chris Lattnerd6139422010-04-20 23:18:40 +0000983 ConstantSDNode *CN = cast<ConstantSDNode>(N.getOperand(1));
Dan Gohman27cae7b2008-11-11 15:52:29 +0000984 uint64_t Offset = CN->getSExtValue();
Evan Chengf3caa522010-03-17 23:58:35 +0000985
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000986 // Start with the LHS as an addr mode.
Dan Gohmane5408102010-06-18 01:24:29 +0000987 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000988 // Address could not have picked a GV address for the displacement.
989 AM.GV == NULL &&
990 // On x86-64, the resultant disp must fit in 32-bits.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000991 (!is64Bit ||
992 X86::isOffsetSuitableForCodeModel(AM.Disp + Offset, M,
Evan Chengf3caa522010-03-17 23:58:35 +0000993 AM.hasSymbolicDisplacement()))) {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000994 AM.Disp += Offset;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000995 return false;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000996 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000997 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000998 }
999 break;
Evan Cheng1314b002007-12-13 00:43:27 +00001000
1001 case ISD::AND: {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001002 // Perform some heroic transforms on an and of a constant-count shift
1003 // with a constant to enable use of the scaled offset field.
1004
Dan Gohman475871a2008-07-27 21:46:04 +00001005 SDValue Shift = N.getOperand(0);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001006 if (Shift.getNumOperands() != 2) break;
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001007
Evan Cheng1314b002007-12-13 00:43:27 +00001008 // Scale must not be used already.
Gabor Greifba36cb52008-08-28 21:40:38 +00001009 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Chengbe3bf422008-02-07 08:53:49 +00001010
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001011 SDValue X = Shift.getOperand(0);
Evan Cheng1314b002007-12-13 00:43:27 +00001012 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
1013 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
1014 if (!C1 || !C2) break;
1015
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001016 // Handle "(X >> (8-C1)) & C2" as "(X >> 8) & 0xff)" if safe. This
1017 // allows us to convert the shift and and into an h-register extract and
1018 // a scaled index.
1019 if (Shift.getOpcode() == ISD::SRL && Shift.hasOneUse()) {
1020 unsigned ScaleLog = 8 - C1->getZExtValue();
Rafael Espindola7c366832009-04-16 12:34:53 +00001021 if (ScaleLog > 0 && ScaleLog < 4 &&
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001022 C2->getZExtValue() == (UINT64_C(0xff) << ScaleLog)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 SDValue Eight = CurDAG->getConstant(8, MVT::i8);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001024 SDValue Mask = CurDAG->getConstant(0xff, N.getValueType());
1025 SDValue Srl = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
1026 X, Eight);
1027 SDValue And = CurDAG->getNode(ISD::AND, dl, N.getValueType(),
1028 Srl, Mask);
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 SDValue ShlCount = CurDAG->getConstant(ScaleLog, MVT::i8);
Dan Gohman62ad1382009-04-14 22:45:05 +00001030 SDValue Shl = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
1031 And, ShlCount);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001032
1033 // Insert the new nodes into the topological ordering.
1034 if (Eight.getNode()->getNodeId() == -1 ||
1035 Eight.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1036 CurDAG->RepositionNode(X.getNode(), Eight.getNode());
1037 Eight.getNode()->setNodeId(X.getNode()->getNodeId());
1038 }
1039 if (Mask.getNode()->getNodeId() == -1 ||
1040 Mask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1041 CurDAG->RepositionNode(X.getNode(), Mask.getNode());
1042 Mask.getNode()->setNodeId(X.getNode()->getNodeId());
1043 }
1044 if (Srl.getNode()->getNodeId() == -1 ||
1045 Srl.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
1046 CurDAG->RepositionNode(Shift.getNode(), Srl.getNode());
1047 Srl.getNode()->setNodeId(Shift.getNode()->getNodeId());
1048 }
1049 if (And.getNode()->getNodeId() == -1 ||
1050 And.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1051 CurDAG->RepositionNode(N.getNode(), And.getNode());
1052 And.getNode()->setNodeId(N.getNode()->getNodeId());
1053 }
Dan Gohman62ad1382009-04-14 22:45:05 +00001054 if (ShlCount.getNode()->getNodeId() == -1 ||
1055 ShlCount.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1056 CurDAG->RepositionNode(X.getNode(), ShlCount.getNode());
1057 ShlCount.getNode()->setNodeId(N.getNode()->getNodeId());
1058 }
1059 if (Shl.getNode()->getNodeId() == -1 ||
1060 Shl.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1061 CurDAG->RepositionNode(N.getNode(), Shl.getNode());
1062 Shl.getNode()->setNodeId(N.getNode()->getNodeId());
1063 }
Dan Gohmane5408102010-06-18 01:24:29 +00001064 CurDAG->ReplaceAllUsesWith(N, Shl);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001065 AM.IndexReg = And;
1066 AM.Scale = (1 << ScaleLog);
1067 return false;
1068 }
1069 }
1070
1071 // Handle "(X << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
1072 // allows us to fold the shift into this addressing mode.
1073 if (Shift.getOpcode() != ISD::SHL) break;
1074
Evan Cheng1314b002007-12-13 00:43:27 +00001075 // Not likely to be profitable if either the AND or SHIFT node has more
1076 // than one use (unless all uses are for address computation). Besides,
1077 // isel mechanism requires their node ids to be reused.
1078 if (!N.hasOneUse() || !Shift.hasOneUse())
1079 break;
1080
1081 // Verify that the shift amount is something we can fold.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001082 unsigned ShiftCst = C1->getZExtValue();
Evan Cheng1314b002007-12-13 00:43:27 +00001083 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
1084 break;
1085
1086 // Get the new AND mask, this folds to a constant.
Dale Johannesend8392542009-02-03 21:48:12 +00001087 SDValue NewANDMask = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
Evan Cheng552e3be2008-10-14 17:15:39 +00001088 SDValue(C2, 0), SDValue(C1, 0));
Dale Johannesend8392542009-02-03 21:48:12 +00001089 SDValue NewAND = CurDAG->getNode(ISD::AND, dl, N.getValueType(), X,
1090 NewANDMask);
1091 SDValue NewSHIFT = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
Dan Gohman7b8e9642008-10-13 20:52:04 +00001092 NewAND, SDValue(C1, 0));
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001093
1094 // Insert the new nodes into the topological ordering.
1095 if (C1->getNodeId() > X.getNode()->getNodeId()) {
1096 CurDAG->RepositionNode(X.getNode(), C1);
1097 C1->setNodeId(X.getNode()->getNodeId());
1098 }
1099 if (NewANDMask.getNode()->getNodeId() == -1 ||
1100 NewANDMask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1101 CurDAG->RepositionNode(X.getNode(), NewANDMask.getNode());
1102 NewANDMask.getNode()->setNodeId(X.getNode()->getNodeId());
1103 }
1104 if (NewAND.getNode()->getNodeId() == -1 ||
1105 NewAND.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
1106 CurDAG->RepositionNode(Shift.getNode(), NewAND.getNode());
1107 NewAND.getNode()->setNodeId(Shift.getNode()->getNodeId());
1108 }
1109 if (NewSHIFT.getNode()->getNodeId() == -1 ||
1110 NewSHIFT.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1111 CurDAG->RepositionNode(N.getNode(), NewSHIFT.getNode());
1112 NewSHIFT.getNode()->setNodeId(N.getNode()->getNodeId());
1113 }
1114
Dan Gohmane5408102010-06-18 01:24:29 +00001115 CurDAG->ReplaceAllUsesWith(N, NewSHIFT);
Evan Cheng1314b002007-12-13 00:43:27 +00001116
1117 AM.Scale = 1 << ShiftCst;
1118 AM.IndexReg = NewAND;
1119 return false;
1120 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001121 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001122
Rafael Espindola523249f2009-03-31 16:16:57 +00001123 return MatchAddressBase(N, AM);
Dan Gohmanbadb2d22007-08-13 20:03:06 +00001124}
1125
1126/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1127/// specified addressing mode without any further recursion.
Rafael Espindola523249f2009-03-31 16:16:57 +00001128bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001129 // Is the base register already occupied?
Dan Gohmanffce6f12010-04-29 23:30:41 +00001130 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001131 // If so, check to see if the scale index register is set.
Chris Lattner18c59872009-06-27 04:16:01 +00001132 if (AM.IndexReg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001133 AM.IndexReg = N;
1134 AM.Scale = 1;
1135 return false;
1136 }
1137
1138 // Otherwise, we cannot select it.
1139 return true;
1140 }
1141
1142 // Default, generate it as a register.
1143 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +00001144 AM.Base_Reg = N;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001145 return false;
1146}
1147
Evan Chengec693f72005-12-08 02:01:35 +00001148/// SelectAddr - returns true if it is able pattern match an addressing mode.
1149/// It returns the operands which make up the maximal addressing mode it can
1150/// match by reference.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001151bool X86DAGToDAGISel::SelectAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +00001152 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001153 SDValue &Disp, SDValue &Segment) {
Evan Chengec693f72005-12-08 02:01:35 +00001154 X86ISelAddressMode AM;
Evan Chengc7928f82009-12-18 01:59:21 +00001155 if (MatchAddress(N, AM))
Evan Cheng8700e142006-01-11 06:09:51 +00001156 return false;
Evan Chengec693f72005-12-08 02:01:35 +00001157
Owen Andersone50ed302009-08-10 22:56:29 +00001158 EVT VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +00001159 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohmanffce6f12010-04-29 23:30:41 +00001160 if (!AM.Base_Reg.getNode())
1161 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +00001162 }
Evan Cheng8700e142006-01-11 06:09:51 +00001163
Gabor Greifba36cb52008-08-28 21:40:38 +00001164 if (!AM.IndexReg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001165 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +00001166
Rafael Espindola094fad32009-04-08 21:14:34 +00001167 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Cheng8700e142006-01-11 06:09:51 +00001168 return true;
Evan Chengec693f72005-12-08 02:01:35 +00001169}
1170
Chris Lattner3a7cd952006-10-07 21:55:32 +00001171/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1172/// match a load whose top elements are either undef or zeros. The load flavor
1173/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner64b49862010-02-17 06:07:47 +00001174///
1175/// We also return:
Chris Lattnera170b5e2010-02-21 03:17:59 +00001176/// PatternChainNode: this is the matched node that has a chain input and
1177/// output.
Chris Lattnere60f7b42010-03-01 22:51:11 +00001178bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman475871a2008-07-27 21:46:04 +00001179 SDValue N, SDValue &Base,
1180 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001181 SDValue &Disp, SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +00001182 SDValue &PatternNodeWithChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +00001183 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001184 PatternNodeWithChain = N.getOperand(0);
1185 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1186 PatternNodeWithChain.hasOneUse() &&
Chris Lattnerf1c64282010-02-21 04:53:34 +00001187 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001188 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001189 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattner92d3ada2010-02-16 22:35:06 +00001190 if (!SelectAddr(Root, LD->getBasePtr(), Base, Scale, Index, Disp,Segment))
Chris Lattner3a7cd952006-10-07 21:55:32 +00001191 return false;
1192 return true;
1193 }
1194 }
Chris Lattner4fe4f252006-10-11 22:09:58 +00001195
1196 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +00001197 // elements. This is a vector shuffle from the zero vector.
Gabor Greifba36cb52008-08-28 21:40:38 +00001198 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner8a594482007-11-25 00:24:49 +00001199 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng7e2ff772008-05-08 00:57:18 +00001200 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001201 N.getOperand(0).getNode()->hasOneUse() &&
1202 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattner92d3ada2010-02-16 22:35:06 +00001203 N.getOperand(0).getOperand(0).hasOneUse() &&
1204 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001205 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00001206 // Okay, this is a zero extending load. Fold it.
1207 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattner92d3ada2010-02-16 22:35:06 +00001208 if (!SelectAddr(Root, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng7e2ff772008-05-08 00:57:18 +00001209 return false;
Chris Lattnera170b5e2010-02-21 03:17:59 +00001210 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng7e2ff772008-05-08 00:57:18 +00001211 return true;
Chris Lattner4fe4f252006-10-11 22:09:58 +00001212 }
Chris Lattner3a7cd952006-10-07 21:55:32 +00001213 return false;
1214}
1215
1216
Evan Cheng51a9ed92006-02-25 10:09:08 +00001217/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1218/// mode it matches can be cost effectively emitted as an LEA instruction.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001219bool X86DAGToDAGISel::SelectLEAAddr(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001220 SDValue &Base, SDValue &Scale,
Chris Lattner599b5312010-07-08 23:46:44 +00001221 SDValue &Index, SDValue &Disp,
1222 SDValue &Segment) {
Evan Cheng51a9ed92006-02-25 10:09:08 +00001223 X86ISelAddressMode AM;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001224
1225 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1226 // segments.
1227 SDValue Copy = AM.Segment;
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001229 AM.Segment = T;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001230 if (MatchAddress(N, AM))
1231 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001232 assert (T == AM.Segment);
1233 AM.Segment = Copy;
Rafael Espindola094fad32009-04-08 21:14:34 +00001234
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001236 unsigned Complexity = 0;
1237 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohmanffce6f12010-04-29 23:30:41 +00001238 if (AM.Base_Reg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001239 Complexity = 1;
1240 else
Dan Gohmanffce6f12010-04-29 23:30:41 +00001241 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001242 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1243 Complexity = 4;
1244
Gabor Greifba36cb52008-08-28 21:40:38 +00001245 if (AM.IndexReg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001246 Complexity++;
1247 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001248 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001249
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001250 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1251 // a simple shift.
1252 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +00001253 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001254
1255 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1256 // to a LEA. This is determined with some expermentation but is by no means
1257 // optimal (especially for code size consideration). LEA is nice because of
1258 // its three-address nature. Tweak the cost function again when we can run
1259 // convertToThreeAddress() at register allocation time.
Dan Gohman2d0a1cc2009-02-07 00:43:41 +00001260 if (AM.hasSymbolicDisplacement()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001261 // For X86-64, we should always use lea to materialize RIP relative
1262 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +00001263 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +00001264 Complexity = 4;
1265 else
1266 Complexity += 2;
1267 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001268
Dan Gohmanffce6f12010-04-29 23:30:41 +00001269 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng51a9ed92006-02-25 10:09:08 +00001270 Complexity++;
1271
Chris Lattner25142782009-07-11 22:50:33 +00001272 // If it isn't worth using an LEA, reject it.
Chris Lattner14f75112009-07-11 23:07:30 +00001273 if (Complexity <= 2)
Chris Lattner25142782009-07-11 22:50:33 +00001274 return false;
1275
Chris Lattner25142782009-07-11 22:50:33 +00001276 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1277 return true;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001278}
1279
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001280/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001281bool X86DAGToDAGISel::SelectTLSADDRAddr(SDNode *Op, SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001282 SDValue &Scale, SDValue &Index,
Chris Lattner599b5312010-07-08 23:46:44 +00001283 SDValue &Disp, SDValue &Segment) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001284 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1285 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Eric Christopher30ef0e52010-06-03 04:07:48 +00001286
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001287 X86ISelAddressMode AM;
1288 AM.GV = GA->getGlobal();
1289 AM.Disp += GA->getOffset();
Dan Gohmanffce6f12010-04-29 23:30:41 +00001290 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattnerba8ef452009-06-26 21:18:37 +00001291 AM.SymbolFlags = GA->getTargetFlags();
1292
Owen Anderson825b72b2009-08-11 20:47:22 +00001293 if (N.getValueType() == MVT::i32) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001294 AM.Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00001295 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001296 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001298 }
1299
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001300 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1301 return true;
1302}
1303
1304
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001305bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +00001307 SDValue &Index, SDValue &Disp,
1308 SDValue &Segment) {
Chris Lattnerd1b73822010-03-02 22:20:06 +00001309 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1310 !IsProfitableToFold(N, P, P) ||
Dan Gohmand858e902010-04-17 15:26:15 +00001311 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerd1b73822010-03-02 22:20:06 +00001312 return false;
1313
1314 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng0114e942006-01-06 20:36:21 +00001315}
1316
Dan Gohman8b746962008-09-23 18:22:58 +00001317/// getGlobalBaseReg - Return an SDNode that returns the value of
1318/// the global base register. Output instructions required to
1319/// initialize the global base register, if necessary.
Evan Cheng7ccced62006-02-18 00:15:05 +00001320///
Evan Cheng9ade2182006-08-26 05:34:46 +00001321SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanc5534622009-06-03 20:20:00 +00001322 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greifba36cb52008-08-28 21:40:38 +00001323 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Evan Cheng7ccced62006-02-18 00:15:05 +00001324}
1325
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001326SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1327 SDValue Chain = Node->getOperand(0);
1328 SDValue In1 = Node->getOperand(1);
1329 SDValue In2L = Node->getOperand(2);
1330 SDValue In2H = Node->getOperand(3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001331 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001332 if (!SelectAddr(In1.getNode(), In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001333 return NULL;
Dan Gohmanc76909a2009-09-25 20:36:54 +00001334 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1335 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1336 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, Chain};
1337 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
1338 MVT::i32, MVT::i32, MVT::Other, Ops,
1339 array_lengthof(Ops));
1340 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
1341 return ResNode;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001342}
Christopher Lambc59e5212007-08-10 21:48:46 +00001343
Owen Andersone50ed302009-08-10 22:56:29 +00001344SDNode *X86DAGToDAGISel::SelectAtomicLoadAdd(SDNode *Node, EVT NVT) {
Evan Cheng37b73872009-07-30 08:33:02 +00001345 if (Node->hasAnyUseOfValue(0))
1346 return 0;
1347
1348 // Optimize common patterns for __sync_add_and_fetch and
1349 // __sync_sub_and_fetch where the result is not used. This allows us
1350 // to use "lock" version of add, sub, inc, dec instructions.
1351 // FIXME: Do not use special instructions but instead add the "lock"
1352 // prefix to the target node somehow. The extra information will then be
1353 // transferred to machine instruction and it denotes the prefix.
1354 SDValue Chain = Node->getOperand(0);
1355 SDValue Ptr = Node->getOperand(1);
1356 SDValue Val = Node->getOperand(2);
1357 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001358 if (!SelectAddr(Ptr.getNode(), Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Evan Cheng37b73872009-07-30 08:33:02 +00001359 return 0;
1360
1361 bool isInc = false, isDec = false, isSub = false, isCN = false;
1362 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
1363 if (CN) {
1364 isCN = true;
1365 int64_t CNVal = CN->getSExtValue();
1366 if (CNVal == 1)
1367 isInc = true;
1368 else if (CNVal == -1)
1369 isDec = true;
1370 else if (CNVal >= 0)
1371 Val = CurDAG->getTargetConstant(CNVal, NVT);
1372 else {
1373 isSub = true;
1374 Val = CurDAG->getTargetConstant(-CNVal, NVT);
1375 }
1376 } else if (Val.hasOneUse() &&
1377 Val.getOpcode() == ISD::SUB &&
1378 X86::isZeroNode(Val.getOperand(0))) {
1379 isSub = true;
1380 Val = Val.getOperand(1);
1381 }
1382
1383 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001384 switch (NVT.getSimpleVT().SimpleTy) {
Evan Cheng37b73872009-07-30 08:33:02 +00001385 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 case MVT::i8:
Evan Cheng37b73872009-07-30 08:33:02 +00001387 if (isInc)
1388 Opc = X86::LOCK_INC8m;
1389 else if (isDec)
1390 Opc = X86::LOCK_DEC8m;
1391 else if (isSub) {
1392 if (isCN)
1393 Opc = X86::LOCK_SUB8mi;
1394 else
1395 Opc = X86::LOCK_SUB8mr;
1396 } else {
1397 if (isCN)
1398 Opc = X86::LOCK_ADD8mi;
1399 else
1400 Opc = X86::LOCK_ADD8mr;
1401 }
1402 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 case MVT::i16:
Evan Cheng37b73872009-07-30 08:33:02 +00001404 if (isInc)
1405 Opc = X86::LOCK_INC16m;
1406 else if (isDec)
1407 Opc = X86::LOCK_DEC16m;
1408 else if (isSub) {
1409 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001410 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001411 Opc = X86::LOCK_SUB16mi8;
1412 else
1413 Opc = X86::LOCK_SUB16mi;
1414 } else
1415 Opc = X86::LOCK_SUB16mr;
1416 } else {
1417 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001418 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001419 Opc = X86::LOCK_ADD16mi8;
1420 else
1421 Opc = X86::LOCK_ADD16mi;
1422 } else
1423 Opc = X86::LOCK_ADD16mr;
1424 }
1425 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 case MVT::i32:
Evan Cheng37b73872009-07-30 08:33:02 +00001427 if (isInc)
1428 Opc = X86::LOCK_INC32m;
1429 else if (isDec)
1430 Opc = X86::LOCK_DEC32m;
1431 else if (isSub) {
1432 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001433 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001434 Opc = X86::LOCK_SUB32mi8;
1435 else
1436 Opc = X86::LOCK_SUB32mi;
1437 } else
1438 Opc = X86::LOCK_SUB32mr;
1439 } else {
1440 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001441 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001442 Opc = X86::LOCK_ADD32mi8;
1443 else
1444 Opc = X86::LOCK_ADD32mi;
1445 } else
1446 Opc = X86::LOCK_ADD32mr;
1447 }
1448 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 case MVT::i64:
Evan Cheng37b73872009-07-30 08:33:02 +00001450 if (isInc)
1451 Opc = X86::LOCK_INC64m;
1452 else if (isDec)
1453 Opc = X86::LOCK_DEC64m;
1454 else if (isSub) {
1455 Opc = X86::LOCK_SUB64mr;
1456 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001457 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001458 Opc = X86::LOCK_SUB64mi8;
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001459 else if (i64immSExt32(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001460 Opc = X86::LOCK_SUB64mi32;
1461 }
1462 } else {
1463 Opc = X86::LOCK_ADD64mr;
1464 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001465 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001466 Opc = X86::LOCK_ADD64mi8;
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001467 else if (i64immSExt32(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001468 Opc = X86::LOCK_ADD64mi32;
1469 }
1470 }
1471 break;
1472 }
1473
1474 DebugLoc dl = Node->getDebugLoc();
Chris Lattner518bb532010-02-09 19:54:29 +00001475 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Dan Gohman602b0c82009-09-25 18:54:59 +00001476 dl, NVT), 0);
Dan Gohmanc76909a2009-09-25 20:36:54 +00001477 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1478 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Evan Cheng37b73872009-07-30 08:33:02 +00001479 if (isInc || isDec) {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001480 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain };
1481 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6), 0);
1482 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001483 SDValue RetVals[] = { Undef, Ret };
1484 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1485 } else {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001486 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1487 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
1488 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001489 SDValue RetVals[] = { Undef, Ret };
1490 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1491 }
1492}
1493
Dan Gohman11596ed2009-10-09 20:35:19 +00001494/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1495/// any uses which require the SF or OF bits to be accurate.
1496static bool HasNoSignedComparisonUses(SDNode *N) {
1497 // Examine each user of the node.
1498 for (SDNode::use_iterator UI = N->use_begin(),
1499 UE = N->use_end(); UI != UE; ++UI) {
1500 // Only examine CopyToReg uses.
1501 if (UI->getOpcode() != ISD::CopyToReg)
1502 return false;
1503 // Only examine CopyToReg uses that copy to EFLAGS.
1504 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1505 X86::EFLAGS)
1506 return false;
1507 // Examine each user of the CopyToReg use.
1508 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1509 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1510 // Only examine the Flag result.
1511 if (FlagUI.getUse().getResNo() != 1) continue;
1512 // Anything unusual: assume conservatively.
1513 if (!FlagUI->isMachineOpcode()) return false;
1514 // Examine the opcode of the user.
1515 switch (FlagUI->getMachineOpcode()) {
1516 // These comparisons don't treat the most significant bit specially.
1517 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1518 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1519 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1520 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001521 case X86::JA_4: case X86::JAE_4: case X86::JB_4: case X86::JBE_4:
1522 case X86::JE_4: case X86::JNE_4: case X86::JP_4: case X86::JNP_4:
Dan Gohman11596ed2009-10-09 20:35:19 +00001523 case X86::CMOVA16rr: case X86::CMOVA16rm:
1524 case X86::CMOVA32rr: case X86::CMOVA32rm:
1525 case X86::CMOVA64rr: case X86::CMOVA64rm:
1526 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1527 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1528 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1529 case X86::CMOVB16rr: case X86::CMOVB16rm:
1530 case X86::CMOVB32rr: case X86::CMOVB32rm:
1531 case X86::CMOVB64rr: case X86::CMOVB64rm:
1532 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1533 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1534 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
1535 case X86::CMOVE16rr: case X86::CMOVE16rm:
1536 case X86::CMOVE32rr: case X86::CMOVE32rm:
1537 case X86::CMOVE64rr: case X86::CMOVE64rm:
1538 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1539 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1540 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1541 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1542 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1543 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1544 case X86::CMOVP16rr: case X86::CMOVP16rm:
1545 case X86::CMOVP32rr: case X86::CMOVP32rm:
1546 case X86::CMOVP64rr: case X86::CMOVP64rm:
1547 continue;
1548 // Anything else: assume conservatively.
1549 default: return false;
1550 }
1551 }
1552 }
1553 return true;
1554}
1555
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001556SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001558 unsigned Opc, MOpc;
1559 unsigned Opcode = Node->getOpcode();
Dale Johannesend8392542009-02-03 21:48:12 +00001560 DebugLoc dl = Node->getDebugLoc();
1561
Chris Lattner7c306da2010-03-02 06:34:30 +00001562 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengf597dc72006-02-10 22:24:32 +00001563
Dan Gohmane8be6c62008-07-17 19:10:17 +00001564 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +00001565 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001566 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001567 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001568
Evan Cheng0114e942006-01-06 20:36:21 +00001569 switch (Opcode) {
Dan Gohman72677342009-08-02 16:10:52 +00001570 default: break;
1571 case X86ISD::GlobalBaseReg:
1572 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001573
Dan Gohman72677342009-08-02 16:10:52 +00001574 case X86ISD::ATOMOR64_DAG:
1575 return SelectAtomic64(Node, X86::ATOMOR6432);
1576 case X86ISD::ATOMXOR64_DAG:
1577 return SelectAtomic64(Node, X86::ATOMXOR6432);
1578 case X86ISD::ATOMADD64_DAG:
1579 return SelectAtomic64(Node, X86::ATOMADD6432);
1580 case X86ISD::ATOMSUB64_DAG:
1581 return SelectAtomic64(Node, X86::ATOMSUB6432);
1582 case X86ISD::ATOMNAND64_DAG:
1583 return SelectAtomic64(Node, X86::ATOMNAND6432);
1584 case X86ISD::ATOMAND64_DAG:
1585 return SelectAtomic64(Node, X86::ATOMAND6432);
1586 case X86ISD::ATOMSWAP64_DAG:
1587 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001588
Dan Gohman72677342009-08-02 16:10:52 +00001589 case ISD::ATOMIC_LOAD_ADD: {
1590 SDNode *RetVal = SelectAtomicLoadAdd(Node, NVT);
1591 if (RetVal)
1592 return RetVal;
1593 break;
1594 }
1595
1596 case ISD::SMUL_LOHI:
1597 case ISD::UMUL_LOHI: {
1598 SDValue N0 = Node->getOperand(0);
1599 SDValue N1 = Node->getOperand(1);
1600
1601 bool isSigned = Opcode == ISD::SMUL_LOHI;
Bill Wendling12321672009-08-07 21:33:25 +00001602 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001604 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001605 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1606 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1607 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1608 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001609 }
Bill Wendling12321672009-08-07 21:33:25 +00001610 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001612 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1614 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1615 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1616 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001617 }
Bill Wendling12321672009-08-07 21:33:25 +00001618 }
Dan Gohman72677342009-08-02 16:10:52 +00001619
1620 unsigned LoReg, HiReg;
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001622 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1624 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1625 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1626 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Dan Gohman72677342009-08-02 16:10:52 +00001627 }
1628
1629 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001630 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendling12321672009-08-07 21:33:25 +00001631 // Multiply is commmutative.
Dan Gohman72677342009-08-02 16:10:52 +00001632 if (!foldedLoad) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001633 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00001634 if (foldedLoad)
1635 std::swap(N0, N1);
1636 }
1637
1638 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
1639 N0, SDValue()).getValue(1);
1640
1641 if (foldedLoad) {
1642 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1643 InFlag };
1644 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001645 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Flag, Ops,
1646 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001647 InFlag = SDValue(CNode, 1);
1648 // Update the chain.
1649 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1650 } else {
1651 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001652 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Flag, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001653 }
1654
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00001655 // Prevent use of AH in a REX instruction by referencing AX instead.
1656 if (HiReg == X86::AH && Subtarget->is64Bit() &&
1657 !SDValue(Node, 1).use_empty()) {
1658 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1659 X86::AX, MVT::i16, InFlag);
1660 InFlag = Result.getValue(2);
1661 // Get the low part if needed. Don't use getCopyFromReg for aliasing
1662 // registers.
1663 if (!SDValue(Node, 0).use_empty())
1664 ReplaceUses(SDValue(Node, 1),
1665 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
1666
1667 // Shift AX down 8 bits.
1668 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
1669 Result,
1670 CurDAG->getTargetConstant(8, MVT::i8)), 0);
1671 // Then truncate it down to i8.
1672 ReplaceUses(SDValue(Node, 1),
1673 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
1674 }
Dan Gohman72677342009-08-02 16:10:52 +00001675 // Copy the low half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001676 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001677 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1678 LoReg, NVT, InFlag);
1679 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001680 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001681 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001682 }
1683 // Copy the high half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001684 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00001685 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1686 HiReg, NVT, InFlag);
1687 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001688 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001689 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001690 }
1691
Dan Gohman72677342009-08-02 16:10:52 +00001692 return NULL;
1693 }
1694
1695 case ISD::SDIVREM:
1696 case ISD::UDIVREM: {
1697 SDValue N0 = Node->getOperand(0);
1698 SDValue N1 = Node->getOperand(1);
1699
1700 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendling12321672009-08-07 21:33:25 +00001701 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001703 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1705 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1706 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1707 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001708 }
Bill Wendling12321672009-08-07 21:33:25 +00001709 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001711 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1713 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1714 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1715 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001716 }
Bill Wendling12321672009-08-07 21:33:25 +00001717 }
Dan Gohman72677342009-08-02 16:10:52 +00001718
Chris Lattner9e323832009-12-23 01:45:04 +00001719 unsigned LoReg, HiReg, ClrReg;
Dan Gohman72677342009-08-02 16:10:52 +00001720 unsigned ClrOpcode, SExtOpcode;
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001722 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 case MVT::i8:
Chris Lattner9e323832009-12-23 01:45:04 +00001724 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman72677342009-08-02 16:10:52 +00001725 ClrOpcode = 0;
1726 SExtOpcode = X86::CBW;
1727 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 case MVT::i16:
Dan Gohman72677342009-08-02 16:10:52 +00001729 LoReg = X86::AX; HiReg = X86::DX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001730 ClrOpcode = X86::MOV16r0; ClrReg = X86::DX;
Dan Gohman72677342009-08-02 16:10:52 +00001731 SExtOpcode = X86::CWD;
1732 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 case MVT::i32:
Chris Lattner9e323832009-12-23 01:45:04 +00001734 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman72677342009-08-02 16:10:52 +00001735 ClrOpcode = X86::MOV32r0;
1736 SExtOpcode = X86::CDQ;
1737 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 case MVT::i64:
Chris Lattner9e323832009-12-23 01:45:04 +00001739 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001740 ClrOpcode = X86::MOV64r0;
Dan Gohman72677342009-08-02 16:10:52 +00001741 SExtOpcode = X86::CQO;
Evan Cheng37b73872009-07-30 08:33:02 +00001742 break;
1743 }
1744
Dan Gohman72677342009-08-02 16:10:52 +00001745 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001746 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00001747 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman525178c2007-10-08 18:33:35 +00001748
Dan Gohman72677342009-08-02 16:10:52 +00001749 SDValue InFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman72677342009-08-02 16:10:52 +00001751 // Special case for div8, just use a move with zero extension to AX to
1752 // clear the upper 8 bits (AH).
1753 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001754 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman72677342009-08-02 16:10:52 +00001755 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
1756 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001757 SDValue(CurDAG->getMachineNode(X86::MOVZX16rm8, dl, MVT::i16,
1758 MVT::Other, Ops,
1759 array_lengthof(Ops)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001760 Chain = Move.getValue(1);
1761 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng0114e942006-01-06 20:36:21 +00001762 } else {
Dan Gohman72677342009-08-02 16:10:52 +00001763 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001764 SDValue(CurDAG->getMachineNode(X86::MOVZX16rr8, dl, MVT::i16, N0),0);
Dan Gohman72677342009-08-02 16:10:52 +00001765 Chain = CurDAG->getEntryNode();
1766 }
1767 Chain = CurDAG->getCopyToReg(Chain, dl, X86::AX, Move, SDValue());
1768 InFlag = Chain.getValue(1);
1769 } else {
1770 InFlag =
1771 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
1772 LoReg, N0, SDValue()).getValue(1);
1773 if (isSigned && !signBitIsZero) {
1774 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001775 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001776 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Flag, InFlag),0);
Dan Gohman72677342009-08-02 16:10:52 +00001777 } else {
1778 // Zero out the high part, effectively zero extending the input.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001779 SDValue ClrNode =
1780 SDValue(CurDAG->getMachineNode(ClrOpcode, dl, NVT), 0);
Chris Lattner9e323832009-12-23 01:45:04 +00001781 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman72677342009-08-02 16:10:52 +00001782 ClrNode, InFlag).getValue(1);
Dan Gohman525178c2007-10-08 18:33:35 +00001783 }
Evan Cheng948f3432006-01-06 23:19:29 +00001784 }
Dan Gohman525178c2007-10-08 18:33:35 +00001785
Dan Gohman72677342009-08-02 16:10:52 +00001786 if (foldedLoad) {
1787 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1788 InFlag };
1789 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001790 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Flag, Ops,
1791 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001792 InFlag = SDValue(CNode, 1);
1793 // Update the chain.
1794 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1795 } else {
1796 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001797 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Flag, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001798 }
Evan Cheng948f3432006-01-06 23:19:29 +00001799
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00001800 // Prevent use of AH in a REX instruction by referencing AX instead.
1801 // Shift it down 8 bits.
1802 if (HiReg == X86::AH && Subtarget->is64Bit() &&
1803 !SDValue(Node, 1).use_empty()) {
1804 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1805 X86::AX, MVT::i16, InFlag);
1806 InFlag = Result.getValue(2);
1807
1808 // If we also need AL (the quotient), get it by extracting a subreg from
1809 // Result. The fast register allocator does not like multiple CopyFromReg
1810 // nodes using aliasing registers.
1811 if (!SDValue(Node, 0).use_empty())
1812 ReplaceUses(SDValue(Node, 0),
1813 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
1814
1815 // Shift AX right by 8 bits instead of using AH.
1816 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
1817 Result,
1818 CurDAG->getTargetConstant(8, MVT::i8)),
1819 0);
1820 ReplaceUses(SDValue(Node, 1),
1821 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
1822 }
Dan Gohman72677342009-08-02 16:10:52 +00001823 // Copy the division (low) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001824 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001825 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1826 LoReg, NVT, InFlag);
1827 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001828 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001829 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001830 }
1831 // Copy the remainder (high) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001832 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00001833 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1834 HiReg, NVT, InFlag);
1835 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001836 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001837 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001838 }
Dan Gohman72677342009-08-02 16:10:52 +00001839 return NULL;
1840 }
1841
Dan Gohman6a402dc2009-08-19 18:16:17 +00001842 case X86ISD::CMP: {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001843 SDValue N0 = Node->getOperand(0);
1844 SDValue N1 = Node->getOperand(1);
1845
1846 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
1847 // use a smaller encoding.
Eli Friedman77524422010-08-04 22:40:58 +00001848 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
1849 HasNoSignedComparisonUses(Node))
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00001850 // Look past the truncate if CMP is the only use of it.
1851 N0 = N0.getOperand(0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001852 if (N0.getNode()->getOpcode() == ISD::AND && N0.getNode()->hasOneUse() &&
1853 N0.getValueType() != MVT::i8 &&
1854 X86::isZeroNode(N1)) {
1855 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
1856 if (!C) break;
1857
1858 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman11596ed2009-10-09 20:35:19 +00001859 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
1860 (!(C->getZExtValue() & 0x80) ||
1861 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001862 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
1863 SDValue Reg = N0.getNode()->getOperand(0);
1864
1865 // On x86-32, only the ABCD registers have 8-bit subregisters.
1866 if (!Subtarget->is64Bit()) {
1867 TargetRegisterClass *TRC = 0;
1868 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1869 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1870 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1871 default: llvm_unreachable("Unsupported TEST operand type!");
1872 }
1873 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001874 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1875 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001876 }
1877
1878 // Extract the l-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001879 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00001880 MVT::i8, Reg);
1881
1882 // Emit a testb.
Dan Gohman602b0c82009-09-25 18:54:59 +00001883 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001884 }
1885
1886 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman11596ed2009-10-09 20:35:19 +00001887 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
1888 (!(C->getZExtValue() & 0x8000) ||
1889 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001890 // Shift the immediate right by 8 bits.
1891 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
1892 MVT::i8);
1893 SDValue Reg = N0.getNode()->getOperand(0);
1894
1895 // Put the value in an ABCD register.
1896 TargetRegisterClass *TRC = 0;
1897 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1898 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
1899 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1900 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1901 default: llvm_unreachable("Unsupported TEST operand type!");
1902 }
1903 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001904 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1905 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001906
1907 // Extract the h-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001908 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00001909 MVT::i8, Reg);
1910
1911 // Emit a testb. No special NOREX tricks are needed since there's
1912 // only one GPR operand!
Dan Gohman602b0c82009-09-25 18:54:59 +00001913 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
1914 Subreg, ShiftedImm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001915 }
1916
1917 // For example, "testl %eax, $32776" to "testw %ax, $32776".
1918 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00001919 N0.getValueType() != MVT::i16 &&
1920 (!(C->getZExtValue() & 0x8000) ||
1921 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001922 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
1923 SDValue Reg = N0.getNode()->getOperand(0);
1924
1925 // Extract the 16-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001926 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00001927 MVT::i16, Reg);
1928
1929 // Emit a testw.
Dan Gohman602b0c82009-09-25 18:54:59 +00001930 return CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001931 }
1932
1933 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
1934 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00001935 N0.getValueType() == MVT::i64 &&
1936 (!(C->getZExtValue() & 0x80000000) ||
1937 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001938 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
1939 SDValue Reg = N0.getNode()->getOperand(0);
1940
1941 // Extract the 32-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001942 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00001943 MVT::i32, Reg);
1944
1945 // Emit a testl.
Dan Gohman602b0c82009-09-25 18:54:59 +00001946 return CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001947 }
1948 }
1949 break;
1950 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00001951 }
1952
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001953 SDNode *ResNode = SelectCode(Node);
Evan Cheng64a752f2006-08-11 09:08:15 +00001954
Chris Lattner7c306da2010-03-02 06:34:30 +00001955 DEBUG(dbgs() << "=> ";
1956 if (ResNode == NULL || ResNode == Node)
1957 Node->dump(CurDAG);
1958 else
1959 ResNode->dump(CurDAG);
1960 dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001961
1962 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00001963}
1964
Chris Lattnerc0bad572006-06-08 18:03:49 +00001965bool X86DAGToDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00001966SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +00001967 std::vector<SDValue> &OutOps) {
Rafael Espindola094fad32009-04-08 21:14:34 +00001968 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerc0bad572006-06-08 18:03:49 +00001969 switch (ConstraintCode) {
1970 case 'o': // offsetable ??
1971 case 'v': // not offsetable ??
1972 default: return true;
1973 case 'm': // memory
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001974 if (!SelectAddr(Op.getNode(), Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerc0bad572006-06-08 18:03:49 +00001975 return true;
1976 break;
1977 }
1978
Evan Cheng04699902006-08-26 01:05:16 +00001979 OutOps.push_back(Op0);
1980 OutOps.push_back(Op1);
1981 OutOps.push_back(Op2);
1982 OutOps.push_back(Op3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001983 OutOps.push_back(Op4);
Chris Lattnerc0bad572006-06-08 18:03:49 +00001984 return false;
1985}
1986
Chris Lattnerc961eea2005-11-16 01:54:32 +00001987/// createX86ISelDag - This pass converts a legalized DAG into a
1988/// X86-specific DAG, ready for instruction scheduling.
1989///
Bill Wendling98a366d2009-04-29 23:29:43 +00001990FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
1991 llvm::CodeGenOpt::Level OptLevel) {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001992 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattnerc961eea2005-11-16 01:54:32 +00001993}