blob: ad16835f914f23cf2177a0a10f3b7177a4bc251d [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
18// PowerPC specific DAG Nodes.
19//
20
21def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
22def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
23def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
24
Chris Lattner9c73f092005-10-25 20:55:47 +000025def PPCfsel : SDNode<"PPCISD::FSEL",
26 // Type constraint for fsel.
27 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
28 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000029
Chris Lattner47f01f12005-09-08 19:50:41 +000030//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000031// PowerPC specific transformation functions and pattern fragments.
32//
Nate Begeman8d948322005-10-19 01:12:32 +000033
Nate Begeman2d5aff72005-10-19 18:42:01 +000034def SHL32 : SDNodeXForm<imm, [{
35 // Transformation function: 31 - imm
36 return getI32Imm(31 - N->getValue());
37}]>;
38
39def SHL64 : SDNodeXForm<imm, [{
40 // Transformation function: 63 - imm
41 return getI32Imm(63 - N->getValue());
42}]>;
43
44def SRL32 : SDNodeXForm<imm, [{
45 // Transformation function: 32 - imm
46 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
47}]>;
48
49def SRL64 : SDNodeXForm<imm, [{
50 // Transformation function: 64 - imm
51 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
52}]>;
53
Chris Lattner2eb25172005-09-09 00:39:56 +000054def LO16 : SDNodeXForm<imm, [{
55 // Transformation function: get the low 16 bits.
56 return getI32Imm((unsigned short)N->getValue());
57}]>;
58
59def HI16 : SDNodeXForm<imm, [{
60 // Transformation function: shift the immediate value down into the low bits.
61 return getI32Imm((unsigned)N->getValue() >> 16);
62}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000063
Chris Lattner79d0e9f2005-09-28 23:07:13 +000064def HA16 : SDNodeXForm<imm, [{
65 // Transformation function: shift the immediate value down into the low bits.
66 signed int Val = N->getValue();
67 return getI32Imm((Val - (signed short)Val) >> 16);
68}]>;
69
70
Chris Lattner3e63ead2005-09-08 17:33:10 +000071def immSExt16 : PatLeaf<(imm), [{
72 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
73 // field. Used by instructions like 'addi'.
74 return (int)N->getValue() == (short)N->getValue();
75}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000076def immZExt16 : PatLeaf<(imm), [{
77 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
78 // field. Used by instructions like 'ori'.
79 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000080}], LO16>;
81
Chris Lattner3e63ead2005-09-08 17:33:10 +000082def imm16Shifted : PatLeaf<(imm), [{
83 // imm16Shifted predicate - True if only bits in the top 16-bits of the
84 // immediate are set. Used by instructions like 'addis'.
85 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000086}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000087
Chris Lattnerbfde0802005-09-08 17:40:49 +000088/*
89// Example of a legalize expander: Only for PPC64.
90def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
91 [(set f64:$tmp , (FCTIDZ f64:$src)),
92 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
93 (store f64:$tmp, i32:$tmpFI),
94 (set i64:$dst, (load i32:$tmpFI))],
95 Subtarget_PPC64>;
96*/
Chris Lattner3e63ead2005-09-08 17:33:10 +000097
Chris Lattner47f01f12005-09-08 19:50:41 +000098//===----------------------------------------------------------------------===//
99// PowerPC Flag Definitions.
100
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000101class isPPC64 { bit PPC64 = 1; }
102class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000103class isDOT {
104 list<Register> Defs = [CR0];
105 bit RC = 1;
106}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000107
Chris Lattner47f01f12005-09-08 19:50:41 +0000108
109
110//===----------------------------------------------------------------------===//
111// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000112
Chris Lattner4345a4a2005-09-14 20:53:05 +0000113def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000114 let PrintMethod = "printU5ImmOperand";
115}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000116def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000117 let PrintMethod = "printU6ImmOperand";
118}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000119def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000120 let PrintMethod = "printS16ImmOperand";
121}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000122def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000123 let PrintMethod = "printU16ImmOperand";
124}
Chris Lattner841d12d2005-10-18 16:51:22 +0000125def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
126 let PrintMethod = "printS16X4ImmOperand";
127}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000128def target : Operand<i32> {
129 let PrintMethod = "printBranchOperand";
130}
131def piclabel: Operand<i32> {
132 let PrintMethod = "printPICLabel";
133}
Nate Begemaned428532004-09-04 05:00:00 +0000134def symbolHi: Operand<i32> {
135 let PrintMethod = "printSymbolHi";
136}
137def symbolLo: Operand<i32> {
138 let PrintMethod = "printSymbolLo";
139}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000140def crbitm: Operand<i8> {
141 let PrintMethod = "printcrbitm";
142}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000143
Chris Lattner47f01f12005-09-08 19:50:41 +0000144
145
146//===----------------------------------------------------------------------===//
147// PowerPC Instruction Definitions.
148
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000149// Pseudo-instructions:
Chris Lattner3075a4e2005-10-25 20:58:43 +0000150def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000151
Nate Begemanb816f022004-10-07 22:30:03 +0000152let isLoad = 1 in {
Chris Lattner3075a4e2005-10-25 20:58:43 +0000153def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN", []>;
154def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000155}
Chris Lattner3075a4e2005-10-25 20:58:43 +0000156def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC", []>;
157def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8", []>;
158def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4", []>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000159
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000160// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
161// scheduler into a branch sequence.
162let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
163 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000164 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000165 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000166 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000167 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000168 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000169}
170
171
Chris Lattner47f01f12005-09-08 19:50:41 +0000172let isTerminator = 1 in {
173 let isReturn = 1 in
Jim Laskey53842142005-10-19 19:51:16 +0000174 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB>;
175 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000176}
177
Chris Lattner7a823bd2005-02-15 20:26:49 +0000178let Defs = [LR] in
Chris Lattner3075a4e2005-10-25 20:58:43 +0000179 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000180
Misha Brukmanb2edb442004-06-28 18:23:35 +0000181let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000182 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
183 target:$true, target:$false),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000184 "; COND_BRANCH", []>;
Jim Laskey53842142005-10-19 19:51:16 +0000185 def B : IForm<18, 0, 0, (ops target:$func), "b $func", BrB>;
186//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func", BrB>;
187 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func", BrB>;
188//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func", BrB>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000189
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000190 // FIXME: 4*CR# needs to be added to the BI field!
191 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000192 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000193 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000194 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000195 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000196 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000197 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000198 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000199 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000200 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000201 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000202 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000203 "bne $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000204}
205
Chris Lattnerfc879282005-05-15 20:11:44 +0000206let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000207 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000208 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
209 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000210 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000211 CR0,CR1,CR5,CR6,CR7] in {
212 // Convenient aliases for call instructions
Jim Laskey53842142005-10-19 19:51:16 +0000213 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops),
214 "bl $func", BrB>;
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000215 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
Jim Laskey53842142005-10-19 19:51:16 +0000216 (ops variable_ops), "bctrl", BrB>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000217}
218
Nate Begeman07aada82004-08-30 02:28:06 +0000219// D-Form instructions. Most instructions that perform an operation on a
220// register and an immediate are of this type.
221//
Nate Begemanb816f022004-10-07 22:30:03 +0000222let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000223def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000224 "lbz $rD, $disp($rA)", LdStGeneral>;
Nate Begeman2497e632005-07-21 20:44:43 +0000225def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000226 "lha $rD, $disp($rA)", LdStLHA>;
Nate Begeman2497e632005-07-21 20:44:43 +0000227def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000228 "lhz $rD, $disp($rA)", LdStGeneral>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000229def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000230 "lmw $rD, $disp($rA)", LdStLMW>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000231def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000232 "lwz $rD, $disp($rA)", LdStGeneral>;
Nate Begeman2497e632005-07-21 20:44:43 +0000233def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000234 "lwzu $rD, $disp($rA)", LdStGeneral>;
Nate Begemanb816f022004-10-07 22:30:03 +0000235}
Chris Lattner57226fb2005-04-19 04:59:28 +0000236def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000237 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000238 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000239def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000240 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000241 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000242def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000243 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000244 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000245def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000246 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000247 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000248def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000249 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000250 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000251def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000252 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000253 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000254def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000255 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnere0255742005-09-28 22:47:06 +0000256 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000257def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000258 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000259 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000260def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000261 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000262 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000263let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000264def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000265 "stmw $rS, $disp($rA)", LdStLMW>;
Nate Begeman2497e632005-07-21 20:44:43 +0000266def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000267 "stb $rS, $disp($rA)", LdStGeneral>;
Nate Begeman2497e632005-07-21 20:44:43 +0000268def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000269 "sth $rS, $disp($rA)", LdStGeneral>;
Nate Begeman2497e632005-07-21 20:44:43 +0000270def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000271 "stw $rS, $disp($rA)", LdStGeneral>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000272def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000273 "stwu $rS, $disp($rA)", LdStGeneral>;
Nate Begemanb816f022004-10-07 22:30:03 +0000274}
Chris Lattner57226fb2005-04-19 04:59:28 +0000275def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000276 "andi. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000277 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000278def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000279 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000280 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000281def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000282 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000283 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000284def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000285 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000286 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000287def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000288 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000289 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000290def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000291 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000292 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Jim Laskey53842142005-10-19 19:51:16 +0000293def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000294def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000295 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000296def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000297 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000298def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000299 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000300def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000301 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000302def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000303 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000304def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000305 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000306let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000307def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000308 "lfs $rD, $disp($rA)", LdStLFDU>;
Chris Lattner919c0322005-10-01 01:35:02 +0000309def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000310 "lfd $rD, $disp($rA)", LdStLFD>;
Nate Begemanb816f022004-10-07 22:30:03 +0000311}
312let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000313def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000314 "stfs $rS, $disp($rA)", LdStUX>;
Chris Lattner919c0322005-10-01 01:35:02 +0000315def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000316 "stfd $rS, $disp($rA)", LdStUX>;
Nate Begemanb816f022004-10-07 22:30:03 +0000317}
Nate Begemaned428532004-09-04 05:00:00 +0000318
319// DS-Form instructions. Load/Store instructions available in PPC-64
320//
Nate Begemanb816f022004-10-07 22:30:03 +0000321let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000322def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000323 "lwa $rT, $DS($rA)", LdStLWA>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000324def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000325 "ld $rT, $DS($rA)", LdStLD>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000326}
327let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000328def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000329 "std $rT, $DS($rA)", LdStSTD>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000330def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000331 "stdu $rT, $DS($rA)", LdStSTD>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000332}
Nate Begemanc3306122004-08-21 05:56:39 +0000333
Nate Begeman07aada82004-08-30 02:28:06 +0000334// X-Form instructions. Most instructions that perform an operation on a
335// register and another register are of this type.
336//
Nate Begemanb816f022004-10-07 22:30:03 +0000337let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000338def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000339 "lbzx $dst, $base, $index", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000340def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000341 "lhax $dst, $base, $index", LdStLHA>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000342def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000343 "lhzx $dst, $base, $index", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000344def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000345 "lwax $dst, $base, $index", LdStLHA>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000346def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000347 "lwzx $dst, $base, $index", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000348def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000349 "ldx $dst, $base, $index", LdStLD>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000350}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000351def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000352 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000353 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000354def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000355 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000356 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000357def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000358 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000359 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000360def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000361 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000362 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000363def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000364 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000365 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000366def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000367 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000368 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000369def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000370 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000371 []>;
372def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000373 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000374 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000375def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000376 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000377 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000378def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000379 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000380 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000381def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000382 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000383 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
384def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000385 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000386 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000387def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000388 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000389 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000390def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000391 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000392 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000393def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner67ab1182005-09-29 23:34:24 +0000395 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000396def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000397 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000398 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000399def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000400 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner67ab1182005-09-29 23:34:24 +0000401 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000402def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000403 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000404 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000405def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000406 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner67ab1182005-09-29 23:34:24 +0000407 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000408let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000409def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000410 "stbx $rS, $rA, $rB", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000411def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000412 "sthx $rS, $rA, $rB", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000413def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000414 "stwx $rS, $rA, $rB", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000415def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000416 "stwux $rS, $rA, $rB", LdStGeneral>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000417def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000418 "stdx $rS, $rA, $rB", LdStSTD>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000419def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000420 "stdux $rS, $rA, $rB", LdStSTD>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000421}
Chris Lattner883059f2005-04-19 05:15:18 +0000422def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000423 "srawi $rA, $rS, $SH", IntShift,
Chris Lattner67ab1182005-09-29 23:34:24 +0000424 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000425def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000426 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000427 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000428def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000429 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000430 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000431def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000432 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000433 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000434def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000435 "extsw $rA, $rS", IntRotateD,
Chris Lattner6159fb22005-09-02 22:35:53 +0000436 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000437def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000438 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000439def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000440 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000441def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000442 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000443def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000444 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000445def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000446 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000447def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000448 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000449//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000450// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000451def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000452 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000453def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000454 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000455
Nate Begemanb816f022004-10-07 22:30:03 +0000456let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000457def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000458 "lfsx $dst, $base, $index", LdStLFDU>;
Chris Lattner919c0322005-10-01 01:35:02 +0000459def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Jim Laskey53842142005-10-19 19:51:16 +0000460 "lfdx $dst, $base, $index", LdStLFDU>;
Nate Begemanb816f022004-10-07 22:30:03 +0000461}
Chris Lattner919c0322005-10-01 01:35:02 +0000462def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000463 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000464 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000465def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000466 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000467 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000468def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000469 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000470 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000471def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000472 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000473 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000474def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000475 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000476 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
477def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000478 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000479 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000480
481/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
482def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000483 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000484 []>; // (set F4RC:$frD, F4RC:$frB)
485def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000486 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000487 []>; // (set F8RC:$frD, F8RC:$frB)
488def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000489 "fmr $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000490 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000491
492// These are artificially split into two different forms, for 4/8 byte FP.
493def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000494 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000495 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
496def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000497 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000498 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
499def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000500 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000501 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
502def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000503 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000504 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
505def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000506 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000507 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
508def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000509 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000510 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
511
Nate Begemanadeb43d2005-07-20 22:42:00 +0000512
Nate Begemanb816f022004-10-07 22:30:03 +0000513let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000514def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000515 "stfsx $frS, $rA, $rB", LdStUX>;
Chris Lattner919c0322005-10-01 01:35:02 +0000516def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000517 "stfdx $frS, $rA, $rB", LdStUX>;
Nate Begemanb816f022004-10-07 22:30:03 +0000518}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000519
Nate Begeman07aada82004-08-30 02:28:06 +0000520// XL-Form instructions. condition register logical ops.
521//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000522def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey53842142005-10-19 19:51:16 +0000523 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000524
525// XFX-Form instructions. Instructions that deal with SPRs
526//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000527// Note that although LR should be listed as `8' and CTR as `9' in the SPR
528// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
529// which means the SPR value needs to be multiplied by a factor of 32.
Jim Laskey53842142005-10-19 19:51:16 +0000530def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
531def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
532def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000533def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000534 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman394cd132005-08-08 20:04:52 +0000535def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Jim Laskey53842142005-10-19 19:51:16 +0000536 "mfcr $rT, $FXM", SprMFCR>;
537def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
538def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000539
Nate Begeman07aada82004-08-30 02:28:06 +0000540// XS-Form instructions. Just 'sradi'
541//
Chris Lattner883059f2005-04-19 05:15:18 +0000542def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000543 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000544
545// XO-Form instructions. Arithmetic instructions that can set overflow bit
546//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000547def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000548 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000549 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000550def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000551 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000552 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000553def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000554 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000555 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000556def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000557 "adde $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000558 []>;
Nate Begeman12a92342005-10-20 07:51:08 +0000559def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000560 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000561 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
562def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000563 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000564 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000565def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000566 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000567 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000568def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000569 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000570 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000571def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
572 "mulhd $rT, $rA, $rB", IntMulHW,
573 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
574def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
575 "mulhdu $rT, $rA, $rB", IntMulHWU,
576 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000577def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000579 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000580def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000582 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000583def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000585 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000586def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000587 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000588 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000589def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000591 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000592def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000593 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000594 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000595def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000596 "subfe $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000597 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000598def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000599 "addme $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000600 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000601def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000602 "addze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000603 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000604def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000605 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000606 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000607def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000608 "subfze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000609 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000610
611// A-Form instructions. Most of the instructions executed in the FPU are of
612// this type.
613//
Chris Lattner14522e32005-04-19 05:21:30 +0000614def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000615 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000616 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000617 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
618 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000619def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000620 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000621 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000622 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
623 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000624def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000625 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000626 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000627 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
628 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000629def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000630 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000632 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
633 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000634def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000635 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000636 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000637 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
638 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000639def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000640 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000641 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000642 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
643 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000644def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000645 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000646 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000647 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
648 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000649def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000650 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000651 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000652 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
653 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000654// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
655// having 4 of these, force the comparison to always be an 8-byte double (code
656// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000657// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000658def FSELD : AForm_1<63, 23,
659 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000660 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000661 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000662def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000663 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000664 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000665 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000666def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000667 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000668 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000669 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000670def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000671 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000672 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000673 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000674def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000675 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000676 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000677 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000678def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000679 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000680 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000681 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000682def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000683 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000684 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000685 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000686def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000687 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000688 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000689 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000690def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000691 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000693 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000694def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000695 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000696 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000697 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000698
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000699// M-Form instructions. rotate and mask instructions.
700//
Chris Lattner043870d2005-09-09 18:17:41 +0000701let isTwoAddress = 1, isCommutable = 1 in {
702// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000703def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000704 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000705 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000706 []>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000707def RLDIMI : MDForm_1<30, 3,
708 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000709 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000710 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000711}
Chris Lattner14522e32005-04-19 05:21:30 +0000712def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000713 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000714 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000715 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000716def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000717 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000718 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000719 []>, isDOT;
Chris Lattner14522e32005-04-19 05:21:30 +0000720def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000721 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000722 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000723 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000724
725// MD-Form instructions. 64 bit rotate instructions.
726//
Chris Lattner14522e32005-04-19 05:21:30 +0000727def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000728 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000729 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000730 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000731def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000732 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000734 []>, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000735
Chris Lattner2eb25172005-09-09 00:39:56 +0000736//===----------------------------------------------------------------------===//
737// PowerPC Instruction Patterns
738//
739
Chris Lattner30e21a42005-09-26 22:20:16 +0000740// Arbitrary immediate support. Implement in terms of LIS/ORI.
741def : Pat<(i32 imm:$imm),
742 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000743
744// Implement the 'not' operation with the NOR instruction.
745def NOT : Pat<(not GPRC:$in),
746 (NOR GPRC:$in, GPRC:$in)>;
747
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000748// ADD an arbitrary immediate.
749def : Pat<(add GPRC:$in, imm:$imm),
750 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
751// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000752def : Pat<(or GPRC:$in, imm:$imm),
753 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000754// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000755def : Pat<(xor GPRC:$in, imm:$imm),
756 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begemanae1641c2005-10-21 06:36:18 +0000757def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
758 (srl GPRC:$rS, (sub 32, GPRC:$rB))),
759 (RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000760
761def : Pat<(zext GPRC:$in),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000762 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000763def : Pat<(anyext GPRC:$in),
764 (OR4To8 GPRC:$in, GPRC:$in)>;
765def : Pat<(trunc G8RC:$in),
766 (OR8To4 G8RC:$in, G8RC:$in)>;
767
Nate Begeman2d5aff72005-10-19 18:42:01 +0000768// SHL
769def : Pat<(shl GPRC:$in, imm:$imm),
770 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
771def : Pat<(shl G8RC:$in, imm:$imm),
772 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
773// SRL
774def : Pat<(srl GPRC:$in, imm:$imm),
775 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
776def : Pat<(srl G8RC:$in, imm:$imm),
777 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
778
Chris Lattnerea874f32005-09-24 00:41:58 +0000779// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000780/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000781def : Pattern<(xor GPRC:$in, imm:$imm),
782 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
783 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000784*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000785
Chris Lattner2eb25172005-09-09 00:39:56 +0000786//===----------------------------------------------------------------------===//
787// PowerPCInstrInfo Definition
788//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000789def PowerPCInstrInfo : InstrInfo {
790 let PHIInst = PHI;
791
792 let TSFlagsFields = [ "VMX", "PPC64" ];
793 let TSFlagsShifts = [ 0, 1 ];
794
795 let isLittleEndianEncoding = 1;
796}
Chris Lattner2eb25172005-09-09 00:39:56 +0000797