blob: 85dec6005eab71e69c26163a40afca498c39c816 [file] [log] [blame]
Bob Wilson70cd88f2009-08-05 23:12:45 +00001//===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "neon-prealloc"
11#include "ARM.h"
12#include "ARMInstrInfo.h"
13#include "llvm/CodeGen/MachineInstr.h"
14#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16using namespace llvm;
17
18namespace {
19 class VISIBILITY_HIDDEN NEONPreAllocPass : public MachineFunctionPass {
20 const TargetInstrInfo *TII;
21
22 public:
23 static char ID;
24 NEONPreAllocPass() : MachineFunctionPass(&ID) {}
25
26 virtual bool runOnMachineFunction(MachineFunction &MF);
27
28 virtual const char *getPassName() const {
29 return "NEON register pre-allocation pass";
30 }
31
32 private:
33 bool PreAllocNEONRegisters(MachineBasicBlock &MBB);
34 };
35
36 char NEONPreAllocPass::ID = 0;
37}
38
Bob Wilsonff8952e2009-10-07 17:24:55 +000039static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd, unsigned &NumRegs,
40 unsigned &Offset, unsigned &Stride) {
41 // Default to unit stride with no offset.
42 Stride = 1;
43 Offset = 0;
44
Bob Wilson70cd88f2009-08-05 23:12:45 +000045 switch (Opcode) {
46 default:
47 break;
48
49 case ARM::VLD2d8:
50 case ARM::VLD2d16:
51 case ARM::VLD2d32:
Bob Wilsona4288082009-10-07 22:57:01 +000052 case ARM::VLD2d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000053 case ARM::VLD2LNd8:
54 case ARM::VLD2LNd16:
55 case ARM::VLD2LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000056 FirstOpnd = 0;
57 NumRegs = 2;
58 return true;
59
Bob Wilson30aea9d2009-10-08 18:56:10 +000060 case ARM::VLD2LNq16a:
61 case ARM::VLD2LNq32a:
62 FirstOpnd = 0;
63 NumRegs = 2;
64 Offset = 0;
65 Stride = 2;
66 return true;
67
68 case ARM::VLD2LNq16b:
69 case ARM::VLD2LNq32b:
70 FirstOpnd = 0;
71 NumRegs = 2;
72 Offset = 1;
73 Stride = 2;
74 return true;
75
Bob Wilson3bf12ab2009-10-06 22:01:59 +000076 case ARM::VLD2q8:
77 case ARM::VLD2q16:
78 case ARM::VLD2q32:
79 FirstOpnd = 0;
80 NumRegs = 4;
81 return true;
82
Bob Wilson70cd88f2009-08-05 23:12:45 +000083 case ARM::VLD3d8:
84 case ARM::VLD3d16:
85 case ARM::VLD3d32:
Bob Wilsonc67160c2009-10-07 23:39:57 +000086 case ARM::VLD3d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000087 case ARM::VLD3LNd8:
88 case ARM::VLD3LNd16:
89 case ARM::VLD3LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000090 FirstOpnd = 0;
91 NumRegs = 3;
92 return true;
93
Bob Wilsonff8952e2009-10-07 17:24:55 +000094 case ARM::VLD3q8a:
95 case ARM::VLD3q16a:
96 case ARM::VLD3q32a:
97 FirstOpnd = 0;
98 NumRegs = 3;
99 Offset = 0;
100 Stride = 2;
101 return true;
102
103 case ARM::VLD3q8b:
104 case ARM::VLD3q16b:
105 case ARM::VLD3q32b:
106 FirstOpnd = 0;
107 NumRegs = 3;
108 Offset = 1;
109 Stride = 2;
110 return true;
111
Bob Wilson70cd88f2009-08-05 23:12:45 +0000112 case ARM::VLD4d8:
113 case ARM::VLD4d16:
114 case ARM::VLD4d32:
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000115 case ARM::VLD4d64:
Bob Wilson243fcc52009-09-01 04:26:28 +0000116 case ARM::VLD4LNd8:
117 case ARM::VLD4LNd16:
118 case ARM::VLD4LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +0000119 FirstOpnd = 0;
120 NumRegs = 4;
121 return true;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000122
Bob Wilson7708c222009-10-07 18:09:32 +0000123 case ARM::VLD4q8a:
124 case ARM::VLD4q16a:
125 case ARM::VLD4q32a:
126 FirstOpnd = 0;
127 NumRegs = 4;
128 Offset = 0;
129 Stride = 2;
130 return true;
131
132 case ARM::VLD4q8b:
133 case ARM::VLD4q16b:
134 case ARM::VLD4q32b:
135 FirstOpnd = 0;
136 NumRegs = 4;
137 Offset = 1;
138 Stride = 2;
139 return true;
140
Bob Wilsonb36ec862009-08-06 18:47:44 +0000141 case ARM::VST2d8:
142 case ARM::VST2d16:
143 case ARM::VST2d32:
Bob Wilson24e04c52009-10-08 00:21:01 +0000144 case ARM::VST2d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000145 case ARM::VST2LNd8:
146 case ARM::VST2LNd16:
147 case ARM::VST2LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000148 FirstOpnd = 3;
149 NumRegs = 2;
150 return true;
151
Bob Wilsond2855752009-10-07 18:47:39 +0000152 case ARM::VST2q8:
153 case ARM::VST2q16:
154 case ARM::VST2q32:
155 FirstOpnd = 3;
156 NumRegs = 4;
157 return true;
158
Bob Wilsonb36ec862009-08-06 18:47:44 +0000159 case ARM::VST3d8:
160 case ARM::VST3d16:
161 case ARM::VST3d32:
Bob Wilson5adf60c2009-10-08 00:28:28 +0000162 case ARM::VST3d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000163 case ARM::VST3LNd8:
164 case ARM::VST3LNd16:
165 case ARM::VST3LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000166 FirstOpnd = 3;
167 NumRegs = 3;
168 return true;
169
Bob Wilson66a70632009-10-07 20:30:08 +0000170 case ARM::VST3q8a:
171 case ARM::VST3q16a:
172 case ARM::VST3q32a:
173 FirstOpnd = 4;
174 NumRegs = 3;
175 Offset = 0;
176 Stride = 2;
177 return true;
178
179 case ARM::VST3q8b:
180 case ARM::VST3q16b:
181 case ARM::VST3q32b:
182 FirstOpnd = 4;
183 NumRegs = 3;
184 Offset = 1;
185 Stride = 2;
186 return true;
187
Bob Wilsonb36ec862009-08-06 18:47:44 +0000188 case ARM::VST4d8:
189 case ARM::VST4d16:
190 case ARM::VST4d32:
Bob Wilsondeb31412009-10-08 05:18:18 +0000191 case ARM::VST4d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000192 case ARM::VST4LNd8:
193 case ARM::VST4LNd16:
194 case ARM::VST4LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000195 FirstOpnd = 3;
196 NumRegs = 4;
197 return true;
Bob Wilson114a2662009-08-12 20:51:55 +0000198
Bob Wilson63c90632009-10-07 20:49:18 +0000199 case ARM::VST4q8a:
200 case ARM::VST4q16a:
201 case ARM::VST4q32a:
202 FirstOpnd = 4;
203 NumRegs = 4;
204 Offset = 0;
205 Stride = 2;
206 return true;
207
208 case ARM::VST4q8b:
209 case ARM::VST4q16b:
210 case ARM::VST4q32b:
211 FirstOpnd = 4;
212 NumRegs = 4;
213 Offset = 1;
214 Stride = 2;
215 return true;
216
Bob Wilson114a2662009-08-12 20:51:55 +0000217 case ARM::VTBL2:
218 FirstOpnd = 1;
219 NumRegs = 2;
220 return true;
221
222 case ARM::VTBL3:
223 FirstOpnd = 1;
224 NumRegs = 3;
225 return true;
226
227 case ARM::VTBL4:
228 FirstOpnd = 1;
229 NumRegs = 4;
230 return true;
231
232 case ARM::VTBX2:
233 FirstOpnd = 2;
234 NumRegs = 2;
235 return true;
236
237 case ARM::VTBX3:
238 FirstOpnd = 2;
239 NumRegs = 3;
240 return true;
241
242 case ARM::VTBX4:
243 FirstOpnd = 2;
244 NumRegs = 4;
245 return true;
Bob Wilson70cd88f2009-08-05 23:12:45 +0000246 }
247
248 return false;
249}
250
251bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) {
252 bool Modified = false;
253
254 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
255 for (; MBBI != E; ++MBBI) {
256 MachineInstr *MI = &*MBBI;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000257 unsigned FirstOpnd, NumRegs, Offset, Stride;
258 if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs, Offset, Stride))
Bob Wilson70cd88f2009-08-05 23:12:45 +0000259 continue;
260
261 MachineBasicBlock::iterator NextI = next(MBBI);
262 for (unsigned R = 0; R < NumRegs; ++R) {
263 MachineOperand &MO = MI->getOperand(FirstOpnd + R);
264 assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand");
265 unsigned VirtReg = MO.getReg();
266 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
267 "expected a virtual register");
268
269 // For now, just assign a fixed set of adjacent registers.
270 // This leaves plenty of room for future improvements.
271 static const unsigned NEONDRegs[] = {
Bob Wilsonff8952e2009-10-07 17:24:55 +0000272 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
273 ARM::D4, ARM::D5, ARM::D6, ARM::D7
Bob Wilson70cd88f2009-08-05 23:12:45 +0000274 };
Bob Wilsonff8952e2009-10-07 17:24:55 +0000275 MO.setReg(NEONDRegs[Offset + R * Stride]);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000276
277 if (MO.isUse()) {
278 // Insert a copy from VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000279 TII->copyRegToReg(MBB, MBBI, MO.getReg(), VirtReg,
280 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000281 if (MO.isKill()) {
282 MachineInstr *CopyMI = prior(MBBI);
283 CopyMI->findRegisterUseOperand(VirtReg)->setIsKill();
284 }
285 MO.setIsKill();
286 } else if (MO.isDef() && !MO.isDead()) {
287 // Add a copy to VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000288 TII->copyRegToReg(MBB, NextI, VirtReg, MO.getReg(),
289 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000290 }
291 }
292 }
293
294 return Modified;
295}
296
297bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) {
298 TII = MF.getTarget().getInstrInfo();
299
300 bool Modified = false;
301 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
302 ++MFI) {
303 MachineBasicBlock &MBB = *MFI;
304 Modified |= PreAllocNEONRegisters(MBB);
305 }
306
307 return Modified;
308}
309
310/// createNEONPreAllocPass - returns an instance of the NEON register
311/// pre-allocation pass.
312FunctionPass *llvm::createNEONPreAllocPass() {
313 return new NEONPreAllocPass();
314}