blob: 2cdc1d9278377c262441c1ad6d79fff722dcf6b6 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000431
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000441
Owen Andersoncf667be2010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000445
Bob Wilson9d84fb32010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000449
Bob Wilson92cb9322010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000458}
Bob Wilson92cb9322010-03-20 20:10:51 +0000459
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000467
Bob Wilson92cb9322010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000479
Bob Wilson92cb9322010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilson8466fa12010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilsonb07c1712009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000525}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000543}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
Bob Wilson746fa172010-12-10 22:13:32 +0000549def : Pat<(vector_insert (v2f32 DPR:$src),
550 (f32 (load addrmode6:$addr)), imm:$lane),
551 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
552def : Pat<(vector_insert (v4f32 QPR:$src),
553 (f32 (load addrmode6:$addr)), imm:$lane),
554 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
555
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000556let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
557
558// ...with address register writeback:
559class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000560 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000561 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000562 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000563 "\\{$Vd[$lane]\\}, $Rn$Rm",
564 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000565
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000566def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
567 let Inst{7-5} = lane{2-0};
568}
569def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
570 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000571 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000572}
573def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
574 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000575 let Inst{5} = Rn{4};
576 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000577}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000578
579def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
580def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
581def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000582
Bob Wilson243fcc52009-09-01 04:26:28 +0000583// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000584class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000585 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000586 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
587 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000588 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000589 let Rm = 0b1111;
590 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000591}
Bob Wilson243fcc52009-09-01 04:26:28 +0000592
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000593def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
594 let Inst{7-5} = lane{2-0};
595}
596def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
597 let Inst{7-6} = lane{1-0};
598}
599def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
600 let Inst{7} = lane{0};
601}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000602
Evan Chengd2ca8132010-10-09 01:03:04 +0000603def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
604def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
605def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000606
Bob Wilson41315282010-03-20 20:39:53 +0000607// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000608def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
609 let Inst{7-6} = lane{1-0};
610}
611def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
612 let Inst{7} = lane{0};
613}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000614
Evan Chengd2ca8132010-10-09 01:03:04 +0000615def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
616def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000617
Bob Wilsona1023642010-03-20 20:47:18 +0000618// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000619class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000620 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000621 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000622 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000623 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
624 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
625 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000626}
Bob Wilsona1023642010-03-20 20:47:18 +0000627
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000628def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
629 let Inst{7-5} = lane{2-0};
630}
631def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
632 let Inst{7-6} = lane{1-0};
633}
634def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
635 let Inst{7} = lane{0};
636}
Bob Wilsona1023642010-03-20 20:47:18 +0000637
Evan Chengd2ca8132010-10-09 01:03:04 +0000638def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
639def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
640def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000641
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000642def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
643 let Inst{7-6} = lane{1-0};
644}
645def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
646 let Inst{7} = lane{0};
647}
Bob Wilsona1023642010-03-20 20:47:18 +0000648
Evan Chengd2ca8132010-10-09 01:03:04 +0000649def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
650def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000651
Bob Wilson243fcc52009-09-01 04:26:28 +0000652// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000653class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000654 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000655 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000656 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000657 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000658 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000659 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000660}
Bob Wilson243fcc52009-09-01 04:26:28 +0000661
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000662def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
663 let Inst{7-5} = lane{2-0};
664}
665def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
666 let Inst{7-6} = lane{1-0};
667}
668def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
669 let Inst{7} = lane{0};
670}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000671
Evan Cheng84f69e82010-10-09 01:45:34 +0000672def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
673def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
674def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000675
Bob Wilson41315282010-03-20 20:39:53 +0000676// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000677def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
678 let Inst{7-6} = lane{1-0};
679}
680def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
681 let Inst{7} = lane{0};
682}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000683
Evan Cheng84f69e82010-10-09 01:45:34 +0000684def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
685def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000686
Bob Wilsona1023642010-03-20 20:47:18 +0000687// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000688class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000689 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000690 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000691 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000692 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000693 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000694 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
695 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000696 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000697
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000698def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
699 let Inst{7-5} = lane{2-0};
700}
701def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
702 let Inst{7-6} = lane{1-0};
703}
704def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
705 let Inst{7} = lane{0};
706}
Bob Wilsona1023642010-03-20 20:47:18 +0000707
Evan Cheng84f69e82010-10-09 01:45:34 +0000708def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
709def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
710def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000711
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000712def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
713 let Inst{7-6} = lane{1-0};
714}
715def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
716 let Inst{7} = lane{0};
717}
Bob Wilsona1023642010-03-20 20:47:18 +0000718
Evan Cheng84f69e82010-10-09 01:45:34 +0000719def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
720def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000721
Bob Wilson243fcc52009-09-01 04:26:28 +0000722// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000723class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000724 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000726 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000727 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000729 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000730 let Rm = 0b1111;
731 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000732}
Bob Wilson243fcc52009-09-01 04:26:28 +0000733
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000734def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
735 let Inst{7-5} = lane{2-0};
736}
737def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
738 let Inst{7-6} = lane{1-0};
739}
740def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
741 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000742 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743}
Bob Wilson62e053e2009-10-08 22:53:57 +0000744
Evan Cheng10dc63f2010-10-09 04:07:58 +0000745def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
746def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
747def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000748
Bob Wilson41315282010-03-20 20:39:53 +0000749// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
751 let Inst{7-6} = lane{1-0};
752}
753def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
754 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000755 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000756}
Bob Wilson62e053e2009-10-08 22:53:57 +0000757
Evan Cheng10dc63f2010-10-09 04:07:58 +0000758def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
759def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000760
Bob Wilsona1023642010-03-20 20:47:18 +0000761// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000762class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000763 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000764 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000765 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000766 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000767 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000768"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
769"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000770 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000771 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772}
Bob Wilsona1023642010-03-20 20:47:18 +0000773
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000774def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
775 let Inst{7-5} = lane{2-0};
776}
777def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
778 let Inst{7-6} = lane{1-0};
779}
780def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
781 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000782 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000783}
Bob Wilsona1023642010-03-20 20:47:18 +0000784
Evan Cheng10dc63f2010-10-09 04:07:58 +0000785def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
786def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
787def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000788
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000789def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
790 let Inst{7-6} = lane{1-0};
791}
792def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
793 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000794 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000795}
Bob Wilsona1023642010-03-20 20:47:18 +0000796
Evan Cheng10dc63f2010-10-09 04:07:58 +0000797def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
798def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000799
Bob Wilson2a0e9742010-11-27 06:35:16 +0000800} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
801
Bob Wilsonb07c1712009-10-07 21:53:04 +0000802// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000803class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000804 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000805 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000806 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000807 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000808 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000809}
810class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
811 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000812 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000813}
814
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000815def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
816def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
817def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000818
819def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
820def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
821def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
822
Bob Wilson746fa172010-12-10 22:13:32 +0000823def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
824 (VLD1DUPd32 addrmode6:$addr)>;
825def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
826 (VLD1DUPq32Pseudo addrmode6:$addr)>;
827
Bob Wilson2a0e9742010-11-27 06:35:16 +0000828let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
829
Bob Wilson20d55152010-12-10 22:13:24 +0000830class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000831 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000832 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000833 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
834 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000835 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000836}
837
Bob Wilson20d55152010-12-10 22:13:24 +0000838def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
839def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
840def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000841
842// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000843class VLD1DUPWB<bits<4> op7_4, string Dt>
844 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000845 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000846 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
847 let Inst{4} = Rn{4};
848}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000849class VLD1QDUPWB<bits<4> op7_4, string Dt>
850 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000851 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000852 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
853 let Inst{4} = Rn{4};
854}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000855
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000856def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
857def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
858def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000859
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000860def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
861def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
862def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000863
864def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
865def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
866def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
867
Bob Wilsonb07c1712009-10-07 21:53:04 +0000868// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000869class VLD2DUP<bits<4> op7_4, string Dt>
870 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000871 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000872 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
873 let Rm = 0b1111;
874 let Inst{4} = Rn{4};
875}
876
877def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
878def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
879def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
880
881def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
882def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
883def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
884
885// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000886def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
887def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
888def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000889
890// ...with address register writeback:
891class VLD2DUPWB<bits<4> op7_4, string Dt>
892 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000893 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000894 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
895 let Inst{4} = Rn{4};
896}
897
898def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
899def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
900def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
901
Bob Wilson173fb142010-11-30 00:00:38 +0000902def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
903def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
904def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000905
906def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
907def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
908def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
909
Bob Wilsonb07c1712009-10-07 21:53:04 +0000910// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000911class VLD3DUP<bits<4> op7_4, string Dt>
912 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000913 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000914 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
915 let Rm = 0b1111;
916 let Inst{4} = Rn{4};
917}
918
919def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
920def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
921def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
922
923def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
924def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
925def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
926
927// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000928def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
929def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
930def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000931
932// ...with address register writeback:
933class VLD3DUPWB<bits<4> op7_4, string Dt>
934 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000935 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +0000936 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
937 "$Rn.addr = $wb", []> {
938 let Inst{4} = Rn{4};
939}
940
941def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
942def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
943def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
944
Bob Wilson173fb142010-11-30 00:00:38 +0000945def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
946def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
947def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000948
949def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
950def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
951def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
952
Bob Wilsonb07c1712009-10-07 21:53:04 +0000953// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +0000954class VLD4DUP<bits<4> op7_4, string Dt>
955 : NLdSt<1, 0b10, 0b1111, op7_4,
956 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000957 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000958 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
959 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000960 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000961}
962
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000963def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
964def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
965def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000966
967def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
968def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
969def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
970
971// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000972def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
973def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
974def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000975
976// ...with address register writeback:
977class VLD4DUPWB<bits<4> op7_4, string Dt>
978 : NLdSt<1, 0b10, 0b1111, op7_4,
979 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000980 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000981 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000982 "$Rn.addr = $wb", []> {
983 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000984}
985
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000986def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
987def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
988def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
989
990def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
991def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
992def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000993
994def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
995def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
996def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
997
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000998} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000999
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001000let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001001
Bob Wilson709d5922010-08-25 23:27:42 +00001002// Classes for VST* pseudo-instructions with multi-register operands.
1003// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001004class VSTQPseudo<InstrItinClass itin>
1005 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1006class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001007 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001008 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001009 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001010class VSTQQPseudo<InstrItinClass itin>
1011 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1012class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001013 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001014 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001015 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001016class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001017 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001018 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001019 "$addr.addr = $wb">;
1020
Bob Wilson11d98992010-03-23 06:20:33 +00001021// VST1 : Vector Store (multiple single elements)
1022class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001023 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1024 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1025 let Rm = 0b1111;
1026 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001027}
Bob Wilson11d98992010-03-23 06:20:33 +00001028class VST1Q<bits<4> op7_4, string Dt>
1029 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001030 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1031 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1032 let Rm = 0b1111;
1033 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001034}
Bob Wilson11d98992010-03-23 06:20:33 +00001035
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001036def VST1d8 : VST1D<{0,0,0,?}, "8">;
1037def VST1d16 : VST1D<{0,1,0,?}, "16">;
1038def VST1d32 : VST1D<{1,0,0,?}, "32">;
1039def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001040
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001041def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1042def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1043def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1044def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001045
Evan Cheng60ff8792010-10-11 22:03:18 +00001046def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1047def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1048def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1049def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001050
Bob Wilson25eb5012010-03-20 20:54:36 +00001051// ...with address register writeback:
1052class VST1DWB<bits<4> op7_4, string Dt>
1053 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001054 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1055 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1056 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001057}
Bob Wilson25eb5012010-03-20 20:54:36 +00001058class VST1QWB<bits<4> op7_4, string Dt>
1059 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001060 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1061 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1062 "$Rn.addr = $wb", []> {
1063 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001064}
Bob Wilson25eb5012010-03-20 20:54:36 +00001065
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001066def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1067def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1068def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1069def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001070
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001071def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1072def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1073def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1074def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001075
Evan Cheng60ff8792010-10-11 22:03:18 +00001076def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1077def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1078def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1079def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001080
Bob Wilson052ba452010-03-22 18:22:06 +00001081// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001082class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001083 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001084 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1085 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1086 let Rm = 0b1111;
1087 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001088}
Bob Wilson25eb5012010-03-20 20:54:36 +00001089class VST1D3WB<bits<4> op7_4, string Dt>
1090 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001091 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001092 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001093 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1094 "$Rn.addr = $wb", []> {
1095 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001096}
Bob Wilson052ba452010-03-22 18:22:06 +00001097
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001098def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1099def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1100def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1101def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001102
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001103def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1104def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1105def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1106def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001107
Evan Cheng60ff8792010-10-11 22:03:18 +00001108def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1109def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001110
Bob Wilson052ba452010-03-22 18:22:06 +00001111// ...with 4 registers (some of these are only for the disassembler):
1112class VST1D4<bits<4> op7_4, string Dt>
1113 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001114 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1115 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001116 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001117 let Rm = 0b1111;
1118 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001119}
Bob Wilson25eb5012010-03-20 20:54:36 +00001120class VST1D4WB<bits<4> op7_4, string Dt>
1121 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001122 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001123 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001124 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1125 "$Rn.addr = $wb", []> {
1126 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001127}
Bob Wilson25eb5012010-03-20 20:54:36 +00001128
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001129def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1130def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1131def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1132def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001133
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001134def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1135def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1136def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1137def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001138
Evan Cheng60ff8792010-10-11 22:03:18 +00001139def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1140def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001141
Bob Wilsonb36ec862009-08-06 18:47:44 +00001142// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001143class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1144 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001145 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1146 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1147 let Rm = 0b1111;
1148 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001149}
Bob Wilson95808322010-03-18 20:18:39 +00001150class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001151 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001152 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1153 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001154 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001155 let Rm = 0b1111;
1156 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001157}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001158
Owen Andersond2f37942010-11-02 21:16:58 +00001159def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1160def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1161def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001162
Owen Andersond2f37942010-11-02 21:16:58 +00001163def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1164def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1165def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001166
Evan Cheng60ff8792010-10-11 22:03:18 +00001167def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1168def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1169def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001170
Evan Cheng60ff8792010-10-11 22:03:18 +00001171def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1172def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1173def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001174
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001175// ...with address register writeback:
1176class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1177 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001178 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1179 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1180 "$Rn.addr = $wb", []> {
1181 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001182}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001183class VST2QWB<bits<4> op7_4, string Dt>
1184 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001185 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001186 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001187 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1188 "$Rn.addr = $wb", []> {
1189 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001190}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001191
Owen Andersond2f37942010-11-02 21:16:58 +00001192def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1193def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1194def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001195
Owen Andersond2f37942010-11-02 21:16:58 +00001196def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1197def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1198def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001199
Evan Cheng60ff8792010-10-11 22:03:18 +00001200def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1201def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1202def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001203
Evan Cheng60ff8792010-10-11 22:03:18 +00001204def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1205def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1206def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001207
Bob Wilson068b18b2010-03-20 21:15:48 +00001208// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001209def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1210def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1211def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1212def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1213def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1214def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001215
Bob Wilsonb36ec862009-08-06 18:47:44 +00001216// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001217class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1218 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001219 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1220 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1221 let Rm = 0b1111;
1222 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001223}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001224
Owen Andersona1a45fd2010-11-02 21:47:03 +00001225def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1226def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1227def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001228
Evan Cheng60ff8792010-10-11 22:03:18 +00001229def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1230def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1231def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001232
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001233// ...with address register writeback:
1234class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1235 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001237 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001238 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1239 "$Rn.addr = $wb", []> {
1240 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001241}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001242
Owen Andersona1a45fd2010-11-02 21:47:03 +00001243def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1244def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1245def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001246
Evan Cheng60ff8792010-10-11 22:03:18 +00001247def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1248def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1249def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001250
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001251// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001252def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1253def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1254def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1255def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1256def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1257def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001258
Evan Cheng60ff8792010-10-11 22:03:18 +00001259def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1260def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1261def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001262
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001263// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001264def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1265def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1266def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001267
Bob Wilsonb36ec862009-08-06 18:47:44 +00001268// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001269class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1270 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001271 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1272 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001273 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001274 let Rm = 0b1111;
1275 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001276}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001277
Owen Andersona1a45fd2010-11-02 21:47:03 +00001278def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1279def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1280def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001281
Evan Cheng60ff8792010-10-11 22:03:18 +00001282def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1283def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1284def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001285
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001286// ...with address register writeback:
1287class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1288 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001289 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001290 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001291 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1292 "$Rn.addr = $wb", []> {
1293 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001294}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001295
Owen Andersona1a45fd2010-11-02 21:47:03 +00001296def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1297def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1298def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001299
Evan Cheng60ff8792010-10-11 22:03:18 +00001300def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1301def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1302def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001303
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001304// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001305def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1306def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1307def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1308def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1309def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1310def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001311
Evan Cheng60ff8792010-10-11 22:03:18 +00001312def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1313def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1314def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001315
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001316// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001317def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1318def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1319def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001320
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001321} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1322
Bob Wilson8466fa12010-09-13 23:01:35 +00001323// Classes for VST*LN pseudo-instructions with multi-register operands.
1324// These are expanded to real instructions after register allocation.
1325class VSTQLNPseudo<InstrItinClass itin>
1326 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1327 itin, "">;
1328class VSTQLNWBPseudo<InstrItinClass itin>
1329 : PseudoNLdSt<(outs GPR:$wb),
1330 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1331 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1332class VSTQQLNPseudo<InstrItinClass itin>
1333 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1334 itin, "">;
1335class VSTQQLNWBPseudo<InstrItinClass itin>
1336 : PseudoNLdSt<(outs GPR:$wb),
1337 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1338 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1339class VSTQQQQLNPseudo<InstrItinClass itin>
1340 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1341 itin, "">;
1342class VSTQQQQLNWBPseudo<InstrItinClass itin>
1343 : PseudoNLdSt<(outs GPR:$wb),
1344 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1345 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1346
Bob Wilsonb07c1712009-10-07 21:53:04 +00001347// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001348class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1349 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001350 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001351 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001352 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1353 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001354 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001355}
Bob Wilsond168cef2010-11-03 16:24:53 +00001356class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1357 : VSTQLNPseudo<IIC_VST1ln> {
1358 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1359 addrmode6:$addr)];
1360}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001361
Bob Wilsond168cef2010-11-03 16:24:53 +00001362def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1363 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001364 let Inst{7-5} = lane{2-0};
1365}
Bob Wilsond168cef2010-11-03 16:24:53 +00001366def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1367 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001368 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001369 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001370}
Bob Wilsond168cef2010-11-03 16:24:53 +00001371def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001372 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001373 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001374}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001375
Bob Wilsond168cef2010-11-03 16:24:53 +00001376def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1377def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1378def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001379
Bob Wilson746fa172010-12-10 22:13:32 +00001380def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1381 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1382def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1383 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1384
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001385let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1386
1387// ...with address register writeback:
1388class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001389 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001390 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001391 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001392 "\\{$Vd[$lane]\\}, $Rn$Rm",
1393 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001394
Owen Andersone95c9462010-11-02 21:54:45 +00001395def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1396 let Inst{7-5} = lane{2-0};
1397}
1398def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1399 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001400 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001401}
1402def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1403 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001404 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001405}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001406
1407def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1408def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1409def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001410
Bob Wilson8a3198b2009-09-01 18:51:56 +00001411// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001412class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001413 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001414 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1415 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001416 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001417 let Rm = 0b1111;
1418 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001419}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001420
Owen Andersonb20594f2010-11-02 22:18:18 +00001421def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1422 let Inst{7-5} = lane{2-0};
1423}
1424def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1425 let Inst{7-6} = lane{1-0};
1426}
1427def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1428 let Inst{7} = lane{0};
1429}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001430
Evan Cheng60ff8792010-10-11 22:03:18 +00001431def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1432def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1433def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001434
Bob Wilson41315282010-03-20 20:39:53 +00001435// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001436def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1437 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001438 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001439}
1440def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1441 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001442 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001443}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001444
Evan Cheng60ff8792010-10-11 22:03:18 +00001445def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1446def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001447
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001448// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001449class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001450 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001451 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001452 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001453 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001454 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001455 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001456}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001457
Owen Andersonb20594f2010-11-02 22:18:18 +00001458def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1459 let Inst{7-5} = lane{2-0};
1460}
1461def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1462 let Inst{7-6} = lane{1-0};
1463}
1464def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1465 let Inst{7} = lane{0};
1466}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001467
Evan Cheng60ff8792010-10-11 22:03:18 +00001468def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1469def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1470def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001471
Owen Andersonb20594f2010-11-02 22:18:18 +00001472def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1473 let Inst{7-6} = lane{1-0};
1474}
1475def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1476 let Inst{7} = lane{0};
1477}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001478
Evan Cheng60ff8792010-10-11 22:03:18 +00001479def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1480def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001481
Bob Wilson8a3198b2009-09-01 18:51:56 +00001482// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001483class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001484 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001485 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001486 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001487 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1488 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001489}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001490
Owen Andersonb20594f2010-11-02 22:18:18 +00001491def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1492 let Inst{7-5} = lane{2-0};
1493}
1494def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1495 let Inst{7-6} = lane{1-0};
1496}
1497def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1498 let Inst{7} = lane{0};
1499}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001500
Evan Cheng60ff8792010-10-11 22:03:18 +00001501def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1502def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1503def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001504
Bob Wilson41315282010-03-20 20:39:53 +00001505// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001506def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1507 let Inst{7-6} = lane{1-0};
1508}
1509def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1510 let Inst{7} = lane{0};
1511}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001512
Evan Cheng60ff8792010-10-11 22:03:18 +00001513def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1514def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001515
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001516// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001517class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001518 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001519 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001520 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001521 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001522 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1523 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001524
Owen Andersonb20594f2010-11-02 22:18:18 +00001525def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1526 let Inst{7-5} = lane{2-0};
1527}
1528def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1529 let Inst{7-6} = lane{1-0};
1530}
1531def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1532 let Inst{7} = lane{0};
1533}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001534
Evan Cheng60ff8792010-10-11 22:03:18 +00001535def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1536def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1537def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001538
Owen Andersonb20594f2010-11-02 22:18:18 +00001539def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1540 let Inst{7-6} = lane{1-0};
1541}
1542def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1543 let Inst{7} = lane{0};
1544}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001545
Evan Cheng60ff8792010-10-11 22:03:18 +00001546def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1547def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001548
Bob Wilson8a3198b2009-09-01 18:51:56 +00001549// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001550class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001551 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001552 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001553 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001554 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001555 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001556 let Rm = 0b1111;
1557 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001558}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001559
Owen Andersonb20594f2010-11-02 22:18:18 +00001560def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1561 let Inst{7-5} = lane{2-0};
1562}
1563def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1564 let Inst{7-6} = lane{1-0};
1565}
1566def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001568 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001569}
Bob Wilson56311392009-10-09 00:01:36 +00001570
Evan Cheng60ff8792010-10-11 22:03:18 +00001571def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1572def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1573def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001574
Bob Wilson41315282010-03-20 20:39:53 +00001575// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001576def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1577 let Inst{7-6} = lane{1-0};
1578}
1579def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1580 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001581 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001582}
Bob Wilson56311392009-10-09 00:01:36 +00001583
Evan Cheng60ff8792010-10-11 22:03:18 +00001584def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1585def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001586
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001587// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001588class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001589 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001590 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001591 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001592 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001593 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1594 "$Rn.addr = $wb", []> {
1595 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001596}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001597
Owen Andersonb20594f2010-11-02 22:18:18 +00001598def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1599 let Inst{7-5} = lane{2-0};
1600}
1601def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1602 let Inst{7-6} = lane{1-0};
1603}
1604def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1605 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001606 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001607}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001608
Evan Cheng60ff8792010-10-11 22:03:18 +00001609def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1610def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1611def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001612
Owen Andersonb20594f2010-11-02 22:18:18 +00001613def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1614 let Inst{7-6} = lane{1-0};
1615}
1616def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1617 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001619}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001620
Evan Cheng60ff8792010-10-11 22:03:18 +00001621def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1622def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001623
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001624} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001625
Bob Wilson205a5ca2009-07-08 18:11:30 +00001626
Bob Wilson5bafff32009-06-22 23:27:02 +00001627//===----------------------------------------------------------------------===//
1628// NEON pattern fragments
1629//===----------------------------------------------------------------------===//
1630
1631// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001632def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001633 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1634 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001635}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001636def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001637 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1638 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001639}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001640def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001641 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1642 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001643}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001644def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001645 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1646 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001647}]>;
1648
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001649// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001650def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001651 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1652 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001653}]>;
1654
Bob Wilson5bafff32009-06-22 23:27:02 +00001655// Translate lane numbers from Q registers to D subregs.
1656def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001658}]>;
1659def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001661}]>;
1662def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001664}]>;
1665
1666//===----------------------------------------------------------------------===//
1667// Instruction Classes
1668//===----------------------------------------------------------------------===//
1669
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001670// Basic 2-register operations: single-, double- and quad-register.
1671class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1672 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1673 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001674 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001675 (outs DPR_VFP2:$Vd), (ins DPR_VFP2:$Vm),
1676 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001677class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001678 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1679 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001680 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1681 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1682 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001683class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001684 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1685 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001686 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1687 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1688 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001689
Bob Wilson69bfbd62010-02-17 22:42:54 +00001690// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001691class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001692 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001693 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001695 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1696 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1697 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001698class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001699 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001700 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001701 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001702 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1703 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1704 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001705
Bob Wilson973a0742010-08-30 20:02:30 +00001706// Narrow 2-register operations.
1707class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1708 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1709 InstrItinClass itin, string OpcodeStr, string Dt,
1710 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001711 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1712 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1713 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001714
Bob Wilson5bafff32009-06-22 23:27:02 +00001715// Narrow 2-register intrinsics.
1716class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1717 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001718 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001719 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001720 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1721 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1722 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001723
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001724// Long 2-register operations (currently only used for VMOVL).
1725class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1726 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1727 InstrItinClass itin, string OpcodeStr, string Dt,
1728 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001729 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1730 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1731 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001732
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001733// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001734class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001735 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001736 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001737 OpcodeStr, Dt, "$Vd, $Vm",
1738 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001739class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001741 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1742 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1743 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001744
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001745// Basic 3-register operations: single-, double- and quad-register.
1746class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1747 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1748 SDNode OpNode, bit Commutable>
1749 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001750 (outs DPR_VFP2:$Vd), (ins DPR_VFP2:$Vn, DPR_VFP2:$Vm), N3RegFrm,
1751 IIC_VBIND, OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001752 let isCommutable = Commutable;
1753}
1754
Bob Wilson5bafff32009-06-22 23:27:02 +00001755class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001756 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001757 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001758 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001759 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1760 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1761 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001762 let isCommutable = Commutable;
1763}
1764// Same as N3VD but no data type.
1765class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1766 InstrItinClass itin, string OpcodeStr,
1767 ValueType ResTy, ValueType OpTy,
1768 SDNode OpNode, bit Commutable>
1769 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001770 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1771 OpcodeStr, "$Vd, $Vn, $Vm", "",
1772 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001773 let isCommutable = Commutable;
1774}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001775
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001776class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001777 InstrItinClass itin, string OpcodeStr, string Dt,
1778 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001779 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001780 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1781 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1782 [(set (Ty DPR:$Vd),
1783 (Ty (ShOp (Ty DPR:$Vn),
1784 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001785 let isCommutable = 0;
1786}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001787class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001788 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001789 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001790 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1791 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1792 [(set (Ty DPR:$Vd),
1793 (Ty (ShOp (Ty DPR:$Vn),
1794 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001795 let isCommutable = 0;
1796}
1797
Bob Wilson5bafff32009-06-22 23:27:02 +00001798class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001799 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001800 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001801 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001802 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1803 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1804 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001805 let isCommutable = Commutable;
1806}
1807class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1808 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001809 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001810 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001811 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1812 OpcodeStr, "$Vd, $Vn, $Vm", "",
1813 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001814 let isCommutable = Commutable;
1815}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001816class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001817 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001818 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001819 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001820 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1821 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1822 [(set (ResTy QPR:$Vd),
1823 (ResTy (ShOp (ResTy QPR:$Vn),
1824 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001825 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001826 let isCommutable = 0;
1827}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001828class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001829 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001830 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001831 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1832 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1833 [(set (ResTy QPR:$Vd),
1834 (ResTy (ShOp (ResTy QPR:$Vn),
1835 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001836 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001837 let isCommutable = 0;
1838}
Bob Wilson5bafff32009-06-22 23:27:02 +00001839
1840// Basic 3-register intrinsics, both double- and quad-register.
1841class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001842 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001843 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001844 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001845 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1846 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1847 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001848 let isCommutable = Commutable;
1849}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001850class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001851 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001852 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001853 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1854 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1855 [(set (Ty DPR:$Vd),
1856 (Ty (IntOp (Ty DPR:$Vn),
1857 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001858 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001859 let isCommutable = 0;
1860}
David Goodwin658ea602009-09-25 18:38:29 +00001861class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001862 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001863 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001864 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1865 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1866 [(set (Ty DPR:$Vd),
1867 (Ty (IntOp (Ty DPR:$Vn),
1868 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001869 let isCommutable = 0;
1870}
Owen Anderson3557d002010-10-26 20:56:57 +00001871class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1872 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001873 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001874 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1875 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1876 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1877 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001878 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001879}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001880
Bob Wilson5bafff32009-06-22 23:27:02 +00001881class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001882 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001883 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001884 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001885 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1886 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1887 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001888 let isCommutable = Commutable;
1889}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001890class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001891 string OpcodeStr, string Dt,
1892 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001893 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001894 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1895 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1896 [(set (ResTy QPR:$Vd),
1897 (ResTy (IntOp (ResTy QPR:$Vn),
1898 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001899 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001900 let isCommutable = 0;
1901}
David Goodwin658ea602009-09-25 18:38:29 +00001902class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001903 string OpcodeStr, string Dt,
1904 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001905 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001906 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1907 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1908 [(set (ResTy QPR:$Vd),
1909 (ResTy (IntOp (ResTy QPR:$Vn),
1910 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001911 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001912 let isCommutable = 0;
1913}
Owen Anderson3557d002010-10-26 20:56:57 +00001914class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1915 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001916 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001917 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1918 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1919 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1920 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001921 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001922}
Bob Wilson5bafff32009-06-22 23:27:02 +00001923
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001924// Multiply-Add/Sub operations: single-, double- and quad-register.
1925class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1926 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001927 ValueType Ty, SDPatternOperator MulOp, SDNode OpNode>
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001928 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001929 (outs DPR_VFP2:$Vd),
1930 (ins DPR_VFP2:$src1, DPR_VFP2:$Vn, DPR_VFP2:$Vm), N3RegFrm, itin,
1931 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001932
Bob Wilson5bafff32009-06-22 23:27:02 +00001933class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001934 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001935 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001936 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001937 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1938 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1939 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1940 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1941
David Goodwin658ea602009-09-25 18:38:29 +00001942class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001943 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001944 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001945 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001946 (outs DPR:$Vd),
1947 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001948 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001949 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1950 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001951 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001952 (Ty (MulOp DPR:$Vn,
1953 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001954 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001955class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 string OpcodeStr, string Dt,
1957 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001958 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001959 (outs DPR:$Vd),
1960 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001961 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001962 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1963 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001964 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001965 (Ty (MulOp DPR:$Vn,
1966 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001967 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001968
Bob Wilson5bafff32009-06-22 23:27:02 +00001969class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00001971 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001972 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001973 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1974 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1975 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1976 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001977class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001978 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00001979 SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001980 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001981 (outs QPR:$Vd),
1982 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001983 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001984 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1985 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001986 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001987 (ResTy (MulOp QPR:$Vn,
1988 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001989 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001990class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001991 string OpcodeStr, string Dt,
1992 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001993 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001994 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001995 (outs QPR:$Vd),
1996 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001997 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001998 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1999 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002000 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002001 (ResTy (MulOp QPR:$Vn,
2002 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002003 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002004
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002005// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2006class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2007 InstrItinClass itin, string OpcodeStr, string Dt,
2008 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2009 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002010 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2011 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2012 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2013 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002014class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2015 InstrItinClass itin, string OpcodeStr, string Dt,
2016 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2017 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002018 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2019 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2020 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2021 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002022
Bob Wilson5bafff32009-06-22 23:27:02 +00002023// Neon 3-argument intrinsics, both double- and quad-register.
2024// The destination register is also used as the first source operand register.
2025class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002027 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002028 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002029 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2030 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2031 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2032 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002033class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002034 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002035 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002036 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002037 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2038 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2039 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2040 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002041
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002042// Long Multiply-Add/Sub operations.
2043class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2044 InstrItinClass itin, string OpcodeStr, string Dt,
2045 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2046 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002047 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2048 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2049 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2050 (TyQ (MulOp (TyD DPR:$Vn),
2051 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002052class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2053 InstrItinClass itin, string OpcodeStr, string Dt,
2054 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002055 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2056 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002057 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002058 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2059 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002060 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002061 (TyQ (MulOp (TyD DPR:$Vn),
2062 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002063 imm:$lane))))))]>;
2064class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2065 InstrItinClass itin, string OpcodeStr, string Dt,
2066 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002067 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2068 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002069 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002070 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2071 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002072 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002073 (TyQ (MulOp (TyD DPR:$Vn),
2074 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002075 imm:$lane))))))]>;
2076
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002077// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2078class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2079 InstrItinClass itin, string OpcodeStr, string Dt,
2080 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2081 SDNode OpNode>
2082 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002083 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2084 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2085 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2086 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2087 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002088
Bob Wilson5bafff32009-06-22 23:27:02 +00002089// Neon Long 3-argument intrinsic. The destination register is
2090// a quad-register and is also used as the first source operand register.
2091class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002093 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002095 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2096 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2097 [(set QPR:$Vd,
2098 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002099class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002100 string OpcodeStr, string Dt,
2101 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002102 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002103 (outs QPR:$Vd),
2104 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002105 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002106 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2107 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002108 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002109 (OpTy DPR:$Vn),
2110 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002111 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002112class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2113 InstrItinClass itin, string OpcodeStr, string Dt,
2114 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002115 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002116 (outs QPR:$Vd),
2117 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002118 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002119 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2120 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002121 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002122 (OpTy DPR:$Vn),
2123 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002124 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002125
Bob Wilson5bafff32009-06-22 23:27:02 +00002126// Narrowing 3-register intrinsics.
2127class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002129 Intrinsic IntOp, bit Commutable>
2130 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002131 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2132 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2133 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002134 let isCommutable = Commutable;
2135}
2136
Bob Wilson04d6c282010-08-29 05:57:34 +00002137// Long 3-register operations.
2138class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2139 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002140 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2141 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002142 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2143 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2144 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002145 let isCommutable = Commutable;
2146}
2147class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2148 InstrItinClass itin, string OpcodeStr, string Dt,
2149 ValueType TyQ, ValueType TyD, SDNode OpNode>
2150 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002151 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2152 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2153 [(set QPR:$Vd,
2154 (TyQ (OpNode (TyD DPR:$Vn),
2155 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002156class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2157 InstrItinClass itin, string OpcodeStr, string Dt,
2158 ValueType TyQ, ValueType TyD, SDNode OpNode>
2159 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002160 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2161 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2162 [(set QPR:$Vd,
2163 (TyQ (OpNode (TyD DPR:$Vn),
2164 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002165
2166// Long 3-register operations with explicitly extended operands.
2167class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2168 InstrItinClass itin, string OpcodeStr, string Dt,
2169 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2170 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002171 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002172 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2173 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2174 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2175 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002176 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002177}
2178
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002179// Long 3-register intrinsics with explicit extend (VABDL).
2180class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2181 InstrItinClass itin, string OpcodeStr, string Dt,
2182 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2183 bit Commutable>
2184 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002185 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2186 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2187 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2188 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002189 let isCommutable = Commutable;
2190}
2191
Bob Wilson5bafff32009-06-22 23:27:02 +00002192// Long 3-register intrinsics.
2193class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002194 InstrItinClass itin, string OpcodeStr, string Dt,
2195 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002196 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002197 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2198 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2199 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002200 let isCommutable = Commutable;
2201}
David Goodwin658ea602009-09-25 18:38:29 +00002202class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002203 string OpcodeStr, string Dt,
2204 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002205 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002206 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2207 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2208 [(set (ResTy QPR:$Vd),
2209 (ResTy (IntOp (OpTy DPR:$Vn),
2210 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002211 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002212class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2213 InstrItinClass itin, string OpcodeStr, string Dt,
2214 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002215 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002216 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2217 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2218 [(set (ResTy QPR:$Vd),
2219 (ResTy (IntOp (OpTy DPR:$Vn),
2220 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002221 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002222
Bob Wilson04d6c282010-08-29 05:57:34 +00002223// Wide 3-register operations.
2224class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2225 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2226 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002227 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002228 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2229 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2230 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2231 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002232 let isCommutable = Commutable;
2233}
2234
2235// Pairwise long 2-register intrinsics, both double- and quad-register.
2236class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002237 bits<2> op17_16, bits<5> op11_7, bit op4,
2238 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002239 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002240 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2241 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2242 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002243class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 bits<2> op17_16, bits<5> op11_7, bit op4,
2245 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002246 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002247 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2248 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2249 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002250
2251// Pairwise long 2-register accumulate intrinsics,
2252// both double- and quad-register.
2253// The destination register is also used as the first source operand register.
2254class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 bits<2> op17_16, bits<5> op11_7, bit op4,
2256 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002257 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2258 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002259 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2260 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2261 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002262class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002263 bits<2> op17_16, bits<5> op11_7, bit op4,
2264 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002265 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2266 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002267 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2268 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2269 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002270
2271// Shift by immediate,
2272// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002273class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002274 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002275 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002276 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002277 (outs DPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), f, itin,
2278 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2279 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002280class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002281 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002282 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002283 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002284 (outs QPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), f, itin,
2285 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2286 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002287
Johnny Chen6c8648b2010-03-17 23:26:50 +00002288// Long shift by immediate.
2289class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2290 string OpcodeStr, string Dt,
2291 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2292 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002293 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2294 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2295 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002296 (i32 imm:$SIMM))))]>;
2297
Bob Wilson5bafff32009-06-22 23:27:02 +00002298// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002299class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002300 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002301 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002302 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002303 (outs DPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, itin,
2304 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2305 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 (i32 imm:$SIMM))))]>;
2307
2308// Shift right by immediate and accumulate,
2309// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002310class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002311 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002312 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2313 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2314 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2315 [(set DPR:$Vd, (Ty (add DPR:$src1,
2316 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002317class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002319 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2320 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2321 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2322 [(set QPR:$Vd, (Ty (add QPR:$src1,
2323 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002324
2325// Shift by immediate and insert,
2326// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002327class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002328 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002329 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2330 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2331 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2332 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002333class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002334 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002335 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2336 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2337 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2338 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002339
2340// Convert, with fractional bits immediate,
2341// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002342class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002344 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002345 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002346 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2347 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2348 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002349class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002350 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002351 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002352 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002353 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2354 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2355 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002356
2357//===----------------------------------------------------------------------===//
2358// Multiclasses
2359//===----------------------------------------------------------------------===//
2360
Bob Wilson916ac5b2009-10-03 04:44:16 +00002361// Abbreviations used in multiclass suffixes:
2362// Q = quarter int (8 bit) elements
2363// H = half int (16 bit) elements
2364// S = single int (32 bit) elements
2365// D = double int (64 bit) elements
2366
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002367// Neon 2-register vector operations -- for disassembly only.
2368
2369// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002370multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2371 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002372 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002373 // 64-bit vector types.
2374 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002375 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002376 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002377 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002378 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002379 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002380 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002381 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002382 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002383 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002384 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002385 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002386 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002388 opc, "f32", asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002389 [(set DPR:$Vd, (v2f32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002390 let Inst{10} = 1; // overwrite F = 1
2391 }
2392
2393 // 128-bit vector types.
2394 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002396 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002397 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002398 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002399 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002400 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002401 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002402 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002403 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002404 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002405 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002406 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002407 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002408 opc, "f32", asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002409 [(set QPR:$Vd, (v4f32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002410 let Inst{10} = 1; // overwrite F = 1
2411 }
2412}
2413
Bob Wilson5bafff32009-06-22 23:27:02 +00002414// Neon 3-register vector operations.
2415
2416// First with only element sizes of 8, 16 and 32 bits:
2417multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002418 InstrItinClass itinD16, InstrItinClass itinD32,
2419 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002420 string OpcodeStr, string Dt,
2421 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002422 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002423 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002424 OpcodeStr, !strconcat(Dt, "8"),
2425 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002426 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002427 OpcodeStr, !strconcat(Dt, "16"),
2428 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002429 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002430 OpcodeStr, !strconcat(Dt, "32"),
2431 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002432
2433 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002434 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002435 OpcodeStr, !strconcat(Dt, "8"),
2436 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002437 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002438 OpcodeStr, !strconcat(Dt, "16"),
2439 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002440 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002441 OpcodeStr, !strconcat(Dt, "32"),
2442 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002443}
2444
Evan Chengf81bf152009-11-23 21:57:23 +00002445multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2446 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2447 v4i16, ShOp>;
2448 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002449 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002450 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002451 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002452 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002453 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002454}
2455
Bob Wilson5bafff32009-06-22 23:27:02 +00002456// ....then also with element size 64 bits:
2457multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002458 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 string OpcodeStr, string Dt,
2460 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002461 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002462 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002463 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002464 OpcodeStr, !strconcat(Dt, "64"),
2465 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002466 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 OpcodeStr, !strconcat(Dt, "64"),
2468 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002469}
2470
2471
Bob Wilson973a0742010-08-30 20:02:30 +00002472// Neon Narrowing 2-register vector operations,
2473// source operand element sizes of 16, 32 and 64 bits:
2474multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002475 bits<5> op11_7, bit op6, bit op4,
Bob Wilson973a0742010-08-30 20:02:30 +00002476 InstrItinClass itin, string OpcodeStr, string Dt,
2477 SDNode OpNode> {
2478 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2479 itin, OpcodeStr, !strconcat(Dt, "16"),
2480 v8i8, v8i16, OpNode>;
2481 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2482 itin, OpcodeStr, !strconcat(Dt, "32"),
2483 v4i16, v4i32, OpNode>;
2484 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2485 itin, OpcodeStr, !strconcat(Dt, "64"),
2486 v2i32, v2i64, OpNode>;
2487}
2488
Bob Wilson5bafff32009-06-22 23:27:02 +00002489// Neon Narrowing 2-register vector intrinsics,
2490// source operand element sizes of 16, 32 and 64 bits:
2491multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002492 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002494 Intrinsic IntOp> {
2495 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002496 itin, OpcodeStr, !strconcat(Dt, "16"),
2497 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002498 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002499 itin, OpcodeStr, !strconcat(Dt, "32"),
2500 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002502 itin, OpcodeStr, !strconcat(Dt, "64"),
2503 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002504}
2505
2506
2507// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2508// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002509multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2510 string OpcodeStr, string Dt, SDNode OpNode> {
2511 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2512 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2513 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2514 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2515 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2516 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002517}
2518
2519
2520// Neon 3-register vector intrinsics.
2521
2522// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002523multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002524 InstrItinClass itinD16, InstrItinClass itinD32,
2525 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002526 string OpcodeStr, string Dt,
2527 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002528 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002529 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002530 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002532 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002533 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 v2i32, v2i32, IntOp, Commutable>;
2535
2536 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002537 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002538 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002540 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002541 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002542 v4i32, v4i32, IntOp, Commutable>;
2543}
Owen Anderson3557d002010-10-26 20:56:57 +00002544multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2545 InstrItinClass itinD16, InstrItinClass itinD32,
2546 InstrItinClass itinQ16, InstrItinClass itinQ32,
2547 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002548 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002549 // 64-bit vector types.
2550 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2551 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002552 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002553 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2554 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002555 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002556
2557 // 128-bit vector types.
2558 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2559 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002560 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002561 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2562 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002563 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002564}
Bob Wilson5bafff32009-06-22 23:27:02 +00002565
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002566multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002567 InstrItinClass itinD16, InstrItinClass itinD32,
2568 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002569 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002570 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002571 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002572 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002573 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002574 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002575 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002576 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002577 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002578}
2579
Bob Wilson5bafff32009-06-22 23:27:02 +00002580// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002581multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002582 InstrItinClass itinD16, InstrItinClass itinD32,
2583 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 string OpcodeStr, string Dt,
2585 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002586 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002588 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002589 OpcodeStr, !strconcat(Dt, "8"),
2590 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002591 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 OpcodeStr, !strconcat(Dt, "8"),
2593 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002594}
Owen Anderson3557d002010-10-26 20:56:57 +00002595multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2596 InstrItinClass itinD16, InstrItinClass itinD32,
2597 InstrItinClass itinQ16, InstrItinClass itinQ32,
2598 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002599 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002600 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002601 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002602 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2603 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002604 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002605 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2606 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002607 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002608}
2609
Bob Wilson5bafff32009-06-22 23:27:02 +00002610
2611// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002612multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002613 InstrItinClass itinD16, InstrItinClass itinD32,
2614 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002615 string OpcodeStr, string Dt,
2616 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002617 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002618 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002619 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002620 OpcodeStr, !strconcat(Dt, "64"),
2621 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002622 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002623 OpcodeStr, !strconcat(Dt, "64"),
2624 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002625}
Owen Anderson3557d002010-10-26 20:56:57 +00002626multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2627 InstrItinClass itinD16, InstrItinClass itinD32,
2628 InstrItinClass itinQ16, InstrItinClass itinQ32,
2629 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002630 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002631 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002632 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002633 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2634 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002635 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002636 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2637 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002638 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002639}
Bob Wilson5bafff32009-06-22 23:27:02 +00002640
Bob Wilson5bafff32009-06-22 23:27:02 +00002641// Neon Narrowing 3-register vector intrinsics,
2642// source operand element sizes of 16, 32 and 64 bits:
2643multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002644 string OpcodeStr, string Dt,
2645 Intrinsic IntOp, bit Commutable = 0> {
2646 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2647 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002648 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002649 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2650 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002651 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002652 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2653 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002654 v2i32, v2i64, IntOp, Commutable>;
2655}
2656
2657
Bob Wilson04d6c282010-08-29 05:57:34 +00002658// Neon Long 3-register vector operations.
2659
2660multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2661 InstrItinClass itin16, InstrItinClass itin32,
2662 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002663 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002664 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2665 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002666 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002667 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002668 OpcodeStr, !strconcat(Dt, "16"),
2669 v4i32, v4i16, OpNode, Commutable>;
2670 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2671 OpcodeStr, !strconcat(Dt, "32"),
2672 v2i64, v2i32, OpNode, Commutable>;
2673}
2674
2675multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2676 InstrItinClass itin, string OpcodeStr, string Dt,
2677 SDNode OpNode> {
2678 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2679 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2680 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2681 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2682}
2683
2684multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2685 InstrItinClass itin16, InstrItinClass itin32,
2686 string OpcodeStr, string Dt,
2687 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2688 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2689 OpcodeStr, !strconcat(Dt, "8"),
2690 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002691 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002692 OpcodeStr, !strconcat(Dt, "16"),
2693 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2694 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2695 OpcodeStr, !strconcat(Dt, "32"),
2696 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002697}
2698
Bob Wilson5bafff32009-06-22 23:27:02 +00002699// Neon Long 3-register vector intrinsics.
2700
2701// First with only element sizes of 16 and 32 bits:
2702multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002703 InstrItinClass itin16, InstrItinClass itin32,
2704 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002705 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002706 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 OpcodeStr, !strconcat(Dt, "16"),
2708 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002709 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002710 OpcodeStr, !strconcat(Dt, "32"),
2711 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712}
2713
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002714multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002715 InstrItinClass itin, string OpcodeStr, string Dt,
2716 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002717 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002718 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002719 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002720 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002721}
2722
Bob Wilson5bafff32009-06-22 23:27:02 +00002723// ....then also with element size of 8 bits:
2724multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002725 InstrItinClass itin16, InstrItinClass itin32,
2726 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002727 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002728 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002729 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002730 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002731 OpcodeStr, !strconcat(Dt, "8"),
2732 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002733}
2734
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002735// ....with explicit extend (VABDL).
2736multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2737 InstrItinClass itin, string OpcodeStr, string Dt,
2738 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2739 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2740 OpcodeStr, !strconcat(Dt, "8"),
2741 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002742 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002743 OpcodeStr, !strconcat(Dt, "16"),
2744 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2745 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2746 OpcodeStr, !strconcat(Dt, "32"),
2747 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2748}
2749
Bob Wilson5bafff32009-06-22 23:27:02 +00002750
2751// Neon Wide 3-register vector intrinsics,
2752// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002753multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2754 string OpcodeStr, string Dt,
2755 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2756 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2757 OpcodeStr, !strconcat(Dt, "8"),
2758 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2759 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2760 OpcodeStr, !strconcat(Dt, "16"),
2761 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2762 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2763 OpcodeStr, !strconcat(Dt, "32"),
2764 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002765}
2766
2767
2768// Neon Multiply-Op vector operations,
2769// element sizes of 8, 16 and 32 bits:
2770multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002771 InstrItinClass itinD16, InstrItinClass itinD32,
2772 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002774 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002775 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002777 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002779 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002780 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002781
2782 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002783 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002785 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002787 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002788 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002789}
2790
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002791multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002792 InstrItinClass itinD16, InstrItinClass itinD32,
2793 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002795 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002796 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002797 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002798 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002799 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002800 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2801 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002802 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002803 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2804 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002805}
Bob Wilson5bafff32009-06-22 23:27:02 +00002806
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002807// Neon Intrinsic-Op vector operations,
2808// element sizes of 8, 16 and 32 bits:
2809multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2810 InstrItinClass itinD, InstrItinClass itinQ,
2811 string OpcodeStr, string Dt, Intrinsic IntOp,
2812 SDNode OpNode> {
2813 // 64-bit vector types.
2814 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2815 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2816 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2817 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2818 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2819 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2820
2821 // 128-bit vector types.
2822 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2823 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2824 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2825 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2826 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2827 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2828}
2829
Bob Wilson5bafff32009-06-22 23:27:02 +00002830// Neon 3-argument intrinsics,
2831// element sizes of 8, 16 and 32 bits:
2832multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002833 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002834 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002835 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002836 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002837 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002838 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002839 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002840 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002841 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002842
2843 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002844 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002845 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002846 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002847 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002848 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002849 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002850}
2851
2852
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002853// Neon Long Multiply-Op vector operations,
2854// element sizes of 8, 16 and 32 bits:
2855multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2856 InstrItinClass itin16, InstrItinClass itin32,
2857 string OpcodeStr, string Dt, SDNode MulOp,
2858 SDNode OpNode> {
2859 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2860 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2861 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2862 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2863 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2864 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2865}
2866
2867multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2868 string Dt, SDNode MulOp, SDNode OpNode> {
2869 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2870 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2871 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2872 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2873}
2874
2875
Bob Wilson5bafff32009-06-22 23:27:02 +00002876// Neon Long 3-argument intrinsics.
2877
2878// First with only element sizes of 16 and 32 bits:
2879multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002880 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002882 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002884 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002885 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002886}
2887
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002888multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002889 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002890 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002891 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002892 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002893 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002894}
2895
Bob Wilson5bafff32009-06-22 23:27:02 +00002896// ....then also with element size of 8 bits:
2897multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002898 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002899 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002900 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2901 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002902 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002903}
2904
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002905// ....with explicit extend (VABAL).
2906multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2907 InstrItinClass itin, string OpcodeStr, string Dt,
2908 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2909 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2910 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2911 IntOp, ExtOp, OpNode>;
2912 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2913 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2914 IntOp, ExtOp, OpNode>;
2915 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2916 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2917 IntOp, ExtOp, OpNode>;
2918}
2919
Bob Wilson5bafff32009-06-22 23:27:02 +00002920
2921// Neon 2-register vector intrinsics,
2922// element sizes of 8, 16 and 32 bits:
2923multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002924 bits<5> op11_7, bit op4,
2925 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002927 // 64-bit vector types.
2928 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002929 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002931 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002933 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002934
2935 // 128-bit vector types.
2936 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002937 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002938 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002939 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002941 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942}
2943
2944
2945// Neon Pairwise long 2-register intrinsics,
2946// element sizes of 8, 16 and 32 bits:
2947multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2948 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 // 64-bit vector types.
2951 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002955 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002956 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957
2958 // 128-bit vector types.
2959 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002961 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002965}
2966
2967
2968// Neon Pairwise long 2-register accumulate intrinsics,
2969// element sizes of 8, 16 and 32 bits:
2970multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2971 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002972 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 // 64-bit vector types.
2974 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002980
2981 // 128-bit vector types.
2982 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002984 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002987 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002988}
2989
2990
2991// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002992// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002993// element sizes of 8, 16, 32 and 64 bits:
2994multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002995 InstrItinClass itin, string OpcodeStr, string Dt,
2996 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002997 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002998 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002999 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003000 let Inst{21-19} = 0b001; // imm6 = 001xxx
3001 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003002 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003003 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003004 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3005 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003006 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003007 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003008 let Inst{21} = 0b1; // imm6 = 1xxxxx
3009 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003010 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003011 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003012 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003013
3014 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00003015 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003016 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003017 let Inst{21-19} = 0b001; // imm6 = 001xxx
3018 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003019 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003021 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3022 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003023 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003024 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003025 let Inst{21} = 0b1; // imm6 = 1xxxxx
3026 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003027 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003028 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003029 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003030}
3031
Bob Wilson5bafff32009-06-22 23:27:02 +00003032// Neon Shift-Accumulate vector operations,
3033// element sizes of 8, 16, 32 and 64 bits:
3034multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003035 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003036 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003037 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003038 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003039 let Inst{21-19} = 0b001; // imm6 = 001xxx
3040 }
3041 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003042 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003043 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3044 }
3045 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003047 let Inst{21} = 0b1; // imm6 = 1xxxxx
3048 }
3049 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003051 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003052
3053 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003054 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003055 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003056 let Inst{21-19} = 0b001; // imm6 = 001xxx
3057 }
3058 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003060 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3061 }
3062 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003063 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003064 let Inst{21} = 0b1; // imm6 = 1xxxxx
3065 }
3066 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003067 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003068 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003069}
3070
3071
3072// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003073// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003074// element sizes of 8, 16, 32 and 64 bits:
3075multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003076 string OpcodeStr, SDNode ShOp,
3077 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003078 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003079 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003080 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003081 let Inst{21-19} = 0b001; // imm6 = 001xxx
3082 }
3083 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003084 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003085 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3086 }
3087 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003088 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003089 let Inst{21} = 0b1; // imm6 = 1xxxxx
3090 }
3091 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003092 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003093 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003094
3095 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003096 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003097 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003098 let Inst{21-19} = 0b001; // imm6 = 001xxx
3099 }
3100 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003101 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003102 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3103 }
3104 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003105 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003106 let Inst{21} = 0b1; // imm6 = 1xxxxx
3107 }
3108 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003109 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003110 // imm6 = xxxxxx
3111}
3112
3113// Neon Shift Long operations,
3114// element sizes of 8, 16, 32 bits:
3115multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003116 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003117 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003119 let Inst{21-19} = 0b001; // imm6 = 001xxx
3120 }
3121 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003123 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3124 }
3125 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003127 let Inst{21} = 0b1; // imm6 = 1xxxxx
3128 }
3129}
3130
3131// Neon Shift Narrow operations,
3132// element sizes of 16, 32, 64 bits:
3133multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003135 SDNode OpNode> {
3136 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003138 let Inst{21-19} = 0b001; // imm6 = 001xxx
3139 }
3140 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003141 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003142 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3143 }
3144 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003146 let Inst{21} = 0b1; // imm6 = 1xxxxx
3147 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003148}
3149
3150//===----------------------------------------------------------------------===//
3151// Instruction Definitions.
3152//===----------------------------------------------------------------------===//
3153
3154// Vector Add Operations.
3155
3156// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003157defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003158 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003159def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003160 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003161def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003162 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003163// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003164defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3165 "vaddl", "s", add, sext, 1>;
3166defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3167 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003168// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003169defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3170defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003171// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003172defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3173 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3174 "vhadd", "s", int_arm_neon_vhadds, 1>;
3175defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3176 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3177 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003178// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003179defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3180 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3181 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3182defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3183 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3184 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003185// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003186defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3187 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3188 "vqadd", "s", int_arm_neon_vqadds, 1>;
3189defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3190 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3191 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003192// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003193defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3194 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003195// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003196defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3197 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003198
3199// Vector Multiply Operations.
3200
3201// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003202defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003204def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3205 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3206def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3207 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003208def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003209 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003210def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003211 v4f32, v4f32, fmul, 1>;
3212defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3213def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3214def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3215 v2f32, fmul>;
3216
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003217def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3218 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3219 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3220 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003221 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003222 (SubReg_i16_lane imm:$lane)))>;
3223def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3224 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3225 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3226 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003227 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003228 (SubReg_i32_lane imm:$lane)))>;
3229def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3230 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3231 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3232 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003233 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003234 (SubReg_i32_lane imm:$lane)))>;
3235
Bob Wilson5bafff32009-06-22 23:27:02 +00003236// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003237defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003238 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003240defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3241 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003242 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003243def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003244 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3245 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003246 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3247 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003248 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003249 (SubReg_i16_lane imm:$lane)))>;
3250def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003251 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3252 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003253 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3254 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003255 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003256 (SubReg_i32_lane imm:$lane)))>;
3257
Bob Wilson5bafff32009-06-22 23:27:02 +00003258// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003259defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3260 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003262defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3263 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003265def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003266 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3267 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003268 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3269 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003270 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003271 (SubReg_i16_lane imm:$lane)))>;
3272def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003273 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3274 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003275 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3276 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003277 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003278 (SubReg_i32_lane imm:$lane)))>;
3279
Bob Wilson5bafff32009-06-22 23:27:02 +00003280// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003281defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3282 "vmull", "s", NEONvmulls, 1>;
3283defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3284 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003285def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003286 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003287defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3288defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003289
Bob Wilson5bafff32009-06-22 23:27:02 +00003290// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003291defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3292 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3293defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3294 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003295
3296// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3297
3298// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003299defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003300 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3301def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003302 v2f32, fmul_su, fadd_mlx>,
3303 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003304def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003305 v4f32, fmul_su, fadd_mlx>,
3306 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003307defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003308 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3309def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003310 v2f32, fmul_su, fadd_mlx>,
3311 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003312def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003313 v4f32, v2f32, fmul_su, fadd_mlx>,
3314 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003315
3316def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003317 (mul (v8i16 QPR:$src2),
3318 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3319 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003320 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003321 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003322 (SubReg_i16_lane imm:$lane)))>;
3323
3324def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003325 (mul (v4i32 QPR:$src2),
3326 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3327 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003328 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003329 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003330 (SubReg_i32_lane imm:$lane)))>;
3331
Evan Cheng48575f62010-12-05 22:04:16 +00003332def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3333 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003334 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003335 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3336 (v4f32 QPR:$src2),
3337 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003338 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003339 (SubReg_i32_lane imm:$lane)))>,
3340 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003341
Bob Wilson5bafff32009-06-22 23:27:02 +00003342// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003343defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3344 "vmlal", "s", NEONvmulls, add>;
3345defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3346 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003347
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003348defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3349defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003350
Bob Wilson5bafff32009-06-22 23:27:02 +00003351// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003352defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003353 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003354defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003355
Bob Wilson5bafff32009-06-22 23:27:02 +00003356// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003357defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3359def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003360 v2f32, fmul_su, fsub_mlx>,
3361 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003362def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003363 v4f32, fmul_su, fsub_mlx>,
3364 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003365defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003366 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3367def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003368 v2f32, fmul_su, fsub_mlx>,
3369 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003370def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003371 v4f32, v2f32, fmul_su, fsub_mlx>,
3372 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003373
3374def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003375 (mul (v8i16 QPR:$src2),
3376 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3377 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003378 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003379 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003380 (SubReg_i16_lane imm:$lane)))>;
3381
3382def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003383 (mul (v4i32 QPR:$src2),
3384 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3385 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003386 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003387 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003388 (SubReg_i32_lane imm:$lane)))>;
3389
Evan Cheng48575f62010-12-05 22:04:16 +00003390def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3391 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003392 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3393 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003394 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003395 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003396 (SubReg_i32_lane imm:$lane)))>,
3397 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003398
Bob Wilson5bafff32009-06-22 23:27:02 +00003399// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003400defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3401 "vmlsl", "s", NEONvmulls, sub>;
3402defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3403 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003404
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003405defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3406defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003407
Bob Wilson5bafff32009-06-22 23:27:02 +00003408// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003409defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003410 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003411defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003412
3413// Vector Subtract Operations.
3414
3415// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003416defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003417 "vsub", "i", sub, 0>;
3418def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003419 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003420def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003421 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003422// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003423defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3424 "vsubl", "s", sub, sext, 0>;
3425defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3426 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003427// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003428defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3429defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003430// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003431defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003432 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003433 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003434defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003435 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003436 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003437// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003438defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003439 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003441defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003442 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003443 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003444// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003445defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3446 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003448defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3449 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003450
3451// Vector Comparisons.
3452
3453// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003454defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3455 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003456def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003457 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003458def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003459 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003460
Johnny Chen363ac582010-02-23 01:42:58 +00003461defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003462 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003463
Bob Wilson5bafff32009-06-22 23:27:02 +00003464// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003465defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3466 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003467defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003468 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003469def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3470 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003471def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003472 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003473
Johnny Chen363ac582010-02-23 01:42:58 +00003474defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003475 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003476defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003477 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003478
Bob Wilson5bafff32009-06-22 23:27:02 +00003479// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003480defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3481 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3482defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3483 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003484def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003485 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003486def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003487 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003488
Johnny Chen363ac582010-02-23 01:42:58 +00003489defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003490 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003491defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003492 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003493
Bob Wilson5bafff32009-06-22 23:27:02 +00003494// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003495def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3496 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3497def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3498 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003499// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003500def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3501 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3502def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3503 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003504// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003505defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003506 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003507
3508// Vector Bitwise Operations.
3509
Bob Wilsoncba270d2010-07-13 21:16:48 +00003510def vnotd : PatFrag<(ops node:$in),
3511 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3512def vnotq : PatFrag<(ops node:$in),
3513 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003514
3515
Bob Wilson5bafff32009-06-22 23:27:02 +00003516// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003517def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3518 v2i32, v2i32, and, 1>;
3519def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3520 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003521
3522// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003523def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3524 v2i32, v2i32, xor, 1>;
3525def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3526 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003527
3528// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003529def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3530 v2i32, v2i32, or, 1>;
3531def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3532 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003533
Owen Andersond9668172010-11-03 22:44:51 +00003534def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3535 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3536 IIC_VMOVImm,
3537 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3538 [(set DPR:$Vd,
3539 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3540 let Inst{9} = SIMM{9};
3541}
3542
Owen Anderson080c0922010-11-05 19:27:46 +00003543def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003544 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3545 IIC_VMOVImm,
3546 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3547 [(set DPR:$Vd,
3548 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003549 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003550}
3551
3552def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3553 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3554 IIC_VMOVImm,
3555 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3556 [(set QPR:$Vd,
3557 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3558 let Inst{9} = SIMM{9};
3559}
3560
Owen Anderson080c0922010-11-05 19:27:46 +00003561def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003562 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3563 IIC_VMOVImm,
3564 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3565 [(set QPR:$Vd,
3566 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003567 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003568}
3569
3570
Bob Wilson5bafff32009-06-22 23:27:02 +00003571// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003572def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3573 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3574 "vbic", "$Vd, $Vn, $Vm", "",
3575 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3576 (vnotd DPR:$Vm))))]>;
3577def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3578 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3579 "vbic", "$Vd, $Vn, $Vm", "",
3580 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3581 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003582
Owen Anderson080c0922010-11-05 19:27:46 +00003583def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3584 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3585 IIC_VMOVImm,
3586 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3587 [(set DPR:$Vd,
3588 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3589 let Inst{9} = SIMM{9};
3590}
3591
3592def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3593 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3594 IIC_VMOVImm,
3595 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3596 [(set DPR:$Vd,
3597 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3598 let Inst{10-9} = SIMM{10-9};
3599}
3600
3601def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3602 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3603 IIC_VMOVImm,
3604 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3605 [(set QPR:$Vd,
3606 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3607 let Inst{9} = SIMM{9};
3608}
3609
3610def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3611 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3612 IIC_VMOVImm,
3613 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3614 [(set QPR:$Vd,
3615 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3616 let Inst{10-9} = SIMM{10-9};
3617}
3618
Bob Wilson5bafff32009-06-22 23:27:02 +00003619// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003620def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3621 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3622 "vorn", "$Vd, $Vn, $Vm", "",
3623 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3624 (vnotd DPR:$Vm))))]>;
3625def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3626 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3627 "vorn", "$Vd, $Vn, $Vm", "",
3628 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3629 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003630
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003631// VMVN : Vector Bitwise NOT (Immediate)
3632
3633let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003634
Owen Andersonca6945e2010-12-01 00:28:25 +00003635def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003636 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003637 "vmvn", "i16", "$Vd, $SIMM", "",
3638 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003639 let Inst{9} = SIMM{9};
3640}
3641
Owen Andersonca6945e2010-12-01 00:28:25 +00003642def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003643 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003644 "vmvn", "i16", "$Vd, $SIMM", "",
3645 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003646 let Inst{9} = SIMM{9};
3647}
3648
Owen Andersonca6945e2010-12-01 00:28:25 +00003649def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003650 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003651 "vmvn", "i32", "$Vd, $SIMM", "",
3652 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003653 let Inst{11-8} = SIMM{11-8};
3654}
3655
Owen Andersonca6945e2010-12-01 00:28:25 +00003656def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003657 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003658 "vmvn", "i32", "$Vd, $SIMM", "",
3659 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003660 let Inst{11-8} = SIMM{11-8};
3661}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003662}
3663
Bob Wilson5bafff32009-06-22 23:27:02 +00003664// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003665def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003666 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3667 "vmvn", "$Vd, $Vm", "",
3668 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003669def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003670 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3671 "vmvn", "$Vd, $Vm", "",
3672 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003673def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3674def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003675
3676// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003677def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3678 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003679 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003680 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3681 [(set DPR:$Vd,
3682 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3683 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3684def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3685 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003686 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003687 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3688 [(set QPR:$Vd,
3689 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3690 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003691
3692// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003693// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003694// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003695def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003696 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003697 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003698 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003699 [/* For disassembly only; pattern left blank */]>;
3700def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003701 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003702 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003703 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003704 [/* For disassembly only; pattern left blank */]>;
3705
Bob Wilson5bafff32009-06-22 23:27:02 +00003706// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003707// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003708// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003709def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003710 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003711 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003712 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003713 [/* For disassembly only; pattern left blank */]>;
3714def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003715 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003716 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003717 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003718 [/* For disassembly only; pattern left blank */]>;
3719
3720// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003721// for equivalent operations with different register constraints; it just
3722// inserts copies.
3723
3724// Vector Absolute Differences.
3725
3726// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003727defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003728 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003729 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003730defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003731 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003732 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003733def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003734 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003735def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003736 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003737
3738// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003739defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3740 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3741defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3742 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003743
3744// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003745defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3746 "vaba", "s", int_arm_neon_vabds, add>;
3747defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3748 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003749
3750// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003751defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3752 "vabal", "s", int_arm_neon_vabds, zext, add>;
3753defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3754 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003755
3756// Vector Maximum and Minimum.
3757
3758// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003759defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003760 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003761 "vmax", "s", int_arm_neon_vmaxs, 1>;
3762defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003763 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003764 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003765def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3766 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003767 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003768def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3769 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003770 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3771
3772// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003773defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3774 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3775 "vmin", "s", int_arm_neon_vmins, 1>;
3776defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3777 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3778 "vmin", "u", int_arm_neon_vminu, 1>;
3779def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3780 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003781 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003782def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3783 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003784 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003785
3786// Vector Pairwise Operations.
3787
3788// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003789def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3790 "vpadd", "i8",
3791 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3792def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3793 "vpadd", "i16",
3794 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3795def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3796 "vpadd", "i32",
3797 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003798def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003799 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003800 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003801
3802// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003803defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003804 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003805defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003806 int_arm_neon_vpaddlu>;
3807
3808// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003809defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003810 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003811defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003812 int_arm_neon_vpadalu>;
3813
3814// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003815def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003816 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003817def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003818 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003819def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003820 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003821def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003822 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003823def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003824 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003825def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003826 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003827def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003828 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003829
3830// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003831def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003832 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003833def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003834 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003835def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003836 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003837def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003838 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003839def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003840 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003841def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003842 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003843def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003844 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003845
3846// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3847
3848// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003849def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003850 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003851 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003852def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003853 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003854 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003855def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003856 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003857 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003858def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003859 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003860 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003861
3862// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003863def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003864 IIC_VRECSD, "vrecps", "f32",
3865 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003866def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003867 IIC_VRECSQ, "vrecps", "f32",
3868 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003869
3870// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003871def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003872 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003873 v2i32, v2i32, int_arm_neon_vrsqrte>;
3874def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003875 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003876 v4i32, v4i32, int_arm_neon_vrsqrte>;
3877def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003878 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003879 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003880def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003881 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003882 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003883
3884// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003885def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003886 IIC_VRECSD, "vrsqrts", "f32",
3887 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003888def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003889 IIC_VRECSQ, "vrsqrts", "f32",
3890 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891
3892// Vector Shifts.
3893
3894// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003895defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003896 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003897 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003898defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003899 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003900 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003901// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003902defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3903 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003904// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003905defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3906 N2RegVShRFrm>;
3907defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3908 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003909
3910// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003911defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3912defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003913
3914// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003915class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003916 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003917 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003918 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3919 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003920 let Inst{21-16} = op21_16;
3921}
Evan Chengf81bf152009-11-23 21:57:23 +00003922def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003923 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003924def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003925 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003926def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003927 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003928
3929// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003930defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003931 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003932
3933// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003934defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003935 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003936 "vrshl", "s", int_arm_neon_vrshifts>;
3937defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003938 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003939 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003940// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003941defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3942 N2RegVShRFrm>;
3943defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3944 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003945
3946// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003947defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003948 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003949
3950// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003951defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003952 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003953 "vqshl", "s", int_arm_neon_vqshifts>;
3954defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003955 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003956 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003957// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003958defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3959 N2RegVShLFrm>;
3960defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3961 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003962// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003963defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3964 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003965
3966// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003967defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003968 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003969defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003970 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003971
3972// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003973defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003974 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003975
3976// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003977defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003978 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003979 "vqrshl", "s", int_arm_neon_vqrshifts>;
3980defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003981 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003982 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003983
3984// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003985defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003986 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003987defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003988 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003989
3990// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003991defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003992 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003993
3994// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003995defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3996defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003997// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003998defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3999defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004000
4001// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00004002defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004003// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00004004defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004005
4006// Vector Absolute and Saturating Absolute.
4007
4008// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004009defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004010 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004011 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004012def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004013 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004014 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004015def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004016 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004017 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004018
4019// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004020defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004021 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004022 int_arm_neon_vqabs>;
4023
4024// Vector Negate.
4025
Bob Wilsoncba270d2010-07-13 21:16:48 +00004026def vnegd : PatFrag<(ops node:$in),
4027 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4028def vnegq : PatFrag<(ops node:$in),
4029 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004030
Evan Chengf81bf152009-11-23 21:57:23 +00004031class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004032 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4033 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4034 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004035class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004036 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4037 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4038 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004039
Chris Lattner0a00ed92010-03-28 08:39:10 +00004040// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004041def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4042def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4043def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4044def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4045def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4046def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
4048// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004049def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004050 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4051 "vneg", "f32", "$Vd, $Vm", "",
4052 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004053def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004054 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4055 "vneg", "f32", "$Vd, $Vm", "",
4056 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004057
Bob Wilsoncba270d2010-07-13 21:16:48 +00004058def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4059def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4060def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4061def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4062def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4063def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004064
4065// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004066defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004067 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004068 int_arm_neon_vqneg>;
4069
4070// Vector Bit Counting Operations.
4071
4072// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004073defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004074 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004075 int_arm_neon_vcls>;
4076// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004077defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004078 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004079 int_arm_neon_vclz>;
4080// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004081def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004082 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004083 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004084def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004085 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004086 v16i8, v16i8, int_arm_neon_vcnt>;
4087
Johnny Chend8836042010-02-24 20:06:07 +00004088// Vector Swap -- for disassembly only.
4089def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004090 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4091 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004092def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004093 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4094 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004095
Bob Wilson5bafff32009-06-22 23:27:02 +00004096// Vector Move Operations.
4097
4098// VMOV : Vector Move (Register)
4099
Evan Cheng020cc1b2010-05-13 00:16:46 +00004100let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004101def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004102 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4103 let Vn{4-0} = Vm{4-0};
4104}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004105def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004106 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4107 let Vn{4-0} = Vm{4-0};
4108}
Bob Wilson5bafff32009-06-22 23:27:02 +00004109
Evan Cheng22c687b2010-05-14 02:13:41 +00004110// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004111// be expanded after register allocation is completed.
4112def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004113 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004114
4115def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004116 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004117} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004118
Bob Wilson5bafff32009-06-22 23:27:02 +00004119// VMOV : Vector Move (Immediate)
4120
Evan Cheng47006be2010-05-17 21:54:50 +00004121let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004122def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004123 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004124 "vmov", "i8", "$Vd, $SIMM", "",
4125 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4126def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004127 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004128 "vmov", "i8", "$Vd, $SIMM", "",
4129 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004130
Owen Andersonca6945e2010-12-01 00:28:25 +00004131def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004132 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004133 "vmov", "i16", "$Vd, $SIMM", "",
4134 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004135 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004136}
4137
Owen Andersonca6945e2010-12-01 00:28:25 +00004138def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004139 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004140 "vmov", "i16", "$Vd, $SIMM", "",
4141 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004142 let Inst{9} = SIMM{9};
4143}
Bob Wilson5bafff32009-06-22 23:27:02 +00004144
Owen Andersonca6945e2010-12-01 00:28:25 +00004145def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004146 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004147 "vmov", "i32", "$Vd, $SIMM", "",
4148 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004149 let Inst{11-8} = SIMM{11-8};
4150}
4151
Owen Andersonca6945e2010-12-01 00:28:25 +00004152def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004153 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004154 "vmov", "i32", "$Vd, $SIMM", "",
4155 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004156 let Inst{11-8} = SIMM{11-8};
4157}
Bob Wilson5bafff32009-06-22 23:27:02 +00004158
Owen Andersonca6945e2010-12-01 00:28:25 +00004159def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004160 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004161 "vmov", "i64", "$Vd, $SIMM", "",
4162 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4163def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004164 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004165 "vmov", "i64", "$Vd, $SIMM", "",
4166 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004167} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004168
4169// VMOV : Vector Get Lane (move scalar to ARM core register)
4170
Johnny Chen131c4a52009-11-23 17:48:17 +00004171def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004172 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4173 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4174 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4175 imm:$lane))]> {
4176 let Inst{21} = lane{2};
4177 let Inst{6-5} = lane{1-0};
4178}
Johnny Chen131c4a52009-11-23 17:48:17 +00004179def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004180 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4181 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4182 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4183 imm:$lane))]> {
4184 let Inst{21} = lane{1};
4185 let Inst{6} = lane{0};
4186}
Johnny Chen131c4a52009-11-23 17:48:17 +00004187def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004188 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4189 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4190 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4191 imm:$lane))]> {
4192 let Inst{21} = lane{2};
4193 let Inst{6-5} = lane{1-0};
4194}
Johnny Chen131c4a52009-11-23 17:48:17 +00004195def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004196 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4197 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4198 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4199 imm:$lane))]> {
4200 let Inst{21} = lane{1};
4201 let Inst{6} = lane{0};
4202}
Johnny Chen131c4a52009-11-23 17:48:17 +00004203def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004204 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4205 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4206 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4207 imm:$lane))]> {
4208 let Inst{21} = lane{0};
4209}
Bob Wilson5bafff32009-06-22 23:27:02 +00004210// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4211def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4212 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004213 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004214 (SubReg_i8_lane imm:$lane))>;
4215def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4216 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004217 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004218 (SubReg_i16_lane imm:$lane))>;
4219def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4220 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004221 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004222 (SubReg_i8_lane imm:$lane))>;
4223def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4224 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004225 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004226 (SubReg_i16_lane imm:$lane))>;
4227def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4228 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004229 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004230 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004231def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004232 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004233 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004234def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004235 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004236 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004237//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004238// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004239def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004240 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004241
4242
4243// VMOV : Vector Set Lane (move ARM core register to scalar)
4244
Owen Andersond2fbdb72010-10-27 21:28:09 +00004245let Constraints = "$src1 = $V" in {
4246def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4247 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4248 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4249 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4250 GPR:$R, imm:$lane))]> {
4251 let Inst{21} = lane{2};
4252 let Inst{6-5} = lane{1-0};
4253}
4254def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4255 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4256 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4257 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4258 GPR:$R, imm:$lane))]> {
4259 let Inst{21} = lane{1};
4260 let Inst{6} = lane{0};
4261}
4262def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4263 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4264 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4265 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4266 GPR:$R, imm:$lane))]> {
4267 let Inst{21} = lane{0};
4268}
Bob Wilson5bafff32009-06-22 23:27:02 +00004269}
4270def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004271 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004272 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004273 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004274 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004275 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004276def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004277 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004278 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004279 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004280 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004281 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004282def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004283 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004284 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004285 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004286 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004287 (DSubReg_i32_reg imm:$lane)))>;
4288
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004289def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004290 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4291 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004292def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004293 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4294 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004295
4296//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004297// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004298def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004299 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004300
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004301def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004302 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004303def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004304 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004305def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004306 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004307
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004308def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4309 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4310def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4311 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4312def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4313 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4314
4315def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4316 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4317 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004318 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004319def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4320 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4321 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004322 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004323def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4324 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4325 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004326 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004327
Bob Wilson5bafff32009-06-22 23:27:02 +00004328// VDUP : Vector Duplicate (from ARM core register to all elements)
4329
Evan Chengf81bf152009-11-23 21:57:23 +00004330class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004331 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4332 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4333 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004334class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004335 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4336 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4337 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004338
Evan Chengf81bf152009-11-23 21:57:23 +00004339def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4340def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4341def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4342def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4343def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4344def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004345
Owen Andersonca6945e2010-12-01 00:28:25 +00004346def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$V), (ins GPR:$R),
4347 IIC_VMOVIS, "vdup", "32", "$V, $R",
4348 [(set DPR:$V, (v2f32 (NEONvdup
4349 (f32 (bitconvert GPR:$R)))))]>;
4350def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$V), (ins GPR:$R),
4351 IIC_VMOVIS, "vdup", "32", "$V, $R",
4352 [(set QPR:$V, (v4f32 (NEONvdup
4353 (f32 (bitconvert GPR:$R)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004354
4355// VDUP : Vector Duplicate Lane (from scalar to all elements)
4356
Johnny Chene4614f72010-03-25 17:01:27 +00004357class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4358 ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004359 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4360 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4361 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004362
Johnny Chene4614f72010-03-25 17:01:27 +00004363class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004364 ValueType ResTy, ValueType OpTy>
Owen Andersonca6945e2010-12-01 00:28:25 +00004365 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4366 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4367 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chene4614f72010-03-25 17:01:27 +00004368 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004369
Bob Wilson507df402009-10-21 02:15:46 +00004370// Inst{19-16} is partially specified depending on the element size.
4371
Owen Andersonf587a932010-10-27 19:25:54 +00004372def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4373 let Inst{19-17} = lane{2-0};
4374}
4375def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4376 let Inst{19-18} = lane{1-0};
4377}
4378def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4379 let Inst{19} = lane{0};
4380}
4381def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4382 let Inst{19} = lane{0};
4383}
4384def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4385 let Inst{19-17} = lane{2-0};
4386}
4387def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4388 let Inst{19-18} = lane{1-0};
4389}
4390def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4391 let Inst{19} = lane{0};
4392}
4393def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4394 let Inst{19} = lane{0};
4395}
Bob Wilson5bafff32009-06-22 23:27:02 +00004396
Bob Wilson0ce37102009-08-14 05:08:32 +00004397def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4398 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4399 (DSubReg_i8_reg imm:$lane))),
4400 (SubReg_i8_lane imm:$lane)))>;
4401def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4402 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4403 (DSubReg_i16_reg imm:$lane))),
4404 (SubReg_i16_lane imm:$lane)))>;
4405def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4406 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4407 (DSubReg_i32_reg imm:$lane))),
4408 (SubReg_i32_lane imm:$lane)))>;
4409def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4410 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4411 (DSubReg_i32_reg imm:$lane))),
4412 (SubReg_i32_lane imm:$lane)))>;
4413
Jim Grosbach65dc3032010-10-06 21:16:16 +00004414def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004415 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004416def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004417 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004418
Bob Wilson5bafff32009-06-22 23:27:02 +00004419// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004420defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004421 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004422// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004423defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4424 "vqmovn", "s", int_arm_neon_vqmovns>;
4425defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4426 "vqmovn", "u", int_arm_neon_vqmovnu>;
4427defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4428 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004429// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004430defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4431defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004432
4433// Vector Conversions.
4434
Johnny Chen9e088762010-03-17 17:52:21 +00004435// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004436def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4437 v2i32, v2f32, fp_to_sint>;
4438def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4439 v2i32, v2f32, fp_to_uint>;
4440def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4441 v2f32, v2i32, sint_to_fp>;
4442def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4443 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004444
Johnny Chen6c8648b2010-03-17 23:26:50 +00004445def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4446 v4i32, v4f32, fp_to_sint>;
4447def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4448 v4i32, v4f32, fp_to_uint>;
4449def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4450 v4f32, v4i32, sint_to_fp>;
4451def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4452 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004453
4454// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004455def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004456 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004457def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004458 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004459def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004460 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004461def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004462 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4463
Evan Chengf81bf152009-11-23 21:57:23 +00004464def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004465 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004466def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004467 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004468def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004469 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004470def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004471 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4472
Bob Wilsond8e17572009-08-12 22:31:50 +00004473// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004474
4475// VREV64 : Vector Reverse elements within 64-bit doublewords
4476
Evan Chengf81bf152009-11-23 21:57:23 +00004477class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004478 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4479 (ins DPR:$Vm), IIC_VMOVD,
4480 OpcodeStr, Dt, "$Vd, $Vm", "",
4481 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004482class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004483 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4484 (ins QPR:$Vm), IIC_VMOVQ,
4485 OpcodeStr, Dt, "$Vd, $Vm", "",
4486 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004487
Evan Chengf81bf152009-11-23 21:57:23 +00004488def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4489def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4490def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4491def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004492
Evan Chengf81bf152009-11-23 21:57:23 +00004493def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4494def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4495def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4496def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004497
4498// VREV32 : Vector Reverse elements within 32-bit words
4499
Evan Chengf81bf152009-11-23 21:57:23 +00004500class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004501 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4502 (ins DPR:$Vm), IIC_VMOVD,
4503 OpcodeStr, Dt, "$Vd, $Vm", "",
4504 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004505class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004506 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4507 (ins QPR:$Vm), IIC_VMOVQ,
4508 OpcodeStr, Dt, "$Vd, $Vm", "",
4509 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004510
Evan Chengf81bf152009-11-23 21:57:23 +00004511def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4512def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004513
Evan Chengf81bf152009-11-23 21:57:23 +00004514def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4515def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004516
4517// VREV16 : Vector Reverse elements within 16-bit halfwords
4518
Evan Chengf81bf152009-11-23 21:57:23 +00004519class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004520 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4521 (ins DPR:$Vm), IIC_VMOVD,
4522 OpcodeStr, Dt, "$Vd, $Vm", "",
4523 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004524class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004525 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4526 (ins QPR:$Vm), IIC_VMOVQ,
4527 OpcodeStr, Dt, "$Vd, $Vm", "",
4528 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004529
Evan Chengf81bf152009-11-23 21:57:23 +00004530def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4531def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004532
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004533// Other Vector Shuffles.
4534
4535// VEXT : Vector Extract
4536
Evan Chengf81bf152009-11-23 21:57:23 +00004537class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004538 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4539 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4540 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4541 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4542 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004543 bits<4> index;
4544 let Inst{11-8} = index{3-0};
4545}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004546
Evan Chengf81bf152009-11-23 21:57:23 +00004547class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004548 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4549 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4550 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4551 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4552 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004553 bits<4> index;
4554 let Inst{11-8} = index{3-0};
4555}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004556
Owen Anderson7a258252010-11-03 18:16:27 +00004557def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4558 let Inst{11-8} = index{3-0};
4559}
4560def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4561 let Inst{11-9} = index{2-0};
4562 let Inst{8} = 0b0;
4563}
4564def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4565 let Inst{11-10} = index{1-0};
4566 let Inst{9-8} = 0b00;
4567}
4568def VEXTdf : VEXTd<"vext", "32", v2f32> {
4569 let Inst{11} = index{0};
4570 let Inst{10-8} = 0b000;
4571}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004572
Owen Anderson7a258252010-11-03 18:16:27 +00004573def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4574 let Inst{11-8} = index{3-0};
4575}
4576def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4577 let Inst{11-9} = index{2-0};
4578 let Inst{8} = 0b0;
4579}
4580def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4581 let Inst{11-10} = index{1-0};
4582 let Inst{9-8} = 0b00;
4583}
4584def VEXTqf : VEXTq<"vext", "32", v4f32> {
4585 let Inst{11} = index{0};
4586 let Inst{10-8} = 0b000;
4587}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004588
Bob Wilson64efd902009-08-08 05:53:00 +00004589// VTRN : Vector Transpose
4590
Evan Chengf81bf152009-11-23 21:57:23 +00004591def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4592def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4593def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004594
Evan Chengf81bf152009-11-23 21:57:23 +00004595def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4596def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4597def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004598
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004599// VUZP : Vector Unzip (Deinterleave)
4600
Evan Chengf81bf152009-11-23 21:57:23 +00004601def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4602def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4603def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004604
Evan Chengf81bf152009-11-23 21:57:23 +00004605def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4606def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4607def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004608
4609// VZIP : Vector Zip (Interleave)
4610
Evan Chengf81bf152009-11-23 21:57:23 +00004611def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4612def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4613def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004614
Evan Chengf81bf152009-11-23 21:57:23 +00004615def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4616def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4617def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004618
Bob Wilson114a2662009-08-12 20:51:55 +00004619// Vector Table Lookup and Table Extension.
4620
4621// VTBL : Vector Table Lookup
4622def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004623 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4624 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4625 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4626 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004627let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004628def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004629 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4630 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4631 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004632def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004633 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4634 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4635 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004636def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004637 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4638 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004639 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004640 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004641} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004642
Bob Wilsonbd916c52010-09-13 23:55:10 +00004643def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004644 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004645def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004646 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004647def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004648 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004649
Bob Wilson114a2662009-08-12 20:51:55 +00004650// VTBX : Vector Table Extension
4651def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004652 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4653 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4654 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4655 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4656 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004657let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004658def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004659 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4660 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4661 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004662def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004663 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4664 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004665 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004666 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4667 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004668def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004669 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4670 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4671 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4672 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004673} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004674
Bob Wilsonbd916c52010-09-13 23:55:10 +00004675def VTBX2Pseudo
4676 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004677 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004678def VTBX3Pseudo
4679 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004680 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004681def VTBX4Pseudo
4682 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004683 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004684
Bob Wilson5bafff32009-06-22 23:27:02 +00004685//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004686// NEON instructions for single-precision FP math
4687//===----------------------------------------------------------------------===//
4688
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004689class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4690 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004691 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004692 SPR:$a, ssub_0))),
4693 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004694
4695class N3VSPat<SDNode OpNode, NeonI Inst>
4696 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004697 (EXTRACT_SUBREG (v2f32
4698 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004699 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004700 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004701 SPR:$b, ssub_0))),
4702 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004703
4704class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4705 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4706 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004707 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004708 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004709 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004710 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004711 SPR:$b, ssub_0)),
4712 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004713
Evan Cheng1d2426c2009-08-07 19:30:41 +00004714// These need separate instructions because they must use DPR_VFP2 register
4715// class which have SPR sub-registers.
4716
4717// Vector Add Operations used for single-precision FP
4718let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004719def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4720def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004721
David Goodwin338268c2009-08-10 22:17:39 +00004722// Vector Sub Operations used for single-precision FP
4723let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004724def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4725def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004726
Evan Cheng1d2426c2009-08-07 19:30:41 +00004727// Vector Multiply Operations used for single-precision FP
4728let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004729def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4730def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004731
4732// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004733// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4734// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004735
Evan Cheng48575f62010-12-05 22:04:16 +00004736let neverHasSideEffects = 1 in
4737def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
4738 v2f32, fmul_su, fadd>;
4739def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>,
4740 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004741
Evan Cheng48575f62010-12-05 22:04:16 +00004742let neverHasSideEffects = 1 in
4743def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
4744 v2f32, fmul_su, fsub>;
4745def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>,
4746 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004747
David Goodwin338268c2009-08-10 22:17:39 +00004748// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004749let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004750def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004751 (outs DPR_VFP2:$Vd), (ins DPR_VFP2:$Vm), IIC_VUNAD,
4752 "vabs", "f32", "$Vd, $Vm", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004753def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004754
David Goodwin338268c2009-08-10 22:17:39 +00004755// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004756let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004757def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004758 (outs DPR_VFP2:$Vd), (ins DPR_VFP2:$Vm), IIC_VUNAD,
4759 "vneg", "f32", "$Vd, $Vm", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004760def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004761
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004762// Vector Maximum used for single-precision FP
4763let neverHasSideEffects = 1 in
Owen Andersonca6945e2010-12-01 00:28:25 +00004764def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$Vd),
4765 (ins DPR_VFP2:$Vn, DPR_VFP2:$Vm), N3RegFrm, IIC_VBIND,
4766 "vmax", "f32", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004767def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4768
4769// Vector Minimum used for single-precision FP
4770let neverHasSideEffects = 1 in
Jim Grosbachce4fadf2010-12-02 16:30:58 +00004771def VMINfd_sfp : N3V<0, 0, 0b10, 0b1111, 0, 0, (outs DPR_VFP2:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00004772 (ins DPR_VFP2:$Vn, DPR_VFP2:$Vm), N3RegFrm, IIC_VBIND,
4773 "vmin", "f32", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004774def : N3VSPat<NEONfmin, VMINfd_sfp>;
4775
David Goodwin338268c2009-08-10 22:17:39 +00004776// Vector Convert between single-precision FP and integer
4777let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004778def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4779 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004780def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004781
4782let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004783def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4784 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004785def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004786
4787let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004788def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4789 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004790def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004791
4792let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004793def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4794 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004795def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004796
Evan Cheng1d2426c2009-08-07 19:30:41 +00004797//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004798// Non-Instruction Patterns
4799//===----------------------------------------------------------------------===//
4800
4801// bit_convert
4802def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4803def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4804def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4805def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4806def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4807def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4808def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4809def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4810def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4811def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4812def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4813def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4814def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4815def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4816def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4817def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4818def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4819def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4820def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4821def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4822def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4823def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4824def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4825def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4826def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4827def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4828def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4829def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4830def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4831def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4832
4833def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4834def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4835def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4836def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4837def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4838def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4839def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4840def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4841def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4842def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4843def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4844def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4845def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4846def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4847def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4848def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4849def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4850def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4851def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4852def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4853def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4854def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4855def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4856def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4857def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4858def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4859def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4860def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4861def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4862def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;