blob: b7309180bbbc1973680b1af58aebee70a46afb45 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//==- X86InstrFPStack.td - Describe the X86 Instruction Set --*- tablegen -*-=//
Evan Chengffcb95b2006-02-21 19:13:53 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengffcb95b2006-02-21 19:13:53 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 x87 FPU instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng06a8aa12006-03-17 19:55:52 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// FPStack specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Chris Lattner6fa2f9c2008-03-09 07:05:32 +000020def SDTX86FpGet2 : SDTypeProfile<2, 0, [SDTCisVT<0, f80>,
21 SDTCisVT<1, f80>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000022def SDTX86Fld : SDTypeProfile<1, 2, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000023 SDTCisPtrTy<1>,
24 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000025def SDTX86Fst : SDTypeProfile<0, 3, [SDTCisFP<0>,
Dale Johannesenbf6b8272007-07-10 20:53:41 +000026 SDTCisPtrTy<1>,
27 SDTCisVT<2, OtherVT>]>;
Dale Johannesen411d9c52007-07-03 17:07:33 +000028def SDTX86Fild : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>,
29 SDTCisVT<2, OtherVT>]>;
30def SDTX86FpToIMem : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>;
Evan Cheng2246f842006-03-18 01:23:20 +000031
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000032def SDTX86CwdStore : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
33
Chris Lattnerba7e7562008-01-10 07:59:24 +000034def X86fld : SDNode<"X86ISD::FLD", SDTX86Fld,
35 [SDNPHasChain, SDNPMayLoad]>;
36def X86fst : SDNode<"X86ISD::FST", SDTX86Fst,
37 [SDNPHasChain, SDNPInFlag, SDNPMayStore]>;
38def X86fild : SDNode<"X86ISD::FILD", SDTX86Fild,
39 [SDNPHasChain, SDNPMayLoad]>;
40def X86fildflag : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild,
41 [SDNPHasChain, SDNPOutFlag, SDNPMayLoad]>;
Evan Cheng2246f842006-03-18 01:23:20 +000042def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000043 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000044def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000045 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng2246f842006-03-18 01:23:20 +000046def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem,
Chris Lattnerba7e7562008-01-10 07:59:24 +000047 [SDNPHasChain, SDNPMayStore]>;
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000048def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m", SDTX86CwdStore,
Chris Lattnerba7e7562008-01-10 07:59:24 +000049 [SDNPHasChain, SDNPMayStore, SDNPSideEffect]>;
Evan Cheng2246f842006-03-18 01:23:20 +000050
51//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000052// FPStack pattern fragments
53//===----------------------------------------------------------------------===//
54
Dale Johannesen849f2142007-07-03 00:53:03 +000055def fpimm0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000056 return N->isExactlyValue(+0.0);
57}]>;
58
Dale Johannesen849f2142007-07-03 00:53:03 +000059def fpimmneg0 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000060 return N->isExactlyValue(-0.0);
61}]>;
62
Dale Johannesen849f2142007-07-03 00:53:03 +000063def fpimm1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000064 return N->isExactlyValue(+1.0);
65}]>;
66
Dale Johannesen849f2142007-07-03 00:53:03 +000067def fpimmneg1 : PatLeaf<(fpimm), [{
Evan Cheng06a8aa12006-03-17 19:55:52 +000068 return N->isExactlyValue(-1.0);
69}]>;
70
Evan Cheng4e4c71e2006-02-21 20:00:20 +000071// Some 'special' instructions
Dan Gohman533297b2009-10-29 18:10:34 +000072let usesCustomInserter = 1 in { // Expanded after instruction selection.
Dale Johannesen849f2142007-07-03 00:53:03 +000073 def FP32_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000074 (outs), (ins i16mem:$dst, RFP32:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000075 "##FP32_TO_INT16_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000076 [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000077 def FP32_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000078 (outs), (ins i32mem:$dst, RFP32:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000079 "##FP32_TO_INT32_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000080 [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000081 def FP32_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000082 (outs), (ins i64mem:$dst, RFP32:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000083 "##FP32_TO_INT64_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000084 [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000085 def FP64_TO_INT16_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000086 (outs), (ins i16mem:$dst, RFP64:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000087 "##FP64_TO_INT16_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000088 [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000089 def FP64_TO_INT32_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000090 (outs), (ins i32mem:$dst, RFP64:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000091 "##FP64_TO_INT32_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000092 [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>;
Dale Johannesen849f2142007-07-03 00:53:03 +000093 def FP64_TO_INT64_IN_MEM : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +000094 (outs), (ins i64mem:$dst, RFP64:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000095 "##FP64_TO_INT64_IN_MEM PSEUDO!",
Dale Johannesen411d9c52007-07-03 17:07:33 +000096 [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>;
Dale Johannesena996d522007-08-07 01:17:37 +000097 def FP80_TO_INT16_IN_MEM : I<0, Pseudo,
98 (outs), (ins i16mem:$dst, RFP80:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +000099 "##FP80_TO_INT16_IN_MEM PSEUDO!",
Dale Johannesena996d522007-08-07 01:17:37 +0000100 [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>;
101 def FP80_TO_INT32_IN_MEM : I<0, Pseudo,
102 (outs), (ins i32mem:$dst, RFP80:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +0000103 "##FP80_TO_INT32_IN_MEM PSEUDO!",
Dale Johannesena996d522007-08-07 01:17:37 +0000104 [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>;
105 def FP80_TO_INT64_IN_MEM : I<0, Pseudo,
106 (outs), (ins i64mem:$dst, RFP80:$src),
Dale Johannesen27c31052008-03-25 23:29:30 +0000107 "##FP80_TO_INT64_IN_MEM PSEUDO!",
Dale Johannesena996d522007-08-07 01:17:37 +0000108 [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000109}
110
111let isTerminator = 1 in
112 let Defs = [FP0, FP1, FP2, FP3, FP4, FP5, FP6] in
Dale Johannesen27c31052008-03-25 23:29:30 +0000113 def FP_REG_KILL : I<0, Pseudo, (outs), (ins), "##FP_REG_KILL", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000114
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000115// All FP Stack operations are represented with four instructions here. The
116// first three instructions, generated by the instruction selector, use "RFP32"
117// "RFP64" or "RFP80" registers: traditional register files to reference 32-bit,
118// 64-bit or 80-bit floating point values. These sizes apply to the values,
119// not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be
120// copied to each other without losing information. These instructions are all
121// pseudo instructions and use the "_Fp" suffix.
122// In some cases there are additional variants with a mixture of different
123// register sizes.
Evan Chengffcb95b2006-02-21 19:13:53 +0000124// The second instruction is defined with FPI, which is the actual instruction
Dale Johannesene377d4d2007-07-04 21:07:47 +0000125// emitted by the assembler. These use "RST" registers, although frequently
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000126// the actual register(s) used are implicit. These are always 80 bits.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000127// The FP stackifier pass converts one to the other after register allocation
128// occurs.
Evan Chengffcb95b2006-02-21 19:13:53 +0000129//
130// Note that the FpI instruction should have instruction selection info (e.g.
131// a pattern) and the FPI instruction should have emission info (e.g. opcode
132// encoding and asm printing info).
133
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000134// Pseudo Instructions for FP stack return values.
Chris Lattner8e6da152008-03-10 21:08:41 +0000135def FpGET_ST0_32 : FpI_<(outs RFP32:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
136def FpGET_ST0_64 : FpI_<(outs RFP64:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
137def FpGET_ST0_80 : FpI_<(outs RFP80:$dst), (ins), SpecialFP, []>; // FPR = ST(0)
Evan Chengffcb95b2006-02-21 19:13:53 +0000138
Chris Lattner24e0a542008-03-21 06:38:26 +0000139// FpGET_ST1* should only be issued *after* an FpGET_ST0* has been issued when
140// there are two values live out on the stack from a call or inlineasm. This
141// magic is handled by the stackifier. It is not valid to emit FpGET_ST1* and
142// then FpGET_ST0*. In addition, it is invalid for any FP-using operations to
143// occur between them.
144def FpGET_ST1_32 : FpI_<(outs RFP32:$dst), (ins), SpecialFP, []>; // FPR = ST(1)
145def FpGET_ST1_64 : FpI_<(outs RFP64:$dst), (ins), SpecialFP, []>; // FPR = ST(1)
146def FpGET_ST1_80 : FpI_<(outs RFP80:$dst), (ins), SpecialFP, []>; // FPR = ST(1)
147
Evan Cheng071a2792007-09-11 19:55:27 +0000148let Defs = [ST0] in {
Chris Lattner8e6da152008-03-10 21:08:41 +0000149def FpSET_ST0_32 : FpI_<(outs), (ins RFP32:$src), SpecialFP, []>; // ST(0) = FPR
150def FpSET_ST0_64 : FpI_<(outs), (ins RFP64:$src), SpecialFP, []>; // ST(0) = FPR
151def FpSET_ST0_80 : FpI_<(outs), (ins RFP80:$src), SpecialFP, []>; // ST(0) = FPR
Evan Cheng071a2792007-09-11 19:55:27 +0000152}
Dale Johannesen6a308112007-08-06 21:31:06 +0000153
Evan Chenga0eedac2009-02-09 23:32:07 +0000154let Defs = [ST1] in {
155def FpSET_ST1_32 : FpI_<(outs), (ins RFP32:$src), SpecialFP, []>; // ST(1) = FPR
156def FpSET_ST1_64 : FpI_<(outs), (ins RFP64:$src), SpecialFP, []>; // ST(1) = FPR
157def FpSET_ST1_80 : FpI_<(outs), (ins RFP80:$src), SpecialFP, []>; // ST(1) = FPR
158}
159
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000160// FpIf32, FpIf64 - Floating Point Psuedo Instruction template.
161// f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1.
162// f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2.
163// f80 instructions cannot use SSE and use neither of these.
164class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
165 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>;
166class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
167 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000168
Dale Johannesen59a58732007-08-05 18:49:15 +0000169// Register copies. Just copies, the shortening ones do not truncate.
Chris Lattnera731c9f2008-01-11 07:18:17 +0000170let neverHasSideEffects = 1 in {
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000171 def MOV_Fp3232 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), SpecialFP, []>;
172 def MOV_Fp3264 : FpIf32<(outs RFP64:$dst), (ins RFP32:$src), SpecialFP, []>;
173 def MOV_Fp6432 : FpIf32<(outs RFP32:$dst), (ins RFP64:$src), SpecialFP, []>;
174 def MOV_Fp6464 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), SpecialFP, []>;
175 def MOV_Fp8032 : FpIf32<(outs RFP32:$dst), (ins RFP80:$src), SpecialFP, []>;
176 def MOV_Fp3280 : FpIf32<(outs RFP80:$dst), (ins RFP32:$src), SpecialFP, []>;
177 def MOV_Fp8064 : FpIf64<(outs RFP64:$dst), (ins RFP80:$src), SpecialFP, []>;
178 def MOV_Fp6480 : FpIf64<(outs RFP80:$dst), (ins RFP64:$src), SpecialFP, []>;
179 def MOV_Fp8080 : FpI_ <(outs RFP80:$dst), (ins RFP80:$src), SpecialFP, []>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000180}
Evan Chengffcb95b2006-02-21 19:13:53 +0000181
Dale Johannesene377d4d2007-07-04 21:07:47 +0000182// Factoring for arithmetic.
183multiclass FPBinary_rr<SDNode OpNode> {
184// Register op register -> register
185// These are separated out because they have no reversed form.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000186def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000187 [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000188def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000189 [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000190def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000191 [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000192}
193// The FopST0 series are not included here because of the irregularities
194// in where the 'r' goes in assembly output.
Dale Johannesen59a58732007-08-05 18:49:15 +0000195// These instructions cannot address 80-bit memory.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000196multiclass FPBinary<SDNode OpNode, Format fp, string asmstring> {
197// ST(0) = ST(0) + [mem]
Sean Callanan108934c2009-12-18 00:01:26 +0000198def _Fp32m : FpIf32<(outs RFP32:$dst),
199 (ins RFP32:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000200 [(set RFP32:$dst,
201 (OpNode RFP32:$src1, (loadf32 addr:$src2)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000202def _Fp64m : FpIf64<(outs RFP64:$dst),
203 (ins RFP64:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesenbf6b8272007-07-10 20:53:41 +0000204 [(set RFP64:$dst,
205 (OpNode RFP64:$src1, (loadf64 addr:$src2)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000206def _Fp64m32: FpIf64<(outs RFP64:$dst),
207 (ins RFP64:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000208 [(set RFP64:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000209 (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2))))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000210def _Fp80m32: FpI_<(outs RFP80:$dst),
211 (ins RFP80:$src1, f32mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000212 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000213 (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2))))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000214def _Fp80m64: FpI_<(outs RFP80:$dst),
215 (ins RFP80:$src1, f64mem:$src2), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000216 [(set RFP80:$dst,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000217 (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000218def _F32m : FPI<0xD8, fp, (outs), (ins f32mem:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000219 !strconcat("f", !strconcat(asmstring, "{s}\t$src"))> {
220 let mayLoad = 1;
221}
Evan Cheng64d80e32007-07-19 01:14:50 +0000222def _F64m : FPI<0xDC, fp, (outs), (ins f64mem:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000223 !strconcat("f", !strconcat(asmstring, "{l}\t$src"))> {
224 let mayLoad = 1;
225}
Dale Johannesene377d4d2007-07-04 21:07:47 +0000226// ST(0) = ST(0) + [memint]
Sean Callanan108934c2009-12-18 00:01:26 +0000227def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2),
228 OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000229 [(set RFP32:$dst, (OpNode RFP32:$src1,
230 (X86fild addr:$src2, i16)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000231def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2),
232 OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000233 [(set RFP32:$dst, (OpNode RFP32:$src1,
234 (X86fild addr:$src2, i32)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000235def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2),
236 OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000237 [(set RFP64:$dst, (OpNode RFP64:$src1,
238 (X86fild addr:$src2, i16)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000239def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2),
240 OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000241 [(set RFP64:$dst, (OpNode RFP64:$src1,
242 (X86fild addr:$src2, i32)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000243def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2),
244 OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000245 [(set RFP80:$dst, (OpNode RFP80:$src1,
246 (X86fild addr:$src2, i16)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000247def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2),
248 OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000249 [(set RFP80:$dst, (OpNode RFP80:$src1,
250 (X86fild addr:$src2, i32)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000251def _FI16m : FPI<0xDE, fp, (outs), (ins i16mem:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000252 !strconcat("fi", !strconcat(asmstring, "{s}\t$src"))> {
253 let mayLoad = 1;
254}
Evan Cheng64d80e32007-07-19 01:14:50 +0000255def _FI32m : FPI<0xDA, fp, (outs), (ins i32mem:$src),
Sean Callanan108934c2009-12-18 00:01:26 +0000256 !strconcat("fi", !strconcat(asmstring, "{l}\t$src"))> {
257 let mayLoad = 1;
258}
Dale Johannesene377d4d2007-07-04 21:07:47 +0000259}
260
261defm ADD : FPBinary_rr<fadd>;
262defm SUB : FPBinary_rr<fsub>;
263defm MUL : FPBinary_rr<fmul>;
264defm DIV : FPBinary_rr<fdiv>;
265defm ADD : FPBinary<fadd, MRM0m, "add">;
266defm SUB : FPBinary<fsub, MRM4m, "sub">;
267defm SUBR: FPBinary<fsub ,MRM5m, "subr">;
268defm MUL : FPBinary<fmul, MRM1m, "mul">;
269defm DIV : FPBinary<fdiv, MRM6m, "div">;
270defm DIVR: FPBinary<fdiv, MRM7m, "divr">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000271
272class FPST0rInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000273 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, D8;
Evan Chengffcb95b2006-02-21 19:13:53 +0000274class FPrST0Inst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000275 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DC;
Evan Chengffcb95b2006-02-21 19:13:53 +0000276class FPrST0PInst<bits<8> o, string asm>
Evan Cheng64d80e32007-07-19 01:14:50 +0000277 : FPI<o, AddRegFrm, (outs), (ins RST:$op), asm>, DE;
Evan Chengffcb95b2006-02-21 19:13:53 +0000278
Evan Chengffcb95b2006-02-21 19:13:53 +0000279// NOTE: GAS and apparently all other AT&T style assemblers have a broken notion
280// of some of the 'reverse' forms of the fsub and fdiv instructions. As such,
281// we have to put some 'r's in and take them out of weird places.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000282def ADD_FST0r : FPST0rInst <0xC0, "fadd\t$op">;
283def ADD_FrST0 : FPrST0Inst <0xC0, "fadd\t{%st(0), $op|$op, %ST(0)}">;
284def ADD_FPrST0 : FPrST0PInst<0xC0, "faddp\t$op">;
285def SUBR_FST0r : FPST0rInst <0xE8, "fsubr\t$op">;
286def SUB_FrST0 : FPrST0Inst <0xE8, "fsub{r}\t{%st(0), $op|$op, %ST(0)}">;
287def SUB_FPrST0 : FPrST0PInst<0xE8, "fsub{r}p\t$op">;
288def SUB_FST0r : FPST0rInst <0xE0, "fsub\t$op">;
289def SUBR_FrST0 : FPrST0Inst <0xE0, "fsub{|r}\t{%st(0), $op|$op, %ST(0)}">;
290def SUBR_FPrST0 : FPrST0PInst<0xE0, "fsub{|r}p\t$op">;
291def MUL_FST0r : FPST0rInst <0xC8, "fmul\t$op">;
292def MUL_FrST0 : FPrST0Inst <0xC8, "fmul\t{%st(0), $op|$op, %ST(0)}">;
293def MUL_FPrST0 : FPrST0PInst<0xC8, "fmulp\t$op">;
294def DIVR_FST0r : FPST0rInst <0xF8, "fdivr\t$op">;
295def DIV_FrST0 : FPrST0Inst <0xF8, "fdiv{r}\t{%st(0), $op|$op, %ST(0)}">;
296def DIV_FPrST0 : FPrST0PInst<0xF8, "fdiv{r}p\t$op">;
297def DIV_FST0r : FPST0rInst <0xF0, "fdiv\t$op">;
298def DIVR_FrST0 : FPrST0Inst <0xF0, "fdiv{|r}\t{%st(0), $op|$op, %ST(0)}">;
299def DIVR_FPrST0 : FPrST0PInst<0xF0, "fdiv{|r}p\t$op">;
Evan Chengffcb95b2006-02-21 19:13:53 +0000300
Sean Callanan108934c2009-12-18 00:01:26 +0000301def COM_FST0r : FPST0rInst <0xD0, "fcom\t$op">;
302def COMP_FST0r : FPST0rInst <0xD8, "fcomp\t$op">;
303
Evan Chengffcb95b2006-02-21 19:13:53 +0000304// Unary operations.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000305multiclass FPUnary<SDNode OpNode, bits<8> opcode, string asmstring> {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000306def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000307 [(set RFP32:$dst, (OpNode RFP32:$src))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000308def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000309 [(set RFP64:$dst, (OpNode RFP64:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000310def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW,
Dale Johannesen59a58732007-08-05 18:49:15 +0000311 [(set RFP80:$dst, (OpNode RFP80:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000312def _F : FPI<opcode, RawFrm, (outs), (ins), asmstring>, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000313}
314
Dale Johannesene377d4d2007-07-04 21:07:47 +0000315defm CHS : FPUnary<fneg, 0xE0, "fchs">;
316defm ABS : FPUnary<fabs, 0xE1, "fabs">;
317defm SQRT: FPUnary<fsqrt,0xFA, "fsqrt">;
318defm SIN : FPUnary<fsin, 0xFE, "fsin">;
319defm COS : FPUnary<fcos, 0xFF, "fcos">;
320
Chris Lattnera731c9f2008-01-11 07:18:17 +0000321let neverHasSideEffects = 1 in {
322def TST_Fp32 : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>;
323def TST_Fp64 : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>;
324def TST_Fp80 : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>;
325}
Evan Cheng64d80e32007-07-19 01:14:50 +0000326def TST_F : FPI<0xE4, RawFrm, (outs), (ins), "ftst">, D9;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000327
Sean Callanan5ab94032009-09-16 01:13:52 +0000328// Versions of FP instructions that take a single memory operand. Added for the
329// disassembler; remove as they are included with patterns elsewhere.
Sean Callanan108934c2009-12-18 00:01:26 +0000330def FCOM32m : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom{l}\t$src">;
331def FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp{l}\t$src">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000332
333def FLDENVm : FPI<0xD9, MRM4m, (outs), (ins f32mem:$src), "fldenv\t$src">;
Sean Callanan108934c2009-12-18 00:01:26 +0000334def FSTENVm : FPI<0xD9, MRM6m, (outs f32mem:$dst), (ins), "fnstenv\t$dst">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000335
336def FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">;
337def FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">;
338
Sean Callanan108934c2009-12-18 00:01:26 +0000339def FCOM64m : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom{ll}\t$src">;
340def FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp{ll}\t$src">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000341
Sean Callanan5ab94032009-09-16 01:13:52 +0000342def FRSTORm : FPI<0xDD, MRM4m, (outs f32mem:$dst), (ins), "frstor\t$dst">;
Sean Callanan108934c2009-12-18 00:01:26 +0000343def FSAVEm : FPI<0xDD, MRM6m, (outs f32mem:$dst), (ins), "fnsave\t$dst">;
344def FNSTSWm : FPI<0xDD, MRM7m, (outs f32mem:$dst), (ins), "fnstsw\t$dst">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000345
346def FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{w}\t$src">;
347def FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{w}\t$src">;
348
349def FBLDm : FPI<0xDF, MRM4m, (outs), (ins f32mem:$src), "fbld\t$src">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000350def FBSTPm : FPI<0xDF, MRM6m, (outs f32mem:$dst), (ins), "fbstp\t$dst">;
Sean Callanan5ab94032009-09-16 01:13:52 +0000351
Dale Johannesene377d4d2007-07-04 21:07:47 +0000352// Floating point cmovs.
Chris Lattner314a1132010-03-14 18:31:44 +0000353class FpIf32CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
354 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32, HasCMov]>;
355class FpIf64CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> :
356 FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64, HasCMov]>;
357
Dale Johannesene377d4d2007-07-04 21:07:47 +0000358multiclass FPCMov<PatLeaf cc> {
Chris Lattner314a1132010-03-14 18:31:44 +0000359 def _Fp32 : FpIf32CMov<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +0000360 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000361 [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000362 cc, EFLAGS))]>;
Chris Lattner314a1132010-03-14 18:31:44 +0000363 def _Fp64 : FpIf64CMov<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2),
Evan Chenge5f62042007-09-29 00:00:36 +0000364 CondMovFP,
Dale Johannesene377d4d2007-07-04 21:07:47 +0000365 [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +0000366 cc, EFLAGS))]>;
367 def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2),
368 CondMovFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000369 [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2,
Chris Lattner314a1132010-03-14 18:31:44 +0000370 cc, EFLAGS))]>,
371 Requires<[HasCMov]>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000372}
Chris Lattner314a1132010-03-14 18:31:44 +0000373
Evan Chenge5f62042007-09-29 00:00:36 +0000374let Uses = [EFLAGS], isTwoAddress = 1 in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000375defm CMOVB : FPCMov<X86_COND_B>;
376defm CMOVBE : FPCMov<X86_COND_BE>;
377defm CMOVE : FPCMov<X86_COND_E>;
378defm CMOVP : FPCMov<X86_COND_P>;
379defm CMOVNB : FPCMov<X86_COND_AE>;
380defm CMOVNBE: FPCMov<X86_COND_A>;
381defm CMOVNE : FPCMov<X86_COND_NE>;
382defm CMOVNP : FPCMov<X86_COND_NP>;
383}
384
Chris Lattner314a1132010-03-14 18:31:44 +0000385let Predicates = [HasCMov] in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000386// These are not factored because there's no clean way to pass DA/DB.
Evan Cheng64d80e32007-07-19 01:14:50 +0000387def CMOVB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000388 "fcmovb\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000389def CMOVBE_F : FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000390 "fcmovbe\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000391def CMOVE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000392 "fcmove\t{$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000393def CMOVP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000394 "fcmovu\t {$op, %st(0)|%ST(0), $op}">, DA;
Evan Cheng64d80e32007-07-19 01:14:50 +0000395def CMOVNB_F : FPI<0xC0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000396 "fcmovnb\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000397def CMOVNBE_F: FPI<0xD0, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000398 "fcmovnbe\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000399def CMOVNE_F : FPI<0xC8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000400 "fcmovne\t{$op, %st(0)|%ST(0), $op}">, DB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000401def CMOVNP_F : FPI<0xD8, AddRegFrm, (outs RST:$op), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000402 "fcmovnu\t{$op, %st(0)|%ST(0), $op}">, DB;
Chris Lattner314a1132010-03-14 18:31:44 +0000403} // Predicates = [HasCMov]
Evan Chengffcb95b2006-02-21 19:13:53 +0000404
405// Floating point loads & stores.
Dan Gohman15511cf2008-12-03 18:15:48 +0000406let canFoldAsLoad = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000407def LD_Fp32m : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000408 [(set RFP32:$dst, (loadf32 addr:$src))]>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000409let isReMaterializable = 1 in
Bill Wendling691de382007-12-17 22:17:14 +0000410 def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000411 [(set RFP64:$dst, (loadf64 addr:$src))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000412def LD_Fp80m : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000413 [(set RFP80:$dst, (loadf80 addr:$src))]>;
Evan Cheng2f394262007-08-30 05:49:43 +0000414}
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000415def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP,
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000416 [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>;
417def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP,
418 [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>;
419def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP,
420 [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000421def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000422 [(set RFP32:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000424 [(set RFP32:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000425def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000426 [(set RFP32:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000428 [(set RFP64:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000430 [(set RFP64:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000432 [(set RFP64:$dst, (X86fild addr:$src, i64))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000433def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000434 [(set RFP80:$dst, (X86fild addr:$src, i16))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000435def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000436 [(set RFP80:$dst, (X86fild addr:$src, i32))]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000437def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000438 [(set RFP80:$dst, (X86fild addr:$src, i64))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000439
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000440def ST_Fp32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000441 [(store RFP32:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000442def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000443 [(truncstoref32 RFP64:$src, addr:$op)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000444def ST_Fp64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000445 [(store RFP64:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000446def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000447 [(truncstoref32 RFP80:$src, addr:$op)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000448def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000449 [(truncstoref64 RFP80:$src, addr:$op)]>;
450// FST does not support 80-bit memory target; FSTP must be used.
Evan Chengffcb95b2006-02-21 19:13:53 +0000451
Chris Lattnera731c9f2008-01-11 07:18:17 +0000452let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453def ST_FpP32m : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>;
454def ST_FpP64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>;
455def ST_FpP64m : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>;
456def ST_FpP80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>;
457def ST_FpP80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000458}
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000459def ST_FpP80m : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000460 [(store RFP80:$src, addr:$op)]>;
Chris Lattnera731c9f2008-01-11 07:18:17 +0000461let mayStore = 1, neverHasSideEffects = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462def IST_Fp16m32 : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>;
463def IST_Fp32m32 : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>;
464def IST_Fp64m32 : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>;
465def IST_Fp16m64 : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>;
466def IST_Fp32m64 : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>;
467def IST_Fp64m64 : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000468def IST_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>;
469def IST_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>;
470def IST_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000471}
Evan Chengffcb95b2006-02-21 19:13:53 +0000472
Chris Lattnerba7e7562008-01-10 07:59:24 +0000473let mayLoad = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000474def LD_F32m : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">;
475def LD_F64m : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000476def LD_F80m : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000477def ILD_F16m : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">;
478def ILD_F32m : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">;
479def ILD_F64m : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000480}
481let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000482def ST_F32m : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">;
483def ST_F64m : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">;
484def ST_FP32m : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">;
485def ST_FP64m : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">;
Dale Johannesen59a58732007-08-05 18:49:15 +0000486def ST_FP80m : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000487def IST_F16m : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">;
488def IST_F32m : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">;
489def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">;
490def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">;
491def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000492}
Evan Chengffcb95b2006-02-21 19:13:53 +0000493
494// FISTTP requires SSE3 even though it's a FPStack op.
Evan Cheng64d80e32007-07-19 01:14:50 +0000495def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000496 [(X86fp_to_i16mem RFP32:$src, addr:$op)]>,
497 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000498def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000499 [(X86fp_to_i32mem RFP32:$src, addr:$op)]>,
500 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000501def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000502 [(X86fp_to_i64mem RFP32:$src, addr:$op)]>,
503 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000504def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000505 [(X86fp_to_i16mem RFP64:$src, addr:$op)]>,
506 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000507def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000508 [(X86fp_to_i32mem RFP64:$src, addr:$op)]>,
509 Requires<[HasSSE3]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000510def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP,
Dale Johannesen411d9c52007-07-03 17:07:33 +0000511 [(X86fp_to_i64mem RFP64:$src, addr:$op)]>,
512 Requires<[HasSSE3]>;
Dale Johannesena996d522007-08-07 01:17:37 +0000513def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP,
514 [(X86fp_to_i16mem RFP80:$src, addr:$op)]>,
515 Requires<[HasSSE3]>;
516def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP,
517 [(X86fp_to_i32mem RFP80:$src, addr:$op)]>,
518 Requires<[HasSSE3]>;
519def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP,
520 [(X86fp_to_i64mem RFP80:$src, addr:$op)]>,
521 Requires<[HasSSE3]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000522
Chris Lattnerba7e7562008-01-10 07:59:24 +0000523let mayStore = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000524def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">;
525def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">;
Sean Callanan108934c2009-12-18 00:01:26 +0000526def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst),
527 "fisttp{ll}\t$dst">;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000528}
Evan Chengffcb95b2006-02-21 19:13:53 +0000529
530// FP Stack manipulation instructions.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000531def LD_Frr : FPI<0xC0, AddRegFrm, (outs), (ins RST:$op), "fld\t$op">, D9;
532def ST_Frr : FPI<0xD0, AddRegFrm, (outs), (ins RST:$op), "fst\t$op">, DD;
533def ST_FPrr : FPI<0xD8, AddRegFrm, (outs), (ins RST:$op), "fstp\t$op">, DD;
534def XCH_F : FPI<0xC8, AddRegFrm, (outs), (ins RST:$op), "fxch\t$op">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000535
536// Floating point constant loads.
Chris Lattnerdd415272008-01-10 05:45:39 +0000537let isReMaterializable = 1 in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000538def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000539 [(set RFP32:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000540def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000541 [(set RFP32:$dst, fpimm1)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000542def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000543 [(set RFP64:$dst, fpimm0)]>;
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000544def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP,
Dale Johannesen849f2142007-07-03 00:53:03 +0000545 [(set RFP64:$dst, fpimm1)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000546def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000547 [(set RFP80:$dst, fpimm0)]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000548def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP,
Dale Johannesen59a58732007-08-05 18:49:15 +0000549 [(set RFP80:$dst, fpimm1)]>;
Dan Gohmand45eddd2007-06-26 00:48:07 +0000550}
Evan Chengffcb95b2006-02-21 19:13:53 +0000551
Evan Cheng64d80e32007-07-19 01:14:50 +0000552def LD_F0 : FPI<0xEE, RawFrm, (outs), (ins), "fldz">, D9;
553def LD_F1 : FPI<0xE8, RawFrm, (outs), (ins), "fld1">, D9;
Evan Chengffcb95b2006-02-21 19:13:53 +0000554
555
556// Floating point compares.
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000557let Defs = [EFLAGS] in {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000558def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Chris Lattnera731c9f2008-01-11 07:18:17 +0000559 []>; // FPSW = cmp ST(0) with ST(i)
560def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
561 []>; // FPSW = cmp ST(0) with ST(i)
562def UCOM_Fpr80 : FpI_ <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
563 []>; // FPSW = cmp ST(0) with ST(i)
564
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000565def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000566 [(X86cmp RFP32:$lhs, RFP32:$rhs),
567 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000569 [(X86cmp RFP64:$lhs, RFP64:$rhs),
570 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000571def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP,
Evan Chenge5f62042007-09-29 00:00:36 +0000572 [(X86cmp RFP80:$lhs, RFP80:$rhs),
Evan Cheng4e4d2d72007-09-25 19:08:02 +0000573 (implicit EFLAGS)]>; // CC = ST(0) cmp ST(i)
574}
575
Evan Cheng24f2ea32007-09-14 21:48:26 +0000576let Defs = [EFLAGS], Uses = [ST0] in {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000577def UCOM_Fr : FPI<0xE0, AddRegFrm, // FPSW = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000578 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000579 "fucom\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000580def UCOM_FPr : FPI<0xE8, AddRegFrm, // FPSW = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000581 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000582 "fucomp\t$reg">, DD;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000583def UCOM_FPPr : FPI<0xE9, RawFrm, // cmp ST(0) with ST(1), pop, pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000584 (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000585 "fucompp">, DA;
Evan Chengffcb95b2006-02-21 19:13:53 +0000586
Dale Johannesene377d4d2007-07-04 21:07:47 +0000587def UCOM_FIr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i)
Evan Cheng64d80e32007-07-19 01:14:50 +0000588 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000589 "fucomi\t{$reg, %st(0)|%ST(0), $reg}">, DB;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000590def UCOM_FIPr : FPI<0xE8, AddRegFrm, // CC = cmp ST(0) with ST(i), pop
Evan Cheng64d80e32007-07-19 01:14:50 +0000591 (outs), (ins RST:$reg),
Evan Cheng071a2792007-09-11 19:55:27 +0000592 "fucomip\t{$reg, %st(0)|%ST(0), $reg}">, DF;
593}
Evan Chengffcb95b2006-02-21 19:13:53 +0000594
Sean Callanan108934c2009-12-18 00:01:26 +0000595def COM_FIr : FPI<0xF0, AddRegFrm, (outs), (ins RST:$reg),
596 "fcomi\t{$reg, %st(0)|%ST(0), $reg}">, DB;
597def COM_FIPr : FPI<0xF0, AddRegFrm, (outs), (ins RST:$reg),
598 "fcomip\t{$reg, %st(0)|%ST(0), $reg}">, DF;
599
Evan Chengffcb95b2006-02-21 19:13:53 +0000600// Floating point flag ops.
Evan Cheng071a2792007-09-11 19:55:27 +0000601let Defs = [AX] in
Evan Chengffcb95b2006-02-21 19:13:53 +0000602def FNSTSW8r : I<0xE0, RawFrm, // AX = fp flags
Sean Callanan108934c2009-12-18 00:01:26 +0000603 (outs), (ins), "fnstsw %ax", []>, DF;
Evan Chengffcb95b2006-02-21 19:13:53 +0000604
605def FNSTCW16m : I<0xD9, MRM7m, // [mem16] = X87 control world
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000606 (outs), (ins i16mem:$dst), "fnstcw\t$dst",
607 [(X86fp_cwd_get16 addr:$dst)]>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000608
609let mayLoad = 1 in
Evan Chengffcb95b2006-02-21 19:13:53 +0000610def FLDCW16m : I<0xD9, MRM5m, // X87 control world = [mem16]
Dan Gohmanb1576f52007-07-31 20:11:57 +0000611 (outs), (ins i16mem:$dst), "fldcw\t$dst", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000612
Sean Callanan108934c2009-12-18 00:01:26 +0000613// Register free
614
615def FFREE : FPI<0xC0, AddRegFrm, (outs), (ins RST:$reg),
616 "ffree\t$reg">, DD;
617
618// Clear exceptions
619
620def FNCLEX : I<0xE2, RawFrm, (outs), (ins), "fnclex", []>, DB;
621
622// Operandless floating-point instructions for the disassembler
623
624def FNOP : I<0xD0, RawFrm, (outs), (ins), "fnop", []>, D9;
625def FXAM : I<0xE5, RawFrm, (outs), (ins), "fxam", []>, D9;
626def FLDL2T : I<0xE9, RawFrm, (outs), (ins), "fldl2t", []>, D9;
627def FLDL2E : I<0xEA, RawFrm, (outs), (ins), "fldl2e", []>, D9;
628def FLDPI : I<0xEB, RawFrm, (outs), (ins), "fldpi", []>, D9;
629def FLDLG2 : I<0xEC, RawFrm, (outs), (ins), "fldlg2", []>, D9;
630def FLDLN2 : I<0xED, RawFrm, (outs), (ins), "fldln2", []>, D9;
631def F2XM1 : I<0xF0, RawFrm, (outs), (ins), "f2xm1", []>, D9;
632def FYL2X : I<0xF1, RawFrm, (outs), (ins), "fyl2x", []>, D9;
633def FPTAN : I<0xF2, RawFrm, (outs), (ins), "fptan", []>, D9;
634def FPATAN : I<0xF3, RawFrm, (outs), (ins), "fpatan", []>, D9;
635def FXTRACT : I<0xF4, RawFrm, (outs), (ins), "fxtract", []>, D9;
636def FPREM1 : I<0xF5, RawFrm, (outs), (ins), "fprem1", []>, D9;
637def FDECSTP : I<0xF6, RawFrm, (outs), (ins), "fdecstp", []>, D9;
638def FINCSTP : I<0xF7, RawFrm, (outs), (ins), "fincstp", []>, D9;
639def FPREM : I<0xF8, RawFrm, (outs), (ins), "fprem", []>, D9;
640def FYL2XP1 : I<0xF9, RawFrm, (outs), (ins), "fyl2xp1", []>, D9;
641def FSINCOS : I<0xFB, RawFrm, (outs), (ins), "fsincos", []>, D9;
642def FRNDINT : I<0xFC, RawFrm, (outs), (ins), "frndint", []>, D9;
643def FSCALE : I<0xFD, RawFrm, (outs), (ins), "fscale", []>, D9;
644def FCOMPP : I<0xD9, RawFrm, (outs), (ins), "fcompp", []>, DE;
645
646def FXSAVE : I<0xAE, MRM0m, (outs opaque512mem:$dst), (ins),
647 "fxsave\t$dst", []>, TB;
648def FXRSTOR : I<0xAE, MRM1m, (outs), (ins opaque512mem:$src),
649 "fxrstor\t$src", []>, TB;
650
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000651//===----------------------------------------------------------------------===//
652// Non-Instruction Patterns
653//===----------------------------------------------------------------------===//
654
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000655// Required for RET of f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000656def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>;
657def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>;
Dale Johannesen59a58732007-08-05 18:49:15 +0000658def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000659
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000660// Required for CALL which return f32 / f64 / f80 values.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000661def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>;
Sean Callanan108934c2009-12-18 00:01:26 +0000662def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op,
663 RFP64:$src)>;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000664def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>;
Sean Callanan108934c2009-12-18 00:01:26 +0000665def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op,
666 RFP80:$src)>;
667def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op,
668 RFP80:$src)>;
669def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op,
670 RFP80:$src)>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000671
672// Floating point constant -0.0 and -1.0
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000673def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>;
674def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>;
675def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>;
676def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>;
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000677def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>;
678def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000679
680// Used to conv. i64 to f64 since there isn't a SSE version.
Dale Johannesene377d4d2007-07-04 21:07:47 +0000681def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>;
Dale Johannesen849f2142007-07-03 00:53:03 +0000682
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000683// FP extensions map onto simple pseudo-value conversions if they are to/from
684// the FP stack.
685def : Pat<(f64 (fextend RFP32:$src)), (MOV_Fp3264 RFP32:$src)>,
686 Requires<[FPStackf32]>;
687def : Pat<(f80 (fextend RFP32:$src)), (MOV_Fp3280 RFP32:$src)>,
688 Requires<[FPStackf32]>;
689def : Pat<(f80 (fextend RFP64:$src)), (MOV_Fp6480 RFP64:$src)>,
690 Requires<[FPStackf64]>;
691
692// FP truncations map onto simple pseudo-value conversions if they are to/from
693// the FP stack. We have validated that only value-preserving truncations make
694// it through isel.
695def : Pat<(f32 (fround RFP64:$src)), (MOV_Fp6432 RFP64:$src)>,
696 Requires<[FPStackf32]>;
697def : Pat<(f32 (fround RFP80:$src)), (MOV_Fp8032 RFP80:$src)>,
698 Requires<[FPStackf32]>;
699def : Pat<(f64 (fround RFP80:$src)), (MOV_Fp8064 RFP80:$src)>,
700 Requires<[FPStackf64]>;