blob: bff1ce5a54ad8a46e1826ae1d001dd28f2a15c68 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
1323 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1324 report_fatal_error("SSE2 register return with SSE2 disabled");
1325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Chris Lattner447ff682008-03-11 03:23:40 +00001327 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1328 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001329 if (VA.getLocReg() == X86::ST0 ||
1330 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001331 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1332 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(ValToCopy);
1336 // Don't emit a copytoreg.
1337 continue;
1338 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001339
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1341 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001342 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001345 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Eric Christopher90eb4022010-07-22 00:26:08 +00001346 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1347 ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001348 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001349 }
1350
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001352 Flag = Chain.getValue(1);
1353 }
Dan Gohman61a92132008-04-21 23:59:07 +00001354
1355 // The x86-64 ABI for returning structs by value requires that we copy
1356 // the sret argument into %rax for the return. We saved the argument into
1357 // a virtual register in the entry block, so now we copy the value out
1358 // and into %rax.
1359 if (Subtarget->is64Bit() &&
1360 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1361 MachineFunction &MF = DAG.getMachineFunction();
1362 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1363 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001364 assert(Reg &&
1365 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001366 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001367
Dale Johannesendd64c412009-02-04 00:33:20 +00001368 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001369 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001370
1371 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001372 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001373 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Chris Lattner447ff682008-03-11 03:23:40 +00001375 RetOps[0] = Chain; // Update chain.
1376
1377 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001378 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001379 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
1381 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001383}
1384
Dan Gohman98ca4f22009-08-05 01:29:28 +00001385/// LowerCallResult - Lower the result values of a call into the
1386/// appropriate copies out of appropriate physical registers.
1387///
1388SDValue
1389X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001390 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391 const SmallVectorImpl<ISD::InputArg> &Ins,
1392 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001393 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001394
Chris Lattnere32bbf62007-02-28 07:09:55 +00001395 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001396 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001397 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001399 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Chris Lattner3085e152007-02-25 08:59:22 +00001402 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001403 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001404 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001405 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Torok Edwin3f142c32009-02-01 18:15:56 +00001407 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001410 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001411 }
1412
Evan Cheng79fb3b42009-02-20 20:43:02 +00001413 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001414
1415 // If this is a call to a function that returns an fp value on the floating
1416 // point stack, we must guarantee the the value is popped from the stack, so
1417 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1418 // if the return value is not used. We use the FpGET_ST0 instructions
1419 // instead.
1420 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1421 // If we prefer to use the value in xmm registers, copy it out as f80 and
1422 // use a truncate to move it from fp stack reg to xmm reg.
1423 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1424 bool isST0 = VA.getLocReg() == X86::ST0;
1425 unsigned Opc = 0;
1426 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1427 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1428 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1429 SDValue Ops[] = { Chain, InFlag };
1430 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1431 Ops, 2), 1);
1432 Val = Chain.getValue(0);
1433
1434 // Round the f80 to the right size, which also moves it to the appropriate
1435 // xmm register.
1436 if (CopyVT != VA.getValVT())
1437 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1438 // This truncation won't change the value.
1439 DAG.getIntPtrConstant(1));
1440 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001441 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1442 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1443 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001445 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1447 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001448 } else {
1449 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001451 Val = Chain.getValue(0);
1452 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001453 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1454 } else {
1455 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1456 CopyVT, InFlag).getValue(1);
1457 Val = Chain.getValue(0);
1458 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001459 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001461 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001464}
1465
1466
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001467//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001468// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001469//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001470// StdCall calling convention seems to be standard for many Windows' API
1471// routines and around. It differs from C calling convention just a little:
1472// callee should clean up the stack, not caller. Symbols should be also
1473// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001474// For info on fast calling convention see Fast Calling Convention (tail call)
1475// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001478/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1480 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001481 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001484}
1485
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001486/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001487/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488static bool
1489ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1490 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001492
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001494}
1495
Dan Gohman095cc292008-09-13 01:54:27 +00001496/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1497/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001498CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001499 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001500 if (CC == CallingConv::GHC)
1501 return CC_X86_64_GHC;
1502 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001503 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001504 else
1505 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001506 }
1507
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 if (CC == CallingConv::X86_FastCall)
1509 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001510 else if (CC == CallingConv::X86_ThisCall)
1511 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001512 else if (CC == CallingConv::Fast)
1513 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001514 else if (CC == CallingConv::GHC)
1515 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 else
1517 return CC_X86_32_C;
1518}
1519
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001520/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1521/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001522/// the specific parameter attribute. The copy will be passed as a byval
1523/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001524static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001525CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001526 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1527 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001529 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001530 /*isVolatile*/false, /*AlwaysInline=*/true,
1531 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001532}
1533
Chris Lattner29689432010-03-11 00:22:57 +00001534/// IsTailCallConvention - Return true if the calling convention is one that
1535/// supports tail call optimization.
1536static bool IsTailCallConvention(CallingConv::ID CC) {
1537 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1538}
1539
Evan Cheng0c439eb2010-01-27 00:07:07 +00001540/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1541/// a tailcall target by changing its ABI.
1542static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001543 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001544}
1545
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546SDValue
1547X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001548 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 const SmallVectorImpl<ISD::InputArg> &Ins,
1550 DebugLoc dl, SelectionDAG &DAG,
1551 const CCValAssign &VA,
1552 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001553 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001554 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001556 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001557 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001558 EVT ValVT;
1559
1560 // If value is passed by pointer we have address passed instead of the value
1561 // itself.
1562 if (VA.getLocInfo() == CCValAssign::Indirect)
1563 ValVT = VA.getLocVT();
1564 else
1565 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001566
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001567 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001568 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001569 // In case of tail call optimization mark all arguments mutable. Since they
1570 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001571 if (Flags.isByVal()) {
1572 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001573 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001574 return DAG.getFrameIndex(FI, getPointerTy());
1575 } else {
1576 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001577 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001578 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1579 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001580 PseudoSourceValue::getFixedStack(FI), 0,
1581 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001582 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001583}
1584
Dan Gohman475871a2008-07-27 21:46:04 +00001585SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001587 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 bool isVarArg,
1589 const SmallVectorImpl<ISD::InputArg> &Ins,
1590 DebugLoc dl,
1591 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001592 SmallVectorImpl<SDValue> &InVals)
1593 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001594 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 const Function* Fn = MF.getFunction();
1598 if (Fn->hasExternalLinkage() &&
1599 Subtarget->isTargetCygMing() &&
1600 Fn->getName() == "main")
1601 FuncInfo->setForceFramePointer(true);
1602
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001605 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001606
Chris Lattner29689432010-03-11 00:22:57 +00001607 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1608 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001609
Chris Lattner638402b2007-02-28 07:00:42 +00001610 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1613 ArgLocs, *DAG.getContext());
1614 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001615
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001617 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001618 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1619 CCValAssign &VA = ArgLocs[i];
1620 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1621 // places.
1622 assert(VA.getValNo() != LastVal &&
1623 "Don't support value assigned to multiple locs yet");
1624 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001625
Chris Lattnerf39f7712007-02-28 05:46:49 +00001626 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001627 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001628 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001630 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001637 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1638 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001639 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001640 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001641 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1642 RC = X86::VR64RegisterClass;
1643 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001644 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001645
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001646 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Chris Lattnerf39f7712007-02-28 05:46:49 +00001649 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1650 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1651 // right size.
1652 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001653 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 DAG.getValueType(VA.getValVT()));
1655 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001656 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001657 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001658 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001659 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001661 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001662 // Handle MMX values passed in XMM regs.
1663 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1665 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001666 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1667 } else
1668 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001669 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001670 } else {
1671 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001673 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001674
1675 // If value is passed via pointer - do a load.
1676 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001677 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1678 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001681 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001682
Dan Gohman61a92132008-04-21 23:59:07 +00001683 // The x86-64 ABI for returning structs by value requires that we copy
1684 // the sret argument into %rax for the return. Save the argument into
1685 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001686 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001687 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1688 unsigned Reg = FuncInfo->getSRetReturnReg();
1689 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001691 FuncInfo->setSRetReturnReg(Reg);
1692 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001695 }
1696
Chris Lattnerf39f7712007-02-28 05:46:49 +00001697 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001698 // Align stack specially for tail calls.
1699 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001700 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001701
Evan Cheng1bc78042006-04-26 01:20:17 +00001702 // If the function takes variable number of arguments, make a frame index for
1703 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001704 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001705 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1706 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001707 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 }
1709 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001710 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1711
1712 // FIXME: We should really autogenerate these arrays
1713 static const unsigned GPR64ArgRegsWin64[] = {
1714 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001716 static const unsigned XMMArgRegsWin64[] = {
1717 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1718 };
1719 static const unsigned GPR64ArgRegs64Bit[] = {
1720 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1721 };
1722 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1724 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1725 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001726 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1727
1728 if (IsWin64) {
1729 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1730 GPR64ArgRegs = GPR64ArgRegsWin64;
1731 XMMArgRegs = XMMArgRegsWin64;
1732 } else {
1733 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1734 GPR64ArgRegs = GPR64ArgRegs64Bit;
1735 XMMArgRegs = XMMArgRegs64Bit;
1736 }
1737 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1738 TotalNumIntRegs);
1739 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1740 TotalNumXMMRegs);
1741
Devang Patel578efa92009-06-05 21:57:13 +00001742 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001743 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001744 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001745 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001746 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001747 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001748 // Kernel mode asks for SSE to be disabled, so don't push them
1749 // on the stack.
1750 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001751
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 // For X86-64, if there are vararg parameters that are passed via
1753 // registers, then we must store them to their spots on the stack so they
1754 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001755 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1756 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1757 FuncInfo->setRegSaveFrameIndex(
1758 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1759 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001763 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1764 getPointerTy());
1765 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001766 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001767 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1768 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001769 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1770 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001773 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001774 PseudoSourceValue::getFixedStack(
1775 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001776 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001778 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001780
Dan Gohmanface41a2009-08-16 21:24:25 +00001781 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1782 // Now store the XMM (fp + vector) parameter registers.
1783 SmallVector<SDValue, 11> SaveXMMOps;
1784 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1787 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1788 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001789
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1791 FuncInfo->getRegSaveFrameIndex()));
1792 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1793 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohmanface41a2009-08-16 21:24:25 +00001795 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1796 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1797 X86::VR128RegisterClass);
1798 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1799 SaveXMMOps.push_back(Val);
1800 }
1801 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1802 MVT::Other,
1803 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001805
1806 if (!MemOps.empty())
1807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1808 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001810 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001813 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001814 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001815 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001816 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001817 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001818 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001821
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001823 // RegSaveFrameIndex is X86-64 only.
1824 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001825 if (CallConv == CallingConv::X86_FastCall ||
1826 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001827 // fastcc functions can't have varargs.
1828 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 }
Evan Cheng25caf632006-05-23 21:06:34 +00001830
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001832}
1833
Dan Gohman475871a2008-07-27 21:46:04 +00001834SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1836 SDValue StackPtr, SDValue Arg,
1837 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001838 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001839 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001840 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001841 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001843 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001844 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001845 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001846 }
Dale Johannesenace16102009-02-03 19:33:06 +00001847 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001848 PseudoSourceValue::getStack(), LocMemOffset,
1849 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001850}
1851
Bill Wendling64e87322009-01-16 19:25:27 +00001852/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001853/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001854SDValue
1855X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001856 SDValue &OutRetAddr, SDValue Chain,
1857 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001858 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001860 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001861 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001862
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001863 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001864 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001865 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866}
1867
1868/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1869/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001870static SDValue
1871EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001873 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001874 // Store the return address to the appropriate stack slot.
1875 if (!FPDiff) return Chain;
1876 // Calculate the new stack slot for the return address.
1877 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001879 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001882 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001883 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1884 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001885 return Chain;
1886}
1887
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001889X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001890 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001891 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001893 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 const SmallVectorImpl<ISD::InputArg> &Ins,
1895 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001896 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 MachineFunction &MF = DAG.getMachineFunction();
1898 bool Is64Bit = Subtarget->is64Bit();
1899 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001900 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901
Evan Cheng5f941932010-02-05 02:21:12 +00001902 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001903 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001904 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1905 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001906 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001907
1908 // Sibcalls are automatically detected tailcalls which do not require
1909 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001910 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001911 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 if (isTailCall)
1914 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001915 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001916
Chris Lattner29689432010-03-11 00:22:57 +00001917 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1918 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001919
Chris Lattner638402b2007-02-28 07:00:42 +00001920 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001921 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1923 ArgLocs, *DAG.getContext());
1924 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001925
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 // Get a count of how many bytes are to be pushed on the stack.
1927 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001928 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001929 // This is a sibcall. The memory operands are available in caller's
1930 // own caller's stack.
1931 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001932 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001934
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001936 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001938 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1940 FPDiff = NumBytesCallerPushed - NumBytes;
1941
1942 // Set the delta of movement of the returnaddr stackslot.
1943 // But only set if delta is greater than previous delta.
1944 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1945 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1946 }
1947
Evan Chengf22f9b32010-02-06 03:28:46 +00001948 if (!IsSibcall)
1949 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001950
Dan Gohman475871a2008-07-27 21:46:04 +00001951 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001952 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (isTailCall && FPDiff)
1954 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1955 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001956
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1958 SmallVector<SDValue, 8> MemOpChains;
1959 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001960
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001961 // Walk the register/memloc assignments, inserting copies/loads. In the case
1962 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001963 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1964 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001965 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001966 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001968 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001969
Chris Lattner423c5f42007-02-28 05:31:48 +00001970 // Promote the value if needed.
1971 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001972 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001973 case CCValAssign::Full: break;
1974 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001975 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001976 break;
1977 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001978 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 break;
1980 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001981 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1982 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1984 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1985 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 } else
1987 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1988 break;
1989 case CCValAssign::BCvt:
1990 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001991 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001992 case CCValAssign::Indirect: {
1993 // Store the argument.
1994 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001995 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001996 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001997 PseudoSourceValue::getFixedStack(FI), 0,
1998 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001999 Arg = SpillSlot;
2000 break;
2001 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002003
Chris Lattner423c5f42007-02-28 05:31:48 +00002004 if (VA.isRegLoc()) {
2005 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00002006 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002007 assert(VA.isMemLoc());
2008 if (StackPtr.getNode() == 0)
2009 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2010 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2011 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002012 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002014
Evan Cheng32fe1032006-05-25 00:59:30 +00002015 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002017 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002018
Evan Cheng347d5f72006-04-28 21:29:37 +00002019 // Build a sequence of copy-to-reg nodes chained together with token chain
2020 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002021 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 // Tail call byval lowering might overwrite argument registers so in case of
2023 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 InFlag = Chain.getValue(1);
2029 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002030
Chris Lattner88e1fd52009-07-09 04:24:46 +00002031 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002032 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2033 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002035 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2036 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002037 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002038 InFlag);
2039 InFlag = Chain.getValue(1);
2040 } else {
2041 // If we are tail calling and generating PIC/GOT style code load the
2042 // address of the callee into ECX. The value in ecx is used as target of
2043 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2044 // for tail calls on PIC/GOT architectures. Normally we would just put the
2045 // address of GOT into ebx and then call target@PLT. But for tail calls
2046 // ebx would be restored (since ebx is callee saved) before jumping to the
2047 // target@PLT.
2048
2049 // Note: The actual moving to ECX is done further down.
2050 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2051 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2052 !G->getGlobal()->hasProtectedVisibility())
2053 Callee = LowerGlobalAddress(Callee, DAG);
2054 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002055 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002057 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002058
Nate Begemanc8ea6732010-07-21 20:49:52 +00002059 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 // From AMD64 ABI document:
2061 // For calls that may call functions that use varargs or stdargs
2062 // (prototype-less calls or calls to functions containing ellipsis (...) in
2063 // the declaration) %al is used as hidden argument to specify the number
2064 // of SSE registers used. The contents of %al do not need to match exactly
2065 // the number of registers, but must be an ubound on the number of SSE
2066 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002067
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 // Count the number of XMM registers allocated.
2069 static const unsigned XMMArgRegs[] = {
2070 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2071 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2072 };
2073 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002074 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002075 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002076
Dale Johannesendd64c412009-02-04 00:33:20 +00002077 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 InFlag = Chain.getValue(1);
2080 }
2081
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002082
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002083 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 if (isTailCall) {
2085 // Force all the incoming stack arguments to be loaded from the stack
2086 // before any new outgoing arguments are stored to the stack, because the
2087 // outgoing stack slots may alias the incoming argument stack slots, and
2088 // the alias isn't otherwise explicit. This is slightly more conservative
2089 // than necessary, because it means that each store effectively depends
2090 // on every argument instead of just those arguments it would clobber.
2091 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2092
Dan Gohman475871a2008-07-27 21:46:04 +00002093 SmallVector<SDValue, 8> MemOpChains2;
2094 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002096 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002097 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002098 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002099 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2100 CCValAssign &VA = ArgLocs[i];
2101 if (VA.isRegLoc())
2102 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002103 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002104 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 // Create frame index.
2107 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002108 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002109 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002111
Duncan Sands276dcbd2008-03-21 09:14:45 +00002112 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002113 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002115 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002116 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002117 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002118 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002119
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2121 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002122 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002123 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002124 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002125 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002127 PseudoSourceValue::getFixedStack(FI), 0,
2128 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002129 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002130 }
2131 }
2132
2133 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002135 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002136
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 // Copy arguments to their registers.
2138 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002139 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002141 InFlag = Chain.getValue(1);
2142 }
Dan Gohman475871a2008-07-27 21:46:04 +00002143 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002146 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002147 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002150 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2151 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2152 // In the 64-bit large code model, we have to make all calls
2153 // through a register, since the call instruction's 32-bit
2154 // pc-relative offset may not be large enough to hold the whole
2155 // address.
2156 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002157 // If the callee is a GlobalAddress node (quite common, every direct call
2158 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2159 // it.
2160
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002161 // We should use extra load for direct calls to dllimported functions in
2162 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002163 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002164 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002165 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002166
Chris Lattner48a7d022009-07-09 05:02:21 +00002167 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2168 // external symbols most go through the PLT in PIC mode. If the symbol
2169 // has hidden or protected visibility, or if it is static or local, then
2170 // we don't need to use the PLT - we can directly call it.
2171 if (Subtarget->isTargetELF() &&
2172 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002173 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002174 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002175 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002176 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2177 Subtarget->getDarwinVers() < 9) {
2178 // PC-relative references to external symbols should go through $stub,
2179 // unless we're building with the leopard linker or later, which
2180 // automatically synthesizes these stubs.
2181 OpFlags = X86II::MO_DARWIN_STUB;
2182 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002183
Devang Patel0d881da2010-07-06 22:08:15 +00002184 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 G->getOffset(), OpFlags);
2186 }
Bill Wendling056292f2008-09-16 21:48:12 +00002187 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002188 unsigned char OpFlags = 0;
2189
2190 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2191 // symbols should go through the PLT.
2192 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002193 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002194 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002195 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002196 Subtarget->getDarwinVers() < 9) {
2197 // PC-relative references to external symbols should go through $stub,
2198 // unless we're building with the leopard linker or later, which
2199 // automatically synthesizes these stubs.
2200 OpFlags = X86II::MO_DARWIN_STUB;
2201 }
Eric Christopherfd179292009-08-27 18:07:15 +00002202
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2204 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002205 }
2206
Chris Lattnerd96d0722007-02-25 06:40:16 +00002207 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002210
Evan Chengf22f9b32010-02-06 03:28:46 +00002211 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002212 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2213 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002217 Ops.push_back(Chain);
2218 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002222
Gordon Henriksen86737662008-01-05 16:56:59 +00002223 // Add argument registers to the end of the list so that they are known live
2224 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002225 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2226 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2227 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002228
Evan Cheng586ccac2008-03-18 23:36:35 +00002229 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002231 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2232
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002233 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2234 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002236
Gabor Greifba36cb52008-08-28 21:40:38 +00002237 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002238 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002239
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002241 // We used to do:
2242 //// If this is the first return lowered for this function, add the regs
2243 //// to the liveout set for the function.
2244 // This isn't right, although it's probably harmless on x86; liveouts
2245 // should be computed from returns not tail calls. Consider a void
2246 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 return DAG.getNode(X86ISD::TC_RETURN, dl,
2248 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002249 }
2250
Dale Johannesenace16102009-02-03 19:33:06 +00002251 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002252 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002253
Chris Lattner2d297092006-05-23 18:50:38 +00002254 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002255 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002256 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002257 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002258 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002259 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002260 // pops the hidden struct pointer, so we have to push it back.
2261 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002262 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002263 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002264 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002265
Gordon Henriksenae636f82008-01-03 16:47:34 +00002266 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002267 if (!IsSibcall) {
2268 Chain = DAG.getCALLSEQ_END(Chain,
2269 DAG.getIntPtrConstant(NumBytes, true),
2270 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2271 true),
2272 InFlag);
2273 InFlag = Chain.getValue(1);
2274 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002275
Chris Lattner3085e152007-02-25 08:59:22 +00002276 // Handle result values, copying them out of physregs into vregs that we
2277 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2279 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002280}
2281
Evan Cheng25ab6902006-09-08 06:48:29 +00002282
2283//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002284// Fast Calling Convention (tail call) implementation
2285//===----------------------------------------------------------------------===//
2286
2287// Like std call, callee cleans arguments, convention except that ECX is
2288// reserved for storing the tail called function address. Only 2 registers are
2289// free for argument passing (inreg). Tail call optimization is performed
2290// provided:
2291// * tailcallopt is enabled
2292// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002293// On X86_64 architecture with GOT-style position independent code only local
2294// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002295// To keep the stack aligned according to platform abi the function
2296// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2297// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002298// If a tail called function callee has more arguments than the caller the
2299// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002300// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002301// original REtADDR, but before the saved framepointer or the spilled registers
2302// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2303// stack layout:
2304// arg1
2305// arg2
2306// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002307// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002308// move area ]
2309// (possible EBP)
2310// ESI
2311// EDI
2312// local1 ..
2313
2314/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2315/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002316unsigned
2317X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2318 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002319 MachineFunction &MF = DAG.getMachineFunction();
2320 const TargetMachine &TM = MF.getTarget();
2321 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2322 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002323 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002324 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002325 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002326 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2327 // Number smaller than 12 so just add the difference.
2328 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2329 } else {
2330 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002331 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002332 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002333 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002334 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002335}
2336
Evan Cheng5f941932010-02-05 02:21:12 +00002337/// MatchingStackOffset - Return true if the given stack call argument is
2338/// already available in the same position (relatively) of the caller's
2339/// incoming argument stack.
2340static
2341bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2342 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2343 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002344 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2345 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002346 if (Arg.getOpcode() == ISD::CopyFromReg) {
2347 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2348 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2349 return false;
2350 MachineInstr *Def = MRI->getVRegDef(VR);
2351 if (!Def)
2352 return false;
2353 if (!Flags.isByVal()) {
2354 if (!TII->isLoadFromStackSlot(Def, FI))
2355 return false;
2356 } else {
2357 unsigned Opcode = Def->getOpcode();
2358 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2359 Def->getOperand(1).isFI()) {
2360 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002361 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002362 } else
2363 return false;
2364 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002365 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2366 if (Flags.isByVal())
2367 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002368 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002369 // define @foo(%struct.X* %A) {
2370 // tail call @bar(%struct.X* byval %A)
2371 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002372 return false;
2373 SDValue Ptr = Ld->getBasePtr();
2374 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2375 if (!FINode)
2376 return false;
2377 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002378 } else
2379 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002380
Evan Cheng4cae1332010-03-05 08:38:04 +00002381 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002382 if (!MFI->isFixedObjectIndex(FI))
2383 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002384 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002385}
2386
Dan Gohman98ca4f22009-08-05 01:29:28 +00002387/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2388/// for tail call optimization. Targets which want to do tail call
2389/// optimization should implement this function.
2390bool
2391X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002392 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002394 bool isCalleeStructRet,
2395 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002396 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002397 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002398 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002400 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002401 CalleeCC != CallingConv::C)
2402 return false;
2403
Evan Cheng7096ae42010-01-29 06:45:59 +00002404 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002405 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002406 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002407 CallingConv::ID CallerCC = CallerF->getCallingConv();
2408 bool CCMatch = CallerCC == CalleeCC;
2409
Dan Gohman1797ed52010-02-08 20:27:50 +00002410 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002411 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002412 return true;
2413 return false;
2414 }
2415
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002416 // Look for obvious safe cases to perform tail call optimization that do not
2417 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002418
Evan Cheng2c12cb42010-03-26 16:26:03 +00002419 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2420 // emit a special epilogue.
2421 if (RegInfo->needsStackRealignment(MF))
2422 return false;
2423
Eric Christopher90eb4022010-07-22 00:26:08 +00002424 // Do not sibcall optimize vararg calls unless the call site is not passing
2425 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002426 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002427 return false;
2428
Evan Chenga375d472010-03-15 18:54:48 +00002429 // Also avoid sibcall optimization if either caller or callee uses struct
2430 // return semantics.
2431 if (isCalleeStructRet || isCallerStructRet)
2432 return false;
2433
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002434 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2435 // Therefore if it's not used by the call it is not safe to optimize this into
2436 // a sibcall.
2437 bool Unused = false;
2438 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2439 if (!Ins[i].Used) {
2440 Unused = true;
2441 break;
2442 }
2443 }
2444 if (Unused) {
2445 SmallVector<CCValAssign, 16> RVLocs;
2446 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2447 RVLocs, *DAG.getContext());
2448 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002449 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002450 CCValAssign &VA = RVLocs[i];
2451 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2452 return false;
2453 }
2454 }
2455
Evan Cheng13617962010-04-30 01:12:32 +00002456 // If the calling conventions do not match, then we'd better make sure the
2457 // results are returned in the same way as what the caller expects.
2458 if (!CCMatch) {
2459 SmallVector<CCValAssign, 16> RVLocs1;
2460 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2461 RVLocs1, *DAG.getContext());
2462 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2463
2464 SmallVector<CCValAssign, 16> RVLocs2;
2465 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2466 RVLocs2, *DAG.getContext());
2467 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2468
2469 if (RVLocs1.size() != RVLocs2.size())
2470 return false;
2471 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2472 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2473 return false;
2474 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2475 return false;
2476 if (RVLocs1[i].isRegLoc()) {
2477 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2478 return false;
2479 } else {
2480 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2481 return false;
2482 }
2483 }
2484 }
2485
Evan Chenga6bff982010-01-30 01:22:00 +00002486 // If the callee takes no arguments then go on to check the results of the
2487 // call.
2488 if (!Outs.empty()) {
2489 // Check if stack adjustment is needed. For now, do not do this if any
2490 // argument is passed on the stack.
2491 SmallVector<CCValAssign, 16> ArgLocs;
2492 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2493 ArgLocs, *DAG.getContext());
2494 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002495 if (CCInfo.getNextStackOffset()) {
2496 MachineFunction &MF = DAG.getMachineFunction();
2497 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2498 return false;
2499 if (Subtarget->isTargetWin64())
2500 // Win64 ABI has additional complications.
2501 return false;
2502
2503 // Check if the arguments are already laid out in the right way as
2504 // the caller's fixed stack objects.
2505 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002506 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2507 const X86InstrInfo *TII =
2508 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002509 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2510 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002511 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002512 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (VA.getLocInfo() == CCValAssign::Indirect)
2514 return false;
2515 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002516 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2517 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002518 return false;
2519 }
2520 }
2521 }
Evan Cheng9c044672010-05-29 01:35:22 +00002522
2523 // If the tailcall address may be in a register, then make sure it's
2524 // possible to register allocate for it. In 32-bit, the call address can
2525 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002526 // callee-saved registers are restored. These happen to be the same
2527 // registers used to pass 'inreg' arguments so watch out for those.
2528 if (!Subtarget->is64Bit() &&
2529 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002530 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002531 unsigned NumInRegs = 0;
2532 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2533 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002534 if (!VA.isRegLoc())
2535 continue;
2536 unsigned Reg = VA.getLocReg();
2537 switch (Reg) {
2538 default: break;
2539 case X86::EAX: case X86::EDX: case X86::ECX:
2540 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002541 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002542 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002543 }
2544 }
2545 }
Evan Chenga6bff982010-01-30 01:22:00 +00002546 }
Evan Chengb1712452010-01-27 06:25:16 +00002547
Evan Cheng86809cc2010-02-03 03:28:02 +00002548 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002549}
2550
Dan Gohman3df24e62008-09-03 23:12:08 +00002551FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002552X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2553 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002554}
2555
2556
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002557//===----------------------------------------------------------------------===//
2558// Other Lowering Hooks
2559//===----------------------------------------------------------------------===//
2560
2561
Dan Gohmand858e902010-04-17 15:26:15 +00002562SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002563 MachineFunction &MF = DAG.getMachineFunction();
2564 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2565 int ReturnAddrIndex = FuncInfo->getRAIndex();
2566
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002567 if (ReturnAddrIndex == 0) {
2568 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002569 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002570 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002571 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002572 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002573 }
2574
Evan Cheng25ab6902006-09-08 06:48:29 +00002575 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002576}
2577
2578
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002579bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2580 bool hasSymbolicDisplacement) {
2581 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002582 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002583 return false;
2584
2585 // If we don't have a symbolic displacement - we don't have any extra
2586 // restrictions.
2587 if (!hasSymbolicDisplacement)
2588 return true;
2589
2590 // FIXME: Some tweaks might be needed for medium code model.
2591 if (M != CodeModel::Small && M != CodeModel::Kernel)
2592 return false;
2593
2594 // For small code model we assume that latest object is 16MB before end of 31
2595 // bits boundary. We may also accept pretty large negative constants knowing
2596 // that all objects are in the positive half of address space.
2597 if (M == CodeModel::Small && Offset < 16*1024*1024)
2598 return true;
2599
2600 // For kernel code model we know that all object resist in the negative half
2601 // of 32bits address space. We may not accept negative offsets, since they may
2602 // be just off and we may accept pretty large positive ones.
2603 if (M == CodeModel::Kernel && Offset > 0)
2604 return true;
2605
2606 return false;
2607}
2608
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002609/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2610/// specific condition code, returning the condition code and the LHS/RHS of the
2611/// comparison to make.
2612static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2613 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002614 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002615 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2616 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2617 // X > -1 -> X == 0, jump !sign.
2618 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002619 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002620 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2621 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002622 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002623 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002624 // X < 1 -> X <= 0
2625 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002626 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002627 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002628 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002629
Evan Chengd9558e02006-01-06 00:43:03 +00002630 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002631 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002632 case ISD::SETEQ: return X86::COND_E;
2633 case ISD::SETGT: return X86::COND_G;
2634 case ISD::SETGE: return X86::COND_GE;
2635 case ISD::SETLT: return X86::COND_L;
2636 case ISD::SETLE: return X86::COND_LE;
2637 case ISD::SETNE: return X86::COND_NE;
2638 case ISD::SETULT: return X86::COND_B;
2639 case ISD::SETUGT: return X86::COND_A;
2640 case ISD::SETULE: return X86::COND_BE;
2641 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002642 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002643 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002644
Chris Lattner4c78e022008-12-23 23:42:27 +00002645 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002646
Chris Lattner4c78e022008-12-23 23:42:27 +00002647 // If LHS is a foldable load, but RHS is not, flip the condition.
2648 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2649 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2650 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2651 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002652 }
2653
Chris Lattner4c78e022008-12-23 23:42:27 +00002654 switch (SetCCOpcode) {
2655 default: break;
2656 case ISD::SETOLT:
2657 case ISD::SETOLE:
2658 case ISD::SETUGT:
2659 case ISD::SETUGE:
2660 std::swap(LHS, RHS);
2661 break;
2662 }
2663
2664 // On a floating point condition, the flags are set as follows:
2665 // ZF PF CF op
2666 // 0 | 0 | 0 | X > Y
2667 // 0 | 0 | 1 | X < Y
2668 // 1 | 0 | 0 | X == Y
2669 // 1 | 1 | 1 | unordered
2670 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002671 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002672 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002673 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002674 case ISD::SETOLT: // flipped
2675 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002676 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002677 case ISD::SETOLE: // flipped
2678 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002679 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002680 case ISD::SETUGT: // flipped
2681 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002682 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002683 case ISD::SETUGE: // flipped
2684 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002685 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002686 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002687 case ISD::SETNE: return X86::COND_NE;
2688 case ISD::SETUO: return X86::COND_P;
2689 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002690 case ISD::SETOEQ:
2691 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002692 }
Evan Chengd9558e02006-01-06 00:43:03 +00002693}
2694
Evan Cheng4a460802006-01-11 00:33:36 +00002695/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2696/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002697/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002698static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002699 switch (X86CC) {
2700 default:
2701 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002702 case X86::COND_B:
2703 case X86::COND_BE:
2704 case X86::COND_E:
2705 case X86::COND_P:
2706 case X86::COND_A:
2707 case X86::COND_AE:
2708 case X86::COND_NE:
2709 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002710 return true;
2711 }
2712}
2713
Evan Chengeb2f9692009-10-27 19:56:55 +00002714/// isFPImmLegal - Returns true if the target can instruction select the
2715/// specified FP immediate natively. If false, the legalizer will
2716/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002717bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002718 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2719 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2720 return true;
2721 }
2722 return false;
2723}
2724
Nate Begeman9008ca62009-04-27 18:41:29 +00002725/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2726/// the specified range (L, H].
2727static bool isUndefOrInRange(int Val, int Low, int Hi) {
2728 return (Val < 0) || (Val >= Low && Val < Hi);
2729}
2730
2731/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2732/// specified value.
2733static bool isUndefOrEqual(int Val, int CmpVal) {
2734 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002735 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002737}
2738
Nate Begeman9008ca62009-04-27 18:41:29 +00002739/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2740/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2741/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002742static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002743 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002745 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 return (Mask[0] < 2 && Mask[1] < 2);
2747 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002748}
2749
Nate Begeman9008ca62009-04-27 18:41:29 +00002750bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002751 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 N->getMask(M);
2753 return ::isPSHUFDMask(M, N->getValueType(0));
2754}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002755
Nate Begeman9008ca62009-04-27 18:41:29 +00002756/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2757/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002758static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002760 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002761
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 // Lower quadword copied in order or undef.
2763 for (int i = 0; i != 4; ++i)
2764 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002765 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002766
Evan Cheng506d3df2006-03-29 23:07:14 +00002767 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 for (int i = 4; i != 8; ++i)
2769 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002770 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002771
Evan Cheng506d3df2006-03-29 23:07:14 +00002772 return true;
2773}
2774
Nate Begeman9008ca62009-04-27 18:41:29 +00002775bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002776 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 N->getMask(M);
2778 return ::isPSHUFHWMask(M, N->getValueType(0));
2779}
Evan Cheng506d3df2006-03-29 23:07:14 +00002780
Nate Begeman9008ca62009-04-27 18:41:29 +00002781/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2782/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002783static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002784 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002785 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002786
Rafael Espindola15684b22009-04-24 12:40:33 +00002787 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 for (int i = 4; i != 8; ++i)
2789 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002790 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002791
Rafael Espindola15684b22009-04-24 12:40:33 +00002792 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 for (int i = 0; i != 4; ++i)
2794 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002795 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002796
Rafael Espindola15684b22009-04-24 12:40:33 +00002797 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002798}
2799
Nate Begeman9008ca62009-04-27 18:41:29 +00002800bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002801 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 N->getMask(M);
2803 return ::isPSHUFLWMask(M, N->getValueType(0));
2804}
2805
Nate Begemana09008b2009-10-19 02:17:23 +00002806/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2807/// is suitable for input to PALIGNR.
2808static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2809 bool hasSSSE3) {
2810 int i, e = VT.getVectorNumElements();
2811
2812 // Do not handle v2i64 / v2f64 shuffles with palignr.
2813 if (e < 4 || !hasSSSE3)
2814 return false;
2815
2816 for (i = 0; i != e; ++i)
2817 if (Mask[i] >= 0)
2818 break;
2819
2820 // All undef, not a palignr.
2821 if (i == e)
2822 return false;
2823
2824 // Determine if it's ok to perform a palignr with only the LHS, since we
2825 // don't have access to the actual shuffle elements to see if RHS is undef.
2826 bool Unary = Mask[i] < (int)e;
2827 bool NeedsUnary = false;
2828
2829 int s = Mask[i] - i;
2830
2831 // Check the rest of the elements to see if they are consecutive.
2832 for (++i; i != e; ++i) {
2833 int m = Mask[i];
2834 if (m < 0)
2835 continue;
2836
2837 Unary = Unary && (m < (int)e);
2838 NeedsUnary = NeedsUnary || (m < s);
2839
2840 if (NeedsUnary && !Unary)
2841 return false;
2842 if (Unary && m != ((s+i) & (e-1)))
2843 return false;
2844 if (!Unary && m != (s+i))
2845 return false;
2846 }
2847 return true;
2848}
2849
2850bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2851 SmallVector<int, 8> M;
2852 N->getMask(M);
2853 return ::isPALIGNRMask(M, N->getValueType(0), true);
2854}
2855
Evan Cheng14aed5e2006-03-24 01:18:28 +00002856/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2857/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002858static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 int NumElems = VT.getVectorNumElements();
2860 if (NumElems != 2 && NumElems != 4)
2861 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002862
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 int Half = NumElems / 2;
2864 for (int i = 0; i < Half; ++i)
2865 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002866 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 for (int i = Half; i < NumElems; ++i)
2868 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002869 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002870
Evan Cheng14aed5e2006-03-24 01:18:28 +00002871 return true;
2872}
2873
Nate Begeman9008ca62009-04-27 18:41:29 +00002874bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2875 SmallVector<int, 8> M;
2876 N->getMask(M);
2877 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002878}
2879
Evan Cheng213d2cf2007-05-17 18:45:50 +00002880/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002881/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2882/// half elements to come from vector 1 (which would equal the dest.) and
2883/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002884static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002886
2887 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 int Half = NumElems / 2;
2891 for (int i = 0; i < Half; ++i)
2892 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002893 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 for (int i = Half; i < NumElems; ++i)
2895 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002896 return false;
2897 return true;
2898}
2899
Nate Begeman9008ca62009-04-27 18:41:29 +00002900static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2901 SmallVector<int, 8> M;
2902 N->getMask(M);
2903 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002904}
2905
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002906/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2907/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002908bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2909 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002910 return false;
2911
Evan Cheng2064a2b2006-03-28 06:50:32 +00002912 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2914 isUndefOrEqual(N->getMaskElt(1), 7) &&
2915 isUndefOrEqual(N->getMaskElt(2), 2) &&
2916 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002917}
2918
Nate Begeman0b10b912009-11-07 23:17:15 +00002919/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2920/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2921/// <2, 3, 2, 3>
2922bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2923 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2924
2925 if (NumElems != 4)
2926 return false;
2927
2928 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2929 isUndefOrEqual(N->getMaskElt(1), 3) &&
2930 isUndefOrEqual(N->getMaskElt(2), 2) &&
2931 isUndefOrEqual(N->getMaskElt(3), 3);
2932}
2933
Evan Cheng5ced1d82006-04-06 23:23:56 +00002934/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2935/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002936bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2937 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002938
Evan Cheng5ced1d82006-04-06 23:23:56 +00002939 if (NumElems != 2 && NumElems != 4)
2940 return false;
2941
Evan Chengc5cdff22006-04-07 21:53:05 +00002942 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002944 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002945
Evan Chengc5cdff22006-04-07 21:53:05 +00002946 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002948 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002949
2950 return true;
2951}
2952
Nate Begeman0b10b912009-11-07 23:17:15 +00002953/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2954/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2955bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002957
Evan Cheng5ced1d82006-04-06 23:23:56 +00002958 if (NumElems != 2 && NumElems != 4)
2959 return false;
2960
Evan Chengc5cdff22006-04-07 21:53:05 +00002961 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002963 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002964
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 for (unsigned i = 0; i < NumElems/2; ++i)
2966 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002967 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002968
2969 return true;
2970}
2971
Evan Cheng0038e592006-03-28 00:39:58 +00002972/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2973/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002974static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002975 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002977 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002978 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002979
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2981 int BitI = Mask[i];
2982 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002983 if (!isUndefOrEqual(BitI, j))
2984 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002985 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002986 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002987 return false;
2988 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002989 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002990 return false;
2991 }
Evan Cheng0038e592006-03-28 00:39:58 +00002992 }
Evan Cheng0038e592006-03-28 00:39:58 +00002993 return true;
2994}
2995
Nate Begeman9008ca62009-04-27 18:41:29 +00002996bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2997 SmallVector<int, 8> M;
2998 N->getMask(M);
2999 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003000}
3001
Evan Cheng4fcb9222006-03-28 02:43:26 +00003002/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3003/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003004static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003005 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003007 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003008 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003009
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3011 int BitI = Mask[i];
3012 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003013 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003014 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003015 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003016 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003017 return false;
3018 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003019 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003020 return false;
3021 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003022 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003023 return true;
3024}
3025
Nate Begeman9008ca62009-04-27 18:41:29 +00003026bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3027 SmallVector<int, 8> M;
3028 N->getMask(M);
3029 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003030}
3031
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003032/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3033/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3034/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003035static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003037 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003038 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003039
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3041 int BitI = Mask[i];
3042 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003043 if (!isUndefOrEqual(BitI, j))
3044 return false;
3045 if (!isUndefOrEqual(BitI1, j))
3046 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003047 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003048 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003049}
3050
Nate Begeman9008ca62009-04-27 18:41:29 +00003051bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3052 SmallVector<int, 8> M;
3053 N->getMask(M);
3054 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3055}
3056
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003057/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3058/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3059/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003060static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003062 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3063 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003064
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3066 int BitI = Mask[i];
3067 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003068 if (!isUndefOrEqual(BitI, j))
3069 return false;
3070 if (!isUndefOrEqual(BitI1, j))
3071 return false;
3072 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003073 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003074}
3075
Nate Begeman9008ca62009-04-27 18:41:29 +00003076bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3077 SmallVector<int, 8> M;
3078 N->getMask(M);
3079 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3080}
3081
Evan Cheng017dcc62006-04-21 01:05:10 +00003082/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3083/// specifies a shuffle of elements that is suitable for input to MOVSS,
3084/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003085static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003086 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003087 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003088
3089 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003090
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003092 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003093
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 for (int i = 1; i < NumElts; ++i)
3095 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003096 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003097
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003098 return true;
3099}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003100
Nate Begeman9008ca62009-04-27 18:41:29 +00003101bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3102 SmallVector<int, 8> M;
3103 N->getMask(M);
3104 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003105}
3106
Evan Cheng017dcc62006-04-21 01:05:10 +00003107/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3108/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003109/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003110static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 bool V2IsSplat = false, bool V2IsUndef = false) {
3112 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003113 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003114 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003115
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003117 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003118
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 for (int i = 1; i < NumOps; ++i)
3120 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3121 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3122 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003123 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003124
Evan Cheng39623da2006-04-20 08:58:49 +00003125 return true;
3126}
3127
Nate Begeman9008ca62009-04-27 18:41:29 +00003128static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003129 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 SmallVector<int, 8> M;
3131 N->getMask(M);
3132 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003133}
3134
Evan Chengd9539472006-04-14 21:59:03 +00003135/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3136/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003137bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3138 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003139 return false;
3140
3141 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003142 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 int Elt = N->getMaskElt(i);
3144 if (Elt >= 0 && Elt != 1)
3145 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003146 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003147
3148 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003149 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 int Elt = N->getMaskElt(i);
3151 if (Elt >= 0 && Elt != 3)
3152 return false;
3153 if (Elt == 3)
3154 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003155 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003156 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003158 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003159}
3160
3161/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3162/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003163bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3164 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003165 return false;
3166
3167 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 for (unsigned i = 0; i < 2; ++i)
3169 if (N->getMaskElt(i) > 0)
3170 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003171
3172 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003173 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003174 int Elt = N->getMaskElt(i);
3175 if (Elt >= 0 && Elt != 2)
3176 return false;
3177 if (Elt == 2)
3178 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003179 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003181 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003182}
3183
Evan Cheng0b457f02008-09-25 20:50:48 +00003184/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3185/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003186bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3187 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 for (int i = 0; i < e; ++i)
3190 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003191 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 for (int i = 0; i < e; ++i)
3193 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003194 return false;
3195 return true;
3196}
3197
Evan Cheng63d33002006-03-22 08:01:21 +00003198/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003199/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003200unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3202 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3203
Evan Chengb9df0ca2006-03-22 02:53:00 +00003204 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3205 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 for (int i = 0; i < NumOperands; ++i) {
3207 int Val = SVOp->getMaskElt(NumOperands-i-1);
3208 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003209 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003210 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003211 if (i != NumOperands - 1)
3212 Mask <<= Shift;
3213 }
Evan Cheng63d33002006-03-22 08:01:21 +00003214 return Mask;
3215}
3216
Evan Cheng506d3df2006-03-29 23:07:14 +00003217/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003218/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003219unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003221 unsigned Mask = 0;
3222 // 8 nodes, but we only care about the last 4.
3223 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 int Val = SVOp->getMaskElt(i);
3225 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003226 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003227 if (i != 4)
3228 Mask <<= 2;
3229 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003230 return Mask;
3231}
3232
3233/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003234/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003235unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003237 unsigned Mask = 0;
3238 // 8 nodes, but we only care about the first 4.
3239 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 int Val = SVOp->getMaskElt(i);
3241 if (Val >= 0)
3242 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003243 if (i != 0)
3244 Mask <<= 2;
3245 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003246 return Mask;
3247}
3248
Nate Begemana09008b2009-10-19 02:17:23 +00003249/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3250/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3251unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3252 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3253 EVT VVT = N->getValueType(0);
3254 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3255 int Val = 0;
3256
3257 unsigned i, e;
3258 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3259 Val = SVOp->getMaskElt(i);
3260 if (Val >= 0)
3261 break;
3262 }
3263 return (Val - i) * EltSize;
3264}
3265
Evan Cheng37b73872009-07-30 08:33:02 +00003266/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3267/// constant +0.0.
3268bool X86::isZeroNode(SDValue Elt) {
3269 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003270 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003271 (isa<ConstantFPSDNode>(Elt) &&
3272 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3273}
3274
Nate Begeman9008ca62009-04-27 18:41:29 +00003275/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3276/// their permute mask.
3277static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3278 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003279 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003280 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003282
Nate Begeman5a5ca152009-04-29 05:20:52 +00003283 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 int idx = SVOp->getMaskElt(i);
3285 if (idx < 0)
3286 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003287 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003288 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003289 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003291 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3293 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003294}
3295
Evan Cheng779ccea2007-12-07 21:30:01 +00003296/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3297/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003298static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003299 unsigned NumElems = VT.getVectorNumElements();
3300 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 int idx = Mask[i];
3302 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003303 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003304 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003306 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003308 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003309}
3310
Evan Cheng533a0aa2006-04-19 20:35:22 +00003311/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3312/// match movhlps. The lower half elements should come from upper half of
3313/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003314/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003315static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3316 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003317 return false;
3318 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003320 return false;
3321 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003323 return false;
3324 return true;
3325}
3326
Evan Cheng5ced1d82006-04-06 23:23:56 +00003327/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003328/// is promoted to a vector. It also returns the LoadSDNode by reference if
3329/// required.
3330static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003331 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3332 return false;
3333 N = N->getOperand(0).getNode();
3334 if (!ISD::isNON_EXTLoad(N))
3335 return false;
3336 if (LD)
3337 *LD = cast<LoadSDNode>(N);
3338 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003339}
3340
Evan Cheng533a0aa2006-04-19 20:35:22 +00003341/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3342/// match movlp{s|d}. The lower half elements should come from lower half of
3343/// V1 (and in order), and the upper half elements should come from the upper
3344/// half of V2 (and in order). And since V1 will become the source of the
3345/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003346static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3347 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003348 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003349 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003350 // Is V2 is a vector load, don't do this transformation. We will try to use
3351 // load folding shufps op.
3352 if (ISD::isNON_EXTLoad(V2))
3353 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003354
Nate Begeman5a5ca152009-04-29 05:20:52 +00003355 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003356
Evan Cheng533a0aa2006-04-19 20:35:22 +00003357 if (NumElems != 2 && NumElems != 4)
3358 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003359 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003361 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003362 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003364 return false;
3365 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003366}
3367
Evan Cheng39623da2006-04-20 08:58:49 +00003368/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3369/// all the same.
3370static bool isSplatVector(SDNode *N) {
3371 if (N->getOpcode() != ISD::BUILD_VECTOR)
3372 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003373
Dan Gohman475871a2008-07-27 21:46:04 +00003374 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003375 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3376 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003377 return false;
3378 return true;
3379}
3380
Evan Cheng213d2cf2007-05-17 18:45:50 +00003381/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003382/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003383/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003384static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003385 SDValue V1 = N->getOperand(0);
3386 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003387 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3388 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003390 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003392 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3393 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003394 if (Opc != ISD::BUILD_VECTOR ||
3395 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 return false;
3397 } else if (Idx >= 0) {
3398 unsigned Opc = V1.getOpcode();
3399 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3400 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003401 if (Opc != ISD::BUILD_VECTOR ||
3402 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003403 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003404 }
3405 }
3406 return true;
3407}
3408
3409/// getZeroVector - Returns a vector of specified type with all zero elements.
3410///
Owen Andersone50ed302009-08-10 22:56:29 +00003411static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003412 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003413 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003414
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003415 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3416 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003417 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003418 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003419 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3420 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003421 } else if (VT.getSizeInBits() == 128) {
3422 if (HasSSE2) { // SSE2
3423 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3424 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3425 } else { // SSE1
3426 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3427 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3428 }
3429 } else if (VT.getSizeInBits() == 256) { // AVX
3430 // 256-bit logic and arithmetic instructions in AVX are
3431 // all floating-point, no support for integer ops. Default
3432 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003434 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3435 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003436 }
Dale Johannesenace16102009-02-03 19:33:06 +00003437 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003438}
3439
Chris Lattner8a594482007-11-25 00:24:49 +00003440/// getOnesVector - Returns a vector of specified type with all bits set.
3441///
Owen Andersone50ed302009-08-10 22:56:29 +00003442static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003443 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003444
Chris Lattner8a594482007-11-25 00:24:49 +00003445 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3446 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003448 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003449 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003451 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003453 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003454}
3455
3456
Evan Cheng39623da2006-04-20 08:58:49 +00003457/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3458/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003459static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003460 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003461 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003462
Evan Cheng39623da2006-04-20 08:58:49 +00003463 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 SmallVector<int, 8> MaskVec;
3465 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003466
Nate Begeman5a5ca152009-04-29 05:20:52 +00003467 for (unsigned i = 0; i != NumElems; ++i) {
3468 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 MaskVec[i] = NumElems;
3470 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003471 }
Evan Cheng39623da2006-04-20 08:58:49 +00003472 }
Evan Cheng39623da2006-04-20 08:58:49 +00003473 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3475 SVOp->getOperand(1), &MaskVec[0]);
3476 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003477}
3478
Evan Cheng017dcc62006-04-21 01:05:10 +00003479/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3480/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003481static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 SDValue V2) {
3483 unsigned NumElems = VT.getVectorNumElements();
3484 SmallVector<int, 8> Mask;
3485 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003486 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 Mask.push_back(i);
3488 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003489}
3490
Nate Begeman9008ca62009-04-27 18:41:29 +00003491/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003492static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003493 SDValue V2) {
3494 unsigned NumElems = VT.getVectorNumElements();
3495 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003496 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 Mask.push_back(i);
3498 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003499 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003500 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003501}
3502
Nate Begeman9008ca62009-04-27 18:41:29 +00003503/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003504static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 SDValue V2) {
3506 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003507 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003508 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003509 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003510 Mask.push_back(i + Half);
3511 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003512 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003514}
3515
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003516/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3517static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003518 if (SV->getValueType(0).getVectorNumElements() <= 4)
3519 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003520
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003522 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 DebugLoc dl = SV->getDebugLoc();
3524 SDValue V1 = SV->getOperand(0);
3525 int NumElems = VT.getVectorNumElements();
3526 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003527
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 // unpack elements to the correct location
3529 while (NumElems > 4) {
3530 if (EltNo < NumElems/2) {
3531 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3532 } else {
3533 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3534 EltNo -= NumElems/2;
3535 }
3536 NumElems >>= 1;
3537 }
Eric Christopherfd179292009-08-27 18:07:15 +00003538
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 // Perform the splat.
3540 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003541 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003542 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3543 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003544}
3545
Evan Chengba05f722006-04-21 23:03:30 +00003546/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003547/// vector of zero or undef vector. This produces a shuffle where the low
3548/// element of V2 is swizzled into the zero/undef vector, landing at element
3549/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003550static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003551 bool isZero, bool HasSSE2,
3552 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003553 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003554 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3556 unsigned NumElems = VT.getVectorNumElements();
3557 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003558 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 // If this is the insertion idx, put the low elt of V2 here.
3560 MaskVec.push_back(i == Idx ? NumElems : i);
3561 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003562}
3563
Evan Chengf26ffe92008-05-29 08:22:04 +00003564/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3565/// a shuffle that is zero.
3566static
Nate Begeman9008ca62009-04-27 18:41:29 +00003567unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3568 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003569 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003571 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003572 int Idx = SVOp->getMaskElt(Index);
3573 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003574 ++NumZeros;
3575 continue;
3576 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003577 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003578 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003579 ++NumZeros;
3580 else
3581 break;
3582 }
3583 return NumZeros;
3584}
3585
3586/// isVectorShift - Returns true if the shuffle can be implemented as a
3587/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003588/// FIXME: split into pslldqi, psrldqi, palignr variants.
3589static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003590 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003591 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003592
3593 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003595 if (!NumZeros) {
3596 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003598 if (!NumZeros)
3599 return false;
3600 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003601 bool SeenV1 = false;
3602 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003603 for (unsigned i = NumZeros; i < NumElems; ++i) {
3604 unsigned Val = isLeft ? (i - NumZeros) : i;
3605 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3606 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003607 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003608 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003610 SeenV1 = true;
3611 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003613 SeenV2 = true;
3614 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003616 return false;
3617 }
3618 if (SeenV1 && SeenV2)
3619 return false;
3620
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003622 ShAmt = NumZeros;
3623 return true;
3624}
3625
3626
Evan Chengc78d3b42006-04-24 18:01:45 +00003627/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3628///
Dan Gohman475871a2008-07-27 21:46:04 +00003629static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003630 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003631 SelectionDAG &DAG,
3632 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003633 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003634 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003635
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003636 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003637 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003638 bool First = true;
3639 for (unsigned i = 0; i < 16; ++i) {
3640 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3641 if (ThisIsNonZero && First) {
3642 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003644 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003646 First = false;
3647 }
3648
3649 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003650 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003651 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3652 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003653 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003655 }
3656 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3658 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3659 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003660 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003662 } else
3663 ThisElt = LastElt;
3664
Gabor Greifba36cb52008-08-28 21:40:38 +00003665 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003667 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003668 }
3669 }
3670
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003672}
3673
Bill Wendlinga348c562007-03-22 18:42:45 +00003674/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003675///
Dan Gohman475871a2008-07-27 21:46:04 +00003676static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003677 unsigned NumNonZero, unsigned NumZero,
3678 SelectionDAG &DAG,
3679 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003680 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003681 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003682
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003683 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003684 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003685 bool First = true;
3686 for (unsigned i = 0; i < 8; ++i) {
3687 bool isNonZero = (NonZeros & (1 << i)) != 0;
3688 if (isNonZero) {
3689 if (First) {
3690 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003692 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003694 First = false;
3695 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003696 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003698 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003699 }
3700 }
3701
3702 return V;
3703}
3704
Evan Chengf26ffe92008-05-29 08:22:04 +00003705/// getVShift - Return a vector logical shift node.
3706///
Owen Andersone50ed302009-08-10 22:56:29 +00003707static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003708 unsigned NumBits, SelectionDAG &DAG,
3709 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003710 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003712 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003713 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3714 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3715 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003716 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003717}
3718
Dan Gohman475871a2008-07-27 21:46:04 +00003719SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003720X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003721 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003722
3723 // Check if the scalar load can be widened into a vector load. And if
3724 // the address is "base + cst" see if the cst can be "absorbed" into
3725 // the shuffle mask.
3726 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3727 SDValue Ptr = LD->getBasePtr();
3728 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3729 return SDValue();
3730 EVT PVT = LD->getValueType(0);
3731 if (PVT != MVT::i32 && PVT != MVT::f32)
3732 return SDValue();
3733
3734 int FI = -1;
3735 int64_t Offset = 0;
3736 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3737 FI = FINode->getIndex();
3738 Offset = 0;
3739 } else if (Ptr.getOpcode() == ISD::ADD &&
3740 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3741 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3742 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3743 Offset = Ptr.getConstantOperandVal(1);
3744 Ptr = Ptr.getOperand(0);
3745 } else {
3746 return SDValue();
3747 }
3748
3749 SDValue Chain = LD->getChain();
3750 // Make sure the stack object alignment is at least 16.
3751 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3752 if (DAG.InferPtrAlignment(Ptr) < 16) {
3753 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003754 // Can't change the alignment. FIXME: It's possible to compute
3755 // the exact stack offset and reference FI + adjust offset instead.
3756 // If someone *really* cares about this. That's the way to implement it.
3757 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003758 } else {
3759 MFI->setObjectAlignment(FI, 16);
3760 }
3761 }
3762
3763 // (Offset % 16) must be multiple of 4. Then address is then
3764 // Ptr + (Offset & ~15).
3765 if (Offset < 0)
3766 return SDValue();
3767 if ((Offset % 16) & 3)
3768 return SDValue();
3769 int64_t StartOffset = Offset & ~15;
3770 if (StartOffset)
3771 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3772 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3773
3774 int EltNo = (Offset - StartOffset) >> 2;
3775 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3776 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003777 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3778 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003779 // Canonicalize it to a v4i32 shuffle.
3780 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3781 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3782 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3783 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3784 }
3785
3786 return SDValue();
3787}
3788
Nate Begeman1449f292010-03-24 22:19:06 +00003789/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3790/// vector of type 'VT', see if the elements can be replaced by a single large
3791/// load which has the same value as a build_vector whose operands are 'elts'.
3792///
3793/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3794///
3795/// FIXME: we'd also like to handle the case where the last elements are zero
3796/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3797/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003798static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3799 DebugLoc &dl, SelectionDAG &DAG) {
3800 EVT EltVT = VT.getVectorElementType();
3801 unsigned NumElems = Elts.size();
3802
Nate Begemanfdea31a2010-03-24 20:49:50 +00003803 LoadSDNode *LDBase = NULL;
3804 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003805
3806 // For each element in the initializer, see if we've found a load or an undef.
3807 // If we don't find an initial load element, or later load elements are
3808 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003809 for (unsigned i = 0; i < NumElems; ++i) {
3810 SDValue Elt = Elts[i];
3811
3812 if (!Elt.getNode() ||
3813 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3814 return SDValue();
3815 if (!LDBase) {
3816 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3817 return SDValue();
3818 LDBase = cast<LoadSDNode>(Elt.getNode());
3819 LastLoadedElt = i;
3820 continue;
3821 }
3822 if (Elt.getOpcode() == ISD::UNDEF)
3823 continue;
3824
3825 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3826 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3827 return SDValue();
3828 LastLoadedElt = i;
3829 }
Nate Begeman1449f292010-03-24 22:19:06 +00003830
3831 // If we have found an entire vector of loads and undefs, then return a large
3832 // load of the entire vector width starting at the base pointer. If we found
3833 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003834 if (LastLoadedElt == NumElems - 1) {
3835 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3836 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3837 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3838 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3839 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3840 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3841 LDBase->isVolatile(), LDBase->isNonTemporal(),
3842 LDBase->getAlignment());
3843 } else if (NumElems == 4 && LastLoadedElt == 1) {
3844 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3845 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3846 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3847 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3848 }
3849 return SDValue();
3850}
3851
Evan Chengc3630942009-12-09 21:00:30 +00003852SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003853X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003854 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003855 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1 and
3856 // all one's are handled with pcmpeqd. In AVX, zero's are handled with
3857 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
3858 // is present, so AllOnes is ignored.
3859 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
3860 (Op.getValueType().getSizeInBits() != 256 &&
3861 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00003862 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3863 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3864 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003866 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003867
Gabor Greifba36cb52008-08-28 21:40:38 +00003868 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003869 return getOnesVector(Op.getValueType(), DAG, dl);
3870 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003871 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003872
Owen Andersone50ed302009-08-10 22:56:29 +00003873 EVT VT = Op.getValueType();
3874 EVT ExtVT = VT.getVectorElementType();
3875 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003876
3877 unsigned NumElems = Op.getNumOperands();
3878 unsigned NumZero = 0;
3879 unsigned NumNonZero = 0;
3880 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003881 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003882 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003883 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003884 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003885 if (Elt.getOpcode() == ISD::UNDEF)
3886 continue;
3887 Values.insert(Elt);
3888 if (Elt.getOpcode() != ISD::Constant &&
3889 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003890 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003891 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003892 NumZero++;
3893 else {
3894 NonZeros |= (1 << i);
3895 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003896 }
3897 }
3898
Dan Gohman7f321562007-06-25 16:23:39 +00003899 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003900 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003901 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003902 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003903
Chris Lattner67f453a2008-03-09 05:42:06 +00003904 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003905 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003906 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003907 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003908
Chris Lattner62098042008-03-09 01:05:04 +00003909 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3910 // the value are obviously zero, truncate the value to i32 and do the
3911 // insertion that way. Only do this if the value is non-constant or if the
3912 // value is a constant being inserted into element 0. It is cheaper to do
3913 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003915 (!IsAllConstants || Idx == 0)) {
3916 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3917 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3919 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003920
Chris Lattner62098042008-03-09 01:05:04 +00003921 // Truncate the value (which may itself be a constant) to i32, and
3922 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003924 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003925 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3926 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003927
Chris Lattner62098042008-03-09 01:05:04 +00003928 // Now we have our 32-bit value zero extended in the low element of
3929 // a vector. If Idx != 0, swizzle it into place.
3930 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 SmallVector<int, 4> Mask;
3932 Mask.push_back(Idx);
3933 for (unsigned i = 1; i != VecElts; ++i)
3934 Mask.push_back(i);
3935 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003936 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003937 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003938 }
Dale Johannesenace16102009-02-03 19:33:06 +00003939 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003940 }
3941 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003942
Chris Lattner19f79692008-03-08 22:59:52 +00003943 // If we have a constant or non-constant insertion into the low element of
3944 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3945 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003946 // depending on what the source datatype is.
3947 if (Idx == 0) {
3948 if (NumZero == 0) {
3949 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3951 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003952 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3953 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3954 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3955 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3957 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3958 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003959 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3960 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3961 Subtarget->hasSSE2(), DAG);
3962 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3963 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003964 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003965
3966 // Is it a vector logical left shift?
3967 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003968 X86::isZeroNode(Op.getOperand(0)) &&
3969 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003970 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003971 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003972 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003973 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003974 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003975 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003976
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003977 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003978 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003979
Chris Lattner19f79692008-03-08 22:59:52 +00003980 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3981 // is a non-constant being inserted into an element other than the low one,
3982 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3983 // movd/movss) to move this into the low element, then shuffle it into
3984 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003985 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003986 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003987
Evan Cheng0db9fe62006-04-25 20:13:52 +00003988 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003989 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3990 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003992 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 MaskVec.push_back(i == Idx ? 0 : 1);
3994 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003995 }
3996 }
3997
Chris Lattner67f453a2008-03-09 05:42:06 +00003998 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003999 if (Values.size() == 1) {
4000 if (EVTBits == 32) {
4001 // Instead of a shuffle like this:
4002 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4003 // Check if it's possible to issue this instead.
4004 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4005 unsigned Idx = CountTrailingZeros_32(NonZeros);
4006 SDValue Item = Op.getOperand(Idx);
4007 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4008 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4009 }
Dan Gohman475871a2008-07-27 21:46:04 +00004010 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004011 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004012
Dan Gohmana3941172007-07-24 22:55:08 +00004013 // A vector full of immediates; various special cases are already
4014 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004015 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004016 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004017
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004018 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004019 if (EVTBits == 64) {
4020 if (NumNonZero == 1) {
4021 // One half is zero or undef.
4022 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004023 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004024 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004025 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4026 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004027 }
Dan Gohman475871a2008-07-27 21:46:04 +00004028 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004029 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004030
4031 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004032 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004033 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004034 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004035 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004036 }
4037
Bill Wendling826f36f2007-03-28 00:57:11 +00004038 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004039 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004040 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004041 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004042 }
4043
4044 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004045 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004046 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004047 if (NumElems == 4 && NumZero > 0) {
4048 for (unsigned i = 0; i < 4; ++i) {
4049 bool isZero = !(NonZeros & (1 << i));
4050 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004051 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004052 else
Dale Johannesenace16102009-02-03 19:33:06 +00004053 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004054 }
4055
4056 for (unsigned i = 0; i < 2; ++i) {
4057 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4058 default: break;
4059 case 0:
4060 V[i] = V[i*2]; // Must be a zero vector.
4061 break;
4062 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004064 break;
4065 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004067 break;
4068 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004070 break;
4071 }
4072 }
4073
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004075 bool Reverse = (NonZeros & 0x3) == 2;
4076 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004078 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4079 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4081 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004082 }
4083
Nate Begemanfdea31a2010-03-24 20:49:50 +00004084 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4085 // Check for a build vector of consecutive loads.
4086 for (unsigned i = 0; i < NumElems; ++i)
4087 V[i] = Op.getOperand(i);
4088
4089 // Check for elements which are consecutive loads.
4090 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4091 if (LD.getNode())
4092 return LD;
4093
4094 // For SSE 4.1, use inserts into undef.
4095 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 V[0] = DAG.getUNDEF(VT);
4097 for (unsigned i = 0; i < NumElems; ++i)
4098 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4099 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4100 Op.getOperand(i), DAG.getIntPtrConstant(i));
4101 return V[0];
4102 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004103
4104 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004105 // e.g. for v4f32
4106 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4107 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4108 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004109 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004110 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004111 NumElems >>= 1;
4112 while (NumElems != 0) {
4113 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004115 NumElems >>= 1;
4116 }
4117 return V[0];
4118 }
Dan Gohman475871a2008-07-27 21:46:04 +00004119 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004120}
4121
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004122SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004123X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004124 // We support concatenate two MMX registers and place them in a MMX
4125 // register. This is better than doing a stack convert.
4126 DebugLoc dl = Op.getDebugLoc();
4127 EVT ResVT = Op.getValueType();
4128 assert(Op.getNumOperands() == 2);
4129 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4130 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4131 int Mask[2];
4132 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4133 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4134 InVec = Op.getOperand(1);
4135 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4136 unsigned NumElts = ResVT.getVectorNumElements();
4137 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4138 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4139 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4140 } else {
4141 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4142 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4143 Mask[0] = 0; Mask[1] = 2;
4144 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4145 }
4146 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4147}
4148
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149// v8i16 shuffles - Prefer shuffles in the following order:
4150// 1. [all] pshuflw, pshufhw, optional move
4151// 2. [ssse3] 1 x pshufb
4152// 3. [ssse3] 2 x pshufb + 1 x por
4153// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004154static
Nate Begeman9008ca62009-04-27 18:41:29 +00004155SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004156 SelectionDAG &DAG,
4157 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 SDValue V1 = SVOp->getOperand(0);
4159 SDValue V2 = SVOp->getOperand(1);
4160 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004162
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 // Determine if more than 1 of the words in each of the low and high quadwords
4164 // of the result come from the same quadword of one of the two inputs. Undef
4165 // mask values count as coming from any quadword, for better codegen.
4166 SmallVector<unsigned, 4> LoQuad(4);
4167 SmallVector<unsigned, 4> HiQuad(4);
4168 BitVector InputQuads(4);
4169 for (unsigned i = 0; i < 8; ++i) {
4170 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 MaskVals.push_back(EltIdx);
4173 if (EltIdx < 0) {
4174 ++Quad[0];
4175 ++Quad[1];
4176 ++Quad[2];
4177 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004178 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 }
4180 ++Quad[EltIdx / 4];
4181 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004182 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004183
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004185 unsigned MaxQuad = 1;
4186 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 if (LoQuad[i] > MaxQuad) {
4188 BestLoQuad = i;
4189 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004190 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004191 }
4192
Nate Begemanb9a47b82009-02-23 08:49:38 +00004193 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004194 MaxQuad = 1;
4195 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 if (HiQuad[i] > MaxQuad) {
4197 BestHiQuad = i;
4198 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004199 }
4200 }
4201
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004203 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 // single pshufb instruction is necessary. If There are more than 2 input
4205 // quads, disable the next transformation since it does not help SSSE3.
4206 bool V1Used = InputQuads[0] || InputQuads[1];
4207 bool V2Used = InputQuads[2] || InputQuads[3];
4208 if (TLI.getSubtarget()->hasSSSE3()) {
4209 if (InputQuads.count() == 2 && V1Used && V2Used) {
4210 BestLoQuad = InputQuads.find_first();
4211 BestHiQuad = InputQuads.find_next(BestLoQuad);
4212 }
4213 if (InputQuads.count() > 2) {
4214 BestLoQuad = -1;
4215 BestHiQuad = -1;
4216 }
4217 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004218
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4220 // the shuffle mask. If a quad is scored as -1, that means that it contains
4221 // words from all 4 input quadwords.
4222 SDValue NewV;
4223 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 SmallVector<int, 8> MaskV;
4225 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4226 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004227 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4229 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4230 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004231
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4233 // source words for the shuffle, to aid later transformations.
4234 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004235 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004236 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004238 if (idx != (int)i)
4239 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004241 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 AllWordsInNewV = false;
4243 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004244 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004245
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4247 if (AllWordsInNewV) {
4248 for (int i = 0; i != 8; ++i) {
4249 int idx = MaskVals[i];
4250 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004251 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004252 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 if ((idx != i) && idx < 4)
4254 pshufhw = false;
4255 if ((idx != i) && idx > 3)
4256 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004257 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 V1 = NewV;
4259 V2Used = false;
4260 BestLoQuad = 0;
4261 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004262 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004263
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4265 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004266 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004267 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004269 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004270 }
Eric Christopherfd179292009-08-27 18:07:15 +00004271
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 // If we have SSSE3, and all words of the result are from 1 input vector,
4273 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4274 // is present, fall back to case 4.
4275 if (TLI.getSubtarget()->hasSSSE3()) {
4276 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004277
Nate Begemanb9a47b82009-02-23 08:49:38 +00004278 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004279 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004280 // mask, and elements that come from V1 in the V2 mask, so that the two
4281 // results can be OR'd together.
4282 bool TwoInputs = V1Used && V2Used;
4283 for (unsigned i = 0; i != 8; ++i) {
4284 int EltIdx = MaskVals[i] * 2;
4285 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4287 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004288 continue;
4289 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4291 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004292 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004294 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004295 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004297 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004299
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 // Calculate the shuffle mask for the second input, shuffle it, and
4301 // OR it with the first shuffled input.
4302 pshufbMask.clear();
4303 for (unsigned i = 0; i != 8; ++i) {
4304 int EltIdx = MaskVals[i] * 2;
4305 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4307 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 continue;
4309 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4311 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004314 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004315 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 MVT::v16i8, &pshufbMask[0], 16));
4317 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4318 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004319 }
4320
4321 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4322 // and update MaskVals with new element order.
4323 BitVector InOrder(8);
4324 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 for (int i = 0; i != 4; ++i) {
4327 int idx = MaskVals[i];
4328 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004330 InOrder.set(i);
4331 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004333 InOrder.set(i);
4334 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004336 }
4337 }
4338 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004342 }
Eric Christopherfd179292009-08-27 18:07:15 +00004343
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4345 // and update MaskVals with the new element order.
4346 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004350 for (unsigned i = 4; i != 8; ++i) {
4351 int idx = MaskVals[i];
4352 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004353 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 InOrder.set(i);
4355 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 InOrder.set(i);
4358 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 }
4361 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004364 }
Eric Christopherfd179292009-08-27 18:07:15 +00004365
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 // In case BestHi & BestLo were both -1, which means each quadword has a word
4367 // from each of the four input quadwords, calculate the InOrder bitvector now
4368 // before falling through to the insert/extract cleanup.
4369 if (BestLoQuad == -1 && BestHiQuad == -1) {
4370 NewV = V1;
4371 for (int i = 0; i != 8; ++i)
4372 if (MaskVals[i] < 0 || MaskVals[i] == i)
4373 InOrder.set(i);
4374 }
Eric Christopherfd179292009-08-27 18:07:15 +00004375
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 // The other elements are put in the right place using pextrw and pinsrw.
4377 for (unsigned i = 0; i != 8; ++i) {
4378 if (InOrder[i])
4379 continue;
4380 int EltIdx = MaskVals[i];
4381 if (EltIdx < 0)
4382 continue;
4383 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004389 DAG.getIntPtrConstant(i));
4390 }
4391 return NewV;
4392}
4393
4394// v16i8 shuffles - Prefer shuffles in the following order:
4395// 1. [ssse3] 1 x pshufb
4396// 2. [ssse3] 2 x pshufb + 1 x por
4397// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4398static
Nate Begeman9008ca62009-04-27 18:41:29 +00004399SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004400 SelectionDAG &DAG,
4401 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 SDValue V1 = SVOp->getOperand(0);
4403 SDValue V2 = SVOp->getOperand(1);
4404 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004406 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004407
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004409 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004410 // present, fall back to case 3.
4411 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4412 bool V1Only = true;
4413 bool V2Only = true;
4414 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004416 if (EltIdx < 0)
4417 continue;
4418 if (EltIdx < 16)
4419 V2Only = false;
4420 else
4421 V1Only = false;
4422 }
Eric Christopherfd179292009-08-27 18:07:15 +00004423
Nate Begemanb9a47b82009-02-23 08:49:38 +00004424 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4425 if (TLI.getSubtarget()->hasSSSE3()) {
4426 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004427
Nate Begemanb9a47b82009-02-23 08:49:38 +00004428 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004429 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 //
4431 // Otherwise, we have elements from both input vectors, and must zero out
4432 // elements that come from V2 in the first mask, and V1 in the second mask
4433 // so that we can OR them together.
4434 bool TwoInputs = !(V1Only || V2Only);
4435 for (unsigned i = 0; i != 16; ++i) {
4436 int EltIdx = MaskVals[i];
4437 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004439 continue;
4440 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004442 }
4443 // If all the elements are from V2, assign it to V1 and return after
4444 // building the first pshufb.
4445 if (V2Only)
4446 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004448 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004450 if (!TwoInputs)
4451 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004452
Nate Begemanb9a47b82009-02-23 08:49:38 +00004453 // Calculate the shuffle mask for the second input, shuffle it, and
4454 // OR it with the first shuffled input.
4455 pshufbMask.clear();
4456 for (unsigned i = 0; i != 16; ++i) {
4457 int EltIdx = MaskVals[i];
4458 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004460 continue;
4461 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004463 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004465 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 MVT::v16i8, &pshufbMask[0], 16));
4467 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004468 }
Eric Christopherfd179292009-08-27 18:07:15 +00004469
Nate Begemanb9a47b82009-02-23 08:49:38 +00004470 // No SSSE3 - Calculate in place words and then fix all out of place words
4471 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4472 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4474 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004475 SDValue NewV = V2Only ? V2 : V1;
4476 for (int i = 0; i != 8; ++i) {
4477 int Elt0 = MaskVals[i*2];
4478 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004479
Nate Begemanb9a47b82009-02-23 08:49:38 +00004480 // This word of the result is all undef, skip it.
4481 if (Elt0 < 0 && Elt1 < 0)
4482 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004483
Nate Begemanb9a47b82009-02-23 08:49:38 +00004484 // This word of the result is already in the correct place, skip it.
4485 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4486 continue;
4487 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4488 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004489
Nate Begemanb9a47b82009-02-23 08:49:38 +00004490 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4491 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4492 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004493
4494 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4495 // using a single extract together, load it and store it.
4496 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004497 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004498 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004500 DAG.getIntPtrConstant(i));
4501 continue;
4502 }
4503
Nate Begemanb9a47b82009-02-23 08:49:38 +00004504 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004505 // source byte is not also odd, shift the extracted word left 8 bits
4506 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004507 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004509 DAG.getIntPtrConstant(Elt1 / 2));
4510 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004511 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004512 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004513 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4515 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004516 }
4517 // If Elt0 is defined, extract it from the appropriate source. If the
4518 // source byte is not also even, shift the extracted word right 8 bits. If
4519 // Elt1 was also defined, OR the extracted values together before
4520 // inserting them in the result.
4521 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4524 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004526 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004527 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4529 DAG.getConstant(0x00FF, MVT::i16));
4530 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004531 : InsElt0;
4532 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004533 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004534 DAG.getIntPtrConstant(i));
4535 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004536 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004537}
4538
Evan Cheng7a831ce2007-12-15 03:00:47 +00004539/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004540/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004541/// done when every pair / quad of shuffle mask elements point to elements in
4542/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004543/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4544static
Nate Begeman9008ca62009-04-27 18:41:29 +00004545SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4546 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004547 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004548 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004549 SDValue V1 = SVOp->getOperand(0);
4550 SDValue V2 = SVOp->getOperand(1);
4551 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004552 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004554 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004556 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 case MVT::v4f32: NewVT = MVT::v2f64; break;
4558 case MVT::v4i32: NewVT = MVT::v2i64; break;
4559 case MVT::v8i16: NewVT = MVT::v4i32; break;
4560 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004561 }
4562
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004563 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004564 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004566 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004568 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 int Scale = NumElems / NewWidth;
4570 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004571 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004572 int StartIdx = -1;
4573 for (int j = 0; j < Scale; ++j) {
4574 int EltIdx = SVOp->getMaskElt(i+j);
4575 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004576 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004578 StartIdx = EltIdx - (EltIdx % Scale);
4579 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004580 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004581 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 if (StartIdx == -1)
4583 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004584 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004586 }
4587
Dale Johannesenace16102009-02-03 19:33:06 +00004588 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4589 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004591}
4592
Evan Chengd880b972008-05-09 21:53:03 +00004593/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004594///
Owen Andersone50ed302009-08-10 22:56:29 +00004595static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 SDValue SrcOp, SelectionDAG &DAG,
4597 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004599 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004600 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004601 LD = dyn_cast<LoadSDNode>(SrcOp);
4602 if (!LD) {
4603 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4604 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004605 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4606 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004607 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4608 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004609 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004610 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004611 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004612 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4613 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4614 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4615 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004616 SrcOp.getOperand(0)
4617 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004618 }
4619 }
4620 }
4621
Dale Johannesenace16102009-02-03 19:33:06 +00004622 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4623 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004624 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004625 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004626}
4627
Evan Chengace3c172008-07-22 21:13:36 +00004628/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4629/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004630static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004631LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4632 SDValue V1 = SVOp->getOperand(0);
4633 SDValue V2 = SVOp->getOperand(1);
4634 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004635 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004636
Evan Chengace3c172008-07-22 21:13:36 +00004637 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004638 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 SmallVector<int, 8> Mask1(4U, -1);
4640 SmallVector<int, 8> PermMask;
4641 SVOp->getMask(PermMask);
4642
Evan Chengace3c172008-07-22 21:13:36 +00004643 unsigned NumHi = 0;
4644 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004645 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 int Idx = PermMask[i];
4647 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004648 Locs[i] = std::make_pair(-1, -1);
4649 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004650 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4651 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004652 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004654 NumLo++;
4655 } else {
4656 Locs[i] = std::make_pair(1, NumHi);
4657 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004659 NumHi++;
4660 }
4661 }
4662 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004663
Evan Chengace3c172008-07-22 21:13:36 +00004664 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004665 // If no more than two elements come from either vector. This can be
4666 // implemented with two shuffles. First shuffle gather the elements.
4667 // The second shuffle, which takes the first shuffle as both of its
4668 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004670
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004672
Evan Chengace3c172008-07-22 21:13:36 +00004673 for (unsigned i = 0; i != 4; ++i) {
4674 if (Locs[i].first == -1)
4675 continue;
4676 else {
4677 unsigned Idx = (i < 2) ? 0 : 4;
4678 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004679 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004680 }
4681 }
4682
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004684 } else if (NumLo == 3 || NumHi == 3) {
4685 // Otherwise, we must have three elements from one vector, call it X, and
4686 // one element from the other, call it Y. First, use a shufps to build an
4687 // intermediate vector with the one element from Y and the element from X
4688 // that will be in the same half in the final destination (the indexes don't
4689 // matter). Then, use a shufps to build the final vector, taking the half
4690 // containing the element from Y from the intermediate, and the other half
4691 // from X.
4692 if (NumHi == 3) {
4693 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004694 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004695 std::swap(V1, V2);
4696 }
4697
4698 // Find the element from V2.
4699 unsigned HiIndex;
4700 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 int Val = PermMask[HiIndex];
4702 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004703 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004704 if (Val >= 4)
4705 break;
4706 }
4707
Nate Begeman9008ca62009-04-27 18:41:29 +00004708 Mask1[0] = PermMask[HiIndex];
4709 Mask1[1] = -1;
4710 Mask1[2] = PermMask[HiIndex^1];
4711 Mask1[3] = -1;
4712 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004713
4714 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004715 Mask1[0] = PermMask[0];
4716 Mask1[1] = PermMask[1];
4717 Mask1[2] = HiIndex & 1 ? 6 : 4;
4718 Mask1[3] = HiIndex & 1 ? 4 : 6;
4719 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004720 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 Mask1[0] = HiIndex & 1 ? 2 : 0;
4722 Mask1[1] = HiIndex & 1 ? 0 : 2;
4723 Mask1[2] = PermMask[2];
4724 Mask1[3] = PermMask[3];
4725 if (Mask1[2] >= 0)
4726 Mask1[2] += 4;
4727 if (Mask1[3] >= 0)
4728 Mask1[3] += 4;
4729 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004730 }
Evan Chengace3c172008-07-22 21:13:36 +00004731 }
4732
4733 // Break it into (shuffle shuffle_hi, shuffle_lo).
4734 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004735 SmallVector<int,8> LoMask(4U, -1);
4736 SmallVector<int,8> HiMask(4U, -1);
4737
4738 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004739 unsigned MaskIdx = 0;
4740 unsigned LoIdx = 0;
4741 unsigned HiIdx = 2;
4742 for (unsigned i = 0; i != 4; ++i) {
4743 if (i == 2) {
4744 MaskPtr = &HiMask;
4745 MaskIdx = 1;
4746 LoIdx = 0;
4747 HiIdx = 2;
4748 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 int Idx = PermMask[i];
4750 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004751 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004753 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004754 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004755 LoIdx++;
4756 } else {
4757 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004758 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004759 HiIdx++;
4760 }
4761 }
4762
Nate Begeman9008ca62009-04-27 18:41:29 +00004763 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4764 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4765 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004766 for (unsigned i = 0; i != 4; ++i) {
4767 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004768 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004769 } else {
4770 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004771 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004772 }
4773 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004775}
4776
Dan Gohman475871a2008-07-27 21:46:04 +00004777SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004778X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004780 SDValue V1 = Op.getOperand(0);
4781 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004782 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004783 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004784 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004785 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004786 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4787 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004788 bool V1IsSplat = false;
4789 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004790
Nate Begeman9008ca62009-04-27 18:41:29 +00004791 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004792 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004793
Nate Begeman9008ca62009-04-27 18:41:29 +00004794 // Promote splats to v4f32.
4795 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004796 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00004798 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004799 }
4800
Evan Cheng7a831ce2007-12-15 03:00:47 +00004801 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4802 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004804 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004805 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004806 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004807 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004809 // FIXME: Figure out a cleaner way to do this.
4810 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004811 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004812 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004813 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004814 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4815 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4816 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004817 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004818 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004819 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4820 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004821 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004822 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004823 }
4824 }
Eric Christopherfd179292009-08-27 18:07:15 +00004825
Nate Begeman9008ca62009-04-27 18:41:29 +00004826 if (X86::isPSHUFDMask(SVOp))
4827 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004828
Evan Chengf26ffe92008-05-29 08:22:04 +00004829 // Check if this can be converted into a logical shift.
4830 bool isLeft = false;
4831 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004832 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004833 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004834 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004835 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004836 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004837 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004838 EVT EltVT = VT.getVectorElementType();
4839 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004840 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004841 }
Eric Christopherfd179292009-08-27 18:07:15 +00004842
Nate Begeman9008ca62009-04-27 18:41:29 +00004843 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004844 if (V1IsUndef)
4845 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004846 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004847 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004848 if (!isMMX)
4849 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004850 }
Eric Christopherfd179292009-08-27 18:07:15 +00004851
Nate Begeman9008ca62009-04-27 18:41:29 +00004852 // FIXME: fold these into legal mask.
4853 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4854 X86::isMOVSLDUPMask(SVOp) ||
4855 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004856 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004857 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004858 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859
Nate Begeman9008ca62009-04-27 18:41:29 +00004860 if (ShouldXformToMOVHLPS(SVOp) ||
4861 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4862 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004863
Evan Chengf26ffe92008-05-29 08:22:04 +00004864 if (isShift) {
4865 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004866 EVT EltVT = VT.getVectorElementType();
4867 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004868 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004869 }
Eric Christopherfd179292009-08-27 18:07:15 +00004870
Evan Cheng9eca5e82006-10-25 21:49:50 +00004871 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004872 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4873 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004874 V1IsSplat = isSplatVector(V1.getNode());
4875 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004876
Chris Lattner8a594482007-11-25 00:24:49 +00004877 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004878 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004879 Op = CommuteVectorShuffle(SVOp, DAG);
4880 SVOp = cast<ShuffleVectorSDNode>(Op);
4881 V1 = SVOp->getOperand(0);
4882 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004883 std::swap(V1IsSplat, V2IsSplat);
4884 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004885 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004886 }
4887
Nate Begeman9008ca62009-04-27 18:41:29 +00004888 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4889 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004890 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004891 return V1;
4892 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4893 // the instruction selector will not match, so get a canonical MOVL with
4894 // swapped operands to undo the commute.
4895 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004896 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004897
Nate Begeman9008ca62009-04-27 18:41:29 +00004898 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4899 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4900 X86::isUNPCKLMask(SVOp) ||
4901 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004902 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004903
Evan Cheng9bbbb982006-10-25 20:48:19 +00004904 if (V2IsSplat) {
4905 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004906 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004907 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004908 SDValue NewMask = NormalizeMask(SVOp, DAG);
4909 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4910 if (NSVOp != SVOp) {
4911 if (X86::isUNPCKLMask(NSVOp, true)) {
4912 return NewMask;
4913 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4914 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004915 }
4916 }
4917 }
4918
Evan Cheng9eca5e82006-10-25 21:49:50 +00004919 if (Commuted) {
4920 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 // FIXME: this seems wrong.
4922 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4923 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4924 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4925 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4926 X86::isUNPCKLMask(NewSVOp) ||
4927 X86::isUNPCKHMask(NewSVOp))
4928 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004929 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004930
Nate Begemanb9a47b82009-02-23 08:49:38 +00004931 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004932
4933 // Normalize the node to match x86 shuffle ops if needed
4934 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4935 return CommuteVectorShuffle(SVOp, DAG);
4936
4937 // Check for legal shuffle and return?
4938 SmallVector<int, 16> PermMask;
4939 SVOp->getMask(PermMask);
4940 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004941 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004942
Evan Cheng14b32e12007-12-11 01:46:18 +00004943 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004944 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004945 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004946 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004947 return NewOp;
4948 }
4949
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004952 if (NewOp.getNode())
4953 return NewOp;
4954 }
Eric Christopherfd179292009-08-27 18:07:15 +00004955
Evan Chengace3c172008-07-22 21:13:36 +00004956 // Handle all 4 wide cases with a number of shuffles except for MMX.
4957 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004958 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004959
Dan Gohman475871a2008-07-27 21:46:04 +00004960 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004961}
4962
Dan Gohman475871a2008-07-27 21:46:04 +00004963SDValue
4964X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004965 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004966 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004967 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004968 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004970 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004972 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004973 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004974 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004975 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4976 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4977 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4979 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004980 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004981 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004982 Op.getOperand(0)),
4983 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004985 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004987 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004988 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004990 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4991 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004992 // result has a single use which is a store or a bitcast to i32. And in
4993 // the case of a store, it's not worth it if the index is a constant 0,
4994 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004995 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004996 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004997 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004998 if ((User->getOpcode() != ISD::STORE ||
4999 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5000 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005001 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005003 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005004 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5005 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005006 Op.getOperand(0)),
5007 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005008 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5009 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005010 // ExtractPS works with constant index.
5011 if (isa<ConstantSDNode>(Op.getOperand(1)))
5012 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005013 }
Dan Gohman475871a2008-07-27 21:46:04 +00005014 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005015}
5016
5017
Dan Gohman475871a2008-07-27 21:46:04 +00005018SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005019X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5020 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005021 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005022 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023
Evan Cheng62a3f152008-03-24 21:52:23 +00005024 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005025 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005026 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005027 return Res;
5028 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005029
Owen Andersone50ed302009-08-10 22:56:29 +00005030 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005031 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005032 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005033 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005034 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005035 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005036 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005037 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5038 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005039 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005040 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005041 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005042 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005043 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005044 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005045 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005046 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005048 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005049 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005050 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051 if (Idx == 0)
5052 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005053
Evan Cheng0db9fe62006-04-25 20:13:52 +00005054 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005055 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005056 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005057 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005058 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005059 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005060 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005061 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005062 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5063 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5064 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005065 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 if (Idx == 0)
5067 return Op;
5068
5069 // UNPCKHPD the element to the lowest double word, then movsd.
5070 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5071 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005072 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005073 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005074 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005076 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005077 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078 }
5079
Dan Gohman475871a2008-07-27 21:46:04 +00005080 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081}
5082
Dan Gohman475871a2008-07-27 21:46:04 +00005083SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005084X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5085 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005086 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005087 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005088 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005089
Dan Gohman475871a2008-07-27 21:46:04 +00005090 SDValue N0 = Op.getOperand(0);
5091 SDValue N1 = Op.getOperand(1);
5092 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005093
Dan Gohman8a55ce42009-09-23 21:02:20 +00005094 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005095 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005096 unsigned Opc;
5097 if (VT == MVT::v8i16)
5098 Opc = X86ISD::PINSRW;
5099 else if (VT == MVT::v4i16)
5100 Opc = X86ISD::MMX_PINSRW;
5101 else if (VT == MVT::v16i8)
5102 Opc = X86ISD::PINSRB;
5103 else
5104 Opc = X86ISD::PINSRB;
5105
Nate Begeman14d12ca2008-02-11 04:19:36 +00005106 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5107 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005108 if (N1.getValueType() != MVT::i32)
5109 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5110 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005111 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005112 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005113 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005114 // Bits [7:6] of the constant are the source select. This will always be
5115 // zero here. The DAG Combiner may combine an extract_elt index into these
5116 // bits. For example (insert (extract, 3), 2) could be matched by putting
5117 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005118 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005119 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005120 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005121 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005122 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005123 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005125 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005126 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005127 // PINSR* works with constant index.
5128 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005129 }
Dan Gohman475871a2008-07-27 21:46:04 +00005130 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005131}
5132
Dan Gohman475871a2008-07-27 21:46:04 +00005133SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005134X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005135 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005136 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005137
5138 if (Subtarget->hasSSE41())
5139 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5140
Dan Gohman8a55ce42009-09-23 21:02:20 +00005141 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005142 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005143
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005144 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005145 SDValue N0 = Op.getOperand(0);
5146 SDValue N1 = Op.getOperand(1);
5147 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005148
Dan Gohman8a55ce42009-09-23 21:02:20 +00005149 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005150 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5151 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 if (N1.getValueType() != MVT::i32)
5153 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5154 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005155 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005156 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5157 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005158 }
Dan Gohman475871a2008-07-27 21:46:04 +00005159 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160}
5161
Dan Gohman475871a2008-07-27 21:46:04 +00005162SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005163X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005164 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005165
5166 if (Op.getValueType() == MVT::v1i64 &&
5167 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005168 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005169
Owen Anderson825b72b2009-08-11 20:47:22 +00005170 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5171 EVT VT = MVT::v2i32;
5172 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005173 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 case MVT::v16i8:
5175 case MVT::v8i16:
5176 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005177 break;
5178 }
Dale Johannesenace16102009-02-03 19:33:06 +00005179 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5180 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181}
5182
Bill Wendling056292f2008-09-16 21:48:12 +00005183// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5184// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5185// one of the above mentioned nodes. It has to be wrapped because otherwise
5186// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5187// be used to form addressing mode. These wrapped nodes will be selected
5188// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005189SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005190X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Chris Lattner41621a22009-06-26 19:22:52 +00005193 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5194 // global base reg.
5195 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005196 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005197 CodeModel::Model M = getTargetMachine().getCodeModel();
5198
Chris Lattner4f066492009-07-11 20:29:19 +00005199 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005200 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005201 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005202 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005203 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005204 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005205 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005206
Evan Cheng1606e8e2009-03-13 07:51:59 +00005207 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005208 CP->getAlignment(),
5209 CP->getOffset(), OpFlag);
5210 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005211 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005212 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005213 if (OpFlag) {
5214 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005215 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005216 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005217 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005218 }
5219
5220 return Result;
5221}
5222
Dan Gohmand858e902010-04-17 15:26:15 +00005223SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005224 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005225
Chris Lattner18c59872009-06-27 04:16:01 +00005226 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5227 // global base reg.
5228 unsigned char OpFlag = 0;
5229 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005230 CodeModel::Model M = getTargetMachine().getCodeModel();
5231
Chris Lattner4f066492009-07-11 20:29:19 +00005232 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005233 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005234 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005235 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005236 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005237 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005238 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005239
Chris Lattner18c59872009-06-27 04:16:01 +00005240 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5241 OpFlag);
5242 DebugLoc DL = JT->getDebugLoc();
5243 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005244
Chris Lattner18c59872009-06-27 04:16:01 +00005245 // With PIC, the address is actually $g + Offset.
5246 if (OpFlag) {
5247 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5248 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005249 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005250 Result);
5251 }
Eric Christopherfd179292009-08-27 18:07:15 +00005252
Chris Lattner18c59872009-06-27 04:16:01 +00005253 return Result;
5254}
5255
5256SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005257X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005258 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005259
Chris Lattner18c59872009-06-27 04:16:01 +00005260 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5261 // global base reg.
5262 unsigned char OpFlag = 0;
5263 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005264 CodeModel::Model M = getTargetMachine().getCodeModel();
5265
Chris Lattner4f066492009-07-11 20:29:19 +00005266 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005267 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005268 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005269 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005270 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005271 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005272 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005273
Chris Lattner18c59872009-06-27 04:16:01 +00005274 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005275
Chris Lattner18c59872009-06-27 04:16:01 +00005276 DebugLoc DL = Op.getDebugLoc();
5277 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005278
5279
Chris Lattner18c59872009-06-27 04:16:01 +00005280 // With PIC, the address is actually $g + Offset.
5281 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005282 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005283 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5284 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005285 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005286 Result);
5287 }
Eric Christopherfd179292009-08-27 18:07:15 +00005288
Chris Lattner18c59872009-06-27 04:16:01 +00005289 return Result;
5290}
5291
Dan Gohman475871a2008-07-27 21:46:04 +00005292SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005293X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005294 // Create the TargetBlockAddressAddress node.
5295 unsigned char OpFlags =
5296 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005297 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005298 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005299 DebugLoc dl = Op.getDebugLoc();
5300 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5301 /*isTarget=*/true, OpFlags);
5302
Dan Gohmanf705adb2009-10-30 01:28:02 +00005303 if (Subtarget->isPICStyleRIPRel() &&
5304 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005305 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5306 else
5307 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005308
Dan Gohman29cbade2009-11-20 23:18:13 +00005309 // With PIC, the address is actually $g + Offset.
5310 if (isGlobalRelativeToPICBase(OpFlags)) {
5311 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5312 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5313 Result);
5314 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005315
5316 return Result;
5317}
5318
5319SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005320X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005321 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005322 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005323 // Create the TargetGlobalAddress node, folding in the constant
5324 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005325 unsigned char OpFlags =
5326 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005327 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005328 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005329 if (OpFlags == X86II::MO_NO_FLAG &&
5330 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005331 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005332 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005333 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005334 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005335 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005336 }
Eric Christopherfd179292009-08-27 18:07:15 +00005337
Chris Lattner4f066492009-07-11 20:29:19 +00005338 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005339 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005340 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5341 else
5342 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005343
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005344 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005345 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005346 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5347 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005348 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005350
Chris Lattner36c25012009-07-10 07:34:39 +00005351 // For globals that require a load from a stub to get the address, emit the
5352 // load.
5353 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005354 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005355 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005356
Dan Gohman6520e202008-10-18 02:06:02 +00005357 // If there was a non-zero offset that we didn't fold, create an explicit
5358 // addition for it.
5359 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005360 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005361 DAG.getConstant(Offset, getPointerTy()));
5362
Evan Cheng0db9fe62006-04-25 20:13:52 +00005363 return Result;
5364}
5365
Evan Chengda43bcf2008-09-24 00:05:32 +00005366SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005367X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005368 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005369 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005370 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005371}
5372
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005373static SDValue
5374GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005375 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005376 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005377 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005378 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005379 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005380 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005381 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005382 GA->getOffset(),
5383 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005384 if (InFlag) {
5385 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005386 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005387 } else {
5388 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005389 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005390 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005391
5392 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005393 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005394
Rafael Espindola15f1b662009-04-24 12:59:40 +00005395 SDValue Flag = Chain.getValue(1);
5396 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005397}
5398
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005399// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005400static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005401LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005402 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005403 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005404 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5405 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005406 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005407 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005408 InFlag = Chain.getValue(1);
5409
Chris Lattnerb903bed2009-06-26 21:20:29 +00005410 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005411}
5412
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005413// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005414static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005415LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005416 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005417 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5418 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005419}
5420
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005421// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5422// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005423static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005424 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005425 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005426 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005427 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005428 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005429 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005430 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005432
5433 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005434 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005435
Chris Lattnerb903bed2009-06-26 21:20:29 +00005436 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005437 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5438 // initialexec.
5439 unsigned WrapperKind = X86ISD::Wrapper;
5440 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005441 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005442 } else if (is64Bit) {
5443 assert(model == TLSModel::InitialExec);
5444 OperandFlags = X86II::MO_GOTTPOFF;
5445 WrapperKind = X86ISD::WrapperRIP;
5446 } else {
5447 assert(model == TLSModel::InitialExec);
5448 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005449 }
Eric Christopherfd179292009-08-27 18:07:15 +00005450
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005451 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5452 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005453 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5454 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005455 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005456 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005457
Rafael Espindola9a580232009-02-27 13:37:18 +00005458 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005459 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005460 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005461
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005462 // The address of the thread local variable is the add of the thread
5463 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005464 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005465}
5466
Dan Gohman475871a2008-07-27 21:46:04 +00005467SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005468X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005469
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005470 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005471 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005472
Eric Christopher30ef0e52010-06-03 04:07:48 +00005473 if (Subtarget->isTargetELF()) {
5474 // TODO: implement the "local dynamic" model
5475 // TODO: implement the "initial exec"model for pic executables
5476
5477 // If GV is an alias then use the aliasee for determining
5478 // thread-localness.
5479 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5480 GV = GA->resolveAliasedGlobal(false);
5481
5482 TLSModel::Model model
5483 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5484
5485 switch (model) {
5486 case TLSModel::GeneralDynamic:
5487 case TLSModel::LocalDynamic: // not implemented
5488 if (Subtarget->is64Bit())
5489 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5490 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5491
5492 case TLSModel::InitialExec:
5493 case TLSModel::LocalExec:
5494 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5495 Subtarget->is64Bit());
5496 }
5497 } else if (Subtarget->isTargetDarwin()) {
5498 // Darwin only has one model of TLS. Lower to that.
5499 unsigned char OpFlag = 0;
5500 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5501 X86ISD::WrapperRIP : X86ISD::Wrapper;
5502
5503 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5504 // global base reg.
5505 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5506 !Subtarget->is64Bit();
5507 if (PIC32)
5508 OpFlag = X86II::MO_TLVP_PIC_BASE;
5509 else
5510 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005511 DebugLoc DL = Op.getDebugLoc();
5512 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005513 getPointerTy(),
5514 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005515 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5516
5517 // With PIC32, the address is actually $g + Offset.
5518 if (PIC32)
5519 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5520 DAG.getNode(X86ISD::GlobalBaseReg,
5521 DebugLoc(), getPointerTy()),
5522 Offset);
5523
5524 // Lowering the machine isd will make sure everything is in the right
5525 // location.
5526 SDValue Args[] = { Offset };
5527 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5528
5529 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5530 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5531 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005532
Eric Christopher30ef0e52010-06-03 04:07:48 +00005533 // And our return value (tls address) is in the standard call return value
5534 // location.
5535 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5536 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005537 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005538
5539 assert(false &&
5540 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005541
Torok Edwinc23197a2009-07-14 16:55:14 +00005542 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005543 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005544}
5545
Evan Cheng0db9fe62006-04-25 20:13:52 +00005546
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005547/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005548/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005549SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005550 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005551 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005552 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005553 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005554 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue ShOpLo = Op.getOperand(0);
5556 SDValue ShOpHi = Op.getOperand(1);
5557 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005558 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005560 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005561
Dan Gohman475871a2008-07-27 21:46:04 +00005562 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005563 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005564 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5565 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005566 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005567 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5568 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005569 }
Evan Chenge3413162006-01-09 18:33:28 +00005570
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5572 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005573 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005575
Dan Gohman475871a2008-07-27 21:46:04 +00005576 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005578 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5579 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005580
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005581 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005582 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5583 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005584 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005585 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5586 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005587 }
5588
Dan Gohman475871a2008-07-27 21:46:04 +00005589 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005590 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005591}
Evan Chenga3195e82006-01-12 22:54:21 +00005592
Dan Gohmand858e902010-04-17 15:26:15 +00005593SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5594 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005595 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005596
5597 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005599 return Op;
5600 }
5601 return SDValue();
5602 }
5603
Owen Anderson825b72b2009-08-11 20:47:22 +00005604 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005605 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005606
Eli Friedman36df4992009-05-27 00:47:34 +00005607 // These are really Legal; return the operand so the caller accepts it as
5608 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005610 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005612 Subtarget->is64Bit()) {
5613 return Op;
5614 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005615
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005616 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005617 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005618 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005619 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005620 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005621 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005622 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005623 PseudoSourceValue::getFixedStack(SSFI), 0,
5624 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005625 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5626}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005627
Owen Andersone50ed302009-08-10 22:56:29 +00005628SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005629 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005630 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005631 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005632 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005633 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005634 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005635 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005637 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005639 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005640 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005641 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005642
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005643 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005644 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005645 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005646
5647 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5648 // shouldn't be necessary except that RFP cannot be live across
5649 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005650 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005651 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005652 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005654 SDValue Ops[] = {
5655 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5656 };
5657 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005658 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005659 PseudoSourceValue::getFixedStack(SSFI), 0,
5660 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005661 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005662
Evan Cheng0db9fe62006-04-25 20:13:52 +00005663 return Result;
5664}
5665
Bill Wendling8b8a6362009-01-17 03:56:04 +00005666// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005667SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5668 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005669 // This algorithm is not obvious. Here it is in C code, more or less:
5670 /*
5671 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5672 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5673 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005674
Bill Wendling8b8a6362009-01-17 03:56:04 +00005675 // Copy ints to xmm registers.
5676 __m128i xh = _mm_cvtsi32_si128( hi );
5677 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005678
Bill Wendling8b8a6362009-01-17 03:56:04 +00005679 // Combine into low half of a single xmm register.
5680 __m128i x = _mm_unpacklo_epi32( xh, xl );
5681 __m128d d;
5682 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005683
Bill Wendling8b8a6362009-01-17 03:56:04 +00005684 // Merge in appropriate exponents to give the integer bits the right
5685 // magnitude.
5686 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005687
Bill Wendling8b8a6362009-01-17 03:56:04 +00005688 // Subtract away the biases to deal with the IEEE-754 double precision
5689 // implicit 1.
5690 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005691
Bill Wendling8b8a6362009-01-17 03:56:04 +00005692 // All conversions up to here are exact. The correctly rounded result is
5693 // calculated using the current rounding mode using the following
5694 // horizontal add.
5695 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5696 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5697 // store doesn't really need to be here (except
5698 // maybe to zero the other double)
5699 return sd;
5700 }
5701 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005702
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005703 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005704 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005705
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005706 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005707 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005708 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5709 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5710 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5711 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005712 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005713 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005714
Bill Wendling8b8a6362009-01-17 03:56:04 +00005715 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005716 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005717 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005718 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005719 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005720 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005721 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005722
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5724 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005725 Op.getOperand(0),
5726 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5728 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005729 Op.getOperand(0),
5730 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5732 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005733 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005734 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5736 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5737 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005738 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005739 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005741
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005742 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005743 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5745 DAG.getUNDEF(MVT::v2f64), ShufMask);
5746 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5747 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005748 DAG.getIntPtrConstant(0));
5749}
5750
Bill Wendling8b8a6362009-01-17 03:56:04 +00005751// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005752SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5753 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005754 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005755 // FP constant to bias correct the final result.
5756 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005757 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005758
5759 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5761 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005762 Op.getOperand(0),
5763 DAG.getIntPtrConstant(0)));
5764
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5766 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005767 DAG.getIntPtrConstant(0));
5768
5769 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5771 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005772 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 MVT::v2f64, Load)),
5774 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005775 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 MVT::v2f64, Bias)));
5777 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5778 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005779 DAG.getIntPtrConstant(0));
5780
5781 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005783
5784 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005785 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005786
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005788 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005789 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005791 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005792 }
5793
5794 // Handle final rounding.
5795 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005796}
5797
Dan Gohmand858e902010-04-17 15:26:15 +00005798SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5799 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005800 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005801 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005802
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005803 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005804 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5805 // the optimization here.
5806 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005807 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005808
Owen Andersone50ed302009-08-10 22:56:29 +00005809 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005810 EVT DstVT = Op.getValueType();
5811 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005812 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005813 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005814 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005815
5816 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005818 if (SrcVT == MVT::i32) {
5819 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5820 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5821 getPointerTy(), StackSlot, WordOff);
5822 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5823 StackSlot, NULL, 0, false, false, 0);
5824 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5825 OffsetSlot, NULL, 0, false, false, 0);
5826 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5827 return Fild;
5828 }
5829
5830 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5831 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005832 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005833 // For i64 source, we need to add the appropriate power of 2 if the input
5834 // was negative. This is the same as the optimization in
5835 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5836 // we must be careful to do the computation in x87 extended precision, not
5837 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5838 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5839 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5840 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5841
5842 APInt FF(32, 0x5F800000ULL);
5843
5844 // Check whether the sign bit is set.
5845 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5846 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5847 ISD::SETLT);
5848
5849 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5850 SDValue FudgePtr = DAG.getConstantPool(
5851 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5852 getPointerTy());
5853
5854 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5855 SDValue Zero = DAG.getIntPtrConstant(0);
5856 SDValue Four = DAG.getIntPtrConstant(4);
5857 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5858 Zero, Four);
5859 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5860
5861 // Load the value out, extending it from f32 to f80.
5862 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005863 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005864 FudgePtr, PseudoSourceValue::getConstantPool(),
5865 0, MVT::f32, false, false, 4);
5866 // Extend everything to 80 bits to force it to be done on x87.
5867 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5868 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005869}
5870
Dan Gohman475871a2008-07-27 21:46:04 +00005871std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005872FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005873 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005874
Owen Andersone50ed302009-08-10 22:56:29 +00005875 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005876
5877 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5879 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005880 }
5881
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5883 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005884 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005885
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005886 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005888 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005889 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005890 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005892 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005893 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005894
Evan Cheng87c89352007-10-15 20:11:21 +00005895 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5896 // stack slot.
5897 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005898 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005899 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005900 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005901
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005904 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5906 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5907 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005909
Dan Gohman475871a2008-07-27 21:46:04 +00005910 SDValue Chain = DAG.getEntryNode();
5911 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005912 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005914 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005915 PseudoSourceValue::getFixedStack(SSFI), 0,
5916 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005917 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005918 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005919 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5920 };
Dale Johannesenace16102009-02-03 19:33:06 +00005921 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005923 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5925 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005926
Evan Cheng0db9fe62006-04-25 20:13:52 +00005927 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005928 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005930
Chris Lattner27a6c732007-11-24 07:07:01 +00005931 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005932}
5933
Dan Gohmand858e902010-04-17 15:26:15 +00005934SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5935 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005936 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005937 if (Op.getValueType() == MVT::v2i32 &&
5938 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005939 return Op;
5940 }
5941 return SDValue();
5942 }
5943
Eli Friedman948e95a2009-05-23 09:59:16 +00005944 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005945 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005946 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5947 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005948
Chris Lattner27a6c732007-11-24 07:07:01 +00005949 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005950 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005951 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005952}
5953
Dan Gohmand858e902010-04-17 15:26:15 +00005954SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5955 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005956 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5957 SDValue FIST = Vals.first, StackSlot = Vals.second;
5958 assert(FIST.getNode() && "Unexpected failure");
5959
5960 // Load the result.
5961 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005962 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005963}
5964
Dan Gohmand858e902010-04-17 15:26:15 +00005965SDValue X86TargetLowering::LowerFABS(SDValue Op,
5966 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005967 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005968 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005969 EVT VT = Op.getValueType();
5970 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005971 if (VT.isVector())
5972 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005973 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005974 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005975 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005976 CV.push_back(C);
5977 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005978 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005979 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005980 CV.push_back(C);
5981 CV.push_back(C);
5982 CV.push_back(C);
5983 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005984 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005985 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005986 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005987 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005988 PseudoSourceValue::getConstantPool(), 0,
5989 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005990 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005991}
5992
Dan Gohmand858e902010-04-17 15:26:15 +00005993SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005994 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005995 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005996 EVT VT = Op.getValueType();
5997 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005998 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005999 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006000 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006001 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006002 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006003 CV.push_back(C);
6004 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006006 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006007 CV.push_back(C);
6008 CV.push_back(C);
6009 CV.push_back(C);
6010 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006011 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006012 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006013 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006014 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006015 PseudoSourceValue::getConstantPool(), 0,
6016 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006017 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006018 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6020 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006021 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006022 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006023 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006024 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006025 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006026}
6027
Dan Gohmand858e902010-04-17 15:26:15 +00006028SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006029 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006030 SDValue Op0 = Op.getOperand(0);
6031 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006032 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006033 EVT VT = Op.getValueType();
6034 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006035
6036 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006037 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006038 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006039 SrcVT = VT;
6040 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006041 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006042 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006043 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006044 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006045 }
6046
6047 // At this point the operands and the result should have the same
6048 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006049
Evan Cheng68c47cb2007-01-05 07:55:56 +00006050 // First get the sign bit of second operand.
6051 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006052 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006053 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6054 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006055 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006056 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6057 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6058 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6059 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006060 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006061 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006062 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006063 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006064 PseudoSourceValue::getConstantPool(), 0,
6065 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006066 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006067
6068 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006069 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006070 // Op0 is MVT::f32, Op1 is MVT::f64.
6071 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6072 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6073 DAG.getConstant(32, MVT::i32));
6074 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6075 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006076 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006077 }
6078
Evan Cheng73d6cf12007-01-05 21:37:56 +00006079 // Clear first operand sign bit.
6080 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006081 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006082 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6083 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006084 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006085 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6086 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6087 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6088 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006089 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006090 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006091 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006092 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006093 PseudoSourceValue::getConstantPool(), 0,
6094 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006095 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006096
6097 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006098 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006099}
6100
Dan Gohman076aee32009-03-04 19:44:21 +00006101/// Emit nodes that will be selected as "test Op0,Op0", or something
6102/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006103SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006104 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006105 DebugLoc dl = Op.getDebugLoc();
6106
Dan Gohman31125812009-03-07 01:58:32 +00006107 // CF and OF aren't always set the way we want. Determine which
6108 // of these we need.
6109 bool NeedCF = false;
6110 bool NeedOF = false;
6111 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006112 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006113 case X86::COND_A: case X86::COND_AE:
6114 case X86::COND_B: case X86::COND_BE:
6115 NeedCF = true;
6116 break;
6117 case X86::COND_G: case X86::COND_GE:
6118 case X86::COND_L: case X86::COND_LE:
6119 case X86::COND_O: case X86::COND_NO:
6120 NeedOF = true;
6121 break;
Dan Gohman31125812009-03-07 01:58:32 +00006122 }
6123
Dan Gohman076aee32009-03-04 19:44:21 +00006124 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006125 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6126 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006127 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6128 // Emit a CMP with 0, which is the TEST pattern.
6129 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6130 DAG.getConstant(0, Op.getValueType()));
6131
6132 unsigned Opcode = 0;
6133 unsigned NumOperands = 0;
6134 switch (Op.getNode()->getOpcode()) {
6135 case ISD::ADD:
6136 // Due to an isel shortcoming, be conservative if this add is likely to be
6137 // selected as part of a load-modify-store instruction. When the root node
6138 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6139 // uses of other nodes in the match, such as the ADD in this case. This
6140 // leads to the ADD being left around and reselected, with the result being
6141 // two adds in the output. Alas, even if none our users are stores, that
6142 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6143 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6144 // climbing the DAG back to the root, and it doesn't seem to be worth the
6145 // effort.
6146 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006147 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006148 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6149 goto default_case;
6150
6151 if (ConstantSDNode *C =
6152 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6153 // An add of one will be selected as an INC.
6154 if (C->getAPIntValue() == 1) {
6155 Opcode = X86ISD::INC;
6156 NumOperands = 1;
6157 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006158 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006159
6160 // An add of negative one (subtract of one) will be selected as a DEC.
6161 if (C->getAPIntValue().isAllOnesValue()) {
6162 Opcode = X86ISD::DEC;
6163 NumOperands = 1;
6164 break;
6165 }
Dan Gohman076aee32009-03-04 19:44:21 +00006166 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006167
6168 // Otherwise use a regular EFLAGS-setting add.
6169 Opcode = X86ISD::ADD;
6170 NumOperands = 2;
6171 break;
6172 case ISD::AND: {
6173 // If the primary and result isn't used, don't bother using X86ISD::AND,
6174 // because a TEST instruction will be better.
6175 bool NonFlagUse = false;
6176 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6177 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6178 SDNode *User = *UI;
6179 unsigned UOpNo = UI.getOperandNo();
6180 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6181 // Look pass truncate.
6182 UOpNo = User->use_begin().getOperandNo();
6183 User = *User->use_begin();
6184 }
6185
6186 if (User->getOpcode() != ISD::BRCOND &&
6187 User->getOpcode() != ISD::SETCC &&
6188 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6189 NonFlagUse = true;
6190 break;
6191 }
Dan Gohman076aee32009-03-04 19:44:21 +00006192 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006193
6194 if (!NonFlagUse)
6195 break;
6196 }
6197 // FALL THROUGH
6198 case ISD::SUB:
6199 case ISD::OR:
6200 case ISD::XOR:
6201 // Due to the ISEL shortcoming noted above, be conservative if this op is
6202 // likely to be selected as part of a load-modify-store instruction.
6203 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6204 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6205 if (UI->getOpcode() == ISD::STORE)
6206 goto default_case;
6207
6208 // Otherwise use a regular EFLAGS-setting instruction.
6209 switch (Op.getNode()->getOpcode()) {
6210 default: llvm_unreachable("unexpected operator!");
6211 case ISD::SUB: Opcode = X86ISD::SUB; break;
6212 case ISD::OR: Opcode = X86ISD::OR; break;
6213 case ISD::XOR: Opcode = X86ISD::XOR; break;
6214 case ISD::AND: Opcode = X86ISD::AND; break;
6215 }
6216
6217 NumOperands = 2;
6218 break;
6219 case X86ISD::ADD:
6220 case X86ISD::SUB:
6221 case X86ISD::INC:
6222 case X86ISD::DEC:
6223 case X86ISD::OR:
6224 case X86ISD::XOR:
6225 case X86ISD::AND:
6226 return SDValue(Op.getNode(), 1);
6227 default:
6228 default_case:
6229 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006230 }
6231
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006232 if (Opcode == 0)
6233 // Emit a CMP with 0, which is the TEST pattern.
6234 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6235 DAG.getConstant(0, Op.getValueType()));
6236
6237 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6238 SmallVector<SDValue, 4> Ops;
6239 for (unsigned i = 0; i != NumOperands; ++i)
6240 Ops.push_back(Op.getOperand(i));
6241
6242 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6243 DAG.ReplaceAllUsesWith(Op, New);
6244 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006245}
6246
6247/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6248/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006249SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006250 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006251 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6252 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006253 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006254
6255 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006256 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006257}
6258
Evan Chengd40d03e2010-01-06 19:38:29 +00006259/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6260/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006261SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6262 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006263 SDValue Op0 = And.getOperand(0);
6264 SDValue Op1 = And.getOperand(1);
6265 if (Op0.getOpcode() == ISD::TRUNCATE)
6266 Op0 = Op0.getOperand(0);
6267 if (Op1.getOpcode() == ISD::TRUNCATE)
6268 Op1 = Op1.getOperand(0);
6269
Evan Chengd40d03e2010-01-06 19:38:29 +00006270 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006271 if (Op1.getOpcode() == ISD::SHL)
6272 std::swap(Op0, Op1);
6273 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006274 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6275 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006276 // If we looked past a truncate, check that it's only truncating away
6277 // known zeros.
6278 unsigned BitWidth = Op0.getValueSizeInBits();
6279 unsigned AndBitWidth = And.getValueSizeInBits();
6280 if (BitWidth > AndBitWidth) {
6281 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6282 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6283 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6284 return SDValue();
6285 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006286 LHS = Op1;
6287 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006288 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006289 } else if (Op1.getOpcode() == ISD::Constant) {
6290 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6291 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006292 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6293 LHS = AndLHS.getOperand(0);
6294 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006295 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006296 }
Evan Cheng0488db92007-09-25 01:57:46 +00006297
Evan Chengd40d03e2010-01-06 19:38:29 +00006298 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006299 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006300 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006301 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006302 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006303 // Also promote i16 to i32 for performance / code size reason.
6304 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006305 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006306 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006307
Evan Chengd40d03e2010-01-06 19:38:29 +00006308 // If the operand types disagree, extend the shift amount to match. Since
6309 // BT ignores high bits (like shifts) we can use anyextend.
6310 if (LHS.getValueType() != RHS.getValueType())
6311 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006312
Evan Chengd40d03e2010-01-06 19:38:29 +00006313 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6314 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6315 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6316 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006317 }
6318
Evan Cheng54de3ea2010-01-05 06:52:31 +00006319 return SDValue();
6320}
6321
Dan Gohmand858e902010-04-17 15:26:15 +00006322SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006323 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6324 SDValue Op0 = Op.getOperand(0);
6325 SDValue Op1 = Op.getOperand(1);
6326 DebugLoc dl = Op.getDebugLoc();
6327 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6328
6329 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006330 // Lower (X & (1 << N)) == 0 to BT(X, N).
6331 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6332 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6333 if (Op0.getOpcode() == ISD::AND &&
6334 Op0.hasOneUse() &&
6335 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006336 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006337 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6338 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6339 if (NewSetCC.getNode())
6340 return NewSetCC;
6341 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006342
Evan Cheng2c755ba2010-02-27 07:36:59 +00006343 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6344 if (Op0.getOpcode() == X86ISD::SETCC &&
6345 Op1.getOpcode() == ISD::Constant &&
6346 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6347 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6348 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6349 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6350 bool Invert = (CC == ISD::SETNE) ^
6351 cast<ConstantSDNode>(Op1)->isNullValue();
6352 if (Invert)
6353 CCode = X86::GetOppositeBranchCondition(CCode);
6354 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6355 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6356 }
6357
Evan Chenge5b51ac2010-04-17 06:13:15 +00006358 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006359 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006360 if (X86CC == X86::COND_INVALID)
6361 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006362
Evan Cheng552f09a2010-04-26 19:06:11 +00006363 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006364
6365 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006366 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006367 return DAG.getNode(ISD::AND, dl, MVT::i8,
6368 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6369 DAG.getConstant(X86CC, MVT::i8), Cond),
6370 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006371
Owen Anderson825b72b2009-08-11 20:47:22 +00006372 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6373 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006374}
6375
Dan Gohmand858e902010-04-17 15:26:15 +00006376SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006377 SDValue Cond;
6378 SDValue Op0 = Op.getOperand(0);
6379 SDValue Op1 = Op.getOperand(1);
6380 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006381 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006382 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6383 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006384 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006385
6386 if (isFP) {
6387 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006388 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006389 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6390 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006391 bool Swap = false;
6392
6393 switch (SetCCOpcode) {
6394 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006395 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006396 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006397 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006398 case ISD::SETGT: Swap = true; // Fallthrough
6399 case ISD::SETLT:
6400 case ISD::SETOLT: SSECC = 1; break;
6401 case ISD::SETOGE:
6402 case ISD::SETGE: Swap = true; // Fallthrough
6403 case ISD::SETLE:
6404 case ISD::SETOLE: SSECC = 2; break;
6405 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006406 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006407 case ISD::SETNE: SSECC = 4; break;
6408 case ISD::SETULE: Swap = true;
6409 case ISD::SETUGE: SSECC = 5; break;
6410 case ISD::SETULT: Swap = true;
6411 case ISD::SETUGT: SSECC = 6; break;
6412 case ISD::SETO: SSECC = 7; break;
6413 }
6414 if (Swap)
6415 std::swap(Op0, Op1);
6416
Nate Begemanfb8ead02008-07-25 19:05:58 +00006417 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006418 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006419 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006420 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6422 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006423 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006424 }
6425 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006426 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6428 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006429 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006430 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006431 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006432 }
6433 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006434 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006436
Nate Begeman30a0de92008-07-17 16:51:19 +00006437 // We are handling one of the integer comparisons here. Since SSE only has
6438 // GT and EQ comparisons for integer, swapping operands and multiple
6439 // operations may be required for some comparisons.
6440 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6441 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006442
Owen Anderson825b72b2009-08-11 20:47:22 +00006443 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006444 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006445 case MVT::v8i8:
6446 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6447 case MVT::v4i16:
6448 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6449 case MVT::v2i32:
6450 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6451 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006452 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006453
Nate Begeman30a0de92008-07-17 16:51:19 +00006454 switch (SetCCOpcode) {
6455 default: break;
6456 case ISD::SETNE: Invert = true;
6457 case ISD::SETEQ: Opc = EQOpc; break;
6458 case ISD::SETLT: Swap = true;
6459 case ISD::SETGT: Opc = GTOpc; break;
6460 case ISD::SETGE: Swap = true;
6461 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6462 case ISD::SETULT: Swap = true;
6463 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6464 case ISD::SETUGE: Swap = true;
6465 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6466 }
6467 if (Swap)
6468 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006469
Nate Begeman30a0de92008-07-17 16:51:19 +00006470 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6471 // bits of the inputs before performing those operations.
6472 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006473 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006474 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6475 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006476 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006477 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6478 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006479 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6480 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006481 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006482
Dale Johannesenace16102009-02-03 19:33:06 +00006483 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006484
6485 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006486 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006487 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006488
Nate Begeman30a0de92008-07-17 16:51:19 +00006489 return Result;
6490}
Evan Cheng0488db92007-09-25 01:57:46 +00006491
Evan Cheng370e5342008-12-03 08:38:43 +00006492// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006493static bool isX86LogicalCmp(SDValue Op) {
6494 unsigned Opc = Op.getNode()->getOpcode();
6495 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6496 return true;
6497 if (Op.getResNo() == 1 &&
6498 (Opc == X86ISD::ADD ||
6499 Opc == X86ISD::SUB ||
6500 Opc == X86ISD::SMUL ||
6501 Opc == X86ISD::UMUL ||
6502 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006503 Opc == X86ISD::DEC ||
6504 Opc == X86ISD::OR ||
6505 Opc == X86ISD::XOR ||
6506 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006507 return true;
6508
6509 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006510}
6511
Dan Gohmand858e902010-04-17 15:26:15 +00006512SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006513 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006514 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006515 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006516 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006517
Dan Gohman1a492952009-10-20 16:22:37 +00006518 if (Cond.getOpcode() == ISD::SETCC) {
6519 SDValue NewCond = LowerSETCC(Cond, DAG);
6520 if (NewCond.getNode())
6521 Cond = NewCond;
6522 }
Evan Cheng734503b2006-09-11 02:19:56 +00006523
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006524 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6525 SDValue Op1 = Op.getOperand(1);
6526 SDValue Op2 = Op.getOperand(2);
6527 if (Cond.getOpcode() == X86ISD::SETCC &&
6528 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6529 SDValue Cmp = Cond.getOperand(1);
6530 if (Cmp.getOpcode() == X86ISD::CMP) {
6531 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6532 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6533 ConstantSDNode *RHSC =
6534 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6535 if (N1C && N1C->isAllOnesValue() &&
6536 N2C && N2C->isNullValue() &&
6537 RHSC && RHSC->isNullValue()) {
6538 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006539 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006540 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6541 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6542 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6543 }
6544 }
6545 }
6546
Evan Chengad9c0a32009-12-15 00:53:42 +00006547 // Look pass (and (setcc_carry (cmp ...)), 1).
6548 if (Cond.getOpcode() == ISD::AND &&
6549 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6550 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6551 if (C && C->getAPIntValue() == 1)
6552 Cond = Cond.getOperand(0);
6553 }
6554
Evan Cheng3f41d662007-10-08 22:16:29 +00006555 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6556 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006557 if (Cond.getOpcode() == X86ISD::SETCC ||
6558 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006559 CC = Cond.getOperand(0);
6560
Dan Gohman475871a2008-07-27 21:46:04 +00006561 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006562 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006563 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006564
Evan Cheng3f41d662007-10-08 22:16:29 +00006565 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006566 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006567 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006568 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006569
Chris Lattnerd1980a52009-03-12 06:52:53 +00006570 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6571 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006572 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006573 addTest = false;
6574 }
6575 }
6576
6577 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006578 // Look pass the truncate.
6579 if (Cond.getOpcode() == ISD::TRUNCATE)
6580 Cond = Cond.getOperand(0);
6581
6582 // We know the result of AND is compared against zero. Try to match
6583 // it to BT.
6584 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6585 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6586 if (NewSetCC.getNode()) {
6587 CC = NewSetCC.getOperand(0);
6588 Cond = NewSetCC.getOperand(1);
6589 addTest = false;
6590 }
6591 }
6592 }
6593
6594 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006596 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006597 }
6598
Evan Cheng0488db92007-09-25 01:57:46 +00006599 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6600 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006601 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6602 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006603 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006604}
6605
Evan Cheng370e5342008-12-03 08:38:43 +00006606// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6607// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6608// from the AND / OR.
6609static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6610 Opc = Op.getOpcode();
6611 if (Opc != ISD::OR && Opc != ISD::AND)
6612 return false;
6613 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6614 Op.getOperand(0).hasOneUse() &&
6615 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6616 Op.getOperand(1).hasOneUse());
6617}
6618
Evan Cheng961d6d42009-02-02 08:19:07 +00006619// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6620// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006621static bool isXor1OfSetCC(SDValue Op) {
6622 if (Op.getOpcode() != ISD::XOR)
6623 return false;
6624 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6625 if (N1C && N1C->getAPIntValue() == 1) {
6626 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6627 Op.getOperand(0).hasOneUse();
6628 }
6629 return false;
6630}
6631
Dan Gohmand858e902010-04-17 15:26:15 +00006632SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006633 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006634 SDValue Chain = Op.getOperand(0);
6635 SDValue Cond = Op.getOperand(1);
6636 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006637 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006638 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006639
Dan Gohman1a492952009-10-20 16:22:37 +00006640 if (Cond.getOpcode() == ISD::SETCC) {
6641 SDValue NewCond = LowerSETCC(Cond, DAG);
6642 if (NewCond.getNode())
6643 Cond = NewCond;
6644 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006645#if 0
6646 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006647 else if (Cond.getOpcode() == X86ISD::ADD ||
6648 Cond.getOpcode() == X86ISD::SUB ||
6649 Cond.getOpcode() == X86ISD::SMUL ||
6650 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006651 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006652#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006653
Evan Chengad9c0a32009-12-15 00:53:42 +00006654 // Look pass (and (setcc_carry (cmp ...)), 1).
6655 if (Cond.getOpcode() == ISD::AND &&
6656 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6657 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6658 if (C && C->getAPIntValue() == 1)
6659 Cond = Cond.getOperand(0);
6660 }
6661
Evan Cheng3f41d662007-10-08 22:16:29 +00006662 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6663 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006664 if (Cond.getOpcode() == X86ISD::SETCC ||
6665 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006666 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006667
Dan Gohman475871a2008-07-27 21:46:04 +00006668 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006669 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006670 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006671 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006672 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006673 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006674 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006675 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006676 default: break;
6677 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006678 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006679 // These can only come from an arithmetic instruction with overflow,
6680 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006681 Cond = Cond.getNode()->getOperand(1);
6682 addTest = false;
6683 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006684 }
Evan Cheng0488db92007-09-25 01:57:46 +00006685 }
Evan Cheng370e5342008-12-03 08:38:43 +00006686 } else {
6687 unsigned CondOpc;
6688 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6689 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006690 if (CondOpc == ISD::OR) {
6691 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6692 // two branches instead of an explicit OR instruction with a
6693 // separate test.
6694 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006695 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006696 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006697 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006698 Chain, Dest, CC, Cmp);
6699 CC = Cond.getOperand(1).getOperand(0);
6700 Cond = Cmp;
6701 addTest = false;
6702 }
6703 } else { // ISD::AND
6704 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6705 // two branches instead of an explicit AND instruction with a
6706 // separate test. However, we only do this if this block doesn't
6707 // have a fall-through edge, because this requires an explicit
6708 // jmp when the condition is false.
6709 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006710 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006711 Op.getNode()->hasOneUse()) {
6712 X86::CondCode CCode =
6713 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6714 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006715 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006716 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006717 // Look for an unconditional branch following this conditional branch.
6718 // We need this because we need to reverse the successors in order
6719 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006720 if (User->getOpcode() == ISD::BR) {
6721 SDValue FalseBB = User->getOperand(1);
6722 SDNode *NewBR =
6723 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006724 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006725 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006726 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006727
Dale Johannesene4d209d2009-02-03 20:21:25 +00006728 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006729 Chain, Dest, CC, Cmp);
6730 X86::CondCode CCode =
6731 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6732 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006733 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006734 Cond = Cmp;
6735 addTest = false;
6736 }
6737 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006738 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006739 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6740 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6741 // It should be transformed during dag combiner except when the condition
6742 // is set by a arithmetics with overflow node.
6743 X86::CondCode CCode =
6744 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6745 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006747 Cond = Cond.getOperand(0).getOperand(1);
6748 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006749 }
Evan Cheng0488db92007-09-25 01:57:46 +00006750 }
6751
6752 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006753 // Look pass the truncate.
6754 if (Cond.getOpcode() == ISD::TRUNCATE)
6755 Cond = Cond.getOperand(0);
6756
6757 // We know the result of AND is compared against zero. Try to match
6758 // it to BT.
6759 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6760 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6761 if (NewSetCC.getNode()) {
6762 CC = NewSetCC.getOperand(0);
6763 Cond = NewSetCC.getOperand(1);
6764 addTest = false;
6765 }
6766 }
6767 }
6768
6769 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006770 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006771 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006772 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006773 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006774 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006775}
6776
Anton Korobeynikove060b532007-04-17 19:34:00 +00006777
6778// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6779// Calls to _alloca is needed to probe the stack when allocating more than 4k
6780// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6781// that the guard pages used by the OS virtual memory manager are allocated in
6782// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006783SDValue
6784X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006785 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006786 assert(Subtarget->isTargetCygMing() &&
6787 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006788 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006789
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006790 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006791 SDValue Chain = Op.getOperand(0);
6792 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006793 // FIXME: Ensure alignment here
6794
Dan Gohman475871a2008-07-27 21:46:04 +00006795 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006796
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006798
Dale Johannesendd64c412009-02-04 00:33:20 +00006799 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006800 Flag = Chain.getValue(1);
6801
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006802 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006803
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006804 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6805 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006806
Dale Johannesendd64c412009-02-04 00:33:20 +00006807 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006808
Dan Gohman475871a2008-07-27 21:46:04 +00006809 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006810 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006811}
6812
Dan Gohmand858e902010-04-17 15:26:15 +00006813SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006814 MachineFunction &MF = DAG.getMachineFunction();
6815 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6816
Dan Gohman69de1932008-02-06 22:27:42 +00006817 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006818 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006819
Evan Cheng25ab6902006-09-08 06:48:29 +00006820 if (!Subtarget->is64Bit()) {
6821 // vastart just stores the address of the VarArgsFrameIndex slot into the
6822 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006823 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6824 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006825 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6826 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006827 }
6828
6829 // __va_list_tag:
6830 // gp_offset (0 - 6 * 8)
6831 // fp_offset (48 - 48 + 8 * 16)
6832 // overflow_arg_area (point to parameters coming in memory).
6833 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006834 SmallVector<SDValue, 8> MemOps;
6835 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006836 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006837 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006838 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6839 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006840 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006841 MemOps.push_back(Store);
6842
6843 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006844 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006845 FIN, DAG.getIntPtrConstant(4));
6846 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006847 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6848 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006849 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006850 MemOps.push_back(Store);
6851
6852 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006853 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006854 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006855 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6856 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006857 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006858 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006859 MemOps.push_back(Store);
6860
6861 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006862 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006863 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006864 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6865 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006866 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006867 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006868 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006869 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006870 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871}
6872
Dan Gohmand858e902010-04-17 15:26:15 +00006873SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006874 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6875 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006876
Chris Lattner75361b62010-04-07 22:58:41 +00006877 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006878 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006879}
6880
Dan Gohmand858e902010-04-17 15:26:15 +00006881SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006882 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006883 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006884 SDValue Chain = Op.getOperand(0);
6885 SDValue DstPtr = Op.getOperand(1);
6886 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006887 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6888 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006889 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006890
Dale Johannesendd64c412009-02-04 00:33:20 +00006891 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006892 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6893 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006894}
6895
Dan Gohman475871a2008-07-27 21:46:04 +00006896SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006897X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006898 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006899 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006901 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006902 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006903 case Intrinsic::x86_sse_comieq_ss:
6904 case Intrinsic::x86_sse_comilt_ss:
6905 case Intrinsic::x86_sse_comile_ss:
6906 case Intrinsic::x86_sse_comigt_ss:
6907 case Intrinsic::x86_sse_comige_ss:
6908 case Intrinsic::x86_sse_comineq_ss:
6909 case Intrinsic::x86_sse_ucomieq_ss:
6910 case Intrinsic::x86_sse_ucomilt_ss:
6911 case Intrinsic::x86_sse_ucomile_ss:
6912 case Intrinsic::x86_sse_ucomigt_ss:
6913 case Intrinsic::x86_sse_ucomige_ss:
6914 case Intrinsic::x86_sse_ucomineq_ss:
6915 case Intrinsic::x86_sse2_comieq_sd:
6916 case Intrinsic::x86_sse2_comilt_sd:
6917 case Intrinsic::x86_sse2_comile_sd:
6918 case Intrinsic::x86_sse2_comigt_sd:
6919 case Intrinsic::x86_sse2_comige_sd:
6920 case Intrinsic::x86_sse2_comineq_sd:
6921 case Intrinsic::x86_sse2_ucomieq_sd:
6922 case Intrinsic::x86_sse2_ucomilt_sd:
6923 case Intrinsic::x86_sse2_ucomile_sd:
6924 case Intrinsic::x86_sse2_ucomigt_sd:
6925 case Intrinsic::x86_sse2_ucomige_sd:
6926 case Intrinsic::x86_sse2_ucomineq_sd: {
6927 unsigned Opc = 0;
6928 ISD::CondCode CC = ISD::SETCC_INVALID;
6929 switch (IntNo) {
6930 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006931 case Intrinsic::x86_sse_comieq_ss:
6932 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006933 Opc = X86ISD::COMI;
6934 CC = ISD::SETEQ;
6935 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006936 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006937 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006938 Opc = X86ISD::COMI;
6939 CC = ISD::SETLT;
6940 break;
6941 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006942 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006943 Opc = X86ISD::COMI;
6944 CC = ISD::SETLE;
6945 break;
6946 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006947 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006948 Opc = X86ISD::COMI;
6949 CC = ISD::SETGT;
6950 break;
6951 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006952 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006953 Opc = X86ISD::COMI;
6954 CC = ISD::SETGE;
6955 break;
6956 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006957 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006958 Opc = X86ISD::COMI;
6959 CC = ISD::SETNE;
6960 break;
6961 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006962 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006963 Opc = X86ISD::UCOMI;
6964 CC = ISD::SETEQ;
6965 break;
6966 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006967 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006968 Opc = X86ISD::UCOMI;
6969 CC = ISD::SETLT;
6970 break;
6971 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006972 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006973 Opc = X86ISD::UCOMI;
6974 CC = ISD::SETLE;
6975 break;
6976 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006977 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006978 Opc = X86ISD::UCOMI;
6979 CC = ISD::SETGT;
6980 break;
6981 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006982 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006983 Opc = X86ISD::UCOMI;
6984 CC = ISD::SETGE;
6985 break;
6986 case Intrinsic::x86_sse_ucomineq_ss:
6987 case Intrinsic::x86_sse2_ucomineq_sd:
6988 Opc = X86ISD::UCOMI;
6989 CC = ISD::SETNE;
6990 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006991 }
Evan Cheng734503b2006-09-11 02:19:56 +00006992
Dan Gohman475871a2008-07-27 21:46:04 +00006993 SDValue LHS = Op.getOperand(1);
6994 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006995 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006996 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006997 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6998 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6999 DAG.getConstant(X86CC, MVT::i8), Cond);
7000 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007001 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007002 // ptest and testp intrinsics. The intrinsic these come from are designed to
7003 // return an integer value, not just an instruction so lower it to the ptest
7004 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007005 case Intrinsic::x86_sse41_ptestz:
7006 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007007 case Intrinsic::x86_sse41_ptestnzc:
7008 case Intrinsic::x86_avx_ptestz_256:
7009 case Intrinsic::x86_avx_ptestc_256:
7010 case Intrinsic::x86_avx_ptestnzc_256:
7011 case Intrinsic::x86_avx_vtestz_ps:
7012 case Intrinsic::x86_avx_vtestc_ps:
7013 case Intrinsic::x86_avx_vtestnzc_ps:
7014 case Intrinsic::x86_avx_vtestz_pd:
7015 case Intrinsic::x86_avx_vtestc_pd:
7016 case Intrinsic::x86_avx_vtestnzc_pd:
7017 case Intrinsic::x86_avx_vtestz_ps_256:
7018 case Intrinsic::x86_avx_vtestc_ps_256:
7019 case Intrinsic::x86_avx_vtestnzc_ps_256:
7020 case Intrinsic::x86_avx_vtestz_pd_256:
7021 case Intrinsic::x86_avx_vtestc_pd_256:
7022 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7023 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007024 unsigned X86CC = 0;
7025 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007026 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007027 case Intrinsic::x86_avx_vtestz_ps:
7028 case Intrinsic::x86_avx_vtestz_pd:
7029 case Intrinsic::x86_avx_vtestz_ps_256:
7030 case Intrinsic::x86_avx_vtestz_pd_256:
7031 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007032 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007033 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007034 // ZF = 1
7035 X86CC = X86::COND_E;
7036 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007037 case Intrinsic::x86_avx_vtestc_ps:
7038 case Intrinsic::x86_avx_vtestc_pd:
7039 case Intrinsic::x86_avx_vtestc_ps_256:
7040 case Intrinsic::x86_avx_vtestc_pd_256:
7041 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007042 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007043 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007044 // CF = 1
7045 X86CC = X86::COND_B;
7046 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007047 case Intrinsic::x86_avx_vtestnzc_ps:
7048 case Intrinsic::x86_avx_vtestnzc_pd:
7049 case Intrinsic::x86_avx_vtestnzc_ps_256:
7050 case Intrinsic::x86_avx_vtestnzc_pd_256:
7051 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007052 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007053 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007054 // ZF and CF = 0
7055 X86CC = X86::COND_A;
7056 break;
7057 }
Eric Christopherfd179292009-08-27 18:07:15 +00007058
Eric Christopher71c67532009-07-29 00:28:05 +00007059 SDValue LHS = Op.getOperand(1);
7060 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007061 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7062 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7064 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7065 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007066 }
Evan Cheng5759f972008-05-04 09:15:50 +00007067
7068 // Fix vector shift instructions where the last operand is a non-immediate
7069 // i32 value.
7070 case Intrinsic::x86_sse2_pslli_w:
7071 case Intrinsic::x86_sse2_pslli_d:
7072 case Intrinsic::x86_sse2_pslli_q:
7073 case Intrinsic::x86_sse2_psrli_w:
7074 case Intrinsic::x86_sse2_psrli_d:
7075 case Intrinsic::x86_sse2_psrli_q:
7076 case Intrinsic::x86_sse2_psrai_w:
7077 case Intrinsic::x86_sse2_psrai_d:
7078 case Intrinsic::x86_mmx_pslli_w:
7079 case Intrinsic::x86_mmx_pslli_d:
7080 case Intrinsic::x86_mmx_pslli_q:
7081 case Intrinsic::x86_mmx_psrli_w:
7082 case Intrinsic::x86_mmx_psrli_d:
7083 case Intrinsic::x86_mmx_psrli_q:
7084 case Intrinsic::x86_mmx_psrai_w:
7085 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007086 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007087 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007088 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007089
7090 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007091 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007092 switch (IntNo) {
7093 case Intrinsic::x86_sse2_pslli_w:
7094 NewIntNo = Intrinsic::x86_sse2_psll_w;
7095 break;
7096 case Intrinsic::x86_sse2_pslli_d:
7097 NewIntNo = Intrinsic::x86_sse2_psll_d;
7098 break;
7099 case Intrinsic::x86_sse2_pslli_q:
7100 NewIntNo = Intrinsic::x86_sse2_psll_q;
7101 break;
7102 case Intrinsic::x86_sse2_psrli_w:
7103 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7104 break;
7105 case Intrinsic::x86_sse2_psrli_d:
7106 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7107 break;
7108 case Intrinsic::x86_sse2_psrli_q:
7109 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7110 break;
7111 case Intrinsic::x86_sse2_psrai_w:
7112 NewIntNo = Intrinsic::x86_sse2_psra_w;
7113 break;
7114 case Intrinsic::x86_sse2_psrai_d:
7115 NewIntNo = Intrinsic::x86_sse2_psra_d;
7116 break;
7117 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007119 switch (IntNo) {
7120 case Intrinsic::x86_mmx_pslli_w:
7121 NewIntNo = Intrinsic::x86_mmx_psll_w;
7122 break;
7123 case Intrinsic::x86_mmx_pslli_d:
7124 NewIntNo = Intrinsic::x86_mmx_psll_d;
7125 break;
7126 case Intrinsic::x86_mmx_pslli_q:
7127 NewIntNo = Intrinsic::x86_mmx_psll_q;
7128 break;
7129 case Intrinsic::x86_mmx_psrli_w:
7130 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7131 break;
7132 case Intrinsic::x86_mmx_psrli_d:
7133 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7134 break;
7135 case Intrinsic::x86_mmx_psrli_q:
7136 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7137 break;
7138 case Intrinsic::x86_mmx_psrai_w:
7139 NewIntNo = Intrinsic::x86_mmx_psra_w;
7140 break;
7141 case Intrinsic::x86_mmx_psrai_d:
7142 NewIntNo = Intrinsic::x86_mmx_psra_d;
7143 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007144 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007145 }
7146 break;
7147 }
7148 }
Mon P Wangefa42202009-09-03 19:56:25 +00007149
7150 // The vector shift intrinsics with scalars uses 32b shift amounts but
7151 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7152 // to be zero.
7153 SDValue ShOps[4];
7154 ShOps[0] = ShAmt;
7155 ShOps[1] = DAG.getConstant(0, MVT::i32);
7156 if (ShAmtVT == MVT::v4i32) {
7157 ShOps[2] = DAG.getUNDEF(MVT::i32);
7158 ShOps[3] = DAG.getUNDEF(MVT::i32);
7159 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7160 } else {
7161 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7162 }
7163
Owen Andersone50ed302009-08-10 22:56:29 +00007164 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007165 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007166 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007167 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007168 Op.getOperand(1), ShAmt);
7169 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007170 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007171}
Evan Cheng72261582005-12-20 06:22:03 +00007172
Dan Gohmand858e902010-04-17 15:26:15 +00007173SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7174 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007175 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7176 MFI->setReturnAddressIsTaken(true);
7177
Bill Wendling64e87322009-01-16 19:25:27 +00007178 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007179 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007180
7181 if (Depth > 0) {
7182 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7183 SDValue Offset =
7184 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007185 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007186 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007187 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007188 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007189 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007190 }
7191
7192 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007193 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007194 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007195 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007196}
7197
Dan Gohmand858e902010-04-17 15:26:15 +00007198SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007199 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7200 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007201
Owen Andersone50ed302009-08-10 22:56:29 +00007202 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007203 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007204 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7205 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007206 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007207 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007208 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7209 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007210 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007211}
7212
Dan Gohman475871a2008-07-27 21:46:04 +00007213SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007214 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007215 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007216}
7217
Dan Gohmand858e902010-04-17 15:26:15 +00007218SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007219 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007220 SDValue Chain = Op.getOperand(0);
7221 SDValue Offset = Op.getOperand(1);
7222 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007223 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007224
Dan Gohmand8816272010-08-11 18:14:00 +00007225 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7226 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7227 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007228 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007229
Dan Gohmand8816272010-08-11 18:14:00 +00007230 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7231 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007232 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007233 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007234 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007235 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007236
Dale Johannesene4d209d2009-02-03 20:21:25 +00007237 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007238 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007239 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007240}
7241
Dan Gohman475871a2008-07-27 21:46:04 +00007242SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007243 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007244 SDValue Root = Op.getOperand(0);
7245 SDValue Trmp = Op.getOperand(1); // trampoline
7246 SDValue FPtr = Op.getOperand(2); // nested function
7247 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007248 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007249
Dan Gohman69de1932008-02-06 22:27:42 +00007250 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007251
7252 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007253 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007254
7255 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007256 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7257 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007258
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007259 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7260 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007261
7262 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7263
7264 // Load the pointer to the nested function into R11.
7265 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007266 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007267 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007268 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007269
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7271 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007272 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7273 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007274
7275 // Load the 'nest' parameter value into R10.
7276 // R10 is specified in X86CallingConv.td
7277 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7279 DAG.getConstant(10, MVT::i64));
7280 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007281 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007282
Owen Anderson825b72b2009-08-11 20:47:22 +00007283 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7284 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007285 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7286 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007287
7288 // Jump to the nested function.
7289 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007290 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7291 DAG.getConstant(20, MVT::i64));
7292 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007293 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007294
7295 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007296 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7297 DAG.getConstant(22, MVT::i64));
7298 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007299 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007300
Dan Gohman475871a2008-07-27 21:46:04 +00007301 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007302 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007303 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007304 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007305 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007306 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007307 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007308 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007309
7310 switch (CC) {
7311 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007312 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007313 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007314 case CallingConv::X86_StdCall: {
7315 // Pass 'nest' parameter in ECX.
7316 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007317 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007318
7319 // Check that ECX wasn't needed by an 'inreg' parameter.
7320 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007321 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007322
Chris Lattner58d74912008-03-12 17:45:29 +00007323 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007324 unsigned InRegCount = 0;
7325 unsigned Idx = 1;
7326
7327 for (FunctionType::param_iterator I = FTy->param_begin(),
7328 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007329 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007330 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007331 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007332
7333 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007334 report_fatal_error("Nest register in use - reduce number of inreg"
7335 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007336 }
7337 }
7338 break;
7339 }
7340 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007341 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007342 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007343 // Pass 'nest' parameter in EAX.
7344 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007345 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007346 break;
7347 }
7348
Dan Gohman475871a2008-07-27 21:46:04 +00007349 SDValue OutChains[4];
7350 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007351
Owen Anderson825b72b2009-08-11 20:47:22 +00007352 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7353 DAG.getConstant(10, MVT::i32));
7354 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007355
Chris Lattnera62fe662010-02-05 19:20:30 +00007356 // This is storing the opcode for MOV32ri.
7357 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007358 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007359 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007360 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007361 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007362
Owen Anderson825b72b2009-08-11 20:47:22 +00007363 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7364 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007365 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7366 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007367
Chris Lattnera62fe662010-02-05 19:20:30 +00007368 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007369 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7370 DAG.getConstant(5, MVT::i32));
7371 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007372 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007373
Owen Anderson825b72b2009-08-11 20:47:22 +00007374 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7375 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007376 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7377 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007378
Dan Gohman475871a2008-07-27 21:46:04 +00007379 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007380 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007381 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007382 }
7383}
7384
Dan Gohmand858e902010-04-17 15:26:15 +00007385SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7386 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007387 /*
7388 The rounding mode is in bits 11:10 of FPSR, and has the following
7389 settings:
7390 00 Round to nearest
7391 01 Round to -inf
7392 10 Round to +inf
7393 11 Round to 0
7394
7395 FLT_ROUNDS, on the other hand, expects the following:
7396 -1 Undefined
7397 0 Round to 0
7398 1 Round to nearest
7399 2 Round to +inf
7400 3 Round to -inf
7401
7402 To perform the conversion, we do:
7403 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7404 */
7405
7406 MachineFunction &MF = DAG.getMachineFunction();
7407 const TargetMachine &TM = MF.getTarget();
7408 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7409 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007410 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007411 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007412
7413 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007414 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007415 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007416
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007418 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007419
7420 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007421 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7422 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007423
7424 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007425 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 DAG.getNode(ISD::SRL, dl, MVT::i16,
7427 DAG.getNode(ISD::AND, dl, MVT::i16,
7428 CWD, DAG.getConstant(0x800, MVT::i16)),
7429 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007430 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 DAG.getNode(ISD::SRL, dl, MVT::i16,
7432 DAG.getNode(ISD::AND, dl, MVT::i16,
7433 CWD, DAG.getConstant(0x400, MVT::i16)),
7434 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007435
Dan Gohman475871a2008-07-27 21:46:04 +00007436 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 DAG.getNode(ISD::AND, dl, MVT::i16,
7438 DAG.getNode(ISD::ADD, dl, MVT::i16,
7439 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7440 DAG.getConstant(1, MVT::i16)),
7441 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007442
7443
Duncan Sands83ec4b62008-06-06 12:08:01 +00007444 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007445 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007446}
7447
Dan Gohmand858e902010-04-17 15:26:15 +00007448SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007449 EVT VT = Op.getValueType();
7450 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007451 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007452 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007453
7454 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007455 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007456 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007458 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007459 }
Evan Cheng18efe262007-12-14 02:13:44 +00007460
Evan Cheng152804e2007-12-14 08:30:15 +00007461 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007463 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007464
7465 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007466 SDValue Ops[] = {
7467 Op,
7468 DAG.getConstant(NumBits+NumBits-1, OpVT),
7469 DAG.getConstant(X86::COND_E, MVT::i8),
7470 Op.getValue(1)
7471 };
7472 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007473
7474 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007475 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007476
Owen Anderson825b72b2009-08-11 20:47:22 +00007477 if (VT == MVT::i8)
7478 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007479 return Op;
7480}
7481
Dan Gohmand858e902010-04-17 15:26:15 +00007482SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007483 EVT VT = Op.getValueType();
7484 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007485 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007486 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007487
7488 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 if (VT == MVT::i8) {
7490 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007491 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007492 }
Evan Cheng152804e2007-12-14 08:30:15 +00007493
7494 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007497
7498 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007499 SDValue Ops[] = {
7500 Op,
7501 DAG.getConstant(NumBits, OpVT),
7502 DAG.getConstant(X86::COND_E, MVT::i8),
7503 Op.getValue(1)
7504 };
7505 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007506
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 if (VT == MVT::i8)
7508 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007509 return Op;
7510}
7511
Dan Gohmand858e902010-04-17 15:26:15 +00007512SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007513 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007515 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007516
Mon P Wangaf9b9522008-12-18 21:42:19 +00007517 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7518 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7519 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7520 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7521 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7522 //
7523 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7524 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7525 // return AloBlo + AloBhi + AhiBlo;
7526
7527 SDValue A = Op.getOperand(0);
7528 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007529
Dale Johannesene4d209d2009-02-03 20:21:25 +00007530 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7532 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007533 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7535 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007538 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007539 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007541 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007542 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007544 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007545 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7547 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7550 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007551 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7552 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007553 return Res;
7554}
7555
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007556SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7557 EVT VT = Op.getValueType();
7558 DebugLoc dl = Op.getDebugLoc();
7559 SDValue R = Op.getOperand(0);
7560
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007561 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007562
Nate Begeman51409212010-07-28 00:21:48 +00007563 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7564
7565 if (VT == MVT::v4i32) {
7566 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7567 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7568 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7569
7570 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7571
7572 std::vector<Constant*> CV(4, CI);
7573 Constant *C = ConstantVector::get(CV);
7574 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7575 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7576 PseudoSourceValue::getConstantPool(), 0,
7577 false, false, 16);
7578
7579 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7580 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7581 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7582 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7583 }
7584 if (VT == MVT::v16i8) {
7585 // a = a << 5;
7586 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7587 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7588 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7589
7590 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7591 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7592
7593 std::vector<Constant*> CVM1(16, CM1);
7594 std::vector<Constant*> CVM2(16, CM2);
7595 Constant *C = ConstantVector::get(CVM1);
7596 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7597 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7598 PseudoSourceValue::getConstantPool(), 0,
7599 false, false, 16);
7600
7601 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7602 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7603 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7604 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7605 DAG.getConstant(4, MVT::i32));
7606 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7607 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7608 R, M, Op);
7609 // a += a
7610 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7611
7612 C = ConstantVector::get(CVM2);
7613 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7614 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7615 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7616
7617 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7618 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7619 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7620 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7621 DAG.getConstant(2, MVT::i32));
7622 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7623 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7624 R, M, Op);
7625 // a += a
7626 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7627
7628 // return pblendv(r, r+r, a);
7629 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7630 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7631 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7632 return R;
7633 }
7634 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007635}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007636
Dan Gohmand858e902010-04-17 15:26:15 +00007637SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007638 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7639 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007640 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7641 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007642 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007643 SDValue LHS = N->getOperand(0);
7644 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007645 unsigned BaseOp = 0;
7646 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007647 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007648
7649 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007650 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007651 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007652 // A subtract of one will be selected as a INC. Note that INC doesn't
7653 // set CF, so we can't do this for UADDO.
7654 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7655 if (C->getAPIntValue() == 1) {
7656 BaseOp = X86ISD::INC;
7657 Cond = X86::COND_O;
7658 break;
7659 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007660 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007661 Cond = X86::COND_O;
7662 break;
7663 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007664 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007665 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007666 break;
7667 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007668 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7669 // set CF, so we can't do this for USUBO.
7670 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7671 if (C->getAPIntValue() == 1) {
7672 BaseOp = X86ISD::DEC;
7673 Cond = X86::COND_O;
7674 break;
7675 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007676 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007677 Cond = X86::COND_O;
7678 break;
7679 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007680 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007681 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007682 break;
7683 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007684 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007685 Cond = X86::COND_O;
7686 break;
7687 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007688 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007689 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007690 break;
7691 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007692
Bill Wendling61edeb52008-12-02 01:06:39 +00007693 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007695 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007696
Bill Wendling61edeb52008-12-02 01:06:39 +00007697 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007698 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007700
Bill Wendling61edeb52008-12-02 01:06:39 +00007701 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7702 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007703}
7704
Eric Christopher9a9d2752010-07-22 02:48:34 +00007705SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7706 DebugLoc dl = Op.getDebugLoc();
7707
Eric Christopherb6729dc2010-08-04 23:03:04 +00007708 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00007709 SDValue Chain = Op.getOperand(0);
7710 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00007711 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00007712 SDValue Ops[] = {
7713 DAG.getRegister(X86::ESP, MVT::i32), // Base
7714 DAG.getTargetConstant(1, MVT::i8), // Scale
7715 DAG.getRegister(0, MVT::i32), // Index
7716 DAG.getTargetConstant(0, MVT::i32), // Disp
7717 DAG.getRegister(0, MVT::i32), // Segment.
7718 Zero,
7719 Chain
7720 };
7721 SDNode *Res =
7722 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
7723 array_lengthof(Ops));
7724 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00007725 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00007726
7727 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00007728 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00007729 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00007730
7731 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7732 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7733 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7734 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7735
7736 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7737 if (!Op1 && !Op2 && !Op3 && Op4)
7738 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7739
7740 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7741 if (Op1 && !Op2 && !Op3 && !Op4)
7742 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7743
7744 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7745 // (MFENCE)>;
7746 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00007747}
7748
Dan Gohmand858e902010-04-17 15:26:15 +00007749SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007750 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007751 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007752 unsigned Reg = 0;
7753 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007754 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007755 default:
7756 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007757 case MVT::i8: Reg = X86::AL; size = 1; break;
7758 case MVT::i16: Reg = X86::AX; size = 2; break;
7759 case MVT::i32: Reg = X86::EAX; size = 4; break;
7760 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007761 assert(Subtarget->is64Bit() && "Node not type legal!");
7762 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007763 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007764 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007765 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007766 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007767 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007768 Op.getOperand(1),
7769 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007771 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007772 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007773 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007774 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007775 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007776 return cpOut;
7777}
7778
Duncan Sands1607f052008-12-01 11:39:25 +00007779SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007780 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007781 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007783 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007784 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007785 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7787 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007788 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7790 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007791 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007793 rdx.getValue(1)
7794 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007795 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007796}
7797
Dale Johannesen7d07b482010-05-21 00:52:33 +00007798SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7799 SelectionDAG &DAG) const {
7800 EVT SrcVT = Op.getOperand(0).getValueType();
7801 EVT DstVT = Op.getValueType();
7802 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7803 Subtarget->hasMMX() && !DisableMMX) &&
7804 "Unexpected custom BIT_CONVERT");
7805 assert((DstVT == MVT::i64 ||
7806 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7807 "Unexpected custom BIT_CONVERT");
7808 // i64 <=> MMX conversions are Legal.
7809 if (SrcVT==MVT::i64 && DstVT.isVector())
7810 return Op;
7811 if (DstVT==MVT::i64 && SrcVT.isVector())
7812 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007813 // MMX <=> MMX conversions are Legal.
7814 if (SrcVT.isVector() && DstVT.isVector())
7815 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007816 // All other conversions need to be expanded.
7817 return SDValue();
7818}
Dan Gohmand858e902010-04-17 15:26:15 +00007819SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007820 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007821 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007822 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007823 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007824 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007825 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007826 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007827 Node->getOperand(0),
7828 Node->getOperand(1), negOp,
7829 cast<AtomicSDNode>(Node)->getSrcValue(),
7830 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007831}
7832
Evan Cheng0db9fe62006-04-25 20:13:52 +00007833/// LowerOperation - Provide custom lowering hooks for some operations.
7834///
Dan Gohmand858e902010-04-17 15:26:15 +00007835SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007836 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007837 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007838 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007839 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7840 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007841 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007842 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007843 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7844 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7845 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7846 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7847 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7848 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007849 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007850 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007851 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007852 case ISD::SHL_PARTS:
7853 case ISD::SRA_PARTS:
7854 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7855 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007856 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007857 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007858 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007859 case ISD::FABS: return LowerFABS(Op, DAG);
7860 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007861 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007862 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007863 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007864 case ISD::SELECT: return LowerSELECT(Op, DAG);
7865 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007866 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007867 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007868 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007869 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007870 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007871 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7872 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007873 case ISD::FRAME_TO_ARGS_OFFSET:
7874 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007875 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007876 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007877 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007878 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007879 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7880 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007881 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007882 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007883 case ISD::SADDO:
7884 case ISD::UADDO:
7885 case ISD::SSUBO:
7886 case ISD::USUBO:
7887 case ISD::SMULO:
7888 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007889 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007890 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007891 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007892}
7893
Duncan Sands1607f052008-12-01 11:39:25 +00007894void X86TargetLowering::
7895ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007896 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007897 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007898 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007899 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007900
7901 SDValue Chain = Node->getOperand(0);
7902 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007903 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007904 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007905 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007906 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007907 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007908 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007909 SDValue Result =
7910 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7911 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007912 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007913 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007914 Results.push_back(Result.getValue(2));
7915}
7916
Duncan Sands126d9072008-07-04 11:47:58 +00007917/// ReplaceNodeResults - Replace a node with an illegal result type
7918/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007919void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7920 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007921 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007922 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007923 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007924 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007925 assert(false && "Do not know how to custom type legalize this operation!");
7926 return;
7927 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007928 std::pair<SDValue,SDValue> Vals =
7929 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007930 SDValue FIST = Vals.first, StackSlot = Vals.second;
7931 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007932 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007933 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007934 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7935 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007936 }
7937 return;
7938 }
7939 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007940 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007941 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007942 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007943 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007944 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007945 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007946 eax.getValue(2));
7947 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7948 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007949 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007950 Results.push_back(edx.getValue(1));
7951 return;
7952 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007953 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007954 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007955 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007956 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7958 DAG.getConstant(0, MVT::i32));
7959 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7960 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007961 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7962 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007963 cpInL.getValue(1));
7964 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007965 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7966 DAG.getConstant(0, MVT::i32));
7967 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7968 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007969 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007970 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007971 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007972 swapInL.getValue(1));
7973 SDValue Ops[] = { swapInH.getValue(0),
7974 N->getOperand(1),
7975 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007976 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007977 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007978 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007979 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007980 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007981 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007982 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007983 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007984 Results.push_back(cpOutH.getValue(1));
7985 return;
7986 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007987 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007988 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7989 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007990 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007991 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7992 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007993 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007994 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7995 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007996 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007997 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7998 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007999 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008000 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8001 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008002 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008003 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8004 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008005 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008006 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8007 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008008 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008009}
8010
Evan Cheng72261582005-12-20 06:22:03 +00008011const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8012 switch (Opcode) {
8013 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008014 case X86ISD::BSF: return "X86ISD::BSF";
8015 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008016 case X86ISD::SHLD: return "X86ISD::SHLD";
8017 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008018 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008019 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008020 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008021 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008022 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008023 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008024 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8025 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8026 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008027 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008028 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008029 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008030 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008031 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008032 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008033 case X86ISD::COMI: return "X86ISD::COMI";
8034 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008035 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008036 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008037 case X86ISD::CMOV: return "X86ISD::CMOV";
8038 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008039 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008040 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8041 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008042 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008043 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008044 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008045 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008046 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008047 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8048 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008049 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008050 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008051 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008052 case X86ISD::FMAX: return "X86ISD::FMAX";
8053 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008054 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8055 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008056 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008057 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008058 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008059 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008060 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008061 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008062 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8063 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008064 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8065 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8066 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8067 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8068 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8069 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008070 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8071 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008072 case X86ISD::VSHL: return "X86ISD::VSHL";
8073 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008074 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8075 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8076 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8077 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8078 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8079 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8080 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8081 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8082 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8083 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008084 case X86ISD::ADD: return "X86ISD::ADD";
8085 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008086 case X86ISD::SMUL: return "X86ISD::SMUL";
8087 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008088 case X86ISD::INC: return "X86ISD::INC";
8089 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008090 case X86ISD::OR: return "X86ISD::OR";
8091 case X86ISD::XOR: return "X86ISD::XOR";
8092 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008093 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008094 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008095 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008096 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8097 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8098 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8099 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8100 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8101 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8102 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8103 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8104 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
8105 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
8106 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
8107 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
8108 case X86ISD::MOVHPS: return "X86ISD::MOVHPS";
8109 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8110 case X86ISD::MOVHPD: return "X86ISD::MOVHPD";
8111 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
8112 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8113 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8114 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8115 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8116 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8117 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8118 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8119 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8120 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8121 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8122 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8123 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8124 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8125 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8126 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8127 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8128 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8129 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8130 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008131 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008132 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008133 }
8134}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008135
Chris Lattnerc9addb72007-03-30 23:15:24 +00008136// isLegalAddressingMode - Return true if the addressing mode represented
8137// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008138bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008139 const Type *Ty) const {
8140 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008141 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008142
Chris Lattnerc9addb72007-03-30 23:15:24 +00008143 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008144 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008145 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008146
Chris Lattnerc9addb72007-03-30 23:15:24 +00008147 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008148 unsigned GVFlags =
8149 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008150
Chris Lattnerdfed4132009-07-10 07:38:24 +00008151 // If a reference to this global requires an extra load, we can't fold it.
8152 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008153 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008154
Chris Lattnerdfed4132009-07-10 07:38:24 +00008155 // If BaseGV requires a register for the PIC base, we cannot also have a
8156 // BaseReg specified.
8157 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008158 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008159
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008160 // If lower 4G is not available, then we must use rip-relative addressing.
8161 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
8162 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008164
Chris Lattnerc9addb72007-03-30 23:15:24 +00008165 switch (AM.Scale) {
8166 case 0:
8167 case 1:
8168 case 2:
8169 case 4:
8170 case 8:
8171 // These scales always work.
8172 break;
8173 case 3:
8174 case 5:
8175 case 9:
8176 // These scales are formed with basereg+scalereg. Only accept if there is
8177 // no basereg yet.
8178 if (AM.HasBaseReg)
8179 return false;
8180 break;
8181 default: // Other stuff never works.
8182 return false;
8183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008184
Chris Lattnerc9addb72007-03-30 23:15:24 +00008185 return true;
8186}
8187
8188
Evan Cheng2bd122c2007-10-26 01:56:11 +00008189bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008190 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008191 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008192 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8193 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008194 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008195 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008196 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008197}
8198
Owen Andersone50ed302009-08-10 22:56:29 +00008199bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008200 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008201 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008202 unsigned NumBits1 = VT1.getSizeInBits();
8203 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008204 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008205 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008206 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008207}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008208
Dan Gohman97121ba2009-04-08 00:15:30 +00008209bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008210 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008211 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008212}
8213
Owen Andersone50ed302009-08-10 22:56:29 +00008214bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008215 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008216 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008217}
8218
Owen Andersone50ed302009-08-10 22:56:29 +00008219bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008220 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008221 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008222}
8223
Evan Cheng60c07e12006-07-05 22:17:51 +00008224/// isShuffleMaskLegal - Targets can use this to indicate that they only
8225/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8226/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8227/// are assumed to be legal.
8228bool
Eric Christopherfd179292009-08-27 18:07:15 +00008229X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008230 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008231 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008232 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008233 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008234
Nate Begemana09008b2009-10-19 02:17:23 +00008235 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008236 return (VT.getVectorNumElements() == 2 ||
8237 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8238 isMOVLMask(M, VT) ||
8239 isSHUFPMask(M, VT) ||
8240 isPSHUFDMask(M, VT) ||
8241 isPSHUFHWMask(M, VT) ||
8242 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008243 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008244 isUNPCKLMask(M, VT) ||
8245 isUNPCKHMask(M, VT) ||
8246 isUNPCKL_v_undef_Mask(M, VT) ||
8247 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008248}
8249
Dan Gohman7d8143f2008-04-09 20:09:42 +00008250bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008251X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008252 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008253 unsigned NumElts = VT.getVectorNumElements();
8254 // FIXME: This collection of masks seems suspect.
8255 if (NumElts == 2)
8256 return true;
8257 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8258 return (isMOVLMask(Mask, VT) ||
8259 isCommutedMOVLMask(Mask, VT, true) ||
8260 isSHUFPMask(Mask, VT) ||
8261 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008262 }
8263 return false;
8264}
8265
8266//===----------------------------------------------------------------------===//
8267// X86 Scheduler Hooks
8268//===----------------------------------------------------------------------===//
8269
Mon P Wang63307c32008-05-05 19:05:59 +00008270// private utility function
8271MachineBasicBlock *
8272X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8273 MachineBasicBlock *MBB,
8274 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008275 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008276 unsigned LoadOpc,
8277 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008278 unsigned notOpc,
8279 unsigned EAXreg,
8280 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008281 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008282 // For the atomic bitwise operator, we generate
8283 // thisMBB:
8284 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008285 // ld t1 = [bitinstr.addr]
8286 // op t2 = t1, [bitinstr.val]
8287 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008288 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8289 // bz newMBB
8290 // fallthrough -->nextMBB
8291 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8292 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008293 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008294 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008295
Mon P Wang63307c32008-05-05 19:05:59 +00008296 /// First build the CFG
8297 MachineFunction *F = MBB->getParent();
8298 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008299 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8300 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8301 F->insert(MBBIter, newMBB);
8302 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008303
Dan Gohman14152b42010-07-06 20:24:04 +00008304 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8305 nextMBB->splice(nextMBB->begin(), thisMBB,
8306 llvm::next(MachineBasicBlock::iterator(bInstr)),
8307 thisMBB->end());
8308 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008309
Mon P Wang63307c32008-05-05 19:05:59 +00008310 // Update thisMBB to fall through to newMBB
8311 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008312
Mon P Wang63307c32008-05-05 19:05:59 +00008313 // newMBB jumps to itself and fall through to nextMBB
8314 newMBB->addSuccessor(nextMBB);
8315 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008316
Mon P Wang63307c32008-05-05 19:05:59 +00008317 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008318 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008319 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008320 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008321 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008322 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008323 int numArgs = bInstr->getNumOperands() - 1;
8324 for (int i=0; i < numArgs; ++i)
8325 argOpers[i] = &bInstr->getOperand(i+1);
8326
8327 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008328 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008329 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008330
Dale Johannesen140be2d2008-08-19 18:47:28 +00008331 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008332 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008333 for (int i=0; i <= lastAddrIndx; ++i)
8334 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008335
Dale Johannesen140be2d2008-08-19 18:47:28 +00008336 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008337 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008338 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008339 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008340 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008341 tt = t1;
8342
Dale Johannesen140be2d2008-08-19 18:47:28 +00008343 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008344 assert((argOpers[valArgIndx]->isReg() ||
8345 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008346 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008347 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008348 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008349 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008350 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008351 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008352 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008353
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008354 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008355 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008356
Dale Johannesene4d209d2009-02-03 20:21:25 +00008357 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008358 for (int i=0; i <= lastAddrIndx; ++i)
8359 (*MIB).addOperand(*argOpers[i]);
8360 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008361 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008362 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8363 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008364
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008365 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008366 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008367
Mon P Wang63307c32008-05-05 19:05:59 +00008368 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008369 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008370
Dan Gohman14152b42010-07-06 20:24:04 +00008371 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008372 return nextMBB;
8373}
8374
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008375// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008376MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008377X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8378 MachineBasicBlock *MBB,
8379 unsigned regOpcL,
8380 unsigned regOpcH,
8381 unsigned immOpcL,
8382 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008383 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008384 // For the atomic bitwise operator, we generate
8385 // thisMBB (instructions are in pairs, except cmpxchg8b)
8386 // ld t1,t2 = [bitinstr.addr]
8387 // newMBB:
8388 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8389 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008390 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008391 // mov ECX, EBX <- t5, t6
8392 // mov EAX, EDX <- t1, t2
8393 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8394 // mov t3, t4 <- EAX, EDX
8395 // bz newMBB
8396 // result in out1, out2
8397 // fallthrough -->nextMBB
8398
8399 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8400 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008401 const unsigned NotOpc = X86::NOT32r;
8402 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8403 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8404 MachineFunction::iterator MBBIter = MBB;
8405 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008406
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008407 /// First build the CFG
8408 MachineFunction *F = MBB->getParent();
8409 MachineBasicBlock *thisMBB = MBB;
8410 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8411 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8412 F->insert(MBBIter, newMBB);
8413 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008414
Dan Gohman14152b42010-07-06 20:24:04 +00008415 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8416 nextMBB->splice(nextMBB->begin(), thisMBB,
8417 llvm::next(MachineBasicBlock::iterator(bInstr)),
8418 thisMBB->end());
8419 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008420
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008421 // Update thisMBB to fall through to newMBB
8422 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008423
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008424 // newMBB jumps to itself and fall through to nextMBB
8425 newMBB->addSuccessor(nextMBB);
8426 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008427
Dale Johannesene4d209d2009-02-03 20:21:25 +00008428 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008429 // Insert instructions into newMBB based on incoming instruction
8430 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008431 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008432 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008433 MachineOperand& dest1Oper = bInstr->getOperand(0);
8434 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008435 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8436 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008437 argOpers[i] = &bInstr->getOperand(i+2);
8438
Dan Gohman71ea4e52010-05-14 21:01:44 +00008439 // We use some of the operands multiple times, so conservatively just
8440 // clear any kill flags that might be present.
8441 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8442 argOpers[i]->setIsKill(false);
8443 }
8444
Evan Chengad5b52f2010-01-08 19:14:57 +00008445 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008446 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008447
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008448 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008449 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008450 for (int i=0; i <= lastAddrIndx; ++i)
8451 (*MIB).addOperand(*argOpers[i]);
8452 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008453 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008454 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008455 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008456 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008457 MachineOperand newOp3 = *(argOpers[3]);
8458 if (newOp3.isImm())
8459 newOp3.setImm(newOp3.getImm()+4);
8460 else
8461 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008462 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008463 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008464
8465 // t3/4 are defined later, at the bottom of the loop
8466 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8467 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008468 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008469 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008470 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008471 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8472
Evan Cheng306b4ca2010-01-08 23:41:50 +00008473 // The subsequent operations should be using the destination registers of
8474 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008475 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008476 t1 = F->getRegInfo().createVirtualRegister(RC);
8477 t2 = F->getRegInfo().createVirtualRegister(RC);
8478 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8479 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008480 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008481 t1 = dest1Oper.getReg();
8482 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008483 }
8484
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008485 int valArgIndx = lastAddrIndx + 1;
8486 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008487 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008488 "invalid operand");
8489 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8490 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008491 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008492 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008493 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008494 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008495 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008496 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008497 (*MIB).addOperand(*argOpers[valArgIndx]);
8498 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008499 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008500 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008501 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008502 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008503 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008504 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008505 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008506 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008507 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008508 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008509
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008510 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008511 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008512 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008513 MIB.addReg(t2);
8514
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008515 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008516 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008517 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008518 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008519
Dale Johannesene4d209d2009-02-03 20:21:25 +00008520 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008521 for (int i=0; i <= lastAddrIndx; ++i)
8522 (*MIB).addOperand(*argOpers[i]);
8523
8524 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008525 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8526 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008527
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008528 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008529 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008530 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008531 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008532
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008533 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008534 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008535
Dan Gohman14152b42010-07-06 20:24:04 +00008536 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008537 return nextMBB;
8538}
8539
8540// private utility function
8541MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008542X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8543 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008544 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008545 // For the atomic min/max operator, we generate
8546 // thisMBB:
8547 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008548 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008549 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008550 // cmp t1, t2
8551 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008552 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008553 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8554 // bz newMBB
8555 // fallthrough -->nextMBB
8556 //
8557 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8558 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008559 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008560 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008561
Mon P Wang63307c32008-05-05 19:05:59 +00008562 /// First build the CFG
8563 MachineFunction *F = MBB->getParent();
8564 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008565 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8566 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8567 F->insert(MBBIter, newMBB);
8568 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008569
Dan Gohman14152b42010-07-06 20:24:04 +00008570 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8571 nextMBB->splice(nextMBB->begin(), thisMBB,
8572 llvm::next(MachineBasicBlock::iterator(mInstr)),
8573 thisMBB->end());
8574 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008575
Mon P Wang63307c32008-05-05 19:05:59 +00008576 // Update thisMBB to fall through to newMBB
8577 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008578
Mon P Wang63307c32008-05-05 19:05:59 +00008579 // newMBB jumps to newMBB and fall through to nextMBB
8580 newMBB->addSuccessor(nextMBB);
8581 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008582
Dale Johannesene4d209d2009-02-03 20:21:25 +00008583 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008584 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008585 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008586 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008587 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008588 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008589 int numArgs = mInstr->getNumOperands() - 1;
8590 for (int i=0; i < numArgs; ++i)
8591 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008592
Mon P Wang63307c32008-05-05 19:05:59 +00008593 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008594 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008595 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008596
Mon P Wangab3e7472008-05-05 22:56:23 +00008597 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008598 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008599 for (int i=0; i <= lastAddrIndx; ++i)
8600 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008601
Mon P Wang63307c32008-05-05 19:05:59 +00008602 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008603 assert((argOpers[valArgIndx]->isReg() ||
8604 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008605 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008606
8607 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008608 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008609 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008610 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008611 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008612 (*MIB).addOperand(*argOpers[valArgIndx]);
8613
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008614 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008615 MIB.addReg(t1);
8616
Dale Johannesene4d209d2009-02-03 20:21:25 +00008617 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008618 MIB.addReg(t1);
8619 MIB.addReg(t2);
8620
8621 // Generate movc
8622 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008623 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008624 MIB.addReg(t2);
8625 MIB.addReg(t1);
8626
8627 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008628 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008629 for (int i=0; i <= lastAddrIndx; ++i)
8630 (*MIB).addOperand(*argOpers[i]);
8631 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008632 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008633 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8634 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008635
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008636 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008637 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008638
Mon P Wang63307c32008-05-05 19:05:59 +00008639 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008640 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008641
Dan Gohman14152b42010-07-06 20:24:04 +00008642 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008643 return nextMBB;
8644}
8645
Eric Christopherf83a5de2009-08-27 18:08:16 +00008646// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008647// or XMM0_V32I8 in AVX all of this code can be replaced with that
8648// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008649MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008650X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008651 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008652
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008653 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8654 "Target must have SSE4.2 or AVX features enabled");
8655
Eric Christopherb120ab42009-08-18 22:50:32 +00008656 DebugLoc dl = MI->getDebugLoc();
8657 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8658
8659 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008660
8661 if (!Subtarget->hasAVX()) {
8662 if (memArg)
8663 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8664 else
8665 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8666 } else {
8667 if (memArg)
8668 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8669 else
8670 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8671 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008672
8673 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8674
8675 for (unsigned i = 0; i < numArgs; ++i) {
8676 MachineOperand &Op = MI->getOperand(i+1);
8677
8678 if (!(Op.isReg() && Op.isImplicit()))
8679 MIB.addOperand(Op);
8680 }
8681
8682 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8683 .addReg(X86::XMM0);
8684
Dan Gohman14152b42010-07-06 20:24:04 +00008685 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008686
8687 return BB;
8688}
8689
8690MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008691X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8692 MachineInstr *MI,
8693 MachineBasicBlock *MBB) const {
8694 // Emit code to save XMM registers to the stack. The ABI says that the
8695 // number of registers to save is given in %al, so it's theoretically
8696 // possible to do an indirect jump trick to avoid saving all of them,
8697 // however this code takes a simpler approach and just executes all
8698 // of the stores if %al is non-zero. It's less code, and it's probably
8699 // easier on the hardware branch predictor, and stores aren't all that
8700 // expensive anyway.
8701
8702 // Create the new basic blocks. One block contains all the XMM stores,
8703 // and one block is the final destination regardless of whether any
8704 // stores were performed.
8705 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8706 MachineFunction *F = MBB->getParent();
8707 MachineFunction::iterator MBBIter = MBB;
8708 ++MBBIter;
8709 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8710 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8711 F->insert(MBBIter, XMMSaveMBB);
8712 F->insert(MBBIter, EndMBB);
8713
Dan Gohman14152b42010-07-06 20:24:04 +00008714 // Transfer the remainder of MBB and its successor edges to EndMBB.
8715 EndMBB->splice(EndMBB->begin(), MBB,
8716 llvm::next(MachineBasicBlock::iterator(MI)),
8717 MBB->end());
8718 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8719
Dan Gohmand6708ea2009-08-15 01:38:56 +00008720 // The original block will now fall through to the XMM save block.
8721 MBB->addSuccessor(XMMSaveMBB);
8722 // The XMMSaveMBB will fall through to the end block.
8723 XMMSaveMBB->addSuccessor(EndMBB);
8724
8725 // Now add the instructions.
8726 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8727 DebugLoc DL = MI->getDebugLoc();
8728
8729 unsigned CountReg = MI->getOperand(0).getReg();
8730 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8731 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8732
8733 if (!Subtarget->isTargetWin64()) {
8734 // If %al is 0, branch around the XMM save block.
8735 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008736 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008737 MBB->addSuccessor(EndMBB);
8738 }
8739
8740 // In the XMM save block, save all the XMM argument registers.
8741 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8742 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008743 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008744 F->getMachineMemOperand(
8745 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8746 MachineMemOperand::MOStore, Offset,
8747 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008748 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8749 .addFrameIndex(RegSaveFrameIndex)
8750 .addImm(/*Scale=*/1)
8751 .addReg(/*IndexReg=*/0)
8752 .addImm(/*Disp=*/Offset)
8753 .addReg(/*Segment=*/0)
8754 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008755 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008756 }
8757
Dan Gohman14152b42010-07-06 20:24:04 +00008758 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008759
8760 return EndMBB;
8761}
Mon P Wang63307c32008-05-05 19:05:59 +00008762
Evan Cheng60c07e12006-07-05 22:17:51 +00008763MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008764X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008765 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008766 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8767 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008768
Chris Lattner52600972009-09-02 05:57:00 +00008769 // To "insert" a SELECT_CC instruction, we actually have to insert the
8770 // diamond control-flow pattern. The incoming instruction knows the
8771 // destination vreg to set, the condition code register to branch on, the
8772 // true/false values to select between, and a branch opcode to use.
8773 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8774 MachineFunction::iterator It = BB;
8775 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008776
Chris Lattner52600972009-09-02 05:57:00 +00008777 // thisMBB:
8778 // ...
8779 // TrueVal = ...
8780 // cmpTY ccX, r1, r2
8781 // bCC copy1MBB
8782 // fallthrough --> copy0MBB
8783 MachineBasicBlock *thisMBB = BB;
8784 MachineFunction *F = BB->getParent();
8785 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8786 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008787 F->insert(It, copy0MBB);
8788 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008789
Bill Wendling730c07e2010-06-25 20:48:10 +00008790 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8791 // live into the sink and copy blocks.
8792 const MachineFunction *MF = BB->getParent();
8793 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8794 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008795
Dan Gohman14152b42010-07-06 20:24:04 +00008796 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8797 const MachineOperand &MO = MI->getOperand(I);
8798 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008799 unsigned Reg = MO.getReg();
8800 if (Reg != X86::EFLAGS) continue;
8801 copy0MBB->addLiveIn(Reg);
8802 sinkMBB->addLiveIn(Reg);
8803 }
8804
Dan Gohman14152b42010-07-06 20:24:04 +00008805 // Transfer the remainder of BB and its successor edges to sinkMBB.
8806 sinkMBB->splice(sinkMBB->begin(), BB,
8807 llvm::next(MachineBasicBlock::iterator(MI)),
8808 BB->end());
8809 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8810
8811 // Add the true and fallthrough blocks as its successors.
8812 BB->addSuccessor(copy0MBB);
8813 BB->addSuccessor(sinkMBB);
8814
8815 // Create the conditional branch instruction.
8816 unsigned Opc =
8817 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8818 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8819
Chris Lattner52600972009-09-02 05:57:00 +00008820 // copy0MBB:
8821 // %FalseValue = ...
8822 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008823 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008824
Chris Lattner52600972009-09-02 05:57:00 +00008825 // sinkMBB:
8826 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8827 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008828 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8829 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008830 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8831 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8832
Dan Gohman14152b42010-07-06 20:24:04 +00008833 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008834 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008835}
8836
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008837MachineBasicBlock *
8838X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008839 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008840 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8841 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008842
8843 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8844 // non-trivial part is impdef of ESP.
8845 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8846 // mingw-w64.
8847
Dan Gohman14152b42010-07-06 20:24:04 +00008848 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008849 .addExternalSymbol("_alloca")
8850 .addReg(X86::EAX, RegState::Implicit)
8851 .addReg(X86::ESP, RegState::Implicit)
8852 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8853 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8854
Dan Gohman14152b42010-07-06 20:24:04 +00008855 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008856 return BB;
8857}
Chris Lattner52600972009-09-02 05:57:00 +00008858
8859MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008860X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8861 MachineBasicBlock *BB) const {
8862 // This is pretty easy. We're taking the value that we received from
8863 // our load from the relocation, sticking it in either RDI (x86-64)
8864 // or EAX and doing an indirect call. The return value will then
8865 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008866 const X86InstrInfo *TII
8867 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008868 DebugLoc DL = MI->getDebugLoc();
8869 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00008870 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00008871
Eric Christopher54415362010-06-08 22:04:25 +00008872 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8873
Eric Christopher30ef0e52010-06-03 04:07:48 +00008874 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008875 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8876 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008877 .addReg(X86::RIP)
8878 .addImm(0).addReg(0)
8879 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8880 MI->getOperand(3).getTargetFlags())
8881 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00008882 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008883 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008884 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008885 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8886 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008887 .addReg(0)
8888 .addImm(0).addReg(0)
8889 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8890 MI->getOperand(3).getTargetFlags())
8891 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008892 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008893 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008894 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008895 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8896 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008897 .addReg(TII->getGlobalBaseReg(F))
8898 .addImm(0).addReg(0)
8899 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8900 MI->getOperand(3).getTargetFlags())
8901 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008902 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008903 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008904 }
8905
Dan Gohman14152b42010-07-06 20:24:04 +00008906 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008907 return BB;
8908}
8909
8910MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008911X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008912 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008913 switch (MI->getOpcode()) {
8914 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008915 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008916 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008917 case X86::TLSCall_32:
8918 case X86::TLSCall_64:
8919 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008920 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008921 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008922 case X86::CMOV_FR32:
8923 case X86::CMOV_FR64:
8924 case X86::CMOV_V4F32:
8925 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008926 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008927 case X86::CMOV_GR16:
8928 case X86::CMOV_GR32:
8929 case X86::CMOV_RFP32:
8930 case X86::CMOV_RFP64:
8931 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008932 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008933
Dale Johannesen849f2142007-07-03 00:53:03 +00008934 case X86::FP32_TO_INT16_IN_MEM:
8935 case X86::FP32_TO_INT32_IN_MEM:
8936 case X86::FP32_TO_INT64_IN_MEM:
8937 case X86::FP64_TO_INT16_IN_MEM:
8938 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008939 case X86::FP64_TO_INT64_IN_MEM:
8940 case X86::FP80_TO_INT16_IN_MEM:
8941 case X86::FP80_TO_INT32_IN_MEM:
8942 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008943 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8944 DebugLoc DL = MI->getDebugLoc();
8945
Evan Cheng60c07e12006-07-05 22:17:51 +00008946 // Change the floating point control register to use "round towards zero"
8947 // mode when truncating to an integer value.
8948 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008949 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008950 addFrameReference(BuildMI(*BB, MI, DL,
8951 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008952
8953 // Load the old value of the high byte of the control word...
8954 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008955 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008956 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008957 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008958
8959 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008960 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008961 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008962
8963 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008964 addFrameReference(BuildMI(*BB, MI, DL,
8965 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008966
8967 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008968 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008969 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008970
8971 // Get the X86 opcode to use.
8972 unsigned Opc;
8973 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008974 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008975 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8976 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8977 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8978 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8979 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8980 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008981 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8982 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8983 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008984 }
8985
8986 X86AddressMode AM;
8987 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008988 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008989 AM.BaseType = X86AddressMode::RegBase;
8990 AM.Base.Reg = Op.getReg();
8991 } else {
8992 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008993 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008994 }
8995 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008996 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008997 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008998 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008999 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009000 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009001 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009002 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009003 AM.GV = Op.getGlobal();
9004 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009005 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009006 }
Dan Gohman14152b42010-07-06 20:24:04 +00009007 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009008 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009009
9010 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009011 addFrameReference(BuildMI(*BB, MI, DL,
9012 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009013
Dan Gohman14152b42010-07-06 20:24:04 +00009014 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009015 return BB;
9016 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009017 // String/text processing lowering.
9018 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009019 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009020 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9021 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009022 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009023 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9024 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009025 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009026 return EmitPCMP(MI, BB, 5, false /* in mem */);
9027 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009028 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009029 return EmitPCMP(MI, BB, 5, true /* in mem */);
9030
9031 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009032 case X86::ATOMAND32:
9033 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009034 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009035 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009036 X86::NOT32r, X86::EAX,
9037 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009038 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009039 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9040 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009041 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009042 X86::NOT32r, X86::EAX,
9043 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009044 case X86::ATOMXOR32:
9045 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009046 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009047 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009048 X86::NOT32r, X86::EAX,
9049 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009050 case X86::ATOMNAND32:
9051 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009052 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009053 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009054 X86::NOT32r, X86::EAX,
9055 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009056 case X86::ATOMMIN32:
9057 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9058 case X86::ATOMMAX32:
9059 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9060 case X86::ATOMUMIN32:
9061 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9062 case X86::ATOMUMAX32:
9063 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009064
9065 case X86::ATOMAND16:
9066 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9067 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009068 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009069 X86::NOT16r, X86::AX,
9070 X86::GR16RegisterClass);
9071 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009072 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009073 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009074 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009075 X86::NOT16r, X86::AX,
9076 X86::GR16RegisterClass);
9077 case X86::ATOMXOR16:
9078 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9079 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009080 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009081 X86::NOT16r, X86::AX,
9082 X86::GR16RegisterClass);
9083 case X86::ATOMNAND16:
9084 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9085 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009086 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009087 X86::NOT16r, X86::AX,
9088 X86::GR16RegisterClass, true);
9089 case X86::ATOMMIN16:
9090 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9091 case X86::ATOMMAX16:
9092 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9093 case X86::ATOMUMIN16:
9094 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9095 case X86::ATOMUMAX16:
9096 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9097
9098 case X86::ATOMAND8:
9099 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9100 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009101 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009102 X86::NOT8r, X86::AL,
9103 X86::GR8RegisterClass);
9104 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009105 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009106 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009107 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009108 X86::NOT8r, X86::AL,
9109 X86::GR8RegisterClass);
9110 case X86::ATOMXOR8:
9111 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9112 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009113 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009114 X86::NOT8r, X86::AL,
9115 X86::GR8RegisterClass);
9116 case X86::ATOMNAND8:
9117 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9118 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009119 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009120 X86::NOT8r, X86::AL,
9121 X86::GR8RegisterClass, true);
9122 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009123 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009124 case X86::ATOMAND64:
9125 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009126 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009127 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009128 X86::NOT64r, X86::RAX,
9129 X86::GR64RegisterClass);
9130 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009131 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9132 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009133 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009134 X86::NOT64r, X86::RAX,
9135 X86::GR64RegisterClass);
9136 case X86::ATOMXOR64:
9137 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009138 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009139 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009140 X86::NOT64r, X86::RAX,
9141 X86::GR64RegisterClass);
9142 case X86::ATOMNAND64:
9143 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9144 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009145 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009146 X86::NOT64r, X86::RAX,
9147 X86::GR64RegisterClass, true);
9148 case X86::ATOMMIN64:
9149 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9150 case X86::ATOMMAX64:
9151 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9152 case X86::ATOMUMIN64:
9153 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9154 case X86::ATOMUMAX64:
9155 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009156
9157 // This group does 64-bit operations on a 32-bit host.
9158 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009159 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009160 X86::AND32rr, X86::AND32rr,
9161 X86::AND32ri, X86::AND32ri,
9162 false);
9163 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009164 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009165 X86::OR32rr, X86::OR32rr,
9166 X86::OR32ri, X86::OR32ri,
9167 false);
9168 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009169 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009170 X86::XOR32rr, X86::XOR32rr,
9171 X86::XOR32ri, X86::XOR32ri,
9172 false);
9173 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009174 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009175 X86::AND32rr, X86::AND32rr,
9176 X86::AND32ri, X86::AND32ri,
9177 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009178 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009179 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009180 X86::ADD32rr, X86::ADC32rr,
9181 X86::ADD32ri, X86::ADC32ri,
9182 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009183 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009184 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009185 X86::SUB32rr, X86::SBB32rr,
9186 X86::SUB32ri, X86::SBB32ri,
9187 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009188 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009189 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009190 X86::MOV32rr, X86::MOV32rr,
9191 X86::MOV32ri, X86::MOV32ri,
9192 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009193 case X86::VASTART_SAVE_XMM_REGS:
9194 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009195 }
9196}
9197
9198//===----------------------------------------------------------------------===//
9199// X86 Optimization Hooks
9200//===----------------------------------------------------------------------===//
9201
Dan Gohman475871a2008-07-27 21:46:04 +00009202void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009203 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009204 APInt &KnownZero,
9205 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009206 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009207 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009208 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009209 assert((Opc >= ISD::BUILTIN_OP_END ||
9210 Opc == ISD::INTRINSIC_WO_CHAIN ||
9211 Opc == ISD::INTRINSIC_W_CHAIN ||
9212 Opc == ISD::INTRINSIC_VOID) &&
9213 "Should use MaskedValueIsZero if you don't know whether Op"
9214 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009215
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009216 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009217 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009218 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009219 case X86ISD::ADD:
9220 case X86ISD::SUB:
9221 case X86ISD::SMUL:
9222 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009223 case X86ISD::INC:
9224 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009225 case X86ISD::OR:
9226 case X86ISD::XOR:
9227 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009228 // These nodes' second result is a boolean.
9229 if (Op.getResNo() == 0)
9230 break;
9231 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009232 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009233 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9234 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009235 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009236 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009237}
Chris Lattner259e97c2006-01-31 19:43:35 +00009238
Evan Cheng206ee9d2006-07-07 08:33:52 +00009239/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009240/// node is a GlobalAddress + offset.
9241bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009242 const GlobalValue* &GA,
9243 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009244 if (N->getOpcode() == X86ISD::Wrapper) {
9245 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009246 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009247 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009248 return true;
9249 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009250 }
Evan Chengad4196b2008-05-12 19:56:52 +00009251 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009252}
9253
Evan Cheng206ee9d2006-07-07 08:33:52 +00009254/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9255/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9256/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009257/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009258static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009259 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009260 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009261 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009262 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009263
Eli Friedman7a5e5552009-06-07 06:52:44 +00009264 if (VT.getSizeInBits() != 128)
9265 return SDValue();
9266
Nate Begemanfdea31a2010-03-24 20:49:50 +00009267 SmallVector<SDValue, 16> Elts;
9268 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9269 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9270
9271 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009272}
Evan Chengd880b972008-05-09 21:53:03 +00009273
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009274/// PerformShuffleCombine - Detect vector gather/scatter index generation
9275/// and convert it from being a bunch of shuffles and extracts to a simple
9276/// store and scalar loads to extract the elements.
9277static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9278 const TargetLowering &TLI) {
9279 SDValue InputVector = N->getOperand(0);
9280
9281 // Only operate on vectors of 4 elements, where the alternative shuffling
9282 // gets to be more expensive.
9283 if (InputVector.getValueType() != MVT::v4i32)
9284 return SDValue();
9285
9286 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9287 // single use which is a sign-extend or zero-extend, and all elements are
9288 // used.
9289 SmallVector<SDNode *, 4> Uses;
9290 unsigned ExtractedElements = 0;
9291 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9292 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9293 if (UI.getUse().getResNo() != InputVector.getResNo())
9294 return SDValue();
9295
9296 SDNode *Extract = *UI;
9297 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9298 return SDValue();
9299
9300 if (Extract->getValueType(0) != MVT::i32)
9301 return SDValue();
9302 if (!Extract->hasOneUse())
9303 return SDValue();
9304 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9305 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9306 return SDValue();
9307 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9308 return SDValue();
9309
9310 // Record which element was extracted.
9311 ExtractedElements |=
9312 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9313
9314 Uses.push_back(Extract);
9315 }
9316
9317 // If not all the elements were used, this may not be worthwhile.
9318 if (ExtractedElements != 15)
9319 return SDValue();
9320
9321 // Ok, we've now decided to do the transformation.
9322 DebugLoc dl = InputVector.getDebugLoc();
9323
9324 // Store the value to a temporary stack slot.
9325 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009326 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9327 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009328
9329 // Replace each use (extract) with a load of the appropriate element.
9330 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9331 UE = Uses.end(); UI != UE; ++UI) {
9332 SDNode *Extract = *UI;
9333
9334 // Compute the element's address.
9335 SDValue Idx = Extract->getOperand(1);
9336 unsigned EltSize =
9337 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9338 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9339 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9340
Eric Christopher90eb4022010-07-22 00:26:08 +00009341 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9342 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009343
9344 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009345 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9346 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009347
9348 // Replace the exact with the load.
9349 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9350 }
9351
9352 // The replacement was made in place; don't return anything.
9353 return SDValue();
9354}
9355
Chris Lattner83e6c992006-10-04 06:57:07 +00009356/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009357static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009358 const X86Subtarget *Subtarget) {
9359 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009360 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009361 // Get the LHS/RHS of the select.
9362 SDValue LHS = N->getOperand(1);
9363 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009364
Dan Gohman670e5392009-09-21 18:03:22 +00009365 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009366 // instructions match the semantics of the common C idiom x<y?x:y but not
9367 // x<=y?x:y, because of how they handle negative zero (which can be
9368 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009369 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009370 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009371 Cond.getOpcode() == ISD::SETCC) {
9372 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009373
Chris Lattner47b4ce82009-03-11 05:48:52 +00009374 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009375 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009376 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9377 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009378 switch (CC) {
9379 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009380 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009381 // Converting this to a min would handle NaNs incorrectly, and swapping
9382 // the operands would cause it to handle comparisons between positive
9383 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009384 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009385 if (!UnsafeFPMath &&
9386 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9387 break;
9388 std::swap(LHS, RHS);
9389 }
Dan Gohman670e5392009-09-21 18:03:22 +00009390 Opcode = X86ISD::FMIN;
9391 break;
9392 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009393 // Converting this to a min would handle comparisons between positive
9394 // and negative zero incorrectly.
9395 if (!UnsafeFPMath &&
9396 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9397 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009398 Opcode = X86ISD::FMIN;
9399 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009400 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009401 // Converting this to a min would handle both negative zeros and NaNs
9402 // incorrectly, but we can swap the operands to fix both.
9403 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009404 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009405 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009406 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009407 Opcode = X86ISD::FMIN;
9408 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009409
Dan Gohman670e5392009-09-21 18:03:22 +00009410 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009411 // Converting this to a max would handle comparisons between positive
9412 // and negative zero incorrectly.
9413 if (!UnsafeFPMath &&
9414 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9415 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009416 Opcode = X86ISD::FMAX;
9417 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009418 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009419 // Converting this to a max would handle NaNs incorrectly, and swapping
9420 // the operands would cause it to handle comparisons between positive
9421 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009422 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009423 if (!UnsafeFPMath &&
9424 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9425 break;
9426 std::swap(LHS, RHS);
9427 }
Dan Gohman670e5392009-09-21 18:03:22 +00009428 Opcode = X86ISD::FMAX;
9429 break;
9430 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009431 // Converting this to a max would handle both negative zeros and NaNs
9432 // incorrectly, but we can swap the operands to fix both.
9433 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009434 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009435 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009436 case ISD::SETGE:
9437 Opcode = X86ISD::FMAX;
9438 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009439 }
Dan Gohman670e5392009-09-21 18:03:22 +00009440 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009441 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9442 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009443 switch (CC) {
9444 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009445 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009446 // Converting this to a min would handle comparisons between positive
9447 // and negative zero incorrectly, and swapping the operands would
9448 // cause it to handle NaNs incorrectly.
9449 if (!UnsafeFPMath &&
9450 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009451 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009452 break;
9453 std::swap(LHS, RHS);
9454 }
Dan Gohman670e5392009-09-21 18:03:22 +00009455 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009456 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009457 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009458 // Converting this to a min would handle NaNs incorrectly.
9459 if (!UnsafeFPMath &&
9460 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9461 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009462 Opcode = X86ISD::FMIN;
9463 break;
9464 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009465 // Converting this to a min would handle both negative zeros and NaNs
9466 // incorrectly, but we can swap the operands to fix both.
9467 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009468 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009469 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009470 case ISD::SETGE:
9471 Opcode = X86ISD::FMIN;
9472 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009473
Dan Gohman670e5392009-09-21 18:03:22 +00009474 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009475 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009476 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009477 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009478 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009479 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009480 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009481 // Converting this to a max would handle comparisons between positive
9482 // and negative zero incorrectly, and swapping the operands would
9483 // cause it to handle NaNs incorrectly.
9484 if (!UnsafeFPMath &&
9485 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009486 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009487 break;
9488 std::swap(LHS, RHS);
9489 }
Dan Gohman670e5392009-09-21 18:03:22 +00009490 Opcode = X86ISD::FMAX;
9491 break;
9492 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009493 // Converting this to a max would handle both negative zeros and NaNs
9494 // incorrectly, but we can swap the operands to fix both.
9495 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009496 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009497 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009498 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009499 Opcode = X86ISD::FMAX;
9500 break;
9501 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009502 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009503
Chris Lattner47b4ce82009-03-11 05:48:52 +00009504 if (Opcode)
9505 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009506 }
Eric Christopherfd179292009-08-27 18:07:15 +00009507
Chris Lattnerd1980a52009-03-12 06:52:53 +00009508 // If this is a select between two integer constants, try to do some
9509 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009510 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9511 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009512 // Don't do this for crazy integer types.
9513 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9514 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009515 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009516 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009517
Chris Lattnercee56e72009-03-13 05:53:31 +00009518 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009519 // Efficiently invertible.
9520 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9521 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9522 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9523 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009524 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009525 }
Eric Christopherfd179292009-08-27 18:07:15 +00009526
Chris Lattnerd1980a52009-03-12 06:52:53 +00009527 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009528 if (FalseC->getAPIntValue() == 0 &&
9529 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009530 if (NeedsCondInvert) // Invert the condition if needed.
9531 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9532 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009533
Chris Lattnerd1980a52009-03-12 06:52:53 +00009534 // Zero extend the condition if needed.
9535 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009536
Chris Lattnercee56e72009-03-13 05:53:31 +00009537 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009538 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009539 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009540 }
Eric Christopherfd179292009-08-27 18:07:15 +00009541
Chris Lattner97a29a52009-03-13 05:22:11 +00009542 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009543 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009544 if (NeedsCondInvert) // Invert the condition if needed.
9545 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9546 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009547
Chris Lattner97a29a52009-03-13 05:22:11 +00009548 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009549 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9550 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009551 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009552 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009553 }
Eric Christopherfd179292009-08-27 18:07:15 +00009554
Chris Lattnercee56e72009-03-13 05:53:31 +00009555 // Optimize cases that will turn into an LEA instruction. This requires
9556 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009557 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009558 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009559 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009560
Chris Lattnercee56e72009-03-13 05:53:31 +00009561 bool isFastMultiplier = false;
9562 if (Diff < 10) {
9563 switch ((unsigned char)Diff) {
9564 default: break;
9565 case 1: // result = add base, cond
9566 case 2: // result = lea base( , cond*2)
9567 case 3: // result = lea base(cond, cond*2)
9568 case 4: // result = lea base( , cond*4)
9569 case 5: // result = lea base(cond, cond*4)
9570 case 8: // result = lea base( , cond*8)
9571 case 9: // result = lea base(cond, cond*8)
9572 isFastMultiplier = true;
9573 break;
9574 }
9575 }
Eric Christopherfd179292009-08-27 18:07:15 +00009576
Chris Lattnercee56e72009-03-13 05:53:31 +00009577 if (isFastMultiplier) {
9578 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9579 if (NeedsCondInvert) // Invert the condition if needed.
9580 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9581 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009582
Chris Lattnercee56e72009-03-13 05:53:31 +00009583 // Zero extend the condition if needed.
9584 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9585 Cond);
9586 // Scale the condition by the difference.
9587 if (Diff != 1)
9588 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9589 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009590
Chris Lattnercee56e72009-03-13 05:53:31 +00009591 // Add the base if non-zero.
9592 if (FalseC->getAPIntValue() != 0)
9593 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9594 SDValue(FalseC, 0));
9595 return Cond;
9596 }
Eric Christopherfd179292009-08-27 18:07:15 +00009597 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009598 }
9599 }
Eric Christopherfd179292009-08-27 18:07:15 +00009600
Dan Gohman475871a2008-07-27 21:46:04 +00009601 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009602}
9603
Chris Lattnerd1980a52009-03-12 06:52:53 +00009604/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9605static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9606 TargetLowering::DAGCombinerInfo &DCI) {
9607 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009608
Chris Lattnerd1980a52009-03-12 06:52:53 +00009609 // If the flag operand isn't dead, don't touch this CMOV.
9610 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9611 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009612
Chris Lattnerd1980a52009-03-12 06:52:53 +00009613 // If this is a select between two integer constants, try to do some
9614 // optimizations. Note that the operands are ordered the opposite of SELECT
9615 // operands.
9616 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9617 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9618 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9619 // larger than FalseC (the false value).
9620 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009621
Chris Lattnerd1980a52009-03-12 06:52:53 +00009622 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9623 CC = X86::GetOppositeBranchCondition(CC);
9624 std::swap(TrueC, FalseC);
9625 }
Eric Christopherfd179292009-08-27 18:07:15 +00009626
Chris Lattnerd1980a52009-03-12 06:52:53 +00009627 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009628 // This is efficient for any integer data type (including i8/i16) and
9629 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009630 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9631 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009632 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9633 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009634
Chris Lattnerd1980a52009-03-12 06:52:53 +00009635 // Zero extend the condition if needed.
9636 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009637
Chris Lattnerd1980a52009-03-12 06:52:53 +00009638 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9639 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009640 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009641 if (N->getNumValues() == 2) // Dead flag value?
9642 return DCI.CombineTo(N, Cond, SDValue());
9643 return Cond;
9644 }
Eric Christopherfd179292009-08-27 18:07:15 +00009645
Chris Lattnercee56e72009-03-13 05:53:31 +00009646 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9647 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009648 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9649 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9651 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009652
Chris Lattner97a29a52009-03-13 05:22:11 +00009653 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009654 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9655 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009656 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9657 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009658
Chris Lattner97a29a52009-03-13 05:22:11 +00009659 if (N->getNumValues() == 2) // Dead flag value?
9660 return DCI.CombineTo(N, Cond, SDValue());
9661 return Cond;
9662 }
Eric Christopherfd179292009-08-27 18:07:15 +00009663
Chris Lattnercee56e72009-03-13 05:53:31 +00009664 // Optimize cases that will turn into an LEA instruction. This requires
9665 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009666 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009667 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009668 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009669
Chris Lattnercee56e72009-03-13 05:53:31 +00009670 bool isFastMultiplier = false;
9671 if (Diff < 10) {
9672 switch ((unsigned char)Diff) {
9673 default: break;
9674 case 1: // result = add base, cond
9675 case 2: // result = lea base( , cond*2)
9676 case 3: // result = lea base(cond, cond*2)
9677 case 4: // result = lea base( , cond*4)
9678 case 5: // result = lea base(cond, cond*4)
9679 case 8: // result = lea base( , cond*8)
9680 case 9: // result = lea base(cond, cond*8)
9681 isFastMultiplier = true;
9682 break;
9683 }
9684 }
Eric Christopherfd179292009-08-27 18:07:15 +00009685
Chris Lattnercee56e72009-03-13 05:53:31 +00009686 if (isFastMultiplier) {
9687 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9688 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9690 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009691 // Zero extend the condition if needed.
9692 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9693 Cond);
9694 // Scale the condition by the difference.
9695 if (Diff != 1)
9696 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9697 DAG.getConstant(Diff, Cond.getValueType()));
9698
9699 // Add the base if non-zero.
9700 if (FalseC->getAPIntValue() != 0)
9701 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9702 SDValue(FalseC, 0));
9703 if (N->getNumValues() == 2) // Dead flag value?
9704 return DCI.CombineTo(N, Cond, SDValue());
9705 return Cond;
9706 }
Eric Christopherfd179292009-08-27 18:07:15 +00009707 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009708 }
9709 }
9710 return SDValue();
9711}
9712
9713
Evan Cheng0b0cd912009-03-28 05:57:29 +00009714/// PerformMulCombine - Optimize a single multiply with constant into two
9715/// in order to implement it with two cheaper instructions, e.g.
9716/// LEA + SHL, LEA + LEA.
9717static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9718 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009719 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9720 return SDValue();
9721
Owen Andersone50ed302009-08-10 22:56:29 +00009722 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009723 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009724 return SDValue();
9725
9726 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9727 if (!C)
9728 return SDValue();
9729 uint64_t MulAmt = C->getZExtValue();
9730 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9731 return SDValue();
9732
9733 uint64_t MulAmt1 = 0;
9734 uint64_t MulAmt2 = 0;
9735 if ((MulAmt % 9) == 0) {
9736 MulAmt1 = 9;
9737 MulAmt2 = MulAmt / 9;
9738 } else if ((MulAmt % 5) == 0) {
9739 MulAmt1 = 5;
9740 MulAmt2 = MulAmt / 5;
9741 } else if ((MulAmt % 3) == 0) {
9742 MulAmt1 = 3;
9743 MulAmt2 = MulAmt / 3;
9744 }
9745 if (MulAmt2 &&
9746 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9747 DebugLoc DL = N->getDebugLoc();
9748
9749 if (isPowerOf2_64(MulAmt2) &&
9750 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9751 // If second multiplifer is pow2, issue it first. We want the multiply by
9752 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9753 // is an add.
9754 std::swap(MulAmt1, MulAmt2);
9755
9756 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009757 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009758 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009759 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009760 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009761 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009762 DAG.getConstant(MulAmt1, VT));
9763
Eric Christopherfd179292009-08-27 18:07:15 +00009764 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009765 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009766 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009767 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009768 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009769 DAG.getConstant(MulAmt2, VT));
9770
9771 // Do not add new nodes to DAG combiner worklist.
9772 DCI.CombineTo(N, NewMul, false);
9773 }
9774 return SDValue();
9775}
9776
Evan Chengad9c0a32009-12-15 00:53:42 +00009777static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9778 SDValue N0 = N->getOperand(0);
9779 SDValue N1 = N->getOperand(1);
9780 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9781 EVT VT = N0.getValueType();
9782
9783 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9784 // since the result of setcc_c is all zero's or all ones.
9785 if (N1C && N0.getOpcode() == ISD::AND &&
9786 N0.getOperand(1).getOpcode() == ISD::Constant) {
9787 SDValue N00 = N0.getOperand(0);
9788 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9789 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9790 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9791 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9792 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9793 APInt ShAmt = N1C->getAPIntValue();
9794 Mask = Mask.shl(ShAmt);
9795 if (Mask != 0)
9796 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9797 N00, DAG.getConstant(Mask, VT));
9798 }
9799 }
9800
9801 return SDValue();
9802}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009803
Nate Begeman740ab032009-01-26 00:52:55 +00009804/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9805/// when possible.
9806static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9807 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009808 EVT VT = N->getValueType(0);
9809 if (!VT.isVector() && VT.isInteger() &&
9810 N->getOpcode() == ISD::SHL)
9811 return PerformSHLCombine(N, DAG);
9812
Nate Begeman740ab032009-01-26 00:52:55 +00009813 // On X86 with SSE2 support, we can transform this to a vector shift if
9814 // all elements are shifted by the same amount. We can't do this in legalize
9815 // because the a constant vector is typically transformed to a constant pool
9816 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009817 if (!Subtarget->hasSSE2())
9818 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009819
Owen Anderson825b72b2009-08-11 20:47:22 +00009820 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009821 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009822
Mon P Wang3becd092009-01-28 08:12:05 +00009823 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009824 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009825 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009826 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009827 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9828 unsigned NumElts = VT.getVectorNumElements();
9829 unsigned i = 0;
9830 for (; i != NumElts; ++i) {
9831 SDValue Arg = ShAmtOp.getOperand(i);
9832 if (Arg.getOpcode() == ISD::UNDEF) continue;
9833 BaseShAmt = Arg;
9834 break;
9835 }
9836 for (; i != NumElts; ++i) {
9837 SDValue Arg = ShAmtOp.getOperand(i);
9838 if (Arg.getOpcode() == ISD::UNDEF) continue;
9839 if (Arg != BaseShAmt) {
9840 return SDValue();
9841 }
9842 }
9843 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009844 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009845 SDValue InVec = ShAmtOp.getOperand(0);
9846 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9847 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9848 unsigned i = 0;
9849 for (; i != NumElts; ++i) {
9850 SDValue Arg = InVec.getOperand(i);
9851 if (Arg.getOpcode() == ISD::UNDEF) continue;
9852 BaseShAmt = Arg;
9853 break;
9854 }
9855 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9856 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009857 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009858 if (C->getZExtValue() == SplatIdx)
9859 BaseShAmt = InVec.getOperand(1);
9860 }
9861 }
9862 if (BaseShAmt.getNode() == 0)
9863 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9864 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009865 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009866 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009867
Mon P Wangefa42202009-09-03 19:56:25 +00009868 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009869 if (EltVT.bitsGT(MVT::i32))
9870 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9871 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009872 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009873
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009874 // The shift amount is identical so we can do a vector shift.
9875 SDValue ValOp = N->getOperand(0);
9876 switch (N->getOpcode()) {
9877 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009878 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009879 break;
9880 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009881 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009882 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009884 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009885 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009886 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009887 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009888 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009889 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009890 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009891 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009892 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009893 break;
9894 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009895 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009896 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009898 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009899 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009900 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009901 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009902 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009903 break;
9904 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009906 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009908 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009909 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009910 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009911 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009912 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009913 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009914 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009915 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009916 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009917 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009918 }
9919 return SDValue();
9920}
9921
Evan Cheng760d1942010-01-04 21:22:48 +00009922static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009923 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009924 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009925 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009926 return SDValue();
9927
Evan Cheng760d1942010-01-04 21:22:48 +00009928 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009929 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009930 return SDValue();
9931
9932 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9933 SDValue N0 = N->getOperand(0);
9934 SDValue N1 = N->getOperand(1);
9935 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9936 std::swap(N0, N1);
9937 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9938 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009939 if (!N0.hasOneUse() || !N1.hasOneUse())
9940 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009941
9942 SDValue ShAmt0 = N0.getOperand(1);
9943 if (ShAmt0.getValueType() != MVT::i8)
9944 return SDValue();
9945 SDValue ShAmt1 = N1.getOperand(1);
9946 if (ShAmt1.getValueType() != MVT::i8)
9947 return SDValue();
9948 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9949 ShAmt0 = ShAmt0.getOperand(0);
9950 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9951 ShAmt1 = ShAmt1.getOperand(0);
9952
9953 DebugLoc DL = N->getDebugLoc();
9954 unsigned Opc = X86ISD::SHLD;
9955 SDValue Op0 = N0.getOperand(0);
9956 SDValue Op1 = N1.getOperand(0);
9957 if (ShAmt0.getOpcode() == ISD::SUB) {
9958 Opc = X86ISD::SHRD;
9959 std::swap(Op0, Op1);
9960 std::swap(ShAmt0, ShAmt1);
9961 }
9962
Evan Cheng8b1190a2010-04-28 01:18:01 +00009963 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009964 if (ShAmt1.getOpcode() == ISD::SUB) {
9965 SDValue Sum = ShAmt1.getOperand(0);
9966 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009967 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9968 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9969 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9970 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009971 return DAG.getNode(Opc, DL, VT,
9972 Op0, Op1,
9973 DAG.getNode(ISD::TRUNCATE, DL,
9974 MVT::i8, ShAmt0));
9975 }
9976 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9977 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9978 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009979 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009980 return DAG.getNode(Opc, DL, VT,
9981 N0.getOperand(0), N1.getOperand(0),
9982 DAG.getNode(ISD::TRUNCATE, DL,
9983 MVT::i8, ShAmt0));
9984 }
9985
9986 return SDValue();
9987}
9988
Chris Lattner149a4e52008-02-22 02:09:43 +00009989/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009990static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009991 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009992 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9993 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009994 // A preferable solution to the general problem is to figure out the right
9995 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009996
9997 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009998 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009999 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010000 if (VT.getSizeInBits() != 64)
10001 return SDValue();
10002
Devang Patel578efa92009-06-05 21:57:13 +000010003 const Function *F = DAG.getMachineFunction().getFunction();
10004 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010005 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010006 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010007 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010008 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010009 isa<LoadSDNode>(St->getValue()) &&
10010 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10011 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010012 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010013 LoadSDNode *Ld = 0;
10014 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010015 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010016 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010017 // Must be a store of a load. We currently handle two cases: the load
10018 // is a direct child, and it's under an intervening TokenFactor. It is
10019 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010020 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010021 Ld = cast<LoadSDNode>(St->getChain());
10022 else if (St->getValue().hasOneUse() &&
10023 ChainVal->getOpcode() == ISD::TokenFactor) {
10024 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010025 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010026 TokenFactorIndex = i;
10027 Ld = cast<LoadSDNode>(St->getValue());
10028 } else
10029 Ops.push_back(ChainVal->getOperand(i));
10030 }
10031 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010032
Evan Cheng536e6672009-03-12 05:59:15 +000010033 if (!Ld || !ISD::isNormalLoad(Ld))
10034 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010035
Evan Cheng536e6672009-03-12 05:59:15 +000010036 // If this is not the MMX case, i.e. we are just turning i64 load/store
10037 // into f64 load/store, avoid the transformation if there are multiple
10038 // uses of the loaded value.
10039 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10040 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010041
Evan Cheng536e6672009-03-12 05:59:15 +000010042 DebugLoc LdDL = Ld->getDebugLoc();
10043 DebugLoc StDL = N->getDebugLoc();
10044 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10045 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10046 // pair instead.
10047 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010048 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010049 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10050 Ld->getBasePtr(), Ld->getSrcValue(),
10051 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010052 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010053 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010054 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010055 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010056 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010057 Ops.size());
10058 }
Evan Cheng536e6672009-03-12 05:59:15 +000010059 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010060 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010061 St->isVolatile(), St->isNonTemporal(),
10062 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010063 }
Evan Cheng536e6672009-03-12 05:59:15 +000010064
10065 // Otherwise, lower to two pairs of 32-bit loads / stores.
10066 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010067 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10068 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010069
Owen Anderson825b72b2009-08-11 20:47:22 +000010070 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010071 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010072 Ld->isVolatile(), Ld->isNonTemporal(),
10073 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010074 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010075 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010076 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010077 MinAlign(Ld->getAlignment(), 4));
10078
10079 SDValue NewChain = LoLd.getValue(1);
10080 if (TokenFactorIndex != -1) {
10081 Ops.push_back(LoLd);
10082 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010083 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010084 Ops.size());
10085 }
10086
10087 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010088 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10089 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010090
10091 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10092 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010093 St->isVolatile(), St->isNonTemporal(),
10094 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010095 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10096 St->getSrcValue(),
10097 St->getSrcValueOffset() + 4,
10098 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010099 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010100 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010101 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010102 }
Dan Gohman475871a2008-07-27 21:46:04 +000010103 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010104}
10105
Chris Lattner6cf73262008-01-25 06:14:17 +000010106/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10107/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010108static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010109 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10110 // F[X]OR(0.0, x) -> x
10111 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010112 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10113 if (C->getValueAPF().isPosZero())
10114 return N->getOperand(1);
10115 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10116 if (C->getValueAPF().isPosZero())
10117 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010118 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010119}
10120
10121/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010122static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010123 // FAND(0.0, x) -> 0.0
10124 // FAND(x, 0.0) -> 0.0
10125 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10126 if (C->getValueAPF().isPosZero())
10127 return N->getOperand(0);
10128 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10129 if (C->getValueAPF().isPosZero())
10130 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010131 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010132}
10133
Dan Gohmane5af2d32009-01-29 01:59:02 +000010134static SDValue PerformBTCombine(SDNode *N,
10135 SelectionDAG &DAG,
10136 TargetLowering::DAGCombinerInfo &DCI) {
10137 // BT ignores high bits in the bit index operand.
10138 SDValue Op1 = N->getOperand(1);
10139 if (Op1.hasOneUse()) {
10140 unsigned BitWidth = Op1.getValueSizeInBits();
10141 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10142 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010143 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10144 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010145 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010146 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10147 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10148 DCI.CommitTargetLoweringOpt(TLO);
10149 }
10150 return SDValue();
10151}
Chris Lattner83e6c992006-10-04 06:57:07 +000010152
Eli Friedman7a5e5552009-06-07 06:52:44 +000010153static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10154 SDValue Op = N->getOperand(0);
10155 if (Op.getOpcode() == ISD::BIT_CONVERT)
10156 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010157 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010158 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010159 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010160 OpVT.getVectorElementType().getSizeInBits()) {
10161 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10162 }
10163 return SDValue();
10164}
10165
Evan Cheng2e489c42009-12-16 00:53:11 +000010166static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10167 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10168 // (and (i32 x86isd::setcc_carry), 1)
10169 // This eliminates the zext. This transformation is necessary because
10170 // ISD::SETCC is always legalized to i8.
10171 DebugLoc dl = N->getDebugLoc();
10172 SDValue N0 = N->getOperand(0);
10173 EVT VT = N->getValueType(0);
10174 if (N0.getOpcode() == ISD::AND &&
10175 N0.hasOneUse() &&
10176 N0.getOperand(0).hasOneUse()) {
10177 SDValue N00 = N0.getOperand(0);
10178 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10179 return SDValue();
10180 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10181 if (!C || C->getZExtValue() != 1)
10182 return SDValue();
10183 return DAG.getNode(ISD::AND, dl, VT,
10184 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10185 N00.getOperand(0), N00.getOperand(1)),
10186 DAG.getConstant(1, VT));
10187 }
10188
10189 return SDValue();
10190}
10191
Dan Gohman475871a2008-07-27 21:46:04 +000010192SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010193 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010194 SelectionDAG &DAG = DCI.DAG;
10195 switch (N->getOpcode()) {
10196 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010197 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010198 case ISD::EXTRACT_VECTOR_ELT:
10199 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010200 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010201 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010202 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010203 case ISD::SHL:
10204 case ISD::SRA:
10205 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010206 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010207 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010208 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010209 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10210 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010211 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010212 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010213 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010214 }
10215
Dan Gohman475871a2008-07-27 21:46:04 +000010216 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010217}
10218
Evan Chenge5b51ac2010-04-17 06:13:15 +000010219/// isTypeDesirableForOp - Return true if the target has native support for
10220/// the specified value type and it is 'desirable' to use the type for the
10221/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10222/// instruction encodings are longer and some i16 instructions are slow.
10223bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10224 if (!isTypeLegal(VT))
10225 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010226 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010227 return true;
10228
10229 switch (Opc) {
10230 default:
10231 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010232 case ISD::LOAD:
10233 case ISD::SIGN_EXTEND:
10234 case ISD::ZERO_EXTEND:
10235 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010236 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010237 case ISD::SRL:
10238 case ISD::SUB:
10239 case ISD::ADD:
10240 case ISD::MUL:
10241 case ISD::AND:
10242 case ISD::OR:
10243 case ISD::XOR:
10244 return false;
10245 }
10246}
10247
Evan Chengc82c20b2010-04-24 04:44:57 +000010248static bool MayFoldLoad(SDValue Op) {
10249 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10250}
10251
10252static bool MayFoldIntoStore(SDValue Op) {
10253 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10254}
10255
Evan Chenge5b51ac2010-04-17 06:13:15 +000010256/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010257/// beneficial for dag combiner to promote the specified node. If true, it
10258/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010259bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010260 EVT VT = Op.getValueType();
10261 if (VT != MVT::i16)
10262 return false;
10263
Evan Cheng4c26e932010-04-19 19:29:22 +000010264 bool Promote = false;
10265 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010266 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010267 default: break;
10268 case ISD::LOAD: {
10269 LoadSDNode *LD = cast<LoadSDNode>(Op);
10270 // If the non-extending load has a single use and it's not live out, then it
10271 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010272 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10273 Op.hasOneUse()*/) {
10274 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10275 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10276 // The only case where we'd want to promote LOAD (rather then it being
10277 // promoted as an operand is when it's only use is liveout.
10278 if (UI->getOpcode() != ISD::CopyToReg)
10279 return false;
10280 }
10281 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010282 Promote = true;
10283 break;
10284 }
10285 case ISD::SIGN_EXTEND:
10286 case ISD::ZERO_EXTEND:
10287 case ISD::ANY_EXTEND:
10288 Promote = true;
10289 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010290 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010291 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010292 SDValue N0 = Op.getOperand(0);
10293 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010294 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010295 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010296 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010297 break;
10298 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010299 case ISD::ADD:
10300 case ISD::MUL:
10301 case ISD::AND:
10302 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010303 case ISD::XOR:
10304 Commute = true;
10305 // fallthrough
10306 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010307 SDValue N0 = Op.getOperand(0);
10308 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010309 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010310 return false;
10311 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010312 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010313 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010314 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010315 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010316 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010317 }
10318 }
10319
10320 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010321 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010322}
10323
Evan Cheng60c07e12006-07-05 22:17:51 +000010324//===----------------------------------------------------------------------===//
10325// X86 Inline Assembly Support
10326//===----------------------------------------------------------------------===//
10327
Chris Lattnerb8105652009-07-20 17:51:36 +000010328static bool LowerToBSwap(CallInst *CI) {
10329 // FIXME: this should verify that we are targetting a 486 or better. If not,
10330 // we will turn this bswap into something that will be lowered to logical ops
10331 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10332 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010333
Chris Lattnerb8105652009-07-20 17:51:36 +000010334 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010335 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010336 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010337 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010338 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010339
Chris Lattnerb8105652009-07-20 17:51:36 +000010340 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10341 if (!Ty || Ty->getBitWidth() % 16 != 0)
10342 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010343
Chris Lattnerb8105652009-07-20 17:51:36 +000010344 // Okay, we can do this xform, do so now.
10345 const Type *Tys[] = { Ty };
10346 Module *M = CI->getParent()->getParent()->getParent();
10347 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010348
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010349 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010350 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010351
Chris Lattnerb8105652009-07-20 17:51:36 +000010352 CI->replaceAllUsesWith(Op);
10353 CI->eraseFromParent();
10354 return true;
10355}
10356
10357bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10358 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10359 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10360
10361 std::string AsmStr = IA->getAsmString();
10362
10363 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010364 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010365 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10366
10367 switch (AsmPieces.size()) {
10368 default: return false;
10369 case 1:
10370 AsmStr = AsmPieces[0];
10371 AsmPieces.clear();
10372 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10373
10374 // bswap $0
10375 if (AsmPieces.size() == 2 &&
10376 (AsmPieces[0] == "bswap" ||
10377 AsmPieces[0] == "bswapq" ||
10378 AsmPieces[0] == "bswapl") &&
10379 (AsmPieces[1] == "$0" ||
10380 AsmPieces[1] == "${0:q}")) {
10381 // No need to check constraints, nothing other than the equivalent of
10382 // "=r,0" would be valid here.
10383 return LowerToBSwap(CI);
10384 }
10385 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010386 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010387 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010388 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010389 AsmPieces[1] == "$$8," &&
10390 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010391 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10392 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010393 const std::string &Constraints = IA->getConstraintString();
10394 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010395 std::sort(AsmPieces.begin(), AsmPieces.end());
10396 if (AsmPieces.size() == 4 &&
10397 AsmPieces[0] == "~{cc}" &&
10398 AsmPieces[1] == "~{dirflag}" &&
10399 AsmPieces[2] == "~{flags}" &&
10400 AsmPieces[3] == "~{fpsr}") {
10401 return LowerToBSwap(CI);
10402 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010403 }
10404 break;
10405 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010406 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010407 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010408 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10409 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10410 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010411 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010412 SplitString(AsmPieces[0], Words, " \t");
10413 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10414 Words.clear();
10415 SplitString(AsmPieces[1], Words, " \t");
10416 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10417 Words.clear();
10418 SplitString(AsmPieces[2], Words, " \t,");
10419 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10420 Words[2] == "%edx") {
10421 return LowerToBSwap(CI);
10422 }
10423 }
10424 }
10425 }
10426 break;
10427 }
10428 return false;
10429}
10430
10431
10432
Chris Lattnerf4dff842006-07-11 02:54:03 +000010433/// getConstraintType - Given a constraint letter, return the type of
10434/// constraint it is for this target.
10435X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010436X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10437 if (Constraint.size() == 1) {
10438 switch (Constraint[0]) {
10439 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010440 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010441 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010442 case 'r':
10443 case 'R':
10444 case 'l':
10445 case 'q':
10446 case 'Q':
10447 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010448 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010449 case 'Y':
10450 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010451 case 'e':
10452 case 'Z':
10453 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010454 default:
10455 break;
10456 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010457 }
Chris Lattner4234f572007-03-25 02:14:49 +000010458 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010459}
10460
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010461/// LowerXConstraint - try to replace an X constraint, which matches anything,
10462/// with another that has more specific requirements based on the type of the
10463/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010464const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010465LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010466 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10467 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010468 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010469 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010470 return "Y";
10471 if (Subtarget->hasSSE1())
10472 return "x";
10473 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010474
Chris Lattner5e764232008-04-26 23:02:14 +000010475 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010476}
10477
Chris Lattner48884cd2007-08-25 00:47:38 +000010478/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10479/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010480void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010481 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010482 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010483 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010484 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010485
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010486 switch (Constraint) {
10487 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010488 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010489 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010490 if (C->getZExtValue() <= 31) {
10491 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010492 break;
10493 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010494 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010495 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010496 case 'J':
10497 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010498 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010499 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10500 break;
10501 }
10502 }
10503 return;
10504 case 'K':
10505 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010506 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010507 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10508 break;
10509 }
10510 }
10511 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010512 case 'N':
10513 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010514 if (C->getZExtValue() <= 255) {
10515 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010516 break;
10517 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010518 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010519 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010520 case 'e': {
10521 // 32-bit signed value
10522 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010523 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10524 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010525 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010526 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010527 break;
10528 }
10529 // FIXME gcc accepts some relocatable values here too, but only in certain
10530 // memory models; it's complicated.
10531 }
10532 return;
10533 }
10534 case 'Z': {
10535 // 32-bit unsigned value
10536 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010537 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10538 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010539 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10540 break;
10541 }
10542 }
10543 // FIXME gcc accepts some relocatable values here too, but only in certain
10544 // memory models; it's complicated.
10545 return;
10546 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010547 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010548 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010549 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010550 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010551 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010552 break;
10553 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010554
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010555 // In any sort of PIC mode addresses need to be computed at runtime by
10556 // adding in a register or some sort of table lookup. These can't
10557 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010558 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010559 return;
10560
Chris Lattnerdc43a882007-05-03 16:52:29 +000010561 // If we are in non-pic codegen mode, we allow the address of a global (with
10562 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010563 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010564 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010565
Chris Lattner49921962009-05-08 18:23:14 +000010566 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10567 while (1) {
10568 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10569 Offset += GA->getOffset();
10570 break;
10571 } else if (Op.getOpcode() == ISD::ADD) {
10572 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10573 Offset += C->getZExtValue();
10574 Op = Op.getOperand(0);
10575 continue;
10576 }
10577 } else if (Op.getOpcode() == ISD::SUB) {
10578 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10579 Offset += -C->getZExtValue();
10580 Op = Op.getOperand(0);
10581 continue;
10582 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010583 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010584
Chris Lattner49921962009-05-08 18:23:14 +000010585 // Otherwise, this isn't something we can handle, reject it.
10586 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010587 }
Eric Christopherfd179292009-08-27 18:07:15 +000010588
Dan Gohman46510a72010-04-15 01:51:59 +000010589 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010590 // If we require an extra load to get this address, as in PIC mode, we
10591 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010592 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10593 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010594 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010595
Devang Patel0d881da2010-07-06 22:08:15 +000010596 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10597 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010598 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010599 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010600 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010601
Gabor Greifba36cb52008-08-28 21:40:38 +000010602 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010603 Ops.push_back(Result);
10604 return;
10605 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010606 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010607}
10608
Chris Lattner259e97c2006-01-31 19:43:35 +000010609std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010610getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010611 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010612 if (Constraint.size() == 1) {
10613 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010614 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010615 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010616 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10617 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010618 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010619 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10620 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10621 X86::R10D,X86::R11D,X86::R12D,
10622 X86::R13D,X86::R14D,X86::R15D,
10623 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010624 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010625 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10626 X86::SI, X86::DI, X86::R8W,X86::R9W,
10627 X86::R10W,X86::R11W,X86::R12W,
10628 X86::R13W,X86::R14W,X86::R15W,
10629 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010630 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010631 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10632 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10633 X86::R10B,X86::R11B,X86::R12B,
10634 X86::R13B,X86::R14B,X86::R15B,
10635 X86::BPL, X86::SPL, 0);
10636
Owen Anderson825b72b2009-08-11 20:47:22 +000010637 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010638 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10639 X86::RSI, X86::RDI, X86::R8, X86::R9,
10640 X86::R10, X86::R11, X86::R12,
10641 X86::R13, X86::R14, X86::R15,
10642 X86::RBP, X86::RSP, 0);
10643
10644 break;
10645 }
Eric Christopherfd179292009-08-27 18:07:15 +000010646 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010647 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010648 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010649 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010650 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010651 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010652 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010653 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010654 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010655 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10656 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010657 }
10658 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010659
Chris Lattner1efa40f2006-02-22 00:56:39 +000010660 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010661}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010662
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010663std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010664X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010665 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010666 // First, see if this is a constraint that directly corresponds to an LLVM
10667 // register class.
10668 if (Constraint.size() == 1) {
10669 // GCC Constraint Letters
10670 switch (Constraint[0]) {
10671 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010672 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010673 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010674 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010675 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010676 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010677 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010678 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010679 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010680 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010681 case 'R': // LEGACY_REGS
10682 if (VT == MVT::i8)
10683 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10684 if (VT == MVT::i16)
10685 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10686 if (VT == MVT::i32 || !Subtarget->is64Bit())
10687 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10688 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010689 case 'f': // FP Stack registers.
10690 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10691 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010692 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010693 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010694 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010695 return std::make_pair(0U, X86::RFP64RegisterClass);
10696 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010697 case 'y': // MMX_REGS if MMX allowed.
10698 if (!Subtarget->hasMMX()) break;
10699 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010700 case 'Y': // SSE_REGS if SSE2 allowed
10701 if (!Subtarget->hasSSE2()) break;
10702 // FALL THROUGH.
10703 case 'x': // SSE_REGS if SSE1 allowed
10704 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010705
Owen Anderson825b72b2009-08-11 20:47:22 +000010706 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010707 default: break;
10708 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010709 case MVT::f32:
10710 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010711 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010712 case MVT::f64:
10713 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010714 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010715 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010716 case MVT::v16i8:
10717 case MVT::v8i16:
10718 case MVT::v4i32:
10719 case MVT::v2i64:
10720 case MVT::v4f32:
10721 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010722 return std::make_pair(0U, X86::VR128RegisterClass);
10723 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010724 break;
10725 }
10726 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010727
Chris Lattnerf76d1802006-07-31 23:26:50 +000010728 // Use the default implementation in TargetLowering to convert the register
10729 // constraint into a member of a register class.
10730 std::pair<unsigned, const TargetRegisterClass*> Res;
10731 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010732
10733 // Not found as a standard register?
10734 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010735 // Map st(0) -> st(7) -> ST0
10736 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10737 tolower(Constraint[1]) == 's' &&
10738 tolower(Constraint[2]) == 't' &&
10739 Constraint[3] == '(' &&
10740 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10741 Constraint[5] == ')' &&
10742 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010743
Chris Lattner56d77c72009-09-13 22:41:48 +000010744 Res.first = X86::ST0+Constraint[4]-'0';
10745 Res.second = X86::RFP80RegisterClass;
10746 return Res;
10747 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010748
Chris Lattner56d77c72009-09-13 22:41:48 +000010749 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010750 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010751 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010752 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010753 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010754 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010755
10756 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010757 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010758 Res.first = X86::EFLAGS;
10759 Res.second = X86::CCRRegisterClass;
10760 return Res;
10761 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010762
Dale Johannesen330169f2008-11-13 21:52:36 +000010763 // 'A' means EAX + EDX.
10764 if (Constraint == "A") {
10765 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010766 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010767 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010768 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010769 return Res;
10770 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010771
Chris Lattnerf76d1802006-07-31 23:26:50 +000010772 // Otherwise, check to see if this is a register class of the wrong value
10773 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10774 // turn into {ax},{dx}.
10775 if (Res.second->hasType(VT))
10776 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010777
Chris Lattnerf76d1802006-07-31 23:26:50 +000010778 // All of the single-register GCC register classes map their values onto
10779 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10780 // really want an 8-bit or 32-bit register, map to the appropriate register
10781 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010782 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010783 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010784 unsigned DestReg = 0;
10785 switch (Res.first) {
10786 default: break;
10787 case X86::AX: DestReg = X86::AL; break;
10788 case X86::DX: DestReg = X86::DL; break;
10789 case X86::CX: DestReg = X86::CL; break;
10790 case X86::BX: DestReg = X86::BL; break;
10791 }
10792 if (DestReg) {
10793 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010794 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010795 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010796 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010797 unsigned DestReg = 0;
10798 switch (Res.first) {
10799 default: break;
10800 case X86::AX: DestReg = X86::EAX; break;
10801 case X86::DX: DestReg = X86::EDX; break;
10802 case X86::CX: DestReg = X86::ECX; break;
10803 case X86::BX: DestReg = X86::EBX; break;
10804 case X86::SI: DestReg = X86::ESI; break;
10805 case X86::DI: DestReg = X86::EDI; break;
10806 case X86::BP: DestReg = X86::EBP; break;
10807 case X86::SP: DestReg = X86::ESP; break;
10808 }
10809 if (DestReg) {
10810 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010811 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010812 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010813 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010814 unsigned DestReg = 0;
10815 switch (Res.first) {
10816 default: break;
10817 case X86::AX: DestReg = X86::RAX; break;
10818 case X86::DX: DestReg = X86::RDX; break;
10819 case X86::CX: DestReg = X86::RCX; break;
10820 case X86::BX: DestReg = X86::RBX; break;
10821 case X86::SI: DestReg = X86::RSI; break;
10822 case X86::DI: DestReg = X86::RDI; break;
10823 case X86::BP: DestReg = X86::RBP; break;
10824 case X86::SP: DestReg = X86::RSP; break;
10825 }
10826 if (DestReg) {
10827 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010828 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010829 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010830 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010831 } else if (Res.second == X86::FR32RegisterClass ||
10832 Res.second == X86::FR64RegisterClass ||
10833 Res.second == X86::VR128RegisterClass) {
10834 // Handle references to XMM physical registers that got mapped into the
10835 // wrong class. This can happen with constraints like {xmm0} where the
10836 // target independent register mapper will just pick the first match it can
10837 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010838 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010839 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010840 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010841 Res.second = X86::FR64RegisterClass;
10842 else if (X86::VR128RegisterClass->hasType(VT))
10843 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010844 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010845
Chris Lattnerf76d1802006-07-31 23:26:50 +000010846 return Res;
10847}