Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 1 | // $Id$ |
| 2 | //*************************************************************************** |
| 3 | // File: |
| 4 | // SparcInstrInfo.cpp |
| 5 | // |
| 6 | // Purpose: |
| 7 | // |
| 8 | // History: |
| 9 | // 10/15/01 - Vikram Adve - Created |
| 10 | //**************************************************************************/ |
| 11 | |
| 12 | |
| 13 | #include "SparcInternals.h" |
| 14 | #include "SparcInstrSelectionSupport.h" |
| 15 | #include "llvm/Target/Sparc.h" |
| 16 | #include "llvm/CodeGen/InstrSelection.h" |
| 17 | #include "llvm/CodeGen/InstrSelectionSupport.h" |
| 18 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | cb0a120 | 2002-02-03 07:49:49 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineCodeForMethod.h" |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 20 | #include "llvm/Function.h" |
Chris Lattner | e9bb2df | 2001-12-03 22:26:30 +0000 | [diff] [blame] | 21 | #include "llvm/ConstantVals.h" |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 22 | #include "llvm/DerivedTypes.h" |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 23 | |
| 24 | |
| 25 | //************************ Internal Functions ******************************/ |
| 26 | |
| 27 | |
| 28 | static inline MachineInstr* |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 29 | CreateIntSetInstruction(int64_t C, Value* dest, |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 30 | std::vector<TmpInstruction*>& tempVec) |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 31 | { |
| 32 | MachineInstr* minstr; |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 33 | uint64_t absC = (C >= 0)? C : -C; |
| 34 | if (absC > (unsigned int) ~0) |
| 35 | { // C does not fit in 32 bits |
Chris Lattner | cb0a120 | 2002-02-03 07:49:49 +0000 | [diff] [blame] | 36 | TmpInstruction* tmpReg = new TmpInstruction(Type::IntTy); |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 37 | tempVec.push_back(tmpReg); |
| 38 | |
| 39 | minstr = new MachineInstr(SETX); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 40 | minstr->SetMachineOperandConst(0, MachineOperand::MO_SignExtendedImmed, C); |
| 41 | minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, tmpReg, |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 42 | /*isdef*/ true); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 43 | minstr->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,dest); |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 44 | } |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 45 | else |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 46 | { |
| 47 | minstr = new MachineInstr(SETSW); |
Vikram S. Adve | f7cedec | 2002-03-31 00:13:12 +0000 | [diff] [blame] | 48 | minstr->SetMachineOperandConst(0,MachineOperand::MO_SignExtendedImmed,C); |
| 49 | minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,dest); |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 50 | } |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 51 | |
| 52 | return minstr; |
| 53 | } |
| 54 | |
| 55 | static inline MachineInstr* |
| 56 | CreateUIntSetInstruction(uint64_t C, Value* dest, |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 57 | std::vector<TmpInstruction*>& tempVec) |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 58 | { |
| 59 | MachineInstr* minstr; |
| 60 | if (C > (unsigned int) ~0) |
| 61 | { // C does not fit in 32 bits |
Vikram S. Adve | f7cedec | 2002-03-31 00:13:12 +0000 | [diff] [blame] | 62 | assert(dest->getType() == Type::ULongTy && "Sign extension problems"); |
Chris Lattner | cb0a120 | 2002-02-03 07:49:49 +0000 | [diff] [blame] | 63 | TmpInstruction *tmpReg = new TmpInstruction(Type::IntTy); |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 64 | tempVec.push_back(tmpReg); |
| 65 | |
| 66 | minstr = new MachineInstr(SETX); |
Vikram S. Adve | f7cedec | 2002-03-31 00:13:12 +0000 | [diff] [blame] | 67 | minstr->SetMachineOperandConst(0,MachineOperand::MO_SignExtendedImmed,C); |
| 68 | minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister, |
| 69 | tmpReg, /*isdef*/ true); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 70 | minstr->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister,dest); |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 71 | } |
Vikram S. Adve | f7cedec | 2002-03-31 00:13:12 +0000 | [diff] [blame] | 72 | else if (dest->getType() == Type::ULongTy) |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 73 | { |
| 74 | minstr = new MachineInstr(SETUW); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 75 | minstr->SetMachineOperandConst(0, MachineOperand::MO_UnextendedImmed, C); |
Vikram S. Adve | f7cedec | 2002-03-31 00:13:12 +0000 | [diff] [blame] | 76 | minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,dest); |
| 77 | } |
| 78 | else |
| 79 | { // cast to signed type of the right length and use signed op (SETSW) |
| 80 | // to get correct sign extension |
| 81 | // |
| 82 | minstr = new MachineInstr(SETSW); |
| 83 | minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,dest); |
| 84 | |
| 85 | switch (dest->getType()->getPrimitiveID()) |
| 86 | { |
| 87 | case Type::UIntTyID: |
| 88 | minstr->SetMachineOperandConst(0, |
| 89 | MachineOperand::MO_SignExtendedImmed, |
| 90 | (int) C); |
| 91 | break; |
| 92 | case Type::UShortTyID: |
| 93 | minstr->SetMachineOperandConst(0, |
| 94 | MachineOperand::MO_SignExtendedImmed, |
| 95 | (short) C); |
| 96 | break; |
| 97 | case Type::UByteTyID: |
| 98 | minstr->SetMachineOperandConst(0, |
| 99 | MachineOperand::MO_SignExtendedImmed, |
| 100 | (char) C); |
| 101 | break; |
| 102 | default: |
| 103 | assert(0 && "Unexpected unsigned type"); |
| 104 | break; |
| 105 | } |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 106 | } |
| 107 | |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 108 | return minstr; |
| 109 | } |
| 110 | |
| 111 | //************************* External Classes *******************************/ |
| 112 | |
| 113 | //--------------------------------------------------------------------------- |
| 114 | // class UltraSparcInstrInfo |
| 115 | // |
| 116 | // Purpose: |
| 117 | // Information about individual instructions. |
| 118 | // Most information is stored in the SparcMachineInstrDesc array above. |
| 119 | // Other information is computed on demand, and most such functions |
| 120 | // default to member functions in base class MachineInstrInfo. |
| 121 | //--------------------------------------------------------------------------- |
| 122 | |
| 123 | /*ctor*/ |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 124 | UltraSparcInstrInfo::UltraSparcInstrInfo(const TargetMachine& tgt) |
| 125 | : MachineInstrInfo(tgt, SparcMachineInstrDesc, |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 126 | /*descSize = */ NUM_TOTAL_OPCODES, |
| 127 | /*numRealOpCodes = */ NUM_REAL_OPCODES) |
| 128 | { |
| 129 | } |
| 130 | |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 131 | // |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 132 | // Create an instruction sequence to put the constant `val' into |
Chris Lattner | e9bb2df | 2001-12-03 22:26:30 +0000 | [diff] [blame] | 133 | // the virtual register `dest'. `val' may be a Constant or a |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 134 | // GlobalValue, viz., the constant address of a global variable or function. |
| 135 | // The generated instructions are returned in `minstrVec'. |
| 136 | // Any temp. registers (TmpInstruction) created are returned in `tempVec'. |
| 137 | // |
| 138 | void |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 139 | UltraSparcInstrInfo::CreateCodeToLoadConst(Function *F, Value* val, |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 140 | Instruction* dest, |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 141 | std::vector<MachineInstr*>&minstrVec, |
| 142 | std::vector<TmpInstruction*>& tempVec) const |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 143 | { |
| 144 | MachineInstr* minstr; |
| 145 | |
Chris Lattner | e9bb2df | 2001-12-03 22:26:30 +0000 | [diff] [blame] | 146 | assert(isa<Constant>(val) || isa<GlobalValue>(val) && |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 147 | "I only know about constant values and global addresses"); |
| 148 | |
| 149 | // Use a "set" instruction for known constants that can go in an integer reg. |
| 150 | // Use a "load" instruction for all other constants, in particular, |
| 151 | // floating point constants and addresses of globals. |
| 152 | // |
| 153 | const Type* valType = val->getType(); |
| 154 | |
| 155 | if (valType->isIntegral() || valType == Type::BoolTy) |
| 156 | { |
Vikram S. Adve | cee9d1c | 2001-12-15 00:33:36 +0000 | [diff] [blame] | 157 | if (ConstantUInt* uval = dyn_cast<ConstantUInt>(val)) |
| 158 | { |
| 159 | uint64_t C = uval->getValue(); |
| 160 | minstr = CreateUIntSetInstruction(C, dest, tempVec); |
| 161 | } |
| 162 | else |
| 163 | { |
| 164 | bool isValidConstant; |
| 165 | int64_t C = GetConstantValueAsSignedInt(val, isValidConstant); |
| 166 | assert(isValidConstant && "Unrecognized constant"); |
| 167 | minstr = CreateIntSetInstruction(C, dest, tempVec); |
| 168 | } |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 169 | minstrVec.push_back(minstr); |
| 170 | } |
| 171 | else |
| 172 | { |
| 173 | // Make an instruction sequence to load the constant, viz: |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 174 | // SETX <addr-of-constant>, tmpReg, addrReg |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 175 | // LOAD /*addr*/ addrReg, /*offset*/ 0, dest |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 176 | // Only the SETX is needed if `val' is a GlobalValue, i.e,. it is |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 177 | // itself a constant address. Otherwise, both are needed. |
| 178 | |
| 179 | Value* addrVal; |
| 180 | int64_t zeroOffset = 0; // to avoid ambiguity with (Value*) 0 |
| 181 | |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 182 | TmpInstruction* tmpReg = |
Chris Lattner | cb0a120 | 2002-02-03 07:49:49 +0000 | [diff] [blame] | 183 | new TmpInstruction(PointerType::get(val->getType()), val); |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 184 | tempVec.push_back(tmpReg); |
| 185 | |
Chris Lattner | e9bb2df | 2001-12-03 22:26:30 +0000 | [diff] [blame] | 186 | if (isa<Constant>(val)) |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 187 | { |
| 188 | // Create another TmpInstruction for the hidden integer register |
| 189 | TmpInstruction* addrReg = |
Chris Lattner | cb0a120 | 2002-02-03 07:49:49 +0000 | [diff] [blame] | 190 | new TmpInstruction(PointerType::get(val->getType()), val); |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 191 | tempVec.push_back(addrReg); |
| 192 | addrVal = addrReg; |
| 193 | } |
| 194 | else |
| 195 | addrVal = dest; |
| 196 | |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 197 | minstr = new MachineInstr(SETX); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 198 | minstr->SetMachineOperandVal(0, MachineOperand::MO_PCRelativeDisp, val); |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 199 | minstr->SetMachineOperandVal(1, MachineOperand::MO_VirtualRegister,tmpReg, |
Vikram S. Adve | a2a7094 | 2001-10-28 21:41:46 +0000 | [diff] [blame] | 200 | /*isdef*/ true); |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 201 | minstr->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, |
| 202 | addrVal); |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 203 | minstrVec.push_back(minstr); |
| 204 | |
Chris Lattner | e9bb2df | 2001-12-03 22:26:30 +0000 | [diff] [blame] | 205 | if (isa<Constant>(val)) |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 206 | { |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 207 | // Make sure constant is emitted to constant pool in assembly code. |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 208 | MachineCodeForMethod& mcinfo = MachineCodeForMethod::get(F); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 209 | mcinfo.addToConstantPool(cast<Constant>(val)); |
| 210 | |
| 211 | // Generate the load instruction |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 212 | minstr = new MachineInstr(ChooseLoadInstruction(val->getType())); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 213 | minstr->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister, |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 214 | addrVal); |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 215 | minstr->SetMachineOperandConst(1,MachineOperand::MO_SignExtendedImmed, |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 216 | zeroOffset); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 217 | minstr->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 218 | dest); |
| 219 | minstrVec.push_back(minstr); |
| 220 | } |
| 221 | } |
| 222 | } |
| 223 | |
| 224 | |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 225 | // Create an instruction sequence to copy an integer value `val' |
| 226 | // to a floating point value `dest' by copying to memory and back. |
| 227 | // val must be an integral type. dest must be a Float or Double. |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 228 | // The generated instructions are returned in `minstrVec'. |
| 229 | // Any temp. registers (TmpInstruction) created are returned in `tempVec'. |
| 230 | // |
| 231 | void |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 232 | UltraSparcInstrInfo::CreateCodeToCopyIntToFloat(Function *F, |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 233 | Value* val, |
| 234 | Instruction* dest, |
| 235 | std::vector<MachineInstr*>& minstrVec, |
| 236 | std::vector<TmpInstruction*>& tempVec, |
| 237 | TargetMachine& target) const |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 238 | { |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 239 | assert((val->getType()->isIntegral() || val->getType()->isPointerType()) |
| 240 | && "Source type must be integral"); |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 241 | assert((dest->getType() == Type::FloatTy || dest->getType() == Type::DoubleTy) |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 242 | && "Dest type must be float/double"); |
| 243 | |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 244 | MachineCodeForMethod& mcinfo = MachineCodeForMethod::get(F); |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 245 | int offset = mcinfo.allocateLocalVar(target, val); |
| 246 | |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 247 | // Store instruction stores `val' to [%fp+offset]. |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 248 | // The store and load opCodes are based on the value being copied, and |
Vikram S. Adve | b9959d8 | 2001-11-15 14:59:56 +0000 | [diff] [blame] | 249 | // they use integer and float types that accomodate the |
| 250 | // larger of the source type and the destination type: |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 251 | // On SparcV9: int for float, long for double. |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 252 | // |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 253 | Type* tmpType = (dest->getType() == Type::FloatTy)? Type::IntTy |
| 254 | : Type::LongTy; |
| 255 | MachineInstr* store = new MachineInstr(ChooseStoreInstruction(tmpType)); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 256 | store->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister, val); |
| 257 | store->SetMachineOperandReg(1, target.getRegInfo().getFramePointer()); |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 258 | store->SetMachineOperandConst(2,MachineOperand::MO_SignExtendedImmed, offset); |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 259 | minstrVec.push_back(store); |
Vikram S. Adve | 30764b8 | 2001-10-18 00:01:48 +0000 | [diff] [blame] | 260 | |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 261 | // Load instruction loads [%fp+offset] to `dest'. |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 262 | // |
Vikram S. Adve | b9959d8 | 2001-11-15 14:59:56 +0000 | [diff] [blame] | 263 | MachineInstr* load =new MachineInstr(ChooseLoadInstruction(dest->getType())); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 264 | load->SetMachineOperandReg(0, target.getRegInfo().getFramePointer()); |
| 265 | load->SetMachineOperandConst(1, MachineOperand::MO_SignExtendedImmed,offset); |
| 266 | load->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, dest); |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 267 | minstrVec.push_back(load); |
| 268 | } |
| 269 | |
| 270 | |
| 271 | // Similarly, create an instruction sequence to copy an FP value |
| 272 | // `val' to an integer value `dest' by copying to memory and back. |
| 273 | // See the previous function for information about return values. |
| 274 | // |
| 275 | void |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 276 | UltraSparcInstrInfo::CreateCodeToCopyFloatToInt(Function *F, |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 277 | Value* val, |
| 278 | Instruction* dest, |
| 279 | std::vector<MachineInstr*>& minstrVec, |
| 280 | std::vector<TmpInstruction*>& tempVec, |
| 281 | TargetMachine& target) const |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 282 | { |
| 283 | assert((val->getType() ==Type::FloatTy || val->getType() ==Type::DoubleTy) |
| 284 | && "Source type must be float/double"); |
| 285 | assert((dest->getType()->isIntegral() || dest->getType()->isPointerType()) |
| 286 | && "Dest type must be integral"); |
| 287 | |
Chris Lattner | 2fbfdcf | 2002-04-07 20:49:59 +0000 | [diff] [blame] | 288 | MachineCodeForMethod& mcinfo = MachineCodeForMethod::get(F); |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 289 | int offset = mcinfo.allocateLocalVar(target, val); |
| 290 | |
| 291 | // Store instruction stores `val' to [%fp+offset]. |
| 292 | // The store and load opCodes are based on the value being copied, and |
| 293 | // they use the integer type that matches the source type in size: |
| 294 | // On SparcV9: int for float, long for double. |
| 295 | // |
| 296 | Type* tmpType = (val->getType() == Type::FloatTy)? Type::IntTy |
| 297 | : Type::LongTy; |
Vikram S. Adve | b9959d8 | 2001-11-15 14:59:56 +0000 | [diff] [blame] | 298 | MachineInstr* store=new MachineInstr(ChooseStoreInstruction(val->getType())); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 299 | store->SetMachineOperandVal(0, MachineOperand::MO_VirtualRegister, val); |
| 300 | store->SetMachineOperandReg(1, target.getRegInfo().getFramePointer()); |
| 301 | store->SetMachineOperandConst(2,MachineOperand::MO_SignExtendedImmed,offset); |
Vikram S. Adve | 5b6082e | 2001-11-09 02:16:40 +0000 | [diff] [blame] | 302 | minstrVec.push_back(store); |
| 303 | |
| 304 | // Load instruction loads [%fp+offset] to `dest'. |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 305 | // |
| 306 | MachineInstr* load = new MachineInstr(ChooseLoadInstruction(tmpType)); |
Vikram S. Adve | e76af29 | 2002-03-18 03:09:15 +0000 | [diff] [blame] | 307 | load->SetMachineOperandReg(0, target.getRegInfo().getFramePointer()); |
| 308 | load->SetMachineOperandConst(1, MachineOperand::MO_SignExtendedImmed, offset); |
| 309 | load->SetMachineOperandVal(2, MachineOperand::MO_VirtualRegister, dest); |
Vikram S. Adve | b9c3863 | 2001-11-08 04:57:53 +0000 | [diff] [blame] | 310 | minstrVec.push_back(load); |
| 311 | } |